blob: b442a3ed9f0f1b472e105f0c9282d76fe8865447 [file] [log] [blame]
Jason Robertsce082592010-05-13 15:57:33 +01001/*
2 * NAND Flash Controller Device Driver
3 * Copyright © 2009-2010, Intel Corporation and its suppliers.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17 *
18 */
Jason Robertsce082592010-05-13 15:57:33 +010019#include <linux/interrupt.h>
20#include <linux/delay.h>
Jamie Iles84457942011-05-06 15:28:55 +010021#include <linux/dma-mapping.h>
Jason Robertsce082592010-05-13 15:57:33 +010022#include <linux/wait.h>
23#include <linux/mutex.h>
Jason Robertsce082592010-05-13 15:57:33 +010024#include <linux/mtd/mtd.h>
25#include <linux/module.h>
26
27#include "denali.h"
28
29MODULE_LICENSE("GPL");
30
Masahiro Yamada43914a22014-09-09 11:01:51 +090031/*
32 * We define a module parameter that allows the user to override
Jason Robertsce082592010-05-13 15:57:33 +010033 * the hardware and decide what timing mode should be used.
34 */
35#define NAND_DEFAULT_TIMINGS -1
36
37static int onfi_timing_mode = NAND_DEFAULT_TIMINGS;
38module_param(onfi_timing_mode, int, S_IRUGO);
Masahiro Yamada81254502014-09-16 20:04:25 +090039MODULE_PARM_DESC(onfi_timing_mode,
40 "Overrides default ONFI setting. -1 indicates use default timings");
Jason Robertsce082592010-05-13 15:57:33 +010041
42#define DENALI_NAND_NAME "denali-nand"
43
Masahiro Yamada43914a22014-09-09 11:01:51 +090044/*
45 * We define a macro here that combines all interrupts this driver uses into
46 * a single constant value, for convenience.
47 */
Masahiro Yamada1aded582017-03-23 05:07:06 +090048#define DENALI_IRQ_ALL (INTR__DMA_CMD_COMP | \
49 INTR__ECC_TRANSACTION_DONE | \
50 INTR__ECC_ERR | \
51 INTR__PROGRAM_FAIL | \
52 INTR__LOAD_COMP | \
53 INTR__PROGRAM_COMP | \
54 INTR__TIME_OUT | \
55 INTR__ERASE_FAIL | \
56 INTR__RST_COMP | \
57 INTR__ERASE_COMP)
Jason Robertsce082592010-05-13 15:57:33 +010058
Masahiro Yamada43914a22014-09-09 11:01:51 +090059/*
60 * indicates whether or not the internal value for the flash bank is
61 * valid or not
62 */
Chuanxiao5bac3ac2010-08-05 23:06:04 +080063#define CHIP_SELECT_INVALID -1
Jason Robertsce082592010-05-13 15:57:33 +010064
65#define SUPPORT_8BITECC 1
66
Masahiro Yamada43914a22014-09-09 11:01:51 +090067/*
68 * This macro divides two integers and rounds fractional values up
69 * to the nearest integer value.
70 */
Jason Robertsce082592010-05-13 15:57:33 +010071#define CEIL_DIV(X, Y) (((X)%(Y)) ? ((X)/(Y)+1) : ((X)/(Y)))
72
Masahiro Yamada43914a22014-09-09 11:01:51 +090073/*
74 * this macro allows us to convert from an MTD structure to our own
Jason Robertsce082592010-05-13 15:57:33 +010075 * device context (denali) structure.
76 */
Boris BREZILLON442f201b2015-12-11 15:06:00 +010077static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
78{
79 return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
80}
Jason Robertsce082592010-05-13 15:57:33 +010081
Masahiro Yamada43914a22014-09-09 11:01:51 +090082/*
83 * These constants are defined by the driver to enable common driver
84 * configuration options.
85 */
Jason Robertsce082592010-05-13 15:57:33 +010086#define SPARE_ACCESS 0x41
87#define MAIN_ACCESS 0x42
88#define MAIN_SPARE_ACCESS 0x43
Masahiro Yamada29023302014-07-11 11:14:05 +090089#define PIPELINE_ACCESS 0x2000
Jason Robertsce082592010-05-13 15:57:33 +010090
91#define DENALI_READ 0
92#define DENALI_WRITE 0x100
93
Masahiro Yamada43914a22014-09-09 11:01:51 +090094/*
95 * this is a helper macro that allows us to
96 * format the bank into the proper bits for the controller
97 */
Jason Robertsce082592010-05-13 15:57:33 +010098#define BANK(x) ((x) << 24)
99
Jason Robertsce082592010-05-13 15:57:33 +0100100/* forward declarations */
101static void clear_interrupts(struct denali_nand_info *denali);
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800102static uint32_t wait_for_irq(struct denali_nand_info *denali,
103 uint32_t irq_mask);
104static void denali_irq_enable(struct denali_nand_info *denali,
105 uint32_t int_mask);
Jason Robertsce082592010-05-13 15:57:33 +0100106static uint32_t read_interrupt_status(struct denali_nand_info *denali);
107
Masahiro Yamada43914a22014-09-09 11:01:51 +0900108/*
109 * Certain operations for the denali NAND controller use an indexed mode to
110 * read/write data. The operation is performed by writing the address value
111 * of the command to the device memory followed by the data. This function
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800112 * abstracts this common operation.
Masahiro Yamada43914a22014-09-09 11:01:51 +0900113 */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800114static void index_addr(struct denali_nand_info *denali,
115 uint32_t address, uint32_t data)
Jason Robertsce082592010-05-13 15:57:33 +0100116{
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800117 iowrite32(address, denali->flash_mem);
118 iowrite32(data, denali->flash_mem + 0x10);
Jason Robertsce082592010-05-13 15:57:33 +0100119}
120
121/* Perform an indexed read of the device */
122static void index_addr_read_data(struct denali_nand_info *denali,
123 uint32_t address, uint32_t *pdata)
124{
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800125 iowrite32(address, denali->flash_mem);
Jason Robertsce082592010-05-13 15:57:33 +0100126 *pdata = ioread32(denali->flash_mem + 0x10);
127}
128
Masahiro Yamada43914a22014-09-09 11:01:51 +0900129/*
130 * We need to buffer some data for some of the NAND core routines.
131 * The operations manage buffering that data.
132 */
Jason Robertsce082592010-05-13 15:57:33 +0100133static void reset_buf(struct denali_nand_info *denali)
134{
135 denali->buf.head = denali->buf.tail = 0;
136}
137
138static void write_byte_to_buf(struct denali_nand_info *denali, uint8_t byte)
139{
Jason Robertsce082592010-05-13 15:57:33 +0100140 denali->buf.buf[denali->buf.tail++] = byte;
141}
142
143/* reads the status of the device */
144static void read_status(struct denali_nand_info *denali)
145{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900146 uint32_t cmd;
Jason Robertsce082592010-05-13 15:57:33 +0100147
148 /* initialize the data buffer to store status */
149 reset_buf(denali);
150
Chuanxiao Dongf0bc0c72010-08-11 17:14:59 +0800151 cmd = ioread32(denali->flash_reg + WRITE_PROTECT);
152 if (cmd)
153 write_byte_to_buf(denali, NAND_STATUS_WP);
154 else
155 write_byte_to_buf(denali, 0);
Jason Robertsce082592010-05-13 15:57:33 +0100156}
157
158/* resets a specific device connected to the core */
159static void reset_bank(struct denali_nand_info *denali)
160{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900161 uint32_t irq_status;
Masahiro Yamada1aded582017-03-23 05:07:06 +0900162 uint32_t irq_mask = INTR__RST_COMP | INTR__TIME_OUT;
Jason Robertsce082592010-05-13 15:57:33 +0100163
164 clear_interrupts(denali);
165
Jamie Iles9589bf52011-05-06 15:28:56 +0100166 iowrite32(1 << denali->flash_bank, denali->flash_reg + DEVICE_RESET);
Jason Robertsce082592010-05-13 15:57:33 +0100167
168 irq_status = wait_for_irq(denali, irq_mask);
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800169
Masahiro Yamada1aded582017-03-23 05:07:06 +0900170 if (irq_status & INTR__TIME_OUT)
Jamie Iles84457942011-05-06 15:28:55 +0100171 dev_err(denali->dev, "reset bank failed.\n");
Jason Robertsce082592010-05-13 15:57:33 +0100172}
173
174/* Reset the flash controller */
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800175static uint16_t denali_nand_reset(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100176{
Masahiro Yamada93e3c8a2014-09-09 11:01:54 +0900177 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100178
Masahiro Yamada81254502014-09-16 20:04:25 +0900179 for (i = 0; i < denali->max_banks; i++)
Masahiro Yamada1aded582017-03-23 05:07:06 +0900180 iowrite32(INTR__RST_COMP | INTR__TIME_OUT,
Jamie Iles9589bf52011-05-06 15:28:56 +0100181 denali->flash_reg + INTR_STATUS(i));
Jason Robertsce082592010-05-13 15:57:33 +0100182
Masahiro Yamada81254502014-09-16 20:04:25 +0900183 for (i = 0; i < denali->max_banks; i++) {
Jamie Iles9589bf52011-05-06 15:28:56 +0100184 iowrite32(1 << i, denali->flash_reg + DEVICE_RESET);
Masahiro Yamada81254502014-09-16 20:04:25 +0900185 while (!(ioread32(denali->flash_reg + INTR_STATUS(i)) &
Masahiro Yamada1aded582017-03-23 05:07:06 +0900186 (INTR__RST_COMP | INTR__TIME_OUT)))
Chuanxiao Dong628bfd412010-08-11 17:53:29 +0800187 cpu_relax();
Jamie Iles9589bf52011-05-06 15:28:56 +0100188 if (ioread32(denali->flash_reg + INTR_STATUS(i)) &
Masahiro Yamada1aded582017-03-23 05:07:06 +0900189 INTR__TIME_OUT)
Jamie Iles84457942011-05-06 15:28:55 +0100190 dev_dbg(denali->dev,
Jason Robertsce082592010-05-13 15:57:33 +0100191 "NAND Reset operation timed out on bank %d\n", i);
192 }
193
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100194 for (i = 0; i < denali->max_banks; i++)
Masahiro Yamada1aded582017-03-23 05:07:06 +0900195 iowrite32(INTR__RST_COMP | INTR__TIME_OUT,
Masahiro Yamada81254502014-09-16 20:04:25 +0900196 denali->flash_reg + INTR_STATUS(i));
Jason Robertsce082592010-05-13 15:57:33 +0100197
198 return PASS;
199}
200
Masahiro Yamada43914a22014-09-09 11:01:51 +0900201/*
202 * this routine calculates the ONFI timing values for a given mode and
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800203 * programs the clocking register accordingly. The mode is determined by
204 * the get_onfi_nand_para routine.
Jason Robertsce082592010-05-13 15:57:33 +0100205 */
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800206static void nand_onfi_timing_set(struct denali_nand_info *denali,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800207 uint16_t mode)
Jason Robertsce082592010-05-13 15:57:33 +0100208{
209 uint16_t Trea[6] = {40, 30, 25, 20, 20, 16};
210 uint16_t Trp[6] = {50, 25, 17, 15, 12, 10};
211 uint16_t Treh[6] = {30, 15, 15, 10, 10, 7};
212 uint16_t Trc[6] = {100, 50, 35, 30, 25, 20};
213 uint16_t Trhoh[6] = {0, 15, 15, 15, 15, 15};
214 uint16_t Trloh[6] = {0, 0, 0, 0, 5, 5};
215 uint16_t Tcea[6] = {100, 45, 30, 25, 25, 25};
216 uint16_t Tadl[6] = {200, 100, 100, 100, 70, 70};
217 uint16_t Trhw[6] = {200, 100, 100, 100, 100, 100};
218 uint16_t Trhz[6] = {200, 100, 100, 100, 100, 100};
219 uint16_t Twhr[6] = {120, 80, 80, 60, 60, 60};
220 uint16_t Tcs[6] = {70, 35, 25, 25, 20, 15};
221
Jason Robertsce082592010-05-13 15:57:33 +0100222 uint16_t data_invalid_rhoh, data_invalid_rloh, data_invalid;
223 uint16_t dv_window = 0;
224 uint16_t en_lo, en_hi;
225 uint16_t acc_clks;
226 uint16_t addr_2_data, re_2_we, re_2_re, we_2_re, cs_cnt;
227
Jason Robertsce082592010-05-13 15:57:33 +0100228 en_lo = CEIL_DIV(Trp[mode], CLK_X);
229 en_hi = CEIL_DIV(Treh[mode], CLK_X);
230#if ONFI_BLOOM_TIME
231 if ((en_hi * CLK_X) < (Treh[mode] + 2))
232 en_hi++;
233#endif
234
235 if ((en_lo + en_hi) * CLK_X < Trc[mode])
236 en_lo += CEIL_DIV((Trc[mode] - (en_lo + en_hi) * CLK_X), CLK_X);
237
238 if ((en_lo + en_hi) < CLK_MULTI)
239 en_lo += CLK_MULTI - en_lo - en_hi;
240
241 while (dv_window < 8) {
242 data_invalid_rhoh = en_lo * CLK_X + Trhoh[mode];
243
244 data_invalid_rloh = (en_lo + en_hi) * CLK_X + Trloh[mode];
245
Masahiro Yamada81254502014-09-16 20:04:25 +0900246 data_invalid = data_invalid_rhoh < data_invalid_rloh ?
247 data_invalid_rhoh : data_invalid_rloh;
Jason Robertsce082592010-05-13 15:57:33 +0100248
249 dv_window = data_invalid - Trea[mode];
250
251 if (dv_window < 8)
252 en_lo++;
253 }
254
255 acc_clks = CEIL_DIV(Trea[mode], CLK_X);
256
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900257 while (acc_clks * CLK_X - Trea[mode] < 3)
Jason Robertsce082592010-05-13 15:57:33 +0100258 acc_clks++;
259
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900260 if (data_invalid - acc_clks * CLK_X < 2)
Jamie Iles84457942011-05-06 15:28:55 +0100261 dev_warn(denali->dev, "%s, Line %d: Warning!\n",
Masahiro Yamada81254502014-09-16 20:04:25 +0900262 __FILE__, __LINE__);
Jason Robertsce082592010-05-13 15:57:33 +0100263
264 addr_2_data = CEIL_DIV(Tadl[mode], CLK_X);
265 re_2_we = CEIL_DIV(Trhw[mode], CLK_X);
266 re_2_re = CEIL_DIV(Trhz[mode], CLK_X);
267 we_2_re = CEIL_DIV(Twhr[mode], CLK_X);
268 cs_cnt = CEIL_DIV((Tcs[mode] - Trp[mode]), CLK_X);
Jason Robertsce082592010-05-13 15:57:33 +0100269 if (cs_cnt == 0)
270 cs_cnt = 1;
271
272 if (Tcea[mode]) {
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900273 while (cs_cnt * CLK_X + Trea[mode] < Tcea[mode])
Jason Robertsce082592010-05-13 15:57:33 +0100274 cs_cnt++;
275 }
276
277#if MODE5_WORKAROUND
278 if (mode == 5)
279 acc_clks = 5;
280#endif
281
282 /* Sighting 3462430: Temporary hack for MT29F128G08CJABAWP:B */
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900283 if (ioread32(denali->flash_reg + MANUFACTURER_ID) == 0 &&
284 ioread32(denali->flash_reg + DEVICE_ID) == 0x88)
Jason Robertsce082592010-05-13 15:57:33 +0100285 acc_clks = 6;
286
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800287 iowrite32(acc_clks, denali->flash_reg + ACC_CLKS);
288 iowrite32(re_2_we, denali->flash_reg + RE_2_WE);
289 iowrite32(re_2_re, denali->flash_reg + RE_2_RE);
290 iowrite32(we_2_re, denali->flash_reg + WE_2_RE);
291 iowrite32(addr_2_data, denali->flash_reg + ADDR_2_DATA);
292 iowrite32(en_lo, denali->flash_reg + RDWR_EN_LO_CNT);
293 iowrite32(en_hi, denali->flash_reg + RDWR_EN_HI_CNT);
294 iowrite32(cs_cnt, denali->flash_reg + CS_SETUP_CNT);
Jason Robertsce082592010-05-13 15:57:33 +0100295}
296
Jason Robertsce082592010-05-13 15:57:33 +0100297/* queries the NAND device to see what ONFI modes it supports. */
298static uint16_t get_onfi_nand_para(struct denali_nand_info *denali)
299{
300 int i;
Masahiro Yamada43914a22014-09-09 11:01:51 +0900301
302 /*
303 * we needn't to do a reset here because driver has already
Chuanxiao Dong4c03bbd2010-08-06 15:45:19 +0800304 * reset all the banks before
Masahiro Yamada43914a22014-09-09 11:01:51 +0900305 */
Jason Robertsce082592010-05-13 15:57:33 +0100306 if (!(ioread32(denali->flash_reg + ONFI_TIMING_MODE) &
307 ONFI_TIMING_MODE__VALUE))
308 return FAIL;
309
310 for (i = 5; i > 0; i--) {
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800311 if (ioread32(denali->flash_reg + ONFI_TIMING_MODE) &
312 (0x01 << i))
Jason Robertsce082592010-05-13 15:57:33 +0100313 break;
314 }
315
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800316 nand_onfi_timing_set(denali, i);
Jason Robertsce082592010-05-13 15:57:33 +0100317
Masahiro Yamada43914a22014-09-09 11:01:51 +0900318 /*
319 * By now, all the ONFI devices we know support the page cache
320 * rw feature. So here we enable the pipeline_rw_ahead feature
321 */
Jason Robertsce082592010-05-13 15:57:33 +0100322 /* iowrite32(1, denali->flash_reg + CACHE_WRITE_ENABLE); */
323 /* iowrite32(1, denali->flash_reg + CACHE_READ_ENABLE); */
324
325 return PASS;
326}
327
Chuanxiao Dong4c03bbd2010-08-06 15:45:19 +0800328static void get_samsung_nand_para(struct denali_nand_info *denali,
329 uint8_t device_id)
Jason Robertsce082592010-05-13 15:57:33 +0100330{
Chuanxiao Dong4c03bbd2010-08-06 15:45:19 +0800331 if (device_id == 0xd3) { /* Samsung K9WAG08U1A */
Jason Robertsce082592010-05-13 15:57:33 +0100332 /* Set timing register values according to datasheet */
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800333 iowrite32(5, denali->flash_reg + ACC_CLKS);
334 iowrite32(20, denali->flash_reg + RE_2_WE);
335 iowrite32(12, denali->flash_reg + WE_2_RE);
336 iowrite32(14, denali->flash_reg + ADDR_2_DATA);
337 iowrite32(3, denali->flash_reg + RDWR_EN_LO_CNT);
338 iowrite32(2, denali->flash_reg + RDWR_EN_HI_CNT);
339 iowrite32(2, denali->flash_reg + CS_SETUP_CNT);
Jason Robertsce082592010-05-13 15:57:33 +0100340 }
Jason Robertsce082592010-05-13 15:57:33 +0100341}
342
343static void get_toshiba_nand_para(struct denali_nand_info *denali)
344{
Jason Robertsce082592010-05-13 15:57:33 +0100345 uint32_t tmp;
346
Masahiro Yamada43914a22014-09-09 11:01:51 +0900347 /*
348 * Workaround to fix a controller bug which reports a wrong
349 * spare area size for some kind of Toshiba NAND device
350 */
Jason Robertsce082592010-05-13 15:57:33 +0100351 if ((ioread32(denali->flash_reg + DEVICE_MAIN_AREA_SIZE) == 4096) &&
352 (ioread32(denali->flash_reg + DEVICE_SPARE_AREA_SIZE) == 64)) {
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800353 iowrite32(216, denali->flash_reg + DEVICE_SPARE_AREA_SIZE);
Jason Robertsce082592010-05-13 15:57:33 +0100354 tmp = ioread32(denali->flash_reg + DEVICES_CONNECTED) *
355 ioread32(denali->flash_reg + DEVICE_SPARE_AREA_SIZE);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800356 iowrite32(tmp,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800357 denali->flash_reg + LOGICAL_PAGE_SPARE_SIZE);
Jason Robertsce082592010-05-13 15:57:33 +0100358#if SUPPORT_15BITECC
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800359 iowrite32(15, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +0100360#elif SUPPORT_8BITECC
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800361 iowrite32(8, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +0100362#endif
363 }
Jason Robertsce082592010-05-13 15:57:33 +0100364}
365
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800366static void get_hynix_nand_para(struct denali_nand_info *denali,
367 uint8_t device_id)
Jason Robertsce082592010-05-13 15:57:33 +0100368{
Jason Robertsce082592010-05-13 15:57:33 +0100369 uint32_t main_size, spare_size;
370
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800371 switch (device_id) {
Jason Robertsce082592010-05-13 15:57:33 +0100372 case 0xD5: /* Hynix H27UAG8T2A, H27UBG8U5A or H27UCG8VFA */
373 case 0xD7: /* Hynix H27UDG8VEM, H27UCG8UDM or H27UCG8V5A */
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800374 iowrite32(128, denali->flash_reg + PAGES_PER_BLOCK);
375 iowrite32(4096, denali->flash_reg + DEVICE_MAIN_AREA_SIZE);
376 iowrite32(224, denali->flash_reg + DEVICE_SPARE_AREA_SIZE);
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800377 main_size = 4096 *
378 ioread32(denali->flash_reg + DEVICES_CONNECTED);
379 spare_size = 224 *
380 ioread32(denali->flash_reg + DEVICES_CONNECTED);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800381 iowrite32(main_size,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800382 denali->flash_reg + LOGICAL_PAGE_DATA_SIZE);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800383 iowrite32(spare_size,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800384 denali->flash_reg + LOGICAL_PAGE_SPARE_SIZE);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800385 iowrite32(0, denali->flash_reg + DEVICE_WIDTH);
Jason Robertsce082592010-05-13 15:57:33 +0100386#if SUPPORT_15BITECC
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800387 iowrite32(15, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +0100388#elif SUPPORT_8BITECC
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800389 iowrite32(8, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +0100390#endif
Jason Robertsce082592010-05-13 15:57:33 +0100391 break;
392 default:
Jamie Iles84457942011-05-06 15:28:55 +0100393 dev_warn(denali->dev,
Masahiro Yamada789ccf12016-11-09 13:35:24 +0900394 "Unknown Hynix NAND (Device ID: 0x%x).\n"
Masahiro Yamada81254502014-09-16 20:04:25 +0900395 "Will use default parameter values instead.\n",
396 device_id);
Jason Robertsce082592010-05-13 15:57:33 +0100397 }
398}
399
Masahiro Yamada43914a22014-09-09 11:01:51 +0900400/*
401 * determines how many NAND chips are connected to the controller. Note for
Chuanxiao Dongb292c342010-08-11 17:46:00 +0800402 * Intel CE4100 devices we don't support more than one device.
Jason Robertsce082592010-05-13 15:57:33 +0100403 */
404static void find_valid_banks(struct denali_nand_info *denali)
405{
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100406 uint32_t id[denali->max_banks];
Jason Robertsce082592010-05-13 15:57:33 +0100407 int i;
408
409 denali->total_used_banks = 1;
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100410 for (i = 0; i < denali->max_banks; i++) {
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900411 index_addr(denali, MODE_11 | (i << 24) | 0, 0x90);
412 index_addr(denali, MODE_11 | (i << 24) | 1, 0);
Masahiro Yamada81254502014-09-16 20:04:25 +0900413 index_addr_read_data(denali, MODE_11 | (i << 24) | 2, &id[i]);
Jason Robertsce082592010-05-13 15:57:33 +0100414
Jamie Iles84457942011-05-06 15:28:55 +0100415 dev_dbg(denali->dev,
Jason Robertsce082592010-05-13 15:57:33 +0100416 "Return 1st ID for bank[%d]: %x\n", i, id[i]);
417
418 if (i == 0) {
419 if (!(id[i] & 0x0ff))
420 break; /* WTF? */
421 } else {
422 if ((id[i] & 0x0ff) == (id[0] & 0x0ff))
423 denali->total_used_banks++;
424 else
425 break;
426 }
427 }
428
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800429 if (denali->platform == INTEL_CE4100) {
Masahiro Yamada43914a22014-09-09 11:01:51 +0900430 /*
431 * Platform limitations of the CE4100 device limit
Jason Robertsce082592010-05-13 15:57:33 +0100432 * users to a single chip solution for NAND.
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800433 * Multichip support is not enabled.
434 */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800435 if (denali->total_used_banks != 1) {
Jamie Iles84457942011-05-06 15:28:55 +0100436 dev_err(denali->dev,
Masahiro Yamada81254502014-09-16 20:04:25 +0900437 "Sorry, Intel CE4100 only supports a single NAND device.\n");
Jason Robertsce082592010-05-13 15:57:33 +0100438 BUG();
439 }
440 }
Jamie Iles84457942011-05-06 15:28:55 +0100441 dev_dbg(denali->dev,
Jason Robertsce082592010-05-13 15:57:33 +0100442 "denali->total_used_banks: %d\n", denali->total_used_banks);
443}
444
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100445/*
446 * Use the configuration feature register to determine the maximum number of
447 * banks that the hardware supports.
448 */
449static void detect_max_banks(struct denali_nand_info *denali)
450{
451 uint32_t features = ioread32(denali->flash_reg + FEATURES);
Graham Moore271707b2015-07-21 09:39:31 -0500452 /*
453 * Read the revision register, so we can calculate the max_banks
454 * properly: the encoding changed from rev 5.0 to 5.1
455 */
456 u32 revision = MAKE_COMPARABLE_REVISION(
457 ioread32(denali->flash_reg + REVISION));
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100458
Graham Moore271707b2015-07-21 09:39:31 -0500459 if (revision < REVISION_5_1)
460 denali->max_banks = 2 << (features & FEATURES__N_BANKS);
461 else
462 denali->max_banks = 1 << (features & FEATURES__N_BANKS);
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100463}
464
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800465static uint16_t denali_nand_timing_set(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100466{
467 uint16_t status = PASS;
grmoore@altera.comd68a5c32014-06-23 14:21:10 -0500468 uint32_t id_bytes[8], addr;
Masahiro Yamada93e3c8a2014-09-09 11:01:54 +0900469 uint8_t maf_id, device_id;
470 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100471
Masahiro Yamada43914a22014-09-09 11:01:51 +0900472 /*
473 * Use read id method to get device ID and other params.
474 * For some NAND chips, controller can't report the correct
475 * device ID by reading from DEVICE_ID register
476 */
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900477 addr = MODE_11 | BANK(denali->flash_bank);
478 index_addr(denali, addr | 0, 0x90);
479 index_addr(denali, addr | 1, 0);
grmoore@altera.comd68a5c32014-06-23 14:21:10 -0500480 for (i = 0; i < 8; i++)
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800481 index_addr_read_data(denali, addr | 2, &id_bytes[i]);
482 maf_id = id_bytes[0];
483 device_id = id_bytes[1];
Jason Robertsce082592010-05-13 15:57:33 +0100484
485 if (ioread32(denali->flash_reg + ONFI_DEVICE_NO_OF_LUNS) &
486 ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE) { /* ONFI 1.0 NAND */
487 if (FAIL == get_onfi_nand_para(denali))
488 return FAIL;
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800489 } else if (maf_id == 0xEC) { /* Samsung NAND */
Chuanxiao Dong4c03bbd2010-08-06 15:45:19 +0800490 get_samsung_nand_para(denali, device_id);
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800491 } else if (maf_id == 0x98) { /* Toshiba NAND */
Jason Robertsce082592010-05-13 15:57:33 +0100492 get_toshiba_nand_para(denali);
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800493 } else if (maf_id == 0xAD) { /* Hynix NAND */
494 get_hynix_nand_para(denali, device_id);
Jason Robertsce082592010-05-13 15:57:33 +0100495 }
496
Jamie Iles84457942011-05-06 15:28:55 +0100497 dev_info(denali->dev,
Masahiro Yamada81254502014-09-16 20:04:25 +0900498 "Dump timing register values:\n"
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800499 "acc_clks: %d, re_2_we: %d, re_2_re: %d\n"
500 "we_2_re: %d, addr_2_data: %d, rdwr_en_lo_cnt: %d\n"
Jason Robertsce082592010-05-13 15:57:33 +0100501 "rdwr_en_hi_cnt: %d, cs_setup_cnt: %d\n",
502 ioread32(denali->flash_reg + ACC_CLKS),
503 ioread32(denali->flash_reg + RE_2_WE),
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800504 ioread32(denali->flash_reg + RE_2_RE),
Jason Robertsce082592010-05-13 15:57:33 +0100505 ioread32(denali->flash_reg + WE_2_RE),
506 ioread32(denali->flash_reg + ADDR_2_DATA),
507 ioread32(denali->flash_reg + RDWR_EN_LO_CNT),
508 ioread32(denali->flash_reg + RDWR_EN_HI_CNT),
509 ioread32(denali->flash_reg + CS_SETUP_CNT));
510
Jason Robertsce082592010-05-13 15:57:33 +0100511 find_valid_banks(denali);
512
Masahiro Yamada43914a22014-09-09 11:01:51 +0900513 /*
514 * If the user specified to override the default timings
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800515 * with a specific ONFI mode, we apply those changes here.
Jason Robertsce082592010-05-13 15:57:33 +0100516 */
517 if (onfi_timing_mode != NAND_DEFAULT_TIMINGS)
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800518 nand_onfi_timing_set(denali, onfi_timing_mode);
Jason Robertsce082592010-05-13 15:57:33 +0100519
520 return status;
521}
522
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800523static void denali_set_intr_modes(struct denali_nand_info *denali,
Jason Robertsce082592010-05-13 15:57:33 +0100524 uint16_t INT_ENABLE)
525{
Jason Robertsce082592010-05-13 15:57:33 +0100526 if (INT_ENABLE)
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800527 iowrite32(1, denali->flash_reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100528 else
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800529 iowrite32(0, denali->flash_reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100530}
531
Masahiro Yamada43914a22014-09-09 11:01:51 +0900532/*
533 * validation function to verify that the controlling software is making
Chuanxiao Dongb292c342010-08-11 17:46:00 +0800534 * a valid request
Jason Robertsce082592010-05-13 15:57:33 +0100535 */
536static inline bool is_flash_bank_valid(int flash_bank)
537{
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900538 return flash_bank >= 0 && flash_bank < 4;
Jason Robertsce082592010-05-13 15:57:33 +0100539}
540
541static void denali_irq_init(struct denali_nand_info *denali)
542{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900543 uint32_t int_mask;
Jamie Iles9589bf52011-05-06 15:28:56 +0100544 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100545
546 /* Disable global interrupts */
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800547 denali_set_intr_modes(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +0100548
549 int_mask = DENALI_IRQ_ALL;
550
551 /* Clear all status bits */
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100552 for (i = 0; i < denali->max_banks; ++i)
Jamie Iles9589bf52011-05-06 15:28:56 +0100553 iowrite32(0xFFFF, denali->flash_reg + INTR_STATUS(i));
Jason Robertsce082592010-05-13 15:57:33 +0100554
555 denali_irq_enable(denali, int_mask);
556}
557
558static void denali_irq_cleanup(int irqnum, struct denali_nand_info *denali)
559{
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800560 denali_set_intr_modes(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +0100561}
562
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800563static void denali_irq_enable(struct denali_nand_info *denali,
564 uint32_t int_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100565{
Jamie Iles9589bf52011-05-06 15:28:56 +0100566 int i;
567
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100568 for (i = 0; i < denali->max_banks; ++i)
Jamie Iles9589bf52011-05-06 15:28:56 +0100569 iowrite32(int_mask, denali->flash_reg + INTR_EN(i));
Jason Robertsce082592010-05-13 15:57:33 +0100570}
571
Masahiro Yamada43914a22014-09-09 11:01:51 +0900572/*
573 * This function only returns when an interrupt that this driver cares about
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800574 * occurs. This is to reduce the overhead of servicing interrupts
Jason Robertsce082592010-05-13 15:57:33 +0100575 */
576static inline uint32_t denali_irq_detected(struct denali_nand_info *denali)
577{
Chuanxiao Donga99d1792010-07-27 11:32:21 +0800578 return read_interrupt_status(denali) & DENALI_IRQ_ALL;
Jason Robertsce082592010-05-13 15:57:33 +0100579}
580
581/* Interrupts are cleared by writing a 1 to the appropriate status bit */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800582static inline void clear_interrupt(struct denali_nand_info *denali,
583 uint32_t irq_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100584{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900585 uint32_t intr_status_reg;
Jason Robertsce082592010-05-13 15:57:33 +0100586
Jamie Iles9589bf52011-05-06 15:28:56 +0100587 intr_status_reg = INTR_STATUS(denali->flash_bank);
Jason Robertsce082592010-05-13 15:57:33 +0100588
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800589 iowrite32(irq_mask, denali->flash_reg + intr_status_reg);
Jason Robertsce082592010-05-13 15:57:33 +0100590}
591
592static void clear_interrupts(struct denali_nand_info *denali)
593{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900594 uint32_t status;
595
Jason Robertsce082592010-05-13 15:57:33 +0100596 spin_lock_irq(&denali->irq_lock);
597
598 status = read_interrupt_status(denali);
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800599 clear_interrupt(denali, status);
Jason Robertsce082592010-05-13 15:57:33 +0100600
Jason Robertsce082592010-05-13 15:57:33 +0100601 denali->irq_status = 0x0;
602 spin_unlock_irq(&denali->irq_lock);
603}
604
605static uint32_t read_interrupt_status(struct denali_nand_info *denali)
606{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900607 uint32_t intr_status_reg;
Jason Robertsce082592010-05-13 15:57:33 +0100608
Jamie Iles9589bf52011-05-06 15:28:56 +0100609 intr_status_reg = INTR_STATUS(denali->flash_bank);
Jason Robertsce082592010-05-13 15:57:33 +0100610
611 return ioread32(denali->flash_reg + intr_status_reg);
612}
613
Masahiro Yamada43914a22014-09-09 11:01:51 +0900614/*
615 * This is the interrupt service routine. It handles all interrupts
616 * sent to this device. Note that on CE4100, this is a shared interrupt.
Jason Robertsce082592010-05-13 15:57:33 +0100617 */
618static irqreturn_t denali_isr(int irq, void *dev_id)
619{
620 struct denali_nand_info *denali = dev_id;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900621 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100622 irqreturn_t result = IRQ_NONE;
623
624 spin_lock(&denali->irq_lock);
625
Masahiro Yamada43914a22014-09-09 11:01:51 +0900626 /* check to see if a valid NAND chip has been selected. */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800627 if (is_flash_bank_valid(denali->flash_bank)) {
Masahiro Yamada43914a22014-09-09 11:01:51 +0900628 /*
629 * check to see if controller generated the interrupt,
630 * since this is a shared interrupt
631 */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800632 irq_status = denali_irq_detected(denali);
633 if (irq_status != 0) {
Jason Robertsce082592010-05-13 15:57:33 +0100634 /* handle interrupt */
635 /* first acknowledge it */
636 clear_interrupt(denali, irq_status);
Masahiro Yamada43914a22014-09-09 11:01:51 +0900637 /*
638 * store the status in the device context for someone
639 * to read
640 */
Jason Robertsce082592010-05-13 15:57:33 +0100641 denali->irq_status |= irq_status;
642 /* notify anyone who cares that it happened */
643 complete(&denali->complete);
644 /* tell the OS that we've handled this */
645 result = IRQ_HANDLED;
646 }
647 }
648 spin_unlock(&denali->irq_lock);
649 return result;
650}
Jason Robertsce082592010-05-13 15:57:33 +0100651
652static uint32_t wait_for_irq(struct denali_nand_info *denali, uint32_t irq_mask)
653{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900654 unsigned long comp_res;
655 uint32_t intr_status;
Jason Robertsce082592010-05-13 15:57:33 +0100656 unsigned long timeout = msecs_to_jiffies(1000);
657
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800658 do {
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800659 comp_res =
660 wait_for_completion_timeout(&denali->complete, timeout);
Jason Robertsce082592010-05-13 15:57:33 +0100661 spin_lock_irq(&denali->irq_lock);
662 intr_status = denali->irq_status;
663
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800664 if (intr_status & irq_mask) {
Jason Robertsce082592010-05-13 15:57:33 +0100665 denali->irq_status &= ~irq_mask;
666 spin_unlock_irq(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +0100667 /* our interrupt was detected */
668 break;
Jason Robertsce082592010-05-13 15:57:33 +0100669 }
Masahiro Yamada81254502014-09-16 20:04:25 +0900670
671 /*
672 * these are not the interrupts you are looking for -
673 * need to wait again
674 */
675 spin_unlock_irq(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +0100676 } while (comp_res != 0);
677
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800678 if (comp_res == 0) {
Jason Robertsce082592010-05-13 15:57:33 +0100679 /* timeout */
Dinh Nguyen2a0a2882012-09-27 10:58:05 -0600680 pr_err("timeout occurred, status = 0x%x, mask = 0x%x\n",
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800681 intr_status, irq_mask);
Jason Robertsce082592010-05-13 15:57:33 +0100682
683 intr_status = 0;
684 }
685 return intr_status;
686}
687
Masahiro Yamada43914a22014-09-09 11:01:51 +0900688/*
689 * This helper function setups the registers for ECC and whether or not
690 * the spare area will be transferred.
691 */
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800692static void setup_ecc_for_xfer(struct denali_nand_info *denali, bool ecc_en,
Jason Robertsce082592010-05-13 15:57:33 +0100693 bool transfer_spare)
694{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900695 int ecc_en_flag, transfer_spare_flag;
Jason Robertsce082592010-05-13 15:57:33 +0100696
697 /* set ECC, transfer spare bits if needed */
698 ecc_en_flag = ecc_en ? ECC_ENABLE__FLAG : 0;
699 transfer_spare_flag = transfer_spare ? TRANSFER_SPARE_REG__FLAG : 0;
700
701 /* Enable spare area/ECC per user's request. */
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800702 iowrite32(ecc_en_flag, denali->flash_reg + ECC_ENABLE);
Masahiro Yamada81254502014-09-16 20:04:25 +0900703 iowrite32(transfer_spare_flag, denali->flash_reg + TRANSFER_SPARE_REG);
Jason Robertsce082592010-05-13 15:57:33 +0100704}
705
Masahiro Yamada43914a22014-09-09 11:01:51 +0900706/*
707 * sends a pipeline command operation to the controller. See the Denali NAND
Chuanxiao Dongb292c342010-08-11 17:46:00 +0800708 * controller's user guide for more information (section 4.2.3.6).
Jason Robertsce082592010-05-13 15:57:33 +0100709 */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800710static int denali_send_pipeline_cmd(struct denali_nand_info *denali,
Masahiro Yamada81254502014-09-16 20:04:25 +0900711 bool ecc_en, bool transfer_spare,
712 int access_type, int op)
Jason Robertsce082592010-05-13 15:57:33 +0100713{
714 int status = PASS;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900715 uint32_t page_count = 1;
716 uint32_t addr, cmd, irq_status, irq_mask;
Jason Robertsce082592010-05-13 15:57:33 +0100717
Chuanxiao Donga99d1792010-07-27 11:32:21 +0800718 if (op == DENALI_READ)
Masahiro Yamada1aded582017-03-23 05:07:06 +0900719 irq_mask = INTR__LOAD_COMP;
Chuanxiao Donga99d1792010-07-27 11:32:21 +0800720 else if (op == DENALI_WRITE)
721 irq_mask = 0;
722 else
723 BUG();
Jason Robertsce082592010-05-13 15:57:33 +0100724
725 setup_ecc_for_xfer(denali, ecc_en, transfer_spare);
726
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800727 clear_interrupts(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100728
729 addr = BANK(denali->flash_bank) | denali->page;
730
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800731 if (op == DENALI_WRITE && access_type != SPARE_ACCESS) {
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800732 cmd = MODE_01 | addr;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800733 iowrite32(cmd, denali->flash_mem);
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800734 } else if (op == DENALI_WRITE && access_type == SPARE_ACCESS) {
Jason Robertsce082592010-05-13 15:57:33 +0100735 /* read spare area */
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800736 cmd = MODE_10 | addr;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900737 index_addr(denali, cmd, access_type);
Jason Robertsce082592010-05-13 15:57:33 +0100738
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800739 cmd = MODE_01 | addr;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800740 iowrite32(cmd, denali->flash_mem);
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800741 } else if (op == DENALI_READ) {
Jason Robertsce082592010-05-13 15:57:33 +0100742 /* setup page read request for access type */
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800743 cmd = MODE_10 | addr;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900744 index_addr(denali, cmd, access_type);
Jason Robertsce082592010-05-13 15:57:33 +0100745
Masahiro Yamada43914a22014-09-09 11:01:51 +0900746 /*
747 * page 33 of the NAND controller spec indicates we should not
748 * use the pipeline commands in Spare area only mode.
749 * So we don't.
Jason Robertsce082592010-05-13 15:57:33 +0100750 */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800751 if (access_type == SPARE_ACCESS) {
Jason Robertsce082592010-05-13 15:57:33 +0100752 cmd = MODE_01 | addr;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800753 iowrite32(cmd, denali->flash_mem);
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800754 } else {
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900755 index_addr(denali, cmd,
Masahiro Yamada29023302014-07-11 11:14:05 +0900756 PIPELINE_ACCESS | op | page_count);
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800757
Masahiro Yamada43914a22014-09-09 11:01:51 +0900758 /*
759 * wait for command to be accepted
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800760 * can always use status0 bit as the
Masahiro Yamada43914a22014-09-09 11:01:51 +0900761 * mask is identical for each bank.
762 */
Jason Robertsce082592010-05-13 15:57:33 +0100763 irq_status = wait_for_irq(denali, irq_mask);
764
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800765 if (irq_status == 0) {
Jamie Iles84457942011-05-06 15:28:55 +0100766 dev_err(denali->dev,
Masahiro Yamada81254502014-09-16 20:04:25 +0900767 "cmd, page, addr on timeout (0x%x, 0x%x, 0x%x)\n",
768 cmd, denali->page, addr);
Jason Robertsce082592010-05-13 15:57:33 +0100769 status = FAIL;
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800770 } else {
Jason Robertsce082592010-05-13 15:57:33 +0100771 cmd = MODE_01 | addr;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800772 iowrite32(cmd, denali->flash_mem);
Jason Robertsce082592010-05-13 15:57:33 +0100773 }
774 }
775 }
776 return status;
777}
778
779/* helper function that simply writes a buffer to the flash */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800780static int write_data_to_flash_mem(struct denali_nand_info *denali,
Masahiro Yamada81254502014-09-16 20:04:25 +0900781 const uint8_t *buf, int len)
Jason Robertsce082592010-05-13 15:57:33 +0100782{
Masahiro Yamada93e3c8a2014-09-09 11:01:54 +0900783 uint32_t *buf32;
784 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100785
Masahiro Yamada43914a22014-09-09 11:01:51 +0900786 /*
787 * verify that the len is a multiple of 4.
788 * see comment in read_data_from_flash_mem()
789 */
Jason Robertsce082592010-05-13 15:57:33 +0100790 BUG_ON((len % 4) != 0);
791
792 /* write the data to the flash memory */
793 buf32 = (uint32_t *)buf;
794 for (i = 0; i < len / 4; i++)
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800795 iowrite32(*buf32++, denali->flash_mem + 0x10);
Masahiro Yamada81254502014-09-16 20:04:25 +0900796 return i * 4; /* intent is to return the number of bytes read */
Jason Robertsce082592010-05-13 15:57:33 +0100797}
798
799/* helper function that simply reads a buffer from the flash */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800800static int read_data_from_flash_mem(struct denali_nand_info *denali,
Masahiro Yamada81254502014-09-16 20:04:25 +0900801 uint8_t *buf, int len)
Jason Robertsce082592010-05-13 15:57:33 +0100802{
Masahiro Yamada93e3c8a2014-09-09 11:01:54 +0900803 uint32_t *buf32;
804 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100805
Masahiro Yamada43914a22014-09-09 11:01:51 +0900806 /*
807 * we assume that len will be a multiple of 4, if not it would be nice
808 * to know about it ASAP rather than have random failures...
809 * This assumption is based on the fact that this function is designed
810 * to be used to read flash pages, which are typically multiples of 4.
Jason Robertsce082592010-05-13 15:57:33 +0100811 */
Jason Robertsce082592010-05-13 15:57:33 +0100812 BUG_ON((len % 4) != 0);
813
814 /* transfer the data from the flash */
815 buf32 = (uint32_t *)buf;
816 for (i = 0; i < len / 4; i++)
Jason Robertsce082592010-05-13 15:57:33 +0100817 *buf32++ = ioread32(denali->flash_mem + 0x10);
Masahiro Yamada81254502014-09-16 20:04:25 +0900818 return i * 4; /* intent is to return the number of bytes read */
Jason Robertsce082592010-05-13 15:57:33 +0100819}
820
821/* writes OOB data to the device */
822static int write_oob_data(struct mtd_info *mtd, uint8_t *buf, int page)
823{
824 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada5637b692014-09-09 11:01:52 +0900825 uint32_t irq_status;
Masahiro Yamada1aded582017-03-23 05:07:06 +0900826 uint32_t irq_mask = INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100827 int status = 0;
828
829 denali->page = page;
830
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800831 if (denali_send_pipeline_cmd(denali, false, false, SPARE_ACCESS,
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800832 DENALI_WRITE) == PASS) {
Jason Robertsce082592010-05-13 15:57:33 +0100833 write_data_to_flash_mem(denali, buf, mtd->oobsize);
834
Jason Robertsce082592010-05-13 15:57:33 +0100835 /* wait for operation to complete */
836 irq_status = wait_for_irq(denali, irq_mask);
837
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800838 if (irq_status == 0) {
Jamie Iles84457942011-05-06 15:28:55 +0100839 dev_err(denali->dev, "OOB write failed\n");
Jason Robertsce082592010-05-13 15:57:33 +0100840 status = -EIO;
841 }
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800842 } else {
Jamie Iles84457942011-05-06 15:28:55 +0100843 dev_err(denali->dev, "unable to send pipeline command\n");
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800844 status = -EIO;
Jason Robertsce082592010-05-13 15:57:33 +0100845 }
846 return status;
847}
848
849/* reads OOB data from the device */
850static void read_oob_data(struct mtd_info *mtd, uint8_t *buf, int page)
851{
852 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada1aded582017-03-23 05:07:06 +0900853 uint32_t irq_mask = INTR__LOAD_COMP;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900854 uint32_t irq_status, addr, cmd;
Jason Robertsce082592010-05-13 15:57:33 +0100855
856 denali->page = page;
857
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800858 if (denali_send_pipeline_cmd(denali, false, true, SPARE_ACCESS,
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800859 DENALI_READ) == PASS) {
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800860 read_data_from_flash_mem(denali, buf, mtd->oobsize);
Jason Robertsce082592010-05-13 15:57:33 +0100861
Masahiro Yamada43914a22014-09-09 11:01:51 +0900862 /*
863 * wait for command to be accepted
864 * can always use status0 bit as the
865 * mask is identical for each bank.
866 */
Jason Robertsce082592010-05-13 15:57:33 +0100867 irq_status = wait_for_irq(denali, irq_mask);
868
869 if (irq_status == 0)
Jamie Iles84457942011-05-06 15:28:55 +0100870 dev_err(denali->dev, "page on OOB timeout %d\n",
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800871 denali->page);
Jason Robertsce082592010-05-13 15:57:33 +0100872
Masahiro Yamada43914a22014-09-09 11:01:51 +0900873 /*
874 * We set the device back to MAIN_ACCESS here as I observed
Jason Robertsce082592010-05-13 15:57:33 +0100875 * instability with the controller if you do a block erase
876 * and the last transaction was a SPARE_ACCESS. Block erase
877 * is reliable (according to the MTD test infrastructure)
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800878 * if you are in MAIN_ACCESS.
Jason Robertsce082592010-05-13 15:57:33 +0100879 */
880 addr = BANK(denali->flash_bank) | denali->page;
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800881 cmd = MODE_10 | addr;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900882 index_addr(denali, cmd, MAIN_ACCESS);
Jason Robertsce082592010-05-13 15:57:33 +0100883 }
884}
885
Masahiro Yamada43914a22014-09-09 11:01:51 +0900886/*
887 * this function examines buffers to see if they contain data that
Jason Robertsce082592010-05-13 15:57:33 +0100888 * indicate that the buffer is part of an erased region of flash.
889 */
Rashika Kheria919193c2013-12-13 12:46:04 +0530890static bool is_erased(uint8_t *buf, int len)
Jason Robertsce082592010-05-13 15:57:33 +0100891{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900892 int i;
Masahiro Yamada81254502014-09-16 20:04:25 +0900893
Jason Robertsce082592010-05-13 15:57:33 +0100894 for (i = 0; i < len; i++)
Jason Robertsce082592010-05-13 15:57:33 +0100895 if (buf[i] != 0xFF)
Jason Robertsce082592010-05-13 15:57:33 +0100896 return false;
Jason Robertsce082592010-05-13 15:57:33 +0100897 return true;
898}
899#define ECC_SECTOR_SIZE 512
900
901#define ECC_SECTOR(x) (((x) & ECC_ERROR_ADDRESS__SECTOR_NR) >> 12)
902#define ECC_BYTE(x) (((x) & ECC_ERROR_ADDRESS__OFFSET))
903#define ECC_CORRECTION_VALUE(x) ((x) & ERR_CORRECTION_INFO__BYTEMASK)
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800904#define ECC_ERROR_CORRECTABLE(x) (!((x) & ERR_CORRECTION_INFO__ERROR_TYPE))
905#define ECC_ERR_DEVICE(x) (((x) & ERR_CORRECTION_INFO__DEVICE_NR) >> 8)
Jason Robertsce082592010-05-13 15:57:33 +0100906#define ECC_LAST_ERR(x) ((x) & ERR_CORRECTION_INFO__LAST_ERR_INFO)
907
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800908static bool handle_ecc(struct denali_nand_info *denali, uint8_t *buf,
Mike Dunn3f91e942012-04-25 12:06:09 -0700909 uint32_t irq_status, unsigned int *max_bitflips)
Jason Robertsce082592010-05-13 15:57:33 +0100910{
911 bool check_erased_page = false;
Mike Dunn3f91e942012-04-25 12:06:09 -0700912 unsigned int bitflips = 0;
Jason Robertsce082592010-05-13 15:57:33 +0100913
Masahiro Yamada1aded582017-03-23 05:07:06 +0900914 if (irq_status & INTR__ECC_ERR) {
Jason Robertsce082592010-05-13 15:57:33 +0100915 /* read the ECC errors. we'll ignore them for now */
Masahiro Yamada5637b692014-09-09 11:01:52 +0900916 uint32_t err_address, err_correction_info, err_byte,
917 err_sector, err_device, err_correction_value;
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800918 denali_set_intr_modes(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +0100919
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800920 do {
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800921 err_address = ioread32(denali->flash_reg +
Jason Robertsce082592010-05-13 15:57:33 +0100922 ECC_ERROR_ADDRESS);
923 err_sector = ECC_SECTOR(err_address);
924 err_byte = ECC_BYTE(err_address);
925
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800926 err_correction_info = ioread32(denali->flash_reg +
Jason Robertsce082592010-05-13 15:57:33 +0100927 ERR_CORRECTION_INFO);
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800928 err_correction_value =
Jason Robertsce082592010-05-13 15:57:33 +0100929 ECC_CORRECTION_VALUE(err_correction_info);
930 err_device = ECC_ERR_DEVICE(err_correction_info);
931
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800932 if (ECC_ERROR_CORRECTABLE(err_correction_info)) {
Masahiro Yamada43914a22014-09-09 11:01:51 +0900933 /*
934 * If err_byte is larger than ECC_SECTOR_SIZE,
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300935 * means error happened in OOB, so we ignore
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800936 * it. It's no need for us to correct it
937 * err_device is represented the NAND error
938 * bits are happened in if there are more
939 * than one NAND connected.
Masahiro Yamada43914a22014-09-09 11:01:51 +0900940 */
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800941 if (err_byte < ECC_SECTOR_SIZE) {
Boris BREZILLON442f201b2015-12-11 15:06:00 +0100942 struct mtd_info *mtd =
943 nand_to_mtd(&denali->nand);
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800944 int offset;
Masahiro Yamada81254502014-09-16 20:04:25 +0900945
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800946 offset = (err_sector *
947 ECC_SECTOR_SIZE +
948 err_byte) *
949 denali->devnum +
950 err_device;
Jason Robertsce082592010-05-13 15:57:33 +0100951 /* correct the ECC error */
952 buf[offset] ^= err_correction_value;
Boris BREZILLON442f201b2015-12-11 15:06:00 +0100953 mtd->ecc_stats.corrected++;
Mike Dunn3f91e942012-04-25 12:06:09 -0700954 bitflips++;
Jason Robertsce082592010-05-13 15:57:33 +0100955 }
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800956 } else {
Masahiro Yamada43914a22014-09-09 11:01:51 +0900957 /*
958 * if the error is not correctable, need to
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800959 * look at the page to see if it is an erased
960 * page. if so, then it's not a real ECC error
Masahiro Yamada43914a22014-09-09 11:01:51 +0900961 */
Jason Robertsce082592010-05-13 15:57:33 +0100962 check_erased_page = true;
963 }
Jason Robertsce082592010-05-13 15:57:33 +0100964 } while (!ECC_LAST_ERR(err_correction_info));
Masahiro Yamada43914a22014-09-09 11:01:51 +0900965 /*
966 * Once handle all ecc errors, controller will triger
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800967 * a ECC_TRANSACTION_DONE interrupt, so here just wait
968 * for a while for this interrupt
Masahiro Yamada43914a22014-09-09 11:01:51 +0900969 */
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800970 while (!(read_interrupt_status(denali) &
Masahiro Yamada1aded582017-03-23 05:07:06 +0900971 INTR__ECC_TRANSACTION_DONE))
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800972 cpu_relax();
973 clear_interrupts(denali);
974 denali_set_intr_modes(denali, true);
Jason Robertsce082592010-05-13 15:57:33 +0100975 }
Mike Dunn3f91e942012-04-25 12:06:09 -0700976 *max_bitflips = bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100977 return check_erased_page;
978}
979
980/* programs the controller to either enable/disable DMA transfers */
David Woodhouseaadff492010-05-13 16:12:43 +0100981static void denali_enable_dma(struct denali_nand_info *denali, bool en)
Jason Robertsce082592010-05-13 15:57:33 +0100982{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900983 iowrite32(en ? DMA_ENABLE__FLAG : 0, denali->flash_reg + DMA_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100984 ioread32(denali->flash_reg + DMA_ENABLE);
985}
986
987/* setups the HW to perform the data DMA */
David Woodhouseaadff492010-05-13 16:12:43 +0100988static void denali_setup_dma(struct denali_nand_info *denali, int op)
Jason Robertsce082592010-05-13 15:57:33 +0100989{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900990 uint32_t mode;
Jason Robertsce082592010-05-13 15:57:33 +0100991 const int page_count = 1;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900992 uint32_t addr = denali->buf.dma_buf;
Jason Robertsce082592010-05-13 15:57:33 +0100993
994 mode = MODE_10 | BANK(denali->flash_bank);
995
996 /* DMA is a four step process */
997
998 /* 1. setup transfer type and # of pages */
999 index_addr(denali, mode | denali->page, 0x2000 | op | page_count);
1000
1001 /* 2. set memory high address bits 23:8 */
Masahiro Yamada3157d1e2014-09-09 11:01:53 +09001002 index_addr(denali, mode | ((addr >> 16) << 8), 0x2200);
Jason Robertsce082592010-05-13 15:57:33 +01001003
1004 /* 3. set memory low address bits 23:8 */
Graham Moore7c272ac2015-01-09 09:32:35 -06001005 index_addr(denali, mode | ((addr & 0xffff) << 8), 0x2300);
Jason Robertsce082592010-05-13 15:57:33 +01001006
Masahiro Yamada43914a22014-09-09 11:01:51 +09001007 /* 4. interrupt when complete, burst len = 64 bytes */
Jason Robertsce082592010-05-13 15:57:33 +01001008 index_addr(denali, mode | 0x14000, 0x2400);
1009}
1010
Masahiro Yamada43914a22014-09-09 11:01:51 +09001011/*
1012 * writes a page. user specifies type, and this function handles the
1013 * configuration details.
1014 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001015static int write_page(struct mtd_info *mtd, struct nand_chip *chip,
Jason Robertsce082592010-05-13 15:57:33 +01001016 const uint8_t *buf, bool raw_xfer)
1017{
1018 struct denali_nand_info *denali = mtd_to_denali(mtd);
Jason Robertsce082592010-05-13 15:57:33 +01001019 dma_addr_t addr = denali->buf.dma_buf;
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001020 size_t size = mtd->writesize + mtd->oobsize;
Masahiro Yamada5637b692014-09-09 11:01:52 +09001021 uint32_t irq_status;
Masahiro Yamada1aded582017-03-23 05:07:06 +09001022 uint32_t irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +01001023
Masahiro Yamada43914a22014-09-09 11:01:51 +09001024 /*
1025 * if it is a raw xfer, we want to disable ecc and send the spare area.
Jason Robertsce082592010-05-13 15:57:33 +01001026 * !raw_xfer - enable ecc
1027 * raw_xfer - transfer spare
1028 */
1029 setup_ecc_for_xfer(denali, !raw_xfer, raw_xfer);
1030
1031 /* copy buffer into DMA buffer */
1032 memcpy(denali->buf.buf, buf, mtd->writesize);
1033
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001034 if (raw_xfer) {
Jason Robertsce082592010-05-13 15:57:33 +01001035 /* transfer the data to the spare area */
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001036 memcpy(denali->buf.buf + mtd->writesize,
1037 chip->oob_poi,
1038 mtd->oobsize);
Jason Robertsce082592010-05-13 15:57:33 +01001039 }
1040
Jamie Iles84457942011-05-06 15:28:55 +01001041 dma_sync_single_for_device(denali->dev, addr, size, DMA_TO_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001042
1043 clear_interrupts(denali);
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001044 denali_enable_dma(denali, true);
Jason Robertsce082592010-05-13 15:57:33 +01001045
David Woodhouseaadff492010-05-13 16:12:43 +01001046 denali_setup_dma(denali, DENALI_WRITE);
Jason Robertsce082592010-05-13 15:57:33 +01001047
1048 /* wait for operation to complete */
1049 irq_status = wait_for_irq(denali, irq_mask);
1050
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001051 if (irq_status == 0) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001052 dev_err(denali->dev, "timeout on write_page (type = %d)\n",
1053 raw_xfer);
Brian Norrisc115add2014-07-21 19:07:31 -07001054 denali->status = NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +01001055 }
1056
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001057 denali_enable_dma(denali, false);
Jamie Iles84457942011-05-06 15:28:55 +01001058 dma_sync_single_for_cpu(denali->dev, addr, size, DMA_TO_DEVICE);
Josh Wufdbad98d2012-06-25 18:07:45 +08001059
1060 return 0;
Jason Robertsce082592010-05-13 15:57:33 +01001061}
1062
1063/* NAND core entry points */
1064
Masahiro Yamada43914a22014-09-09 11:01:51 +09001065/*
1066 * this is the callback that the NAND core calls to write a page. Since
Chuanxiao Dongb292c342010-08-11 17:46:00 +08001067 * writing a page with ECC or without is similar, all the work is done
1068 * by write_page above.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001069 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001070static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001071 const uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +01001072{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001073 /*
1074 * for regular page writes, we let HW handle all the ECC
1075 * data written to the device.
1076 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001077 return write_page(mtd, chip, buf, false);
Jason Robertsce082592010-05-13 15:57:33 +01001078}
1079
Masahiro Yamada43914a22014-09-09 11:01:51 +09001080/*
1081 * This is the callback that the NAND core calls to write a page without ECC.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001082 * raw access is similar to ECC page writes, so all the work is done in the
Chuanxiao Dongb292c342010-08-11 17:46:00 +08001083 * write_page() function above.
Jason Robertsce082592010-05-13 15:57:33 +01001084 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001085static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001086 const uint8_t *buf, int oob_required,
1087 int page)
Jason Robertsce082592010-05-13 15:57:33 +01001088{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001089 /*
1090 * for raw page writes, we want to disable ECC and simply write
1091 * whatever data is in the buffer.
1092 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001093 return write_page(mtd, chip, buf, true);
Jason Robertsce082592010-05-13 15:57:33 +01001094}
1095
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001096static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
Jason Robertsce082592010-05-13 15:57:33 +01001097 int page)
1098{
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001099 return write_oob_data(mtd, chip->oob_poi, page);
Jason Robertsce082592010-05-13 15:57:33 +01001100}
1101
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001102static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001103 int page)
Jason Robertsce082592010-05-13 15:57:33 +01001104{
1105 read_oob_data(mtd, chip->oob_poi, page);
1106
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001107 return 0;
Jason Robertsce082592010-05-13 15:57:33 +01001108}
1109
1110static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001111 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +01001112{
Mike Dunn3f91e942012-04-25 12:06:09 -07001113 unsigned int max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +01001114 struct denali_nand_info *denali = mtd_to_denali(mtd);
Jason Robertsce082592010-05-13 15:57:33 +01001115
1116 dma_addr_t addr = denali->buf.dma_buf;
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001117 size_t size = mtd->writesize + mtd->oobsize;
Jason Robertsce082592010-05-13 15:57:33 +01001118
Masahiro Yamada5637b692014-09-09 11:01:52 +09001119 uint32_t irq_status;
Masahiro Yamada1aded582017-03-23 05:07:06 +09001120 uint32_t irq_mask = INTR__ECC_TRANSACTION_DONE | INTR__ECC_ERR;
Jason Robertsce082592010-05-13 15:57:33 +01001121 bool check_erased_page = false;
1122
Chuanxiao Dong7d8a26f2010-08-11 18:19:23 +08001123 if (page != denali->page) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001124 dev_err(denali->dev,
1125 "IN %s: page %d is not equal to denali->page %d",
1126 __func__, page, denali->page);
Chuanxiao Dong7d8a26f2010-08-11 18:19:23 +08001127 BUG();
1128 }
1129
Jason Robertsce082592010-05-13 15:57:33 +01001130 setup_ecc_for_xfer(denali, true, false);
1131
David Woodhouseaadff492010-05-13 16:12:43 +01001132 denali_enable_dma(denali, true);
Jamie Iles84457942011-05-06 15:28:55 +01001133 dma_sync_single_for_device(denali->dev, addr, size, DMA_FROM_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001134
1135 clear_interrupts(denali);
David Woodhouseaadff492010-05-13 16:12:43 +01001136 denali_setup_dma(denali, DENALI_READ);
Jason Robertsce082592010-05-13 15:57:33 +01001137
1138 /* wait for operation to complete */
1139 irq_status = wait_for_irq(denali, irq_mask);
1140
Jamie Iles84457942011-05-06 15:28:55 +01001141 dma_sync_single_for_cpu(denali->dev, addr, size, DMA_FROM_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001142
1143 memcpy(buf, denali->buf.buf, mtd->writesize);
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001144
Mike Dunn3f91e942012-04-25 12:06:09 -07001145 check_erased_page = handle_ecc(denali, buf, irq_status, &max_bitflips);
David Woodhouseaadff492010-05-13 16:12:43 +01001146 denali_enable_dma(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +01001147
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001148 if (check_erased_page) {
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001149 read_oob_data(mtd, chip->oob_poi, denali->page);
Jason Robertsce082592010-05-13 15:57:33 +01001150
1151 /* check ECC failures that may have occurred on erased pages */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001152 if (check_erased_page) {
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001153 if (!is_erased(buf, mtd->writesize))
1154 mtd->ecc_stats.failed++;
1155 if (!is_erased(buf, mtd->oobsize))
1156 mtd->ecc_stats.failed++;
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001157 }
Jason Robertsce082592010-05-13 15:57:33 +01001158 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001159 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +01001160}
1161
1162static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001163 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +01001164{
1165 struct denali_nand_info *denali = mtd_to_denali(mtd);
Jason Robertsce082592010-05-13 15:57:33 +01001166 dma_addr_t addr = denali->buf.dma_buf;
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001167 size_t size = mtd->writesize + mtd->oobsize;
Masahiro Yamada1aded582017-03-23 05:07:06 +09001168 uint32_t irq_mask = INTR__DMA_CMD_COMP;
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001169
Chuanxiao Dong7d8a26f2010-08-11 18:19:23 +08001170 if (page != denali->page) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001171 dev_err(denali->dev,
1172 "IN %s: page %d is not equal to denali->page %d",
1173 __func__, page, denali->page);
Chuanxiao Dong7d8a26f2010-08-11 18:19:23 +08001174 BUG();
1175 }
1176
Jason Robertsce082592010-05-13 15:57:33 +01001177 setup_ecc_for_xfer(denali, false, true);
David Woodhouseaadff492010-05-13 16:12:43 +01001178 denali_enable_dma(denali, true);
Jason Robertsce082592010-05-13 15:57:33 +01001179
Jamie Iles84457942011-05-06 15:28:55 +01001180 dma_sync_single_for_device(denali->dev, addr, size, DMA_FROM_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001181
1182 clear_interrupts(denali);
David Woodhouseaadff492010-05-13 16:12:43 +01001183 denali_setup_dma(denali, DENALI_READ);
Jason Robertsce082592010-05-13 15:57:33 +01001184
1185 /* wait for operation to complete */
Brian Norrisba5f2bc2014-09-19 09:37:19 -07001186 wait_for_irq(denali, irq_mask);
Jason Robertsce082592010-05-13 15:57:33 +01001187
Jamie Iles84457942011-05-06 15:28:55 +01001188 dma_sync_single_for_cpu(denali->dev, addr, size, DMA_FROM_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001189
David Woodhouseaadff492010-05-13 16:12:43 +01001190 denali_enable_dma(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +01001191
1192 memcpy(buf, denali->buf.buf, mtd->writesize);
1193 memcpy(chip->oob_poi, denali->buf.buf + mtd->writesize, mtd->oobsize);
1194
1195 return 0;
1196}
1197
1198static uint8_t denali_read_byte(struct mtd_info *mtd)
1199{
1200 struct denali_nand_info *denali = mtd_to_denali(mtd);
1201 uint8_t result = 0xff;
1202
1203 if (denali->buf.head < denali->buf.tail)
Jason Robertsce082592010-05-13 15:57:33 +01001204 result = denali->buf.buf[denali->buf.head++];
Jason Robertsce082592010-05-13 15:57:33 +01001205
Jason Robertsce082592010-05-13 15:57:33 +01001206 return result;
1207}
1208
1209static void denali_select_chip(struct mtd_info *mtd, int chip)
1210{
1211 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +08001212
Jason Robertsce082592010-05-13 15:57:33 +01001213 spin_lock_irq(&denali->irq_lock);
1214 denali->flash_bank = chip;
1215 spin_unlock_irq(&denali->irq_lock);
1216}
1217
1218static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
1219{
1220 struct denali_nand_info *denali = mtd_to_denali(mtd);
1221 int status = denali->status;
Masahiro Yamada81254502014-09-16 20:04:25 +09001222
Jason Robertsce082592010-05-13 15:57:33 +01001223 denali->status = 0;
1224
Jason Robertsce082592010-05-13 15:57:33 +01001225 return status;
1226}
1227
Brian Norris49c50b92014-05-06 16:02:19 -07001228static int denali_erase(struct mtd_info *mtd, int page)
Jason Robertsce082592010-05-13 15:57:33 +01001229{
1230 struct denali_nand_info *denali = mtd_to_denali(mtd);
1231
Masahiro Yamada5637b692014-09-09 11:01:52 +09001232 uint32_t cmd, irq_status;
Jason Robertsce082592010-05-13 15:57:33 +01001233
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001234 clear_interrupts(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001235
1236 /* setup page read request for access type */
1237 cmd = MODE_10 | BANK(denali->flash_bank) | page;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +09001238 index_addr(denali, cmd, 0x1);
Jason Robertsce082592010-05-13 15:57:33 +01001239
1240 /* wait for erase to complete or failure to occur */
Masahiro Yamada1aded582017-03-23 05:07:06 +09001241 irq_status = wait_for_irq(denali, INTR__ERASE_COMP | INTR__ERASE_FAIL);
Jason Robertsce082592010-05-13 15:57:33 +01001242
Masahiro Yamada1aded582017-03-23 05:07:06 +09001243 return irq_status & INTR__ERASE_FAIL ? NAND_STATUS_FAIL : PASS;
Jason Robertsce082592010-05-13 15:57:33 +01001244}
1245
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001246static void denali_cmdfunc(struct mtd_info *mtd, unsigned int cmd, int col,
Jason Robertsce082592010-05-13 15:57:33 +01001247 int page)
1248{
1249 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +08001250 uint32_t addr, id;
1251 int i;
Jason Robertsce082592010-05-13 15:57:33 +01001252
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001253 switch (cmd) {
Chuanxiao Donga99d1792010-07-27 11:32:21 +08001254 case NAND_CMD_PAGEPROG:
1255 break;
1256 case NAND_CMD_STATUS:
1257 read_status(denali);
1258 break;
1259 case NAND_CMD_READID:
Florian Fainelli42af8b52010-08-30 18:32:20 +02001260 case NAND_CMD_PARAM:
Chuanxiao Donga99d1792010-07-27 11:32:21 +08001261 reset_buf(denali);
Masahiro Yamada43914a22014-09-09 11:01:51 +09001262 /*
1263 * sometimes ManufactureId read from register is not right
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +08001264 * e.g. some of Micron MT29F32G08QAA MLC NAND chips
1265 * So here we send READID cmd to NAND insteand
Masahiro Yamada43914a22014-09-09 11:01:51 +09001266 */
Masahiro Yamada3157d1e2014-09-09 11:01:53 +09001267 addr = MODE_11 | BANK(denali->flash_bank);
1268 index_addr(denali, addr | 0, 0x90);
Enrico Jorns9c07d092015-09-18 10:02:41 +02001269 index_addr(denali, addr | 1, col);
grmoore@altera.comd68a5c32014-06-23 14:21:10 -05001270 for (i = 0; i < 8; i++) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001271 index_addr_read_data(denali, addr | 2, &id);
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +08001272 write_byte_to_buf(denali, id);
Chuanxiao Donga99d1792010-07-27 11:32:21 +08001273 }
1274 break;
1275 case NAND_CMD_READ0:
1276 case NAND_CMD_SEQIN:
1277 denali->page = page;
1278 break;
1279 case NAND_CMD_RESET:
1280 reset_bank(denali);
1281 break;
1282 case NAND_CMD_READOOB:
1283 /* TODO: Read OOB data */
1284 break;
1285 default:
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001286 pr_err(": unsupported command received 0x%x\n", cmd);
Chuanxiao Donga99d1792010-07-27 11:32:21 +08001287 break;
Jason Robertsce082592010-05-13 15:57:33 +01001288 }
1289}
Jason Robertsce082592010-05-13 15:57:33 +01001290/* end NAND core entry points */
1291
1292/* Initialization code to bring the device up to a known good state */
1293static void denali_hw_init(struct denali_nand_info *denali)
1294{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001295 /*
1296 * tell driver how many bit controller will skip before
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001297 * writing ECC code in OOB, this register may be already
1298 * set by firmware. So we read this value out.
1299 * if this value is 0, just let it be.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001300 */
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001301 denali->bbtskipbytes = ioread32(denali->flash_reg +
1302 SPARE_AREA_SKIP_BYTES);
Jamie Ilesbc27ede2011-06-06 17:11:34 +01001303 detect_max_banks(denali);
Chuanxiao Dongeda936e2010-07-27 14:17:37 +08001304 denali_nand_reset(denali);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001305 iowrite32(0x0F, denali->flash_reg + RB_PIN_ENABLED);
1306 iowrite32(CHIP_EN_DONT_CARE__FLAG,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +08001307 denali->flash_reg + CHIP_ENABLE_DONT_CARE);
Jason Robertsce082592010-05-13 15:57:33 +01001308
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001309 iowrite32(0xffff, denali->flash_reg + SPARE_AREA_MARKER);
Jason Robertsce082592010-05-13 15:57:33 +01001310
1311 /* Should set value for these registers when init */
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001312 iowrite32(0, denali->flash_reg + TWO_ROW_ADDR_CYCLES);
1313 iowrite32(1, denali->flash_reg + ECC_ENABLE);
Chuanxiao Dong5eab6aaa2010-08-12 10:07:18 +08001314 denali_nand_timing_set(denali);
1315 denali_irq_init(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001316}
1317
Masahiro Yamada43914a22014-09-09 11:01:51 +09001318/*
1319 * Althogh controller spec said SLC ECC is forceb to be 4bit,
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001320 * but denali controller in MRST only support 15bit and 8bit ECC
1321 * correction
Masahiro Yamada43914a22014-09-09 11:01:51 +09001322 */
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001323#define ECC_8BITS 14
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001324#define ECC_15BITS 26
Boris Brezillon14fad622016-02-03 20:00:11 +01001325
1326static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1327 struct mtd_oob_region *oobregion)
1328{
1329 struct denali_nand_info *denali = mtd_to_denali(mtd);
1330 struct nand_chip *chip = mtd_to_nand(mtd);
1331
1332 if (section)
1333 return -ERANGE;
1334
1335 oobregion->offset = denali->bbtskipbytes;
1336 oobregion->length = chip->ecc.total;
1337
1338 return 0;
1339}
1340
1341static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1342 struct mtd_oob_region *oobregion)
1343{
1344 struct denali_nand_info *denali = mtd_to_denali(mtd);
1345 struct nand_chip *chip = mtd_to_nand(mtd);
1346
1347 if (section)
1348 return -ERANGE;
1349
1350 oobregion->offset = chip->ecc.total + denali->bbtskipbytes;
1351 oobregion->length = mtd->oobsize - oobregion->offset;
1352
1353 return 0;
1354}
1355
1356static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1357 .ecc = denali_ooblayout_ecc,
1358 .free = denali_ooblayout_free,
Jason Robertsce082592010-05-13 15:57:33 +01001359};
1360
1361static uint8_t bbt_pattern[] = {'B', 'b', 't', '0' };
1362static uint8_t mirror_pattern[] = {'1', 't', 'b', 'B' };
1363
1364static struct nand_bbt_descr bbt_main_descr = {
1365 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1366 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1367 .offs = 8,
1368 .len = 4,
1369 .veroffs = 12,
1370 .maxblocks = 4,
1371 .pattern = bbt_pattern,
1372};
1373
1374static struct nand_bbt_descr bbt_mirror_descr = {
1375 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1376 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1377 .offs = 8,
1378 .len = 4,
1379 .veroffs = 12,
1380 .maxblocks = 4,
1381 .pattern = mirror_pattern,
1382};
1383
Uwe Kleine-König421f91d2010-06-11 12:17:00 +02001384/* initialize driver data structures */
Brian Norris8c519432013-08-10 22:57:30 -07001385static void denali_drv_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001386{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001387 /*
1388 * the completion object will be used to notify
1389 * the callee that the interrupt is done
1390 */
Jason Robertsce082592010-05-13 15:57:33 +01001391 init_completion(&denali->complete);
1392
Masahiro Yamada43914a22014-09-09 11:01:51 +09001393 /*
1394 * the spinlock will be used to synchronize the ISR with any
1395 * element that might be access shared data (interrupt status)
1396 */
Jason Robertsce082592010-05-13 15:57:33 +01001397 spin_lock_init(&denali->irq_lock);
1398
1399 /* indicate that MTD has not selected a valid bank yet */
1400 denali->flash_bank = CHIP_SELECT_INVALID;
1401
1402 /* initialize our irq_status variable to indicate no interrupts */
1403 denali->irq_status = 0;
1404}
1405
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001406static int denali_multidev_fixup(struct denali_nand_info *denali)
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001407{
1408 struct nand_chip *chip = &denali->nand;
1409 struct mtd_info *mtd = nand_to_mtd(chip);
1410
1411 /*
1412 * Support for multi device:
1413 * When the IP configuration is x16 capable and two x8 chips are
1414 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1415 * In this case, the core framework knows nothing about this fact,
1416 * so we should tell it the _logical_ pagesize and anything necessary.
1417 */
1418 denali->devnum = ioread32(denali->flash_reg + DEVICES_CONNECTED);
1419
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001420 /*
1421 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1422 * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
1423 */
1424 if (denali->devnum == 0) {
1425 denali->devnum = 1;
1426 iowrite32(1, denali->flash_reg + DEVICES_CONNECTED);
1427 }
1428
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001429 if (denali->devnum == 1)
1430 return 0;
1431
1432 if (denali->devnum != 2) {
1433 dev_err(denali->dev, "unsupported number of devices %d\n",
1434 denali->devnum);
1435 return -EINVAL;
1436 }
1437
1438 /* 2 chips in parallel */
1439 mtd->size <<= 1;
1440 mtd->erasesize <<= 1;
1441 mtd->writesize <<= 1;
1442 mtd->oobsize <<= 1;
1443 chip->chipsize <<= 1;
1444 chip->page_shift += 1;
1445 chip->phys_erase_shift += 1;
1446 chip->bbt_erase_shift += 1;
1447 chip->chip_shift += 1;
1448 chip->pagemask <<= 1;
1449 chip->ecc.size <<= 1;
1450 chip->ecc.bytes <<= 1;
1451 chip->ecc.strength <<= 1;
1452 denali->bbtskipbytes <<= 1;
1453
1454 return 0;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001455}
1456
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001457int denali_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001458{
Masahiro Yamada1394a722017-03-23 05:07:17 +09001459 struct nand_chip *chip = &denali->nand;
1460 struct mtd_info *mtd = nand_to_mtd(chip);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001461 int ret;
Jason Robertsce082592010-05-13 15:57:33 +01001462
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001463 if (denali->platform == INTEL_CE4100) {
Masahiro Yamada43914a22014-09-09 11:01:51 +09001464 /*
1465 * Due to a silicon limitation, we can only support
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001466 * ONFI timing mode 1 and below.
1467 */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001468 if (onfi_timing_mode < -1 || onfi_timing_mode > 1) {
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001469 pr_err("Intel CE4100 only supports ONFI timing mode 1 or below\n");
1470 return -EINVAL;
Jason Robertsce082592010-05-13 15:57:33 +01001471 }
1472 }
1473
Huang Shijiee07caa32013-12-21 00:02:28 +08001474 /* allocate a temporary buffer for nand_scan_ident() */
1475 denali->buf.buf = devm_kzalloc(denali->dev, PAGE_SIZE,
1476 GFP_DMA | GFP_KERNEL);
1477 if (!denali->buf.buf)
1478 return -ENOMEM;
Jason Robertsce082592010-05-13 15:57:33 +01001479
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001480 mtd->dev.parent = denali->dev;
Jason Robertsce082592010-05-13 15:57:33 +01001481 denali_hw_init(denali);
1482 denali_drv_init(denali);
1483
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001484 /* Request IRQ after all the hardware initialization is finished */
1485 ret = devm_request_irq(denali->dev, denali->irq, denali_isr,
1486 IRQF_SHARED, DENALI_NAND_NAME, denali);
1487 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001488 dev_err(denali->dev, "Unable to request IRQ\n");
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001489 return ret;
Jason Robertsce082592010-05-13 15:57:33 +01001490 }
1491
1492 /* now that our ISR is registered, we can enable interrupts */
Chuanxiao Dongeda936e2010-07-27 14:17:37 +08001493 denali_set_intr_modes(denali, true);
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001494 mtd->name = "denali-nand";
Masahiro Yamada63757d42017-03-23 05:07:18 +09001495 nand_set_flash_node(chip, denali->dev->of_node);
Jason Robertsce082592010-05-13 15:57:33 +01001496
1497 /* register the driver with the NAND core subsystem */
Masahiro Yamada1394a722017-03-23 05:07:17 +09001498 chip->select_chip = denali_select_chip;
1499 chip->cmdfunc = denali_cmdfunc;
1500 chip->read_byte = denali_read_byte;
1501 chip->waitfunc = denali_waitfunc;
Jason Robertsce082592010-05-13 15:57:33 +01001502
Masahiro Yamada43914a22014-09-09 11:01:51 +09001503 /*
1504 * scan for NAND devices attached to the controller
Jason Robertsce082592010-05-13 15:57:33 +01001505 * this is the first stage in a two step process to register
Masahiro Yamada43914a22014-09-09 11:01:51 +09001506 * with the nand subsystem
1507 */
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001508 ret = nand_scan_ident(mtd, denali->max_banks, NULL);
1509 if (ret)
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001510 goto failed_req_irq;
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001511
Huang Shijiee07caa32013-12-21 00:02:28 +08001512 /* allocate the right size buffer now */
1513 devm_kfree(denali->dev, denali->buf.buf);
1514 denali->buf.buf = devm_kzalloc(denali->dev,
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001515 mtd->writesize + mtd->oobsize,
Huang Shijiee07caa32013-12-21 00:02:28 +08001516 GFP_KERNEL);
1517 if (!denali->buf.buf) {
1518 ret = -ENOMEM;
1519 goto failed_req_irq;
1520 }
1521
1522 /* Is 32-bit DMA supported? */
1523 ret = dma_set_mask(denali->dev, DMA_BIT_MASK(32));
1524 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001525 dev_err(denali->dev, "No usable DMA configuration\n");
Huang Shijiee07caa32013-12-21 00:02:28 +08001526 goto failed_req_irq;
1527 }
1528
1529 denali->buf.dma_buf = dma_map_single(denali->dev, denali->buf.buf,
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001530 mtd->writesize + mtd->oobsize,
Huang Shijiee07caa32013-12-21 00:02:28 +08001531 DMA_BIDIRECTIONAL);
1532 if (dma_mapping_error(denali->dev, denali->buf.dma_buf)) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001533 dev_err(denali->dev, "Failed to map DMA buffer\n");
Huang Shijiee07caa32013-12-21 00:02:28 +08001534 ret = -EIO;
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001535 goto failed_req_irq;
Chuanxiao.Dong664065242010-08-06 18:48:21 +08001536 }
1537
Masahiro Yamada43914a22014-09-09 11:01:51 +09001538 /*
Masahiro Yamada43914a22014-09-09 11:01:51 +09001539 * second stage of the NAND scan
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001540 * this stage requires information regarding ECC and
Masahiro Yamada43914a22014-09-09 11:01:51 +09001541 * bad block management.
1542 */
Jason Robertsce082592010-05-13 15:57:33 +01001543
1544 /* Bad block management */
Masahiro Yamada1394a722017-03-23 05:07:17 +09001545 chip->bbt_td = &bbt_main_descr;
1546 chip->bbt_md = &bbt_mirror_descr;
Jason Robertsce082592010-05-13 15:57:33 +01001547
1548 /* skip the scan for now until we have OOB read and write support */
Masahiro Yamada1394a722017-03-23 05:07:17 +09001549 chip->bbt_options |= NAND_BBT_USE_FLASH;
1550 chip->options |= NAND_SKIP_BBTSCAN;
1551 chip->ecc.mode = NAND_ECC_HW_SYNDROME;
Jason Robertsce082592010-05-13 15:57:33 +01001552
Graham Moored99d7282015-01-14 09:38:50 -06001553 /* no subpage writes on denali */
Masahiro Yamada1394a722017-03-23 05:07:17 +09001554 chip->options |= NAND_NO_SUBPAGE_WRITE;
Graham Moored99d7282015-01-14 09:38:50 -06001555
Masahiro Yamada43914a22014-09-09 11:01:51 +09001556 /*
1557 * Denali Controller only support 15bit and 8bit ECC in MRST,
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001558 * so just let controller do 15bit ECC for MLC and 8bit ECC for
1559 * SLC if possible.
1560 * */
Masahiro Yamada1394a722017-03-23 05:07:17 +09001561 if (!nand_is_slc(chip) &&
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001562 (mtd->oobsize > (denali->bbtskipbytes +
1563 ECC_15BITS * (mtd->writesize /
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001564 ECC_SECTOR_SIZE)))) {
1565 /* if MLC OOB size is large enough, use 15bit ECC*/
Masahiro Yamada1394a722017-03-23 05:07:17 +09001566 chip->ecc.strength = 15;
1567 chip->ecc.bytes = ECC_15BITS;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001568 iowrite32(15, denali->flash_reg + ECC_CORRECTION);
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001569 } else if (mtd->oobsize < (denali->bbtskipbytes +
1570 ECC_8BITS * (mtd->writesize /
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001571 ECC_SECTOR_SIZE))) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001572 pr_err("Your NAND chip OOB is not large enough to contain 8bit ECC correction codes");
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001573 goto failed_req_irq;
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001574 } else {
Masahiro Yamada1394a722017-03-23 05:07:17 +09001575 chip->ecc.strength = 8;
1576 chip->ecc.bytes = ECC_8BITS;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001577 iowrite32(8, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +01001578 }
1579
Boris Brezillon14fad622016-02-03 20:00:11 +01001580 mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001581
Jason Robertsce082592010-05-13 15:57:33 +01001582 /* override the default read operations */
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001583 chip->ecc.size = ECC_SECTOR_SIZE;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001584 chip->ecc.read_page = denali_read_page;
1585 chip->ecc.read_page_raw = denali_read_page_raw;
1586 chip->ecc.write_page = denali_write_page;
1587 chip->ecc.write_page_raw = denali_write_page_raw;
1588 chip->ecc.read_oob = denali_read_oob;
1589 chip->ecc.write_oob = denali_write_oob;
1590 chip->erase = denali_erase;
Jason Robertsce082592010-05-13 15:57:33 +01001591
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001592 ret = denali_multidev_fixup(denali);
1593 if (ret)
1594 goto failed_req_irq;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001595
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001596 ret = nand_scan_tail(mtd);
1597 if (ret)
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001598 goto failed_req_irq;
Jason Robertsce082592010-05-13 15:57:33 +01001599
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001600 ret = mtd_device_register(mtd, NULL, 0);
Jason Robertsce082592010-05-13 15:57:33 +01001601 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001602 dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001603 goto failed_req_irq;
Jason Robertsce082592010-05-13 15:57:33 +01001604 }
1605 return 0;
1606
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001607failed_req_irq:
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001608 denali_irq_cleanup(denali->irq, denali);
1609
Jason Robertsce082592010-05-13 15:57:33 +01001610 return ret;
1611}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001612EXPORT_SYMBOL(denali_init);
Jason Robertsce082592010-05-13 15:57:33 +01001613
1614/* driver exit point */
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001615void denali_remove(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001616{
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001617 struct mtd_info *mtd = nand_to_mtd(&denali->nand);
Boris BREZILLON320092a2015-12-11 15:02:34 +01001618 /*
1619 * Pre-compute DMA buffer size to avoid any problems in case
1620 * nand_release() ever changes in a way that mtd->writesize and
1621 * mtd->oobsize are not reliable after this call.
1622 */
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001623 int bufsize = mtd->writesize + mtd->oobsize;
Boris BREZILLON320092a2015-12-11 15:02:34 +01001624
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001625 nand_release(mtd);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001626 denali_irq_cleanup(denali->irq, denali);
Boris BREZILLON320092a2015-12-11 15:02:34 +01001627 dma_unmap_single(denali->dev, denali->buf.dma_buf, bufsize,
Masahiro Yamada81254502014-09-16 20:04:25 +09001628 DMA_BIDIRECTIONAL);
Jason Robertsce082592010-05-13 15:57:33 +01001629}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001630EXPORT_SYMBOL(denali_remove);