blob: 994921814d763f6f984e177bd2477be2bf42d2d7 [file] [log] [blame]
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09001// SPDX-License-Identifier: GPL-2.0
Jason Robertsce082592010-05-13 15:57:33 +01002/*
3 * NAND Flash Controller Device Driver
4 * Copyright © 2009-2010, Intel Corporation and its suppliers.
5 *
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09006 * Copyright (c) 2017 Socionext Inc.
7 * Reworked by Masahiro Yamada <yamada.masahiro@socionext.com>
Jason Robertsce082592010-05-13 15:57:33 +01008 */
Masahiro Yamadada4734b2017-09-22 12:46:40 +09009
Masahiro Yamadae0d53b32017-09-22 12:46:43 +090010#include <linux/bitfield.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090011#include <linux/completion.h>
Jamie Iles84457942011-05-06 15:28:55 +010012#include <linux/dma-mapping.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090013#include <linux/interrupt.h>
14#include <linux/io.h>
Jason Robertsce082592010-05-13 15:57:33 +010015#include <linux/module.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090016#include <linux/mtd/mtd.h>
17#include <linux/mtd/rawnand.h>
Masahiro Yamada7d370b22017-06-13 22:45:48 +090018#include <linux/slab.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090019#include <linux/spinlock.h>
Jason Robertsce082592010-05-13 15:57:33 +010020
21#include "denali.h"
22
Jason Robertsce082592010-05-13 15:57:33 +010023#define DENALI_NAND_NAME "denali-nand"
24
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090025/* for Indexed Addressing */
26#define DENALI_INDEXED_CTRL 0x00
27#define DENALI_INDEXED_DATA 0x10
Jason Robertsce082592010-05-13 15:57:33 +010028
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090029#define DENALI_MAP00 (0 << 26) /* direct access to buffer */
30#define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
31#define DENALI_MAP10 (2 << 26) /* high-level control plane */
32#define DENALI_MAP11 (3 << 26) /* direct controller access */
33
34/* MAP11 access cycle type */
35#define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */
36#define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */
37#define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */
38
39/* MAP10 commands */
40#define DENALI_ERASE 0x01
41
42#define DENALI_BANK(denali) ((denali)->active_bank << 24)
43
44#define DENALI_INVALID_BANK -1
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090045#define DENALI_NR_BANKS 4
46
Boris BREZILLON442f201b2015-12-11 15:06:00 +010047static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
48{
49 return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
50}
Jason Robertsce082592010-05-13 15:57:33 +010051
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090052/*
53 * Direct Addressing - the slave address forms the control information (command
54 * type, bank, block, and page address). The slave data is the actual data to
55 * be transferred. This mode requires 28 bits of address region allocated.
56 */
57static u32 denali_direct_read(struct denali_nand_info *denali, u32 addr)
Jason Robertsce082592010-05-13 15:57:33 +010058{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090059 return ioread32(denali->host + addr);
60}
61
62static void denali_direct_write(struct denali_nand_info *denali, u32 addr,
63 u32 data)
64{
65 iowrite32(data, denali->host + addr);
66}
67
68/*
69 * Indexed Addressing - address translation module intervenes in passing the
70 * control information. This mode reduces the required address range. The
71 * control information and transferred data are latched by the registers in
72 * the translation module.
73 */
74static u32 denali_indexed_read(struct denali_nand_info *denali, u32 addr)
75{
76 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
77 return ioread32(denali->host + DENALI_INDEXED_DATA);
78}
79
80static void denali_indexed_write(struct denali_nand_info *denali, u32 addr,
81 u32 data)
82{
83 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
84 iowrite32(data, denali->host + DENALI_INDEXED_DATA);
Jason Robertsce082592010-05-13 15:57:33 +010085}
86
Masahiro Yamada43914a22014-09-09 11:01:51 +090087/*
Jamie Ilesc89eeda2011-05-06 15:28:57 +010088 * Use the configuration feature register to determine the maximum number of
89 * banks that the hardware supports.
90 */
Masahiro Yamada3ac6c712017-09-22 12:46:39 +090091static void denali_detect_max_banks(struct denali_nand_info *denali)
Jamie Ilesc89eeda2011-05-06 15:28:57 +010092{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090093 uint32_t features = ioread32(denali->reg + FEATURES);
Jamie Ilesc89eeda2011-05-06 15:28:57 +010094
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +090095 denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
Masahiro Yamadae7beeee2017-03-30 15:45:57 +090096
97 /* the encoding changed from rev 5.0 to 5.1 */
98 if (denali->revision < 0x0501)
99 denali->max_banks <<= 1;
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100100}
101
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900102static void denali_enable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100103{
Jamie Iles9589bf52011-05-06 15:28:56 +0100104 int i;
105
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900106 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900107 iowrite32(U32_MAX, denali->reg + INTR_EN(i));
108 iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100109}
110
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900111static void denali_disable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100112{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900113 int i;
114
115 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900116 iowrite32(0, denali->reg + INTR_EN(i));
117 iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100118}
119
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900120static void denali_clear_irq(struct denali_nand_info *denali,
121 int bank, uint32_t irq_status)
Jason Robertsce082592010-05-13 15:57:33 +0100122{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900123 /* write one to clear bits */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900124 iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
Jason Robertsce082592010-05-13 15:57:33 +0100125}
126
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900127static void denali_clear_irq_all(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100128{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900129 int i;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900130
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900131 for (i = 0; i < DENALI_NR_BANKS; i++)
132 denali_clear_irq(denali, i, U32_MAX);
Jason Robertsce082592010-05-13 15:57:33 +0100133}
134
Jason Robertsce082592010-05-13 15:57:33 +0100135static irqreturn_t denali_isr(int irq, void *dev_id)
136{
137 struct denali_nand_info *denali = dev_id;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900138 irqreturn_t ret = IRQ_NONE;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900139 uint32_t irq_status;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900140 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100141
142 spin_lock(&denali->irq_lock);
143
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900144 for (i = 0; i < DENALI_NR_BANKS; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900145 irq_status = ioread32(denali->reg + INTR_STATUS(i));
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900146 if (irq_status)
147 ret = IRQ_HANDLED;
148
149 denali_clear_irq(denali, i, irq_status);
150
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900151 if (i != denali->active_bank)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900152 continue;
153
154 denali->irq_status |= irq_status;
155
156 if (denali->irq_status & denali->irq_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100157 complete(&denali->complete);
Jason Robertsce082592010-05-13 15:57:33 +0100158 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900159
Jason Robertsce082592010-05-13 15:57:33 +0100160 spin_unlock(&denali->irq_lock);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900161
162 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100163}
Jason Robertsce082592010-05-13 15:57:33 +0100164
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900165static void denali_reset_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100166{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900167 unsigned long flags;
Jason Robertsce082592010-05-13 15:57:33 +0100168
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900169 spin_lock_irqsave(&denali->irq_lock, flags);
170 denali->irq_status = 0;
171 denali->irq_mask = 0;
172 spin_unlock_irqrestore(&denali->irq_lock, flags);
173}
Jason Robertsce082592010-05-13 15:57:33 +0100174
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900175static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
176 uint32_t irq_mask)
177{
178 unsigned long time_left, flags;
179 uint32_t irq_status;
Masahiro Yamada81254502014-09-16 20:04:25 +0900180
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900181 spin_lock_irqsave(&denali->irq_lock, flags);
Jason Robertsce082592010-05-13 15:57:33 +0100182
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900183 irq_status = denali->irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100184
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900185 if (irq_mask & irq_status) {
186 /* return immediately if the IRQ has already happened. */
187 spin_unlock_irqrestore(&denali->irq_lock, flags);
188 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100189 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900190
191 denali->irq_mask = irq_mask;
192 reinit_completion(&denali->complete);
193 spin_unlock_irqrestore(&denali->irq_lock, flags);
194
195 time_left = wait_for_completion_timeout(&denali->complete,
196 msecs_to_jiffies(1000));
197 if (!time_left) {
198 dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
Masahiro Yamadafdd4d082017-09-22 12:46:42 +0900199 irq_mask);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900200 return 0;
201 }
202
203 return denali->irq_status;
204}
205
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900206static uint32_t denali_check_irq(struct denali_nand_info *denali)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900207{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900208 unsigned long flags;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900209 uint32_t irq_status;
210
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900211 spin_lock_irqsave(&denali->irq_lock, flags);
212 irq_status = denali->irq_status;
213 spin_unlock_irqrestore(&denali->irq_lock, flags);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900214
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900215 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100216}
217
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900218static void denali_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
219{
220 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900221 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900222 int i;
223
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900224 for (i = 0; i < len; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900225 buf[i] = denali->host_read(denali, addr);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900226}
227
228static void denali_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
229{
230 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900231 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900232 int i;
233
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900234 for (i = 0; i < len; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900235 denali->host_write(denali, addr, buf[i]);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900236}
237
238static void denali_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
239{
240 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900241 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900242 uint16_t *buf16 = (uint16_t *)buf;
243 int i;
244
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900245 for (i = 0; i < len / 2; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900246 buf16[i] = denali->host_read(denali, addr);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900247}
248
249static void denali_write_buf16(struct mtd_info *mtd, const uint8_t *buf,
250 int len)
251{
252 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900253 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900254 const uint16_t *buf16 = (const uint16_t *)buf;
255 int i;
256
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900257 for (i = 0; i < len / 2; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900258 denali->host_write(denali, addr, buf16[i]);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900259}
260
261static uint8_t denali_read_byte(struct mtd_info *mtd)
262{
263 uint8_t byte;
264
265 denali_read_buf(mtd, &byte, 1);
266
267 return byte;
268}
269
270static void denali_write_byte(struct mtd_info *mtd, uint8_t byte)
271{
272 denali_write_buf(mtd, &byte, 1);
273}
274
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900275static void denali_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
276{
277 struct denali_nand_info *denali = mtd_to_denali(mtd);
278 uint32_t type;
279
280 if (ctrl & NAND_CLE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900281 type = DENALI_MAP11_CMD;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900282 else if (ctrl & NAND_ALE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900283 type = DENALI_MAP11_ADDR;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900284 else
285 return;
286
287 /*
288 * Some commands are followed by chip->dev_ready or chip->waitfunc.
289 * irq_status must be cleared here to catch the R/B# interrupt later.
290 */
291 if (ctrl & NAND_CTRL_CHANGE)
292 denali_reset_irq(denali);
293
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900294 denali->host_write(denali, DENALI_BANK(denali) | type, dat);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900295}
296
297static int denali_dev_ready(struct mtd_info *mtd)
298{
299 struct denali_nand_info *denali = mtd_to_denali(mtd);
300
301 return !!(denali_check_irq(denali) & INTR__INT_ACT);
302}
303
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900304static int denali_check_erased_page(struct mtd_info *mtd,
305 struct nand_chip *chip, uint8_t *buf,
306 unsigned long uncor_ecc_flags,
307 unsigned int max_bitflips)
Jason Robertsce082592010-05-13 15:57:33 +0100308{
Boris Brezillon8c677542017-12-05 12:09:28 +0100309 struct denali_nand_info *denali = mtd_to_denali(mtd);
310 uint8_t *ecc_code = chip->oob_poi + denali->oob_skip_bytes;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900311 int ecc_steps = chip->ecc.steps;
312 int ecc_size = chip->ecc.size;
313 int ecc_bytes = chip->ecc.bytes;
Boris Brezillon8c677542017-12-05 12:09:28 +0100314 int i, stat;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900315
316 for (i = 0; i < ecc_steps; i++) {
317 if (!(uncor_ecc_flags & BIT(i)))
318 continue;
319
320 stat = nand_check_erased_ecc_chunk(buf, ecc_size,
321 ecc_code, ecc_bytes,
322 NULL, 0,
323 chip->ecc.strength);
324 if (stat < 0) {
325 mtd->ecc_stats.failed++;
326 } else {
327 mtd->ecc_stats.corrected += stat;
328 max_bitflips = max_t(unsigned int, max_bitflips, stat);
329 }
330
331 buf += ecc_size;
332 ecc_code += ecc_bytes;
333 }
334
335 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100336}
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900337
Masahiro Yamada24715c72017-03-30 15:45:52 +0900338static int denali_hw_ecc_fixup(struct mtd_info *mtd,
339 struct denali_nand_info *denali,
340 unsigned long *uncor_ecc_flags)
341{
342 struct nand_chip *chip = mtd_to_nand(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900343 int bank = denali->active_bank;
Masahiro Yamada24715c72017-03-30 15:45:52 +0900344 uint32_t ecc_cor;
345 unsigned int max_bitflips;
346
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900347 ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
Masahiro Yamada24715c72017-03-30 15:45:52 +0900348 ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
349
350 if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
351 /*
352 * This flag is set when uncorrectable error occurs at least in
353 * one ECC sector. We can not know "how many sectors", or
354 * "which sector(s)". We need erase-page check for all sectors.
355 */
356 *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
357 return 0;
358 }
359
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900360 max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
Masahiro Yamada24715c72017-03-30 15:45:52 +0900361
362 /*
363 * The register holds the maximum of per-sector corrected bitflips.
364 * This is suitable for the return value of the ->read_page() callback.
365 * Unfortunately, we can not know the total number of corrected bits in
366 * the page. Increase the stats by max_bitflips. (compromised solution)
367 */
368 mtd->ecc_stats.corrected += max_bitflips;
369
370 return max_bitflips;
371}
372
Masahiro Yamada24715c72017-03-30 15:45:52 +0900373static int denali_sw_ecc_fixup(struct mtd_info *mtd,
374 struct denali_nand_info *denali,
375 unsigned long *uncor_ecc_flags, uint8_t *buf)
Jason Robertsce082592010-05-13 15:57:33 +0100376{
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900377 unsigned int ecc_size = denali->nand.ecc.size;
Mike Dunn3f91e942012-04-25 12:06:09 -0700378 unsigned int bitflips = 0;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900379 unsigned int max_bitflips = 0;
380 uint32_t err_addr, err_cor_info;
381 unsigned int err_byte, err_sector, err_device;
382 uint8_t err_cor_value;
383 unsigned int prev_sector = 0;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900384 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100385
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900386 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100387
Masahiro Yamada20d48592017-03-30 15:45:50 +0900388 do {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900389 err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900390 err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
391 err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
Jason Robertsce082592010-05-13 15:57:33 +0100392
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900393 err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900394 err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
395 err_cor_info);
396 err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
397 err_cor_info);
Jason Robertsce082592010-05-13 15:57:33 +0100398
Masahiro Yamada20d48592017-03-30 15:45:50 +0900399 /* reset the bitflip counter when crossing ECC sector */
400 if (err_sector != prev_sector)
401 bitflips = 0;
Masahiro Yamada81254502014-09-16 20:04:25 +0900402
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900403 if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900404 /*
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900405 * Check later if this is a real ECC error, or
406 * an erased sector.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900407 */
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900408 *uncor_ecc_flags |= BIT(err_sector);
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900409 } else if (err_byte < ecc_size) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900410 /*
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900411 * If err_byte is larger than ecc_size, means error
Masahiro Yamada20d48592017-03-30 15:45:50 +0900412 * happened in OOB, so we ignore it. It's no need for
413 * us to correct it err_device is represented the NAND
414 * error bits are happened in if there are more than
415 * one NAND connected.
416 */
417 int offset;
418 unsigned int flips_in_byte;
419
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900420 offset = (err_sector * ecc_size + err_byte) *
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900421 denali->devs_per_cs + err_device;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900422
423 /* correct the ECC error */
424 flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
425 buf[offset] ^= err_cor_value;
426 mtd->ecc_stats.corrected += flips_in_byte;
427 bitflips += flips_in_byte;
428
429 max_bitflips = max(max_bitflips, bitflips);
430 }
431
432 prev_sector = err_sector;
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900433 } while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
Masahiro Yamada20d48592017-03-30 15:45:50 +0900434
435 /*
Masahiro Yamada8582a032017-09-22 12:46:45 +0900436 * Once handle all ECC errors, controller will trigger an
437 * ECC_TRANSACTION_DONE interrupt.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900438 */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900439 irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
440 if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
441 return -EIO;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900442
443 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100444}
445
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900446static void denali_setup_dma64(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900447 dma_addr_t dma_addr, int page, int write)
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900448{
449 uint32_t mode;
450 const int page_count = 1;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900451
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900452 mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900453
454 /* DMA is a three step process */
455
456 /*
457 * 1. setup transfer type, interrupt when complete,
458 * burst len = 64 bytes, the number of pages
459 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900460 denali->host_write(denali, mode,
461 0x01002000 | (64 << 16) | (write << 8) | page_count);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900462
463 /* 2. set memory low address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900464 denali->host_write(denali, mode, lower_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900465
466 /* 3. set memory high address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900467 denali->host_write(denali, mode, upper_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900468}
469
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900470static void denali_setup_dma32(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900471 dma_addr_t dma_addr, int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100472{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900473 uint32_t mode;
Jason Robertsce082592010-05-13 15:57:33 +0100474 const int page_count = 1;
Jason Robertsce082592010-05-13 15:57:33 +0100475
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900476 mode = DENALI_MAP10 | DENALI_BANK(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100477
478 /* DMA is a four step process */
479
480 /* 1. setup transfer type and # of pages */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900481 denali->host_write(denali, mode | page,
482 0x2000 | (write << 8) | page_count);
Jason Robertsce082592010-05-13 15:57:33 +0100483
484 /* 2. set memory high address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900485 denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
Jason Robertsce082592010-05-13 15:57:33 +0100486
487 /* 3. set memory low address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900488 denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
Jason Robertsce082592010-05-13 15:57:33 +0100489
Masahiro Yamada43914a22014-09-09 11:01:51 +0900490 /* 4. interrupt when complete, burst len = 64 bytes */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900491 denali->host_write(denali, mode | 0x14000, 0x2400);
Jason Robertsce082592010-05-13 15:57:33 +0100492}
493
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900494static int denali_pio_read(struct denali_nand_info *denali, void *buf,
495 size_t size, int page, int raw)
Jason Robertsce082592010-05-13 15:57:33 +0100496{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900497 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900498 uint32_t *buf32 = (uint32_t *)buf;
499 uint32_t irq_status, ecc_err_mask;
500 int i;
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900501
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900502 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
503 ecc_err_mask = INTR__ECC_UNCOR_ERR;
504 else
505 ecc_err_mask = INTR__ECC_ERR;
Jason Robertsce082592010-05-13 15:57:33 +0100506
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900507 denali_reset_irq(denali);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900508
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900509 for (i = 0; i < size / 4; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900510 *buf32++ = denali->host_read(denali, addr);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900511
512 irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
513 if (!(irq_status & INTR__PAGE_XFER_INC))
514 return -EIO;
515
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900516 if (irq_status & INTR__ERASED_PAGE)
517 memset(buf, 0xff, size);
518
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900519 return irq_status & ecc_err_mask ? -EBADMSG : 0;
520}
521
522static int denali_pio_write(struct denali_nand_info *denali,
523 const void *buf, size_t size, int page, int raw)
524{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900525 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900526 const uint32_t *buf32 = (uint32_t *)buf;
527 uint32_t irq_status;
528 int i;
529
530 denali_reset_irq(denali);
531
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900532 for (i = 0; i < size / 4; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900533 denali->host_write(denali, addr, *buf32++);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900534
535 irq_status = denali_wait_for_irq(denali,
536 INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
537 if (!(irq_status & INTR__PROGRAM_COMP))
538 return -EIO;
539
540 return 0;
541}
542
543static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
544 size_t size, int page, int raw, int write)
545{
546 if (write)
547 return denali_pio_write(denali, buf, size, page, raw);
548 else
549 return denali_pio_read(denali, buf, size, page, raw);
550}
551
552static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
553 size_t size, int page, int raw, int write)
554{
Masahiro Yamada997cde22017-06-13 22:45:47 +0900555 dma_addr_t dma_addr;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900556 uint32_t irq_mask, irq_status, ecc_err_mask;
557 enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
558 int ret = 0;
559
Masahiro Yamada997cde22017-06-13 22:45:47 +0900560 dma_addr = dma_map_single(denali->dev, buf, size, dir);
561 if (dma_mapping_error(denali->dev, dma_addr)) {
562 dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
563 return denali_pio_xfer(denali, buf, size, page, raw, write);
564 }
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900565
566 if (write) {
567 /*
568 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
569 * We can use INTR__DMA_CMD_COMP instead. This flag is asserted
570 * when the page program is completed.
571 */
572 irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
573 ecc_err_mask = 0;
574 } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
575 irq_mask = INTR__DMA_CMD_COMP;
576 ecc_err_mask = INTR__ECC_UNCOR_ERR;
577 } else {
578 irq_mask = INTR__DMA_CMD_COMP;
579 ecc_err_mask = INTR__ECC_ERR;
580 }
581
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900582 iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100583
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900584 denali_reset_irq(denali);
Masahiro Yamada89dcb272017-09-22 12:46:49 +0900585 denali->setup_dma(denali, dma_addr, page, write);
Jason Robertsce082592010-05-13 15:57:33 +0100586
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900587 irq_status = denali_wait_for_irq(denali, irq_mask);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900588 if (!(irq_status & INTR__DMA_CMD_COMP))
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900589 ret = -EIO;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900590 else if (irq_status & ecc_err_mask)
591 ret = -EBADMSG;
Jason Robertsce082592010-05-13 15:57:33 +0100592
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900593 iowrite32(0, denali->reg + DMA_ENABLE);
594
Masahiro Yamada997cde22017-06-13 22:45:47 +0900595 dma_unmap_single(denali->dev, dma_addr, size, dir);
Josh Wufdbad98d2012-06-25 18:07:45 +0800596
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900597 if (irq_status & INTR__ERASED_PAGE)
598 memset(buf, 0xff, size);
599
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900600 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100601}
602
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900603static int denali_data_xfer(struct denali_nand_info *denali, void *buf,
604 size_t size, int page, int raw, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100605{
Masahiro Yamadaee0ae6a2017-09-22 12:46:38 +0900606 iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
607 iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0,
608 denali->reg + TRANSFER_SPARE_REG);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900609
610 if (denali->dma_avail)
611 return denali_dma_xfer(denali, buf, size, page, raw, write);
612 else
613 return denali_pio_xfer(denali, buf, size, page, raw, write);
Jason Robertsce082592010-05-13 15:57:33 +0100614}
615
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900616static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip,
617 int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100618{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900619 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900620 int writesize = mtd->writesize;
621 int oobsize = mtd->oobsize;
622 uint8_t *bufpoi = chip->oob_poi;
623 int ecc_steps = chip->ecc.steps;
624 int ecc_size = chip->ecc.size;
625 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900626 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900627 size_t size = writesize + oobsize;
628 int i, pos, len;
629
630 /* BBM at the beginning of the OOB area */
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900631 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100632 nand_prog_page_begin_op(chip, page, writesize, bufpoi,
633 oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900634 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100635 nand_read_page_op(chip, page, writesize, bufpoi, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900636 bufpoi += oob_skip;
637
638 /* OOB ECC */
639 for (i = 0; i < ecc_steps; i++) {
640 pos = ecc_size + i * (ecc_size + ecc_bytes);
641 len = ecc_bytes;
642
643 if (pos >= writesize)
644 pos += oob_skip;
645 else if (pos + len > writesize)
646 len = writesize - pos;
647
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900648 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100649 nand_change_write_column_op(chip, pos, bufpoi, len,
650 false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900651 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100652 nand_change_read_column_op(chip, pos, bufpoi, len,
653 false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900654 bufpoi += len;
655 if (len < ecc_bytes) {
656 len = ecc_bytes - len;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900657 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100658 nand_change_write_column_op(chip, writesize +
659 oob_skip, bufpoi,
660 len, false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900661 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100662 nand_change_read_column_op(chip, writesize +
663 oob_skip, bufpoi,
664 len, false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900665 bufpoi += len;
666 }
667 }
668
669 /* OOB free */
670 len = oobsize - (bufpoi - chip->oob_poi);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900671 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100672 nand_change_write_column_op(chip, size - len, bufpoi, len,
673 false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900674 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100675 nand_change_read_column_op(chip, size - len, bufpoi, len,
676 false);
Jason Robertsce082592010-05-13 15:57:33 +0100677}
678
Boris Brezillonb9761682018-09-06 14:05:20 +0200679static int denali_read_page_raw(struct nand_chip *chip, uint8_t *buf,
680 int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100681{
Boris Brezillonb9761682018-09-06 14:05:20 +0200682 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900683 struct denali_nand_info *denali = mtd_to_denali(mtd);
684 int writesize = mtd->writesize;
685 int oobsize = mtd->oobsize;
686 int ecc_steps = chip->ecc.steps;
687 int ecc_size = chip->ecc.size;
688 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900689 void *tmp_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900690 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900691 size_t size = writesize + oobsize;
692 int ret, i, pos, len;
693
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900694 ret = denali_data_xfer(denali, tmp_buf, size, page, 1, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900695 if (ret)
696 return ret;
697
698 /* Arrange the buffer for syndrome payload/ecc layout */
699 if (buf) {
700 for (i = 0; i < ecc_steps; i++) {
701 pos = i * (ecc_size + ecc_bytes);
702 len = ecc_size;
703
704 if (pos >= writesize)
705 pos += oob_skip;
706 else if (pos + len > writesize)
707 len = writesize - pos;
708
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900709 memcpy(buf, tmp_buf + pos, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900710 buf += len;
711 if (len < ecc_size) {
712 len = ecc_size - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900713 memcpy(buf, tmp_buf + writesize + oob_skip,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900714 len);
715 buf += len;
716 }
717 }
718 }
719
720 if (oob_required) {
721 uint8_t *oob = chip->oob_poi;
722
723 /* BBM at the beginning of the OOB area */
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900724 memcpy(oob, tmp_buf + writesize, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900725 oob += oob_skip;
726
727 /* OOB ECC */
728 for (i = 0; i < ecc_steps; i++) {
729 pos = ecc_size + i * (ecc_size + ecc_bytes);
730 len = ecc_bytes;
731
732 if (pos >= writesize)
733 pos += oob_skip;
734 else if (pos + len > writesize)
735 len = writesize - pos;
736
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900737 memcpy(oob, tmp_buf + pos, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900738 oob += len;
739 if (len < ecc_bytes) {
740 len = ecc_bytes - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900741 memcpy(oob, tmp_buf + writesize + oob_skip,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900742 len);
743 oob += len;
744 }
745 }
746
747 /* OOB free */
748 len = oobsize - (oob - chip->oob_poi);
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900749 memcpy(oob, tmp_buf + size - len, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900750 }
751
752 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100753}
754
Boris Brezillonb9761682018-09-06 14:05:20 +0200755static int denali_read_oob(struct nand_chip *chip, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100756{
Boris Brezillonb9761682018-09-06 14:05:20 +0200757 struct mtd_info *mtd = nand_to_mtd(chip);
758
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900759 denali_oob_xfer(mtd, chip, page, 0);
Jason Robertsce082592010-05-13 15:57:33 +0100760
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300761 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100762}
763
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900764static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
765 int page)
766{
767 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900768
769 denali_reset_irq(denali);
770
771 denali_oob_xfer(mtd, chip, page, 1);
772
Boris Brezillon97d90da2017-11-30 18:01:29 +0100773 return nand_prog_page_end_op(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900774}
775
Boris Brezillonb9761682018-09-06 14:05:20 +0200776static int denali_read_page(struct nand_chip *chip, uint8_t *buf,
777 int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100778{
Boris Brezillonb9761682018-09-06 14:05:20 +0200779 struct mtd_info *mtd = nand_to_mtd(chip);
Jason Robertsce082592010-05-13 15:57:33 +0100780 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900781 unsigned long uncor_ecc_flags = 0;
782 int stat = 0;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900783 int ret;
Jason Robertsce082592010-05-13 15:57:33 +0100784
Masahiro Yamada997cde22017-06-13 22:45:47 +0900785 ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900786 if (ret && ret != -EBADMSG)
787 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100788
Masahiro Yamada24715c72017-03-30 15:45:52 +0900789 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
790 stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900791 else if (ret == -EBADMSG)
Masahiro Yamada24715c72017-03-30 15:45:52 +0900792 stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf);
Jason Robertsce082592010-05-13 15:57:33 +0100793
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900794 if (stat < 0)
795 return stat;
796
797 if (uncor_ecc_flags) {
Boris Brezillonb9761682018-09-06 14:05:20 +0200798 ret = denali_read_oob(chip, page);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900799 if (ret)
800 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100801
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900802 stat = denali_check_erased_page(mtd, chip, buf,
803 uncor_ecc_flags, stat);
Jason Robertsce082592010-05-13 15:57:33 +0100804 }
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900805
806 return stat;
Jason Robertsce082592010-05-13 15:57:33 +0100807}
808
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900809static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
810 const uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100811{
812 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900813 int writesize = mtd->writesize;
814 int oobsize = mtd->oobsize;
815 int ecc_steps = chip->ecc.steps;
816 int ecc_size = chip->ecc.size;
817 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900818 void *tmp_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900819 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900820 size_t size = writesize + oobsize;
821 int i, pos, len;
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800822
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900823 /*
824 * Fill the buffer with 0xff first except the full page transfer.
825 * This simplifies the logic.
826 */
827 if (!buf || !oob_required)
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900828 memset(tmp_buf, 0xff, size);
Jason Robertsce082592010-05-13 15:57:33 +0100829
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900830 /* Arrange the buffer for syndrome payload/ecc layout */
831 if (buf) {
832 for (i = 0; i < ecc_steps; i++) {
833 pos = i * (ecc_size + ecc_bytes);
834 len = ecc_size;
Jason Robertsce082592010-05-13 15:57:33 +0100835
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900836 if (pos >= writesize)
837 pos += oob_skip;
838 else if (pos + len > writesize)
839 len = writesize - pos;
Jason Robertsce082592010-05-13 15:57:33 +0100840
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900841 memcpy(tmp_buf + pos, buf, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900842 buf += len;
843 if (len < ecc_size) {
844 len = ecc_size - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900845 memcpy(tmp_buf + writesize + oob_skip, buf,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900846 len);
847 buf += len;
848 }
849 }
850 }
Jason Robertsce082592010-05-13 15:57:33 +0100851
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900852 if (oob_required) {
853 const uint8_t *oob = chip->oob_poi;
Jason Robertsce082592010-05-13 15:57:33 +0100854
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900855 /* BBM at the beginning of the OOB area */
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900856 memcpy(tmp_buf + writesize, oob, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900857 oob += oob_skip;
Jason Robertsce082592010-05-13 15:57:33 +0100858
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900859 /* OOB ECC */
860 for (i = 0; i < ecc_steps; i++) {
861 pos = ecc_size + i * (ecc_size + ecc_bytes);
862 len = ecc_bytes;
Jason Robertsce082592010-05-13 15:57:33 +0100863
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900864 if (pos >= writesize)
865 pos += oob_skip;
866 else if (pos + len > writesize)
867 len = writesize - pos;
868
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900869 memcpy(tmp_buf + pos, oob, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900870 oob += len;
871 if (len < ecc_bytes) {
872 len = ecc_bytes - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900873 memcpy(tmp_buf + writesize + oob_skip, oob,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900874 len);
875 oob += len;
876 }
877 }
878
879 /* OOB free */
880 len = oobsize - (oob - chip->oob_poi);
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900881 memcpy(tmp_buf + size - len, oob, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900882 }
883
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900884 return denali_data_xfer(denali, tmp_buf, size, page, 1, 1);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900885}
886
887static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
888 const uint8_t *buf, int oob_required, int page)
889{
890 struct denali_nand_info *denali = mtd_to_denali(mtd);
891
Masahiro Yamada997cde22017-06-13 22:45:47 +0900892 return denali_data_xfer(denali, (void *)buf, mtd->writesize,
893 page, 0, 1);
Jason Robertsce082592010-05-13 15:57:33 +0100894}
895
Jason Robertsce082592010-05-13 15:57:33 +0100896static void denali_select_chip(struct mtd_info *mtd, int chip)
897{
898 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800899
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900900 denali->active_bank = chip;
Jason Robertsce082592010-05-13 15:57:33 +0100901}
902
903static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
904{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900905 struct denali_nand_info *denali = mtd_to_denali(mtd);
906 uint32_t irq_status;
907
908 /* R/B# pin transitioned from low to high? */
909 irq_status = denali_wait_for_irq(denali, INTR__INT_ACT);
910
911 return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100912}
913
Brian Norris49c50b92014-05-06 16:02:19 -0700914static int denali_erase(struct mtd_info *mtd, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100915{
916 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900917 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100918
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900919 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100920
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900921 denali->host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page,
922 DENALI_ERASE);
Jason Robertsce082592010-05-13 15:57:33 +0100923
924 /* wait for erase to complete or failure to occur */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900925 irq_status = denali_wait_for_irq(denali,
926 INTR__ERASE_COMP | INTR__ERASE_FAIL);
Jason Robertsce082592010-05-13 15:57:33 +0100927
Miquel Raynaleb945552017-11-30 18:01:28 +0100928 return irq_status & INTR__ERASE_COMP ? 0 : -EIO;
Jason Robertsce082592010-05-13 15:57:33 +0100929}
930
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900931static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr,
932 const struct nand_data_interface *conf)
933{
934 struct denali_nand_info *denali = mtd_to_denali(mtd);
935 const struct nand_sdr_timings *timings;
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900936 unsigned long t_x, mult_x;
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900937 int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
938 int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
939 int addr_2_data_mask;
940 uint32_t tmp;
941
942 timings = nand_get_sdr_timings(conf);
943 if (IS_ERR(timings))
944 return PTR_ERR(timings);
945
946 /* clk_x period in picoseconds */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900947 t_x = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
948 if (!t_x)
949 return -EINVAL;
950
951 /*
952 * The bus interface clock, clk_x, is phase aligned with the core clock.
953 * The clk_x is an integral multiple N of the core clk. The value N is
954 * configured at IP delivery time, and its available value is 4, 5, 6.
955 */
956 mult_x = DIV_ROUND_CLOSEST_ULL(denali->clk_x_rate, denali->clk_rate);
957 if (mult_x < 4 || mult_x > 6)
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900958 return -EINVAL;
959
960 if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
961 return 0;
962
963 /* tREA -> ACC_CLKS */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900964 acc_clks = DIV_ROUND_UP(timings->tREA_max, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900965 acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
966
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900967 tmp = ioread32(denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900968 tmp &= ~ACC_CLKS__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900969 tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900970 iowrite32(tmp, denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900971
972 /* tRWH -> RE_2_WE */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900973 re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900974 re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
975
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900976 tmp = ioread32(denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900977 tmp &= ~RE_2_WE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900978 tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900979 iowrite32(tmp, denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900980
981 /* tRHZ -> RE_2_RE */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900982 re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900983 re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
984
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900985 tmp = ioread32(denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900986 tmp &= ~RE_2_RE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900987 tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900988 iowrite32(tmp, denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900989
Masahiro Yamada7963f582017-09-29 23:12:57 +0900990 /*
991 * tCCS, tWHR -> WE_2_RE
992 *
993 * With WE_2_RE properly set, the Denali controller automatically takes
994 * care of the delay; the driver need not set NAND_WAIT_TCCS.
995 */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900996 we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900997 we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
998
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900999 tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001000 tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001001 tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001002 iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001003
1004 /* tADL -> ADDR_2_DATA */
1005
1006 /* for older versions, ADDR_2_DATA is only 6 bit wide */
1007 addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1008 if (denali->revision < 0x0501)
1009 addr_2_data_mask >>= 1;
1010
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001011 addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001012 addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
1013
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001014 tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001015 tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1016 tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001017 iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001018
1019 /* tREH, tWH -> RDWR_EN_HI_CNT */
1020 rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001021 t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001022 rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
1023
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001024 tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001025 tmp &= ~RDWR_EN_HI_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001026 tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001027 iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001028
1029 /* tRP, tWP -> RDWR_EN_LO_CNT */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001030 rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min), t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001031 rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001032 t_x);
1033 rdwr_en_lo_hi = max_t(int, rdwr_en_lo_hi, mult_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001034 rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
1035 rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
1036
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001037 tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001038 tmp &= ~RDWR_EN_LO_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001039 tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001040 iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001041
1042 /* tCS, tCEA -> CS_SETUP_CNT */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001043 cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_x) - rdwr_en_lo,
1044 (int)DIV_ROUND_UP(timings->tCEA_max, t_x) - acc_clks,
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001045 0);
1046 cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
1047
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001048 tmp = ioread32(denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001049 tmp &= ~CS_SETUP_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001050 tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001051 iowrite32(tmp, denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001052
1053 return 0;
1054}
Jason Robertsce082592010-05-13 15:57:33 +01001055
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001056static void denali_reset_banks(struct denali_nand_info *denali)
1057{
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001058 u32 irq_status;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001059 int i;
1060
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001061 for (i = 0; i < denali->max_banks; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001062 denali->active_bank = i;
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001063
1064 denali_reset_irq(denali);
1065
1066 iowrite32(DEVICE_RESET__BANK(i),
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001067 denali->reg + DEVICE_RESET);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001068
1069 irq_status = denali_wait_for_irq(denali,
1070 INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT);
1071 if (!(irq_status & INTR__INT_ACT))
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001072 break;
1073 }
1074
1075 dev_dbg(denali->dev, "%d chips connected\n", i);
1076 denali->max_banks = i;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001077}
1078
Jason Robertsce082592010-05-13 15:57:33 +01001079static void denali_hw_init(struct denali_nand_info *denali)
1080{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001081 /*
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001082 * The REVISION register may not be reliable. Platforms are allowed to
1083 * override it.
1084 */
1085 if (!denali->revision)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001086 denali->revision = swab16(ioread32(denali->reg + REVISION));
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001087
1088 /*
Masahiro Yamada43914a22014-09-09 11:01:51 +09001089 * tell driver how many bit controller will skip before
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001090 * writing ECC code in OOB, this register may be already
1091 * set by firmware. So we read this value out.
1092 * if this value is 0, just let it be.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001093 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001094 denali->oob_skip_bytes = ioread32(denali->reg + SPARE_AREA_SKIP_BYTES);
Masahiro Yamada3ac6c712017-09-22 12:46:39 +09001095 denali_detect_max_banks(denali);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001096 iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
1097 iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
Jason Robertsce082592010-05-13 15:57:33 +01001098
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001099 iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
Jason Robertsce082592010-05-13 15:57:33 +01001100}
1101
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001102int denali_calc_ecc_bytes(int step_size, int strength)
1103{
1104 /* BCH code. Denali requires ecc.bytes to be multiple of 2 */
1105 return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
1106}
1107EXPORT_SYMBOL(denali_calc_ecc_bytes);
1108
Boris Brezillon14fad622016-02-03 20:00:11 +01001109static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1110 struct mtd_oob_region *oobregion)
1111{
1112 struct denali_nand_info *denali = mtd_to_denali(mtd);
1113 struct nand_chip *chip = mtd_to_nand(mtd);
1114
1115 if (section)
1116 return -ERANGE;
1117
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001118 oobregion->offset = denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001119 oobregion->length = chip->ecc.total;
1120
1121 return 0;
1122}
1123
1124static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1125 struct mtd_oob_region *oobregion)
1126{
1127 struct denali_nand_info *denali = mtd_to_denali(mtd);
1128 struct nand_chip *chip = mtd_to_nand(mtd);
1129
1130 if (section)
1131 return -ERANGE;
1132
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001133 oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001134 oobregion->length = mtd->oobsize - oobregion->offset;
1135
1136 return 0;
1137}
1138
1139static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1140 .ecc = denali_ooblayout_ecc,
1141 .free = denali_ooblayout_free,
Jason Robertsce082592010-05-13 15:57:33 +01001142};
1143
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001144static int denali_multidev_fixup(struct denali_nand_info *denali)
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001145{
1146 struct nand_chip *chip = &denali->nand;
1147 struct mtd_info *mtd = nand_to_mtd(chip);
1148
1149 /*
1150 * Support for multi device:
1151 * When the IP configuration is x16 capable and two x8 chips are
1152 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1153 * In this case, the core framework knows nothing about this fact,
1154 * so we should tell it the _logical_ pagesize and anything necessary.
1155 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001156 denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001157
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001158 /*
1159 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1160 * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
1161 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001162 if (denali->devs_per_cs == 0) {
1163 denali->devs_per_cs = 1;
1164 iowrite32(1, denali->reg + DEVICES_CONNECTED);
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001165 }
1166
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001167 if (denali->devs_per_cs == 1)
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001168 return 0;
1169
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001170 if (denali->devs_per_cs != 2) {
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001171 dev_err(denali->dev, "unsupported number of devices %d\n",
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001172 denali->devs_per_cs);
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001173 return -EINVAL;
1174 }
1175
1176 /* 2 chips in parallel */
1177 mtd->size <<= 1;
1178 mtd->erasesize <<= 1;
1179 mtd->writesize <<= 1;
1180 mtd->oobsize <<= 1;
1181 chip->chipsize <<= 1;
1182 chip->page_shift += 1;
1183 chip->phys_erase_shift += 1;
1184 chip->bbt_erase_shift += 1;
1185 chip->chip_shift += 1;
1186 chip->pagemask <<= 1;
1187 chip->ecc.size <<= 1;
1188 chip->ecc.bytes <<= 1;
1189 chip->ecc.strength <<= 1;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001190 denali->oob_skip_bytes <<= 1;
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001191
1192 return 0;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001193}
1194
Miquel Raynald03af162018-07-20 17:14:56 +02001195static int denali_attach_chip(struct nand_chip *chip)
1196{
1197 struct mtd_info *mtd = nand_to_mtd(chip);
1198 struct denali_nand_info *denali = mtd_to_denali(mtd);
1199 int ret;
1200
1201 if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
1202 denali->dma_avail = 1;
1203
1204 if (denali->dma_avail) {
1205 int dma_bit = denali->caps & DENALI_CAP_DMA_64BIT ? 64 : 32;
1206
1207 ret = dma_set_mask(denali->dev, DMA_BIT_MASK(dma_bit));
1208 if (ret) {
1209 dev_info(denali->dev,
1210 "Failed to set DMA mask. Disabling DMA.\n");
1211 denali->dma_avail = 0;
1212 }
1213 }
1214
1215 if (denali->dma_avail) {
1216 chip->options |= NAND_USE_BOUNCE_BUFFER;
1217 chip->buf_align = 16;
1218 if (denali->caps & DENALI_CAP_DMA_64BIT)
1219 denali->setup_dma = denali_setup_dma64;
1220 else
1221 denali->setup_dma = denali_setup_dma32;
1222 }
1223
1224 chip->bbt_options |= NAND_BBT_USE_FLASH;
1225 chip->bbt_options |= NAND_BBT_NO_OOB;
1226 chip->ecc.mode = NAND_ECC_HW_SYNDROME;
1227 chip->options |= NAND_NO_SUBPAGE_WRITE;
1228
1229 ret = nand_ecc_choose_conf(chip, denali->ecc_caps,
1230 mtd->oobsize - denali->oob_skip_bytes);
1231 if (ret) {
1232 dev_err(denali->dev, "Failed to setup ECC settings.\n");
1233 return ret;
1234 }
1235
1236 dev_dbg(denali->dev,
1237 "chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1238 chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1239
1240 iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
1241 FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
1242 denali->reg + ECC_CORRECTION);
1243 iowrite32(mtd->erasesize / mtd->writesize,
1244 denali->reg + PAGES_PER_BLOCK);
1245 iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
1246 denali->reg + DEVICE_WIDTH);
1247 iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1248 denali->reg + TWO_ROW_ADDR_CYCLES);
1249 iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1250 iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
1251
1252 iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1253 iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
1254 /* chip->ecc.steps is set by nand_scan_tail(); not available here */
1255 iowrite32(mtd->writesize / chip->ecc.size,
1256 denali->reg + CFG_NUM_DATA_BLOCKS);
1257
1258 mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
1259
1260 if (chip->options & NAND_BUSWIDTH_16) {
1261 chip->read_buf = denali_read_buf16;
1262 chip->write_buf = denali_write_buf16;
1263 } else {
1264 chip->read_buf = denali_read_buf;
1265 chip->write_buf = denali_write_buf;
1266 }
1267 chip->ecc.read_page = denali_read_page;
1268 chip->ecc.read_page_raw = denali_read_page_raw;
1269 chip->ecc.write_page = denali_write_page;
1270 chip->ecc.write_page_raw = denali_write_page_raw;
1271 chip->ecc.read_oob = denali_read_oob;
1272 chip->ecc.write_oob = denali_write_oob;
1273 chip->erase = denali_erase;
1274
1275 ret = denali_multidev_fixup(denali);
1276 if (ret)
1277 return ret;
1278
1279 /*
1280 * This buffer is DMA-mapped by denali_{read,write}_page_raw. Do not
1281 * use devm_kmalloc() because the memory allocated by devm_ does not
1282 * guarantee DMA-safe alignment.
1283 */
1284 denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
1285 if (!denali->buf)
1286 return -ENOMEM;
1287
1288 return 0;
1289}
1290
1291static void denali_detach_chip(struct nand_chip *chip)
1292{
1293 struct mtd_info *mtd = nand_to_mtd(chip);
1294 struct denali_nand_info *denali = mtd_to_denali(mtd);
1295
1296 kfree(denali->buf);
1297}
1298
1299static const struct nand_controller_ops denali_controller_ops = {
1300 .attach_chip = denali_attach_chip,
1301 .detach_chip = denali_detach_chip,
1302};
1303
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001304int denali_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001305{
Masahiro Yamada1394a722017-03-23 05:07:17 +09001306 struct nand_chip *chip = &denali->nand;
1307 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001308 u32 features = ioread32(denali->reg + FEATURES);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001309 int ret;
Jason Robertsce082592010-05-13 15:57:33 +01001310
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001311 mtd->dev.parent = denali->dev;
Jason Robertsce082592010-05-13 15:57:33 +01001312 denali_hw_init(denali);
Masahiro Yamada8582a032017-09-22 12:46:45 +09001313
1314 init_completion(&denali->complete);
1315 spin_lock_init(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +01001316
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001317 denali_clear_irq_all(denali);
1318
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001319 ret = devm_request_irq(denali->dev, denali->irq, denali_isr,
1320 IRQF_SHARED, DENALI_NAND_NAME, denali);
1321 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001322 dev_err(denali->dev, "Unable to request IRQ\n");
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001323 return ret;
Jason Robertsce082592010-05-13 15:57:33 +01001324 }
1325
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001326 denali_enable_irq(denali);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001327 denali_reset_banks(denali);
Masahiro Yamada336d1392018-08-27 16:01:41 +09001328 if (!denali->max_banks) {
1329 /* Error out earlier if no chip is found for some reasons. */
1330 ret = -ENODEV;
1331 goto disable_irq;
1332 }
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001333
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001334 denali->active_bank = DENALI_INVALID_BANK;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001335
Masahiro Yamada63757d42017-03-23 05:07:18 +09001336 nand_set_flash_node(chip, denali->dev->of_node);
Masahiro Yamada8aabdf32017-03-30 15:45:48 +09001337 /* Fallback to the default name if DT did not give "label" property */
1338 if (!mtd->name)
1339 mtd->name = "denali-nand";
Jason Robertsce082592010-05-13 15:57:33 +01001340
Masahiro Yamada1394a722017-03-23 05:07:17 +09001341 chip->select_chip = denali_select_chip;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001342 chip->read_byte = denali_read_byte;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001343 chip->write_byte = denali_write_byte;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001344 chip->cmd_ctrl = denali_cmd_ctrl;
1345 chip->dev_ready = denali_dev_ready;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001346 chip->waitfunc = denali_waitfunc;
Jason Robertsce082592010-05-13 15:57:33 +01001347
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001348 if (features & FEATURES__INDEX_ADDR) {
1349 denali->host_read = denali_indexed_read;
1350 denali->host_write = denali_indexed_write;
1351 } else {
1352 denali->host_read = denali_direct_read;
1353 denali->host_write = denali_direct_write;
1354 }
1355
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001356 /* clk rate info is needed for setup_data_interface */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001357 if (denali->clk_rate && denali->clk_x_rate)
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001358 chip->setup_data_interface = denali_setup_data_interface;
1359
Miquel Raynald03af162018-07-20 17:14:56 +02001360 chip->dummy_controller.ops = &denali_controller_ops;
Boris Brezillon00ad3782018-09-06 14:05:14 +02001361 ret = nand_scan(chip, denali->max_banks);
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001362 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001363 goto disable_irq;
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001364
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001365 ret = mtd_device_register(mtd, NULL, 0);
Jason Robertsce082592010-05-13 15:57:33 +01001366 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001367 dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
Miquel Raynal4e5d1d92018-03-21 14:01:45 +01001368 goto cleanup_nand;
Jason Robertsce082592010-05-13 15:57:33 +01001369 }
Miquel Raynald03af162018-07-20 17:14:56 +02001370
Jason Robertsce082592010-05-13 15:57:33 +01001371 return 0;
1372
Miquel Raynal4e5d1d92018-03-21 14:01:45 +01001373cleanup_nand:
1374 nand_cleanup(chip);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001375disable_irq:
1376 denali_disable_irq(denali);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001377
Jason Robertsce082592010-05-13 15:57:33 +01001378 return ret;
1379}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001380EXPORT_SYMBOL(denali_init);
Jason Robertsce082592010-05-13 15:57:33 +01001381
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001382void denali_remove(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001383{
Boris Brezillon59ac2762018-09-06 14:05:15 +02001384 nand_release(&denali->nand);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001385 denali_disable_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001386}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001387EXPORT_SYMBOL(denali_remove);
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09001388
1389MODULE_DESCRIPTION("Driver core for Denali NAND controller");
1390MODULE_AUTHOR("Intel Corporation and its suppliers");
1391MODULE_LICENSE("GPL v2");