Masahiro Yamada | f1bf52e | 2018-08-20 12:26:36 +0900 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 2 | /* |
| 3 | * NAND Flash Controller Device Driver |
| 4 | * Copyright © 2009-2010, Intel Corporation and its suppliers. |
| 5 | * |
Masahiro Yamada | f1bf52e | 2018-08-20 12:26:36 +0900 | [diff] [blame] | 6 | * Copyright (c) 2017 Socionext Inc. |
| 7 | * Reworked by Masahiro Yamada <yamada.masahiro@socionext.com> |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 8 | */ |
Masahiro Yamada | da4734b | 2017-09-22 12:46:40 +0900 | [diff] [blame] | 9 | |
Masahiro Yamada | e0d53b3 | 2017-09-22 12:46:43 +0900 | [diff] [blame] | 10 | #include <linux/bitfield.h> |
Masahiro Yamada | da4734b | 2017-09-22 12:46:40 +0900 | [diff] [blame] | 11 | #include <linux/completion.h> |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 12 | #include <linux/dma-mapping.h> |
Masahiro Yamada | da4734b | 2017-09-22 12:46:40 +0900 | [diff] [blame] | 13 | #include <linux/interrupt.h> |
| 14 | #include <linux/io.h> |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 15 | #include <linux/module.h> |
Masahiro Yamada | da4734b | 2017-09-22 12:46:40 +0900 | [diff] [blame] | 16 | #include <linux/mtd/mtd.h> |
| 17 | #include <linux/mtd/rawnand.h> |
Masahiro Yamada | 7d370b2 | 2017-06-13 22:45:48 +0900 | [diff] [blame] | 18 | #include <linux/slab.h> |
Masahiro Yamada | da4734b | 2017-09-22 12:46:40 +0900 | [diff] [blame] | 19 | #include <linux/spinlock.h> |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 20 | |
| 21 | #include "denali.h" |
| 22 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 23 | #define DENALI_NAND_NAME "denali-nand" |
| 24 | |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 25 | /* for Indexed Addressing */ |
| 26 | #define DENALI_INDEXED_CTRL 0x00 |
| 27 | #define DENALI_INDEXED_DATA 0x10 |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 28 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 29 | #define DENALI_MAP00 (0 << 26) /* direct access to buffer */ |
| 30 | #define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */ |
| 31 | #define DENALI_MAP10 (2 << 26) /* high-level control plane */ |
| 32 | #define DENALI_MAP11 (3 << 26) /* direct controller access */ |
| 33 | |
| 34 | /* MAP11 access cycle type */ |
| 35 | #define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */ |
| 36 | #define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */ |
| 37 | #define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */ |
| 38 | |
| 39 | /* MAP10 commands */ |
| 40 | #define DENALI_ERASE 0x01 |
| 41 | |
| 42 | #define DENALI_BANK(denali) ((denali)->active_bank << 24) |
| 43 | |
| 44 | #define DENALI_INVALID_BANK -1 |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 45 | #define DENALI_NR_BANKS 4 |
| 46 | |
Boris BREZILLON | 442f201b | 2015-12-11 15:06:00 +0100 | [diff] [blame] | 47 | static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd) |
| 48 | { |
| 49 | return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand); |
| 50 | } |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 51 | |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 52 | /* |
| 53 | * Direct Addressing - the slave address forms the control information (command |
| 54 | * type, bank, block, and page address). The slave data is the actual data to |
| 55 | * be transferred. This mode requires 28 bits of address region allocated. |
| 56 | */ |
| 57 | static u32 denali_direct_read(struct denali_nand_info *denali, u32 addr) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 58 | { |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 59 | return ioread32(denali->host + addr); |
| 60 | } |
| 61 | |
| 62 | static void denali_direct_write(struct denali_nand_info *denali, u32 addr, |
| 63 | u32 data) |
| 64 | { |
| 65 | iowrite32(data, denali->host + addr); |
| 66 | } |
| 67 | |
| 68 | /* |
| 69 | * Indexed Addressing - address translation module intervenes in passing the |
| 70 | * control information. This mode reduces the required address range. The |
| 71 | * control information and transferred data are latched by the registers in |
| 72 | * the translation module. |
| 73 | */ |
| 74 | static u32 denali_indexed_read(struct denali_nand_info *denali, u32 addr) |
| 75 | { |
| 76 | iowrite32(addr, denali->host + DENALI_INDEXED_CTRL); |
| 77 | return ioread32(denali->host + DENALI_INDEXED_DATA); |
| 78 | } |
| 79 | |
| 80 | static void denali_indexed_write(struct denali_nand_info *denali, u32 addr, |
| 81 | u32 data) |
| 82 | { |
| 83 | iowrite32(addr, denali->host + DENALI_INDEXED_CTRL); |
| 84 | iowrite32(data, denali->host + DENALI_INDEXED_DATA); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 85 | } |
| 86 | |
Masahiro Yamada | 43914a2 | 2014-09-09 11:01:51 +0900 | [diff] [blame] | 87 | /* |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 88 | * Use the configuration feature register to determine the maximum number of |
| 89 | * banks that the hardware supports. |
| 90 | */ |
Masahiro Yamada | 3ac6c71 | 2017-09-22 12:46:39 +0900 | [diff] [blame] | 91 | static void denali_detect_max_banks(struct denali_nand_info *denali) |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 92 | { |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 93 | uint32_t features = ioread32(denali->reg + FEATURES); |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 94 | |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 95 | denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features); |
Masahiro Yamada | e7beeee | 2017-03-30 15:45:57 +0900 | [diff] [blame] | 96 | |
| 97 | /* the encoding changed from rev 5.0 to 5.1 */ |
| 98 | if (denali->revision < 0x0501) |
| 99 | denali->max_banks <<= 1; |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 100 | } |
| 101 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 102 | static void denali_enable_irq(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 103 | { |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 104 | int i; |
| 105 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 106 | for (i = 0; i < DENALI_NR_BANKS; i++) |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 107 | iowrite32(U32_MAX, denali->reg + INTR_EN(i)); |
| 108 | iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 109 | } |
| 110 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 111 | static void denali_disable_irq(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 112 | { |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 113 | int i; |
| 114 | |
| 115 | for (i = 0; i < DENALI_NR_BANKS; i++) |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 116 | iowrite32(0, denali->reg + INTR_EN(i)); |
| 117 | iowrite32(0, denali->reg + GLOBAL_INT_ENABLE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 118 | } |
| 119 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 120 | static void denali_clear_irq(struct denali_nand_info *denali, |
| 121 | int bank, uint32_t irq_status) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 122 | { |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 123 | /* write one to clear bits */ |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 124 | iowrite32(irq_status, denali->reg + INTR_STATUS(bank)); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 125 | } |
| 126 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 127 | static void denali_clear_irq_all(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 128 | { |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 129 | int i; |
Masahiro Yamada | 5637b69 | 2014-09-09 11:01:52 +0900 | [diff] [blame] | 130 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 131 | for (i = 0; i < DENALI_NR_BANKS; i++) |
| 132 | denali_clear_irq(denali, i, U32_MAX); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 133 | } |
| 134 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 135 | static irqreturn_t denali_isr(int irq, void *dev_id) |
| 136 | { |
| 137 | struct denali_nand_info *denali = dev_id; |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 138 | irqreturn_t ret = IRQ_NONE; |
Masahiro Yamada | 5637b69 | 2014-09-09 11:01:52 +0900 | [diff] [blame] | 139 | uint32_t irq_status; |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 140 | int i; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 141 | |
| 142 | spin_lock(&denali->irq_lock); |
| 143 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 144 | for (i = 0; i < DENALI_NR_BANKS; i++) { |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 145 | irq_status = ioread32(denali->reg + INTR_STATUS(i)); |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 146 | if (irq_status) |
| 147 | ret = IRQ_HANDLED; |
| 148 | |
| 149 | denali_clear_irq(denali, i, irq_status); |
| 150 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 151 | if (i != denali->active_bank) |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 152 | continue; |
| 153 | |
| 154 | denali->irq_status |= irq_status; |
| 155 | |
| 156 | if (denali->irq_status & denali->irq_mask) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 157 | complete(&denali->complete); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 158 | } |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 159 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 160 | spin_unlock(&denali->irq_lock); |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 161 | |
| 162 | return ret; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 163 | } |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 164 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 165 | static void denali_reset_irq(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 166 | { |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 167 | unsigned long flags; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 168 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 169 | spin_lock_irqsave(&denali->irq_lock, flags); |
| 170 | denali->irq_status = 0; |
| 171 | denali->irq_mask = 0; |
| 172 | spin_unlock_irqrestore(&denali->irq_lock, flags); |
| 173 | } |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 174 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 175 | static uint32_t denali_wait_for_irq(struct denali_nand_info *denali, |
| 176 | uint32_t irq_mask) |
| 177 | { |
| 178 | unsigned long time_left, flags; |
| 179 | uint32_t irq_status; |
Masahiro Yamada | 8125450 | 2014-09-16 20:04:25 +0900 | [diff] [blame] | 180 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 181 | spin_lock_irqsave(&denali->irq_lock, flags); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 182 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 183 | irq_status = denali->irq_status; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 184 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 185 | if (irq_mask & irq_status) { |
| 186 | /* return immediately if the IRQ has already happened. */ |
| 187 | spin_unlock_irqrestore(&denali->irq_lock, flags); |
| 188 | return irq_status; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 189 | } |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 190 | |
| 191 | denali->irq_mask = irq_mask; |
| 192 | reinit_completion(&denali->complete); |
| 193 | spin_unlock_irqrestore(&denali->irq_lock, flags); |
| 194 | |
| 195 | time_left = wait_for_completion_timeout(&denali->complete, |
| 196 | msecs_to_jiffies(1000)); |
| 197 | if (!time_left) { |
| 198 | dev_err(denali->dev, "timeout while waiting for irq 0x%x\n", |
Masahiro Yamada | fdd4d08 | 2017-09-22 12:46:42 +0900 | [diff] [blame] | 199 | irq_mask); |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 200 | return 0; |
| 201 | } |
| 202 | |
| 203 | return denali->irq_status; |
| 204 | } |
| 205 | |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 206 | static uint32_t denali_check_irq(struct denali_nand_info *denali) |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 207 | { |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 208 | unsigned long flags; |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 209 | uint32_t irq_status; |
| 210 | |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 211 | spin_lock_irqsave(&denali->irq_lock, flags); |
| 212 | irq_status = denali->irq_status; |
| 213 | spin_unlock_irqrestore(&denali->irq_lock, flags); |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 214 | |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 215 | return irq_status; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 216 | } |
| 217 | |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 218 | static void denali_read_buf(struct mtd_info *mtd, uint8_t *buf, int len) |
| 219 | { |
| 220 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 221 | u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali); |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 222 | int i; |
| 223 | |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 224 | for (i = 0; i < len; i++) |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 225 | buf[i] = denali->host_read(denali, addr); |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 226 | } |
| 227 | |
| 228 | static void denali_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len) |
| 229 | { |
| 230 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 231 | u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali); |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 232 | int i; |
| 233 | |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 234 | for (i = 0; i < len; i++) |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 235 | denali->host_write(denali, addr, buf[i]); |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 236 | } |
| 237 | |
| 238 | static void denali_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len) |
| 239 | { |
| 240 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 241 | u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali); |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 242 | uint16_t *buf16 = (uint16_t *)buf; |
| 243 | int i; |
| 244 | |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 245 | for (i = 0; i < len / 2; i++) |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 246 | buf16[i] = denali->host_read(denali, addr); |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 247 | } |
| 248 | |
| 249 | static void denali_write_buf16(struct mtd_info *mtd, const uint8_t *buf, |
| 250 | int len) |
| 251 | { |
| 252 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 253 | u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali); |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 254 | const uint16_t *buf16 = (const uint16_t *)buf; |
| 255 | int i; |
| 256 | |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 257 | for (i = 0; i < len / 2; i++) |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 258 | denali->host_write(denali, addr, buf16[i]); |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 259 | } |
| 260 | |
| 261 | static uint8_t denali_read_byte(struct mtd_info *mtd) |
| 262 | { |
| 263 | uint8_t byte; |
| 264 | |
| 265 | denali_read_buf(mtd, &byte, 1); |
| 266 | |
| 267 | return byte; |
| 268 | } |
| 269 | |
| 270 | static void denali_write_byte(struct mtd_info *mtd, uint8_t byte) |
| 271 | { |
| 272 | denali_write_buf(mtd, &byte, 1); |
| 273 | } |
| 274 | |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 275 | static void denali_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl) |
| 276 | { |
| 277 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 278 | uint32_t type; |
| 279 | |
| 280 | if (ctrl & NAND_CLE) |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 281 | type = DENALI_MAP11_CMD; |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 282 | else if (ctrl & NAND_ALE) |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 283 | type = DENALI_MAP11_ADDR; |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 284 | else |
| 285 | return; |
| 286 | |
| 287 | /* |
| 288 | * Some commands are followed by chip->dev_ready or chip->waitfunc. |
| 289 | * irq_status must be cleared here to catch the R/B# interrupt later. |
| 290 | */ |
| 291 | if (ctrl & NAND_CTRL_CHANGE) |
| 292 | denali_reset_irq(denali); |
| 293 | |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 294 | denali->host_write(denali, DENALI_BANK(denali) | type, dat); |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 295 | } |
| 296 | |
| 297 | static int denali_dev_ready(struct mtd_info *mtd) |
| 298 | { |
| 299 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 300 | |
| 301 | return !!(denali_check_irq(denali) & INTR__INT_ACT); |
| 302 | } |
| 303 | |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 304 | static int denali_check_erased_page(struct mtd_info *mtd, |
| 305 | struct nand_chip *chip, uint8_t *buf, |
| 306 | unsigned long uncor_ecc_flags, |
| 307 | unsigned int max_bitflips) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 308 | { |
Boris Brezillon | 8c67754 | 2017-12-05 12:09:28 +0100 | [diff] [blame] | 309 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 310 | uint8_t *ecc_code = chip->oob_poi + denali->oob_skip_bytes; |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 311 | int ecc_steps = chip->ecc.steps; |
| 312 | int ecc_size = chip->ecc.size; |
| 313 | int ecc_bytes = chip->ecc.bytes; |
Boris Brezillon | 8c67754 | 2017-12-05 12:09:28 +0100 | [diff] [blame] | 314 | int i, stat; |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 315 | |
| 316 | for (i = 0; i < ecc_steps; i++) { |
| 317 | if (!(uncor_ecc_flags & BIT(i))) |
| 318 | continue; |
| 319 | |
| 320 | stat = nand_check_erased_ecc_chunk(buf, ecc_size, |
| 321 | ecc_code, ecc_bytes, |
| 322 | NULL, 0, |
| 323 | chip->ecc.strength); |
| 324 | if (stat < 0) { |
| 325 | mtd->ecc_stats.failed++; |
| 326 | } else { |
| 327 | mtd->ecc_stats.corrected += stat; |
| 328 | max_bitflips = max_t(unsigned int, max_bitflips, stat); |
| 329 | } |
| 330 | |
| 331 | buf += ecc_size; |
| 332 | ecc_code += ecc_bytes; |
| 333 | } |
| 334 | |
| 335 | return max_bitflips; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 336 | } |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 337 | |
Masahiro Yamada | 24715c7 | 2017-03-30 15:45:52 +0900 | [diff] [blame] | 338 | static int denali_hw_ecc_fixup(struct mtd_info *mtd, |
| 339 | struct denali_nand_info *denali, |
| 340 | unsigned long *uncor_ecc_flags) |
| 341 | { |
| 342 | struct nand_chip *chip = mtd_to_nand(mtd); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 343 | int bank = denali->active_bank; |
Masahiro Yamada | 24715c7 | 2017-03-30 15:45:52 +0900 | [diff] [blame] | 344 | uint32_t ecc_cor; |
| 345 | unsigned int max_bitflips; |
| 346 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 347 | ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank)); |
Masahiro Yamada | 24715c7 | 2017-03-30 15:45:52 +0900 | [diff] [blame] | 348 | ecc_cor >>= ECC_COR_INFO__SHIFT(bank); |
| 349 | |
| 350 | if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) { |
| 351 | /* |
| 352 | * This flag is set when uncorrectable error occurs at least in |
| 353 | * one ECC sector. We can not know "how many sectors", or |
| 354 | * "which sector(s)". We need erase-page check for all sectors. |
| 355 | */ |
| 356 | *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0); |
| 357 | return 0; |
| 358 | } |
| 359 | |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 360 | max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor); |
Masahiro Yamada | 24715c7 | 2017-03-30 15:45:52 +0900 | [diff] [blame] | 361 | |
| 362 | /* |
| 363 | * The register holds the maximum of per-sector corrected bitflips. |
| 364 | * This is suitable for the return value of the ->read_page() callback. |
| 365 | * Unfortunately, we can not know the total number of corrected bits in |
| 366 | * the page. Increase the stats by max_bitflips. (compromised solution) |
| 367 | */ |
| 368 | mtd->ecc_stats.corrected += max_bitflips; |
| 369 | |
| 370 | return max_bitflips; |
| 371 | } |
| 372 | |
Masahiro Yamada | 24715c7 | 2017-03-30 15:45:52 +0900 | [diff] [blame] | 373 | static int denali_sw_ecc_fixup(struct mtd_info *mtd, |
| 374 | struct denali_nand_info *denali, |
| 375 | unsigned long *uncor_ecc_flags, uint8_t *buf) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 376 | { |
Masahiro Yamada | 7de117f | 2017-06-07 20:52:12 +0900 | [diff] [blame] | 377 | unsigned int ecc_size = denali->nand.ecc.size; |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 378 | unsigned int bitflips = 0; |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 379 | unsigned int max_bitflips = 0; |
| 380 | uint32_t err_addr, err_cor_info; |
| 381 | unsigned int err_byte, err_sector, err_device; |
| 382 | uint8_t err_cor_value; |
| 383 | unsigned int prev_sector = 0; |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 384 | uint32_t irq_status; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 385 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 386 | denali_reset_irq(denali); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 387 | |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 388 | do { |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 389 | err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS); |
Masahiro Yamada | e0d53b3 | 2017-09-22 12:46:43 +0900 | [diff] [blame] | 390 | err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr); |
| 391 | err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 392 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 393 | err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO); |
Masahiro Yamada | e0d53b3 | 2017-09-22 12:46:43 +0900 | [diff] [blame] | 394 | err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE, |
| 395 | err_cor_info); |
| 396 | err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE, |
| 397 | err_cor_info); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 398 | |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 399 | /* reset the bitflip counter when crossing ECC sector */ |
| 400 | if (err_sector != prev_sector) |
| 401 | bitflips = 0; |
Masahiro Yamada | 8125450 | 2014-09-16 20:04:25 +0900 | [diff] [blame] | 402 | |
Masahiro Yamada | e0d53b3 | 2017-09-22 12:46:43 +0900 | [diff] [blame] | 403 | if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) { |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 404 | /* |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 405 | * Check later if this is a real ECC error, or |
| 406 | * an erased sector. |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 407 | */ |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 408 | *uncor_ecc_flags |= BIT(err_sector); |
Masahiro Yamada | 7de117f | 2017-06-07 20:52:12 +0900 | [diff] [blame] | 409 | } else if (err_byte < ecc_size) { |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 410 | /* |
Masahiro Yamada | 7de117f | 2017-06-07 20:52:12 +0900 | [diff] [blame] | 411 | * If err_byte is larger than ecc_size, means error |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 412 | * happened in OOB, so we ignore it. It's no need for |
| 413 | * us to correct it err_device is represented the NAND |
| 414 | * error bits are happened in if there are more than |
| 415 | * one NAND connected. |
| 416 | */ |
| 417 | int offset; |
| 418 | unsigned int flips_in_byte; |
| 419 | |
Masahiro Yamada | 7de117f | 2017-06-07 20:52:12 +0900 | [diff] [blame] | 420 | offset = (err_sector * ecc_size + err_byte) * |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 421 | denali->devs_per_cs + err_device; |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 422 | |
| 423 | /* correct the ECC error */ |
| 424 | flips_in_byte = hweight8(buf[offset] ^ err_cor_value); |
| 425 | buf[offset] ^= err_cor_value; |
| 426 | mtd->ecc_stats.corrected += flips_in_byte; |
| 427 | bitflips += flips_in_byte; |
| 428 | |
| 429 | max_bitflips = max(max_bitflips, bitflips); |
| 430 | } |
| 431 | |
| 432 | prev_sector = err_sector; |
Masahiro Yamada | e0d53b3 | 2017-09-22 12:46:43 +0900 | [diff] [blame] | 433 | } while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR)); |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 434 | |
| 435 | /* |
Masahiro Yamada | 8582a03 | 2017-09-22 12:46:45 +0900 | [diff] [blame] | 436 | * Once handle all ECC errors, controller will trigger an |
| 437 | * ECC_TRANSACTION_DONE interrupt. |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 438 | */ |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 439 | irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE); |
| 440 | if (!(irq_status & INTR__ECC_TRANSACTION_DONE)) |
| 441 | return -EIO; |
Masahiro Yamada | 20d4859 | 2017-03-30 15:45:50 +0900 | [diff] [blame] | 442 | |
| 443 | return max_bitflips; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 444 | } |
| 445 | |
Masahiro Yamada | 2291cb8 | 2017-06-13 22:45:42 +0900 | [diff] [blame] | 446 | static void denali_setup_dma64(struct denali_nand_info *denali, |
Masahiro Yamada | 96a376b | 2017-06-13 22:45:44 +0900 | [diff] [blame] | 447 | dma_addr_t dma_addr, int page, int write) |
Masahiro Yamada | 210a2c8 | 2017-03-30 15:45:54 +0900 | [diff] [blame] | 448 | { |
| 449 | uint32_t mode; |
| 450 | const int page_count = 1; |
Masahiro Yamada | 210a2c8 | 2017-03-30 15:45:54 +0900 | [diff] [blame] | 451 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 452 | mode = DENALI_MAP10 | DENALI_BANK(denali) | page; |
Masahiro Yamada | 210a2c8 | 2017-03-30 15:45:54 +0900 | [diff] [blame] | 453 | |
| 454 | /* DMA is a three step process */ |
| 455 | |
| 456 | /* |
| 457 | * 1. setup transfer type, interrupt when complete, |
| 458 | * burst len = 64 bytes, the number of pages |
| 459 | */ |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 460 | denali->host_write(denali, mode, |
| 461 | 0x01002000 | (64 << 16) | (write << 8) | page_count); |
Masahiro Yamada | 210a2c8 | 2017-03-30 15:45:54 +0900 | [diff] [blame] | 462 | |
| 463 | /* 2. set memory low address */ |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 464 | denali->host_write(denali, mode, lower_32_bits(dma_addr)); |
Masahiro Yamada | 210a2c8 | 2017-03-30 15:45:54 +0900 | [diff] [blame] | 465 | |
| 466 | /* 3. set memory high address */ |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 467 | denali->host_write(denali, mode, upper_32_bits(dma_addr)); |
Masahiro Yamada | 210a2c8 | 2017-03-30 15:45:54 +0900 | [diff] [blame] | 468 | } |
| 469 | |
Masahiro Yamada | 2291cb8 | 2017-06-13 22:45:42 +0900 | [diff] [blame] | 470 | static void denali_setup_dma32(struct denali_nand_info *denali, |
Masahiro Yamada | 96a376b | 2017-06-13 22:45:44 +0900 | [diff] [blame] | 471 | dma_addr_t dma_addr, int page, int write) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 472 | { |
Masahiro Yamada | 5637b69 | 2014-09-09 11:01:52 +0900 | [diff] [blame] | 473 | uint32_t mode; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 474 | const int page_count = 1; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 475 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 476 | mode = DENALI_MAP10 | DENALI_BANK(denali); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 477 | |
| 478 | /* DMA is a four step process */ |
| 479 | |
| 480 | /* 1. setup transfer type and # of pages */ |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 481 | denali->host_write(denali, mode | page, |
| 482 | 0x2000 | (write << 8) | page_count); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 483 | |
| 484 | /* 2. set memory high address bits 23:8 */ |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 485 | denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 486 | |
| 487 | /* 3. set memory low address bits 23:8 */ |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 488 | denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 489 | |
Masahiro Yamada | 43914a2 | 2014-09-09 11:01:51 +0900 | [diff] [blame] | 490 | /* 4. interrupt when complete, burst len = 64 bytes */ |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 491 | denali->host_write(denali, mode | 0x14000, 0x2400); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 492 | } |
| 493 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 494 | static int denali_pio_read(struct denali_nand_info *denali, void *buf, |
| 495 | size_t size, int page, int raw) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 496 | { |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 497 | u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page; |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 498 | uint32_t *buf32 = (uint32_t *)buf; |
| 499 | uint32_t irq_status, ecc_err_mask; |
| 500 | int i; |
Masahiro Yamada | b21ff82 | 2017-06-13 22:45:35 +0900 | [diff] [blame] | 501 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 502 | if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) |
| 503 | ecc_err_mask = INTR__ECC_UNCOR_ERR; |
| 504 | else |
| 505 | ecc_err_mask = INTR__ECC_ERR; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 506 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 507 | denali_reset_irq(denali); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 508 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 509 | for (i = 0; i < size / 4; i++) |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 510 | *buf32++ = denali->host_read(denali, addr); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 511 | |
| 512 | irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC); |
| 513 | if (!(irq_status & INTR__PAGE_XFER_INC)) |
| 514 | return -EIO; |
| 515 | |
Masahiro Yamada | 57a4d8b | 2017-06-13 22:45:46 +0900 | [diff] [blame] | 516 | if (irq_status & INTR__ERASED_PAGE) |
| 517 | memset(buf, 0xff, size); |
| 518 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 519 | return irq_status & ecc_err_mask ? -EBADMSG : 0; |
| 520 | } |
| 521 | |
| 522 | static int denali_pio_write(struct denali_nand_info *denali, |
| 523 | const void *buf, size_t size, int page, int raw) |
| 524 | { |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 525 | u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page; |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 526 | const uint32_t *buf32 = (uint32_t *)buf; |
| 527 | uint32_t irq_status; |
| 528 | int i; |
| 529 | |
| 530 | denali_reset_irq(denali); |
| 531 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 532 | for (i = 0; i < size / 4; i++) |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 533 | denali->host_write(denali, addr, *buf32++); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 534 | |
| 535 | irq_status = denali_wait_for_irq(denali, |
| 536 | INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL); |
| 537 | if (!(irq_status & INTR__PROGRAM_COMP)) |
| 538 | return -EIO; |
| 539 | |
| 540 | return 0; |
| 541 | } |
| 542 | |
| 543 | static int denali_pio_xfer(struct denali_nand_info *denali, void *buf, |
| 544 | size_t size, int page, int raw, int write) |
| 545 | { |
| 546 | if (write) |
| 547 | return denali_pio_write(denali, buf, size, page, raw); |
| 548 | else |
| 549 | return denali_pio_read(denali, buf, size, page, raw); |
| 550 | } |
| 551 | |
| 552 | static int denali_dma_xfer(struct denali_nand_info *denali, void *buf, |
| 553 | size_t size, int page, int raw, int write) |
| 554 | { |
Masahiro Yamada | 997cde2 | 2017-06-13 22:45:47 +0900 | [diff] [blame] | 555 | dma_addr_t dma_addr; |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 556 | uint32_t irq_mask, irq_status, ecc_err_mask; |
| 557 | enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE; |
| 558 | int ret = 0; |
| 559 | |
Masahiro Yamada | 997cde2 | 2017-06-13 22:45:47 +0900 | [diff] [blame] | 560 | dma_addr = dma_map_single(denali->dev, buf, size, dir); |
| 561 | if (dma_mapping_error(denali->dev, dma_addr)) { |
| 562 | dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n"); |
| 563 | return denali_pio_xfer(denali, buf, size, page, raw, write); |
| 564 | } |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 565 | |
| 566 | if (write) { |
| 567 | /* |
| 568 | * INTR__PROGRAM_COMP is never asserted for the DMA transfer. |
| 569 | * We can use INTR__DMA_CMD_COMP instead. This flag is asserted |
| 570 | * when the page program is completed. |
| 571 | */ |
| 572 | irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL; |
| 573 | ecc_err_mask = 0; |
| 574 | } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) { |
| 575 | irq_mask = INTR__DMA_CMD_COMP; |
| 576 | ecc_err_mask = INTR__ECC_UNCOR_ERR; |
| 577 | } else { |
| 578 | irq_mask = INTR__DMA_CMD_COMP; |
| 579 | ecc_err_mask = INTR__ECC_ERR; |
| 580 | } |
| 581 | |
Masahiro Yamada | 586a2c5 | 2017-09-22 12:46:41 +0900 | [diff] [blame] | 582 | iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 583 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 584 | denali_reset_irq(denali); |
Masahiro Yamada | 89dcb27 | 2017-09-22 12:46:49 +0900 | [diff] [blame] | 585 | denali->setup_dma(denali, dma_addr, page, write); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 586 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 587 | irq_status = denali_wait_for_irq(denali, irq_mask); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 588 | if (!(irq_status & INTR__DMA_CMD_COMP)) |
Masahiro Yamada | b21ff82 | 2017-06-13 22:45:35 +0900 | [diff] [blame] | 589 | ret = -EIO; |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 590 | else if (irq_status & ecc_err_mask) |
| 591 | ret = -EBADMSG; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 592 | |
Masahiro Yamada | 586a2c5 | 2017-09-22 12:46:41 +0900 | [diff] [blame] | 593 | iowrite32(0, denali->reg + DMA_ENABLE); |
| 594 | |
Masahiro Yamada | 997cde2 | 2017-06-13 22:45:47 +0900 | [diff] [blame] | 595 | dma_unmap_single(denali->dev, dma_addr, size, dir); |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 596 | |
Masahiro Yamada | 57a4d8b | 2017-06-13 22:45:46 +0900 | [diff] [blame] | 597 | if (irq_status & INTR__ERASED_PAGE) |
| 598 | memset(buf, 0xff, size); |
| 599 | |
Masahiro Yamada | b21ff82 | 2017-06-13 22:45:35 +0900 | [diff] [blame] | 600 | return ret; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 601 | } |
| 602 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 603 | static int denali_data_xfer(struct denali_nand_info *denali, void *buf, |
| 604 | size_t size, int page, int raw, int write) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 605 | { |
Masahiro Yamada | ee0ae6a | 2017-09-22 12:46:38 +0900 | [diff] [blame] | 606 | iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE); |
| 607 | iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0, |
| 608 | denali->reg + TRANSFER_SPARE_REG); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 609 | |
| 610 | if (denali->dma_avail) |
| 611 | return denali_dma_xfer(denali, buf, size, page, raw, write); |
| 612 | else |
| 613 | return denali_pio_xfer(denali, buf, size, page, raw, write); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 614 | } |
| 615 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 616 | static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip, |
| 617 | int page, int write) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 618 | { |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 619 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 620 | int writesize = mtd->writesize; |
| 621 | int oobsize = mtd->oobsize; |
| 622 | uint8_t *bufpoi = chip->oob_poi; |
| 623 | int ecc_steps = chip->ecc.steps; |
| 624 | int ecc_size = chip->ecc.size; |
| 625 | int ecc_bytes = chip->ecc.bytes; |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 626 | int oob_skip = denali->oob_skip_bytes; |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 627 | size_t size = writesize + oobsize; |
| 628 | int i, pos, len; |
| 629 | |
| 630 | /* BBM at the beginning of the OOB area */ |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 631 | if (write) |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 632 | nand_prog_page_begin_op(chip, page, writesize, bufpoi, |
| 633 | oob_skip); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 634 | else |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 635 | nand_read_page_op(chip, page, writesize, bufpoi, oob_skip); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 636 | bufpoi += oob_skip; |
| 637 | |
| 638 | /* OOB ECC */ |
| 639 | for (i = 0; i < ecc_steps; i++) { |
| 640 | pos = ecc_size + i * (ecc_size + ecc_bytes); |
| 641 | len = ecc_bytes; |
| 642 | |
| 643 | if (pos >= writesize) |
| 644 | pos += oob_skip; |
| 645 | else if (pos + len > writesize) |
| 646 | len = writesize - pos; |
| 647 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 648 | if (write) |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 649 | nand_change_write_column_op(chip, pos, bufpoi, len, |
| 650 | false); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 651 | else |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 652 | nand_change_read_column_op(chip, pos, bufpoi, len, |
| 653 | false); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 654 | bufpoi += len; |
| 655 | if (len < ecc_bytes) { |
| 656 | len = ecc_bytes - len; |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 657 | if (write) |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 658 | nand_change_write_column_op(chip, writesize + |
| 659 | oob_skip, bufpoi, |
| 660 | len, false); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 661 | else |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 662 | nand_change_read_column_op(chip, writesize + |
| 663 | oob_skip, bufpoi, |
| 664 | len, false); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 665 | bufpoi += len; |
| 666 | } |
| 667 | } |
| 668 | |
| 669 | /* OOB free */ |
| 670 | len = oobsize - (bufpoi - chip->oob_poi); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 671 | if (write) |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 672 | nand_change_write_column_op(chip, size - len, bufpoi, len, |
| 673 | false); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 674 | else |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 675 | nand_change_read_column_op(chip, size - len, bufpoi, len, |
| 676 | false); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 677 | } |
| 678 | |
Boris Brezillon | b976168 | 2018-09-06 14:05:20 +0200 | [diff] [blame^] | 679 | static int denali_read_page_raw(struct nand_chip *chip, uint8_t *buf, |
| 680 | int oob_required, int page) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 681 | { |
Boris Brezillon | b976168 | 2018-09-06 14:05:20 +0200 | [diff] [blame^] | 682 | struct mtd_info *mtd = nand_to_mtd(chip); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 683 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 684 | int writesize = mtd->writesize; |
| 685 | int oobsize = mtd->oobsize; |
| 686 | int ecc_steps = chip->ecc.steps; |
| 687 | int ecc_size = chip->ecc.size; |
| 688 | int ecc_bytes = chip->ecc.bytes; |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 689 | void *tmp_buf = denali->buf; |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 690 | int oob_skip = denali->oob_skip_bytes; |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 691 | size_t size = writesize + oobsize; |
| 692 | int ret, i, pos, len; |
| 693 | |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 694 | ret = denali_data_xfer(denali, tmp_buf, size, page, 1, 0); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 695 | if (ret) |
| 696 | return ret; |
| 697 | |
| 698 | /* Arrange the buffer for syndrome payload/ecc layout */ |
| 699 | if (buf) { |
| 700 | for (i = 0; i < ecc_steps; i++) { |
| 701 | pos = i * (ecc_size + ecc_bytes); |
| 702 | len = ecc_size; |
| 703 | |
| 704 | if (pos >= writesize) |
| 705 | pos += oob_skip; |
| 706 | else if (pos + len > writesize) |
| 707 | len = writesize - pos; |
| 708 | |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 709 | memcpy(buf, tmp_buf + pos, len); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 710 | buf += len; |
| 711 | if (len < ecc_size) { |
| 712 | len = ecc_size - len; |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 713 | memcpy(buf, tmp_buf + writesize + oob_skip, |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 714 | len); |
| 715 | buf += len; |
| 716 | } |
| 717 | } |
| 718 | } |
| 719 | |
| 720 | if (oob_required) { |
| 721 | uint8_t *oob = chip->oob_poi; |
| 722 | |
| 723 | /* BBM at the beginning of the OOB area */ |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 724 | memcpy(oob, tmp_buf + writesize, oob_skip); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 725 | oob += oob_skip; |
| 726 | |
| 727 | /* OOB ECC */ |
| 728 | for (i = 0; i < ecc_steps; i++) { |
| 729 | pos = ecc_size + i * (ecc_size + ecc_bytes); |
| 730 | len = ecc_bytes; |
| 731 | |
| 732 | if (pos >= writesize) |
| 733 | pos += oob_skip; |
| 734 | else if (pos + len > writesize) |
| 735 | len = writesize - pos; |
| 736 | |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 737 | memcpy(oob, tmp_buf + pos, len); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 738 | oob += len; |
| 739 | if (len < ecc_bytes) { |
| 740 | len = ecc_bytes - len; |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 741 | memcpy(oob, tmp_buf + writesize + oob_skip, |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 742 | len); |
| 743 | oob += len; |
| 744 | } |
| 745 | } |
| 746 | |
| 747 | /* OOB free */ |
| 748 | len = oobsize - (oob - chip->oob_poi); |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 749 | memcpy(oob, tmp_buf + size - len, len); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 750 | } |
| 751 | |
| 752 | return 0; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 753 | } |
| 754 | |
Boris Brezillon | b976168 | 2018-09-06 14:05:20 +0200 | [diff] [blame^] | 755 | static int denali_read_oob(struct nand_chip *chip, int page) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 756 | { |
Boris Brezillon | b976168 | 2018-09-06 14:05:20 +0200 | [diff] [blame^] | 757 | struct mtd_info *mtd = nand_to_mtd(chip); |
| 758 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 759 | denali_oob_xfer(mtd, chip, page, 0); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 760 | |
Shmulik Ladkani | 5c2ffb1 | 2012-05-09 13:06:35 +0300 | [diff] [blame] | 761 | return 0; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 762 | } |
| 763 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 764 | static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip, |
| 765 | int page) |
| 766 | { |
| 767 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 768 | |
| 769 | denali_reset_irq(denali); |
| 770 | |
| 771 | denali_oob_xfer(mtd, chip, page, 1); |
| 772 | |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 773 | return nand_prog_page_end_op(chip); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 774 | } |
| 775 | |
Boris Brezillon | b976168 | 2018-09-06 14:05:20 +0200 | [diff] [blame^] | 776 | static int denali_read_page(struct nand_chip *chip, uint8_t *buf, |
| 777 | int oob_required, int page) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 778 | { |
Boris Brezillon | b976168 | 2018-09-06 14:05:20 +0200 | [diff] [blame^] | 779 | struct mtd_info *mtd = nand_to_mtd(chip); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 780 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 781 | unsigned long uncor_ecc_flags = 0; |
| 782 | int stat = 0; |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 783 | int ret; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 784 | |
Masahiro Yamada | 997cde2 | 2017-06-13 22:45:47 +0900 | [diff] [blame] | 785 | ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 786 | if (ret && ret != -EBADMSG) |
| 787 | return ret; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 788 | |
Masahiro Yamada | 24715c7 | 2017-03-30 15:45:52 +0900 | [diff] [blame] | 789 | if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) |
| 790 | stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 791 | else if (ret == -EBADMSG) |
Masahiro Yamada | 24715c7 | 2017-03-30 15:45:52 +0900 | [diff] [blame] | 792 | stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 793 | |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 794 | if (stat < 0) |
| 795 | return stat; |
| 796 | |
| 797 | if (uncor_ecc_flags) { |
Boris Brezillon | b976168 | 2018-09-06 14:05:20 +0200 | [diff] [blame^] | 798 | ret = denali_read_oob(chip, page); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 799 | if (ret) |
| 800 | return ret; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 801 | |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 802 | stat = denali_check_erased_page(mtd, chip, buf, |
| 803 | uncor_ecc_flags, stat); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 804 | } |
Masahiro Yamada | d29109b | 2017-03-30 15:45:51 +0900 | [diff] [blame] | 805 | |
| 806 | return stat; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 807 | } |
| 808 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 809 | static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip, |
| 810 | const uint8_t *buf, int oob_required, int page) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 811 | { |
| 812 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 813 | int writesize = mtd->writesize; |
| 814 | int oobsize = mtd->oobsize; |
| 815 | int ecc_steps = chip->ecc.steps; |
| 816 | int ecc_size = chip->ecc.size; |
| 817 | int ecc_bytes = chip->ecc.bytes; |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 818 | void *tmp_buf = denali->buf; |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 819 | int oob_skip = denali->oob_skip_bytes; |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 820 | size_t size = writesize + oobsize; |
| 821 | int i, pos, len; |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 822 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 823 | /* |
| 824 | * Fill the buffer with 0xff first except the full page transfer. |
| 825 | * This simplifies the logic. |
| 826 | */ |
| 827 | if (!buf || !oob_required) |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 828 | memset(tmp_buf, 0xff, size); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 829 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 830 | /* Arrange the buffer for syndrome payload/ecc layout */ |
| 831 | if (buf) { |
| 832 | for (i = 0; i < ecc_steps; i++) { |
| 833 | pos = i * (ecc_size + ecc_bytes); |
| 834 | len = ecc_size; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 835 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 836 | if (pos >= writesize) |
| 837 | pos += oob_skip; |
| 838 | else if (pos + len > writesize) |
| 839 | len = writesize - pos; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 840 | |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 841 | memcpy(tmp_buf + pos, buf, len); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 842 | buf += len; |
| 843 | if (len < ecc_size) { |
| 844 | len = ecc_size - len; |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 845 | memcpy(tmp_buf + writesize + oob_skip, buf, |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 846 | len); |
| 847 | buf += len; |
| 848 | } |
| 849 | } |
| 850 | } |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 851 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 852 | if (oob_required) { |
| 853 | const uint8_t *oob = chip->oob_poi; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 854 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 855 | /* BBM at the beginning of the OOB area */ |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 856 | memcpy(tmp_buf + writesize, oob, oob_skip); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 857 | oob += oob_skip; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 858 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 859 | /* OOB ECC */ |
| 860 | for (i = 0; i < ecc_steps; i++) { |
| 861 | pos = ecc_size + i * (ecc_size + ecc_bytes); |
| 862 | len = ecc_bytes; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 863 | |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 864 | if (pos >= writesize) |
| 865 | pos += oob_skip; |
| 866 | else if (pos + len > writesize) |
| 867 | len = writesize - pos; |
| 868 | |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 869 | memcpy(tmp_buf + pos, oob, len); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 870 | oob += len; |
| 871 | if (len < ecc_bytes) { |
| 872 | len = ecc_bytes - len; |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 873 | memcpy(tmp_buf + writesize + oob_skip, oob, |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 874 | len); |
| 875 | oob += len; |
| 876 | } |
| 877 | } |
| 878 | |
| 879 | /* OOB free */ |
| 880 | len = oobsize - (oob - chip->oob_poi); |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 881 | memcpy(tmp_buf + size - len, oob, len); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 882 | } |
| 883 | |
Masahiro Yamada | 8a8c8ba | 2017-11-23 22:32:28 +0900 | [diff] [blame] | 884 | return denali_data_xfer(denali, tmp_buf, size, page, 1, 1); |
Masahiro Yamada | 26d266e | 2017-06-13 22:45:45 +0900 | [diff] [blame] | 885 | } |
| 886 | |
| 887 | static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip, |
| 888 | const uint8_t *buf, int oob_required, int page) |
| 889 | { |
| 890 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 891 | |
Masahiro Yamada | 997cde2 | 2017-06-13 22:45:47 +0900 | [diff] [blame] | 892 | return denali_data_xfer(denali, (void *)buf, mtd->writesize, |
| 893 | page, 0, 1); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 894 | } |
| 895 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 896 | static void denali_select_chip(struct mtd_info *mtd, int chip) |
| 897 | { |
| 898 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 899 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 900 | denali->active_bank = chip; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 901 | } |
| 902 | |
| 903 | static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip) |
| 904 | { |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 905 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 906 | uint32_t irq_status; |
| 907 | |
| 908 | /* R/B# pin transitioned from low to high? */ |
| 909 | irq_status = denali_wait_for_irq(denali, INTR__INT_ACT); |
| 910 | |
| 911 | return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 912 | } |
| 913 | |
Brian Norris | 49c50b9 | 2014-05-06 16:02:19 -0700 | [diff] [blame] | 914 | static int denali_erase(struct mtd_info *mtd, int page) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 915 | { |
| 916 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 917 | uint32_t irq_status; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 918 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 919 | denali_reset_irq(denali); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 920 | |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 921 | denali->host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page, |
| 922 | DENALI_ERASE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 923 | |
| 924 | /* wait for erase to complete or failure to occur */ |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 925 | irq_status = denali_wait_for_irq(denali, |
| 926 | INTR__ERASE_COMP | INTR__ERASE_FAIL); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 927 | |
Miquel Raynal | eb94555 | 2017-11-30 18:01:28 +0100 | [diff] [blame] | 928 | return irq_status & INTR__ERASE_COMP ? 0 : -EIO; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 929 | } |
| 930 | |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 931 | static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr, |
| 932 | const struct nand_data_interface *conf) |
| 933 | { |
| 934 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 935 | const struct nand_sdr_timings *timings; |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 936 | unsigned long t_x, mult_x; |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 937 | int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data; |
| 938 | int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup; |
| 939 | int addr_2_data_mask; |
| 940 | uint32_t tmp; |
| 941 | |
| 942 | timings = nand_get_sdr_timings(conf); |
| 943 | if (IS_ERR(timings)) |
| 944 | return PTR_ERR(timings); |
| 945 | |
| 946 | /* clk_x period in picoseconds */ |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 947 | t_x = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate); |
| 948 | if (!t_x) |
| 949 | return -EINVAL; |
| 950 | |
| 951 | /* |
| 952 | * The bus interface clock, clk_x, is phase aligned with the core clock. |
| 953 | * The clk_x is an integral multiple N of the core clk. The value N is |
| 954 | * configured at IP delivery time, and its available value is 4, 5, 6. |
| 955 | */ |
| 956 | mult_x = DIV_ROUND_CLOSEST_ULL(denali->clk_x_rate, denali->clk_rate); |
| 957 | if (mult_x < 4 || mult_x > 6) |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 958 | return -EINVAL; |
| 959 | |
| 960 | if (chipnr == NAND_DATA_IFACE_CHECK_ONLY) |
| 961 | return 0; |
| 962 | |
| 963 | /* tREA -> ACC_CLKS */ |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 964 | acc_clks = DIV_ROUND_UP(timings->tREA_max, t_x); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 965 | acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE); |
| 966 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 967 | tmp = ioread32(denali->reg + ACC_CLKS); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 968 | tmp &= ~ACC_CLKS__VALUE; |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 969 | tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 970 | iowrite32(tmp, denali->reg + ACC_CLKS); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 971 | |
| 972 | /* tRWH -> RE_2_WE */ |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 973 | re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_x); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 974 | re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE); |
| 975 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 976 | tmp = ioread32(denali->reg + RE_2_WE); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 977 | tmp &= ~RE_2_WE__VALUE; |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 978 | tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 979 | iowrite32(tmp, denali->reg + RE_2_WE); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 980 | |
| 981 | /* tRHZ -> RE_2_RE */ |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 982 | re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_x); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 983 | re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE); |
| 984 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 985 | tmp = ioread32(denali->reg + RE_2_RE); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 986 | tmp &= ~RE_2_RE__VALUE; |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 987 | tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 988 | iowrite32(tmp, denali->reg + RE_2_RE); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 989 | |
Masahiro Yamada | 7963f58 | 2017-09-29 23:12:57 +0900 | [diff] [blame] | 990 | /* |
| 991 | * tCCS, tWHR -> WE_2_RE |
| 992 | * |
| 993 | * With WE_2_RE properly set, the Denali controller automatically takes |
| 994 | * care of the delay; the driver need not set NAND_WAIT_TCCS. |
| 995 | */ |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 996 | we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 997 | we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE); |
| 998 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 999 | tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1000 | tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE; |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 1001 | tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1002 | iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1003 | |
| 1004 | /* tADL -> ADDR_2_DATA */ |
| 1005 | |
| 1006 | /* for older versions, ADDR_2_DATA is only 6 bit wide */ |
| 1007 | addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA; |
| 1008 | if (denali->revision < 0x0501) |
| 1009 | addr_2_data_mask >>= 1; |
| 1010 | |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 1011 | addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_x); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1012 | addr_2_data = min_t(int, addr_2_data, addr_2_data_mask); |
| 1013 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1014 | tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA); |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 1015 | tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA; |
| 1016 | tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1017 | iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1018 | |
| 1019 | /* tREH, tWH -> RDWR_EN_HI_CNT */ |
| 1020 | rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min), |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 1021 | t_x); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1022 | rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE); |
| 1023 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1024 | tmp = ioread32(denali->reg + RDWR_EN_HI_CNT); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1025 | tmp &= ~RDWR_EN_HI_CNT__VALUE; |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 1026 | tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1027 | iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1028 | |
| 1029 | /* tRP, tWP -> RDWR_EN_LO_CNT */ |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 1030 | rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min), t_x); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1031 | rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min), |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 1032 | t_x); |
| 1033 | rdwr_en_lo_hi = max_t(int, rdwr_en_lo_hi, mult_x); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1034 | rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi); |
| 1035 | rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE); |
| 1036 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1037 | tmp = ioread32(denali->reg + RDWR_EN_LO_CNT); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1038 | tmp &= ~RDWR_EN_LO_CNT__VALUE; |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 1039 | tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1040 | iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1041 | |
| 1042 | /* tCS, tCEA -> CS_SETUP_CNT */ |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 1043 | cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_x) - rdwr_en_lo, |
| 1044 | (int)DIV_ROUND_UP(timings->tCEA_max, t_x) - acc_clks, |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1045 | 0); |
| 1046 | cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE); |
| 1047 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1048 | tmp = ioread32(denali->reg + CS_SETUP_CNT); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1049 | tmp &= ~CS_SETUP_CNT__VALUE; |
Masahiro Yamada | 8e4cbf7 | 2017-09-22 12:46:44 +0900 | [diff] [blame] | 1050 | tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1051 | iowrite32(tmp, denali->reg + CS_SETUP_CNT); |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1052 | |
| 1053 | return 0; |
| 1054 | } |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1055 | |
Masahiro Yamada | f486287 | 2017-06-13 22:45:40 +0900 | [diff] [blame] | 1056 | static void denali_reset_banks(struct denali_nand_info *denali) |
| 1057 | { |
Masahiro Yamada | d49f579 | 2017-06-13 22:45:41 +0900 | [diff] [blame] | 1058 | u32 irq_status; |
Masahiro Yamada | f486287 | 2017-06-13 22:45:40 +0900 | [diff] [blame] | 1059 | int i; |
| 1060 | |
Masahiro Yamada | f486287 | 2017-06-13 22:45:40 +0900 | [diff] [blame] | 1061 | for (i = 0; i < denali->max_banks; i++) { |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1062 | denali->active_bank = i; |
Masahiro Yamada | d49f579 | 2017-06-13 22:45:41 +0900 | [diff] [blame] | 1063 | |
| 1064 | denali_reset_irq(denali); |
| 1065 | |
| 1066 | iowrite32(DEVICE_RESET__BANK(i), |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1067 | denali->reg + DEVICE_RESET); |
Masahiro Yamada | d49f579 | 2017-06-13 22:45:41 +0900 | [diff] [blame] | 1068 | |
| 1069 | irq_status = denali_wait_for_irq(denali, |
| 1070 | INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT); |
| 1071 | if (!(irq_status & INTR__INT_ACT)) |
Masahiro Yamada | f486287 | 2017-06-13 22:45:40 +0900 | [diff] [blame] | 1072 | break; |
| 1073 | } |
| 1074 | |
| 1075 | dev_dbg(denali->dev, "%d chips connected\n", i); |
| 1076 | denali->max_banks = i; |
Masahiro Yamada | f486287 | 2017-06-13 22:45:40 +0900 | [diff] [blame] | 1077 | } |
| 1078 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1079 | static void denali_hw_init(struct denali_nand_info *denali) |
| 1080 | { |
Masahiro Yamada | 43914a2 | 2014-09-09 11:01:51 +0900 | [diff] [blame] | 1081 | /* |
Masahiro Yamada | e7beeee | 2017-03-30 15:45:57 +0900 | [diff] [blame] | 1082 | * The REVISION register may not be reliable. Platforms are allowed to |
| 1083 | * override it. |
| 1084 | */ |
| 1085 | if (!denali->revision) |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1086 | denali->revision = swab16(ioread32(denali->reg + REVISION)); |
Masahiro Yamada | e7beeee | 2017-03-30 15:45:57 +0900 | [diff] [blame] | 1087 | |
| 1088 | /* |
Masahiro Yamada | 43914a2 | 2014-09-09 11:01:51 +0900 | [diff] [blame] | 1089 | * tell driver how many bit controller will skip before |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1090 | * writing ECC code in OOB, this register may be already |
| 1091 | * set by firmware. So we read this value out. |
| 1092 | * if this value is 0, just let it be. |
Masahiro Yamada | 43914a2 | 2014-09-09 11:01:51 +0900 | [diff] [blame] | 1093 | */ |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1094 | denali->oob_skip_bytes = ioread32(denali->reg + SPARE_AREA_SKIP_BYTES); |
Masahiro Yamada | 3ac6c71 | 2017-09-22 12:46:39 +0900 | [diff] [blame] | 1095 | denali_detect_max_banks(denali); |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1096 | iowrite32(0x0F, denali->reg + RB_PIN_ENABLED); |
| 1097 | iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1098 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1099 | iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1100 | } |
| 1101 | |
Masahiro Yamada | 7de117f | 2017-06-07 20:52:12 +0900 | [diff] [blame] | 1102 | int denali_calc_ecc_bytes(int step_size, int strength) |
| 1103 | { |
| 1104 | /* BCH code. Denali requires ecc.bytes to be multiple of 2 */ |
| 1105 | return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2; |
| 1106 | } |
| 1107 | EXPORT_SYMBOL(denali_calc_ecc_bytes); |
| 1108 | |
Boris Brezillon | 14fad62 | 2016-02-03 20:00:11 +0100 | [diff] [blame] | 1109 | static int denali_ooblayout_ecc(struct mtd_info *mtd, int section, |
| 1110 | struct mtd_oob_region *oobregion) |
| 1111 | { |
| 1112 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 1113 | struct nand_chip *chip = mtd_to_nand(mtd); |
| 1114 | |
| 1115 | if (section) |
| 1116 | return -ERANGE; |
| 1117 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1118 | oobregion->offset = denali->oob_skip_bytes; |
Boris Brezillon | 14fad62 | 2016-02-03 20:00:11 +0100 | [diff] [blame] | 1119 | oobregion->length = chip->ecc.total; |
| 1120 | |
| 1121 | return 0; |
| 1122 | } |
| 1123 | |
| 1124 | static int denali_ooblayout_free(struct mtd_info *mtd, int section, |
| 1125 | struct mtd_oob_region *oobregion) |
| 1126 | { |
| 1127 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 1128 | struct nand_chip *chip = mtd_to_nand(mtd); |
| 1129 | |
| 1130 | if (section) |
| 1131 | return -ERANGE; |
| 1132 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1133 | oobregion->offset = chip->ecc.total + denali->oob_skip_bytes; |
Boris Brezillon | 14fad62 | 2016-02-03 20:00:11 +0100 | [diff] [blame] | 1134 | oobregion->length = mtd->oobsize - oobregion->offset; |
| 1135 | |
| 1136 | return 0; |
| 1137 | } |
| 1138 | |
| 1139 | static const struct mtd_ooblayout_ops denali_ooblayout_ops = { |
| 1140 | .ecc = denali_ooblayout_ecc, |
| 1141 | .free = denali_ooblayout_free, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1142 | }; |
| 1143 | |
Masahiro Yamada | e93c164 | 2017-03-23 05:07:21 +0900 | [diff] [blame] | 1144 | static int denali_multidev_fixup(struct denali_nand_info *denali) |
Masahiro Yamada | 6da27b4 | 2017-03-23 05:07:20 +0900 | [diff] [blame] | 1145 | { |
| 1146 | struct nand_chip *chip = &denali->nand; |
| 1147 | struct mtd_info *mtd = nand_to_mtd(chip); |
| 1148 | |
| 1149 | /* |
| 1150 | * Support for multi device: |
| 1151 | * When the IP configuration is x16 capable and two x8 chips are |
| 1152 | * connected in parallel, DEVICES_CONNECTED should be set to 2. |
| 1153 | * In this case, the core framework knows nothing about this fact, |
| 1154 | * so we should tell it the _logical_ pagesize and anything necessary. |
| 1155 | */ |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1156 | denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED); |
Masahiro Yamada | 6da27b4 | 2017-03-23 05:07:20 +0900 | [diff] [blame] | 1157 | |
Masahiro Yamada | cc5d803 | 2017-03-23 05:07:22 +0900 | [diff] [blame] | 1158 | /* |
| 1159 | * On some SoCs, DEVICES_CONNECTED is not auto-detected. |
| 1160 | * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case. |
| 1161 | */ |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1162 | if (denali->devs_per_cs == 0) { |
| 1163 | denali->devs_per_cs = 1; |
| 1164 | iowrite32(1, denali->reg + DEVICES_CONNECTED); |
Masahiro Yamada | cc5d803 | 2017-03-23 05:07:22 +0900 | [diff] [blame] | 1165 | } |
| 1166 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1167 | if (denali->devs_per_cs == 1) |
Masahiro Yamada | e93c164 | 2017-03-23 05:07:21 +0900 | [diff] [blame] | 1168 | return 0; |
| 1169 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1170 | if (denali->devs_per_cs != 2) { |
Masahiro Yamada | e93c164 | 2017-03-23 05:07:21 +0900 | [diff] [blame] | 1171 | dev_err(denali->dev, "unsupported number of devices %d\n", |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1172 | denali->devs_per_cs); |
Masahiro Yamada | e93c164 | 2017-03-23 05:07:21 +0900 | [diff] [blame] | 1173 | return -EINVAL; |
| 1174 | } |
| 1175 | |
| 1176 | /* 2 chips in parallel */ |
| 1177 | mtd->size <<= 1; |
| 1178 | mtd->erasesize <<= 1; |
| 1179 | mtd->writesize <<= 1; |
| 1180 | mtd->oobsize <<= 1; |
| 1181 | chip->chipsize <<= 1; |
| 1182 | chip->page_shift += 1; |
| 1183 | chip->phys_erase_shift += 1; |
| 1184 | chip->bbt_erase_shift += 1; |
| 1185 | chip->chip_shift += 1; |
| 1186 | chip->pagemask <<= 1; |
| 1187 | chip->ecc.size <<= 1; |
| 1188 | chip->ecc.bytes <<= 1; |
| 1189 | chip->ecc.strength <<= 1; |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1190 | denali->oob_skip_bytes <<= 1; |
Masahiro Yamada | e93c164 | 2017-03-23 05:07:21 +0900 | [diff] [blame] | 1191 | |
| 1192 | return 0; |
Masahiro Yamada | 6da27b4 | 2017-03-23 05:07:20 +0900 | [diff] [blame] | 1193 | } |
| 1194 | |
Miquel Raynal | d03af16 | 2018-07-20 17:14:56 +0200 | [diff] [blame] | 1195 | static int denali_attach_chip(struct nand_chip *chip) |
| 1196 | { |
| 1197 | struct mtd_info *mtd = nand_to_mtd(chip); |
| 1198 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 1199 | int ret; |
| 1200 | |
| 1201 | if (ioread32(denali->reg + FEATURES) & FEATURES__DMA) |
| 1202 | denali->dma_avail = 1; |
| 1203 | |
| 1204 | if (denali->dma_avail) { |
| 1205 | int dma_bit = denali->caps & DENALI_CAP_DMA_64BIT ? 64 : 32; |
| 1206 | |
| 1207 | ret = dma_set_mask(denali->dev, DMA_BIT_MASK(dma_bit)); |
| 1208 | if (ret) { |
| 1209 | dev_info(denali->dev, |
| 1210 | "Failed to set DMA mask. Disabling DMA.\n"); |
| 1211 | denali->dma_avail = 0; |
| 1212 | } |
| 1213 | } |
| 1214 | |
| 1215 | if (denali->dma_avail) { |
| 1216 | chip->options |= NAND_USE_BOUNCE_BUFFER; |
| 1217 | chip->buf_align = 16; |
| 1218 | if (denali->caps & DENALI_CAP_DMA_64BIT) |
| 1219 | denali->setup_dma = denali_setup_dma64; |
| 1220 | else |
| 1221 | denali->setup_dma = denali_setup_dma32; |
| 1222 | } |
| 1223 | |
| 1224 | chip->bbt_options |= NAND_BBT_USE_FLASH; |
| 1225 | chip->bbt_options |= NAND_BBT_NO_OOB; |
| 1226 | chip->ecc.mode = NAND_ECC_HW_SYNDROME; |
| 1227 | chip->options |= NAND_NO_SUBPAGE_WRITE; |
| 1228 | |
| 1229 | ret = nand_ecc_choose_conf(chip, denali->ecc_caps, |
| 1230 | mtd->oobsize - denali->oob_skip_bytes); |
| 1231 | if (ret) { |
| 1232 | dev_err(denali->dev, "Failed to setup ECC settings.\n"); |
| 1233 | return ret; |
| 1234 | } |
| 1235 | |
| 1236 | dev_dbg(denali->dev, |
| 1237 | "chosen ECC settings: step=%d, strength=%d, bytes=%d\n", |
| 1238 | chip->ecc.size, chip->ecc.strength, chip->ecc.bytes); |
| 1239 | |
| 1240 | iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) | |
| 1241 | FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength), |
| 1242 | denali->reg + ECC_CORRECTION); |
| 1243 | iowrite32(mtd->erasesize / mtd->writesize, |
| 1244 | denali->reg + PAGES_PER_BLOCK); |
| 1245 | iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0, |
| 1246 | denali->reg + DEVICE_WIDTH); |
| 1247 | iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG, |
| 1248 | denali->reg + TWO_ROW_ADDR_CYCLES); |
| 1249 | iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE); |
| 1250 | iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE); |
| 1251 | |
| 1252 | iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE); |
| 1253 | iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE); |
| 1254 | /* chip->ecc.steps is set by nand_scan_tail(); not available here */ |
| 1255 | iowrite32(mtd->writesize / chip->ecc.size, |
| 1256 | denali->reg + CFG_NUM_DATA_BLOCKS); |
| 1257 | |
| 1258 | mtd_set_ooblayout(mtd, &denali_ooblayout_ops); |
| 1259 | |
| 1260 | if (chip->options & NAND_BUSWIDTH_16) { |
| 1261 | chip->read_buf = denali_read_buf16; |
| 1262 | chip->write_buf = denali_write_buf16; |
| 1263 | } else { |
| 1264 | chip->read_buf = denali_read_buf; |
| 1265 | chip->write_buf = denali_write_buf; |
| 1266 | } |
| 1267 | chip->ecc.read_page = denali_read_page; |
| 1268 | chip->ecc.read_page_raw = denali_read_page_raw; |
| 1269 | chip->ecc.write_page = denali_write_page; |
| 1270 | chip->ecc.write_page_raw = denali_write_page_raw; |
| 1271 | chip->ecc.read_oob = denali_read_oob; |
| 1272 | chip->ecc.write_oob = denali_write_oob; |
| 1273 | chip->erase = denali_erase; |
| 1274 | |
| 1275 | ret = denali_multidev_fixup(denali); |
| 1276 | if (ret) |
| 1277 | return ret; |
| 1278 | |
| 1279 | /* |
| 1280 | * This buffer is DMA-mapped by denali_{read,write}_page_raw. Do not |
| 1281 | * use devm_kmalloc() because the memory allocated by devm_ does not |
| 1282 | * guarantee DMA-safe alignment. |
| 1283 | */ |
| 1284 | denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL); |
| 1285 | if (!denali->buf) |
| 1286 | return -ENOMEM; |
| 1287 | |
| 1288 | return 0; |
| 1289 | } |
| 1290 | |
| 1291 | static void denali_detach_chip(struct nand_chip *chip) |
| 1292 | { |
| 1293 | struct mtd_info *mtd = nand_to_mtd(chip); |
| 1294 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 1295 | |
| 1296 | kfree(denali->buf); |
| 1297 | } |
| 1298 | |
| 1299 | static const struct nand_controller_ops denali_controller_ops = { |
| 1300 | .attach_chip = denali_attach_chip, |
| 1301 | .detach_chip = denali_detach_chip, |
| 1302 | }; |
| 1303 | |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1304 | int denali_init(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1305 | { |
Masahiro Yamada | 1394a72 | 2017-03-23 05:07:17 +0900 | [diff] [blame] | 1306 | struct nand_chip *chip = &denali->nand; |
| 1307 | struct mtd_info *mtd = nand_to_mtd(chip); |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 1308 | u32 features = ioread32(denali->reg + FEATURES); |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1309 | int ret; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1310 | |
Boris BREZILLON | 442f201b | 2015-12-11 15:06:00 +0100 | [diff] [blame] | 1311 | mtd->dev.parent = denali->dev; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1312 | denali_hw_init(denali); |
Masahiro Yamada | 8582a03 | 2017-09-22 12:46:45 +0900 | [diff] [blame] | 1313 | |
| 1314 | init_completion(&denali->complete); |
| 1315 | spin_lock_init(&denali->irq_lock); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1316 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 1317 | denali_clear_irq_all(denali); |
| 1318 | |
Masahiro Yamada | 7ebb8d0 | 2016-11-09 13:35:27 +0900 | [diff] [blame] | 1319 | ret = devm_request_irq(denali->dev, denali->irq, denali_isr, |
| 1320 | IRQF_SHARED, DENALI_NAND_NAME, denali); |
| 1321 | if (ret) { |
Masahiro Yamada | 789ccf1 | 2016-11-09 13:35:24 +0900 | [diff] [blame] | 1322 | dev_err(denali->dev, "Unable to request IRQ\n"); |
Masahiro Yamada | 7ebb8d0 | 2016-11-09 13:35:27 +0900 | [diff] [blame] | 1323 | return ret; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1324 | } |
| 1325 | |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 1326 | denali_enable_irq(denali); |
Masahiro Yamada | d49f579 | 2017-06-13 22:45:41 +0900 | [diff] [blame] | 1327 | denali_reset_banks(denali); |
Masahiro Yamada | 336d139 | 2018-08-27 16:01:41 +0900 | [diff] [blame] | 1328 | if (!denali->max_banks) { |
| 1329 | /* Error out earlier if no chip is found for some reasons. */ |
| 1330 | ret = -ENODEV; |
| 1331 | goto disable_irq; |
| 1332 | } |
Masahiro Yamada | d49f579 | 2017-06-13 22:45:41 +0900 | [diff] [blame] | 1333 | |
Masahiro Yamada | 0d3a966 | 2017-06-16 14:36:39 +0900 | [diff] [blame] | 1334 | denali->active_bank = DENALI_INVALID_BANK; |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 1335 | |
Masahiro Yamada | 63757d4 | 2017-03-23 05:07:18 +0900 | [diff] [blame] | 1336 | nand_set_flash_node(chip, denali->dev->of_node); |
Masahiro Yamada | 8aabdf3 | 2017-03-30 15:45:48 +0900 | [diff] [blame] | 1337 | /* Fallback to the default name if DT did not give "label" property */ |
| 1338 | if (!mtd->name) |
| 1339 | mtd->name = "denali-nand"; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1340 | |
Masahiro Yamada | 1394a72 | 2017-03-23 05:07:17 +0900 | [diff] [blame] | 1341 | chip->select_chip = denali_select_chip; |
Masahiro Yamada | 1394a72 | 2017-03-23 05:07:17 +0900 | [diff] [blame] | 1342 | chip->read_byte = denali_read_byte; |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 1343 | chip->write_byte = denali_write_byte; |
Masahiro Yamada | fa6134e | 2017-06-13 22:45:39 +0900 | [diff] [blame] | 1344 | chip->cmd_ctrl = denali_cmd_ctrl; |
| 1345 | chip->dev_ready = denali_dev_ready; |
Masahiro Yamada | 1394a72 | 2017-03-23 05:07:17 +0900 | [diff] [blame] | 1346 | chip->waitfunc = denali_waitfunc; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1347 | |
Masahiro Yamada | 29c4dd9 | 2017-09-22 12:46:48 +0900 | [diff] [blame] | 1348 | if (features & FEATURES__INDEX_ADDR) { |
| 1349 | denali->host_read = denali_indexed_read; |
| 1350 | denali->host_write = denali_indexed_write; |
| 1351 | } else { |
| 1352 | denali->host_read = denali_direct_read; |
| 1353 | denali->host_write = denali_direct_write; |
| 1354 | } |
| 1355 | |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1356 | /* clk rate info is needed for setup_data_interface */ |
Masahiro Yamada | 1dfac31 | 2018-06-23 01:06:38 +0900 | [diff] [blame] | 1357 | if (denali->clk_rate && denali->clk_x_rate) |
Masahiro Yamada | 1bb8866 | 2017-06-13 22:45:37 +0900 | [diff] [blame] | 1358 | chip->setup_data_interface = denali_setup_data_interface; |
| 1359 | |
Miquel Raynal | d03af16 | 2018-07-20 17:14:56 +0200 | [diff] [blame] | 1360 | chip->dummy_controller.ops = &denali_controller_ops; |
Boris Brezillon | 00ad378 | 2018-09-06 14:05:14 +0200 | [diff] [blame] | 1361 | ret = nand_scan(chip, denali->max_banks); |
Masahiro Yamada | a227d4e | 2016-11-09 13:35:28 +0900 | [diff] [blame] | 1362 | if (ret) |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 1363 | goto disable_irq; |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1364 | |
Boris BREZILLON | 442f201b | 2015-12-11 15:06:00 +0100 | [diff] [blame] | 1365 | ret = mtd_device_register(mtd, NULL, 0); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1366 | if (ret) { |
Masahiro Yamada | 789ccf1 | 2016-11-09 13:35:24 +0900 | [diff] [blame] | 1367 | dev_err(denali->dev, "Failed to register MTD: %d\n", ret); |
Miquel Raynal | 4e5d1d9 | 2018-03-21 14:01:45 +0100 | [diff] [blame] | 1368 | goto cleanup_nand; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1369 | } |
Miquel Raynal | d03af16 | 2018-07-20 17:14:56 +0200 | [diff] [blame] | 1370 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1371 | return 0; |
| 1372 | |
Miquel Raynal | 4e5d1d9 | 2018-03-21 14:01:45 +0100 | [diff] [blame] | 1373 | cleanup_nand: |
| 1374 | nand_cleanup(chip); |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 1375 | disable_irq: |
| 1376 | denali_disable_irq(denali); |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1377 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1378 | return ret; |
| 1379 | } |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1380 | EXPORT_SYMBOL(denali_init); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1381 | |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1382 | void denali_remove(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1383 | { |
Boris Brezillon | 59ac276 | 2018-09-06 14:05:15 +0200 | [diff] [blame] | 1384 | nand_release(&denali->nand); |
Masahiro Yamada | c19e31d | 2017-06-13 22:45:38 +0900 | [diff] [blame] | 1385 | denali_disable_irq(denali); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1386 | } |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1387 | EXPORT_SYMBOL(denali_remove); |
Masahiro Yamada | f1bf52e | 2018-08-20 12:26:36 +0900 | [diff] [blame] | 1388 | |
| 1389 | MODULE_DESCRIPTION("Driver core for Denali NAND controller"); |
| 1390 | MODULE_AUTHOR("Intel Corporation and its suppliers"); |
| 1391 | MODULE_LICENSE("GPL v2"); |