blob: 2215660dfa05736c39a3b779b1772821704674f1 [file] [log] [blame]
Carlo Caionecfb61a42014-05-01 14:29:27 +02001/*
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +08002 * MFD core driver for the X-Powers' Power Management ICs
Carlo Caionecfb61a42014-05-01 14:29:27 +02003 *
Jacob Panaf7e9062014-10-06 21:17:14 -07004 * AXP20x typically comprises an adaptive USB-Compatible PWM charger, BUCK DC-DC
5 * converters, LDOs, multiple 12-bit ADCs of voltage, current and temperature
6 * as well as configurable GPIOs.
Carlo Caionecfb61a42014-05-01 14:29:27 +02007 *
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +08008 * This file contains the interface independent core functions.
9 *
Chen-Yu Tsaie7402352016-02-12 10:02:41 +080010 * Copyright (C) 2014 Carlo Caione
11 *
Carlo Caionecfb61a42014-05-01 14:29:27 +020012 * Author: Carlo Caione <carlo@caione.org>
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 */
18
Olliver Schinagldcea4d52018-12-11 17:17:11 +020019#include <linux/acpi.h>
20#include <linux/bitops.h>
Hans de Goede179dc632016-06-05 15:50:48 +020021#include <linux/delay.h>
Olliver Schinagldcea4d52018-12-11 17:17:11 +020022#include <linux/err.h>
Carlo Caionecfb61a42014-05-01 14:29:27 +020023#include <linux/interrupt.h>
24#include <linux/kernel.h>
Olliver Schinagldcea4d52018-12-11 17:17:11 +020025#include <linux/mfd/axp20x.h>
26#include <linux/mfd/core.h>
Carlo Caionecfb61a42014-05-01 14:29:27 +020027#include <linux/module.h>
Olliver Schinagldcea4d52018-12-11 17:17:11 +020028#include <linux/of_device.h>
Carlo Caionecfb61a42014-05-01 14:29:27 +020029#include <linux/pm_runtime.h>
30#include <linux/regmap.h>
Carlo Caionecfb61a42014-05-01 14:29:27 +020031#include <linux/regulator/consumer.h>
Carlo Caionecfb61a42014-05-01 14:29:27 +020032
Olliver Schinagl82b4d992018-12-11 17:17:12 +020033#define AXP20X_OFF BIT(7)
Carlo Caionecfb61a42014-05-01 14:29:27 +020034
Rask Ingemann Lambertsenc0369692017-02-22 20:42:02 +010035#define AXP806_REG_ADDR_EXT_ADDR_MASTER_MODE 0
Chen-Yu Tsai696f0b32017-01-05 12:01:03 +080036#define AXP806_REG_ADDR_EXT_ADDR_SLAVE_MODE BIT(4)
37
Krzysztof Kozlowskic31e8582015-03-24 11:21:17 +010038static const char * const axp20x_model_names[] = {
Michal Suchanekd8d79f82015-07-11 14:59:56 +020039 "AXP152",
Jacob Panaf7e9062014-10-06 21:17:14 -070040 "AXP202",
41 "AXP209",
Boris BREZILLONf05be582015-04-10 12:09:01 +080042 "AXP221",
Chen-Yu Tsai02071f02016-02-12 10:02:44 +080043 "AXP223",
Jacob Panaf7e9062014-10-06 21:17:14 -070044 "AXP288",
Icenowy Zheng15783532017-04-17 19:57:40 +080045 "AXP803",
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +080046 "AXP806",
Chen-Yu Tsai20147f02016-03-29 17:22:26 +080047 "AXP809",
Chen-Yu Tsai73037332017-07-26 16:28:26 +080048 "AXP813",
Jacob Panaf7e9062014-10-06 21:17:14 -070049};
50
Michal Suchanekd8d79f82015-07-11 14:59:56 +020051static const struct regmap_range axp152_writeable_ranges[] = {
52 regmap_reg_range(AXP152_LDO3456_DC1234_CTRL, AXP152_IRQ3_STATE),
53 regmap_reg_range(AXP152_DCDC_MODE, AXP152_PWM1_DUTY_CYCLE),
54};
55
56static const struct regmap_range axp152_volatile_ranges[] = {
57 regmap_reg_range(AXP152_PWR_OP_MODE, AXP152_PWR_OP_MODE),
58 regmap_reg_range(AXP152_IRQ1_EN, AXP152_IRQ3_STATE),
59 regmap_reg_range(AXP152_GPIO_INPUT, AXP152_GPIO_INPUT),
60};
61
62static const struct regmap_access_table axp152_writeable_table = {
63 .yes_ranges = axp152_writeable_ranges,
64 .n_yes_ranges = ARRAY_SIZE(axp152_writeable_ranges),
65};
66
67static const struct regmap_access_table axp152_volatile_table = {
68 .yes_ranges = axp152_volatile_ranges,
69 .n_yes_ranges = ARRAY_SIZE(axp152_volatile_ranges),
70};
71
Carlo Caionecfb61a42014-05-01 14:29:27 +020072static const struct regmap_range axp20x_writeable_ranges[] = {
73 regmap_reg_range(AXP20X_DATACACHE(0), AXP20X_IRQ5_STATE),
Quentin Schulz97602372017-03-20 09:16:53 +010074 regmap_reg_range(AXP20X_CHRG_CTRL1, AXP20X_CHRG_CTRL2),
Carlo Caionecfb61a42014-05-01 14:29:27 +020075 regmap_reg_range(AXP20X_DCDC_MODE, AXP20X_FG_RES),
Bruno Prémont553ed4b2015-08-08 17:58:40 +020076 regmap_reg_range(AXP20X_RDC_H, AXP20X_OCV(AXP20X_OCV_MAX)),
Carlo Caionecfb61a42014-05-01 14:29:27 +020077};
78
79static const struct regmap_range axp20x_volatile_ranges[] = {
Bruno Prémont553ed4b2015-08-08 17:58:40 +020080 regmap_reg_range(AXP20X_PWR_INPUT_STATUS, AXP20X_USB_OTG_STATUS),
81 regmap_reg_range(AXP20X_CHRG_CTRL1, AXP20X_CHRG_CTRL2),
Carlo Caionecfb61a42014-05-01 14:29:27 +020082 regmap_reg_range(AXP20X_IRQ1_EN, AXP20X_IRQ5_STATE),
Bruno Prémont553ed4b2015-08-08 17:58:40 +020083 regmap_reg_range(AXP20X_ACIN_V_ADC_H, AXP20X_IPSOUT_V_HIGH_L),
84 regmap_reg_range(AXP20X_GPIO20_SS, AXP20X_GPIO3_CTRL),
85 regmap_reg_range(AXP20X_FG_RES, AXP20X_RDC_L),
Carlo Caionecfb61a42014-05-01 14:29:27 +020086};
87
88static const struct regmap_access_table axp20x_writeable_table = {
89 .yes_ranges = axp20x_writeable_ranges,
90 .n_yes_ranges = ARRAY_SIZE(axp20x_writeable_ranges),
91};
92
93static const struct regmap_access_table axp20x_volatile_table = {
94 .yes_ranges = axp20x_volatile_ranges,
95 .n_yes_ranges = ARRAY_SIZE(axp20x_volatile_ranges),
96};
97
Chen-Yu Tsai20147f02016-03-29 17:22:26 +080098/* AXP22x ranges are shared with the AXP809, as they cover the same range */
Boris BREZILLONf05be582015-04-10 12:09:01 +080099static const struct regmap_range axp22x_writeable_ranges[] = {
100 regmap_reg_range(AXP20X_DATACACHE(0), AXP20X_IRQ5_STATE),
Quentin Schulz97602372017-03-20 09:16:53 +0100101 regmap_reg_range(AXP20X_CHRG_CTRL1, AXP22X_CHRG_CTRL3),
Boris BREZILLONf05be582015-04-10 12:09:01 +0800102 regmap_reg_range(AXP20X_DCDC_MODE, AXP22X_BATLOW_THRES1),
103};
104
105static const struct regmap_range axp22x_volatile_ranges[] = {
Hans de Goede15093252016-05-14 19:51:28 +0200106 regmap_reg_range(AXP20X_PWR_INPUT_STATUS, AXP20X_PWR_OP_MODE),
Boris BREZILLONf05be582015-04-10 12:09:01 +0800107 regmap_reg_range(AXP20X_IRQ1_EN, AXP20X_IRQ5_STATE),
Hans de Goede15093252016-05-14 19:51:28 +0200108 regmap_reg_range(AXP22X_GPIO_STATE, AXP22X_GPIO_STATE),
Quentin Schulzed7311f2017-03-20 09:16:45 +0100109 regmap_reg_range(AXP22X_PMIC_TEMP_H, AXP20X_IPSOUT_V_HIGH_L),
Hans de Goede15093252016-05-14 19:51:28 +0200110 regmap_reg_range(AXP20X_FG_RES, AXP20X_FG_RES),
Boris BREZILLONf05be582015-04-10 12:09:01 +0800111};
112
113static const struct regmap_access_table axp22x_writeable_table = {
114 .yes_ranges = axp22x_writeable_ranges,
115 .n_yes_ranges = ARRAY_SIZE(axp22x_writeable_ranges),
116};
117
118static const struct regmap_access_table axp22x_volatile_table = {
119 .yes_ranges = axp22x_volatile_ranges,
120 .n_yes_ranges = ARRAY_SIZE(axp22x_volatile_ranges),
121};
122
Icenowy Zheng15783532017-04-17 19:57:40 +0800123/* AXP288 ranges are shared with the AXP803, as they cover the same range */
Jacob Panaf7e9062014-10-06 21:17:14 -0700124static const struct regmap_range axp288_writeable_ranges[] = {
125 regmap_reg_range(AXP20X_DATACACHE(0), AXP20X_IRQ6_STATE),
126 regmap_reg_range(AXP20X_DCDC_MODE, AXP288_FG_TUNE5),
127};
128
129static const struct regmap_range axp288_volatile_ranges[] = {
Hans de Goedecd532162016-12-16 21:09:06 +0100130 regmap_reg_range(AXP20X_PWR_INPUT_STATUS, AXP288_POWER_REASON),
131 regmap_reg_range(AXP288_BC_GLOBAL, AXP288_BC_GLOBAL),
132 regmap_reg_range(AXP288_BC_DET_STAT, AXP288_BC_DET_STAT),
Hans de Goede0c384fc2017-12-22 13:35:09 +0100133 regmap_reg_range(AXP20X_CHRG_BAK_CTRL, AXP20X_CHRG_BAK_CTRL),
Jacob Panaf7e9062014-10-06 21:17:14 -0700134 regmap_reg_range(AXP20X_IRQ1_EN, AXP20X_IPSOUT_V_HIGH_L),
Hans de Goedecd532162016-12-16 21:09:06 +0100135 regmap_reg_range(AXP20X_TIMER_CTRL, AXP20X_TIMER_CTRL),
136 regmap_reg_range(AXP22X_GPIO_STATE, AXP22X_GPIO_STATE),
137 regmap_reg_range(AXP288_RT_BATT_V_H, AXP288_RT_BATT_V_L),
138 regmap_reg_range(AXP20X_FG_RES, AXP288_FG_CC_CAP_REG),
Jacob Panaf7e9062014-10-06 21:17:14 -0700139};
140
141static const struct regmap_access_table axp288_writeable_table = {
142 .yes_ranges = axp288_writeable_ranges,
143 .n_yes_ranges = ARRAY_SIZE(axp288_writeable_ranges),
144};
145
146static const struct regmap_access_table axp288_volatile_table = {
147 .yes_ranges = axp288_volatile_ranges,
148 .n_yes_ranges = ARRAY_SIZE(axp288_volatile_ranges),
149};
150
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800151static const struct regmap_range axp806_writeable_ranges[] = {
152 regmap_reg_range(AXP20X_DATACACHE(0), AXP20X_DATACACHE(3)),
153 regmap_reg_range(AXP806_PWR_OUT_CTRL1, AXP806_CLDO3_V_CTRL),
154 regmap_reg_range(AXP20X_IRQ1_EN, AXP20X_IRQ2_EN),
155 regmap_reg_range(AXP20X_IRQ1_STATE, AXP20X_IRQ2_STATE),
Chen-Yu Tsai34d90302016-11-11 11:29:52 +0800156 regmap_reg_range(AXP806_REG_ADDR_EXT, AXP806_REG_ADDR_EXT),
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800157};
158
159static const struct regmap_range axp806_volatile_ranges[] = {
160 regmap_reg_range(AXP20X_IRQ1_STATE, AXP20X_IRQ2_STATE),
161};
162
163static const struct regmap_access_table axp806_writeable_table = {
164 .yes_ranges = axp806_writeable_ranges,
165 .n_yes_ranges = ARRAY_SIZE(axp806_writeable_ranges),
166};
167
168static const struct regmap_access_table axp806_volatile_table = {
169 .yes_ranges = axp806_volatile_ranges,
170 .n_yes_ranges = ARRAY_SIZE(axp806_volatile_ranges),
171};
172
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800173static const struct resource axp152_pek_resources[] = {
Michal Suchanekd8d79f82015-07-11 14:59:56 +0200174 DEFINE_RES_IRQ_NAMED(AXP152_IRQ_PEK_RIS_EDGE, "PEK_DBR"),
175 DEFINE_RES_IRQ_NAMED(AXP152_IRQ_PEK_FAL_EDGE, "PEK_DBF"),
176};
177
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800178static const struct resource axp20x_ac_power_supply_resources[] = {
Michael Haascd7cf272016-05-06 07:19:49 +0200179 DEFINE_RES_IRQ_NAMED(AXP20X_IRQ_ACIN_PLUGIN, "ACIN_PLUGIN"),
180 DEFINE_RES_IRQ_NAMED(AXP20X_IRQ_ACIN_REMOVAL, "ACIN_REMOVAL"),
181 DEFINE_RES_IRQ_NAMED(AXP20X_IRQ_ACIN_OVER_V, "ACIN_OVER_V"),
182};
183
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800184static const struct resource axp20x_pek_resources[] = {
Chen-Yu Tsaie26f87e2018-03-29 12:31:14 +0800185 DEFINE_RES_IRQ_NAMED(AXP20X_IRQ_PEK_RIS_EDGE, "PEK_DBR"),
186 DEFINE_RES_IRQ_NAMED(AXP20X_IRQ_PEK_FAL_EDGE, "PEK_DBF"),
Carlo Caionecfb61a42014-05-01 14:29:27 +0200187};
188
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800189static const struct resource axp20x_usb_power_supply_resources[] = {
Hans de Goede8de4efd2015-08-08 17:58:41 +0200190 DEFINE_RES_IRQ_NAMED(AXP20X_IRQ_VBUS_PLUGIN, "VBUS_PLUGIN"),
191 DEFINE_RES_IRQ_NAMED(AXP20X_IRQ_VBUS_REMOVAL, "VBUS_REMOVAL"),
192 DEFINE_RES_IRQ_NAMED(AXP20X_IRQ_VBUS_VALID, "VBUS_VALID"),
193 DEFINE_RES_IRQ_NAMED(AXP20X_IRQ_VBUS_NOT_VALID, "VBUS_NOT_VALID"),
194};
195
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800196static const struct resource axp22x_usb_power_supply_resources[] = {
Hans de Goedeecd98cc2016-06-02 19:18:55 +0200197 DEFINE_RES_IRQ_NAMED(AXP22X_IRQ_VBUS_PLUGIN, "VBUS_PLUGIN"),
198 DEFINE_RES_IRQ_NAMED(AXP22X_IRQ_VBUS_REMOVAL, "VBUS_REMOVAL"),
199};
200
Quentin Schulz129fc672019-03-21 16:48:48 +0800201/* AXP803 and AXP813/AXP818 share the same interrupts */
202static const struct resource axp803_usb_power_supply_resources[] = {
203 DEFINE_RES_IRQ_NAMED(AXP803_IRQ_VBUS_PLUGIN, "VBUS_PLUGIN"),
204 DEFINE_RES_IRQ_NAMED(AXP803_IRQ_VBUS_REMOVAL, "VBUS_REMOVAL"),
205};
206
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800207static const struct resource axp22x_pek_resources[] = {
Chen-Yu Tsaie26f87e2018-03-29 12:31:14 +0800208 DEFINE_RES_IRQ_NAMED(AXP22X_IRQ_PEK_RIS_EDGE, "PEK_DBR"),
209 DEFINE_RES_IRQ_NAMED(AXP22X_IRQ_PEK_FAL_EDGE, "PEK_DBF"),
Boris BREZILLONf05be582015-04-10 12:09:01 +0800210};
211
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800212static const struct resource axp288_power_button_resources[] = {
Chen-Yu Tsaie26f87e2018-03-29 12:31:14 +0800213 DEFINE_RES_IRQ_NAMED(AXP288_IRQ_POKP, "PEK_DBR"),
214 DEFINE_RES_IRQ_NAMED(AXP288_IRQ_POKN, "PEK_DBF"),
Borun Fue56e5ad2015-10-14 16:16:26 +0800215};
216
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800217static const struct resource axp288_fuel_gauge_resources[] = {
Chen-Yu Tsaie26f87e2018-03-29 12:31:14 +0800218 DEFINE_RES_IRQ(AXP288_IRQ_QWBTU),
219 DEFINE_RES_IRQ(AXP288_IRQ_WBTU),
220 DEFINE_RES_IRQ(AXP288_IRQ_QWBTO),
221 DEFINE_RES_IRQ(AXP288_IRQ_WBTO),
222 DEFINE_RES_IRQ(AXP288_IRQ_WL2),
223 DEFINE_RES_IRQ(AXP288_IRQ_WL1),
Jacob Panaf7e9062014-10-06 21:17:14 -0700224};
225
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800226static const struct resource axp803_pek_resources[] = {
Chen-Yu Tsaie26f87e2018-03-29 12:31:14 +0800227 DEFINE_RES_IRQ_NAMED(AXP803_IRQ_PEK_RIS_EDGE, "PEK_DBR"),
228 DEFINE_RES_IRQ_NAMED(AXP803_IRQ_PEK_FAL_EDGE, "PEK_DBF"),
Icenowy Zheng15783532017-04-17 19:57:40 +0800229};
230
Chen-Yu Tsai06f49012018-07-13 00:04:49 +0800231static const struct resource axp806_pek_resources[] = {
232 DEFINE_RES_IRQ_NAMED(AXP806_IRQ_POK_RISE, "PEK_DBR"),
233 DEFINE_RES_IRQ_NAMED(AXP806_IRQ_POK_FALL, "PEK_DBF"),
234};
235
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800236static const struct resource axp809_pek_resources[] = {
Chen-Yu Tsaie26f87e2018-03-29 12:31:14 +0800237 DEFINE_RES_IRQ_NAMED(AXP809_IRQ_PEK_RIS_EDGE, "PEK_DBR"),
238 DEFINE_RES_IRQ_NAMED(AXP809_IRQ_PEK_FAL_EDGE, "PEK_DBF"),
Chen-Yu Tsai20147f02016-03-29 17:22:26 +0800239};
240
Michal Suchanekd8d79f82015-07-11 14:59:56 +0200241static const struct regmap_config axp152_regmap_config = {
242 .reg_bits = 8,
243 .val_bits = 8,
244 .wr_table = &axp152_writeable_table,
245 .volatile_table = &axp152_volatile_table,
246 .max_register = AXP152_PWM1_DUTY_CYCLE,
247 .cache_type = REGCACHE_RBTREE,
248};
249
Carlo Caionecfb61a42014-05-01 14:29:27 +0200250static const struct regmap_config axp20x_regmap_config = {
251 .reg_bits = 8,
252 .val_bits = 8,
253 .wr_table = &axp20x_writeable_table,
254 .volatile_table = &axp20x_volatile_table,
Bruno Prémont553ed4b2015-08-08 17:58:40 +0200255 .max_register = AXP20X_OCV(AXP20X_OCV_MAX),
Carlo Caionecfb61a42014-05-01 14:29:27 +0200256 .cache_type = REGCACHE_RBTREE,
257};
258
Boris BREZILLONf05be582015-04-10 12:09:01 +0800259static const struct regmap_config axp22x_regmap_config = {
260 .reg_bits = 8,
261 .val_bits = 8,
262 .wr_table = &axp22x_writeable_table,
263 .volatile_table = &axp22x_volatile_table,
264 .max_register = AXP22X_BATLOW_THRES1,
265 .cache_type = REGCACHE_RBTREE,
266};
267
Jacob Panaf7e9062014-10-06 21:17:14 -0700268static const struct regmap_config axp288_regmap_config = {
269 .reg_bits = 8,
270 .val_bits = 8,
271 .wr_table = &axp288_writeable_table,
272 .volatile_table = &axp288_volatile_table,
273 .max_register = AXP288_FG_TUNE5,
274 .cache_type = REGCACHE_RBTREE,
275};
276
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800277static const struct regmap_config axp806_regmap_config = {
278 .reg_bits = 8,
279 .val_bits = 8,
280 .wr_table = &axp806_writeable_table,
281 .volatile_table = &axp806_volatile_table,
Chen-Yu Tsai34d90302016-11-11 11:29:52 +0800282 .max_register = AXP806_REG_ADDR_EXT,
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800283 .cache_type = REGCACHE_RBTREE,
284};
285
Jacob Panaf7e9062014-10-06 21:17:14 -0700286#define INIT_REGMAP_IRQ(_variant, _irq, _off, _mask) \
287 [_variant##_IRQ_##_irq] = { .reg_offset = (_off), .mask = BIT(_mask) }
Carlo Caionecfb61a42014-05-01 14:29:27 +0200288
Michal Suchanekd8d79f82015-07-11 14:59:56 +0200289static const struct regmap_irq axp152_regmap_irqs[] = {
290 INIT_REGMAP_IRQ(AXP152, LDO0IN_CONNECT, 0, 6),
291 INIT_REGMAP_IRQ(AXP152, LDO0IN_REMOVAL, 0, 5),
292 INIT_REGMAP_IRQ(AXP152, ALDO0IN_CONNECT, 0, 3),
293 INIT_REGMAP_IRQ(AXP152, ALDO0IN_REMOVAL, 0, 2),
294 INIT_REGMAP_IRQ(AXP152, DCDC1_V_LOW, 1, 5),
295 INIT_REGMAP_IRQ(AXP152, DCDC2_V_LOW, 1, 4),
296 INIT_REGMAP_IRQ(AXP152, DCDC3_V_LOW, 1, 3),
297 INIT_REGMAP_IRQ(AXP152, DCDC4_V_LOW, 1, 2),
298 INIT_REGMAP_IRQ(AXP152, PEK_SHORT, 1, 1),
299 INIT_REGMAP_IRQ(AXP152, PEK_LONG, 1, 0),
300 INIT_REGMAP_IRQ(AXP152, TIMER, 2, 7),
301 INIT_REGMAP_IRQ(AXP152, PEK_RIS_EDGE, 2, 6),
302 INIT_REGMAP_IRQ(AXP152, PEK_FAL_EDGE, 2, 5),
303 INIT_REGMAP_IRQ(AXP152, GPIO3_INPUT, 2, 3),
304 INIT_REGMAP_IRQ(AXP152, GPIO2_INPUT, 2, 2),
305 INIT_REGMAP_IRQ(AXP152, GPIO1_INPUT, 2, 1),
306 INIT_REGMAP_IRQ(AXP152, GPIO0_INPUT, 2, 0),
307};
308
Carlo Caionecfb61a42014-05-01 14:29:27 +0200309static const struct regmap_irq axp20x_regmap_irqs[] = {
Jacob Panaf7e9062014-10-06 21:17:14 -0700310 INIT_REGMAP_IRQ(AXP20X, ACIN_OVER_V, 0, 7),
311 INIT_REGMAP_IRQ(AXP20X, ACIN_PLUGIN, 0, 6),
312 INIT_REGMAP_IRQ(AXP20X, ACIN_REMOVAL, 0, 5),
313 INIT_REGMAP_IRQ(AXP20X, VBUS_OVER_V, 0, 4),
314 INIT_REGMAP_IRQ(AXP20X, VBUS_PLUGIN, 0, 3),
315 INIT_REGMAP_IRQ(AXP20X, VBUS_REMOVAL, 0, 2),
316 INIT_REGMAP_IRQ(AXP20X, VBUS_V_LOW, 0, 1),
317 INIT_REGMAP_IRQ(AXP20X, BATT_PLUGIN, 1, 7),
318 INIT_REGMAP_IRQ(AXP20X, BATT_REMOVAL, 1, 6),
319 INIT_REGMAP_IRQ(AXP20X, BATT_ENT_ACT_MODE, 1, 5),
320 INIT_REGMAP_IRQ(AXP20X, BATT_EXIT_ACT_MODE, 1, 4),
321 INIT_REGMAP_IRQ(AXP20X, CHARG, 1, 3),
322 INIT_REGMAP_IRQ(AXP20X, CHARG_DONE, 1, 2),
323 INIT_REGMAP_IRQ(AXP20X, BATT_TEMP_HIGH, 1, 1),
324 INIT_REGMAP_IRQ(AXP20X, BATT_TEMP_LOW, 1, 0),
325 INIT_REGMAP_IRQ(AXP20X, DIE_TEMP_HIGH, 2, 7),
326 INIT_REGMAP_IRQ(AXP20X, CHARG_I_LOW, 2, 6),
327 INIT_REGMAP_IRQ(AXP20X, DCDC1_V_LONG, 2, 5),
328 INIT_REGMAP_IRQ(AXP20X, DCDC2_V_LONG, 2, 4),
329 INIT_REGMAP_IRQ(AXP20X, DCDC3_V_LONG, 2, 3),
330 INIT_REGMAP_IRQ(AXP20X, PEK_SHORT, 2, 1),
331 INIT_REGMAP_IRQ(AXP20X, PEK_LONG, 2, 0),
332 INIT_REGMAP_IRQ(AXP20X, N_OE_PWR_ON, 3, 7),
333 INIT_REGMAP_IRQ(AXP20X, N_OE_PWR_OFF, 3, 6),
334 INIT_REGMAP_IRQ(AXP20X, VBUS_VALID, 3, 5),
335 INIT_REGMAP_IRQ(AXP20X, VBUS_NOT_VALID, 3, 4),
336 INIT_REGMAP_IRQ(AXP20X, VBUS_SESS_VALID, 3, 3),
337 INIT_REGMAP_IRQ(AXP20X, VBUS_SESS_END, 3, 2),
338 INIT_REGMAP_IRQ(AXP20X, LOW_PWR_LVL1, 3, 1),
339 INIT_REGMAP_IRQ(AXP20X, LOW_PWR_LVL2, 3, 0),
340 INIT_REGMAP_IRQ(AXP20X, TIMER, 4, 7),
341 INIT_REGMAP_IRQ(AXP20X, PEK_RIS_EDGE, 4, 6),
342 INIT_REGMAP_IRQ(AXP20X, PEK_FAL_EDGE, 4, 5),
343 INIT_REGMAP_IRQ(AXP20X, GPIO3_INPUT, 4, 3),
344 INIT_REGMAP_IRQ(AXP20X, GPIO2_INPUT, 4, 2),
345 INIT_REGMAP_IRQ(AXP20X, GPIO1_INPUT, 4, 1),
346 INIT_REGMAP_IRQ(AXP20X, GPIO0_INPUT, 4, 0),
347};
348
Boris BREZILLONf05be582015-04-10 12:09:01 +0800349static const struct regmap_irq axp22x_regmap_irqs[] = {
350 INIT_REGMAP_IRQ(AXP22X, ACIN_OVER_V, 0, 7),
351 INIT_REGMAP_IRQ(AXP22X, ACIN_PLUGIN, 0, 6),
352 INIT_REGMAP_IRQ(AXP22X, ACIN_REMOVAL, 0, 5),
353 INIT_REGMAP_IRQ(AXP22X, VBUS_OVER_V, 0, 4),
354 INIT_REGMAP_IRQ(AXP22X, VBUS_PLUGIN, 0, 3),
355 INIT_REGMAP_IRQ(AXP22X, VBUS_REMOVAL, 0, 2),
356 INIT_REGMAP_IRQ(AXP22X, VBUS_V_LOW, 0, 1),
357 INIT_REGMAP_IRQ(AXP22X, BATT_PLUGIN, 1, 7),
358 INIT_REGMAP_IRQ(AXP22X, BATT_REMOVAL, 1, 6),
359 INIT_REGMAP_IRQ(AXP22X, BATT_ENT_ACT_MODE, 1, 5),
360 INIT_REGMAP_IRQ(AXP22X, BATT_EXIT_ACT_MODE, 1, 4),
361 INIT_REGMAP_IRQ(AXP22X, CHARG, 1, 3),
362 INIT_REGMAP_IRQ(AXP22X, CHARG_DONE, 1, 2),
363 INIT_REGMAP_IRQ(AXP22X, BATT_TEMP_HIGH, 1, 1),
364 INIT_REGMAP_IRQ(AXP22X, BATT_TEMP_LOW, 1, 0),
365 INIT_REGMAP_IRQ(AXP22X, DIE_TEMP_HIGH, 2, 7),
366 INIT_REGMAP_IRQ(AXP22X, PEK_SHORT, 2, 1),
367 INIT_REGMAP_IRQ(AXP22X, PEK_LONG, 2, 0),
368 INIT_REGMAP_IRQ(AXP22X, LOW_PWR_LVL1, 3, 1),
369 INIT_REGMAP_IRQ(AXP22X, LOW_PWR_LVL2, 3, 0),
370 INIT_REGMAP_IRQ(AXP22X, TIMER, 4, 7),
371 INIT_REGMAP_IRQ(AXP22X, PEK_RIS_EDGE, 4, 6),
372 INIT_REGMAP_IRQ(AXP22X, PEK_FAL_EDGE, 4, 5),
373 INIT_REGMAP_IRQ(AXP22X, GPIO1_INPUT, 4, 1),
374 INIT_REGMAP_IRQ(AXP22X, GPIO0_INPUT, 4, 0),
375};
376
Jacob Panaf7e9062014-10-06 21:17:14 -0700377/* some IRQs are compatible with axp20x models */
378static const struct regmap_irq axp288_regmap_irqs[] = {
Jacob Panff3bbc52014-11-11 11:30:09 -0800379 INIT_REGMAP_IRQ(AXP288, VBUS_FALL, 0, 2),
380 INIT_REGMAP_IRQ(AXP288, VBUS_RISE, 0, 3),
381 INIT_REGMAP_IRQ(AXP288, OV, 0, 4),
Hans de Goede8b44e672016-12-14 14:52:06 +0100382 INIT_REGMAP_IRQ(AXP288, FALLING_ALT, 0, 5),
383 INIT_REGMAP_IRQ(AXP288, RISING_ALT, 0, 6),
384 INIT_REGMAP_IRQ(AXP288, OV_ALT, 0, 7),
Jacob Panaf7e9062014-10-06 21:17:14 -0700385
Jacob Panff3bbc52014-11-11 11:30:09 -0800386 INIT_REGMAP_IRQ(AXP288, DONE, 1, 2),
387 INIT_REGMAP_IRQ(AXP288, CHARGING, 1, 3),
Jacob Panaf7e9062014-10-06 21:17:14 -0700388 INIT_REGMAP_IRQ(AXP288, SAFE_QUIT, 1, 4),
389 INIT_REGMAP_IRQ(AXP288, SAFE_ENTER, 1, 5),
Jacob Panff3bbc52014-11-11 11:30:09 -0800390 INIT_REGMAP_IRQ(AXP288, ABSENT, 1, 6),
391 INIT_REGMAP_IRQ(AXP288, APPEND, 1, 7),
Jacob Panaf7e9062014-10-06 21:17:14 -0700392
393 INIT_REGMAP_IRQ(AXP288, QWBTU, 2, 0),
394 INIT_REGMAP_IRQ(AXP288, WBTU, 2, 1),
395 INIT_REGMAP_IRQ(AXP288, QWBTO, 2, 2),
Jacob Panff3bbc52014-11-11 11:30:09 -0800396 INIT_REGMAP_IRQ(AXP288, WBTO, 2, 3),
Jacob Panaf7e9062014-10-06 21:17:14 -0700397 INIT_REGMAP_IRQ(AXP288, QCBTU, 2, 4),
398 INIT_REGMAP_IRQ(AXP288, CBTU, 2, 5),
399 INIT_REGMAP_IRQ(AXP288, QCBTO, 2, 6),
400 INIT_REGMAP_IRQ(AXP288, CBTO, 2, 7),
401
402 INIT_REGMAP_IRQ(AXP288, WL2, 3, 0),
403 INIT_REGMAP_IRQ(AXP288, WL1, 3, 1),
404 INIT_REGMAP_IRQ(AXP288, GPADC, 3, 2),
405 INIT_REGMAP_IRQ(AXP288, OT, 3, 7),
406
407 INIT_REGMAP_IRQ(AXP288, GPIO0, 4, 0),
408 INIT_REGMAP_IRQ(AXP288, GPIO1, 4, 1),
409 INIT_REGMAP_IRQ(AXP288, POKO, 4, 2),
410 INIT_REGMAP_IRQ(AXP288, POKL, 4, 3),
411 INIT_REGMAP_IRQ(AXP288, POKS, 4, 4),
412 INIT_REGMAP_IRQ(AXP288, POKN, 4, 5),
413 INIT_REGMAP_IRQ(AXP288, POKP, 4, 6),
Jacob Panff3bbc52014-11-11 11:30:09 -0800414 INIT_REGMAP_IRQ(AXP288, TIMER, 4, 7),
Jacob Panaf7e9062014-10-06 21:17:14 -0700415
416 INIT_REGMAP_IRQ(AXP288, MV_CHNG, 5, 0),
417 INIT_REGMAP_IRQ(AXP288, BC_USB_CHNG, 5, 1),
Carlo Caionecfb61a42014-05-01 14:29:27 +0200418};
419
Icenowy Zheng15783532017-04-17 19:57:40 +0800420static const struct regmap_irq axp803_regmap_irqs[] = {
421 INIT_REGMAP_IRQ(AXP803, ACIN_OVER_V, 0, 7),
422 INIT_REGMAP_IRQ(AXP803, ACIN_PLUGIN, 0, 6),
423 INIT_REGMAP_IRQ(AXP803, ACIN_REMOVAL, 0, 5),
424 INIT_REGMAP_IRQ(AXP803, VBUS_OVER_V, 0, 4),
425 INIT_REGMAP_IRQ(AXP803, VBUS_PLUGIN, 0, 3),
426 INIT_REGMAP_IRQ(AXP803, VBUS_REMOVAL, 0, 2),
427 INIT_REGMAP_IRQ(AXP803, BATT_PLUGIN, 1, 7),
428 INIT_REGMAP_IRQ(AXP803, BATT_REMOVAL, 1, 6),
429 INIT_REGMAP_IRQ(AXP803, BATT_ENT_ACT_MODE, 1, 5),
430 INIT_REGMAP_IRQ(AXP803, BATT_EXIT_ACT_MODE, 1, 4),
431 INIT_REGMAP_IRQ(AXP803, CHARG, 1, 3),
432 INIT_REGMAP_IRQ(AXP803, CHARG_DONE, 1, 2),
433 INIT_REGMAP_IRQ(AXP803, BATT_CHG_TEMP_HIGH, 2, 7),
434 INIT_REGMAP_IRQ(AXP803, BATT_CHG_TEMP_HIGH_END, 2, 6),
435 INIT_REGMAP_IRQ(AXP803, BATT_CHG_TEMP_LOW, 2, 5),
436 INIT_REGMAP_IRQ(AXP803, BATT_CHG_TEMP_LOW_END, 2, 4),
437 INIT_REGMAP_IRQ(AXP803, BATT_ACT_TEMP_HIGH, 2, 3),
438 INIT_REGMAP_IRQ(AXP803, BATT_ACT_TEMP_HIGH_END, 2, 2),
439 INIT_REGMAP_IRQ(AXP803, BATT_ACT_TEMP_LOW, 2, 1),
440 INIT_REGMAP_IRQ(AXP803, BATT_ACT_TEMP_LOW_END, 2, 0),
441 INIT_REGMAP_IRQ(AXP803, DIE_TEMP_HIGH, 3, 7),
442 INIT_REGMAP_IRQ(AXP803, GPADC, 3, 2),
443 INIT_REGMAP_IRQ(AXP803, LOW_PWR_LVL1, 3, 1),
444 INIT_REGMAP_IRQ(AXP803, LOW_PWR_LVL2, 3, 0),
445 INIT_REGMAP_IRQ(AXP803, TIMER, 4, 7),
446 INIT_REGMAP_IRQ(AXP803, PEK_RIS_EDGE, 4, 6),
447 INIT_REGMAP_IRQ(AXP803, PEK_FAL_EDGE, 4, 5),
448 INIT_REGMAP_IRQ(AXP803, PEK_SHORT, 4, 4),
449 INIT_REGMAP_IRQ(AXP803, PEK_LONG, 4, 3),
450 INIT_REGMAP_IRQ(AXP803, PEK_OVER_OFF, 4, 2),
451 INIT_REGMAP_IRQ(AXP803, GPIO1_INPUT, 4, 1),
452 INIT_REGMAP_IRQ(AXP803, GPIO0_INPUT, 4, 0),
453 INIT_REGMAP_IRQ(AXP803, BC_USB_CHNG, 5, 1),
454 INIT_REGMAP_IRQ(AXP803, MV_CHNG, 5, 0),
455};
456
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800457static const struct regmap_irq axp806_regmap_irqs[] = {
458 INIT_REGMAP_IRQ(AXP806, DIE_TEMP_HIGH_LV1, 0, 0),
459 INIT_REGMAP_IRQ(AXP806, DIE_TEMP_HIGH_LV2, 0, 1),
460 INIT_REGMAP_IRQ(AXP806, DCDCA_V_LOW, 0, 3),
461 INIT_REGMAP_IRQ(AXP806, DCDCB_V_LOW, 0, 4),
462 INIT_REGMAP_IRQ(AXP806, DCDCC_V_LOW, 0, 5),
463 INIT_REGMAP_IRQ(AXP806, DCDCD_V_LOW, 0, 6),
464 INIT_REGMAP_IRQ(AXP806, DCDCE_V_LOW, 0, 7),
Chen-Yu Tsaieef2b532018-03-29 12:31:15 +0800465 INIT_REGMAP_IRQ(AXP806, POK_LONG, 1, 0),
466 INIT_REGMAP_IRQ(AXP806, POK_SHORT, 1, 1),
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800467 INIT_REGMAP_IRQ(AXP806, WAKEUP, 1, 4),
Chen-Yu Tsaieef2b532018-03-29 12:31:15 +0800468 INIT_REGMAP_IRQ(AXP806, POK_FALL, 1, 5),
469 INIT_REGMAP_IRQ(AXP806, POK_RISE, 1, 6),
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800470};
471
Chen-Yu Tsai20147f02016-03-29 17:22:26 +0800472static const struct regmap_irq axp809_regmap_irqs[] = {
473 INIT_REGMAP_IRQ(AXP809, ACIN_OVER_V, 0, 7),
474 INIT_REGMAP_IRQ(AXP809, ACIN_PLUGIN, 0, 6),
475 INIT_REGMAP_IRQ(AXP809, ACIN_REMOVAL, 0, 5),
476 INIT_REGMAP_IRQ(AXP809, VBUS_OVER_V, 0, 4),
477 INIT_REGMAP_IRQ(AXP809, VBUS_PLUGIN, 0, 3),
478 INIT_REGMAP_IRQ(AXP809, VBUS_REMOVAL, 0, 2),
479 INIT_REGMAP_IRQ(AXP809, VBUS_V_LOW, 0, 1),
480 INIT_REGMAP_IRQ(AXP809, BATT_PLUGIN, 1, 7),
481 INIT_REGMAP_IRQ(AXP809, BATT_REMOVAL, 1, 6),
482 INIT_REGMAP_IRQ(AXP809, BATT_ENT_ACT_MODE, 1, 5),
483 INIT_REGMAP_IRQ(AXP809, BATT_EXIT_ACT_MODE, 1, 4),
484 INIT_REGMAP_IRQ(AXP809, CHARG, 1, 3),
485 INIT_REGMAP_IRQ(AXP809, CHARG_DONE, 1, 2),
486 INIT_REGMAP_IRQ(AXP809, BATT_CHG_TEMP_HIGH, 2, 7),
487 INIT_REGMAP_IRQ(AXP809, BATT_CHG_TEMP_HIGH_END, 2, 6),
488 INIT_REGMAP_IRQ(AXP809, BATT_CHG_TEMP_LOW, 2, 5),
489 INIT_REGMAP_IRQ(AXP809, BATT_CHG_TEMP_LOW_END, 2, 4),
490 INIT_REGMAP_IRQ(AXP809, BATT_ACT_TEMP_HIGH, 2, 3),
491 INIT_REGMAP_IRQ(AXP809, BATT_ACT_TEMP_HIGH_END, 2, 2),
492 INIT_REGMAP_IRQ(AXP809, BATT_ACT_TEMP_LOW, 2, 1),
493 INIT_REGMAP_IRQ(AXP809, BATT_ACT_TEMP_LOW_END, 2, 0),
494 INIT_REGMAP_IRQ(AXP809, DIE_TEMP_HIGH, 3, 7),
495 INIT_REGMAP_IRQ(AXP809, LOW_PWR_LVL1, 3, 1),
496 INIT_REGMAP_IRQ(AXP809, LOW_PWR_LVL2, 3, 0),
497 INIT_REGMAP_IRQ(AXP809, TIMER, 4, 7),
498 INIT_REGMAP_IRQ(AXP809, PEK_RIS_EDGE, 4, 6),
499 INIT_REGMAP_IRQ(AXP809, PEK_FAL_EDGE, 4, 5),
500 INIT_REGMAP_IRQ(AXP809, PEK_SHORT, 4, 4),
501 INIT_REGMAP_IRQ(AXP809, PEK_LONG, 4, 3),
502 INIT_REGMAP_IRQ(AXP809, PEK_OVER_OFF, 4, 2),
503 INIT_REGMAP_IRQ(AXP809, GPIO1_INPUT, 4, 1),
504 INIT_REGMAP_IRQ(AXP809, GPIO0_INPUT, 4, 0),
505};
506
Michal Suchanekd8d79f82015-07-11 14:59:56 +0200507static const struct regmap_irq_chip axp152_regmap_irq_chip = {
508 .name = "axp152_irq_chip",
509 .status_base = AXP152_IRQ1_STATE,
510 .ack_base = AXP152_IRQ1_STATE,
511 .mask_base = AXP152_IRQ1_EN,
512 .mask_invert = true,
513 .init_ack_masked = true,
514 .irqs = axp152_regmap_irqs,
515 .num_irqs = ARRAY_SIZE(axp152_regmap_irqs),
516 .num_regs = 3,
517};
518
Carlo Caionecfb61a42014-05-01 14:29:27 +0200519static const struct regmap_irq_chip axp20x_regmap_irq_chip = {
520 .name = "axp20x_irq_chip",
521 .status_base = AXP20X_IRQ1_STATE,
522 .ack_base = AXP20X_IRQ1_STATE,
523 .mask_base = AXP20X_IRQ1_EN,
Carlo Caionecfb61a42014-05-01 14:29:27 +0200524 .mask_invert = true,
525 .init_ack_masked = true,
Jacob Panaf7e9062014-10-06 21:17:14 -0700526 .irqs = axp20x_regmap_irqs,
527 .num_irqs = ARRAY_SIZE(axp20x_regmap_irqs),
528 .num_regs = 5,
529
530};
531
Boris BREZILLONf05be582015-04-10 12:09:01 +0800532static const struct regmap_irq_chip axp22x_regmap_irq_chip = {
533 .name = "axp22x_irq_chip",
534 .status_base = AXP20X_IRQ1_STATE,
535 .ack_base = AXP20X_IRQ1_STATE,
536 .mask_base = AXP20X_IRQ1_EN,
537 .mask_invert = true,
538 .init_ack_masked = true,
539 .irqs = axp22x_regmap_irqs,
540 .num_irqs = ARRAY_SIZE(axp22x_regmap_irqs),
541 .num_regs = 5,
542};
543
Jacob Panaf7e9062014-10-06 21:17:14 -0700544static const struct regmap_irq_chip axp288_regmap_irq_chip = {
545 .name = "axp288_irq_chip",
546 .status_base = AXP20X_IRQ1_STATE,
547 .ack_base = AXP20X_IRQ1_STATE,
548 .mask_base = AXP20X_IRQ1_EN,
549 .mask_invert = true,
550 .init_ack_masked = true,
551 .irqs = axp288_regmap_irqs,
552 .num_irqs = ARRAY_SIZE(axp288_regmap_irqs),
553 .num_regs = 6,
554
Carlo Caionecfb61a42014-05-01 14:29:27 +0200555};
556
Icenowy Zheng15783532017-04-17 19:57:40 +0800557static const struct regmap_irq_chip axp803_regmap_irq_chip = {
558 .name = "axp803",
559 .status_base = AXP20X_IRQ1_STATE,
560 .ack_base = AXP20X_IRQ1_STATE,
561 .mask_base = AXP20X_IRQ1_EN,
562 .mask_invert = true,
563 .init_ack_masked = true,
564 .irqs = axp803_regmap_irqs,
565 .num_irqs = ARRAY_SIZE(axp803_regmap_irqs),
566 .num_regs = 6,
567};
568
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800569static const struct regmap_irq_chip axp806_regmap_irq_chip = {
570 .name = "axp806",
571 .status_base = AXP20X_IRQ1_STATE,
572 .ack_base = AXP20X_IRQ1_STATE,
573 .mask_base = AXP20X_IRQ1_EN,
574 .mask_invert = true,
575 .init_ack_masked = true,
576 .irqs = axp806_regmap_irqs,
577 .num_irqs = ARRAY_SIZE(axp806_regmap_irqs),
578 .num_regs = 2,
579};
580
Chen-Yu Tsai20147f02016-03-29 17:22:26 +0800581static const struct regmap_irq_chip axp809_regmap_irq_chip = {
582 .name = "axp809",
583 .status_base = AXP20X_IRQ1_STATE,
584 .ack_base = AXP20X_IRQ1_STATE,
585 .mask_base = AXP20X_IRQ1_EN,
586 .mask_invert = true,
587 .init_ack_masked = true,
588 .irqs = axp809_regmap_irqs,
589 .num_irqs = ARRAY_SIZE(axp809_regmap_irqs),
590 .num_regs = 5,
591};
592
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800593static const struct mfd_cell axp20x_cells[] = {
Carlo Caionecfb61a42014-05-01 14:29:27 +0200594 {
Maxime Ripardb419c162016-07-20 16:11:37 +0200595 .name = "axp20x-gpio",
596 .of_compatible = "x-powers,axp209-gpio",
597 }, {
Hans de Goede8de4efd2015-08-08 17:58:41 +0200598 .name = "axp20x-pek",
599 .num_resources = ARRAY_SIZE(axp20x_pek_resources),
600 .resources = axp20x_pek_resources,
Carlo Caionecfb61a42014-05-01 14:29:27 +0200601 }, {
Hans de Goede8de4efd2015-08-08 17:58:41 +0200602 .name = "axp20x-regulator",
603 }, {
Quentin Schulz4d5e5c32017-03-20 09:16:47 +0100604 .name = "axp20x-adc",
Quentin Schulz034c3c92018-02-28 11:35:56 +0100605 .of_compatible = "x-powers,axp209-adc",
Quentin Schulz4d5e5c32017-03-20 09:16:47 +0100606 }, {
Quentin Schulzb4aeceb2017-04-05 10:10:55 +0200607 .name = "axp20x-battery-power-supply",
608 .of_compatible = "x-powers,axp209-battery-power-supply",
609 }, {
Michael Haascd7cf272016-05-06 07:19:49 +0200610 .name = "axp20x-ac-power-supply",
611 .of_compatible = "x-powers,axp202-ac-power-supply",
612 .num_resources = ARRAY_SIZE(axp20x_ac_power_supply_resources),
613 .resources = axp20x_ac_power_supply_resources,
614 }, {
Hans de Goede8de4efd2015-08-08 17:58:41 +0200615 .name = "axp20x-usb-power-supply",
616 .of_compatible = "x-powers,axp202-usb-power-supply",
617 .num_resources = ARRAY_SIZE(axp20x_usb_power_supply_resources),
618 .resources = axp20x_usb_power_supply_resources,
Carlo Caionecfb61a42014-05-01 14:29:27 +0200619 },
620};
621
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800622static const struct mfd_cell axp221_cells[] = {
Quentin Schulz4c650562016-12-09 12:04:14 +0100623 {
Quentin Schulzf4463632017-07-26 16:28:27 +0800624 .name = "axp221-pek",
Quentin Schulz4c650562016-12-09 12:04:14 +0100625 .num_resources = ARRAY_SIZE(axp22x_pek_resources),
626 .resources = axp22x_pek_resources,
627 }, {
628 .name = "axp20x-regulator",
629 }, {
Quentin Schulz034c3c92018-02-28 11:35:56 +0100630 .name = "axp22x-adc",
631 .of_compatible = "x-powers,axp221-adc",
Quentin Schulz4d5e5c32017-03-20 09:16:47 +0100632 }, {
Quentin Schulz95c4f532017-03-20 09:16:48 +0100633 .name = "axp20x-ac-power-supply",
634 .of_compatible = "x-powers,axp221-ac-power-supply",
635 .num_resources = ARRAY_SIZE(axp20x_ac_power_supply_resources),
636 .resources = axp20x_ac_power_supply_resources,
637 }, {
Quentin Schulzb4aeceb2017-04-05 10:10:55 +0200638 .name = "axp20x-battery-power-supply",
639 .of_compatible = "x-powers,axp221-battery-power-supply",
640 }, {
Quentin Schulz4c650562016-12-09 12:04:14 +0100641 .name = "axp20x-usb-power-supply",
642 .of_compatible = "x-powers,axp221-usb-power-supply",
643 .num_resources = ARRAY_SIZE(axp22x_usb_power_supply_resources),
644 .resources = axp22x_usb_power_supply_resources,
645 },
646};
647
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800648static const struct mfd_cell axp223_cells[] = {
Boris BREZILLONf05be582015-04-10 12:09:01 +0800649 {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200650 .name = "axp221-pek",
651 .num_resources = ARRAY_SIZE(axp22x_pek_resources),
652 .resources = axp22x_pek_resources,
Chen-Yu Tsai6d4fa892015-04-10 12:09:06 +0800653 }, {
Quentin Schulz4d5e5c32017-03-20 09:16:47 +0100654 .name = "axp22x-adc",
Quentin Schulz034c3c92018-02-28 11:35:56 +0100655 .of_compatible = "x-powers,axp221-adc",
Quentin Schulz4d5e5c32017-03-20 09:16:47 +0100656 }, {
Quentin Schulzb4aeceb2017-04-05 10:10:55 +0200657 .name = "axp20x-battery-power-supply",
658 .of_compatible = "x-powers,axp221-battery-power-supply",
659 }, {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200660 .name = "axp20x-regulator",
Hans de Goedeecd98cc2016-06-02 19:18:55 +0200661 }, {
Quentin Schulz95c4f532017-03-20 09:16:48 +0100662 .name = "axp20x-ac-power-supply",
663 .of_compatible = "x-powers,axp221-ac-power-supply",
664 .num_resources = ARRAY_SIZE(axp20x_ac_power_supply_resources),
665 .resources = axp20x_ac_power_supply_resources,
666 }, {
Hans de Goedeecd98cc2016-06-02 19:18:55 +0200667 .name = "axp20x-usb-power-supply",
Quentin Schulz4c650562016-12-09 12:04:14 +0100668 .of_compatible = "x-powers,axp223-usb-power-supply",
Hans de Goedeecd98cc2016-06-02 19:18:55 +0200669 .num_resources = ARRAY_SIZE(axp22x_usb_power_supply_resources),
670 .resources = axp22x_usb_power_supply_resources,
Boris BREZILLONf05be582015-04-10 12:09:01 +0800671 },
672};
673
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800674static const struct mfd_cell axp152_cells[] = {
Michal Suchanekd8d79f82015-07-11 14:59:56 +0200675 {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200676 .name = "axp20x-pek",
677 .num_resources = ARRAY_SIZE(axp152_pek_resources),
678 .resources = axp152_pek_resources,
Michal Suchanekd8d79f82015-07-11 14:59:56 +0200679 },
680};
681
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800682static const struct resource axp288_adc_resources[] = {
Chen-Yu Tsaie26f87e2018-03-29 12:31:14 +0800683 DEFINE_RES_IRQ_NAMED(AXP288_IRQ_GPADC, "GPADC"),
Jacob Panaf7e9062014-10-06 21:17:14 -0700684};
685
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800686static const struct resource axp288_extcon_resources[] = {
Chen-Yu Tsaie26f87e2018-03-29 12:31:14 +0800687 DEFINE_RES_IRQ(AXP288_IRQ_VBUS_FALL),
688 DEFINE_RES_IRQ(AXP288_IRQ_VBUS_RISE),
689 DEFINE_RES_IRQ(AXP288_IRQ_MV_CHNG),
690 DEFINE_RES_IRQ(AXP288_IRQ_BC_USB_CHNG),
Ramakrishna Pallalabdb01f72015-04-03 00:49:47 +0530691};
692
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800693static const struct resource axp288_charger_resources[] = {
Chen-Yu Tsaie26f87e2018-03-29 12:31:14 +0800694 DEFINE_RES_IRQ(AXP288_IRQ_OV),
695 DEFINE_RES_IRQ(AXP288_IRQ_DONE),
696 DEFINE_RES_IRQ(AXP288_IRQ_CHARGING),
697 DEFINE_RES_IRQ(AXP288_IRQ_SAFE_QUIT),
698 DEFINE_RES_IRQ(AXP288_IRQ_SAFE_ENTER),
699 DEFINE_RES_IRQ(AXP288_IRQ_QCBTU),
700 DEFINE_RES_IRQ(AXP288_IRQ_CBTU),
701 DEFINE_RES_IRQ(AXP288_IRQ_QCBTO),
702 DEFINE_RES_IRQ(AXP288_IRQ_CBTO),
Jacob Panaf7e9062014-10-06 21:17:14 -0700703};
704
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800705static const struct mfd_cell axp288_cells[] = {
Jacob Panaf7e9062014-10-06 21:17:14 -0700706 {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200707 .name = "axp288_adc",
708 .num_resources = ARRAY_SIZE(axp288_adc_resources),
709 .resources = axp288_adc_resources,
710 }, {
711 .name = "axp288_extcon",
712 .num_resources = ARRAY_SIZE(axp288_extcon_resources),
713 .resources = axp288_extcon_resources,
714 }, {
715 .name = "axp288_charger",
716 .num_resources = ARRAY_SIZE(axp288_charger_resources),
717 .resources = axp288_charger_resources,
718 }, {
719 .name = "axp288_fuel_gauge",
720 .num_resources = ARRAY_SIZE(axp288_fuel_gauge_resources),
721 .resources = axp288_fuel_gauge_resources,
722 }, {
723 .name = "axp221-pek",
724 .num_resources = ARRAY_SIZE(axp288_power_button_resources),
725 .resources = axp288_power_button_resources,
726 }, {
727 .name = "axp288_pmic_acpi",
Aaron Lud8139f62014-11-24 17:24:47 +0800728 },
Jacob Panaf7e9062014-10-06 21:17:14 -0700729};
730
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800731static const struct mfd_cell axp803_cells[] = {
Icenowy Zheng15783532017-04-17 19:57:40 +0800732 {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200733 .name = "axp221-pek",
734 .num_resources = ARRAY_SIZE(axp803_pek_resources),
735 .resources = axp803_pek_resources,
Oskari Lemmelaea90e7b2018-12-08 19:58:47 +0200736 }, {
737 .name = "axp20x-gpio",
738 .of_compatible = "x-powers,axp813-gpio",
739 }, {
740 .name = "axp813-adc",
741 .of_compatible = "x-powers,axp813-adc",
742 }, {
743 .name = "axp20x-battery-power-supply",
744 .of_compatible = "x-powers,axp813-battery-power-supply",
745 }, {
746 .name = "axp20x-ac-power-supply",
747 .of_compatible = "x-powers,axp813-ac-power-supply",
748 .num_resources = ARRAY_SIZE(axp20x_ac_power_supply_resources),
749 .resources = axp20x_ac_power_supply_resources,
Chen-Yu Tsaie7037d752019-04-19 00:18:02 +0800750 }, {
751 .name = "axp20x-usb-power-supply",
752 .num_resources = ARRAY_SIZE(axp803_usb_power_supply_resources),
753 .resources = axp803_usb_power_supply_resources,
754 .of_compatible = "x-powers,axp813-usb-power-supply",
Icenowy Zheng9b79ff12017-05-18 15:16:50 +0800755 },
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200756 { .name = "axp20x-regulator" },
Icenowy Zheng15783532017-04-17 19:57:40 +0800757};
758
Chen-Yu Tsai06f49012018-07-13 00:04:49 +0800759static const struct mfd_cell axp806_self_working_cells[] = {
760 {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200761 .name = "axp221-pek",
762 .num_resources = ARRAY_SIZE(axp806_pek_resources),
763 .resources = axp806_pek_resources,
Chen-Yu Tsai06f49012018-07-13 00:04:49 +0800764 },
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200765 { .name = "axp20x-regulator" },
Chen-Yu Tsai06f49012018-07-13 00:04:49 +0800766};
767
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800768static const struct mfd_cell axp806_cells[] = {
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800769 {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200770 .id = 2,
771 .name = "axp20x-regulator",
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800772 },
773};
774
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800775static const struct mfd_cell axp809_cells[] = {
Chen-Yu Tsai20147f02016-03-29 17:22:26 +0800776 {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200777 .name = "axp221-pek",
778 .num_resources = ARRAY_SIZE(axp809_pek_resources),
779 .resources = axp809_pek_resources,
Chen-Yu Tsai20147f02016-03-29 17:22:26 +0800780 }, {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200781 .id = 1,
782 .name = "axp20x-regulator",
Chen-Yu Tsai20147f02016-03-29 17:22:26 +0800783 },
784};
785
Chen-Yu Tsai531a4692018-03-29 12:31:13 +0800786static const struct mfd_cell axp813_cells[] = {
Chen-Yu Tsai73037332017-07-26 16:28:26 +0800787 {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200788 .name = "axp221-pek",
789 .num_resources = ARRAY_SIZE(axp803_pek_resources),
790 .resources = axp803_pek_resources,
Chen-Yu Tsai9a432062017-10-18 16:31:31 +0800791 }, {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200792 .name = "axp20x-regulator",
Quentin Schulz2bb32532017-12-05 15:46:47 +0100793 }, {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200794 .name = "axp20x-gpio",
795 .of_compatible = "x-powers,axp813-gpio",
Quentin Schulze5d590f2018-02-28 11:35:57 +0100796 }, {
Chen-Yu Tsai753a8d02018-12-08 19:58:46 +0200797 .name = "axp813-adc",
798 .of_compatible = "x-powers,axp813-adc",
Quentin Schulz67203282018-02-28 11:36:01 +0100799 }, {
800 .name = "axp20x-battery-power-supply",
801 .of_compatible = "x-powers,axp813-battery-power-supply",
Oskari Lemmela4a19f9a2018-11-20 19:52:10 +0200802 }, {
803 .name = "axp20x-ac-power-supply",
804 .of_compatible = "x-powers,axp813-ac-power-supply",
805 .num_resources = ARRAY_SIZE(axp20x_ac_power_supply_resources),
806 .resources = axp20x_ac_power_supply_resources,
Quentin Schulz129fc672019-03-21 16:48:48 +0800807 }, {
808 .name = "axp20x-usb-power-supply",
809 .num_resources = ARRAY_SIZE(axp803_usb_power_supply_resources),
810 .resources = axp803_usb_power_supply_resources,
811 .of_compatible = "x-powers,axp813-usb-power-supply",
Quentin Schulze5d590f2018-02-28 11:35:57 +0100812 },
Chen-Yu Tsai73037332017-07-26 16:28:26 +0800813};
814
Carlo Caionecfb61a42014-05-01 14:29:27 +0200815static struct axp20x_dev *axp20x_pm_power_off;
816static void axp20x_power_off(void)
817{
Jacob Panaf7e9062014-10-06 21:17:14 -0700818 if (axp20x_pm_power_off->variant == AXP288_ID)
819 return;
820
Carlo Caionecfb61a42014-05-01 14:29:27 +0200821 regmap_write(axp20x_pm_power_off->regmap, AXP20X_OFF_CTRL,
822 AXP20X_OFF);
Hans de Goede179dc632016-06-05 15:50:48 +0200823
824 /* Give capacitors etc. time to drain to avoid kernel panic msg. */
825 msleep(500);
Carlo Caionecfb61a42014-05-01 14:29:27 +0200826}
827
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +0800828int axp20x_match_device(struct axp20x_dev *axp20x)
Jacob Panaf7e9062014-10-06 21:17:14 -0700829{
Chen-Yu Tsaie47a3cf2016-02-12 10:02:39 +0800830 struct device *dev = axp20x->dev;
Jacob Panaf7e9062014-10-06 21:17:14 -0700831 const struct acpi_device_id *acpi_id;
832 const struct of_device_id *of_id;
833
834 if (dev->of_node) {
Chen-Yu Tsaiaf7acc32016-02-12 10:02:40 +0800835 of_id = of_match_device(dev->driver->of_match_table, dev);
Jacob Panaf7e9062014-10-06 21:17:14 -0700836 if (!of_id) {
837 dev_err(dev, "Unable to match OF ID\n");
838 return -ENODEV;
839 }
Chen-Yu Tsai2260a452016-02-12 10:02:43 +0800840 axp20x->variant = (long)of_id->data;
Jacob Panaf7e9062014-10-06 21:17:14 -0700841 } else {
842 acpi_id = acpi_match_device(dev->driver->acpi_match_table, dev);
843 if (!acpi_id || !acpi_id->driver_data) {
844 dev_err(dev, "Unable to match ACPI ID and data\n");
845 return -ENODEV;
846 }
Chen-Yu Tsai2260a452016-02-12 10:02:43 +0800847 axp20x->variant = (long)acpi_id->driver_data;
Jacob Panaf7e9062014-10-06 21:17:14 -0700848 }
849
850 switch (axp20x->variant) {
Michal Suchanekd8d79f82015-07-11 14:59:56 +0200851 case AXP152_ID:
852 axp20x->nr_cells = ARRAY_SIZE(axp152_cells);
853 axp20x->cells = axp152_cells;
854 axp20x->regmap_cfg = &axp152_regmap_config;
855 axp20x->regmap_irq_chip = &axp152_regmap_irq_chip;
856 break;
Jacob Panaf7e9062014-10-06 21:17:14 -0700857 case AXP202_ID:
858 case AXP209_ID:
859 axp20x->nr_cells = ARRAY_SIZE(axp20x_cells);
860 axp20x->cells = axp20x_cells;
861 axp20x->regmap_cfg = &axp20x_regmap_config;
862 axp20x->regmap_irq_chip = &axp20x_regmap_irq_chip;
863 break;
Boris BREZILLONf05be582015-04-10 12:09:01 +0800864 case AXP221_ID:
Quentin Schulz4c650562016-12-09 12:04:14 +0100865 axp20x->nr_cells = ARRAY_SIZE(axp221_cells);
866 axp20x->cells = axp221_cells;
867 axp20x->regmap_cfg = &axp22x_regmap_config;
868 axp20x->regmap_irq_chip = &axp22x_regmap_irq_chip;
869 break;
Chen-Yu Tsai02071f02016-02-12 10:02:44 +0800870 case AXP223_ID:
Quentin Schulz4c650562016-12-09 12:04:14 +0100871 axp20x->nr_cells = ARRAY_SIZE(axp223_cells);
872 axp20x->cells = axp223_cells;
Boris BREZILLONf05be582015-04-10 12:09:01 +0800873 axp20x->regmap_cfg = &axp22x_regmap_config;
874 axp20x->regmap_irq_chip = &axp22x_regmap_irq_chip;
875 break;
Jacob Panaf7e9062014-10-06 21:17:14 -0700876 case AXP288_ID:
877 axp20x->cells = axp288_cells;
878 axp20x->nr_cells = ARRAY_SIZE(axp288_cells);
879 axp20x->regmap_cfg = &axp288_regmap_config;
880 axp20x->regmap_irq_chip = &axp288_regmap_irq_chip;
Hans de Goede0a5454c2016-12-14 14:52:05 +0100881 axp20x->irq_flags = IRQF_TRIGGER_LOW;
Jacob Panaf7e9062014-10-06 21:17:14 -0700882 break;
Icenowy Zheng15783532017-04-17 19:57:40 +0800883 case AXP803_ID:
884 axp20x->nr_cells = ARRAY_SIZE(axp803_cells);
885 axp20x->cells = axp803_cells;
886 axp20x->regmap_cfg = &axp288_regmap_config;
887 axp20x->regmap_irq_chip = &axp803_regmap_irq_chip;
888 break;
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800889 case AXP806_ID:
Chen-Yu Tsai06f49012018-07-13 00:04:49 +0800890 if (of_property_read_bool(axp20x->dev->of_node,
891 "x-powers,self-working-mode")) {
892 axp20x->nr_cells = ARRAY_SIZE(axp806_self_working_cells);
893 axp20x->cells = axp806_self_working_cells;
894 } else {
895 axp20x->nr_cells = ARRAY_SIZE(axp806_cells);
896 axp20x->cells = axp806_cells;
897 }
Chen-Yu Tsai8824ee82016-08-27 15:55:38 +0800898 axp20x->regmap_cfg = &axp806_regmap_config;
899 axp20x->regmap_irq_chip = &axp806_regmap_irq_chip;
900 break;
Chen-Yu Tsai20147f02016-03-29 17:22:26 +0800901 case AXP809_ID:
902 axp20x->nr_cells = ARRAY_SIZE(axp809_cells);
903 axp20x->cells = axp809_cells;
904 axp20x->regmap_cfg = &axp22x_regmap_config;
905 axp20x->regmap_irq_chip = &axp809_regmap_irq_chip;
906 break;
Chen-Yu Tsai73037332017-07-26 16:28:26 +0800907 case AXP813_ID:
908 axp20x->nr_cells = ARRAY_SIZE(axp813_cells);
909 axp20x->cells = axp813_cells;
910 axp20x->regmap_cfg = &axp288_regmap_config;
911 /*
912 * The IRQ table given in the datasheet is incorrect.
913 * In IRQ enable/status registers 1, there are separate
914 * IRQs for ACIN and VBUS, instead of bits [7:5] being
915 * the same as bits [4:2]. So it shares the same IRQs
916 * as the AXP803, rather than the AXP288.
917 */
918 axp20x->regmap_irq_chip = &axp803_regmap_irq_chip;
919 break;
Jacob Panaf7e9062014-10-06 21:17:14 -0700920 default:
921 dev_err(dev, "unsupported AXP20X ID %lu\n", axp20x->variant);
922 return -EINVAL;
923 }
924 dev_info(dev, "AXP20x variant %s found\n",
Chen-Yu Tsai2260a452016-02-12 10:02:43 +0800925 axp20x_model_names[axp20x->variant]);
Jacob Panaf7e9062014-10-06 21:17:14 -0700926
927 return 0;
928}
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +0800929EXPORT_SYMBOL(axp20x_match_device);
Jacob Panaf7e9062014-10-06 21:17:14 -0700930
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +0800931int axp20x_device_probe(struct axp20x_dev *axp20x)
Carlo Caionecfb61a42014-05-01 14:29:27 +0200932{
Carlo Caionecfb61a42014-05-01 14:29:27 +0200933 int ret;
934
Chen-Yu Tsai696f0b32017-01-05 12:01:03 +0800935 /*
936 * The AXP806 supports either master/standalone or slave mode.
937 * Slave mode allows sharing the serial bus, even with multiple
938 * AXP806 which all have the same hardware address.
939 *
940 * This is done with extra "serial interface address extension",
941 * or AXP806_BUS_ADDR_EXT, and "register address extension", or
942 * AXP806_REG_ADDR_EXT, registers. The former is read-only, with
943 * 1 bit customizable at the factory, and 1 bit depending on the
944 * state of an external pin. The latter is writable. The device
945 * will only respond to operations to its other registers when
946 * the these device addressing bits (in the upper 4 bits of the
947 * registers) match.
948 *
Rask Ingemann Lambertsenc0369692017-02-22 20:42:02 +0100949 * By default we support an AXP806 chained to an AXP809 in slave
950 * mode. Boards which use an AXP806 in master mode can set the
951 * property "x-powers,master-mode" to override the default.
Chen-Yu Tsai696f0b32017-01-05 12:01:03 +0800952 */
Rask Ingemann Lambertsenc0369692017-02-22 20:42:02 +0100953 if (axp20x->variant == AXP806_ID) {
954 if (of_property_read_bool(axp20x->dev->of_node,
Chen-Yu Tsai06f49012018-07-13 00:04:49 +0800955 "x-powers,master-mode") ||
956 of_property_read_bool(axp20x->dev->of_node,
957 "x-powers,self-working-mode"))
Rask Ingemann Lambertsenc0369692017-02-22 20:42:02 +0100958 regmap_write(axp20x->regmap, AXP806_REG_ADDR_EXT,
959 AXP806_REG_ADDR_EXT_ADDR_MASTER_MODE);
960 else
961 regmap_write(axp20x->regmap, AXP806_REG_ADDR_EXT,
962 AXP806_REG_ADDR_EXT_ADDR_SLAVE_MODE);
963 }
Chen-Yu Tsai696f0b32017-01-05 12:01:03 +0800964
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +0800965 ret = regmap_add_irq_chip(axp20x->regmap, axp20x->irq,
Hans de Goede0a5454c2016-12-14 14:52:05 +0100966 IRQF_ONESHOT | IRQF_SHARED | axp20x->irq_flags,
967 -1, axp20x->regmap_irq_chip, &axp20x->regmap_irqc);
Carlo Caionecfb61a42014-05-01 14:29:27 +0200968 if (ret) {
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +0800969 dev_err(axp20x->dev, "failed to add irq chip: %d\n", ret);
Carlo Caionecfb61a42014-05-01 14:29:27 +0200970 return ret;
971 }
972
Jacob Panaf7e9062014-10-06 21:17:14 -0700973 ret = mfd_add_devices(axp20x->dev, -1, axp20x->cells,
Chen-Yu Tsai2260a452016-02-12 10:02:43 +0800974 axp20x->nr_cells, NULL, 0, NULL);
Carlo Caionecfb61a42014-05-01 14:29:27 +0200975
976 if (ret) {
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +0800977 dev_err(axp20x->dev, "failed to add MFD devices: %d\n", ret);
978 regmap_del_irq_chip(axp20x->irq, axp20x->regmap_irqc);
Carlo Caionecfb61a42014-05-01 14:29:27 +0200979 return ret;
980 }
981
982 if (!pm_power_off) {
983 axp20x_pm_power_off = axp20x;
984 pm_power_off = axp20x_power_off;
985 }
986
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +0800987 dev_info(axp20x->dev, "AXP20X driver loaded\n");
Carlo Caionecfb61a42014-05-01 14:29:27 +0200988
989 return 0;
990}
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +0800991EXPORT_SYMBOL(axp20x_device_probe);
Carlo Caionecfb61a42014-05-01 14:29:27 +0200992
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +0800993int axp20x_device_remove(struct axp20x_dev *axp20x)
Carlo Caionecfb61a42014-05-01 14:29:27 +0200994{
Carlo Caionecfb61a42014-05-01 14:29:27 +0200995 if (axp20x == axp20x_pm_power_off) {
996 axp20x_pm_power_off = NULL;
997 pm_power_off = NULL;
998 }
999
1000 mfd_remove_devices(axp20x->dev);
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +08001001 regmap_del_irq_chip(axp20x->irq, axp20x->regmap_irqc);
Carlo Caionecfb61a42014-05-01 14:29:27 +02001002
1003 return 0;
1004}
Chen-Yu Tsai4fd41152016-02-12 10:02:42 +08001005EXPORT_SYMBOL(axp20x_device_remove);
Carlo Caionecfb61a42014-05-01 14:29:27 +02001006
1007MODULE_DESCRIPTION("PMIC MFD core driver for AXP20X");
1008MODULE_AUTHOR("Carlo Caione <carlo@caione.org>");
1009MODULE_LICENSE("GPL");