blob: 4bae782cd877bf0cd1a71c81308c9277f598e0e6 [file] [log] [blame]
Vimal Singh67ce04b2009-05-12 13:47:03 -07001/*
2 * Copyright © 2004 Texas Instruments, Jian Zhang <jzhang@ti.com>
3 * Copyright © 2004 Micron Technology Inc.
4 * Copyright © 2004 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/platform_device.h>
Russell King763e7352012-04-25 00:16:00 +010012#include <linux/dmaengine.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070013#include <linux/dma-mapping.h>
14#include <linux/delay.h>
Roger Quadros10f22ee2015-08-06 17:39:35 +030015#include <linux/gpio/consumer.h>
Paul Gortmakera0e5cc52011-07-03 15:17:31 -040016#include <linux/module.h>
Sukumar Ghorai4e070372011-01-28 15:42:06 +053017#include <linux/interrupt.h>
vimal singhc276aca2009-06-27 11:07:06 +053018#include <linux/jiffies.h>
19#include <linux/sched.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070020#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020021#include <linux/mtd/rawnand.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070022#include <linux/mtd/partitions.h>
Russell King763e7352012-04-25 00:16:00 +010023#include <linux/omap-dma.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070024#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Philip Avinash62116e52013-01-04 13:26:51 +053026#include <linux/of.h>
27#include <linux/of_device.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070028
Pekon Gupta32d42a82013-10-24 18:20:23 +053029#include <linux/mtd/nand_bch.h>
Philip Avinash62116e52013-01-04 13:26:51 +053030#include <linux/platform_data/elm.h>
Ivan Djelic0e618ef2012-04-30 12:17:18 +020031
Roger Quadrosc509aef2015-08-05 14:01:50 +030032#include <linux/omap-gpmc.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020033#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070034
Vimal Singh67ce04b2009-05-12 13:47:03 -070035#define DRIVER_NAME "omap2-nand"
Sukumar Ghorai4e070372011-01-28 15:42:06 +053036#define OMAP_NAND_TIMEOUT_MS 5000
Vimal Singh67ce04b2009-05-12 13:47:03 -070037
Vimal Singh67ce04b2009-05-12 13:47:03 -070038#define NAND_Ecc_P1e (1 << 0)
39#define NAND_Ecc_P2e (1 << 1)
40#define NAND_Ecc_P4e (1 << 2)
41#define NAND_Ecc_P8e (1 << 3)
42#define NAND_Ecc_P16e (1 << 4)
43#define NAND_Ecc_P32e (1 << 5)
44#define NAND_Ecc_P64e (1 << 6)
45#define NAND_Ecc_P128e (1 << 7)
46#define NAND_Ecc_P256e (1 << 8)
47#define NAND_Ecc_P512e (1 << 9)
48#define NAND_Ecc_P1024e (1 << 10)
49#define NAND_Ecc_P2048e (1 << 11)
50
51#define NAND_Ecc_P1o (1 << 16)
52#define NAND_Ecc_P2o (1 << 17)
53#define NAND_Ecc_P4o (1 << 18)
54#define NAND_Ecc_P8o (1 << 19)
55#define NAND_Ecc_P16o (1 << 20)
56#define NAND_Ecc_P32o (1 << 21)
57#define NAND_Ecc_P64o (1 << 22)
58#define NAND_Ecc_P128o (1 << 23)
59#define NAND_Ecc_P256o (1 << 24)
60#define NAND_Ecc_P512o (1 << 25)
61#define NAND_Ecc_P1024o (1 << 26)
62#define NAND_Ecc_P2048o (1 << 27)
63
64#define TF(value) (value ? 1 : 0)
65
66#define P2048e(a) (TF(a & NAND_Ecc_P2048e) << 0)
67#define P2048o(a) (TF(a & NAND_Ecc_P2048o) << 1)
68#define P1e(a) (TF(a & NAND_Ecc_P1e) << 2)
69#define P1o(a) (TF(a & NAND_Ecc_P1o) << 3)
70#define P2e(a) (TF(a & NAND_Ecc_P2e) << 4)
71#define P2o(a) (TF(a & NAND_Ecc_P2o) << 5)
72#define P4e(a) (TF(a & NAND_Ecc_P4e) << 6)
73#define P4o(a) (TF(a & NAND_Ecc_P4o) << 7)
74
75#define P8e(a) (TF(a & NAND_Ecc_P8e) << 0)
76#define P8o(a) (TF(a & NAND_Ecc_P8o) << 1)
77#define P16e(a) (TF(a & NAND_Ecc_P16e) << 2)
78#define P16o(a) (TF(a & NAND_Ecc_P16o) << 3)
79#define P32e(a) (TF(a & NAND_Ecc_P32e) << 4)
80#define P32o(a) (TF(a & NAND_Ecc_P32o) << 5)
81#define P64e(a) (TF(a & NAND_Ecc_P64e) << 6)
82#define P64o(a) (TF(a & NAND_Ecc_P64o) << 7)
83
84#define P128e(a) (TF(a & NAND_Ecc_P128e) << 0)
85#define P128o(a) (TF(a & NAND_Ecc_P128o) << 1)
86#define P256e(a) (TF(a & NAND_Ecc_P256e) << 2)
87#define P256o(a) (TF(a & NAND_Ecc_P256o) << 3)
88#define P512e(a) (TF(a & NAND_Ecc_P512e) << 4)
89#define P512o(a) (TF(a & NAND_Ecc_P512o) << 5)
90#define P1024e(a) (TF(a & NAND_Ecc_P1024e) << 6)
91#define P1024o(a) (TF(a & NAND_Ecc_P1024o) << 7)
92
93#define P8e_s(a) (TF(a & NAND_Ecc_P8e) << 0)
94#define P8o_s(a) (TF(a & NAND_Ecc_P8o) << 1)
95#define P16e_s(a) (TF(a & NAND_Ecc_P16e) << 2)
96#define P16o_s(a) (TF(a & NAND_Ecc_P16o) << 3)
97#define P1e_s(a) (TF(a & NAND_Ecc_P1e) << 4)
98#define P1o_s(a) (TF(a & NAND_Ecc_P1o) << 5)
99#define P2e_s(a) (TF(a & NAND_Ecc_P2e) << 6)
100#define P2o_s(a) (TF(a & NAND_Ecc_P2o) << 7)
101
102#define P4e_s(a) (TF(a & NAND_Ecc_P4e) << 0)
103#define P4o_s(a) (TF(a & NAND_Ecc_P4o) << 1)
104
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700105#define PREFETCH_CONFIG1_CS_SHIFT 24
106#define ECC_CONFIG_CS_SHIFT 1
107#define CS_MASK 0x7
108#define ENABLE_PREFETCH (0x1 << 7)
109#define DMA_MPU_MODE_SHIFT 2
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +0530110#define ECCSIZE0_SHIFT 12
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700111#define ECCSIZE1_SHIFT 22
112#define ECC1RESULTSIZE 0x1
113#define ECCCLEAR 0x100
114#define ECC1 0x1
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530115#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
116#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
117#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
118#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
119#define STATUS_BUFF_EMPTY 0x00000001
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700120
Philip Avinash62116e52013-01-04 13:26:51 +0530121#define SECTOR_BYTES 512
122/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
123#define BCH4_BIT_PAD 4
Philip Avinash62116e52013-01-04 13:26:51 +0530124
125/* GPMC ecc engine settings for read */
126#define BCH_WRAPMODE_1 1 /* BCH wrap mode 1 */
127#define BCH8R_ECC_SIZE0 0x1a /* ecc_size0 = 26 */
128#define BCH8R_ECC_SIZE1 0x2 /* ecc_size1 = 2 */
129#define BCH4R_ECC_SIZE0 0xd /* ecc_size0 = 13 */
130#define BCH4R_ECC_SIZE1 0x3 /* ecc_size1 = 3 */
131
132/* GPMC ecc engine settings for write */
133#define BCH_WRAPMODE_6 6 /* BCH wrap mode 6 */
134#define BCH_ECC_SIZE0 0x0 /* ecc_size0 = 0, no oob protection */
135#define BCH_ECC_SIZE1 0x20 /* ecc_size1 = 32 */
136
Pekon Guptab491da72013-10-24 18:20:22 +0530137#define BADBLOCK_MARKER_LENGTH 2
Pekon Guptaa919e512013-10-24 18:20:21 +0530138
pekon gupta9748fff2014-03-24 16:50:05 +0530139static u_char bch16_vector[] = {0xf5, 0x24, 0x1c, 0xd0, 0x61, 0xb3, 0xf1, 0x55,
140 0x2e, 0x2c, 0x86, 0xa3, 0xed, 0x36, 0x1b, 0x78,
141 0x48, 0x76, 0xa9, 0x3b, 0x97, 0xd1, 0x7a, 0x93,
142 0x07, 0x0e};
Philip Avinash62116e52013-01-04 13:26:51 +0530143static u_char bch8_vector[] = {0xf3, 0xdb, 0x14, 0x16, 0x8b, 0xd2, 0xbe, 0xcc,
144 0xac, 0x6b, 0xff, 0x99, 0x7b};
145static u_char bch4_vector[] = {0x00, 0x6b, 0x31, 0xdd, 0x41, 0xbc, 0x10};
Philip Avinash62116e52013-01-04 13:26:51 +0530146
Vimal Singh67ce04b2009-05-12 13:47:03 -0700147struct omap_nand_info {
Vimal Singh67ce04b2009-05-12 13:47:03 -0700148 struct nand_chip nand;
149 struct platform_device *pdev;
150
151 int gpmc_cs;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300152 bool dev_ready;
153 enum nand_io xfer_type;
154 int devsize;
Pekon Gupta4e558072014-03-18 18:56:42 +0530155 enum omap_ecc ecc_opt;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300156 struct device_node *elm_of_node;
157
158 unsigned long phys_base;
vimal singhdfe32892009-07-13 16:29:16 +0530159 struct completion comp;
Russell King763e7352012-04-25 00:16:00 +0100160 struct dma_chan *dma;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700161 int gpmc_irq_fifo;
162 int gpmc_irq_count;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530163 enum {
164 OMAP_NAND_IO_READ = 0, /* read */
165 OMAP_NAND_IO_WRITE, /* write */
166 } iomode;
167 u_char *buf;
168 int buf_len;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300169 /* Interface to GPMC */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700170 struct gpmc_nand_regs reg;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300171 struct gpmc_nand_ops *ops;
Roger Quadrosc9711ec2014-05-21 07:29:03 +0300172 bool flash_bbt;
Pekon Guptaa919e512013-10-24 18:20:21 +0530173 /* fields specific for BCHx_HW ECC scheme */
Philip Avinash62116e52013-01-04 13:26:51 +0530174 struct device *elm_dev;
Roger Quadros10f22ee2015-08-06 17:39:35 +0300175 /* NAND ready gpio */
176 struct gpio_desc *ready_gpiod;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700177};
178
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100179static inline struct omap_nand_info *mtd_to_omap(struct mtd_info *mtd)
180{
Boris BREZILLON432420c2015-12-10 09:00:16 +0100181 return container_of(mtd_to_nand(mtd), struct omap_nand_info, nand);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100182}
Boris BREZILLON432420c2015-12-10 09:00:16 +0100183
Vimal Singh67ce04b2009-05-12 13:47:03 -0700184/**
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700185 * omap_prefetch_enable - configures and starts prefetch transfer
186 * @cs: cs (chip select) number
187 * @fifo_th: fifo threshold to be used for read/ write
188 * @dma_mode: dma mode enable (1) or disable (0)
189 * @u32_count: number of bytes to be transferred
190 * @is_write: prefetch read(0) or write post(1) mode
191 */
192static int omap_prefetch_enable(int cs, int fifo_th, int dma_mode,
193 unsigned int u32_count, int is_write, struct omap_nand_info *info)
194{
195 u32 val;
196
197 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
198 return -1;
199
200 if (readl(info->reg.gpmc_prefetch_control))
201 return -EBUSY;
202
203 /* Set the amount of bytes to be prefetched */
204 writel(u32_count, info->reg.gpmc_prefetch_config2);
205
206 /* Set dma/mpu mode, the prefetch read / post write and
207 * enable the engine. Set which cs is has requested for.
208 */
209 val = ((cs << PREFETCH_CONFIG1_CS_SHIFT) |
210 PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH |
Julia Lawall57a605b2016-04-14 08:54:30 +0200211 (dma_mode << DMA_MPU_MODE_SHIFT) | (is_write & 0x1));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700212 writel(val, info->reg.gpmc_prefetch_config1);
213
214 /* Start the prefetch engine */
215 writel(0x1, info->reg.gpmc_prefetch_control);
216
217 return 0;
218}
219
220/**
221 * omap_prefetch_reset - disables and stops the prefetch engine
222 */
223static int omap_prefetch_reset(int cs, struct omap_nand_info *info)
224{
225 u32 config1;
226
227 /* check if the same module/cs is trying to reset */
228 config1 = readl(info->reg.gpmc_prefetch_config1);
229 if (((config1 >> PREFETCH_CONFIG1_CS_SHIFT) & CS_MASK) != cs)
230 return -EINVAL;
231
232 /* Stop the PFPW engine */
233 writel(0x0, info->reg.gpmc_prefetch_control);
234
235 /* Reset/disable the PFPW engine */
236 writel(0x0, info->reg.gpmc_prefetch_config1);
237
238 return 0;
239}
240
241/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700242 * omap_hwcontrol - hardware specific access to control-lines
Boris Brezillon0f808c12018-09-06 14:05:26 +0200243 * @chip: NAND chip object
Vimal Singh67ce04b2009-05-12 13:47:03 -0700244 * @cmd: command to device
245 * @ctrl:
246 * NAND_NCE: bit 0 -> don't care
247 * NAND_CLE: bit 1 -> Command Latch
248 * NAND_ALE: bit 2 -> Address Latch
249 *
250 * NOTE: boards may use different bits for these!!
251 */
Boris Brezillon0f808c12018-09-06 14:05:26 +0200252static void omap_hwcontrol(struct nand_chip *chip, int cmd, unsigned int ctrl)
Vimal Singh67ce04b2009-05-12 13:47:03 -0700253{
Boris Brezillon0f808c12018-09-06 14:05:26 +0200254 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Vimal Singh67ce04b2009-05-12 13:47:03 -0700255
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000256 if (cmd != NAND_CMD_NONE) {
257 if (ctrl & NAND_CLE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700258 writeb(cmd, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700259
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000260 else if (ctrl & NAND_ALE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700261 writeb(cmd, info->reg.gpmc_nand_address);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000262
263 else /* NAND_NCE */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700264 writeb(cmd, info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700265 }
Vimal Singh67ce04b2009-05-12 13:47:03 -0700266}
267
268/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530269 * omap_read_buf8 - read data from NAND controller into buffer
270 * @mtd: MTD device structure
271 * @buf: buffer to store date
272 * @len: number of bytes to read
273 */
274static void omap_read_buf8(struct mtd_info *mtd, u_char *buf, int len)
275{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100276 struct nand_chip *nand = mtd_to_nand(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530277
278 ioread8_rep(nand->IO_ADDR_R, buf, len);
279}
280
281/**
282 * omap_write_buf8 - write buffer to NAND controller
283 * @mtd: MTD device structure
284 * @buf: data buffer
285 * @len: number of bytes to write
286 */
287static void omap_write_buf8(struct mtd_info *mtd, const u_char *buf, int len)
288{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100289 struct omap_nand_info *info = mtd_to_omap(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530290 u_char *p = (u_char *)buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300291 bool status;
vimal singh59e9c5a2009-07-13 16:26:24 +0530292
293 while (len--) {
294 iowrite8(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000295 /* wait until buffer is available for write */
296 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300297 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000298 } while (!status);
vimal singh59e9c5a2009-07-13 16:26:24 +0530299 }
300}
301
302/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700303 * omap_read_buf16 - read data from NAND controller into buffer
304 * @mtd: MTD device structure
305 * @buf: buffer to store date
306 * @len: number of bytes to read
307 */
308static void omap_read_buf16(struct mtd_info *mtd, u_char *buf, int len)
309{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100310 struct nand_chip *nand = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700311
vimal singh59e9c5a2009-07-13 16:26:24 +0530312 ioread16_rep(nand->IO_ADDR_R, buf, len / 2);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700313}
314
315/**
316 * omap_write_buf16 - write buffer to NAND controller
317 * @mtd: MTD device structure
318 * @buf: data buffer
319 * @len: number of bytes to write
320 */
321static void omap_write_buf16(struct mtd_info *mtd, const u_char * buf, int len)
322{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100323 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700324 u16 *p = (u16 *) buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300325 bool status;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700326 /* FIXME try bursts of writesw() or DMA ... */
327 len >>= 1;
328
329 while (len--) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530330 iowrite16(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000331 /* wait until buffer is available for write */
332 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300333 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000334 } while (!status);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700335 }
336}
vimal singh59e9c5a2009-07-13 16:26:24 +0530337
338/**
339 * omap_read_buf_pref - read data from NAND controller into buffer
Boris Brezillon7e534322018-09-06 14:05:22 +0200340 * @chip: NAND chip object
vimal singh59e9c5a2009-07-13 16:26:24 +0530341 * @buf: buffer to store date
342 * @len: number of bytes to read
343 */
Boris Brezillon7e534322018-09-06 14:05:22 +0200344static void omap_read_buf_pref(struct nand_chip *chip, u_char *buf, int len)
vimal singh59e9c5a2009-07-13 16:26:24 +0530345{
Boris Brezillon7e534322018-09-06 14:05:22 +0200346 struct mtd_info *mtd = nand_to_mtd(chip);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100347 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000348 uint32_t r_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530349 int ret = 0;
350 u32 *p = (u32 *)buf;
351
352 /* take care of subpage reads */
Vimal Singhc3341d02010-01-07 12:16:26 +0530353 if (len % 4) {
354 if (info->nand.options & NAND_BUSWIDTH_16)
355 omap_read_buf16(mtd, buf, len % 4);
356 else
357 omap_read_buf8(mtd, buf, len % 4);
358 p = (u32 *) (buf + len % 4);
359 len -= len % 4;
vimal singh59e9c5a2009-07-13 16:26:24 +0530360 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530361
362 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700363 ret = omap_prefetch_enable(info->gpmc_cs,
364 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x0, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530365 if (ret) {
366 /* PFPW engine is busy, use cpu copy method */
367 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530368 omap_read_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530369 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530370 omap_read_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530371 } else {
372 do {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700373 r_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530374 r_count = PREFETCH_STATUS_FIFO_CNT(r_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000375 r_count = r_count >> 2;
376 ioread32_rep(info->nand.IO_ADDR_R, p, r_count);
vimal singh59e9c5a2009-07-13 16:26:24 +0530377 p += r_count;
378 len -= r_count << 2;
379 } while (len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530380 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700381 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530382 }
383}
384
385/**
386 * omap_write_buf_pref - write buffer to NAND controller
Boris Brezillonc0739d82018-09-06 14:05:23 +0200387 * @chip: NAND chip object
vimal singh59e9c5a2009-07-13 16:26:24 +0530388 * @buf: data buffer
389 * @len: number of bytes to write
390 */
Boris Brezillonc0739d82018-09-06 14:05:23 +0200391static void omap_write_buf_pref(struct nand_chip *chip, const u_char *buf,
392 int len)
vimal singh59e9c5a2009-07-13 16:26:24 +0530393{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200394 struct mtd_info *mtd = nand_to_mtd(chip);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100395 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530396 uint32_t w_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530397 int i = 0, ret = 0;
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530398 u16 *p = (u16 *)buf;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530399 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700400 u32 val;
vimal singh59e9c5a2009-07-13 16:26:24 +0530401
402 /* take care of subpage writes */
403 if (len % 2 != 0) {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000404 writeb(*buf, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530405 p = (u16 *)(buf + 1);
406 len--;
407 }
408
409 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700410 ret = omap_prefetch_enable(info->gpmc_cs,
411 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x1, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530412 if (ret) {
413 /* PFPW engine is busy, use cpu copy method */
414 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530415 omap_write_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530416 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530417 omap_write_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530418 } else {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000419 while (len) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700420 w_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530421 w_count = PREFETCH_STATUS_FIFO_CNT(w_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000422 w_count = w_count >> 1;
vimal singh59e9c5a2009-07-13 16:26:24 +0530423 for (i = 0; (i < w_count) && len; i++, len -= 2)
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000424 iowrite16(*p++, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530425 }
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000426 /* wait for data to flushed-out before reset the prefetch */
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530427 tim = 0;
428 limit = (loops_per_jiffy *
429 msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700430 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530431 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700432 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530433 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700434 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530435
vimal singh59e9c5a2009-07-13 16:26:24 +0530436 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700437 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530438 }
439}
440
vimal singhdfe32892009-07-13 16:29:16 +0530441/*
Russell King2df41d02012-04-25 00:19:39 +0100442 * omap_nand_dma_callback: callback on the completion of dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530443 * @data: pointer to completion data structure
444 */
Russell King763e7352012-04-25 00:16:00 +0100445static void omap_nand_dma_callback(void *data)
446{
447 complete((struct completion *) data);
448}
vimal singhdfe32892009-07-13 16:29:16 +0530449
450/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200451 * omap_nand_dma_transfer: configure and start dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530452 * @mtd: MTD device structure
453 * @addr: virtual address in RAM of source/destination
454 * @len: number of data bytes to be transferred
455 * @is_write: flag for read/write operation
456 */
457static inline int omap_nand_dma_transfer(struct mtd_info *mtd, void *addr,
458 unsigned int len, int is_write)
459{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100460 struct omap_nand_info *info = mtd_to_omap(mtd);
Russell King2df41d02012-04-25 00:19:39 +0100461 struct dma_async_tx_descriptor *tx;
vimal singhdfe32892009-07-13 16:29:16 +0530462 enum dma_data_direction dir = is_write ? DMA_TO_DEVICE :
463 DMA_FROM_DEVICE;
Russell King2df41d02012-04-25 00:19:39 +0100464 struct scatterlist sg;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530465 unsigned long tim, limit;
Russell King2df41d02012-04-25 00:19:39 +0100466 unsigned n;
467 int ret;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700468 u32 val;
vimal singhdfe32892009-07-13 16:29:16 +0530469
Cooper Jr., Franklin8c6f0fc2016-04-15 15:28:59 -0500470 if (!virt_addr_valid(addr))
471 goto out_copy;
vimal singhdfe32892009-07-13 16:29:16 +0530472
Russell King2df41d02012-04-25 00:19:39 +0100473 sg_init_one(&sg, addr, len);
474 n = dma_map_sg(info->dma->device->dev, &sg, 1, dir);
475 if (n == 0) {
vimal singhdfe32892009-07-13 16:29:16 +0530476 dev_err(&info->pdev->dev,
477 "Couldn't DMA map a %d byte buffer\n", len);
478 goto out_copy;
479 }
480
Russell King2df41d02012-04-25 00:19:39 +0100481 tx = dmaengine_prep_slave_sg(info->dma, &sg, n,
482 is_write ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
483 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
484 if (!tx)
485 goto out_copy_unmap;
486
487 tx->callback = omap_nand_dma_callback;
488 tx->callback_param = &info->comp;
489 dmaengine_submit(tx);
490
Cooper Jr., Franklin03d3a1d2016-04-15 15:28:58 -0500491 init_completion(&info->comp);
492
493 /* setup and start DMA using dma_addr */
494 dma_async_issue_pending(info->dma);
495
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700496 /* configure and start prefetch transfer */
497 ret = omap_prefetch_enable(info->gpmc_cs,
498 PREFETCH_FIFOTHRESHOLD_MAX, 0x1, len, is_write, info);
vimal singhdfe32892009-07-13 16:29:16 +0530499 if (ret)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530500 /* PFPW engine is busy, use cpu copy method */
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300501 goto out_copy_unmap;
vimal singhdfe32892009-07-13 16:29:16 +0530502
vimal singhdfe32892009-07-13 16:29:16 +0530503 wait_for_completion(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530504 tim = 0;
505 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700506
507 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530508 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700509 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530510 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700511 } while (val && (tim++ < limit));
vimal singhdfe32892009-07-13 16:29:16 +0530512
vimal singhdfe32892009-07-13 16:29:16 +0530513 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700514 omap_prefetch_reset(info->gpmc_cs, info);
vimal singhdfe32892009-07-13 16:29:16 +0530515
Russell King2df41d02012-04-25 00:19:39 +0100516 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530517 return 0;
518
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300519out_copy_unmap:
Russell King2df41d02012-04-25 00:19:39 +0100520 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530521out_copy:
522 if (info->nand.options & NAND_BUSWIDTH_16)
523 is_write == 0 ? omap_read_buf16(mtd, (u_char *) addr, len)
524 : omap_write_buf16(mtd, (u_char *) addr, len);
525 else
526 is_write == 0 ? omap_read_buf8(mtd, (u_char *) addr, len)
527 : omap_write_buf8(mtd, (u_char *) addr, len);
528 return 0;
529}
vimal singhdfe32892009-07-13 16:29:16 +0530530
531/**
532 * omap_read_buf_dma_pref - read data from NAND controller into buffer
Boris Brezillon7e534322018-09-06 14:05:22 +0200533 * @chip: NAND chip object
vimal singhdfe32892009-07-13 16:29:16 +0530534 * @buf: buffer to store date
535 * @len: number of bytes to read
536 */
Boris Brezillon7e534322018-09-06 14:05:22 +0200537static void omap_read_buf_dma_pref(struct nand_chip *chip, u_char *buf,
538 int len)
vimal singhdfe32892009-07-13 16:29:16 +0530539{
Boris Brezillon7e534322018-09-06 14:05:22 +0200540 struct mtd_info *mtd = nand_to_mtd(chip);
541
vimal singhdfe32892009-07-13 16:29:16 +0530542 if (len <= mtd->oobsize)
Boris Brezillon7e534322018-09-06 14:05:22 +0200543 omap_read_buf_pref(chip, buf, len);
vimal singhdfe32892009-07-13 16:29:16 +0530544 else
545 /* start transfer in DMA mode */
546 omap_nand_dma_transfer(mtd, buf, len, 0x0);
547}
548
549/**
550 * omap_write_buf_dma_pref - write buffer to NAND controller
Boris Brezillonc0739d82018-09-06 14:05:23 +0200551 * @chip: NAND chip object
vimal singhdfe32892009-07-13 16:29:16 +0530552 * @buf: data buffer
553 * @len: number of bytes to write
554 */
Boris Brezillonc0739d82018-09-06 14:05:23 +0200555static void omap_write_buf_dma_pref(struct nand_chip *chip, const u_char *buf,
556 int len)
vimal singhdfe32892009-07-13 16:29:16 +0530557{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200558 struct mtd_info *mtd = nand_to_mtd(chip);
559
vimal singhdfe32892009-07-13 16:29:16 +0530560 if (len <= mtd->oobsize)
Boris Brezillonc0739d82018-09-06 14:05:23 +0200561 omap_write_buf_pref(chip, buf, len);
vimal singhdfe32892009-07-13 16:29:16 +0530562 else
563 /* start transfer in DMA mode */
Boris Brezillonc0739d82018-09-06 14:05:23 +0200564 omap_nand_dma_transfer(mtd, (u_char *)buf, len, 0x1);
vimal singhdfe32892009-07-13 16:29:16 +0530565}
566
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530567/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200568 * omap_nand_irq - GPMC irq handler
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530569 * @this_irq: gpmc irq number
570 * @dev: omap_nand_info structure pointer is passed here
571 */
572static irqreturn_t omap_nand_irq(int this_irq, void *dev)
573{
574 struct omap_nand_info *info = (struct omap_nand_info *) dev;
575 u32 bytes;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530576
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700577 bytes = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530578 bytes = PREFETCH_STATUS_FIFO_CNT(bytes);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530579 bytes = bytes & 0xFFFC; /* io in multiple of 4 bytes */
580 if (info->iomode == OMAP_NAND_IO_WRITE) { /* checks for write io */
Afzal Mohammed5c468452012-08-30 12:53:24 -0700581 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530582 goto done;
583
584 if (info->buf_len && (info->buf_len < bytes))
585 bytes = info->buf_len;
586 else if (!info->buf_len)
587 bytes = 0;
588 iowrite32_rep(info->nand.IO_ADDR_W,
589 (u32 *)info->buf, bytes >> 2);
590 info->buf = info->buf + bytes;
591 info->buf_len -= bytes;
592
593 } else {
594 ioread32_rep(info->nand.IO_ADDR_R,
595 (u32 *)info->buf, bytes >> 2);
596 info->buf = info->buf + bytes;
597
Afzal Mohammed5c468452012-08-30 12:53:24 -0700598 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530599 goto done;
600 }
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530601
602 return IRQ_HANDLED;
603
604done:
605 complete(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530606
Afzal Mohammed5c468452012-08-30 12:53:24 -0700607 disable_irq_nosync(info->gpmc_irq_fifo);
608 disable_irq_nosync(info->gpmc_irq_count);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530609
610 return IRQ_HANDLED;
611}
612
613/*
614 * omap_read_buf_irq_pref - read data from NAND controller into buffer
Boris Brezillon7e534322018-09-06 14:05:22 +0200615 * @chip: NAND chip object
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530616 * @buf: buffer to store date
617 * @len: number of bytes to read
618 */
Boris Brezillon7e534322018-09-06 14:05:22 +0200619static void omap_read_buf_irq_pref(struct nand_chip *chip, u_char *buf,
620 int len)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530621{
Boris Brezillon7e534322018-09-06 14:05:22 +0200622 struct mtd_info *mtd = nand_to_mtd(chip);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100623 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530624 int ret = 0;
625
626 if (len <= mtd->oobsize) {
Boris Brezillon7e534322018-09-06 14:05:22 +0200627 omap_read_buf_pref(chip, buf, len);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530628 return;
629 }
630
631 info->iomode = OMAP_NAND_IO_READ;
632 info->buf = buf;
633 init_completion(&info->comp);
634
635 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700636 ret = omap_prefetch_enable(info->gpmc_cs,
637 PREFETCH_FIFOTHRESHOLD_MAX/2, 0x0, len, 0x0, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530638 if (ret)
639 /* PFPW engine is busy, use cpu copy method */
640 goto out_copy;
641
642 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700643
644 enable_irq(info->gpmc_irq_count);
645 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530646
647 /* waiting for read to complete */
648 wait_for_completion(&info->comp);
649
650 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700651 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530652 return;
653
654out_copy:
655 if (info->nand.options & NAND_BUSWIDTH_16)
656 omap_read_buf16(mtd, buf, len);
657 else
658 omap_read_buf8(mtd, buf, len);
659}
660
661/*
662 * omap_write_buf_irq_pref - write buffer to NAND controller
Boris Brezillonc0739d82018-09-06 14:05:23 +0200663 * @chip: NAND chip object
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530664 * @buf: data buffer
665 * @len: number of bytes to write
666 */
Boris Brezillonc0739d82018-09-06 14:05:23 +0200667static void omap_write_buf_irq_pref(struct nand_chip *chip, const u_char *buf,
668 int len)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530669{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200670 struct mtd_info *mtd = nand_to_mtd(chip);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100671 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530672 int ret = 0;
673 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700674 u32 val;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530675
676 if (len <= mtd->oobsize) {
Boris Brezillonc0739d82018-09-06 14:05:23 +0200677 omap_write_buf_pref(chip, buf, len);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530678 return;
679 }
680
681 info->iomode = OMAP_NAND_IO_WRITE;
682 info->buf = (u_char *) buf;
683 init_completion(&info->comp);
684
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530685 /* configure and start prefetch transfer : size=24 */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700686 ret = omap_prefetch_enable(info->gpmc_cs,
687 (PREFETCH_FIFOTHRESHOLD_MAX * 3) / 8, 0x0, len, 0x1, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530688 if (ret)
689 /* PFPW engine is busy, use cpu copy method */
690 goto out_copy;
691
692 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700693
694 enable_irq(info->gpmc_irq_count);
695 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530696
697 /* waiting for write to complete */
698 wait_for_completion(&info->comp);
Afzal Mohammed5c468452012-08-30 12:53:24 -0700699
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530700 /* wait for data to flushed-out before reset the prefetch */
701 tim = 0;
702 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700703 do {
704 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530705 val = PREFETCH_STATUS_COUNT(val);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530706 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700707 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530708
709 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700710 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530711 return;
712
713out_copy:
714 if (info->nand.options & NAND_BUSWIDTH_16)
715 omap_write_buf16(mtd, buf, len);
716 else
717 omap_write_buf8(mtd, buf, len);
718}
719
Vimal Singh67ce04b2009-05-12 13:47:03 -0700720/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700721 * gen_true_ecc - This function will generate true ECC value
722 * @ecc_buf: buffer to store ecc code
723 *
724 * This generated true ECC value can be used when correcting
725 * data read from NAND flash memory core
726 */
727static void gen_true_ecc(u8 *ecc_buf)
728{
729 u32 tmp = ecc_buf[0] | (ecc_buf[1] << 16) |
730 ((ecc_buf[2] & 0xF0) << 20) | ((ecc_buf[2] & 0x0F) << 8);
731
732 ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) |
733 P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
734 ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) |
735 P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
736 ecc_buf[2] = ~(P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) |
737 P1e(tmp) | P2048o(tmp) | P2048e(tmp));
738}
739
740/**
741 * omap_compare_ecc - Detect (2 bits) and correct (1 bit) error in data
742 * @ecc_data1: ecc code from nand spare area
743 * @ecc_data2: ecc code from hardware register obtained from hardware ecc
744 * @page_data: page data
745 *
746 * This function compares two ECC's and indicates if there is an error.
747 * If the error can be corrected it will be corrected to the buffer.
John Ogness74f1b722011-02-28 13:12:46 +0100748 * If there is no error, %0 is returned. If there is an error but it
749 * was corrected, %1 is returned. Otherwise, %-1 is returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700750 */
751static int omap_compare_ecc(u8 *ecc_data1, /* read from NAND memory */
752 u8 *ecc_data2, /* read from register */
753 u8 *page_data)
754{
755 uint i;
756 u8 tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
757 u8 comp0_bit[8], comp1_bit[8], comp2_bit[8];
758 u8 ecc_bit[24];
759 u8 ecc_sum = 0;
760 u8 find_bit = 0;
761 uint find_byte = 0;
762 int isEccFF;
763
764 isEccFF = ((*(u32 *)ecc_data1 & 0xFFFFFF) == 0xFFFFFF);
765
766 gen_true_ecc(ecc_data1);
767 gen_true_ecc(ecc_data2);
768
769 for (i = 0; i <= 2; i++) {
770 *(ecc_data1 + i) = ~(*(ecc_data1 + i));
771 *(ecc_data2 + i) = ~(*(ecc_data2 + i));
772 }
773
774 for (i = 0; i < 8; i++) {
775 tmp0_bit[i] = *ecc_data1 % 2;
776 *ecc_data1 = *ecc_data1 / 2;
777 }
778
779 for (i = 0; i < 8; i++) {
780 tmp1_bit[i] = *(ecc_data1 + 1) % 2;
781 *(ecc_data1 + 1) = *(ecc_data1 + 1) / 2;
782 }
783
784 for (i = 0; i < 8; i++) {
785 tmp2_bit[i] = *(ecc_data1 + 2) % 2;
786 *(ecc_data1 + 2) = *(ecc_data1 + 2) / 2;
787 }
788
789 for (i = 0; i < 8; i++) {
790 comp0_bit[i] = *ecc_data2 % 2;
791 *ecc_data2 = *ecc_data2 / 2;
792 }
793
794 for (i = 0; i < 8; i++) {
795 comp1_bit[i] = *(ecc_data2 + 1) % 2;
796 *(ecc_data2 + 1) = *(ecc_data2 + 1) / 2;
797 }
798
799 for (i = 0; i < 8; i++) {
800 comp2_bit[i] = *(ecc_data2 + 2) % 2;
801 *(ecc_data2 + 2) = *(ecc_data2 + 2) / 2;
802 }
803
804 for (i = 0; i < 6; i++)
805 ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
806
807 for (i = 0; i < 8; i++)
808 ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
809
810 for (i = 0; i < 8; i++)
811 ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
812
813 ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
814 ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
815
816 for (i = 0; i < 24; i++)
817 ecc_sum += ecc_bit[i];
818
819 switch (ecc_sum) {
820 case 0:
821 /* Not reached because this function is not called if
822 * ECC values are equal
823 */
824 return 0;
825
826 case 1:
827 /* Uncorrectable error */
Brian Norris289c0522011-07-19 10:06:09 -0700828 pr_debug("ECC UNCORRECTED_ERROR 1\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100829 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700830
831 case 11:
832 /* UN-Correctable error */
Brian Norris289c0522011-07-19 10:06:09 -0700833 pr_debug("ECC UNCORRECTED_ERROR B\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100834 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700835
836 case 12:
837 /* Correctable error */
838 find_byte = (ecc_bit[23] << 8) +
839 (ecc_bit[21] << 7) +
840 (ecc_bit[19] << 6) +
841 (ecc_bit[17] << 5) +
842 (ecc_bit[15] << 4) +
843 (ecc_bit[13] << 3) +
844 (ecc_bit[11] << 2) +
845 (ecc_bit[9] << 1) +
846 ecc_bit[7];
847
848 find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
849
Brian Norris0a32a102011-07-19 10:06:10 -0700850 pr_debug("Correcting single bit ECC error at offset: "
851 "%d, bit: %d\n", find_byte, find_bit);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700852
853 page_data[find_byte] ^= (1 << find_bit);
854
John Ogness74f1b722011-02-28 13:12:46 +0100855 return 1;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700856 default:
857 if (isEccFF) {
858 if (ecc_data2[0] == 0 &&
859 ecc_data2[1] == 0 &&
860 ecc_data2[2] == 0)
861 return 0;
862 }
Brian Norris289c0522011-07-19 10:06:09 -0700863 pr_debug("UNCORRECTED_ERROR default\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100864 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700865 }
866}
867
868/**
869 * omap_correct_data - Compares the ECC read with HW generated ECC
Boris Brezillon00da2ea2018-09-06 14:05:19 +0200870 * @chip: NAND chip object
Vimal Singh67ce04b2009-05-12 13:47:03 -0700871 * @dat: page data
872 * @read_ecc: ecc read from nand flash
873 * @calc_ecc: ecc read from HW ECC registers
874 *
875 * Compares the ecc read from nand spare area with ECC registers values
John Ogness74f1b722011-02-28 13:12:46 +0100876 * and if ECC's mismatched, it will call 'omap_compare_ecc' for error
877 * detection and correction. If there are no errors, %0 is returned. If
878 * there were errors and all of the errors were corrected, the number of
879 * corrected errors is returned. If uncorrectable errors exist, %-1 is
880 * returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700881 */
Boris Brezillon00da2ea2018-09-06 14:05:19 +0200882static int omap_correct_data(struct nand_chip *chip, u_char *dat,
883 u_char *read_ecc, u_char *calc_ecc)
Vimal Singh67ce04b2009-05-12 13:47:03 -0700884{
Boris Brezillon00da2ea2018-09-06 14:05:19 +0200885 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Vimal Singh67ce04b2009-05-12 13:47:03 -0700886 int blockCnt = 0, i = 0, ret = 0;
John Ogness74f1b722011-02-28 13:12:46 +0100887 int stat = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700888
889 /* Ex NAND_ECC_HW12_2048 */
890 if ((info->nand.ecc.mode == NAND_ECC_HW) &&
891 (info->nand.ecc.size == 2048))
892 blockCnt = 4;
893 else
894 blockCnt = 1;
895
896 for (i = 0; i < blockCnt; i++) {
897 if (memcmp(read_ecc, calc_ecc, 3) != 0) {
898 ret = omap_compare_ecc(read_ecc, calc_ecc, dat);
899 if (ret < 0)
900 return ret;
John Ogness74f1b722011-02-28 13:12:46 +0100901 /* keep track of the number of corrected errors */
902 stat += ret;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700903 }
904 read_ecc += 3;
905 calc_ecc += 3;
906 dat += 512;
907 }
John Ogness74f1b722011-02-28 13:12:46 +0100908 return stat;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700909}
910
911/**
912 * omap_calcuate_ecc - Generate non-inverted ECC bytes.
Boris Brezillonaf37d2c2018-09-06 14:05:18 +0200913 * @chip: NAND chip object
Vimal Singh67ce04b2009-05-12 13:47:03 -0700914 * @dat: The pointer to data on which ecc is computed
915 * @ecc_code: The ecc_code buffer
916 *
917 * Using noninverted ECC can be considered ugly since writing a blank
918 * page ie. padding will clear the ECC bytes. This is no problem as long
919 * nobody is trying to write data on the seemingly unused page. Reading
920 * an erased page will produce an ECC mismatch between generated and read
921 * ECC bytes that has to be dealt with separately.
922 */
Boris Brezillonaf37d2c2018-09-06 14:05:18 +0200923static int omap_calculate_ecc(struct nand_chip *chip, const u_char *dat,
924 u_char *ecc_code)
Vimal Singh67ce04b2009-05-12 13:47:03 -0700925{
Boris Brezillonaf37d2c2018-09-06 14:05:18 +0200926 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700927 u32 val;
928
929 val = readl(info->reg.gpmc_ecc_config);
Roger Quadros40ddbf52014-08-25 16:15:33 -0700930 if (((val >> ECC_CONFIG_CS_SHIFT) & CS_MASK) != info->gpmc_cs)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700931 return -EINVAL;
932
933 /* read ecc result */
934 val = readl(info->reg.gpmc_ecc1_result);
935 *ecc_code++ = val; /* P128e, ..., P1e */
936 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
937 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
938 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
939
940 return 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700941}
942
943/**
944 * omap_enable_hwecc - This function enables the hardware ecc functionality
945 * @mtd: MTD device structure
946 * @mode: Read/Write mode
947 */
Boris Brezillonec476362018-09-06 14:05:17 +0200948static void omap_enable_hwecc(struct nand_chip *chip, int mode)
Vimal Singh67ce04b2009-05-12 13:47:03 -0700949{
Boris Brezillonec476362018-09-06 14:05:17 +0200950 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Vimal Singh67ce04b2009-05-12 13:47:03 -0700951 unsigned int dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700952 u32 val;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700953
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700954 /* clear ecc and enable bits */
955 val = ECCCLEAR | ECC1;
956 writel(val, info->reg.gpmc_ecc_control);
957
958 /* program ecc and result sizes */
959 val = ((((info->nand.ecc.size >> 1) - 1) << ECCSIZE1_SHIFT) |
960 ECC1RESULTSIZE);
961 writel(val, info->reg.gpmc_ecc_size_config);
962
963 switch (mode) {
964 case NAND_ECC_READ:
965 case NAND_ECC_WRITE:
966 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
967 break;
968 case NAND_ECC_READSYN:
969 writel(ECCCLEAR, info->reg.gpmc_ecc_control);
970 break;
971 default:
972 dev_info(&info->pdev->dev,
973 "error: unrecognized Mode[%d]!\n", mode);
974 break;
975 }
976
977 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
978 val = (dev_width << 7) | (info->gpmc_cs << 1) | (0x1);
979 writel(val, info->reg.gpmc_ecc_config);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700980}
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000981
Vimal Singh67ce04b2009-05-12 13:47:03 -0700982/**
983 * omap_wait - wait until the command is done
984 * @mtd: MTD device structure
985 * @chip: NAND Chip structure
986 *
987 * Wait function is called during Program and erase operations and
988 * the way it is called from MTD layer, we should wait till the NAND
989 * chip is ready after the programming/erase operation has completed.
990 *
991 * Erase can take up to 400ms and program up to 20ms according to
992 * general NAND and SmartMedia specs
993 */
994static int omap_wait(struct mtd_info *mtd, struct nand_chip *chip)
995{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100996 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100997 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700998 unsigned long timeo = jiffies;
Ivan Djelica9c465f2012-04-17 13:11:53 +0200999 int status, state = this->state;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001000
1001 if (state == FL_ERASING)
Toan Pham4ff67722013-03-15 10:44:59 -07001002 timeo += msecs_to_jiffies(400);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001003 else
Toan Pham4ff67722013-03-15 10:44:59 -07001004 timeo += msecs_to_jiffies(20);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001005
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001006 writeb(NAND_CMD_STATUS & 0xFF, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001007 while (time_before(jiffies, timeo)) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001008 status = readb(info->reg.gpmc_nand_data);
vimal singhc276aca2009-06-27 11:07:06 +05301009 if (status & NAND_STATUS_READY)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001010 break;
vimal singhc276aca2009-06-27 11:07:06 +05301011 cond_resched();
Vimal Singh67ce04b2009-05-12 13:47:03 -07001012 }
Ivan Djelica9c465f2012-04-17 13:11:53 +02001013
Afzal Mohammed4ea1e4b2012-09-29 11:22:21 +05301014 status = readb(info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001015 return status;
1016}
1017
1018/**
Roger Quadros10f22ee2015-08-06 17:39:35 +03001019 * omap_dev_ready - checks the NAND Ready GPIO line
Vimal Singh67ce04b2009-05-12 13:47:03 -07001020 * @mtd: MTD device structure
Roger Quadros10f22ee2015-08-06 17:39:35 +03001021 *
1022 * Returns true if ready and false if busy.
Vimal Singh67ce04b2009-05-12 13:47:03 -07001023 */
1024static int omap_dev_ready(struct mtd_info *mtd)
1025{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001026 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001027
Roger Quadros10f22ee2015-08-06 17:39:35 +03001028 return gpiod_get_value(info->ready_gpiod);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001029}
1030
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001031/**
Pekon Gupta7c977c32014-03-03 15:38:30 +05301032 * omap_enable_hwecc_bch - Program GPMC to perform BCH ECC calculation
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001033 * @mtd: MTD device structure
1034 * @mode: Read/Write mode
Philip Avinash62116e52013-01-04 13:26:51 +05301035 *
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001036 * When using BCH with SW correction (i.e. no ELM), sector size is set
1037 * to 512 bytes and we use BCH_WRAPMODE_6 wrapping mode
1038 * for both reading and writing with:
Philip Avinash62116e52013-01-04 13:26:51 +05301039 * eccsize0 = 0 (no additional protected byte in spare area)
1040 * eccsize1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001041 */
Boris Brezillonec476362018-09-06 14:05:17 +02001042static void __maybe_unused omap_enable_hwecc_bch(struct nand_chip *chip,
1043 int mode)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001044{
Pekon Gupta16e69322014-03-03 15:38:32 +05301045 unsigned int bch_type;
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301046 unsigned int dev_width, nsectors;
Boris Brezillonec476362018-09-06 14:05:17 +02001047 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Pekon Guptac5957a32014-03-03 15:38:31 +05301048 enum omap_ecc ecc_opt = info->ecc_opt;
Philip Avinash62116e52013-01-04 13:26:51 +05301049 u32 val, wr_mode;
1050 unsigned int ecc_size1, ecc_size0;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001051
Pekon Guptac5957a32014-03-03 15:38:31 +05301052 /* GPMC configurations for calculating ECC */
1053 switch (ecc_opt) {
1054 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301055 bch_type = 0;
1056 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001057 wr_mode = BCH_WRAPMODE_6;
1058 ecc_size0 = BCH_ECC_SIZE0;
1059 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301060 break;
1061 case OMAP_ECC_BCH4_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301062 bch_type = 0;
1063 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301064 if (mode == NAND_ECC_READ) {
1065 wr_mode = BCH_WRAPMODE_1;
1066 ecc_size0 = BCH4R_ECC_SIZE0;
1067 ecc_size1 = BCH4R_ECC_SIZE1;
1068 } else {
1069 wr_mode = BCH_WRAPMODE_6;
1070 ecc_size0 = BCH_ECC_SIZE0;
1071 ecc_size1 = BCH_ECC_SIZE1;
1072 }
1073 break;
1074 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301075 bch_type = 1;
1076 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001077 wr_mode = BCH_WRAPMODE_6;
1078 ecc_size0 = BCH_ECC_SIZE0;
1079 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301080 break;
1081 case OMAP_ECC_BCH8_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301082 bch_type = 1;
1083 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301084 if (mode == NAND_ECC_READ) {
1085 wr_mode = BCH_WRAPMODE_1;
1086 ecc_size0 = BCH8R_ECC_SIZE0;
1087 ecc_size1 = BCH8R_ECC_SIZE1;
1088 } else {
1089 wr_mode = BCH_WRAPMODE_6;
1090 ecc_size0 = BCH_ECC_SIZE0;
1091 ecc_size1 = BCH_ECC_SIZE1;
1092 }
1093 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301094 case OMAP_ECC_BCH16_CODE_HW:
1095 bch_type = 0x2;
1096 nsectors = chip->ecc.steps;
1097 if (mode == NAND_ECC_READ) {
1098 wr_mode = 0x01;
1099 ecc_size0 = 52; /* ECC bits in nibbles per sector */
1100 ecc_size1 = 0; /* non-ECC bits in nibbles per sector */
1101 } else {
1102 wr_mode = 0x01;
1103 ecc_size0 = 0; /* extra bits in nibbles per sector */
1104 ecc_size1 = 52; /* OOB bits in nibbles per sector */
1105 }
1106 break;
Pekon Guptac5957a32014-03-03 15:38:31 +05301107 default:
1108 return;
1109 }
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301110
1111 writel(ECC1, info->reg.gpmc_ecc_control);
1112
Philip Avinash62116e52013-01-04 13:26:51 +05301113 /* Configure ecc size for BCH */
1114 val = (ecc_size1 << ECCSIZE1_SHIFT) | (ecc_size0 << ECCSIZE0_SHIFT);
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301115 writel(val, info->reg.gpmc_ecc_size_config);
1116
Philip Avinash62116e52013-01-04 13:26:51 +05301117 dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
1118
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301119 /* BCH configuration */
1120 val = ((1 << 16) | /* enable BCH */
Pekon Gupta16e69322014-03-03 15:38:32 +05301121 (bch_type << 12) | /* BCH4/BCH8/BCH16 */
Philip Avinash62116e52013-01-04 13:26:51 +05301122 (wr_mode << 8) | /* wrap mode */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301123 (dev_width << 7) | /* bus width */
1124 (((nsectors-1) & 0x7) << 4) | /* number of sectors */
1125 (info->gpmc_cs << 1) | /* ECC CS */
1126 (0x1)); /* enable ECC */
1127
1128 writel(val, info->reg.gpmc_ecc_config);
1129
Philip Avinash62116e52013-01-04 13:26:51 +05301130 /* Clear ecc and enable bits */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301131 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001132}
Pekon Gupta7c977c32014-03-03 15:38:30 +05301133
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301134static u8 bch4_polynomial[] = {0x28, 0x13, 0xcc, 0x39, 0x96, 0xac, 0x7f};
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301135static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
1136 0x97, 0x79, 0xe5, 0x24, 0xb5};
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001137
1138/**
Roger Quadros739c6442017-10-20 15:16:21 +03001139 * _omap_calculate_ecc_bch - Generate ECC bytes for one sector
Philip Avinash62116e52013-01-04 13:26:51 +05301140 * @mtd: MTD device structure
1141 * @dat: The pointer to data on which ecc is computed
1142 * @ecc_code: The ecc_code buffer
Roger Quadros739c6442017-10-20 15:16:21 +03001143 * @i: The sector number (for a multi sector page)
Philip Avinash62116e52013-01-04 13:26:51 +05301144 *
Roger Quadros739c6442017-10-20 15:16:21 +03001145 * Support calculating of BCH4/8/16 ECC vectors for one sector
1146 * within a page. Sector number is in @i.
Philip Avinash62116e52013-01-04 13:26:51 +05301147 */
Roger Quadros739c6442017-10-20 15:16:21 +03001148static int _omap_calculate_ecc_bch(struct mtd_info *mtd,
1149 const u_char *dat, u_char *ecc_calc, int i)
Philip Avinash62116e52013-01-04 13:26:51 +05301150{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001151 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301152 int eccbytes = info->nand.ecc.bytes;
1153 struct gpmc_nand_regs *gpmc_regs = &info->reg;
1154 u8 *ecc_code;
Roger Quadros739c6442017-10-20 15:16:21 +03001155 unsigned long bch_val1, bch_val2, bch_val3, bch_val4;
pekon gupta9748fff2014-03-24 16:50:05 +05301156 u32 val;
Roger Quadros739c6442017-10-20 15:16:21 +03001157 int j;
1158
1159 ecc_code = ecc_calc;
1160 switch (info->ecc_opt) {
1161 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1162 case OMAP_ECC_BCH8_CODE_HW:
1163 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1164 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1165 bch_val3 = readl(gpmc_regs->gpmc_bch_result2[i]);
1166 bch_val4 = readl(gpmc_regs->gpmc_bch_result3[i]);
1167 *ecc_code++ = (bch_val4 & 0xFF);
1168 *ecc_code++ = ((bch_val3 >> 24) & 0xFF);
1169 *ecc_code++ = ((bch_val3 >> 16) & 0xFF);
1170 *ecc_code++ = ((bch_val3 >> 8) & 0xFF);
1171 *ecc_code++ = (bch_val3 & 0xFF);
1172 *ecc_code++ = ((bch_val2 >> 24) & 0xFF);
1173 *ecc_code++ = ((bch_val2 >> 16) & 0xFF);
1174 *ecc_code++ = ((bch_val2 >> 8) & 0xFF);
1175 *ecc_code++ = (bch_val2 & 0xFF);
1176 *ecc_code++ = ((bch_val1 >> 24) & 0xFF);
1177 *ecc_code++ = ((bch_val1 >> 16) & 0xFF);
1178 *ecc_code++ = ((bch_val1 >> 8) & 0xFF);
1179 *ecc_code++ = (bch_val1 & 0xFF);
1180 break;
1181 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1182 case OMAP_ECC_BCH4_CODE_HW:
1183 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1184 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1185 *ecc_code++ = ((bch_val2 >> 12) & 0xFF);
1186 *ecc_code++ = ((bch_val2 >> 4) & 0xFF);
1187 *ecc_code++ = ((bch_val2 & 0xF) << 4) |
1188 ((bch_val1 >> 28) & 0xF);
1189 *ecc_code++ = ((bch_val1 >> 20) & 0xFF);
1190 *ecc_code++ = ((bch_val1 >> 12) & 0xFF);
1191 *ecc_code++ = ((bch_val1 >> 4) & 0xFF);
1192 *ecc_code++ = ((bch_val1 & 0xF) << 4);
1193 break;
1194 case OMAP_ECC_BCH16_CODE_HW:
1195 val = readl(gpmc_regs->gpmc_bch_result6[i]);
1196 ecc_code[0] = ((val >> 8) & 0xFF);
1197 ecc_code[1] = ((val >> 0) & 0xFF);
1198 val = readl(gpmc_regs->gpmc_bch_result5[i]);
1199 ecc_code[2] = ((val >> 24) & 0xFF);
1200 ecc_code[3] = ((val >> 16) & 0xFF);
1201 ecc_code[4] = ((val >> 8) & 0xFF);
1202 ecc_code[5] = ((val >> 0) & 0xFF);
1203 val = readl(gpmc_regs->gpmc_bch_result4[i]);
1204 ecc_code[6] = ((val >> 24) & 0xFF);
1205 ecc_code[7] = ((val >> 16) & 0xFF);
1206 ecc_code[8] = ((val >> 8) & 0xFF);
1207 ecc_code[9] = ((val >> 0) & 0xFF);
1208 val = readl(gpmc_regs->gpmc_bch_result3[i]);
1209 ecc_code[10] = ((val >> 24) & 0xFF);
1210 ecc_code[11] = ((val >> 16) & 0xFF);
1211 ecc_code[12] = ((val >> 8) & 0xFF);
1212 ecc_code[13] = ((val >> 0) & 0xFF);
1213 val = readl(gpmc_regs->gpmc_bch_result2[i]);
1214 ecc_code[14] = ((val >> 24) & 0xFF);
1215 ecc_code[15] = ((val >> 16) & 0xFF);
1216 ecc_code[16] = ((val >> 8) & 0xFF);
1217 ecc_code[17] = ((val >> 0) & 0xFF);
1218 val = readl(gpmc_regs->gpmc_bch_result1[i]);
1219 ecc_code[18] = ((val >> 24) & 0xFF);
1220 ecc_code[19] = ((val >> 16) & 0xFF);
1221 ecc_code[20] = ((val >> 8) & 0xFF);
1222 ecc_code[21] = ((val >> 0) & 0xFF);
1223 val = readl(gpmc_regs->gpmc_bch_result0[i]);
1224 ecc_code[22] = ((val >> 24) & 0xFF);
1225 ecc_code[23] = ((val >> 16) & 0xFF);
1226 ecc_code[24] = ((val >> 8) & 0xFF);
1227 ecc_code[25] = ((val >> 0) & 0xFF);
1228 break;
1229 default:
1230 return -EINVAL;
1231 }
1232
1233 /* ECC scheme specific syndrome customizations */
1234 switch (info->ecc_opt) {
1235 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1236 /* Add constant polynomial to remainder, so that
1237 * ECC of blank pages results in 0x0 on reading back
1238 */
1239 for (j = 0; j < eccbytes; j++)
1240 ecc_calc[j] ^= bch4_polynomial[j];
1241 break;
1242 case OMAP_ECC_BCH4_CODE_HW:
1243 /* Set 8th ECC byte as 0x0 for ROM compatibility */
1244 ecc_calc[eccbytes - 1] = 0x0;
1245 break;
1246 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1247 /* Add constant polynomial to remainder, so that
1248 * ECC of blank pages results in 0x0 on reading back
1249 */
1250 for (j = 0; j < eccbytes; j++)
1251 ecc_calc[j] ^= bch8_polynomial[j];
1252 break;
1253 case OMAP_ECC_BCH8_CODE_HW:
1254 /* Set 14th ECC byte as 0x0 for ROM compatibility */
1255 ecc_calc[eccbytes - 1] = 0x0;
1256 break;
1257 case OMAP_ECC_BCH16_CODE_HW:
1258 break;
1259 default:
1260 return -EINVAL;
1261 }
1262
1263 return 0;
1264}
1265
1266/**
1267 * omap_calculate_ecc_bch_sw - ECC generator for sector for SW based correction
Boris Brezillonaf37d2c2018-09-06 14:05:18 +02001268 * @chip: NAND chip object
Roger Quadros739c6442017-10-20 15:16:21 +03001269 * @dat: The pointer to data on which ecc is computed
1270 * @ecc_code: The ecc_code buffer
1271 *
1272 * Support calculating of BCH4/8/16 ECC vectors for one sector. This is used
1273 * when SW based correction is required as ECC is required for one sector
1274 * at a time.
1275 */
Boris Brezillonaf37d2c2018-09-06 14:05:18 +02001276static int omap_calculate_ecc_bch_sw(struct nand_chip *chip,
Roger Quadros739c6442017-10-20 15:16:21 +03001277 const u_char *dat, u_char *ecc_calc)
1278{
Boris Brezillonaf37d2c2018-09-06 14:05:18 +02001279 return _omap_calculate_ecc_bch(nand_to_mtd(chip), dat, ecc_calc, 0);
Roger Quadros739c6442017-10-20 15:16:21 +03001280}
1281
1282/**
1283 * omap_calculate_ecc_bch_multi - Generate ECC for multiple sectors
1284 * @mtd: MTD device structure
1285 * @dat: The pointer to data on which ecc is computed
1286 * @ecc_code: The ecc_code buffer
1287 *
1288 * Support calculating of BCH4/8/16 ecc vectors for the entire page in one go.
1289 */
1290static int omap_calculate_ecc_bch_multi(struct mtd_info *mtd,
1291 const u_char *dat, u_char *ecc_calc)
1292{
1293 struct omap_nand_info *info = mtd_to_omap(mtd);
1294 int eccbytes = info->nand.ecc.bytes;
1295 unsigned long nsectors;
1296 int i, ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301297
1298 nsectors = ((readl(info->reg.gpmc_ecc_config) >> 4) & 0x7) + 1;
Philip Avinash62116e52013-01-04 13:26:51 +05301299 for (i = 0; i < nsectors; i++) {
Roger Quadros739c6442017-10-20 15:16:21 +03001300 ret = _omap_calculate_ecc_bch(mtd, dat, ecc_calc, i);
1301 if (ret)
1302 return ret;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301303
Roger Quadros739c6442017-10-20 15:16:21 +03001304 ecc_calc += eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301305 }
1306
1307 return 0;
1308}
1309
1310/**
1311 * erased_sector_bitflips - count bit flips
1312 * @data: data sector buffer
1313 * @oob: oob buffer
1314 * @info: omap_nand_info
1315 *
1316 * Check the bit flips in erased page falls below correctable level.
1317 * If falls below, report the page as erased with correctable bit
1318 * flip, else report as uncorrectable page.
1319 */
1320static int erased_sector_bitflips(u_char *data, u_char *oob,
1321 struct omap_nand_info *info)
1322{
1323 int flip_bits = 0, i;
1324
1325 for (i = 0; i < info->nand.ecc.size; i++) {
1326 flip_bits += hweight8(~data[i]);
1327 if (flip_bits > info->nand.ecc.strength)
1328 return 0;
1329 }
1330
1331 for (i = 0; i < info->nand.ecc.bytes - 1; i++) {
1332 flip_bits += hweight8(~oob[i]);
1333 if (flip_bits > info->nand.ecc.strength)
1334 return 0;
1335 }
1336
1337 /*
1338 * Bit flips falls in correctable level.
1339 * Fill data area with 0xFF
1340 */
1341 if (flip_bits) {
1342 memset(data, 0xFF, info->nand.ecc.size);
1343 memset(oob, 0xFF, info->nand.ecc.bytes);
1344 }
1345
1346 return flip_bits;
1347}
1348
1349/**
1350 * omap_elm_correct_data - corrects page data area in case error reported
Boris Brezillon00da2ea2018-09-06 14:05:19 +02001351 * @chip: NAND chip object
Philip Avinash62116e52013-01-04 13:26:51 +05301352 * @data: page data
1353 * @read_ecc: ecc read from nand flash
1354 * @calc_ecc: ecc read from HW ECC registers
1355 *
1356 * Calculated ecc vector reported as zero in case of non-error pages.
Pekon Gupta78f43c52014-03-18 18:56:44 +05301357 * In case of non-zero ecc vector, first filter out erased-pages, and
1358 * then process data via ELM to detect bit-flips.
Philip Avinash62116e52013-01-04 13:26:51 +05301359 */
Boris Brezillon00da2ea2018-09-06 14:05:19 +02001360static int omap_elm_correct_data(struct nand_chip *chip, u_char *data,
1361 u_char *read_ecc, u_char *calc_ecc)
Philip Avinash62116e52013-01-04 13:26:51 +05301362{
Boris Brezillon00da2ea2018-09-06 14:05:19 +02001363 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Pekon Guptade0a4d62014-03-18 18:56:43 +05301364 struct nand_ecc_ctrl *ecc = &info->nand.ecc;
Philip Avinash62116e52013-01-04 13:26:51 +05301365 int eccsteps = info->nand.ecc.steps;
1366 int i , j, stat = 0;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301367 int eccflag, actual_eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301368 struct elm_errorvec err_vec[ERROR_VECTOR_MAX];
1369 u_char *ecc_vec = calc_ecc;
1370 u_char *spare_ecc = read_ecc;
1371 u_char *erased_ecc_vec;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301372 u_char *buf;
1373 int bitflip_count;
Philip Avinash62116e52013-01-04 13:26:51 +05301374 bool is_error_reported = false;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301375 u32 bit_pos, byte_pos, error_max, pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301376 int err;
Philip Avinash62116e52013-01-04 13:26:51 +05301377
Pekon Guptade0a4d62014-03-18 18:56:43 +05301378 switch (info->ecc_opt) {
1379 case OMAP_ECC_BCH4_CODE_HW:
1380 /* omit 7th ECC byte reserved for ROM code compatibility */
1381 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301382 erased_ecc_vec = bch4_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301383 break;
1384 case OMAP_ECC_BCH8_CODE_HW:
1385 /* omit 14th ECC byte reserved for ROM code compatibility */
1386 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301387 erased_ecc_vec = bch8_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301388 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301389 case OMAP_ECC_BCH16_CODE_HW:
1390 actual_eccbytes = ecc->bytes;
1391 erased_ecc_vec = bch16_vector;
1392 break;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301393 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001394 dev_err(&info->pdev->dev, "invalid driver configuration\n");
Pekon Guptade0a4d62014-03-18 18:56:43 +05301395 return -EINVAL;
1396 }
1397
Philip Avinash62116e52013-01-04 13:26:51 +05301398 /* Initialize elm error vector to zero */
1399 memset(err_vec, 0, sizeof(err_vec));
1400
Philip Avinash62116e52013-01-04 13:26:51 +05301401 for (i = 0; i < eccsteps ; i++) {
1402 eccflag = 0; /* initialize eccflag */
1403
1404 /*
1405 * Check any error reported,
1406 * In case of error, non zero ecc reported.
1407 */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301408 for (j = 0; j < actual_eccbytes; j++) {
Philip Avinash62116e52013-01-04 13:26:51 +05301409 if (calc_ecc[j] != 0) {
1410 eccflag = 1; /* non zero ecc, error present */
1411 break;
1412 }
1413 }
1414
1415 if (eccflag == 1) {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301416 if (memcmp(calc_ecc, erased_ecc_vec,
1417 actual_eccbytes) == 0) {
Philip Avinash62116e52013-01-04 13:26:51 +05301418 /*
Pekon Gupta78f43c52014-03-18 18:56:44 +05301419 * calc_ecc[] matches pattern for ECC(all 0xff)
1420 * so this is definitely an erased-page
Philip Avinash62116e52013-01-04 13:26:51 +05301421 */
Philip Avinash62116e52013-01-04 13:26:51 +05301422 } else {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301423 buf = &data[info->nand.ecc.size * i];
1424 /*
1425 * count number of 0-bits in read_buf.
1426 * This check can be removed once a similar
1427 * check is introduced in generic NAND driver
1428 */
1429 bitflip_count = erased_sector_bitflips(
1430 buf, read_ecc, info);
1431 if (bitflip_count) {
1432 /*
1433 * number of 0-bits within ECC limits
1434 * So this may be an erased-page
1435 */
1436 stat += bitflip_count;
1437 } else {
1438 /*
1439 * Too many 0-bits. It may be a
1440 * - programmed-page, OR
1441 * - erased-page with many bit-flips
1442 * So this page requires check by ELM
1443 */
1444 err_vec[i].error_reported = true;
1445 is_error_reported = true;
Philip Avinash62116e52013-01-04 13:26:51 +05301446 }
1447 }
1448 }
1449
1450 /* Update the ecc vector */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301451 calc_ecc += ecc->bytes;
1452 read_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301453 }
1454
1455 /* Check if any error reported */
1456 if (!is_error_reported)
pekon guptaf306e8c2014-03-20 18:49:58 +05301457 return stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301458
1459 /* Decode BCH error using ELM module */
1460 elm_decode_bch_error_page(info->elm_dev, ecc_vec, err_vec);
1461
Pekon Gupta13fbe062014-03-18 18:56:46 +05301462 err = 0;
Philip Avinash62116e52013-01-04 13:26:51 +05301463 for (i = 0; i < eccsteps; i++) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301464 if (err_vec[i].error_uncorrectable) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001465 dev_err(&info->pdev->dev,
1466 "uncorrectable bit-flips found\n");
Pekon Gupta13fbe062014-03-18 18:56:46 +05301467 err = -EBADMSG;
1468 } else if (err_vec[i].error_reported) {
Philip Avinash62116e52013-01-04 13:26:51 +05301469 for (j = 0; j < err_vec[i].error_count; j++) {
Pekon Guptab08e1f62014-03-18 18:56:45 +05301470 switch (info->ecc_opt) {
1471 case OMAP_ECC_BCH4_CODE_HW:
1472 /* Add 4 bits to take care of padding */
Philip Avinash62116e52013-01-04 13:26:51 +05301473 pos = err_vec[i].error_loc[j] +
1474 BCH4_BIT_PAD;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301475 break;
1476 case OMAP_ECC_BCH8_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05301477 case OMAP_ECC_BCH16_CODE_HW:
Pekon Guptab08e1f62014-03-18 18:56:45 +05301478 pos = err_vec[i].error_loc[j];
1479 break;
1480 default:
1481 return -EINVAL;
1482 }
1483 error_max = (ecc->size + actual_eccbytes) * 8;
Philip Avinash62116e52013-01-04 13:26:51 +05301484 /* Calculate bit position of error */
1485 bit_pos = pos % 8;
1486
1487 /* Calculate byte position of error */
1488 byte_pos = (error_max - pos - 1) / 8;
1489
1490 if (pos < error_max) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301491 if (byte_pos < 512) {
1492 pr_debug("bitflip@dat[%d]=%x\n",
1493 byte_pos, data[byte_pos]);
Philip Avinash62116e52013-01-04 13:26:51 +05301494 data[byte_pos] ^= 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301495 } else {
1496 pr_debug("bitflip@oob[%d]=%x\n",
1497 (byte_pos - 512),
1498 spare_ecc[byte_pos - 512]);
Philip Avinash62116e52013-01-04 13:26:51 +05301499 spare_ecc[byte_pos - 512] ^=
1500 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301501 }
1502 } else {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001503 dev_err(&info->pdev->dev,
1504 "invalid bit-flip @ %d:%d\n",
1505 byte_pos, bit_pos);
Pekon Gupta13fbe062014-03-18 18:56:46 +05301506 err = -EBADMSG;
Philip Avinash62116e52013-01-04 13:26:51 +05301507 }
Philip Avinash62116e52013-01-04 13:26:51 +05301508 }
1509 }
1510
1511 /* Update number of correctable errors */
1512 stat += err_vec[i].error_count;
1513
1514 /* Update page data with sector size */
Pekon Guptab08e1f62014-03-18 18:56:45 +05301515 data += ecc->size;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301516 spare_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301517 }
1518
Pekon Gupta13fbe062014-03-18 18:56:46 +05301519 return (err) ? err : stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301520}
1521
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001522/**
Philip Avinash62116e52013-01-04 13:26:51 +05301523 * omap_write_page_bch - BCH ecc based write page function for entire page
Philip Avinash62116e52013-01-04 13:26:51 +05301524 * @chip: nand chip info structure
1525 * @buf: data buffer
1526 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001527 * @page: page
Philip Avinash62116e52013-01-04 13:26:51 +05301528 *
1529 * Custom write page method evolved to support multi sector writing in one shot
1530 */
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001531static int omap_write_page_bch(struct nand_chip *chip, const uint8_t *buf,
1532 int oob_required, int page)
Philip Avinash62116e52013-01-04 13:26:51 +05301533{
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001534 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001535 int ret;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001536 uint8_t *ecc_calc = chip->ecc.calc_buf;
Philip Avinash62116e52013-01-04 13:26:51 +05301537
Boris Brezillon25f815f2017-11-30 18:01:30 +01001538 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
1539
Philip Avinash62116e52013-01-04 13:26:51 +05301540 /* Enable GPMC ecc engine */
Boris Brezillonec476362018-09-06 14:05:17 +02001541 chip->ecc.hwctl(chip, NAND_ECC_WRITE);
Philip Avinash62116e52013-01-04 13:26:51 +05301542
1543 /* Write data */
Boris Brezillonc0739d82018-09-06 14:05:23 +02001544 chip->write_buf(chip, buf, mtd->writesize);
Philip Avinash62116e52013-01-04 13:26:51 +05301545
1546 /* Update ecc vector from GPMC result registers */
Roger Quadros739c6442017-10-20 15:16:21 +03001547 omap_calculate_ecc_bch_multi(mtd, buf, &ecc_calc[0]);
Philip Avinash62116e52013-01-04 13:26:51 +05301548
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001549 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
1550 chip->ecc.total);
1551 if (ret)
1552 return ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301553
1554 /* Write ecc vector to OOB area */
Boris Brezillonc0739d82018-09-06 14:05:23 +02001555 chip->write_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillon25f815f2017-11-30 18:01:30 +01001556
1557 return nand_prog_page_end_op(chip);
Philip Avinash62116e52013-01-04 13:26:51 +05301558}
1559
1560/**
Roger Quadros739c6442017-10-20 15:16:21 +03001561 * omap_write_subpage_bch - BCH hardware ECC based subpage write
Roger Quadros739c6442017-10-20 15:16:21 +03001562 * @chip: nand chip info structure
1563 * @offset: column address of subpage within the page
1564 * @data_len: data length
1565 * @buf: data buffer
1566 * @oob_required: must write chip->oob_poi to OOB
1567 * @page: page number to write
1568 *
1569 * OMAP optimized subpage write method.
1570 */
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001571static int omap_write_subpage_bch(struct nand_chip *chip, u32 offset,
Roger Quadros739c6442017-10-20 15:16:21 +03001572 u32 data_len, const u8 *buf,
1573 int oob_required, int page)
1574{
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001575 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001576 u8 *ecc_calc = chip->ecc.calc_buf;
Roger Quadros739c6442017-10-20 15:16:21 +03001577 int ecc_size = chip->ecc.size;
1578 int ecc_bytes = chip->ecc.bytes;
1579 int ecc_steps = chip->ecc.steps;
1580 u32 start_step = offset / ecc_size;
1581 u32 end_step = (offset + data_len - 1) / ecc_size;
1582 int step, ret = 0;
1583
1584 /*
1585 * Write entire page at one go as it would be optimal
1586 * as ECC is calculated by hardware.
1587 * ECC is calculated for all subpages but we choose
1588 * only what we want.
1589 */
Boris Brezillon25f815f2017-11-30 18:01:30 +01001590 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
Roger Quadros739c6442017-10-20 15:16:21 +03001591
1592 /* Enable GPMC ECC engine */
Boris Brezillonec476362018-09-06 14:05:17 +02001593 chip->ecc.hwctl(chip, NAND_ECC_WRITE);
Roger Quadros739c6442017-10-20 15:16:21 +03001594
1595 /* Write data */
Boris Brezillonc0739d82018-09-06 14:05:23 +02001596 chip->write_buf(chip, buf, mtd->writesize);
Roger Quadros739c6442017-10-20 15:16:21 +03001597
1598 for (step = 0; step < ecc_steps; step++) {
1599 /* mask ECC of un-touched subpages by padding 0xFF */
1600 if (step < start_step || step > end_step)
1601 memset(ecc_calc, 0xff, ecc_bytes);
1602 else
1603 ret = _omap_calculate_ecc_bch(mtd, buf, ecc_calc, step);
1604
1605 if (ret)
1606 return ret;
1607
1608 buf += ecc_size;
1609 ecc_calc += ecc_bytes;
1610 }
1611
1612 /* copy calculated ECC for whole page to chip->buffer->oob */
1613 /* this include masked-value(0xFF) for unwritten subpages */
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001614 ecc_calc = chip->ecc.calc_buf;
Roger Quadros739c6442017-10-20 15:16:21 +03001615 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
1616 chip->ecc.total);
1617 if (ret)
1618 return ret;
1619
1620 /* write OOB buffer to NAND device */
Boris Brezillonc0739d82018-09-06 14:05:23 +02001621 chip->write_buf(chip, chip->oob_poi, mtd->oobsize);
Roger Quadros739c6442017-10-20 15:16:21 +03001622
Boris Brezillon25f815f2017-11-30 18:01:30 +01001623 return nand_prog_page_end_op(chip);
Roger Quadros739c6442017-10-20 15:16:21 +03001624}
1625
1626/**
Philip Avinash62116e52013-01-04 13:26:51 +05301627 * omap_read_page_bch - BCH ecc based page read function for entire page
Philip Avinash62116e52013-01-04 13:26:51 +05301628 * @chip: nand chip info structure
1629 * @buf: buffer to store read data
1630 * @oob_required: caller requires OOB data read to chip->oob_poi
1631 * @page: page number to read
1632 *
1633 * For BCH ecc scheme, GPMC used for syndrome calculation and ELM module
1634 * used for error correction.
1635 * Custom method evolved to support ELM error correction & multi sector
1636 * reading. On reading page data area is read along with OOB data with
1637 * ecc engine enabled. ecc vector updated after read of OOB data.
1638 * For non error pages ecc vector reported as zero.
1639 */
Boris Brezillonb9761682018-09-06 14:05:20 +02001640static int omap_read_page_bch(struct nand_chip *chip, uint8_t *buf,
1641 int oob_required, int page)
Philip Avinash62116e52013-01-04 13:26:51 +05301642{
Boris Brezillonb9761682018-09-06 14:05:20 +02001643 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001644 uint8_t *ecc_calc = chip->ecc.calc_buf;
1645 uint8_t *ecc_code = chip->ecc.code_buf;
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001646 int stat, ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301647 unsigned int max_bitflips = 0;
1648
Boris Brezillon25f815f2017-11-30 18:01:30 +01001649 nand_read_page_op(chip, page, 0, NULL, 0);
1650
Philip Avinash62116e52013-01-04 13:26:51 +05301651 /* Enable GPMC ecc engine */
Boris Brezillonec476362018-09-06 14:05:17 +02001652 chip->ecc.hwctl(chip, NAND_ECC_READ);
Philip Avinash62116e52013-01-04 13:26:51 +05301653
1654 /* Read data */
Boris Brezillon7e534322018-09-06 14:05:22 +02001655 chip->read_buf(chip, buf, mtd->writesize);
Philip Avinash62116e52013-01-04 13:26:51 +05301656
1657 /* Read oob bytes */
Boris Brezillon97d90da2017-11-30 18:01:29 +01001658 nand_change_read_column_op(chip,
1659 mtd->writesize + BADBLOCK_MARKER_LENGTH,
1660 chip->oob_poi + BADBLOCK_MARKER_LENGTH,
1661 chip->ecc.total, false);
Philip Avinash62116e52013-01-04 13:26:51 +05301662
1663 /* Calculate ecc bytes */
Roger Quadros739c6442017-10-20 15:16:21 +03001664 omap_calculate_ecc_bch_multi(mtd, buf, ecc_calc);
Philip Avinash62116e52013-01-04 13:26:51 +05301665
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001666 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
1667 chip->ecc.total);
1668 if (ret)
1669 return ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301670
Boris Brezillon00da2ea2018-09-06 14:05:19 +02001671 stat = chip->ecc.correct(chip, buf, ecc_code, ecc_calc);
Philip Avinash62116e52013-01-04 13:26:51 +05301672
1673 if (stat < 0) {
1674 mtd->ecc_stats.failed++;
1675 } else {
1676 mtd->ecc_stats.corrected += stat;
1677 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1678 }
1679
1680 return max_bitflips;
1681}
1682
1683/**
Pekon Guptaa919e512013-10-24 18:20:21 +05301684 * is_elm_present - checks for presence of ELM module by scanning DT nodes
1685 * @omap_nand_info: NAND device structure containing platform data
Pekon Guptaa919e512013-10-24 18:20:21 +05301686 */
Ezequiel García93af53b2014-09-20 17:53:12 +01001687static bool is_elm_present(struct omap_nand_info *info,
1688 struct device_node *elm_node)
Pekon Guptaa919e512013-10-24 18:20:21 +05301689{
1690 struct platform_device *pdev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001691
Pekon Guptaa919e512013-10-24 18:20:21 +05301692 /* check whether elm-id is passed via DT */
1693 if (!elm_node) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001694 dev_err(&info->pdev->dev, "ELM devicetree node not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001695 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301696 }
1697 pdev = of_find_device_by_node(elm_node);
1698 /* check whether ELM device is registered */
1699 if (!pdev) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001700 dev_err(&info->pdev->dev, "ELM device not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001701 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301702 }
1703 /* ELM module available, now configure it */
1704 info->elm_dev = &pdev->dev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001705 return true;
Pekon Guptaa919e512013-10-24 18:20:21 +05301706}
Ezequiel García93af53b2014-09-20 17:53:12 +01001707
Ladislav Michl086c3212017-10-10 14:38:07 +02001708static bool omap2_nand_ecc_check(struct omap_nand_info *info)
Ezequiel García93af53b2014-09-20 17:53:12 +01001709{
1710 bool ecc_needs_bch, ecc_needs_omap_bch, ecc_needs_elm;
1711
1712 switch (info->ecc_opt) {
1713 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1714 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1715 ecc_needs_omap_bch = false;
1716 ecc_needs_bch = true;
1717 ecc_needs_elm = false;
1718 break;
1719 case OMAP_ECC_BCH4_CODE_HW:
1720 case OMAP_ECC_BCH8_CODE_HW:
1721 case OMAP_ECC_BCH16_CODE_HW:
1722 ecc_needs_omap_bch = true;
1723 ecc_needs_bch = false;
1724 ecc_needs_elm = true;
1725 break;
1726 default:
1727 ecc_needs_omap_bch = false;
1728 ecc_needs_bch = false;
1729 ecc_needs_elm = false;
1730 break;
1731 }
1732
1733 if (ecc_needs_bch && !IS_ENABLED(CONFIG_MTD_NAND_ECC_BCH)) {
1734 dev_err(&info->pdev->dev,
1735 "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
1736 return false;
1737 }
1738 if (ecc_needs_omap_bch && !IS_ENABLED(CONFIG_MTD_NAND_OMAP_BCH)) {
1739 dev_err(&info->pdev->dev,
1740 "CONFIG_MTD_NAND_OMAP_BCH not enabled\n");
1741 return false;
1742 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03001743 if (ecc_needs_elm && !is_elm_present(info, info->elm_of_node)) {
Ezequiel García93af53b2014-09-20 17:53:12 +01001744 dev_err(&info->pdev->dev, "ELM not available\n");
1745 return false;
1746 }
1747
1748 return true;
1749}
Pekon Guptaa919e512013-10-24 18:20:21 +05301750
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001751static const char * const nand_xfer_types[] = {
1752 [NAND_OMAP_PREFETCH_POLLED] = "prefetch-polled",
1753 [NAND_OMAP_POLLED] = "polled",
1754 [NAND_OMAP_PREFETCH_DMA] = "prefetch-dma",
1755 [NAND_OMAP_PREFETCH_IRQ] = "prefetch-irq",
1756};
1757
1758static int omap_get_dt_info(struct device *dev, struct omap_nand_info *info)
1759{
1760 struct device_node *child = dev->of_node;
1761 int i;
1762 const char *s;
1763 u32 cs;
1764
1765 if (of_property_read_u32(child, "reg", &cs) < 0) {
1766 dev_err(dev, "reg not found in DT\n");
1767 return -EINVAL;
1768 }
1769
1770 info->gpmc_cs = cs;
1771
1772 /* detect availability of ELM module. Won't be present pre-OMAP4 */
1773 info->elm_of_node = of_parse_phandle(child, "ti,elm-id", 0);
Teresa Remmet7ce9ea72016-07-05 11:32:30 +02001774 if (!info->elm_of_node) {
1775 info->elm_of_node = of_parse_phandle(child, "elm_id", 0);
1776 if (!info->elm_of_node)
1777 dev_dbg(dev, "ti,elm-id not in DT\n");
1778 }
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001779
1780 /* select ecc-scheme for NAND */
1781 if (of_property_read_string(child, "ti,nand-ecc-opt", &s)) {
1782 dev_err(dev, "ti,nand-ecc-opt not found\n");
1783 return -EINVAL;
1784 }
1785
1786 if (!strcmp(s, "sw")) {
1787 info->ecc_opt = OMAP_ECC_HAM1_CODE_SW;
1788 } else if (!strcmp(s, "ham1") ||
1789 !strcmp(s, "hw") || !strcmp(s, "hw-romcode")) {
1790 info->ecc_opt = OMAP_ECC_HAM1_CODE_HW;
1791 } else if (!strcmp(s, "bch4")) {
1792 if (info->elm_of_node)
1793 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW;
1794 else
1795 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW_DETECTION_SW;
1796 } else if (!strcmp(s, "bch8")) {
1797 if (info->elm_of_node)
1798 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW;
1799 else
1800 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW_DETECTION_SW;
1801 } else if (!strcmp(s, "bch16")) {
1802 info->ecc_opt = OMAP_ECC_BCH16_CODE_HW;
1803 } else {
1804 dev_err(dev, "unrecognized value for ti,nand-ecc-opt\n");
1805 return -EINVAL;
1806 }
1807
1808 /* select data transfer mode */
1809 if (!of_property_read_string(child, "ti,nand-xfer-type", &s)) {
1810 for (i = 0; i < ARRAY_SIZE(nand_xfer_types); i++) {
1811 if (!strcasecmp(s, nand_xfer_types[i])) {
1812 info->xfer_type = i;
Boris Brezillonf6798882016-04-19 20:29:58 +02001813 return 0;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001814 }
1815 }
1816
1817 dev_err(dev, "unrecognized value for ti,nand-xfer-type\n");
1818 return -EINVAL;
1819 }
1820
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001821 return 0;
1822}
1823
Boris Brezillone04dbf32016-02-03 20:03:04 +01001824static int omap_ooblayout_ecc(struct mtd_info *mtd, int section,
1825 struct mtd_oob_region *oobregion)
1826{
1827 struct omap_nand_info *info = mtd_to_omap(mtd);
1828 struct nand_chip *chip = &info->nand;
1829 int off = BADBLOCK_MARKER_LENGTH;
1830
1831 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_HW &&
1832 !(chip->options & NAND_BUSWIDTH_16))
1833 off = 1;
1834
1835 if (section)
1836 return -ERANGE;
1837
1838 oobregion->offset = off;
1839 oobregion->length = chip->ecc.total;
1840
1841 return 0;
1842}
1843
1844static int omap_ooblayout_free(struct mtd_info *mtd, int section,
1845 struct mtd_oob_region *oobregion)
1846{
1847 struct omap_nand_info *info = mtd_to_omap(mtd);
1848 struct nand_chip *chip = &info->nand;
1849 int off = BADBLOCK_MARKER_LENGTH;
1850
1851 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_HW &&
1852 !(chip->options & NAND_BUSWIDTH_16))
1853 off = 1;
1854
1855 if (section)
1856 return -ERANGE;
1857
1858 off += chip->ecc.total;
1859 if (off >= mtd->oobsize)
1860 return -ERANGE;
1861
1862 oobregion->offset = off;
1863 oobregion->length = mtd->oobsize - off;
1864
1865 return 0;
1866}
1867
1868static const struct mtd_ooblayout_ops omap_ooblayout_ops = {
1869 .ecc = omap_ooblayout_ecc,
1870 .free = omap_ooblayout_free,
1871};
1872
1873static int omap_sw_ooblayout_ecc(struct mtd_info *mtd, int section,
1874 struct mtd_oob_region *oobregion)
1875{
1876 struct nand_chip *chip = mtd_to_nand(mtd);
1877 int off = BADBLOCK_MARKER_LENGTH;
1878
1879 if (section >= chip->ecc.steps)
1880 return -ERANGE;
1881
1882 /*
1883 * When SW correction is employed, one OMAP specific marker byte is
1884 * reserved after each ECC step.
1885 */
1886 oobregion->offset = off + (section * (chip->ecc.bytes + 1));
1887 oobregion->length = chip->ecc.bytes;
1888
1889 return 0;
1890}
1891
1892static int omap_sw_ooblayout_free(struct mtd_info *mtd, int section,
1893 struct mtd_oob_region *oobregion)
1894{
1895 struct nand_chip *chip = mtd_to_nand(mtd);
1896 int off = BADBLOCK_MARKER_LENGTH;
1897
1898 if (section)
1899 return -ERANGE;
1900
1901 /*
1902 * When SW correction is employed, one OMAP specific marker byte is
1903 * reserved after each ECC step.
1904 */
1905 off += ((chip->ecc.bytes + 1) * chip->ecc.steps);
1906 if (off >= mtd->oobsize)
1907 return -ERANGE;
1908
1909 oobregion->offset = off;
1910 oobregion->length = mtd->oobsize - off;
1911
1912 return 0;
1913}
1914
1915static const struct mtd_ooblayout_ops omap_sw_ooblayout_ops = {
1916 .ecc = omap_sw_ooblayout_ecc,
1917 .free = omap_sw_ooblayout_free,
1918};
1919
Miquel Raynale1e62552018-07-25 15:31:39 +02001920static int omap_nand_attach_chip(struct nand_chip *chip)
1921{
1922 struct mtd_info *mtd = nand_to_mtd(chip);
1923 struct omap_nand_info *info = mtd_to_omap(mtd);
1924 struct device *dev = &info->pdev->dev;
1925 int min_oobbytes = BADBLOCK_MARKER_LENGTH;
1926 int oobbytes_per_step;
1927 dma_cap_mask_t mask;
1928 int err;
1929
1930 if (chip->bbt_options & NAND_BBT_USE_FLASH)
1931 chip->bbt_options |= NAND_BBT_NO_OOB;
1932 else
1933 chip->options |= NAND_SKIP_BBTSCAN;
1934
1935 /* Re-populate low-level callbacks based on xfer modes */
1936 switch (info->xfer_type) {
1937 case NAND_OMAP_PREFETCH_POLLED:
1938 chip->read_buf = omap_read_buf_pref;
1939 chip->write_buf = omap_write_buf_pref;
1940 break;
1941
1942 case NAND_OMAP_POLLED:
1943 /* Use nand_base defaults for {read,write}_buf */
1944 break;
1945
1946 case NAND_OMAP_PREFETCH_DMA:
1947 dma_cap_zero(mask);
1948 dma_cap_set(DMA_SLAVE, mask);
1949 info->dma = dma_request_chan(dev, "rxtx");
1950
1951 if (IS_ERR(info->dma)) {
1952 dev_err(dev, "DMA engine request failed\n");
1953 return PTR_ERR(info->dma);
1954 } else {
1955 struct dma_slave_config cfg;
1956
1957 memset(&cfg, 0, sizeof(cfg));
1958 cfg.src_addr = info->phys_base;
1959 cfg.dst_addr = info->phys_base;
1960 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1961 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1962 cfg.src_maxburst = 16;
1963 cfg.dst_maxburst = 16;
1964 err = dmaengine_slave_config(info->dma, &cfg);
1965 if (err) {
1966 dev_err(dev,
1967 "DMA engine slave config failed: %d\n",
1968 err);
1969 return err;
1970 }
1971 chip->read_buf = omap_read_buf_dma_pref;
1972 chip->write_buf = omap_write_buf_dma_pref;
1973 }
1974 break;
1975
1976 case NAND_OMAP_PREFETCH_IRQ:
1977 info->gpmc_irq_fifo = platform_get_irq(info->pdev, 0);
1978 if (info->gpmc_irq_fifo <= 0) {
1979 dev_err(dev, "Error getting fifo IRQ\n");
1980 return -ENODEV;
1981 }
1982 err = devm_request_irq(dev, info->gpmc_irq_fifo,
1983 omap_nand_irq, IRQF_SHARED,
1984 "gpmc-nand-fifo", info);
1985 if (err) {
1986 dev_err(dev, "Requesting IRQ %d, error %d\n",
1987 info->gpmc_irq_fifo, err);
1988 info->gpmc_irq_fifo = 0;
1989 return err;
1990 }
1991
1992 info->gpmc_irq_count = platform_get_irq(info->pdev, 1);
1993 if (info->gpmc_irq_count <= 0) {
1994 dev_err(dev, "Error getting IRQ count\n");
1995 return -ENODEV;
1996 }
1997 err = devm_request_irq(dev, info->gpmc_irq_count,
1998 omap_nand_irq, IRQF_SHARED,
1999 "gpmc-nand-count", info);
2000 if (err) {
2001 dev_err(dev, "Requesting IRQ %d, error %d\n",
2002 info->gpmc_irq_count, err);
2003 info->gpmc_irq_count = 0;
2004 return err;
2005 }
2006
2007 chip->read_buf = omap_read_buf_irq_pref;
2008 chip->write_buf = omap_write_buf_irq_pref;
2009
2010 break;
2011
2012 default:
2013 dev_err(dev, "xfer_type %d not supported!\n", info->xfer_type);
2014 return -EINVAL;
2015 }
2016
2017 if (!omap2_nand_ecc_check(info))
2018 return -EINVAL;
2019
2020 /*
2021 * Bail out earlier to let NAND_ECC_SOFT code create its own
2022 * ooblayout instead of using ours.
2023 */
2024 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_SW) {
2025 chip->ecc.mode = NAND_ECC_SOFT;
2026 chip->ecc.algo = NAND_ECC_HAMMING;
2027 return 0;
2028 }
2029
2030 /* Populate MTD interface based on ECC scheme */
2031 switch (info->ecc_opt) {
2032 case OMAP_ECC_HAM1_CODE_HW:
2033 dev_info(dev, "nand: using OMAP_ECC_HAM1_CODE_HW\n");
2034 chip->ecc.mode = NAND_ECC_HW;
2035 chip->ecc.bytes = 3;
2036 chip->ecc.size = 512;
2037 chip->ecc.strength = 1;
2038 chip->ecc.calculate = omap_calculate_ecc;
2039 chip->ecc.hwctl = omap_enable_hwecc;
2040 chip->ecc.correct = omap_correct_data;
2041 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2042 oobbytes_per_step = chip->ecc.bytes;
2043
2044 if (!(chip->options & NAND_BUSWIDTH_16))
2045 min_oobbytes = 1;
2046
2047 break;
2048
2049 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
2050 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW_DETECTION_SW\n");
2051 chip->ecc.mode = NAND_ECC_HW;
2052 chip->ecc.size = 512;
2053 chip->ecc.bytes = 7;
2054 chip->ecc.strength = 4;
2055 chip->ecc.hwctl = omap_enable_hwecc_bch;
2056 chip->ecc.correct = nand_bch_correct_data;
2057 chip->ecc.calculate = omap_calculate_ecc_bch_sw;
2058 mtd_set_ooblayout(mtd, &omap_sw_ooblayout_ops);
2059 /* Reserve one byte for the OMAP marker */
2060 oobbytes_per_step = chip->ecc.bytes + 1;
2061 /* Software BCH library is used for locating errors */
2062 chip->ecc.priv = nand_bch_init(mtd);
2063 if (!chip->ecc.priv) {
2064 dev_err(dev, "Unable to use BCH library\n");
2065 return -EINVAL;
2066 }
2067 break;
2068
2069 case OMAP_ECC_BCH4_CODE_HW:
2070 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW ECC scheme\n");
2071 chip->ecc.mode = NAND_ECC_HW;
2072 chip->ecc.size = 512;
2073 /* 14th bit is kept reserved for ROM-code compatibility */
2074 chip->ecc.bytes = 7 + 1;
2075 chip->ecc.strength = 4;
2076 chip->ecc.hwctl = omap_enable_hwecc_bch;
2077 chip->ecc.correct = omap_elm_correct_data;
2078 chip->ecc.read_page = omap_read_page_bch;
2079 chip->ecc.write_page = omap_write_page_bch;
2080 chip->ecc.write_subpage = omap_write_subpage_bch;
2081 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2082 oobbytes_per_step = chip->ecc.bytes;
2083
2084 err = elm_config(info->elm_dev, BCH4_ECC,
2085 mtd->writesize / chip->ecc.size,
2086 chip->ecc.size, chip->ecc.bytes);
2087 if (err < 0)
2088 return err;
2089 break;
2090
2091 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
2092 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
2093 chip->ecc.mode = NAND_ECC_HW;
2094 chip->ecc.size = 512;
2095 chip->ecc.bytes = 13;
2096 chip->ecc.strength = 8;
2097 chip->ecc.hwctl = omap_enable_hwecc_bch;
2098 chip->ecc.correct = nand_bch_correct_data;
2099 chip->ecc.calculate = omap_calculate_ecc_bch_sw;
2100 mtd_set_ooblayout(mtd, &omap_sw_ooblayout_ops);
2101 /* Reserve one byte for the OMAP marker */
2102 oobbytes_per_step = chip->ecc.bytes + 1;
2103 /* Software BCH library is used for locating errors */
2104 chip->ecc.priv = nand_bch_init(mtd);
2105 if (!chip->ecc.priv) {
2106 dev_err(dev, "unable to use BCH library\n");
2107 return -EINVAL;
2108 }
2109 break;
2110
2111 case OMAP_ECC_BCH8_CODE_HW:
2112 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW ECC scheme\n");
2113 chip->ecc.mode = NAND_ECC_HW;
2114 chip->ecc.size = 512;
2115 /* 14th bit is kept reserved for ROM-code compatibility */
2116 chip->ecc.bytes = 13 + 1;
2117 chip->ecc.strength = 8;
2118 chip->ecc.hwctl = omap_enable_hwecc_bch;
2119 chip->ecc.correct = omap_elm_correct_data;
2120 chip->ecc.read_page = omap_read_page_bch;
2121 chip->ecc.write_page = omap_write_page_bch;
2122 chip->ecc.write_subpage = omap_write_subpage_bch;
2123 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2124 oobbytes_per_step = chip->ecc.bytes;
2125
2126 err = elm_config(info->elm_dev, BCH8_ECC,
2127 mtd->writesize / chip->ecc.size,
2128 chip->ecc.size, chip->ecc.bytes);
2129 if (err < 0)
2130 return err;
2131
2132 break;
2133
2134 case OMAP_ECC_BCH16_CODE_HW:
2135 pr_info("Using OMAP_ECC_BCH16_CODE_HW ECC scheme\n");
2136 chip->ecc.mode = NAND_ECC_HW;
2137 chip->ecc.size = 512;
2138 chip->ecc.bytes = 26;
2139 chip->ecc.strength = 16;
2140 chip->ecc.hwctl = omap_enable_hwecc_bch;
2141 chip->ecc.correct = omap_elm_correct_data;
2142 chip->ecc.read_page = omap_read_page_bch;
2143 chip->ecc.write_page = omap_write_page_bch;
2144 chip->ecc.write_subpage = omap_write_subpage_bch;
2145 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2146 oobbytes_per_step = chip->ecc.bytes;
2147
2148 err = elm_config(info->elm_dev, BCH16_ECC,
2149 mtd->writesize / chip->ecc.size,
2150 chip->ecc.size, chip->ecc.bytes);
2151 if (err < 0)
2152 return err;
2153
2154 break;
2155 default:
2156 dev_err(dev, "Invalid or unsupported ECC scheme\n");
2157 return -EINVAL;
2158 }
2159
2160 /* Check if NAND device's OOB is enough to store ECC signatures */
2161 min_oobbytes += (oobbytes_per_step *
2162 (mtd->writesize / chip->ecc.size));
2163 if (mtd->oobsize < min_oobbytes) {
2164 dev_err(dev,
2165 "Not enough OOB bytes: required = %d, available=%d\n",
2166 min_oobbytes, mtd->oobsize);
2167 return -EINVAL;
2168 }
2169
2170 return 0;
2171}
2172
2173static const struct nand_controller_ops omap_nand_controller_ops = {
2174 .attach_chip = omap_nand_attach_chip,
2175};
2176
2177/* Shared among all NAND instances to synchronize access to the ECC Engine */
2178static struct nand_controller omap_gpmc_controller = {
2179 .lock = __SPIN_LOCK_UNLOCKED(omap_gpmc_controller.lock),
2180 .wq = __WAIT_QUEUE_HEAD_INITIALIZER(omap_gpmc_controller.wq),
2181 .ops = &omap_nand_controller_ops,
2182};
2183
Bill Pemberton06f25512012-11-19 13:23:07 -05002184static int omap_nand_probe(struct platform_device *pdev)
Vimal Singh67ce04b2009-05-12 13:47:03 -07002185{
2186 struct omap_nand_info *info;
Pekon Gupta633deb52013-10-24 18:20:19 +05302187 struct mtd_info *mtd;
2188 struct nand_chip *nand_chip;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002189 int err;
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07002190 struct resource *res;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002191 struct device *dev = &pdev->dev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002192
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302193 info = devm_kzalloc(&pdev->dev, sizeof(struct omap_nand_info),
2194 GFP_KERNEL);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002195 if (!info)
2196 return -ENOMEM;
2197
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002198 info->pdev = pdev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002199
Ladislav Michl086c3212017-10-10 14:38:07 +02002200 err = omap_get_dt_info(dev, info);
2201 if (err)
2202 return err;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002203
Roger Quadrosc509aef2015-08-05 14:01:50 +03002204 info->ops = gpmc_omap_get_nand_ops(&info->reg, info->gpmc_cs);
2205 if (!info->ops) {
2206 dev_err(&pdev->dev, "Failed to get GPMC->NAND interface\n");
2207 return -ENODEV;
2208 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03002209
Boris BREZILLON432420c2015-12-10 09:00:16 +01002210 nand_chip = &info->nand;
2211 mtd = nand_to_mtd(nand_chip);
Frans Klaver853f1c52015-06-10 22:38:57 +02002212 mtd->dev.parent = &pdev->dev;
Pekon Gupta32d42a82013-10-24 18:20:23 +05302213 nand_chip->ecc.priv = NULL;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002214 nand_set_flash_node(nand_chip, dev->of_node);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002215
Roger Quadros2d283ed2017-03-30 10:37:50 +03002216 if (!mtd->name) {
2217 mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
2218 "omap2-nand.%d", info->gpmc_cs);
2219 if (!mtd->name) {
2220 dev_err(&pdev->dev, "Failed to set MTD name\n");
2221 return -ENOMEM;
2222 }
2223 }
2224
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07002225 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han00d09892014-02-12 11:34:37 +09002226 nand_chip->IO_ADDR_R = devm_ioremap_resource(&pdev->dev, res);
2227 if (IS_ERR(nand_chip->IO_ADDR_R))
2228 return PTR_ERR(nand_chip->IO_ADDR_R);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002229
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07002230 info->phys_base = res->start;
vimal singh59e9c5a2009-07-13 16:26:24 +05302231
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +01002232 nand_chip->controller = &omap_gpmc_controller;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002233
Pekon Gupta633deb52013-10-24 18:20:19 +05302234 nand_chip->IO_ADDR_W = nand_chip->IO_ADDR_R;
2235 nand_chip->cmd_ctrl = omap_hwcontrol;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002236
Roger Quadros10f22ee2015-08-06 17:39:35 +03002237 info->ready_gpiod = devm_gpiod_get_optional(&pdev->dev, "rb",
2238 GPIOD_IN);
2239 if (IS_ERR(info->ready_gpiod)) {
2240 dev_err(dev, "failed to get ready gpio\n");
2241 return PTR_ERR(info->ready_gpiod);
2242 }
2243
Vimal Singh67ce04b2009-05-12 13:47:03 -07002244 /*
2245 * If RDY/BSY line is connected to OMAP then use the omap ready
Peter Meerwald4cacbe22012-07-19 13:21:04 +02002246 * function and the generic nand_wait function which reads the status
2247 * register after monitoring the RDY/BSY line. Otherwise use a standard
Vimal Singh67ce04b2009-05-12 13:47:03 -07002248 * chip delay which is slightly more than tR (AC Timing) of the NAND
2249 * device and read status register until you get a failure or success
2250 */
Roger Quadros10f22ee2015-08-06 17:39:35 +03002251 if (info->ready_gpiod) {
Pekon Gupta633deb52013-10-24 18:20:19 +05302252 nand_chip->dev_ready = omap_dev_ready;
2253 nand_chip->chip_delay = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002254 } else {
Pekon Gupta633deb52013-10-24 18:20:19 +05302255 nand_chip->waitfunc = omap_wait;
2256 nand_chip->chip_delay = 50;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002257 }
2258
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002259 if (info->flash_bbt)
Boris Brezillonf6798882016-04-19 20:29:58 +02002260 nand_chip->bbt_options |= NAND_BBT_USE_FLASH;
Ezequiel Garcíafef775c2014-09-11 12:02:08 -03002261
Pekon Guptaf18befb2013-10-24 18:20:20 +05302262 /* scan NAND device connected to chip controller */
Roger Quadros01b95fc2014-05-20 22:29:28 +03002263 nand_chip->options |= info->devsize & NAND_BUSWIDTH_16;
Pekon Guptaf18befb2013-10-24 18:20:20 +05302264
Boris Brezillon00ad3782018-09-06 14:05:14 +02002265 err = nand_scan(nand_chip, 1);
Masahiro Yamadabd93a3a2016-11-04 19:43:04 +09002266 if (err)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302267 goto return_error;
Jan Weitzela80f1c12011-04-19 16:15:34 +02002268
Ladislav Michl086c3212017-10-10 14:38:07 +02002269 err = mtd_device_register(mtd, NULL, 0);
2270 if (err)
Miquel Raynal122bb3c2018-03-21 14:01:51 +01002271 goto cleanup_nand;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002272
Pekon Gupta633deb52013-10-24 18:20:19 +05302273 platform_set_drvdata(pdev, mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002274
2275 return 0;
2276
Miquel Raynal122bb3c2018-03-21 14:01:51 +01002277cleanup_nand:
2278 nand_cleanup(nand_chip);
2279
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302280return_error:
Roger Quadrosa93295a2016-08-15 10:47:39 +03002281 if (!IS_ERR_OR_NULL(info->dma))
Russell King763e7352012-04-25 00:16:00 +01002282 dma_release_channel(info->dma);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302283 if (nand_chip->ecc.priv) {
2284 nand_bch_free(nand_chip->ecc.priv);
2285 nand_chip->ecc.priv = NULL;
2286 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002287 return err;
2288}
2289
2290static int omap_nand_remove(struct platform_device *pdev)
2291{
2292 struct mtd_info *mtd = platform_get_drvdata(pdev);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01002293 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +01002294 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302295 if (nand_chip->ecc.priv) {
2296 nand_bch_free(nand_chip->ecc.priv);
2297 nand_chip->ecc.priv = NULL;
2298 }
Russell King763e7352012-04-25 00:16:00 +01002299 if (info->dma)
2300 dma_release_channel(info->dma);
Boris Brezillon59ac2762018-09-06 14:05:15 +02002301 nand_release(nand_chip);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002302 return 0;
2303}
2304
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002305static const struct of_device_id omap_nand_ids[] = {
2306 { .compatible = "ti,omap2-nand", },
2307 {},
2308};
Javier Martinez Canillasb156b7f2016-10-17 13:19:37 -03002309MODULE_DEVICE_TABLE(of, omap_nand_ids);
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002310
Vimal Singh67ce04b2009-05-12 13:47:03 -07002311static struct platform_driver omap_nand_driver = {
2312 .probe = omap_nand_probe,
2313 .remove = omap_nand_remove,
2314 .driver = {
2315 .name = DRIVER_NAME,
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002316 .of_match_table = of_match_ptr(omap_nand_ids),
Vimal Singh67ce04b2009-05-12 13:47:03 -07002317 },
2318};
2319
Axel Linf99640d2011-11-27 20:45:03 +08002320module_platform_driver(omap_nand_driver);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002321
Axel Linc804c732011-03-07 11:04:24 +08002322MODULE_ALIAS("platform:" DRIVER_NAME);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002323MODULE_LICENSE("GPL");
2324MODULE_DESCRIPTION("Glue layer for NAND flash on TI OMAP boards");