blob: bba403b4e2628781ac11f16c24da4977a255606a [file] [log] [blame]
Vimal Singh67ce04b2009-05-12 13:47:03 -07001/*
2 * Copyright © 2004 Texas Instruments, Jian Zhang <jzhang@ti.com>
3 * Copyright © 2004 Micron Technology Inc.
4 * Copyright © 2004 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/platform_device.h>
Russell King763e7352012-04-25 00:16:00 +010012#include <linux/dmaengine.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070013#include <linux/dma-mapping.h>
14#include <linux/delay.h>
Roger Quadros10f22ee2015-08-06 17:39:35 +030015#include <linux/gpio/consumer.h>
Paul Gortmakera0e5cc52011-07-03 15:17:31 -040016#include <linux/module.h>
Sukumar Ghorai4e070372011-01-28 15:42:06 +053017#include <linux/interrupt.h>
vimal singhc276aca2009-06-27 11:07:06 +053018#include <linux/jiffies.h>
19#include <linux/sched.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070020#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020021#include <linux/mtd/rawnand.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070022#include <linux/mtd/partitions.h>
Russell King763e7352012-04-25 00:16:00 +010023#include <linux/omap-dma.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070024#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Philip Avinash62116e52013-01-04 13:26:51 +053026#include <linux/of.h>
27#include <linux/of_device.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070028
Pekon Gupta32d42a82013-10-24 18:20:23 +053029#include <linux/mtd/nand_bch.h>
Philip Avinash62116e52013-01-04 13:26:51 +053030#include <linux/platform_data/elm.h>
Ivan Djelic0e618ef2012-04-30 12:17:18 +020031
Roger Quadrosc509aef2015-08-05 14:01:50 +030032#include <linux/omap-gpmc.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020033#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070034
Vimal Singh67ce04b2009-05-12 13:47:03 -070035#define DRIVER_NAME "omap2-nand"
Sukumar Ghorai4e070372011-01-28 15:42:06 +053036#define OMAP_NAND_TIMEOUT_MS 5000
Vimal Singh67ce04b2009-05-12 13:47:03 -070037
Vimal Singh67ce04b2009-05-12 13:47:03 -070038#define NAND_Ecc_P1e (1 << 0)
39#define NAND_Ecc_P2e (1 << 1)
40#define NAND_Ecc_P4e (1 << 2)
41#define NAND_Ecc_P8e (1 << 3)
42#define NAND_Ecc_P16e (1 << 4)
43#define NAND_Ecc_P32e (1 << 5)
44#define NAND_Ecc_P64e (1 << 6)
45#define NAND_Ecc_P128e (1 << 7)
46#define NAND_Ecc_P256e (1 << 8)
47#define NAND_Ecc_P512e (1 << 9)
48#define NAND_Ecc_P1024e (1 << 10)
49#define NAND_Ecc_P2048e (1 << 11)
50
51#define NAND_Ecc_P1o (1 << 16)
52#define NAND_Ecc_P2o (1 << 17)
53#define NAND_Ecc_P4o (1 << 18)
54#define NAND_Ecc_P8o (1 << 19)
55#define NAND_Ecc_P16o (1 << 20)
56#define NAND_Ecc_P32o (1 << 21)
57#define NAND_Ecc_P64o (1 << 22)
58#define NAND_Ecc_P128o (1 << 23)
59#define NAND_Ecc_P256o (1 << 24)
60#define NAND_Ecc_P512o (1 << 25)
61#define NAND_Ecc_P1024o (1 << 26)
62#define NAND_Ecc_P2048o (1 << 27)
63
64#define TF(value) (value ? 1 : 0)
65
66#define P2048e(a) (TF(a & NAND_Ecc_P2048e) << 0)
67#define P2048o(a) (TF(a & NAND_Ecc_P2048o) << 1)
68#define P1e(a) (TF(a & NAND_Ecc_P1e) << 2)
69#define P1o(a) (TF(a & NAND_Ecc_P1o) << 3)
70#define P2e(a) (TF(a & NAND_Ecc_P2e) << 4)
71#define P2o(a) (TF(a & NAND_Ecc_P2o) << 5)
72#define P4e(a) (TF(a & NAND_Ecc_P4e) << 6)
73#define P4o(a) (TF(a & NAND_Ecc_P4o) << 7)
74
75#define P8e(a) (TF(a & NAND_Ecc_P8e) << 0)
76#define P8o(a) (TF(a & NAND_Ecc_P8o) << 1)
77#define P16e(a) (TF(a & NAND_Ecc_P16e) << 2)
78#define P16o(a) (TF(a & NAND_Ecc_P16o) << 3)
79#define P32e(a) (TF(a & NAND_Ecc_P32e) << 4)
80#define P32o(a) (TF(a & NAND_Ecc_P32o) << 5)
81#define P64e(a) (TF(a & NAND_Ecc_P64e) << 6)
82#define P64o(a) (TF(a & NAND_Ecc_P64o) << 7)
83
84#define P128e(a) (TF(a & NAND_Ecc_P128e) << 0)
85#define P128o(a) (TF(a & NAND_Ecc_P128o) << 1)
86#define P256e(a) (TF(a & NAND_Ecc_P256e) << 2)
87#define P256o(a) (TF(a & NAND_Ecc_P256o) << 3)
88#define P512e(a) (TF(a & NAND_Ecc_P512e) << 4)
89#define P512o(a) (TF(a & NAND_Ecc_P512o) << 5)
90#define P1024e(a) (TF(a & NAND_Ecc_P1024e) << 6)
91#define P1024o(a) (TF(a & NAND_Ecc_P1024o) << 7)
92
93#define P8e_s(a) (TF(a & NAND_Ecc_P8e) << 0)
94#define P8o_s(a) (TF(a & NAND_Ecc_P8o) << 1)
95#define P16e_s(a) (TF(a & NAND_Ecc_P16e) << 2)
96#define P16o_s(a) (TF(a & NAND_Ecc_P16o) << 3)
97#define P1e_s(a) (TF(a & NAND_Ecc_P1e) << 4)
98#define P1o_s(a) (TF(a & NAND_Ecc_P1o) << 5)
99#define P2e_s(a) (TF(a & NAND_Ecc_P2e) << 6)
100#define P2o_s(a) (TF(a & NAND_Ecc_P2o) << 7)
101
102#define P4e_s(a) (TF(a & NAND_Ecc_P4e) << 0)
103#define P4o_s(a) (TF(a & NAND_Ecc_P4o) << 1)
104
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700105#define PREFETCH_CONFIG1_CS_SHIFT 24
106#define ECC_CONFIG_CS_SHIFT 1
107#define CS_MASK 0x7
108#define ENABLE_PREFETCH (0x1 << 7)
109#define DMA_MPU_MODE_SHIFT 2
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +0530110#define ECCSIZE0_SHIFT 12
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700111#define ECCSIZE1_SHIFT 22
112#define ECC1RESULTSIZE 0x1
113#define ECCCLEAR 0x100
114#define ECC1 0x1
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530115#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
116#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
117#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
118#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
119#define STATUS_BUFF_EMPTY 0x00000001
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700120
Philip Avinash62116e52013-01-04 13:26:51 +0530121#define SECTOR_BYTES 512
122/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
123#define BCH4_BIT_PAD 4
Philip Avinash62116e52013-01-04 13:26:51 +0530124
125/* GPMC ecc engine settings for read */
126#define BCH_WRAPMODE_1 1 /* BCH wrap mode 1 */
127#define BCH8R_ECC_SIZE0 0x1a /* ecc_size0 = 26 */
128#define BCH8R_ECC_SIZE1 0x2 /* ecc_size1 = 2 */
129#define BCH4R_ECC_SIZE0 0xd /* ecc_size0 = 13 */
130#define BCH4R_ECC_SIZE1 0x3 /* ecc_size1 = 3 */
131
132/* GPMC ecc engine settings for write */
133#define BCH_WRAPMODE_6 6 /* BCH wrap mode 6 */
134#define BCH_ECC_SIZE0 0x0 /* ecc_size0 = 0, no oob protection */
135#define BCH_ECC_SIZE1 0x20 /* ecc_size1 = 32 */
136
Pekon Guptab491da72013-10-24 18:20:22 +0530137#define BADBLOCK_MARKER_LENGTH 2
Pekon Guptaa919e512013-10-24 18:20:21 +0530138
pekon gupta9748fff2014-03-24 16:50:05 +0530139static u_char bch16_vector[] = {0xf5, 0x24, 0x1c, 0xd0, 0x61, 0xb3, 0xf1, 0x55,
140 0x2e, 0x2c, 0x86, 0xa3, 0xed, 0x36, 0x1b, 0x78,
141 0x48, 0x76, 0xa9, 0x3b, 0x97, 0xd1, 0x7a, 0x93,
142 0x07, 0x0e};
Philip Avinash62116e52013-01-04 13:26:51 +0530143static u_char bch8_vector[] = {0xf3, 0xdb, 0x14, 0x16, 0x8b, 0xd2, 0xbe, 0xcc,
144 0xac, 0x6b, 0xff, 0x99, 0x7b};
145static u_char bch4_vector[] = {0x00, 0x6b, 0x31, 0xdd, 0x41, 0xbc, 0x10};
Philip Avinash62116e52013-01-04 13:26:51 +0530146
Vimal Singh67ce04b2009-05-12 13:47:03 -0700147struct omap_nand_info {
Vimal Singh67ce04b2009-05-12 13:47:03 -0700148 struct nand_chip nand;
149 struct platform_device *pdev;
150
151 int gpmc_cs;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300152 bool dev_ready;
153 enum nand_io xfer_type;
154 int devsize;
Pekon Gupta4e558072014-03-18 18:56:42 +0530155 enum omap_ecc ecc_opt;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300156 struct device_node *elm_of_node;
157
158 unsigned long phys_base;
vimal singhdfe32892009-07-13 16:29:16 +0530159 struct completion comp;
Russell King763e7352012-04-25 00:16:00 +0100160 struct dma_chan *dma;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700161 int gpmc_irq_fifo;
162 int gpmc_irq_count;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530163 enum {
164 OMAP_NAND_IO_READ = 0, /* read */
165 OMAP_NAND_IO_WRITE, /* write */
166 } iomode;
167 u_char *buf;
168 int buf_len;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300169 /* Interface to GPMC */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700170 struct gpmc_nand_regs reg;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300171 struct gpmc_nand_ops *ops;
Roger Quadrosc9711ec2014-05-21 07:29:03 +0300172 bool flash_bbt;
Pekon Guptaa919e512013-10-24 18:20:21 +0530173 /* fields specific for BCHx_HW ECC scheme */
Philip Avinash62116e52013-01-04 13:26:51 +0530174 struct device *elm_dev;
Roger Quadros10f22ee2015-08-06 17:39:35 +0300175 /* NAND ready gpio */
176 struct gpio_desc *ready_gpiod;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700177};
178
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100179static inline struct omap_nand_info *mtd_to_omap(struct mtd_info *mtd)
180{
Boris BREZILLON432420c2015-12-10 09:00:16 +0100181 return container_of(mtd_to_nand(mtd), struct omap_nand_info, nand);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100182}
Boris BREZILLON432420c2015-12-10 09:00:16 +0100183
Vimal Singh67ce04b2009-05-12 13:47:03 -0700184/**
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700185 * omap_prefetch_enable - configures and starts prefetch transfer
186 * @cs: cs (chip select) number
187 * @fifo_th: fifo threshold to be used for read/ write
188 * @dma_mode: dma mode enable (1) or disable (0)
189 * @u32_count: number of bytes to be transferred
190 * @is_write: prefetch read(0) or write post(1) mode
191 */
192static int omap_prefetch_enable(int cs, int fifo_th, int dma_mode,
193 unsigned int u32_count, int is_write, struct omap_nand_info *info)
194{
195 u32 val;
196
197 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
198 return -1;
199
200 if (readl(info->reg.gpmc_prefetch_control))
201 return -EBUSY;
202
203 /* Set the amount of bytes to be prefetched */
204 writel(u32_count, info->reg.gpmc_prefetch_config2);
205
206 /* Set dma/mpu mode, the prefetch read / post write and
207 * enable the engine. Set which cs is has requested for.
208 */
209 val = ((cs << PREFETCH_CONFIG1_CS_SHIFT) |
210 PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH |
Julia Lawall57a605b2016-04-14 08:54:30 +0200211 (dma_mode << DMA_MPU_MODE_SHIFT) | (is_write & 0x1));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700212 writel(val, info->reg.gpmc_prefetch_config1);
213
214 /* Start the prefetch engine */
215 writel(0x1, info->reg.gpmc_prefetch_control);
216
217 return 0;
218}
219
220/**
221 * omap_prefetch_reset - disables and stops the prefetch engine
222 */
223static int omap_prefetch_reset(int cs, struct omap_nand_info *info)
224{
225 u32 config1;
226
227 /* check if the same module/cs is trying to reset */
228 config1 = readl(info->reg.gpmc_prefetch_config1);
229 if (((config1 >> PREFETCH_CONFIG1_CS_SHIFT) & CS_MASK) != cs)
230 return -EINVAL;
231
232 /* Stop the PFPW engine */
233 writel(0x0, info->reg.gpmc_prefetch_control);
234
235 /* Reset/disable the PFPW engine */
236 writel(0x0, info->reg.gpmc_prefetch_config1);
237
238 return 0;
239}
240
241/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700242 * omap_hwcontrol - hardware specific access to control-lines
243 * @mtd: MTD device structure
244 * @cmd: command to device
245 * @ctrl:
246 * NAND_NCE: bit 0 -> don't care
247 * NAND_CLE: bit 1 -> Command Latch
248 * NAND_ALE: bit 2 -> Address Latch
249 *
250 * NOTE: boards may use different bits for these!!
251 */
252static void omap_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
253{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100254 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700255
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000256 if (cmd != NAND_CMD_NONE) {
257 if (ctrl & NAND_CLE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700258 writeb(cmd, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700259
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000260 else if (ctrl & NAND_ALE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700261 writeb(cmd, info->reg.gpmc_nand_address);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000262
263 else /* NAND_NCE */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700264 writeb(cmd, info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700265 }
Vimal Singh67ce04b2009-05-12 13:47:03 -0700266}
267
268/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530269 * omap_read_buf8 - read data from NAND controller into buffer
270 * @mtd: MTD device structure
271 * @buf: buffer to store date
272 * @len: number of bytes to read
273 */
274static void omap_read_buf8(struct mtd_info *mtd, u_char *buf, int len)
275{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100276 struct nand_chip *nand = mtd_to_nand(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530277
278 ioread8_rep(nand->IO_ADDR_R, buf, len);
279}
280
281/**
282 * omap_write_buf8 - write buffer to NAND controller
283 * @mtd: MTD device structure
284 * @buf: data buffer
285 * @len: number of bytes to write
286 */
287static void omap_write_buf8(struct mtd_info *mtd, const u_char *buf, int len)
288{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100289 struct omap_nand_info *info = mtd_to_omap(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530290 u_char *p = (u_char *)buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300291 bool status;
vimal singh59e9c5a2009-07-13 16:26:24 +0530292
293 while (len--) {
294 iowrite8(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000295 /* wait until buffer is available for write */
296 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300297 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000298 } while (!status);
vimal singh59e9c5a2009-07-13 16:26:24 +0530299 }
300}
301
302/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700303 * omap_read_buf16 - read data from NAND controller into buffer
304 * @mtd: MTD device structure
305 * @buf: buffer to store date
306 * @len: number of bytes to read
307 */
308static void omap_read_buf16(struct mtd_info *mtd, u_char *buf, int len)
309{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100310 struct nand_chip *nand = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700311
vimal singh59e9c5a2009-07-13 16:26:24 +0530312 ioread16_rep(nand->IO_ADDR_R, buf, len / 2);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700313}
314
315/**
316 * omap_write_buf16 - write buffer to NAND controller
317 * @mtd: MTD device structure
318 * @buf: data buffer
319 * @len: number of bytes to write
320 */
321static void omap_write_buf16(struct mtd_info *mtd, const u_char * buf, int len)
322{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100323 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700324 u16 *p = (u16 *) buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300325 bool status;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700326 /* FIXME try bursts of writesw() or DMA ... */
327 len >>= 1;
328
329 while (len--) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530330 iowrite16(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000331 /* wait until buffer is available for write */
332 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300333 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000334 } while (!status);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700335 }
336}
vimal singh59e9c5a2009-07-13 16:26:24 +0530337
338/**
339 * omap_read_buf_pref - read data from NAND controller into buffer
340 * @mtd: MTD device structure
341 * @buf: buffer to store date
342 * @len: number of bytes to read
343 */
344static void omap_read_buf_pref(struct mtd_info *mtd, u_char *buf, int len)
345{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100346 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000347 uint32_t r_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530348 int ret = 0;
349 u32 *p = (u32 *)buf;
350
351 /* take care of subpage reads */
Vimal Singhc3341d02010-01-07 12:16:26 +0530352 if (len % 4) {
353 if (info->nand.options & NAND_BUSWIDTH_16)
354 omap_read_buf16(mtd, buf, len % 4);
355 else
356 omap_read_buf8(mtd, buf, len % 4);
357 p = (u32 *) (buf + len % 4);
358 len -= len % 4;
vimal singh59e9c5a2009-07-13 16:26:24 +0530359 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530360
361 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700362 ret = omap_prefetch_enable(info->gpmc_cs,
363 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x0, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530364 if (ret) {
365 /* PFPW engine is busy, use cpu copy method */
366 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530367 omap_read_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530368 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530369 omap_read_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530370 } else {
371 do {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700372 r_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530373 r_count = PREFETCH_STATUS_FIFO_CNT(r_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000374 r_count = r_count >> 2;
375 ioread32_rep(info->nand.IO_ADDR_R, p, r_count);
vimal singh59e9c5a2009-07-13 16:26:24 +0530376 p += r_count;
377 len -= r_count << 2;
378 } while (len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530379 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700380 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530381 }
382}
383
384/**
385 * omap_write_buf_pref - write buffer to NAND controller
386 * @mtd: MTD device structure
387 * @buf: data buffer
388 * @len: number of bytes to write
389 */
390static void omap_write_buf_pref(struct mtd_info *mtd,
391 const u_char *buf, int len)
392{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100393 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530394 uint32_t w_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530395 int i = 0, ret = 0;
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530396 u16 *p = (u16 *)buf;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530397 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700398 u32 val;
vimal singh59e9c5a2009-07-13 16:26:24 +0530399
400 /* take care of subpage writes */
401 if (len % 2 != 0) {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000402 writeb(*buf, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530403 p = (u16 *)(buf + 1);
404 len--;
405 }
406
407 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700408 ret = omap_prefetch_enable(info->gpmc_cs,
409 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x1, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530410 if (ret) {
411 /* PFPW engine is busy, use cpu copy method */
412 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530413 omap_write_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530414 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530415 omap_write_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530416 } else {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000417 while (len) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700418 w_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530419 w_count = PREFETCH_STATUS_FIFO_CNT(w_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000420 w_count = w_count >> 1;
vimal singh59e9c5a2009-07-13 16:26:24 +0530421 for (i = 0; (i < w_count) && len; i++, len -= 2)
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000422 iowrite16(*p++, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530423 }
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000424 /* wait for data to flushed-out before reset the prefetch */
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530425 tim = 0;
426 limit = (loops_per_jiffy *
427 msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700428 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530429 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700430 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530431 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700432 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530433
vimal singh59e9c5a2009-07-13 16:26:24 +0530434 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700435 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530436 }
437}
438
vimal singhdfe32892009-07-13 16:29:16 +0530439/*
Russell King2df41d02012-04-25 00:19:39 +0100440 * omap_nand_dma_callback: callback on the completion of dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530441 * @data: pointer to completion data structure
442 */
Russell King763e7352012-04-25 00:16:00 +0100443static void omap_nand_dma_callback(void *data)
444{
445 complete((struct completion *) data);
446}
vimal singhdfe32892009-07-13 16:29:16 +0530447
448/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200449 * omap_nand_dma_transfer: configure and start dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530450 * @mtd: MTD device structure
451 * @addr: virtual address in RAM of source/destination
452 * @len: number of data bytes to be transferred
453 * @is_write: flag for read/write operation
454 */
455static inline int omap_nand_dma_transfer(struct mtd_info *mtd, void *addr,
456 unsigned int len, int is_write)
457{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100458 struct omap_nand_info *info = mtd_to_omap(mtd);
Russell King2df41d02012-04-25 00:19:39 +0100459 struct dma_async_tx_descriptor *tx;
vimal singhdfe32892009-07-13 16:29:16 +0530460 enum dma_data_direction dir = is_write ? DMA_TO_DEVICE :
461 DMA_FROM_DEVICE;
Russell King2df41d02012-04-25 00:19:39 +0100462 struct scatterlist sg;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530463 unsigned long tim, limit;
Russell King2df41d02012-04-25 00:19:39 +0100464 unsigned n;
465 int ret;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700466 u32 val;
vimal singhdfe32892009-07-13 16:29:16 +0530467
Cooper Jr., Franklin8c6f0fc2016-04-15 15:28:59 -0500468 if (!virt_addr_valid(addr))
469 goto out_copy;
vimal singhdfe32892009-07-13 16:29:16 +0530470
Russell King2df41d02012-04-25 00:19:39 +0100471 sg_init_one(&sg, addr, len);
472 n = dma_map_sg(info->dma->device->dev, &sg, 1, dir);
473 if (n == 0) {
vimal singhdfe32892009-07-13 16:29:16 +0530474 dev_err(&info->pdev->dev,
475 "Couldn't DMA map a %d byte buffer\n", len);
476 goto out_copy;
477 }
478
Russell King2df41d02012-04-25 00:19:39 +0100479 tx = dmaengine_prep_slave_sg(info->dma, &sg, n,
480 is_write ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
481 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
482 if (!tx)
483 goto out_copy_unmap;
484
485 tx->callback = omap_nand_dma_callback;
486 tx->callback_param = &info->comp;
487 dmaengine_submit(tx);
488
Cooper Jr., Franklin03d3a1d2016-04-15 15:28:58 -0500489 init_completion(&info->comp);
490
491 /* setup and start DMA using dma_addr */
492 dma_async_issue_pending(info->dma);
493
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700494 /* configure and start prefetch transfer */
495 ret = omap_prefetch_enable(info->gpmc_cs,
496 PREFETCH_FIFOTHRESHOLD_MAX, 0x1, len, is_write, info);
vimal singhdfe32892009-07-13 16:29:16 +0530497 if (ret)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530498 /* PFPW engine is busy, use cpu copy method */
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300499 goto out_copy_unmap;
vimal singhdfe32892009-07-13 16:29:16 +0530500
vimal singhdfe32892009-07-13 16:29:16 +0530501 wait_for_completion(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530502 tim = 0;
503 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700504
505 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530506 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700507 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530508 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700509 } while (val && (tim++ < limit));
vimal singhdfe32892009-07-13 16:29:16 +0530510
vimal singhdfe32892009-07-13 16:29:16 +0530511 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700512 omap_prefetch_reset(info->gpmc_cs, info);
vimal singhdfe32892009-07-13 16:29:16 +0530513
Russell King2df41d02012-04-25 00:19:39 +0100514 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530515 return 0;
516
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300517out_copy_unmap:
Russell King2df41d02012-04-25 00:19:39 +0100518 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530519out_copy:
520 if (info->nand.options & NAND_BUSWIDTH_16)
521 is_write == 0 ? omap_read_buf16(mtd, (u_char *) addr, len)
522 : omap_write_buf16(mtd, (u_char *) addr, len);
523 else
524 is_write == 0 ? omap_read_buf8(mtd, (u_char *) addr, len)
525 : omap_write_buf8(mtd, (u_char *) addr, len);
526 return 0;
527}
vimal singhdfe32892009-07-13 16:29:16 +0530528
529/**
530 * omap_read_buf_dma_pref - read data from NAND controller into buffer
531 * @mtd: MTD device structure
532 * @buf: buffer to store date
533 * @len: number of bytes to read
534 */
535static void omap_read_buf_dma_pref(struct mtd_info *mtd, u_char *buf, int len)
536{
537 if (len <= mtd->oobsize)
538 omap_read_buf_pref(mtd, buf, len);
539 else
540 /* start transfer in DMA mode */
541 omap_nand_dma_transfer(mtd, buf, len, 0x0);
542}
543
544/**
545 * omap_write_buf_dma_pref - write buffer to NAND controller
546 * @mtd: MTD device structure
547 * @buf: data buffer
548 * @len: number of bytes to write
549 */
550static void omap_write_buf_dma_pref(struct mtd_info *mtd,
551 const u_char *buf, int len)
552{
553 if (len <= mtd->oobsize)
554 omap_write_buf_pref(mtd, buf, len);
555 else
556 /* start transfer in DMA mode */
Vimal Singhbdaefc42010-01-05 12:49:24 +0530557 omap_nand_dma_transfer(mtd, (u_char *) buf, len, 0x1);
vimal singhdfe32892009-07-13 16:29:16 +0530558}
559
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530560/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200561 * omap_nand_irq - GPMC irq handler
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530562 * @this_irq: gpmc irq number
563 * @dev: omap_nand_info structure pointer is passed here
564 */
565static irqreturn_t omap_nand_irq(int this_irq, void *dev)
566{
567 struct omap_nand_info *info = (struct omap_nand_info *) dev;
568 u32 bytes;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530569
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700570 bytes = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530571 bytes = PREFETCH_STATUS_FIFO_CNT(bytes);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530572 bytes = bytes & 0xFFFC; /* io in multiple of 4 bytes */
573 if (info->iomode == OMAP_NAND_IO_WRITE) { /* checks for write io */
Afzal Mohammed5c468452012-08-30 12:53:24 -0700574 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530575 goto done;
576
577 if (info->buf_len && (info->buf_len < bytes))
578 bytes = info->buf_len;
579 else if (!info->buf_len)
580 bytes = 0;
581 iowrite32_rep(info->nand.IO_ADDR_W,
582 (u32 *)info->buf, bytes >> 2);
583 info->buf = info->buf + bytes;
584 info->buf_len -= bytes;
585
586 } else {
587 ioread32_rep(info->nand.IO_ADDR_R,
588 (u32 *)info->buf, bytes >> 2);
589 info->buf = info->buf + bytes;
590
Afzal Mohammed5c468452012-08-30 12:53:24 -0700591 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530592 goto done;
593 }
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530594
595 return IRQ_HANDLED;
596
597done:
598 complete(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530599
Afzal Mohammed5c468452012-08-30 12:53:24 -0700600 disable_irq_nosync(info->gpmc_irq_fifo);
601 disable_irq_nosync(info->gpmc_irq_count);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530602
603 return IRQ_HANDLED;
604}
605
606/*
607 * omap_read_buf_irq_pref - read data from NAND controller into buffer
608 * @mtd: MTD device structure
609 * @buf: buffer to store date
610 * @len: number of bytes to read
611 */
612static void omap_read_buf_irq_pref(struct mtd_info *mtd, u_char *buf, int len)
613{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100614 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530615 int ret = 0;
616
617 if (len <= mtd->oobsize) {
618 omap_read_buf_pref(mtd, buf, len);
619 return;
620 }
621
622 info->iomode = OMAP_NAND_IO_READ;
623 info->buf = buf;
624 init_completion(&info->comp);
625
626 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700627 ret = omap_prefetch_enable(info->gpmc_cs,
628 PREFETCH_FIFOTHRESHOLD_MAX/2, 0x0, len, 0x0, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530629 if (ret)
630 /* PFPW engine is busy, use cpu copy method */
631 goto out_copy;
632
633 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700634
635 enable_irq(info->gpmc_irq_count);
636 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530637
638 /* waiting for read to complete */
639 wait_for_completion(&info->comp);
640
641 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700642 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530643 return;
644
645out_copy:
646 if (info->nand.options & NAND_BUSWIDTH_16)
647 omap_read_buf16(mtd, buf, len);
648 else
649 omap_read_buf8(mtd, buf, len);
650}
651
652/*
653 * omap_write_buf_irq_pref - write buffer to NAND controller
654 * @mtd: MTD device structure
655 * @buf: data buffer
656 * @len: number of bytes to write
657 */
658static void omap_write_buf_irq_pref(struct mtd_info *mtd,
659 const u_char *buf, int len)
660{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100661 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530662 int ret = 0;
663 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700664 u32 val;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530665
666 if (len <= mtd->oobsize) {
667 omap_write_buf_pref(mtd, buf, len);
668 return;
669 }
670
671 info->iomode = OMAP_NAND_IO_WRITE;
672 info->buf = (u_char *) buf;
673 init_completion(&info->comp);
674
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530675 /* configure and start prefetch transfer : size=24 */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700676 ret = omap_prefetch_enable(info->gpmc_cs,
677 (PREFETCH_FIFOTHRESHOLD_MAX * 3) / 8, 0x0, len, 0x1, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530678 if (ret)
679 /* PFPW engine is busy, use cpu copy method */
680 goto out_copy;
681
682 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700683
684 enable_irq(info->gpmc_irq_count);
685 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530686
687 /* waiting for write to complete */
688 wait_for_completion(&info->comp);
Afzal Mohammed5c468452012-08-30 12:53:24 -0700689
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530690 /* wait for data to flushed-out before reset the prefetch */
691 tim = 0;
692 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700693 do {
694 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530695 val = PREFETCH_STATUS_COUNT(val);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530696 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700697 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530698
699 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700700 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530701 return;
702
703out_copy:
704 if (info->nand.options & NAND_BUSWIDTH_16)
705 omap_write_buf16(mtd, buf, len);
706 else
707 omap_write_buf8(mtd, buf, len);
708}
709
Vimal Singh67ce04b2009-05-12 13:47:03 -0700710/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700711 * gen_true_ecc - This function will generate true ECC value
712 * @ecc_buf: buffer to store ecc code
713 *
714 * This generated true ECC value can be used when correcting
715 * data read from NAND flash memory core
716 */
717static void gen_true_ecc(u8 *ecc_buf)
718{
719 u32 tmp = ecc_buf[0] | (ecc_buf[1] << 16) |
720 ((ecc_buf[2] & 0xF0) << 20) | ((ecc_buf[2] & 0x0F) << 8);
721
722 ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) |
723 P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
724 ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) |
725 P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
726 ecc_buf[2] = ~(P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) |
727 P1e(tmp) | P2048o(tmp) | P2048e(tmp));
728}
729
730/**
731 * omap_compare_ecc - Detect (2 bits) and correct (1 bit) error in data
732 * @ecc_data1: ecc code from nand spare area
733 * @ecc_data2: ecc code from hardware register obtained from hardware ecc
734 * @page_data: page data
735 *
736 * This function compares two ECC's and indicates if there is an error.
737 * If the error can be corrected it will be corrected to the buffer.
John Ogness74f1b722011-02-28 13:12:46 +0100738 * If there is no error, %0 is returned. If there is an error but it
739 * was corrected, %1 is returned. Otherwise, %-1 is returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700740 */
741static int omap_compare_ecc(u8 *ecc_data1, /* read from NAND memory */
742 u8 *ecc_data2, /* read from register */
743 u8 *page_data)
744{
745 uint i;
746 u8 tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
747 u8 comp0_bit[8], comp1_bit[8], comp2_bit[8];
748 u8 ecc_bit[24];
749 u8 ecc_sum = 0;
750 u8 find_bit = 0;
751 uint find_byte = 0;
752 int isEccFF;
753
754 isEccFF = ((*(u32 *)ecc_data1 & 0xFFFFFF) == 0xFFFFFF);
755
756 gen_true_ecc(ecc_data1);
757 gen_true_ecc(ecc_data2);
758
759 for (i = 0; i <= 2; i++) {
760 *(ecc_data1 + i) = ~(*(ecc_data1 + i));
761 *(ecc_data2 + i) = ~(*(ecc_data2 + i));
762 }
763
764 for (i = 0; i < 8; i++) {
765 tmp0_bit[i] = *ecc_data1 % 2;
766 *ecc_data1 = *ecc_data1 / 2;
767 }
768
769 for (i = 0; i < 8; i++) {
770 tmp1_bit[i] = *(ecc_data1 + 1) % 2;
771 *(ecc_data1 + 1) = *(ecc_data1 + 1) / 2;
772 }
773
774 for (i = 0; i < 8; i++) {
775 tmp2_bit[i] = *(ecc_data1 + 2) % 2;
776 *(ecc_data1 + 2) = *(ecc_data1 + 2) / 2;
777 }
778
779 for (i = 0; i < 8; i++) {
780 comp0_bit[i] = *ecc_data2 % 2;
781 *ecc_data2 = *ecc_data2 / 2;
782 }
783
784 for (i = 0; i < 8; i++) {
785 comp1_bit[i] = *(ecc_data2 + 1) % 2;
786 *(ecc_data2 + 1) = *(ecc_data2 + 1) / 2;
787 }
788
789 for (i = 0; i < 8; i++) {
790 comp2_bit[i] = *(ecc_data2 + 2) % 2;
791 *(ecc_data2 + 2) = *(ecc_data2 + 2) / 2;
792 }
793
794 for (i = 0; i < 6; i++)
795 ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
796
797 for (i = 0; i < 8; i++)
798 ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
799
800 for (i = 0; i < 8; i++)
801 ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
802
803 ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
804 ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
805
806 for (i = 0; i < 24; i++)
807 ecc_sum += ecc_bit[i];
808
809 switch (ecc_sum) {
810 case 0:
811 /* Not reached because this function is not called if
812 * ECC values are equal
813 */
814 return 0;
815
816 case 1:
817 /* Uncorrectable error */
Brian Norris289c0522011-07-19 10:06:09 -0700818 pr_debug("ECC UNCORRECTED_ERROR 1\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100819 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700820
821 case 11:
822 /* UN-Correctable error */
Brian Norris289c0522011-07-19 10:06:09 -0700823 pr_debug("ECC UNCORRECTED_ERROR B\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100824 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700825
826 case 12:
827 /* Correctable error */
828 find_byte = (ecc_bit[23] << 8) +
829 (ecc_bit[21] << 7) +
830 (ecc_bit[19] << 6) +
831 (ecc_bit[17] << 5) +
832 (ecc_bit[15] << 4) +
833 (ecc_bit[13] << 3) +
834 (ecc_bit[11] << 2) +
835 (ecc_bit[9] << 1) +
836 ecc_bit[7];
837
838 find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
839
Brian Norris0a32a102011-07-19 10:06:10 -0700840 pr_debug("Correcting single bit ECC error at offset: "
841 "%d, bit: %d\n", find_byte, find_bit);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700842
843 page_data[find_byte] ^= (1 << find_bit);
844
John Ogness74f1b722011-02-28 13:12:46 +0100845 return 1;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700846 default:
847 if (isEccFF) {
848 if (ecc_data2[0] == 0 &&
849 ecc_data2[1] == 0 &&
850 ecc_data2[2] == 0)
851 return 0;
852 }
Brian Norris289c0522011-07-19 10:06:09 -0700853 pr_debug("UNCORRECTED_ERROR default\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100854 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700855 }
856}
857
858/**
859 * omap_correct_data - Compares the ECC read with HW generated ECC
860 * @mtd: MTD device structure
861 * @dat: page data
862 * @read_ecc: ecc read from nand flash
863 * @calc_ecc: ecc read from HW ECC registers
864 *
865 * Compares the ecc read from nand spare area with ECC registers values
John Ogness74f1b722011-02-28 13:12:46 +0100866 * and if ECC's mismatched, it will call 'omap_compare_ecc' for error
867 * detection and correction. If there are no errors, %0 is returned. If
868 * there were errors and all of the errors were corrected, the number of
869 * corrected errors is returned. If uncorrectable errors exist, %-1 is
870 * returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700871 */
872static int omap_correct_data(struct mtd_info *mtd, u_char *dat,
873 u_char *read_ecc, u_char *calc_ecc)
874{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100875 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700876 int blockCnt = 0, i = 0, ret = 0;
John Ogness74f1b722011-02-28 13:12:46 +0100877 int stat = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700878
879 /* Ex NAND_ECC_HW12_2048 */
880 if ((info->nand.ecc.mode == NAND_ECC_HW) &&
881 (info->nand.ecc.size == 2048))
882 blockCnt = 4;
883 else
884 blockCnt = 1;
885
886 for (i = 0; i < blockCnt; i++) {
887 if (memcmp(read_ecc, calc_ecc, 3) != 0) {
888 ret = omap_compare_ecc(read_ecc, calc_ecc, dat);
889 if (ret < 0)
890 return ret;
John Ogness74f1b722011-02-28 13:12:46 +0100891 /* keep track of the number of corrected errors */
892 stat += ret;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700893 }
894 read_ecc += 3;
895 calc_ecc += 3;
896 dat += 512;
897 }
John Ogness74f1b722011-02-28 13:12:46 +0100898 return stat;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700899}
900
901/**
902 * omap_calcuate_ecc - Generate non-inverted ECC bytes.
903 * @mtd: MTD device structure
904 * @dat: The pointer to data on which ecc is computed
905 * @ecc_code: The ecc_code buffer
906 *
907 * Using noninverted ECC can be considered ugly since writing a blank
908 * page ie. padding will clear the ECC bytes. This is no problem as long
909 * nobody is trying to write data on the seemingly unused page. Reading
910 * an erased page will produce an ECC mismatch between generated and read
911 * ECC bytes that has to be dealt with separately.
912 */
913static int omap_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
914 u_char *ecc_code)
915{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100916 struct omap_nand_info *info = mtd_to_omap(mtd);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700917 u32 val;
918
919 val = readl(info->reg.gpmc_ecc_config);
Roger Quadros40ddbf52014-08-25 16:15:33 -0700920 if (((val >> ECC_CONFIG_CS_SHIFT) & CS_MASK) != info->gpmc_cs)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700921 return -EINVAL;
922
923 /* read ecc result */
924 val = readl(info->reg.gpmc_ecc1_result);
925 *ecc_code++ = val; /* P128e, ..., P1e */
926 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
927 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
928 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
929
930 return 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700931}
932
933/**
934 * omap_enable_hwecc - This function enables the hardware ecc functionality
935 * @mtd: MTD device structure
936 * @mode: Read/Write mode
937 */
Boris Brezillonec476362018-09-06 14:05:17 +0200938static void omap_enable_hwecc(struct nand_chip *chip, int mode)
Vimal Singh67ce04b2009-05-12 13:47:03 -0700939{
Boris Brezillonec476362018-09-06 14:05:17 +0200940 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Vimal Singh67ce04b2009-05-12 13:47:03 -0700941 unsigned int dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700942 u32 val;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700943
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700944 /* clear ecc and enable bits */
945 val = ECCCLEAR | ECC1;
946 writel(val, info->reg.gpmc_ecc_control);
947
948 /* program ecc and result sizes */
949 val = ((((info->nand.ecc.size >> 1) - 1) << ECCSIZE1_SHIFT) |
950 ECC1RESULTSIZE);
951 writel(val, info->reg.gpmc_ecc_size_config);
952
953 switch (mode) {
954 case NAND_ECC_READ:
955 case NAND_ECC_WRITE:
956 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
957 break;
958 case NAND_ECC_READSYN:
959 writel(ECCCLEAR, info->reg.gpmc_ecc_control);
960 break;
961 default:
962 dev_info(&info->pdev->dev,
963 "error: unrecognized Mode[%d]!\n", mode);
964 break;
965 }
966
967 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
968 val = (dev_width << 7) | (info->gpmc_cs << 1) | (0x1);
969 writel(val, info->reg.gpmc_ecc_config);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700970}
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000971
Vimal Singh67ce04b2009-05-12 13:47:03 -0700972/**
973 * omap_wait - wait until the command is done
974 * @mtd: MTD device structure
975 * @chip: NAND Chip structure
976 *
977 * Wait function is called during Program and erase operations and
978 * the way it is called from MTD layer, we should wait till the NAND
979 * chip is ready after the programming/erase operation has completed.
980 *
981 * Erase can take up to 400ms and program up to 20ms according to
982 * general NAND and SmartMedia specs
983 */
984static int omap_wait(struct mtd_info *mtd, struct nand_chip *chip)
985{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100986 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100987 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700988 unsigned long timeo = jiffies;
Ivan Djelica9c465f2012-04-17 13:11:53 +0200989 int status, state = this->state;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700990
991 if (state == FL_ERASING)
Toan Pham4ff67722013-03-15 10:44:59 -0700992 timeo += msecs_to_jiffies(400);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700993 else
Toan Pham4ff67722013-03-15 10:44:59 -0700994 timeo += msecs_to_jiffies(20);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700995
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700996 writeb(NAND_CMD_STATUS & 0xFF, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700997 while (time_before(jiffies, timeo)) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700998 status = readb(info->reg.gpmc_nand_data);
vimal singhc276aca2009-06-27 11:07:06 +0530999 if (status & NAND_STATUS_READY)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001000 break;
vimal singhc276aca2009-06-27 11:07:06 +05301001 cond_resched();
Vimal Singh67ce04b2009-05-12 13:47:03 -07001002 }
Ivan Djelica9c465f2012-04-17 13:11:53 +02001003
Afzal Mohammed4ea1e4b2012-09-29 11:22:21 +05301004 status = readb(info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001005 return status;
1006}
1007
1008/**
Roger Quadros10f22ee2015-08-06 17:39:35 +03001009 * omap_dev_ready - checks the NAND Ready GPIO line
Vimal Singh67ce04b2009-05-12 13:47:03 -07001010 * @mtd: MTD device structure
Roger Quadros10f22ee2015-08-06 17:39:35 +03001011 *
1012 * Returns true if ready and false if busy.
Vimal Singh67ce04b2009-05-12 13:47:03 -07001013 */
1014static int omap_dev_ready(struct mtd_info *mtd)
1015{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001016 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001017
Roger Quadros10f22ee2015-08-06 17:39:35 +03001018 return gpiod_get_value(info->ready_gpiod);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001019}
1020
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001021/**
Pekon Gupta7c977c32014-03-03 15:38:30 +05301022 * omap_enable_hwecc_bch - Program GPMC to perform BCH ECC calculation
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001023 * @mtd: MTD device structure
1024 * @mode: Read/Write mode
Philip Avinash62116e52013-01-04 13:26:51 +05301025 *
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001026 * When using BCH with SW correction (i.e. no ELM), sector size is set
1027 * to 512 bytes and we use BCH_WRAPMODE_6 wrapping mode
1028 * for both reading and writing with:
Philip Avinash62116e52013-01-04 13:26:51 +05301029 * eccsize0 = 0 (no additional protected byte in spare area)
1030 * eccsize1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001031 */
Boris Brezillonec476362018-09-06 14:05:17 +02001032static void __maybe_unused omap_enable_hwecc_bch(struct nand_chip *chip,
1033 int mode)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001034{
Pekon Gupta16e69322014-03-03 15:38:32 +05301035 unsigned int bch_type;
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301036 unsigned int dev_width, nsectors;
Boris Brezillonec476362018-09-06 14:05:17 +02001037 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Pekon Guptac5957a32014-03-03 15:38:31 +05301038 enum omap_ecc ecc_opt = info->ecc_opt;
Philip Avinash62116e52013-01-04 13:26:51 +05301039 u32 val, wr_mode;
1040 unsigned int ecc_size1, ecc_size0;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001041
Pekon Guptac5957a32014-03-03 15:38:31 +05301042 /* GPMC configurations for calculating ECC */
1043 switch (ecc_opt) {
1044 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301045 bch_type = 0;
1046 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001047 wr_mode = BCH_WRAPMODE_6;
1048 ecc_size0 = BCH_ECC_SIZE0;
1049 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301050 break;
1051 case OMAP_ECC_BCH4_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301052 bch_type = 0;
1053 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301054 if (mode == NAND_ECC_READ) {
1055 wr_mode = BCH_WRAPMODE_1;
1056 ecc_size0 = BCH4R_ECC_SIZE0;
1057 ecc_size1 = BCH4R_ECC_SIZE1;
1058 } else {
1059 wr_mode = BCH_WRAPMODE_6;
1060 ecc_size0 = BCH_ECC_SIZE0;
1061 ecc_size1 = BCH_ECC_SIZE1;
1062 }
1063 break;
1064 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301065 bch_type = 1;
1066 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001067 wr_mode = BCH_WRAPMODE_6;
1068 ecc_size0 = BCH_ECC_SIZE0;
1069 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301070 break;
1071 case OMAP_ECC_BCH8_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301072 bch_type = 1;
1073 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301074 if (mode == NAND_ECC_READ) {
1075 wr_mode = BCH_WRAPMODE_1;
1076 ecc_size0 = BCH8R_ECC_SIZE0;
1077 ecc_size1 = BCH8R_ECC_SIZE1;
1078 } else {
1079 wr_mode = BCH_WRAPMODE_6;
1080 ecc_size0 = BCH_ECC_SIZE0;
1081 ecc_size1 = BCH_ECC_SIZE1;
1082 }
1083 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301084 case OMAP_ECC_BCH16_CODE_HW:
1085 bch_type = 0x2;
1086 nsectors = chip->ecc.steps;
1087 if (mode == NAND_ECC_READ) {
1088 wr_mode = 0x01;
1089 ecc_size0 = 52; /* ECC bits in nibbles per sector */
1090 ecc_size1 = 0; /* non-ECC bits in nibbles per sector */
1091 } else {
1092 wr_mode = 0x01;
1093 ecc_size0 = 0; /* extra bits in nibbles per sector */
1094 ecc_size1 = 52; /* OOB bits in nibbles per sector */
1095 }
1096 break;
Pekon Guptac5957a32014-03-03 15:38:31 +05301097 default:
1098 return;
1099 }
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301100
1101 writel(ECC1, info->reg.gpmc_ecc_control);
1102
Philip Avinash62116e52013-01-04 13:26:51 +05301103 /* Configure ecc size for BCH */
1104 val = (ecc_size1 << ECCSIZE1_SHIFT) | (ecc_size0 << ECCSIZE0_SHIFT);
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301105 writel(val, info->reg.gpmc_ecc_size_config);
1106
Philip Avinash62116e52013-01-04 13:26:51 +05301107 dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
1108
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301109 /* BCH configuration */
1110 val = ((1 << 16) | /* enable BCH */
Pekon Gupta16e69322014-03-03 15:38:32 +05301111 (bch_type << 12) | /* BCH4/BCH8/BCH16 */
Philip Avinash62116e52013-01-04 13:26:51 +05301112 (wr_mode << 8) | /* wrap mode */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301113 (dev_width << 7) | /* bus width */
1114 (((nsectors-1) & 0x7) << 4) | /* number of sectors */
1115 (info->gpmc_cs << 1) | /* ECC CS */
1116 (0x1)); /* enable ECC */
1117
1118 writel(val, info->reg.gpmc_ecc_config);
1119
Philip Avinash62116e52013-01-04 13:26:51 +05301120 /* Clear ecc and enable bits */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301121 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001122}
Pekon Gupta7c977c32014-03-03 15:38:30 +05301123
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301124static u8 bch4_polynomial[] = {0x28, 0x13, 0xcc, 0x39, 0x96, 0xac, 0x7f};
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301125static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
1126 0x97, 0x79, 0xe5, 0x24, 0xb5};
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001127
1128/**
Roger Quadros739c6442017-10-20 15:16:21 +03001129 * _omap_calculate_ecc_bch - Generate ECC bytes for one sector
Philip Avinash62116e52013-01-04 13:26:51 +05301130 * @mtd: MTD device structure
1131 * @dat: The pointer to data on which ecc is computed
1132 * @ecc_code: The ecc_code buffer
Roger Quadros739c6442017-10-20 15:16:21 +03001133 * @i: The sector number (for a multi sector page)
Philip Avinash62116e52013-01-04 13:26:51 +05301134 *
Roger Quadros739c6442017-10-20 15:16:21 +03001135 * Support calculating of BCH4/8/16 ECC vectors for one sector
1136 * within a page. Sector number is in @i.
Philip Avinash62116e52013-01-04 13:26:51 +05301137 */
Roger Quadros739c6442017-10-20 15:16:21 +03001138static int _omap_calculate_ecc_bch(struct mtd_info *mtd,
1139 const u_char *dat, u_char *ecc_calc, int i)
Philip Avinash62116e52013-01-04 13:26:51 +05301140{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001141 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301142 int eccbytes = info->nand.ecc.bytes;
1143 struct gpmc_nand_regs *gpmc_regs = &info->reg;
1144 u8 *ecc_code;
Roger Quadros739c6442017-10-20 15:16:21 +03001145 unsigned long bch_val1, bch_val2, bch_val3, bch_val4;
pekon gupta9748fff2014-03-24 16:50:05 +05301146 u32 val;
Roger Quadros739c6442017-10-20 15:16:21 +03001147 int j;
1148
1149 ecc_code = ecc_calc;
1150 switch (info->ecc_opt) {
1151 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1152 case OMAP_ECC_BCH8_CODE_HW:
1153 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1154 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1155 bch_val3 = readl(gpmc_regs->gpmc_bch_result2[i]);
1156 bch_val4 = readl(gpmc_regs->gpmc_bch_result3[i]);
1157 *ecc_code++ = (bch_val4 & 0xFF);
1158 *ecc_code++ = ((bch_val3 >> 24) & 0xFF);
1159 *ecc_code++ = ((bch_val3 >> 16) & 0xFF);
1160 *ecc_code++ = ((bch_val3 >> 8) & 0xFF);
1161 *ecc_code++ = (bch_val3 & 0xFF);
1162 *ecc_code++ = ((bch_val2 >> 24) & 0xFF);
1163 *ecc_code++ = ((bch_val2 >> 16) & 0xFF);
1164 *ecc_code++ = ((bch_val2 >> 8) & 0xFF);
1165 *ecc_code++ = (bch_val2 & 0xFF);
1166 *ecc_code++ = ((bch_val1 >> 24) & 0xFF);
1167 *ecc_code++ = ((bch_val1 >> 16) & 0xFF);
1168 *ecc_code++ = ((bch_val1 >> 8) & 0xFF);
1169 *ecc_code++ = (bch_val1 & 0xFF);
1170 break;
1171 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1172 case OMAP_ECC_BCH4_CODE_HW:
1173 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1174 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1175 *ecc_code++ = ((bch_val2 >> 12) & 0xFF);
1176 *ecc_code++ = ((bch_val2 >> 4) & 0xFF);
1177 *ecc_code++ = ((bch_val2 & 0xF) << 4) |
1178 ((bch_val1 >> 28) & 0xF);
1179 *ecc_code++ = ((bch_val1 >> 20) & 0xFF);
1180 *ecc_code++ = ((bch_val1 >> 12) & 0xFF);
1181 *ecc_code++ = ((bch_val1 >> 4) & 0xFF);
1182 *ecc_code++ = ((bch_val1 & 0xF) << 4);
1183 break;
1184 case OMAP_ECC_BCH16_CODE_HW:
1185 val = readl(gpmc_regs->gpmc_bch_result6[i]);
1186 ecc_code[0] = ((val >> 8) & 0xFF);
1187 ecc_code[1] = ((val >> 0) & 0xFF);
1188 val = readl(gpmc_regs->gpmc_bch_result5[i]);
1189 ecc_code[2] = ((val >> 24) & 0xFF);
1190 ecc_code[3] = ((val >> 16) & 0xFF);
1191 ecc_code[4] = ((val >> 8) & 0xFF);
1192 ecc_code[5] = ((val >> 0) & 0xFF);
1193 val = readl(gpmc_regs->gpmc_bch_result4[i]);
1194 ecc_code[6] = ((val >> 24) & 0xFF);
1195 ecc_code[7] = ((val >> 16) & 0xFF);
1196 ecc_code[8] = ((val >> 8) & 0xFF);
1197 ecc_code[9] = ((val >> 0) & 0xFF);
1198 val = readl(gpmc_regs->gpmc_bch_result3[i]);
1199 ecc_code[10] = ((val >> 24) & 0xFF);
1200 ecc_code[11] = ((val >> 16) & 0xFF);
1201 ecc_code[12] = ((val >> 8) & 0xFF);
1202 ecc_code[13] = ((val >> 0) & 0xFF);
1203 val = readl(gpmc_regs->gpmc_bch_result2[i]);
1204 ecc_code[14] = ((val >> 24) & 0xFF);
1205 ecc_code[15] = ((val >> 16) & 0xFF);
1206 ecc_code[16] = ((val >> 8) & 0xFF);
1207 ecc_code[17] = ((val >> 0) & 0xFF);
1208 val = readl(gpmc_regs->gpmc_bch_result1[i]);
1209 ecc_code[18] = ((val >> 24) & 0xFF);
1210 ecc_code[19] = ((val >> 16) & 0xFF);
1211 ecc_code[20] = ((val >> 8) & 0xFF);
1212 ecc_code[21] = ((val >> 0) & 0xFF);
1213 val = readl(gpmc_regs->gpmc_bch_result0[i]);
1214 ecc_code[22] = ((val >> 24) & 0xFF);
1215 ecc_code[23] = ((val >> 16) & 0xFF);
1216 ecc_code[24] = ((val >> 8) & 0xFF);
1217 ecc_code[25] = ((val >> 0) & 0xFF);
1218 break;
1219 default:
1220 return -EINVAL;
1221 }
1222
1223 /* ECC scheme specific syndrome customizations */
1224 switch (info->ecc_opt) {
1225 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1226 /* Add constant polynomial to remainder, so that
1227 * ECC of blank pages results in 0x0 on reading back
1228 */
1229 for (j = 0; j < eccbytes; j++)
1230 ecc_calc[j] ^= bch4_polynomial[j];
1231 break;
1232 case OMAP_ECC_BCH4_CODE_HW:
1233 /* Set 8th ECC byte as 0x0 for ROM compatibility */
1234 ecc_calc[eccbytes - 1] = 0x0;
1235 break;
1236 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1237 /* Add constant polynomial to remainder, so that
1238 * ECC of blank pages results in 0x0 on reading back
1239 */
1240 for (j = 0; j < eccbytes; j++)
1241 ecc_calc[j] ^= bch8_polynomial[j];
1242 break;
1243 case OMAP_ECC_BCH8_CODE_HW:
1244 /* Set 14th ECC byte as 0x0 for ROM compatibility */
1245 ecc_calc[eccbytes - 1] = 0x0;
1246 break;
1247 case OMAP_ECC_BCH16_CODE_HW:
1248 break;
1249 default:
1250 return -EINVAL;
1251 }
1252
1253 return 0;
1254}
1255
1256/**
1257 * omap_calculate_ecc_bch_sw - ECC generator for sector for SW based correction
1258 * @mtd: MTD device structure
1259 * @dat: The pointer to data on which ecc is computed
1260 * @ecc_code: The ecc_code buffer
1261 *
1262 * Support calculating of BCH4/8/16 ECC vectors for one sector. This is used
1263 * when SW based correction is required as ECC is required for one sector
1264 * at a time.
1265 */
1266static int omap_calculate_ecc_bch_sw(struct mtd_info *mtd,
1267 const u_char *dat, u_char *ecc_calc)
1268{
1269 return _omap_calculate_ecc_bch(mtd, dat, ecc_calc, 0);
1270}
1271
1272/**
1273 * omap_calculate_ecc_bch_multi - Generate ECC for multiple sectors
1274 * @mtd: MTD device structure
1275 * @dat: The pointer to data on which ecc is computed
1276 * @ecc_code: The ecc_code buffer
1277 *
1278 * Support calculating of BCH4/8/16 ecc vectors for the entire page in one go.
1279 */
1280static int omap_calculate_ecc_bch_multi(struct mtd_info *mtd,
1281 const u_char *dat, u_char *ecc_calc)
1282{
1283 struct omap_nand_info *info = mtd_to_omap(mtd);
1284 int eccbytes = info->nand.ecc.bytes;
1285 unsigned long nsectors;
1286 int i, ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301287
1288 nsectors = ((readl(info->reg.gpmc_ecc_config) >> 4) & 0x7) + 1;
Philip Avinash62116e52013-01-04 13:26:51 +05301289 for (i = 0; i < nsectors; i++) {
Roger Quadros739c6442017-10-20 15:16:21 +03001290 ret = _omap_calculate_ecc_bch(mtd, dat, ecc_calc, i);
1291 if (ret)
1292 return ret;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301293
Roger Quadros739c6442017-10-20 15:16:21 +03001294 ecc_calc += eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301295 }
1296
1297 return 0;
1298}
1299
1300/**
1301 * erased_sector_bitflips - count bit flips
1302 * @data: data sector buffer
1303 * @oob: oob buffer
1304 * @info: omap_nand_info
1305 *
1306 * Check the bit flips in erased page falls below correctable level.
1307 * If falls below, report the page as erased with correctable bit
1308 * flip, else report as uncorrectable page.
1309 */
1310static int erased_sector_bitflips(u_char *data, u_char *oob,
1311 struct omap_nand_info *info)
1312{
1313 int flip_bits = 0, i;
1314
1315 for (i = 0; i < info->nand.ecc.size; i++) {
1316 flip_bits += hweight8(~data[i]);
1317 if (flip_bits > info->nand.ecc.strength)
1318 return 0;
1319 }
1320
1321 for (i = 0; i < info->nand.ecc.bytes - 1; i++) {
1322 flip_bits += hweight8(~oob[i]);
1323 if (flip_bits > info->nand.ecc.strength)
1324 return 0;
1325 }
1326
1327 /*
1328 * Bit flips falls in correctable level.
1329 * Fill data area with 0xFF
1330 */
1331 if (flip_bits) {
1332 memset(data, 0xFF, info->nand.ecc.size);
1333 memset(oob, 0xFF, info->nand.ecc.bytes);
1334 }
1335
1336 return flip_bits;
1337}
1338
1339/**
1340 * omap_elm_correct_data - corrects page data area in case error reported
1341 * @mtd: MTD device structure
1342 * @data: page data
1343 * @read_ecc: ecc read from nand flash
1344 * @calc_ecc: ecc read from HW ECC registers
1345 *
1346 * Calculated ecc vector reported as zero in case of non-error pages.
Pekon Gupta78f43c52014-03-18 18:56:44 +05301347 * In case of non-zero ecc vector, first filter out erased-pages, and
1348 * then process data via ELM to detect bit-flips.
Philip Avinash62116e52013-01-04 13:26:51 +05301349 */
1350static int omap_elm_correct_data(struct mtd_info *mtd, u_char *data,
1351 u_char *read_ecc, u_char *calc_ecc)
1352{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001353 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptade0a4d62014-03-18 18:56:43 +05301354 struct nand_ecc_ctrl *ecc = &info->nand.ecc;
Philip Avinash62116e52013-01-04 13:26:51 +05301355 int eccsteps = info->nand.ecc.steps;
1356 int i , j, stat = 0;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301357 int eccflag, actual_eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301358 struct elm_errorvec err_vec[ERROR_VECTOR_MAX];
1359 u_char *ecc_vec = calc_ecc;
1360 u_char *spare_ecc = read_ecc;
1361 u_char *erased_ecc_vec;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301362 u_char *buf;
1363 int bitflip_count;
Philip Avinash62116e52013-01-04 13:26:51 +05301364 bool is_error_reported = false;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301365 u32 bit_pos, byte_pos, error_max, pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301366 int err;
Philip Avinash62116e52013-01-04 13:26:51 +05301367
Pekon Guptade0a4d62014-03-18 18:56:43 +05301368 switch (info->ecc_opt) {
1369 case OMAP_ECC_BCH4_CODE_HW:
1370 /* omit 7th ECC byte reserved for ROM code compatibility */
1371 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301372 erased_ecc_vec = bch4_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301373 break;
1374 case OMAP_ECC_BCH8_CODE_HW:
1375 /* omit 14th ECC byte reserved for ROM code compatibility */
1376 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301377 erased_ecc_vec = bch8_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301378 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301379 case OMAP_ECC_BCH16_CODE_HW:
1380 actual_eccbytes = ecc->bytes;
1381 erased_ecc_vec = bch16_vector;
1382 break;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301383 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001384 dev_err(&info->pdev->dev, "invalid driver configuration\n");
Pekon Guptade0a4d62014-03-18 18:56:43 +05301385 return -EINVAL;
1386 }
1387
Philip Avinash62116e52013-01-04 13:26:51 +05301388 /* Initialize elm error vector to zero */
1389 memset(err_vec, 0, sizeof(err_vec));
1390
Philip Avinash62116e52013-01-04 13:26:51 +05301391 for (i = 0; i < eccsteps ; i++) {
1392 eccflag = 0; /* initialize eccflag */
1393
1394 /*
1395 * Check any error reported,
1396 * In case of error, non zero ecc reported.
1397 */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301398 for (j = 0; j < actual_eccbytes; j++) {
Philip Avinash62116e52013-01-04 13:26:51 +05301399 if (calc_ecc[j] != 0) {
1400 eccflag = 1; /* non zero ecc, error present */
1401 break;
1402 }
1403 }
1404
1405 if (eccflag == 1) {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301406 if (memcmp(calc_ecc, erased_ecc_vec,
1407 actual_eccbytes) == 0) {
Philip Avinash62116e52013-01-04 13:26:51 +05301408 /*
Pekon Gupta78f43c52014-03-18 18:56:44 +05301409 * calc_ecc[] matches pattern for ECC(all 0xff)
1410 * so this is definitely an erased-page
Philip Avinash62116e52013-01-04 13:26:51 +05301411 */
Philip Avinash62116e52013-01-04 13:26:51 +05301412 } else {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301413 buf = &data[info->nand.ecc.size * i];
1414 /*
1415 * count number of 0-bits in read_buf.
1416 * This check can be removed once a similar
1417 * check is introduced in generic NAND driver
1418 */
1419 bitflip_count = erased_sector_bitflips(
1420 buf, read_ecc, info);
1421 if (bitflip_count) {
1422 /*
1423 * number of 0-bits within ECC limits
1424 * So this may be an erased-page
1425 */
1426 stat += bitflip_count;
1427 } else {
1428 /*
1429 * Too many 0-bits. It may be a
1430 * - programmed-page, OR
1431 * - erased-page with many bit-flips
1432 * So this page requires check by ELM
1433 */
1434 err_vec[i].error_reported = true;
1435 is_error_reported = true;
Philip Avinash62116e52013-01-04 13:26:51 +05301436 }
1437 }
1438 }
1439
1440 /* Update the ecc vector */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301441 calc_ecc += ecc->bytes;
1442 read_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301443 }
1444
1445 /* Check if any error reported */
1446 if (!is_error_reported)
pekon guptaf306e8c2014-03-20 18:49:58 +05301447 return stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301448
1449 /* Decode BCH error using ELM module */
1450 elm_decode_bch_error_page(info->elm_dev, ecc_vec, err_vec);
1451
Pekon Gupta13fbe062014-03-18 18:56:46 +05301452 err = 0;
Philip Avinash62116e52013-01-04 13:26:51 +05301453 for (i = 0; i < eccsteps; i++) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301454 if (err_vec[i].error_uncorrectable) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001455 dev_err(&info->pdev->dev,
1456 "uncorrectable bit-flips found\n");
Pekon Gupta13fbe062014-03-18 18:56:46 +05301457 err = -EBADMSG;
1458 } else if (err_vec[i].error_reported) {
Philip Avinash62116e52013-01-04 13:26:51 +05301459 for (j = 0; j < err_vec[i].error_count; j++) {
Pekon Guptab08e1f62014-03-18 18:56:45 +05301460 switch (info->ecc_opt) {
1461 case OMAP_ECC_BCH4_CODE_HW:
1462 /* Add 4 bits to take care of padding */
Philip Avinash62116e52013-01-04 13:26:51 +05301463 pos = err_vec[i].error_loc[j] +
1464 BCH4_BIT_PAD;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301465 break;
1466 case OMAP_ECC_BCH8_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05301467 case OMAP_ECC_BCH16_CODE_HW:
Pekon Guptab08e1f62014-03-18 18:56:45 +05301468 pos = err_vec[i].error_loc[j];
1469 break;
1470 default:
1471 return -EINVAL;
1472 }
1473 error_max = (ecc->size + actual_eccbytes) * 8;
Philip Avinash62116e52013-01-04 13:26:51 +05301474 /* Calculate bit position of error */
1475 bit_pos = pos % 8;
1476
1477 /* Calculate byte position of error */
1478 byte_pos = (error_max - pos - 1) / 8;
1479
1480 if (pos < error_max) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301481 if (byte_pos < 512) {
1482 pr_debug("bitflip@dat[%d]=%x\n",
1483 byte_pos, data[byte_pos]);
Philip Avinash62116e52013-01-04 13:26:51 +05301484 data[byte_pos] ^= 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301485 } else {
1486 pr_debug("bitflip@oob[%d]=%x\n",
1487 (byte_pos - 512),
1488 spare_ecc[byte_pos - 512]);
Philip Avinash62116e52013-01-04 13:26:51 +05301489 spare_ecc[byte_pos - 512] ^=
1490 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301491 }
1492 } else {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001493 dev_err(&info->pdev->dev,
1494 "invalid bit-flip @ %d:%d\n",
1495 byte_pos, bit_pos);
Pekon Gupta13fbe062014-03-18 18:56:46 +05301496 err = -EBADMSG;
Philip Avinash62116e52013-01-04 13:26:51 +05301497 }
Philip Avinash62116e52013-01-04 13:26:51 +05301498 }
1499 }
1500
1501 /* Update number of correctable errors */
1502 stat += err_vec[i].error_count;
1503
1504 /* Update page data with sector size */
Pekon Guptab08e1f62014-03-18 18:56:45 +05301505 data += ecc->size;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301506 spare_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301507 }
1508
Pekon Gupta13fbe062014-03-18 18:56:46 +05301509 return (err) ? err : stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301510}
1511
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001512/**
Philip Avinash62116e52013-01-04 13:26:51 +05301513 * omap_write_page_bch - BCH ecc based write page function for entire page
1514 * @mtd: mtd info structure
1515 * @chip: nand chip info structure
1516 * @buf: data buffer
1517 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001518 * @page: page
Philip Avinash62116e52013-01-04 13:26:51 +05301519 *
1520 * Custom write page method evolved to support multi sector writing in one shot
1521 */
1522static int omap_write_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001523 const uint8_t *buf, int oob_required, int page)
Philip Avinash62116e52013-01-04 13:26:51 +05301524{
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001525 int ret;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001526 uint8_t *ecc_calc = chip->ecc.calc_buf;
Philip Avinash62116e52013-01-04 13:26:51 +05301527
Boris Brezillon25f815f2017-11-30 18:01:30 +01001528 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
1529
Philip Avinash62116e52013-01-04 13:26:51 +05301530 /* Enable GPMC ecc engine */
Boris Brezillonec476362018-09-06 14:05:17 +02001531 chip->ecc.hwctl(chip, NAND_ECC_WRITE);
Philip Avinash62116e52013-01-04 13:26:51 +05301532
1533 /* Write data */
1534 chip->write_buf(mtd, buf, mtd->writesize);
1535
1536 /* Update ecc vector from GPMC result registers */
Roger Quadros739c6442017-10-20 15:16:21 +03001537 omap_calculate_ecc_bch_multi(mtd, buf, &ecc_calc[0]);
Philip Avinash62116e52013-01-04 13:26:51 +05301538
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001539 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
1540 chip->ecc.total);
1541 if (ret)
1542 return ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301543
1544 /* Write ecc vector to OOB area */
1545 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Boris Brezillon25f815f2017-11-30 18:01:30 +01001546
1547 return nand_prog_page_end_op(chip);
Philip Avinash62116e52013-01-04 13:26:51 +05301548}
1549
1550/**
Roger Quadros739c6442017-10-20 15:16:21 +03001551 * omap_write_subpage_bch - BCH hardware ECC based subpage write
1552 * @mtd: mtd info structure
1553 * @chip: nand chip info structure
1554 * @offset: column address of subpage within the page
1555 * @data_len: data length
1556 * @buf: data buffer
1557 * @oob_required: must write chip->oob_poi to OOB
1558 * @page: page number to write
1559 *
1560 * OMAP optimized subpage write method.
1561 */
1562static int omap_write_subpage_bch(struct mtd_info *mtd,
1563 struct nand_chip *chip, u32 offset,
1564 u32 data_len, const u8 *buf,
1565 int oob_required, int page)
1566{
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001567 u8 *ecc_calc = chip->ecc.calc_buf;
Roger Quadros739c6442017-10-20 15:16:21 +03001568 int ecc_size = chip->ecc.size;
1569 int ecc_bytes = chip->ecc.bytes;
1570 int ecc_steps = chip->ecc.steps;
1571 u32 start_step = offset / ecc_size;
1572 u32 end_step = (offset + data_len - 1) / ecc_size;
1573 int step, ret = 0;
1574
1575 /*
1576 * Write entire page at one go as it would be optimal
1577 * as ECC is calculated by hardware.
1578 * ECC is calculated for all subpages but we choose
1579 * only what we want.
1580 */
Boris Brezillon25f815f2017-11-30 18:01:30 +01001581 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
Roger Quadros739c6442017-10-20 15:16:21 +03001582
1583 /* Enable GPMC ECC engine */
Boris Brezillonec476362018-09-06 14:05:17 +02001584 chip->ecc.hwctl(chip, NAND_ECC_WRITE);
Roger Quadros739c6442017-10-20 15:16:21 +03001585
1586 /* Write data */
1587 chip->write_buf(mtd, buf, mtd->writesize);
1588
1589 for (step = 0; step < ecc_steps; step++) {
1590 /* mask ECC of un-touched subpages by padding 0xFF */
1591 if (step < start_step || step > end_step)
1592 memset(ecc_calc, 0xff, ecc_bytes);
1593 else
1594 ret = _omap_calculate_ecc_bch(mtd, buf, ecc_calc, step);
1595
1596 if (ret)
1597 return ret;
1598
1599 buf += ecc_size;
1600 ecc_calc += ecc_bytes;
1601 }
1602
1603 /* copy calculated ECC for whole page to chip->buffer->oob */
1604 /* this include masked-value(0xFF) for unwritten subpages */
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001605 ecc_calc = chip->ecc.calc_buf;
Roger Quadros739c6442017-10-20 15:16:21 +03001606 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
1607 chip->ecc.total);
1608 if (ret)
1609 return ret;
1610
1611 /* write OOB buffer to NAND device */
1612 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1613
Boris Brezillon25f815f2017-11-30 18:01:30 +01001614 return nand_prog_page_end_op(chip);
Roger Quadros739c6442017-10-20 15:16:21 +03001615}
1616
1617/**
Philip Avinash62116e52013-01-04 13:26:51 +05301618 * omap_read_page_bch - BCH ecc based page read function for entire page
1619 * @mtd: mtd info structure
1620 * @chip: nand chip info structure
1621 * @buf: buffer to store read data
1622 * @oob_required: caller requires OOB data read to chip->oob_poi
1623 * @page: page number to read
1624 *
1625 * For BCH ecc scheme, GPMC used for syndrome calculation and ELM module
1626 * used for error correction.
1627 * Custom method evolved to support ELM error correction & multi sector
1628 * reading. On reading page data area is read along with OOB data with
1629 * ecc engine enabled. ecc vector updated after read of OOB data.
1630 * For non error pages ecc vector reported as zero.
1631 */
1632static int omap_read_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
1633 uint8_t *buf, int oob_required, int page)
1634{
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001635 uint8_t *ecc_calc = chip->ecc.calc_buf;
1636 uint8_t *ecc_code = chip->ecc.code_buf;
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001637 int stat, ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301638 unsigned int max_bitflips = 0;
1639
Boris Brezillon25f815f2017-11-30 18:01:30 +01001640 nand_read_page_op(chip, page, 0, NULL, 0);
1641
Philip Avinash62116e52013-01-04 13:26:51 +05301642 /* Enable GPMC ecc engine */
Boris Brezillonec476362018-09-06 14:05:17 +02001643 chip->ecc.hwctl(chip, NAND_ECC_READ);
Philip Avinash62116e52013-01-04 13:26:51 +05301644
1645 /* Read data */
1646 chip->read_buf(mtd, buf, mtd->writesize);
1647
1648 /* Read oob bytes */
Boris Brezillon97d90da2017-11-30 18:01:29 +01001649 nand_change_read_column_op(chip,
1650 mtd->writesize + BADBLOCK_MARKER_LENGTH,
1651 chip->oob_poi + BADBLOCK_MARKER_LENGTH,
1652 chip->ecc.total, false);
Philip Avinash62116e52013-01-04 13:26:51 +05301653
1654 /* Calculate ecc bytes */
Roger Quadros739c6442017-10-20 15:16:21 +03001655 omap_calculate_ecc_bch_multi(mtd, buf, ecc_calc);
Philip Avinash62116e52013-01-04 13:26:51 +05301656
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001657 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
1658 chip->ecc.total);
1659 if (ret)
1660 return ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301661
1662 stat = chip->ecc.correct(mtd, buf, ecc_code, ecc_calc);
1663
1664 if (stat < 0) {
1665 mtd->ecc_stats.failed++;
1666 } else {
1667 mtd->ecc_stats.corrected += stat;
1668 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1669 }
1670
1671 return max_bitflips;
1672}
1673
1674/**
Pekon Guptaa919e512013-10-24 18:20:21 +05301675 * is_elm_present - checks for presence of ELM module by scanning DT nodes
1676 * @omap_nand_info: NAND device structure containing platform data
Pekon Guptaa919e512013-10-24 18:20:21 +05301677 */
Ezequiel García93af53b2014-09-20 17:53:12 +01001678static bool is_elm_present(struct omap_nand_info *info,
1679 struct device_node *elm_node)
Pekon Guptaa919e512013-10-24 18:20:21 +05301680{
1681 struct platform_device *pdev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001682
Pekon Guptaa919e512013-10-24 18:20:21 +05301683 /* check whether elm-id is passed via DT */
1684 if (!elm_node) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001685 dev_err(&info->pdev->dev, "ELM devicetree node not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001686 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301687 }
1688 pdev = of_find_device_by_node(elm_node);
1689 /* check whether ELM device is registered */
1690 if (!pdev) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001691 dev_err(&info->pdev->dev, "ELM device not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001692 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301693 }
1694 /* ELM module available, now configure it */
1695 info->elm_dev = &pdev->dev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001696 return true;
Pekon Guptaa919e512013-10-24 18:20:21 +05301697}
Ezequiel García93af53b2014-09-20 17:53:12 +01001698
Ladislav Michl086c3212017-10-10 14:38:07 +02001699static bool omap2_nand_ecc_check(struct omap_nand_info *info)
Ezequiel García93af53b2014-09-20 17:53:12 +01001700{
1701 bool ecc_needs_bch, ecc_needs_omap_bch, ecc_needs_elm;
1702
1703 switch (info->ecc_opt) {
1704 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1705 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1706 ecc_needs_omap_bch = false;
1707 ecc_needs_bch = true;
1708 ecc_needs_elm = false;
1709 break;
1710 case OMAP_ECC_BCH4_CODE_HW:
1711 case OMAP_ECC_BCH8_CODE_HW:
1712 case OMAP_ECC_BCH16_CODE_HW:
1713 ecc_needs_omap_bch = true;
1714 ecc_needs_bch = false;
1715 ecc_needs_elm = true;
1716 break;
1717 default:
1718 ecc_needs_omap_bch = false;
1719 ecc_needs_bch = false;
1720 ecc_needs_elm = false;
1721 break;
1722 }
1723
1724 if (ecc_needs_bch && !IS_ENABLED(CONFIG_MTD_NAND_ECC_BCH)) {
1725 dev_err(&info->pdev->dev,
1726 "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
1727 return false;
1728 }
1729 if (ecc_needs_omap_bch && !IS_ENABLED(CONFIG_MTD_NAND_OMAP_BCH)) {
1730 dev_err(&info->pdev->dev,
1731 "CONFIG_MTD_NAND_OMAP_BCH not enabled\n");
1732 return false;
1733 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03001734 if (ecc_needs_elm && !is_elm_present(info, info->elm_of_node)) {
Ezequiel García93af53b2014-09-20 17:53:12 +01001735 dev_err(&info->pdev->dev, "ELM not available\n");
1736 return false;
1737 }
1738
1739 return true;
1740}
Pekon Guptaa919e512013-10-24 18:20:21 +05301741
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001742static const char * const nand_xfer_types[] = {
1743 [NAND_OMAP_PREFETCH_POLLED] = "prefetch-polled",
1744 [NAND_OMAP_POLLED] = "polled",
1745 [NAND_OMAP_PREFETCH_DMA] = "prefetch-dma",
1746 [NAND_OMAP_PREFETCH_IRQ] = "prefetch-irq",
1747};
1748
1749static int omap_get_dt_info(struct device *dev, struct omap_nand_info *info)
1750{
1751 struct device_node *child = dev->of_node;
1752 int i;
1753 const char *s;
1754 u32 cs;
1755
1756 if (of_property_read_u32(child, "reg", &cs) < 0) {
1757 dev_err(dev, "reg not found in DT\n");
1758 return -EINVAL;
1759 }
1760
1761 info->gpmc_cs = cs;
1762
1763 /* detect availability of ELM module. Won't be present pre-OMAP4 */
1764 info->elm_of_node = of_parse_phandle(child, "ti,elm-id", 0);
Teresa Remmet7ce9ea72016-07-05 11:32:30 +02001765 if (!info->elm_of_node) {
1766 info->elm_of_node = of_parse_phandle(child, "elm_id", 0);
1767 if (!info->elm_of_node)
1768 dev_dbg(dev, "ti,elm-id not in DT\n");
1769 }
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001770
1771 /* select ecc-scheme for NAND */
1772 if (of_property_read_string(child, "ti,nand-ecc-opt", &s)) {
1773 dev_err(dev, "ti,nand-ecc-opt not found\n");
1774 return -EINVAL;
1775 }
1776
1777 if (!strcmp(s, "sw")) {
1778 info->ecc_opt = OMAP_ECC_HAM1_CODE_SW;
1779 } else if (!strcmp(s, "ham1") ||
1780 !strcmp(s, "hw") || !strcmp(s, "hw-romcode")) {
1781 info->ecc_opt = OMAP_ECC_HAM1_CODE_HW;
1782 } else if (!strcmp(s, "bch4")) {
1783 if (info->elm_of_node)
1784 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW;
1785 else
1786 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW_DETECTION_SW;
1787 } else if (!strcmp(s, "bch8")) {
1788 if (info->elm_of_node)
1789 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW;
1790 else
1791 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW_DETECTION_SW;
1792 } else if (!strcmp(s, "bch16")) {
1793 info->ecc_opt = OMAP_ECC_BCH16_CODE_HW;
1794 } else {
1795 dev_err(dev, "unrecognized value for ti,nand-ecc-opt\n");
1796 return -EINVAL;
1797 }
1798
1799 /* select data transfer mode */
1800 if (!of_property_read_string(child, "ti,nand-xfer-type", &s)) {
1801 for (i = 0; i < ARRAY_SIZE(nand_xfer_types); i++) {
1802 if (!strcasecmp(s, nand_xfer_types[i])) {
1803 info->xfer_type = i;
Boris Brezillonf6798882016-04-19 20:29:58 +02001804 return 0;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001805 }
1806 }
1807
1808 dev_err(dev, "unrecognized value for ti,nand-xfer-type\n");
1809 return -EINVAL;
1810 }
1811
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001812 return 0;
1813}
1814
Boris Brezillone04dbf32016-02-03 20:03:04 +01001815static int omap_ooblayout_ecc(struct mtd_info *mtd, int section,
1816 struct mtd_oob_region *oobregion)
1817{
1818 struct omap_nand_info *info = mtd_to_omap(mtd);
1819 struct nand_chip *chip = &info->nand;
1820 int off = BADBLOCK_MARKER_LENGTH;
1821
1822 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_HW &&
1823 !(chip->options & NAND_BUSWIDTH_16))
1824 off = 1;
1825
1826 if (section)
1827 return -ERANGE;
1828
1829 oobregion->offset = off;
1830 oobregion->length = chip->ecc.total;
1831
1832 return 0;
1833}
1834
1835static int omap_ooblayout_free(struct mtd_info *mtd, int section,
1836 struct mtd_oob_region *oobregion)
1837{
1838 struct omap_nand_info *info = mtd_to_omap(mtd);
1839 struct nand_chip *chip = &info->nand;
1840 int off = BADBLOCK_MARKER_LENGTH;
1841
1842 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_HW &&
1843 !(chip->options & NAND_BUSWIDTH_16))
1844 off = 1;
1845
1846 if (section)
1847 return -ERANGE;
1848
1849 off += chip->ecc.total;
1850 if (off >= mtd->oobsize)
1851 return -ERANGE;
1852
1853 oobregion->offset = off;
1854 oobregion->length = mtd->oobsize - off;
1855
1856 return 0;
1857}
1858
1859static const struct mtd_ooblayout_ops omap_ooblayout_ops = {
1860 .ecc = omap_ooblayout_ecc,
1861 .free = omap_ooblayout_free,
1862};
1863
1864static int omap_sw_ooblayout_ecc(struct mtd_info *mtd, int section,
1865 struct mtd_oob_region *oobregion)
1866{
1867 struct nand_chip *chip = mtd_to_nand(mtd);
1868 int off = BADBLOCK_MARKER_LENGTH;
1869
1870 if (section >= chip->ecc.steps)
1871 return -ERANGE;
1872
1873 /*
1874 * When SW correction is employed, one OMAP specific marker byte is
1875 * reserved after each ECC step.
1876 */
1877 oobregion->offset = off + (section * (chip->ecc.bytes + 1));
1878 oobregion->length = chip->ecc.bytes;
1879
1880 return 0;
1881}
1882
1883static int omap_sw_ooblayout_free(struct mtd_info *mtd, int section,
1884 struct mtd_oob_region *oobregion)
1885{
1886 struct nand_chip *chip = mtd_to_nand(mtd);
1887 int off = BADBLOCK_MARKER_LENGTH;
1888
1889 if (section)
1890 return -ERANGE;
1891
1892 /*
1893 * When SW correction is employed, one OMAP specific marker byte is
1894 * reserved after each ECC step.
1895 */
1896 off += ((chip->ecc.bytes + 1) * chip->ecc.steps);
1897 if (off >= mtd->oobsize)
1898 return -ERANGE;
1899
1900 oobregion->offset = off;
1901 oobregion->length = mtd->oobsize - off;
1902
1903 return 0;
1904}
1905
1906static const struct mtd_ooblayout_ops omap_sw_ooblayout_ops = {
1907 .ecc = omap_sw_ooblayout_ecc,
1908 .free = omap_sw_ooblayout_free,
1909};
1910
Miquel Raynale1e62552018-07-25 15:31:39 +02001911static int omap_nand_attach_chip(struct nand_chip *chip)
1912{
1913 struct mtd_info *mtd = nand_to_mtd(chip);
1914 struct omap_nand_info *info = mtd_to_omap(mtd);
1915 struct device *dev = &info->pdev->dev;
1916 int min_oobbytes = BADBLOCK_MARKER_LENGTH;
1917 int oobbytes_per_step;
1918 dma_cap_mask_t mask;
1919 int err;
1920
1921 if (chip->bbt_options & NAND_BBT_USE_FLASH)
1922 chip->bbt_options |= NAND_BBT_NO_OOB;
1923 else
1924 chip->options |= NAND_SKIP_BBTSCAN;
1925
1926 /* Re-populate low-level callbacks based on xfer modes */
1927 switch (info->xfer_type) {
1928 case NAND_OMAP_PREFETCH_POLLED:
1929 chip->read_buf = omap_read_buf_pref;
1930 chip->write_buf = omap_write_buf_pref;
1931 break;
1932
1933 case NAND_OMAP_POLLED:
1934 /* Use nand_base defaults for {read,write}_buf */
1935 break;
1936
1937 case NAND_OMAP_PREFETCH_DMA:
1938 dma_cap_zero(mask);
1939 dma_cap_set(DMA_SLAVE, mask);
1940 info->dma = dma_request_chan(dev, "rxtx");
1941
1942 if (IS_ERR(info->dma)) {
1943 dev_err(dev, "DMA engine request failed\n");
1944 return PTR_ERR(info->dma);
1945 } else {
1946 struct dma_slave_config cfg;
1947
1948 memset(&cfg, 0, sizeof(cfg));
1949 cfg.src_addr = info->phys_base;
1950 cfg.dst_addr = info->phys_base;
1951 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1952 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1953 cfg.src_maxburst = 16;
1954 cfg.dst_maxburst = 16;
1955 err = dmaengine_slave_config(info->dma, &cfg);
1956 if (err) {
1957 dev_err(dev,
1958 "DMA engine slave config failed: %d\n",
1959 err);
1960 return err;
1961 }
1962 chip->read_buf = omap_read_buf_dma_pref;
1963 chip->write_buf = omap_write_buf_dma_pref;
1964 }
1965 break;
1966
1967 case NAND_OMAP_PREFETCH_IRQ:
1968 info->gpmc_irq_fifo = platform_get_irq(info->pdev, 0);
1969 if (info->gpmc_irq_fifo <= 0) {
1970 dev_err(dev, "Error getting fifo IRQ\n");
1971 return -ENODEV;
1972 }
1973 err = devm_request_irq(dev, info->gpmc_irq_fifo,
1974 omap_nand_irq, IRQF_SHARED,
1975 "gpmc-nand-fifo", info);
1976 if (err) {
1977 dev_err(dev, "Requesting IRQ %d, error %d\n",
1978 info->gpmc_irq_fifo, err);
1979 info->gpmc_irq_fifo = 0;
1980 return err;
1981 }
1982
1983 info->gpmc_irq_count = platform_get_irq(info->pdev, 1);
1984 if (info->gpmc_irq_count <= 0) {
1985 dev_err(dev, "Error getting IRQ count\n");
1986 return -ENODEV;
1987 }
1988 err = devm_request_irq(dev, info->gpmc_irq_count,
1989 omap_nand_irq, IRQF_SHARED,
1990 "gpmc-nand-count", info);
1991 if (err) {
1992 dev_err(dev, "Requesting IRQ %d, error %d\n",
1993 info->gpmc_irq_count, err);
1994 info->gpmc_irq_count = 0;
1995 return err;
1996 }
1997
1998 chip->read_buf = omap_read_buf_irq_pref;
1999 chip->write_buf = omap_write_buf_irq_pref;
2000
2001 break;
2002
2003 default:
2004 dev_err(dev, "xfer_type %d not supported!\n", info->xfer_type);
2005 return -EINVAL;
2006 }
2007
2008 if (!omap2_nand_ecc_check(info))
2009 return -EINVAL;
2010
2011 /*
2012 * Bail out earlier to let NAND_ECC_SOFT code create its own
2013 * ooblayout instead of using ours.
2014 */
2015 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_SW) {
2016 chip->ecc.mode = NAND_ECC_SOFT;
2017 chip->ecc.algo = NAND_ECC_HAMMING;
2018 return 0;
2019 }
2020
2021 /* Populate MTD interface based on ECC scheme */
2022 switch (info->ecc_opt) {
2023 case OMAP_ECC_HAM1_CODE_HW:
2024 dev_info(dev, "nand: using OMAP_ECC_HAM1_CODE_HW\n");
2025 chip->ecc.mode = NAND_ECC_HW;
2026 chip->ecc.bytes = 3;
2027 chip->ecc.size = 512;
2028 chip->ecc.strength = 1;
2029 chip->ecc.calculate = omap_calculate_ecc;
2030 chip->ecc.hwctl = omap_enable_hwecc;
2031 chip->ecc.correct = omap_correct_data;
2032 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2033 oobbytes_per_step = chip->ecc.bytes;
2034
2035 if (!(chip->options & NAND_BUSWIDTH_16))
2036 min_oobbytes = 1;
2037
2038 break;
2039
2040 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
2041 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW_DETECTION_SW\n");
2042 chip->ecc.mode = NAND_ECC_HW;
2043 chip->ecc.size = 512;
2044 chip->ecc.bytes = 7;
2045 chip->ecc.strength = 4;
2046 chip->ecc.hwctl = omap_enable_hwecc_bch;
2047 chip->ecc.correct = nand_bch_correct_data;
2048 chip->ecc.calculate = omap_calculate_ecc_bch_sw;
2049 mtd_set_ooblayout(mtd, &omap_sw_ooblayout_ops);
2050 /* Reserve one byte for the OMAP marker */
2051 oobbytes_per_step = chip->ecc.bytes + 1;
2052 /* Software BCH library is used for locating errors */
2053 chip->ecc.priv = nand_bch_init(mtd);
2054 if (!chip->ecc.priv) {
2055 dev_err(dev, "Unable to use BCH library\n");
2056 return -EINVAL;
2057 }
2058 break;
2059
2060 case OMAP_ECC_BCH4_CODE_HW:
2061 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW ECC scheme\n");
2062 chip->ecc.mode = NAND_ECC_HW;
2063 chip->ecc.size = 512;
2064 /* 14th bit is kept reserved for ROM-code compatibility */
2065 chip->ecc.bytes = 7 + 1;
2066 chip->ecc.strength = 4;
2067 chip->ecc.hwctl = omap_enable_hwecc_bch;
2068 chip->ecc.correct = omap_elm_correct_data;
2069 chip->ecc.read_page = omap_read_page_bch;
2070 chip->ecc.write_page = omap_write_page_bch;
2071 chip->ecc.write_subpage = omap_write_subpage_bch;
2072 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2073 oobbytes_per_step = chip->ecc.bytes;
2074
2075 err = elm_config(info->elm_dev, BCH4_ECC,
2076 mtd->writesize / chip->ecc.size,
2077 chip->ecc.size, chip->ecc.bytes);
2078 if (err < 0)
2079 return err;
2080 break;
2081
2082 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
2083 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
2084 chip->ecc.mode = NAND_ECC_HW;
2085 chip->ecc.size = 512;
2086 chip->ecc.bytes = 13;
2087 chip->ecc.strength = 8;
2088 chip->ecc.hwctl = omap_enable_hwecc_bch;
2089 chip->ecc.correct = nand_bch_correct_data;
2090 chip->ecc.calculate = omap_calculate_ecc_bch_sw;
2091 mtd_set_ooblayout(mtd, &omap_sw_ooblayout_ops);
2092 /* Reserve one byte for the OMAP marker */
2093 oobbytes_per_step = chip->ecc.bytes + 1;
2094 /* Software BCH library is used for locating errors */
2095 chip->ecc.priv = nand_bch_init(mtd);
2096 if (!chip->ecc.priv) {
2097 dev_err(dev, "unable to use BCH library\n");
2098 return -EINVAL;
2099 }
2100 break;
2101
2102 case OMAP_ECC_BCH8_CODE_HW:
2103 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW ECC scheme\n");
2104 chip->ecc.mode = NAND_ECC_HW;
2105 chip->ecc.size = 512;
2106 /* 14th bit is kept reserved for ROM-code compatibility */
2107 chip->ecc.bytes = 13 + 1;
2108 chip->ecc.strength = 8;
2109 chip->ecc.hwctl = omap_enable_hwecc_bch;
2110 chip->ecc.correct = omap_elm_correct_data;
2111 chip->ecc.read_page = omap_read_page_bch;
2112 chip->ecc.write_page = omap_write_page_bch;
2113 chip->ecc.write_subpage = omap_write_subpage_bch;
2114 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2115 oobbytes_per_step = chip->ecc.bytes;
2116
2117 err = elm_config(info->elm_dev, BCH8_ECC,
2118 mtd->writesize / chip->ecc.size,
2119 chip->ecc.size, chip->ecc.bytes);
2120 if (err < 0)
2121 return err;
2122
2123 break;
2124
2125 case OMAP_ECC_BCH16_CODE_HW:
2126 pr_info("Using OMAP_ECC_BCH16_CODE_HW ECC scheme\n");
2127 chip->ecc.mode = NAND_ECC_HW;
2128 chip->ecc.size = 512;
2129 chip->ecc.bytes = 26;
2130 chip->ecc.strength = 16;
2131 chip->ecc.hwctl = omap_enable_hwecc_bch;
2132 chip->ecc.correct = omap_elm_correct_data;
2133 chip->ecc.read_page = omap_read_page_bch;
2134 chip->ecc.write_page = omap_write_page_bch;
2135 chip->ecc.write_subpage = omap_write_subpage_bch;
2136 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2137 oobbytes_per_step = chip->ecc.bytes;
2138
2139 err = elm_config(info->elm_dev, BCH16_ECC,
2140 mtd->writesize / chip->ecc.size,
2141 chip->ecc.size, chip->ecc.bytes);
2142 if (err < 0)
2143 return err;
2144
2145 break;
2146 default:
2147 dev_err(dev, "Invalid or unsupported ECC scheme\n");
2148 return -EINVAL;
2149 }
2150
2151 /* Check if NAND device's OOB is enough to store ECC signatures */
2152 min_oobbytes += (oobbytes_per_step *
2153 (mtd->writesize / chip->ecc.size));
2154 if (mtd->oobsize < min_oobbytes) {
2155 dev_err(dev,
2156 "Not enough OOB bytes: required = %d, available=%d\n",
2157 min_oobbytes, mtd->oobsize);
2158 return -EINVAL;
2159 }
2160
2161 return 0;
2162}
2163
2164static const struct nand_controller_ops omap_nand_controller_ops = {
2165 .attach_chip = omap_nand_attach_chip,
2166};
2167
2168/* Shared among all NAND instances to synchronize access to the ECC Engine */
2169static struct nand_controller omap_gpmc_controller = {
2170 .lock = __SPIN_LOCK_UNLOCKED(omap_gpmc_controller.lock),
2171 .wq = __WAIT_QUEUE_HEAD_INITIALIZER(omap_gpmc_controller.wq),
2172 .ops = &omap_nand_controller_ops,
2173};
2174
Bill Pemberton06f25512012-11-19 13:23:07 -05002175static int omap_nand_probe(struct platform_device *pdev)
Vimal Singh67ce04b2009-05-12 13:47:03 -07002176{
2177 struct omap_nand_info *info;
Pekon Gupta633deb52013-10-24 18:20:19 +05302178 struct mtd_info *mtd;
2179 struct nand_chip *nand_chip;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002180 int err;
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07002181 struct resource *res;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002182 struct device *dev = &pdev->dev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002183
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302184 info = devm_kzalloc(&pdev->dev, sizeof(struct omap_nand_info),
2185 GFP_KERNEL);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002186 if (!info)
2187 return -ENOMEM;
2188
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002189 info->pdev = pdev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002190
Ladislav Michl086c3212017-10-10 14:38:07 +02002191 err = omap_get_dt_info(dev, info);
2192 if (err)
2193 return err;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002194
Roger Quadrosc509aef2015-08-05 14:01:50 +03002195 info->ops = gpmc_omap_get_nand_ops(&info->reg, info->gpmc_cs);
2196 if (!info->ops) {
2197 dev_err(&pdev->dev, "Failed to get GPMC->NAND interface\n");
2198 return -ENODEV;
2199 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03002200
Boris BREZILLON432420c2015-12-10 09:00:16 +01002201 nand_chip = &info->nand;
2202 mtd = nand_to_mtd(nand_chip);
Frans Klaver853f1c52015-06-10 22:38:57 +02002203 mtd->dev.parent = &pdev->dev;
Pekon Gupta32d42a82013-10-24 18:20:23 +05302204 nand_chip->ecc.priv = NULL;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002205 nand_set_flash_node(nand_chip, dev->of_node);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002206
Roger Quadros2d283ed2017-03-30 10:37:50 +03002207 if (!mtd->name) {
2208 mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
2209 "omap2-nand.%d", info->gpmc_cs);
2210 if (!mtd->name) {
2211 dev_err(&pdev->dev, "Failed to set MTD name\n");
2212 return -ENOMEM;
2213 }
2214 }
2215
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07002216 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han00d09892014-02-12 11:34:37 +09002217 nand_chip->IO_ADDR_R = devm_ioremap_resource(&pdev->dev, res);
2218 if (IS_ERR(nand_chip->IO_ADDR_R))
2219 return PTR_ERR(nand_chip->IO_ADDR_R);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002220
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07002221 info->phys_base = res->start;
vimal singh59e9c5a2009-07-13 16:26:24 +05302222
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +01002223 nand_chip->controller = &omap_gpmc_controller;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002224
Pekon Gupta633deb52013-10-24 18:20:19 +05302225 nand_chip->IO_ADDR_W = nand_chip->IO_ADDR_R;
2226 nand_chip->cmd_ctrl = omap_hwcontrol;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002227
Roger Quadros10f22ee2015-08-06 17:39:35 +03002228 info->ready_gpiod = devm_gpiod_get_optional(&pdev->dev, "rb",
2229 GPIOD_IN);
2230 if (IS_ERR(info->ready_gpiod)) {
2231 dev_err(dev, "failed to get ready gpio\n");
2232 return PTR_ERR(info->ready_gpiod);
2233 }
2234
Vimal Singh67ce04b2009-05-12 13:47:03 -07002235 /*
2236 * If RDY/BSY line is connected to OMAP then use the omap ready
Peter Meerwald4cacbe22012-07-19 13:21:04 +02002237 * function and the generic nand_wait function which reads the status
2238 * register after monitoring the RDY/BSY line. Otherwise use a standard
Vimal Singh67ce04b2009-05-12 13:47:03 -07002239 * chip delay which is slightly more than tR (AC Timing) of the NAND
2240 * device and read status register until you get a failure or success
2241 */
Roger Quadros10f22ee2015-08-06 17:39:35 +03002242 if (info->ready_gpiod) {
Pekon Gupta633deb52013-10-24 18:20:19 +05302243 nand_chip->dev_ready = omap_dev_ready;
2244 nand_chip->chip_delay = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002245 } else {
Pekon Gupta633deb52013-10-24 18:20:19 +05302246 nand_chip->waitfunc = omap_wait;
2247 nand_chip->chip_delay = 50;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002248 }
2249
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002250 if (info->flash_bbt)
Boris Brezillonf6798882016-04-19 20:29:58 +02002251 nand_chip->bbt_options |= NAND_BBT_USE_FLASH;
Ezequiel Garcíafef775c2014-09-11 12:02:08 -03002252
Pekon Guptaf18befb2013-10-24 18:20:20 +05302253 /* scan NAND device connected to chip controller */
Roger Quadros01b95fc2014-05-20 22:29:28 +03002254 nand_chip->options |= info->devsize & NAND_BUSWIDTH_16;
Pekon Guptaf18befb2013-10-24 18:20:20 +05302255
Boris Brezillon00ad3782018-09-06 14:05:14 +02002256 err = nand_scan(nand_chip, 1);
Masahiro Yamadabd93a3a2016-11-04 19:43:04 +09002257 if (err)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302258 goto return_error;
Jan Weitzela80f1c12011-04-19 16:15:34 +02002259
Ladislav Michl086c3212017-10-10 14:38:07 +02002260 err = mtd_device_register(mtd, NULL, 0);
2261 if (err)
Miquel Raynal122bb3c2018-03-21 14:01:51 +01002262 goto cleanup_nand;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002263
Pekon Gupta633deb52013-10-24 18:20:19 +05302264 platform_set_drvdata(pdev, mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002265
2266 return 0;
2267
Miquel Raynal122bb3c2018-03-21 14:01:51 +01002268cleanup_nand:
2269 nand_cleanup(nand_chip);
2270
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302271return_error:
Roger Quadrosa93295a2016-08-15 10:47:39 +03002272 if (!IS_ERR_OR_NULL(info->dma))
Russell King763e7352012-04-25 00:16:00 +01002273 dma_release_channel(info->dma);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302274 if (nand_chip->ecc.priv) {
2275 nand_bch_free(nand_chip->ecc.priv);
2276 nand_chip->ecc.priv = NULL;
2277 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002278 return err;
2279}
2280
2281static int omap_nand_remove(struct platform_device *pdev)
2282{
2283 struct mtd_info *mtd = platform_get_drvdata(pdev);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01002284 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +01002285 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302286 if (nand_chip->ecc.priv) {
2287 nand_bch_free(nand_chip->ecc.priv);
2288 nand_chip->ecc.priv = NULL;
2289 }
Russell King763e7352012-04-25 00:16:00 +01002290 if (info->dma)
2291 dma_release_channel(info->dma);
Boris Brezillon59ac2762018-09-06 14:05:15 +02002292 nand_release(nand_chip);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002293 return 0;
2294}
2295
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002296static const struct of_device_id omap_nand_ids[] = {
2297 { .compatible = "ti,omap2-nand", },
2298 {},
2299};
Javier Martinez Canillasb156b7f2016-10-17 13:19:37 -03002300MODULE_DEVICE_TABLE(of, omap_nand_ids);
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002301
Vimal Singh67ce04b2009-05-12 13:47:03 -07002302static struct platform_driver omap_nand_driver = {
2303 .probe = omap_nand_probe,
2304 .remove = omap_nand_remove,
2305 .driver = {
2306 .name = DRIVER_NAME,
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002307 .of_match_table = of_match_ptr(omap_nand_ids),
Vimal Singh67ce04b2009-05-12 13:47:03 -07002308 },
2309};
2310
Axel Linf99640d2011-11-27 20:45:03 +08002311module_platform_driver(omap_nand_driver);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002312
Axel Linc804c732011-03-07 11:04:24 +08002313MODULE_ALIAS("platform:" DRIVER_NAME);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002314MODULE_LICENSE("GPL");
2315MODULE_DESCRIPTION("Glue layer for NAND flash on TI OMAP boards");