blob: 5cb4db6f88e39ef65f37bea2de1811b0957ebe4a [file] [log] [blame]
Vimal Singh67ce04b2009-05-12 13:47:03 -07001/*
2 * Copyright © 2004 Texas Instruments, Jian Zhang <jzhang@ti.com>
3 * Copyright © 2004 Micron Technology Inc.
4 * Copyright © 2004 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/platform_device.h>
Russell King763e7352012-04-25 00:16:00 +010012#include <linux/dmaengine.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070013#include <linux/dma-mapping.h>
14#include <linux/delay.h>
Roger Quadros10f22ee2015-08-06 17:39:35 +030015#include <linux/gpio/consumer.h>
Paul Gortmakera0e5cc52011-07-03 15:17:31 -040016#include <linux/module.h>
Sukumar Ghorai4e070372011-01-28 15:42:06 +053017#include <linux/interrupt.h>
vimal singhc276aca2009-06-27 11:07:06 +053018#include <linux/jiffies.h>
19#include <linux/sched.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070020#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020021#include <linux/mtd/rawnand.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070022#include <linux/mtd/partitions.h>
Russell King763e7352012-04-25 00:16:00 +010023#include <linux/omap-dma.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070024#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Philip Avinash62116e52013-01-04 13:26:51 +053026#include <linux/of.h>
27#include <linux/of_device.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070028
Pekon Gupta32d42a82013-10-24 18:20:23 +053029#include <linux/mtd/nand_bch.h>
Philip Avinash62116e52013-01-04 13:26:51 +053030#include <linux/platform_data/elm.h>
Ivan Djelic0e618ef2012-04-30 12:17:18 +020031
Roger Quadrosc509aef2015-08-05 14:01:50 +030032#include <linux/omap-gpmc.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020033#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070034
Vimal Singh67ce04b2009-05-12 13:47:03 -070035#define DRIVER_NAME "omap2-nand"
Sukumar Ghorai4e070372011-01-28 15:42:06 +053036#define OMAP_NAND_TIMEOUT_MS 5000
Vimal Singh67ce04b2009-05-12 13:47:03 -070037
Vimal Singh67ce04b2009-05-12 13:47:03 -070038#define NAND_Ecc_P1e (1 << 0)
39#define NAND_Ecc_P2e (1 << 1)
40#define NAND_Ecc_P4e (1 << 2)
41#define NAND_Ecc_P8e (1 << 3)
42#define NAND_Ecc_P16e (1 << 4)
43#define NAND_Ecc_P32e (1 << 5)
44#define NAND_Ecc_P64e (1 << 6)
45#define NAND_Ecc_P128e (1 << 7)
46#define NAND_Ecc_P256e (1 << 8)
47#define NAND_Ecc_P512e (1 << 9)
48#define NAND_Ecc_P1024e (1 << 10)
49#define NAND_Ecc_P2048e (1 << 11)
50
51#define NAND_Ecc_P1o (1 << 16)
52#define NAND_Ecc_P2o (1 << 17)
53#define NAND_Ecc_P4o (1 << 18)
54#define NAND_Ecc_P8o (1 << 19)
55#define NAND_Ecc_P16o (1 << 20)
56#define NAND_Ecc_P32o (1 << 21)
57#define NAND_Ecc_P64o (1 << 22)
58#define NAND_Ecc_P128o (1 << 23)
59#define NAND_Ecc_P256o (1 << 24)
60#define NAND_Ecc_P512o (1 << 25)
61#define NAND_Ecc_P1024o (1 << 26)
62#define NAND_Ecc_P2048o (1 << 27)
63
64#define TF(value) (value ? 1 : 0)
65
66#define P2048e(a) (TF(a & NAND_Ecc_P2048e) << 0)
67#define P2048o(a) (TF(a & NAND_Ecc_P2048o) << 1)
68#define P1e(a) (TF(a & NAND_Ecc_P1e) << 2)
69#define P1o(a) (TF(a & NAND_Ecc_P1o) << 3)
70#define P2e(a) (TF(a & NAND_Ecc_P2e) << 4)
71#define P2o(a) (TF(a & NAND_Ecc_P2o) << 5)
72#define P4e(a) (TF(a & NAND_Ecc_P4e) << 6)
73#define P4o(a) (TF(a & NAND_Ecc_P4o) << 7)
74
75#define P8e(a) (TF(a & NAND_Ecc_P8e) << 0)
76#define P8o(a) (TF(a & NAND_Ecc_P8o) << 1)
77#define P16e(a) (TF(a & NAND_Ecc_P16e) << 2)
78#define P16o(a) (TF(a & NAND_Ecc_P16o) << 3)
79#define P32e(a) (TF(a & NAND_Ecc_P32e) << 4)
80#define P32o(a) (TF(a & NAND_Ecc_P32o) << 5)
81#define P64e(a) (TF(a & NAND_Ecc_P64e) << 6)
82#define P64o(a) (TF(a & NAND_Ecc_P64o) << 7)
83
84#define P128e(a) (TF(a & NAND_Ecc_P128e) << 0)
85#define P128o(a) (TF(a & NAND_Ecc_P128o) << 1)
86#define P256e(a) (TF(a & NAND_Ecc_P256e) << 2)
87#define P256o(a) (TF(a & NAND_Ecc_P256o) << 3)
88#define P512e(a) (TF(a & NAND_Ecc_P512e) << 4)
89#define P512o(a) (TF(a & NAND_Ecc_P512o) << 5)
90#define P1024e(a) (TF(a & NAND_Ecc_P1024e) << 6)
91#define P1024o(a) (TF(a & NAND_Ecc_P1024o) << 7)
92
93#define P8e_s(a) (TF(a & NAND_Ecc_P8e) << 0)
94#define P8o_s(a) (TF(a & NAND_Ecc_P8o) << 1)
95#define P16e_s(a) (TF(a & NAND_Ecc_P16e) << 2)
96#define P16o_s(a) (TF(a & NAND_Ecc_P16o) << 3)
97#define P1e_s(a) (TF(a & NAND_Ecc_P1e) << 4)
98#define P1o_s(a) (TF(a & NAND_Ecc_P1o) << 5)
99#define P2e_s(a) (TF(a & NAND_Ecc_P2e) << 6)
100#define P2o_s(a) (TF(a & NAND_Ecc_P2o) << 7)
101
102#define P4e_s(a) (TF(a & NAND_Ecc_P4e) << 0)
103#define P4o_s(a) (TF(a & NAND_Ecc_P4o) << 1)
104
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700105#define PREFETCH_CONFIG1_CS_SHIFT 24
106#define ECC_CONFIG_CS_SHIFT 1
107#define CS_MASK 0x7
108#define ENABLE_PREFETCH (0x1 << 7)
109#define DMA_MPU_MODE_SHIFT 2
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +0530110#define ECCSIZE0_SHIFT 12
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700111#define ECCSIZE1_SHIFT 22
112#define ECC1RESULTSIZE 0x1
113#define ECCCLEAR 0x100
114#define ECC1 0x1
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530115#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
116#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
117#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
118#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
119#define STATUS_BUFF_EMPTY 0x00000001
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700120
Philip Avinash62116e52013-01-04 13:26:51 +0530121#define SECTOR_BYTES 512
122/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
123#define BCH4_BIT_PAD 4
Philip Avinash62116e52013-01-04 13:26:51 +0530124
125/* GPMC ecc engine settings for read */
126#define BCH_WRAPMODE_1 1 /* BCH wrap mode 1 */
127#define BCH8R_ECC_SIZE0 0x1a /* ecc_size0 = 26 */
128#define BCH8R_ECC_SIZE1 0x2 /* ecc_size1 = 2 */
129#define BCH4R_ECC_SIZE0 0xd /* ecc_size0 = 13 */
130#define BCH4R_ECC_SIZE1 0x3 /* ecc_size1 = 3 */
131
132/* GPMC ecc engine settings for write */
133#define BCH_WRAPMODE_6 6 /* BCH wrap mode 6 */
134#define BCH_ECC_SIZE0 0x0 /* ecc_size0 = 0, no oob protection */
135#define BCH_ECC_SIZE1 0x20 /* ecc_size1 = 32 */
136
Pekon Guptab491da72013-10-24 18:20:22 +0530137#define BADBLOCK_MARKER_LENGTH 2
Pekon Guptaa919e512013-10-24 18:20:21 +0530138
pekon gupta9748fff2014-03-24 16:50:05 +0530139static u_char bch16_vector[] = {0xf5, 0x24, 0x1c, 0xd0, 0x61, 0xb3, 0xf1, 0x55,
140 0x2e, 0x2c, 0x86, 0xa3, 0xed, 0x36, 0x1b, 0x78,
141 0x48, 0x76, 0xa9, 0x3b, 0x97, 0xd1, 0x7a, 0x93,
142 0x07, 0x0e};
Philip Avinash62116e52013-01-04 13:26:51 +0530143static u_char bch8_vector[] = {0xf3, 0xdb, 0x14, 0x16, 0x8b, 0xd2, 0xbe, 0xcc,
144 0xac, 0x6b, 0xff, 0x99, 0x7b};
145static u_char bch4_vector[] = {0x00, 0x6b, 0x31, 0xdd, 0x41, 0xbc, 0x10};
Philip Avinash62116e52013-01-04 13:26:51 +0530146
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +0100147/* Shared among all NAND instances to synchronize access to the ECC Engine */
148static struct nand_hw_control omap_gpmc_controller = {
149 .lock = __SPIN_LOCK_UNLOCKED(omap_gpmc_controller.lock),
150 .wq = __WAIT_QUEUE_HEAD_INITIALIZER(omap_gpmc_controller.wq),
151};
vimal singh59e9c5a2009-07-13 16:26:24 +0530152
Vimal Singh67ce04b2009-05-12 13:47:03 -0700153struct omap_nand_info {
Vimal Singh67ce04b2009-05-12 13:47:03 -0700154 struct nand_chip nand;
155 struct platform_device *pdev;
156
157 int gpmc_cs;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300158 bool dev_ready;
159 enum nand_io xfer_type;
160 int devsize;
Pekon Gupta4e558072014-03-18 18:56:42 +0530161 enum omap_ecc ecc_opt;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300162 struct device_node *elm_of_node;
163
164 unsigned long phys_base;
vimal singhdfe32892009-07-13 16:29:16 +0530165 struct completion comp;
Russell King763e7352012-04-25 00:16:00 +0100166 struct dma_chan *dma;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700167 int gpmc_irq_fifo;
168 int gpmc_irq_count;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530169 enum {
170 OMAP_NAND_IO_READ = 0, /* read */
171 OMAP_NAND_IO_WRITE, /* write */
172 } iomode;
173 u_char *buf;
174 int buf_len;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300175 /* Interface to GPMC */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700176 struct gpmc_nand_regs reg;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300177 struct gpmc_nand_ops *ops;
Roger Quadrosc9711ec2014-05-21 07:29:03 +0300178 bool flash_bbt;
Pekon Guptaa919e512013-10-24 18:20:21 +0530179 /* fields specific for BCHx_HW ECC scheme */
Philip Avinash62116e52013-01-04 13:26:51 +0530180 struct device *elm_dev;
Roger Quadros10f22ee2015-08-06 17:39:35 +0300181 /* NAND ready gpio */
182 struct gpio_desc *ready_gpiod;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700183};
184
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100185static inline struct omap_nand_info *mtd_to_omap(struct mtd_info *mtd)
186{
Boris BREZILLON432420c2015-12-10 09:00:16 +0100187 return container_of(mtd_to_nand(mtd), struct omap_nand_info, nand);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100188}
Boris BREZILLON432420c2015-12-10 09:00:16 +0100189
Vimal Singh67ce04b2009-05-12 13:47:03 -0700190/**
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700191 * omap_prefetch_enable - configures and starts prefetch transfer
192 * @cs: cs (chip select) number
193 * @fifo_th: fifo threshold to be used for read/ write
194 * @dma_mode: dma mode enable (1) or disable (0)
195 * @u32_count: number of bytes to be transferred
196 * @is_write: prefetch read(0) or write post(1) mode
197 */
198static int omap_prefetch_enable(int cs, int fifo_th, int dma_mode,
199 unsigned int u32_count, int is_write, struct omap_nand_info *info)
200{
201 u32 val;
202
203 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
204 return -1;
205
206 if (readl(info->reg.gpmc_prefetch_control))
207 return -EBUSY;
208
209 /* Set the amount of bytes to be prefetched */
210 writel(u32_count, info->reg.gpmc_prefetch_config2);
211
212 /* Set dma/mpu mode, the prefetch read / post write and
213 * enable the engine. Set which cs is has requested for.
214 */
215 val = ((cs << PREFETCH_CONFIG1_CS_SHIFT) |
216 PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH |
Julia Lawall57a605b2016-04-14 08:54:30 +0200217 (dma_mode << DMA_MPU_MODE_SHIFT) | (is_write & 0x1));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700218 writel(val, info->reg.gpmc_prefetch_config1);
219
220 /* Start the prefetch engine */
221 writel(0x1, info->reg.gpmc_prefetch_control);
222
223 return 0;
224}
225
226/**
227 * omap_prefetch_reset - disables and stops the prefetch engine
228 */
229static int omap_prefetch_reset(int cs, struct omap_nand_info *info)
230{
231 u32 config1;
232
233 /* check if the same module/cs is trying to reset */
234 config1 = readl(info->reg.gpmc_prefetch_config1);
235 if (((config1 >> PREFETCH_CONFIG1_CS_SHIFT) & CS_MASK) != cs)
236 return -EINVAL;
237
238 /* Stop the PFPW engine */
239 writel(0x0, info->reg.gpmc_prefetch_control);
240
241 /* Reset/disable the PFPW engine */
242 writel(0x0, info->reg.gpmc_prefetch_config1);
243
244 return 0;
245}
246
247/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700248 * omap_hwcontrol - hardware specific access to control-lines
249 * @mtd: MTD device structure
250 * @cmd: command to device
251 * @ctrl:
252 * NAND_NCE: bit 0 -> don't care
253 * NAND_CLE: bit 1 -> Command Latch
254 * NAND_ALE: bit 2 -> Address Latch
255 *
256 * NOTE: boards may use different bits for these!!
257 */
258static void omap_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
259{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100260 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700261
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000262 if (cmd != NAND_CMD_NONE) {
263 if (ctrl & NAND_CLE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700264 writeb(cmd, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700265
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000266 else if (ctrl & NAND_ALE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700267 writeb(cmd, info->reg.gpmc_nand_address);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000268
269 else /* NAND_NCE */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700270 writeb(cmd, info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700271 }
Vimal Singh67ce04b2009-05-12 13:47:03 -0700272}
273
274/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530275 * omap_read_buf8 - read data from NAND controller into buffer
276 * @mtd: MTD device structure
277 * @buf: buffer to store date
278 * @len: number of bytes to read
279 */
280static void omap_read_buf8(struct mtd_info *mtd, u_char *buf, int len)
281{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100282 struct nand_chip *nand = mtd_to_nand(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530283
284 ioread8_rep(nand->IO_ADDR_R, buf, len);
285}
286
287/**
288 * omap_write_buf8 - write buffer to NAND controller
289 * @mtd: MTD device structure
290 * @buf: data buffer
291 * @len: number of bytes to write
292 */
293static void omap_write_buf8(struct mtd_info *mtd, const u_char *buf, int len)
294{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100295 struct omap_nand_info *info = mtd_to_omap(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530296 u_char *p = (u_char *)buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300297 bool status;
vimal singh59e9c5a2009-07-13 16:26:24 +0530298
299 while (len--) {
300 iowrite8(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000301 /* wait until buffer is available for write */
302 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300303 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000304 } while (!status);
vimal singh59e9c5a2009-07-13 16:26:24 +0530305 }
306}
307
308/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700309 * omap_read_buf16 - read data from NAND controller into buffer
310 * @mtd: MTD device structure
311 * @buf: buffer to store date
312 * @len: number of bytes to read
313 */
314static void omap_read_buf16(struct mtd_info *mtd, u_char *buf, int len)
315{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100316 struct nand_chip *nand = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700317
vimal singh59e9c5a2009-07-13 16:26:24 +0530318 ioread16_rep(nand->IO_ADDR_R, buf, len / 2);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700319}
320
321/**
322 * omap_write_buf16 - write buffer to NAND controller
323 * @mtd: MTD device structure
324 * @buf: data buffer
325 * @len: number of bytes to write
326 */
327static void omap_write_buf16(struct mtd_info *mtd, const u_char * buf, int len)
328{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100329 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700330 u16 *p = (u16 *) buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300331 bool status;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700332 /* FIXME try bursts of writesw() or DMA ... */
333 len >>= 1;
334
335 while (len--) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530336 iowrite16(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000337 /* wait until buffer is available for write */
338 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300339 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000340 } while (!status);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700341 }
342}
vimal singh59e9c5a2009-07-13 16:26:24 +0530343
344/**
345 * omap_read_buf_pref - read data from NAND controller into buffer
346 * @mtd: MTD device structure
347 * @buf: buffer to store date
348 * @len: number of bytes to read
349 */
350static void omap_read_buf_pref(struct mtd_info *mtd, u_char *buf, int len)
351{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100352 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000353 uint32_t r_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530354 int ret = 0;
355 u32 *p = (u32 *)buf;
356
357 /* take care of subpage reads */
Vimal Singhc3341d02010-01-07 12:16:26 +0530358 if (len % 4) {
359 if (info->nand.options & NAND_BUSWIDTH_16)
360 omap_read_buf16(mtd, buf, len % 4);
361 else
362 omap_read_buf8(mtd, buf, len % 4);
363 p = (u32 *) (buf + len % 4);
364 len -= len % 4;
vimal singh59e9c5a2009-07-13 16:26:24 +0530365 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530366
367 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700368 ret = omap_prefetch_enable(info->gpmc_cs,
369 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x0, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530370 if (ret) {
371 /* PFPW engine is busy, use cpu copy method */
372 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530373 omap_read_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530374 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530375 omap_read_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530376 } else {
377 do {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700378 r_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530379 r_count = PREFETCH_STATUS_FIFO_CNT(r_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000380 r_count = r_count >> 2;
381 ioread32_rep(info->nand.IO_ADDR_R, p, r_count);
vimal singh59e9c5a2009-07-13 16:26:24 +0530382 p += r_count;
383 len -= r_count << 2;
384 } while (len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530385 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700386 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530387 }
388}
389
390/**
391 * omap_write_buf_pref - write buffer to NAND controller
392 * @mtd: MTD device structure
393 * @buf: data buffer
394 * @len: number of bytes to write
395 */
396static void omap_write_buf_pref(struct mtd_info *mtd,
397 const u_char *buf, int len)
398{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100399 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530400 uint32_t w_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530401 int i = 0, ret = 0;
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530402 u16 *p = (u16 *)buf;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530403 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700404 u32 val;
vimal singh59e9c5a2009-07-13 16:26:24 +0530405
406 /* take care of subpage writes */
407 if (len % 2 != 0) {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000408 writeb(*buf, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530409 p = (u16 *)(buf + 1);
410 len--;
411 }
412
413 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700414 ret = omap_prefetch_enable(info->gpmc_cs,
415 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x1, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530416 if (ret) {
417 /* PFPW engine is busy, use cpu copy method */
418 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530419 omap_write_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530420 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530421 omap_write_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530422 } else {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000423 while (len) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700424 w_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530425 w_count = PREFETCH_STATUS_FIFO_CNT(w_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000426 w_count = w_count >> 1;
vimal singh59e9c5a2009-07-13 16:26:24 +0530427 for (i = 0; (i < w_count) && len; i++, len -= 2)
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000428 iowrite16(*p++, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530429 }
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000430 /* wait for data to flushed-out before reset the prefetch */
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530431 tim = 0;
432 limit = (loops_per_jiffy *
433 msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700434 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530435 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700436 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530437 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700438 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530439
vimal singh59e9c5a2009-07-13 16:26:24 +0530440 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700441 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530442 }
443}
444
vimal singhdfe32892009-07-13 16:29:16 +0530445/*
Russell King2df41d02012-04-25 00:19:39 +0100446 * omap_nand_dma_callback: callback on the completion of dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530447 * @data: pointer to completion data structure
448 */
Russell King763e7352012-04-25 00:16:00 +0100449static void omap_nand_dma_callback(void *data)
450{
451 complete((struct completion *) data);
452}
vimal singhdfe32892009-07-13 16:29:16 +0530453
454/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200455 * omap_nand_dma_transfer: configure and start dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530456 * @mtd: MTD device structure
457 * @addr: virtual address in RAM of source/destination
458 * @len: number of data bytes to be transferred
459 * @is_write: flag for read/write operation
460 */
461static inline int omap_nand_dma_transfer(struct mtd_info *mtd, void *addr,
462 unsigned int len, int is_write)
463{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100464 struct omap_nand_info *info = mtd_to_omap(mtd);
Russell King2df41d02012-04-25 00:19:39 +0100465 struct dma_async_tx_descriptor *tx;
vimal singhdfe32892009-07-13 16:29:16 +0530466 enum dma_data_direction dir = is_write ? DMA_TO_DEVICE :
467 DMA_FROM_DEVICE;
Russell King2df41d02012-04-25 00:19:39 +0100468 struct scatterlist sg;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530469 unsigned long tim, limit;
Russell King2df41d02012-04-25 00:19:39 +0100470 unsigned n;
471 int ret;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700472 u32 val;
vimal singhdfe32892009-07-13 16:29:16 +0530473
Cooper Jr., Franklin8c6f0fc2016-04-15 15:28:59 -0500474 if (!virt_addr_valid(addr))
475 goto out_copy;
vimal singhdfe32892009-07-13 16:29:16 +0530476
Russell King2df41d02012-04-25 00:19:39 +0100477 sg_init_one(&sg, addr, len);
478 n = dma_map_sg(info->dma->device->dev, &sg, 1, dir);
479 if (n == 0) {
vimal singhdfe32892009-07-13 16:29:16 +0530480 dev_err(&info->pdev->dev,
481 "Couldn't DMA map a %d byte buffer\n", len);
482 goto out_copy;
483 }
484
Russell King2df41d02012-04-25 00:19:39 +0100485 tx = dmaengine_prep_slave_sg(info->dma, &sg, n,
486 is_write ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
487 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
488 if (!tx)
489 goto out_copy_unmap;
490
491 tx->callback = omap_nand_dma_callback;
492 tx->callback_param = &info->comp;
493 dmaengine_submit(tx);
494
Cooper Jr., Franklin03d3a1d2016-04-15 15:28:58 -0500495 init_completion(&info->comp);
496
497 /* setup and start DMA using dma_addr */
498 dma_async_issue_pending(info->dma);
499
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700500 /* configure and start prefetch transfer */
501 ret = omap_prefetch_enable(info->gpmc_cs,
502 PREFETCH_FIFOTHRESHOLD_MAX, 0x1, len, is_write, info);
vimal singhdfe32892009-07-13 16:29:16 +0530503 if (ret)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530504 /* PFPW engine is busy, use cpu copy method */
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300505 goto out_copy_unmap;
vimal singhdfe32892009-07-13 16:29:16 +0530506
vimal singhdfe32892009-07-13 16:29:16 +0530507 wait_for_completion(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530508 tim = 0;
509 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700510
511 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530512 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700513 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530514 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700515 } while (val && (tim++ < limit));
vimal singhdfe32892009-07-13 16:29:16 +0530516
vimal singhdfe32892009-07-13 16:29:16 +0530517 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700518 omap_prefetch_reset(info->gpmc_cs, info);
vimal singhdfe32892009-07-13 16:29:16 +0530519
Russell King2df41d02012-04-25 00:19:39 +0100520 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530521 return 0;
522
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300523out_copy_unmap:
Russell King2df41d02012-04-25 00:19:39 +0100524 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530525out_copy:
526 if (info->nand.options & NAND_BUSWIDTH_16)
527 is_write == 0 ? omap_read_buf16(mtd, (u_char *) addr, len)
528 : omap_write_buf16(mtd, (u_char *) addr, len);
529 else
530 is_write == 0 ? omap_read_buf8(mtd, (u_char *) addr, len)
531 : omap_write_buf8(mtd, (u_char *) addr, len);
532 return 0;
533}
vimal singhdfe32892009-07-13 16:29:16 +0530534
535/**
536 * omap_read_buf_dma_pref - read data from NAND controller into buffer
537 * @mtd: MTD device structure
538 * @buf: buffer to store date
539 * @len: number of bytes to read
540 */
541static void omap_read_buf_dma_pref(struct mtd_info *mtd, u_char *buf, int len)
542{
543 if (len <= mtd->oobsize)
544 omap_read_buf_pref(mtd, buf, len);
545 else
546 /* start transfer in DMA mode */
547 omap_nand_dma_transfer(mtd, buf, len, 0x0);
548}
549
550/**
551 * omap_write_buf_dma_pref - write buffer to NAND controller
552 * @mtd: MTD device structure
553 * @buf: data buffer
554 * @len: number of bytes to write
555 */
556static void omap_write_buf_dma_pref(struct mtd_info *mtd,
557 const u_char *buf, int len)
558{
559 if (len <= mtd->oobsize)
560 omap_write_buf_pref(mtd, buf, len);
561 else
562 /* start transfer in DMA mode */
Vimal Singhbdaefc42010-01-05 12:49:24 +0530563 omap_nand_dma_transfer(mtd, (u_char *) buf, len, 0x1);
vimal singhdfe32892009-07-13 16:29:16 +0530564}
565
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530566/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200567 * omap_nand_irq - GPMC irq handler
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530568 * @this_irq: gpmc irq number
569 * @dev: omap_nand_info structure pointer is passed here
570 */
571static irqreturn_t omap_nand_irq(int this_irq, void *dev)
572{
573 struct omap_nand_info *info = (struct omap_nand_info *) dev;
574 u32 bytes;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530575
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700576 bytes = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530577 bytes = PREFETCH_STATUS_FIFO_CNT(bytes);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530578 bytes = bytes & 0xFFFC; /* io in multiple of 4 bytes */
579 if (info->iomode == OMAP_NAND_IO_WRITE) { /* checks for write io */
Afzal Mohammed5c468452012-08-30 12:53:24 -0700580 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530581 goto done;
582
583 if (info->buf_len && (info->buf_len < bytes))
584 bytes = info->buf_len;
585 else if (!info->buf_len)
586 bytes = 0;
587 iowrite32_rep(info->nand.IO_ADDR_W,
588 (u32 *)info->buf, bytes >> 2);
589 info->buf = info->buf + bytes;
590 info->buf_len -= bytes;
591
592 } else {
593 ioread32_rep(info->nand.IO_ADDR_R,
594 (u32 *)info->buf, bytes >> 2);
595 info->buf = info->buf + bytes;
596
Afzal Mohammed5c468452012-08-30 12:53:24 -0700597 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530598 goto done;
599 }
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530600
601 return IRQ_HANDLED;
602
603done:
604 complete(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530605
Afzal Mohammed5c468452012-08-30 12:53:24 -0700606 disable_irq_nosync(info->gpmc_irq_fifo);
607 disable_irq_nosync(info->gpmc_irq_count);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530608
609 return IRQ_HANDLED;
610}
611
612/*
613 * omap_read_buf_irq_pref - read data from NAND controller into buffer
614 * @mtd: MTD device structure
615 * @buf: buffer to store date
616 * @len: number of bytes to read
617 */
618static void omap_read_buf_irq_pref(struct mtd_info *mtd, u_char *buf, int len)
619{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100620 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530621 int ret = 0;
622
623 if (len <= mtd->oobsize) {
624 omap_read_buf_pref(mtd, buf, len);
625 return;
626 }
627
628 info->iomode = OMAP_NAND_IO_READ;
629 info->buf = buf;
630 init_completion(&info->comp);
631
632 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700633 ret = omap_prefetch_enable(info->gpmc_cs,
634 PREFETCH_FIFOTHRESHOLD_MAX/2, 0x0, len, 0x0, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530635 if (ret)
636 /* PFPW engine is busy, use cpu copy method */
637 goto out_copy;
638
639 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700640
641 enable_irq(info->gpmc_irq_count);
642 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530643
644 /* waiting for read to complete */
645 wait_for_completion(&info->comp);
646
647 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700648 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530649 return;
650
651out_copy:
652 if (info->nand.options & NAND_BUSWIDTH_16)
653 omap_read_buf16(mtd, buf, len);
654 else
655 omap_read_buf8(mtd, buf, len);
656}
657
658/*
659 * omap_write_buf_irq_pref - write buffer to NAND controller
660 * @mtd: MTD device structure
661 * @buf: data buffer
662 * @len: number of bytes to write
663 */
664static void omap_write_buf_irq_pref(struct mtd_info *mtd,
665 const u_char *buf, int len)
666{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100667 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530668 int ret = 0;
669 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700670 u32 val;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530671
672 if (len <= mtd->oobsize) {
673 omap_write_buf_pref(mtd, buf, len);
674 return;
675 }
676
677 info->iomode = OMAP_NAND_IO_WRITE;
678 info->buf = (u_char *) buf;
679 init_completion(&info->comp);
680
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530681 /* configure and start prefetch transfer : size=24 */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700682 ret = omap_prefetch_enable(info->gpmc_cs,
683 (PREFETCH_FIFOTHRESHOLD_MAX * 3) / 8, 0x0, len, 0x1, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530684 if (ret)
685 /* PFPW engine is busy, use cpu copy method */
686 goto out_copy;
687
688 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700689
690 enable_irq(info->gpmc_irq_count);
691 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530692
693 /* waiting for write to complete */
694 wait_for_completion(&info->comp);
Afzal Mohammed5c468452012-08-30 12:53:24 -0700695
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530696 /* wait for data to flushed-out before reset the prefetch */
697 tim = 0;
698 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700699 do {
700 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530701 val = PREFETCH_STATUS_COUNT(val);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530702 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700703 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530704
705 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700706 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530707 return;
708
709out_copy:
710 if (info->nand.options & NAND_BUSWIDTH_16)
711 omap_write_buf16(mtd, buf, len);
712 else
713 omap_write_buf8(mtd, buf, len);
714}
715
Vimal Singh67ce04b2009-05-12 13:47:03 -0700716/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700717 * gen_true_ecc - This function will generate true ECC value
718 * @ecc_buf: buffer to store ecc code
719 *
720 * This generated true ECC value can be used when correcting
721 * data read from NAND flash memory core
722 */
723static void gen_true_ecc(u8 *ecc_buf)
724{
725 u32 tmp = ecc_buf[0] | (ecc_buf[1] << 16) |
726 ((ecc_buf[2] & 0xF0) << 20) | ((ecc_buf[2] & 0x0F) << 8);
727
728 ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) |
729 P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
730 ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) |
731 P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
732 ecc_buf[2] = ~(P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) |
733 P1e(tmp) | P2048o(tmp) | P2048e(tmp));
734}
735
736/**
737 * omap_compare_ecc - Detect (2 bits) and correct (1 bit) error in data
738 * @ecc_data1: ecc code from nand spare area
739 * @ecc_data2: ecc code from hardware register obtained from hardware ecc
740 * @page_data: page data
741 *
742 * This function compares two ECC's and indicates if there is an error.
743 * If the error can be corrected it will be corrected to the buffer.
John Ogness74f1b722011-02-28 13:12:46 +0100744 * If there is no error, %0 is returned. If there is an error but it
745 * was corrected, %1 is returned. Otherwise, %-1 is returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700746 */
747static int omap_compare_ecc(u8 *ecc_data1, /* read from NAND memory */
748 u8 *ecc_data2, /* read from register */
749 u8 *page_data)
750{
751 uint i;
752 u8 tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
753 u8 comp0_bit[8], comp1_bit[8], comp2_bit[8];
754 u8 ecc_bit[24];
755 u8 ecc_sum = 0;
756 u8 find_bit = 0;
757 uint find_byte = 0;
758 int isEccFF;
759
760 isEccFF = ((*(u32 *)ecc_data1 & 0xFFFFFF) == 0xFFFFFF);
761
762 gen_true_ecc(ecc_data1);
763 gen_true_ecc(ecc_data2);
764
765 for (i = 0; i <= 2; i++) {
766 *(ecc_data1 + i) = ~(*(ecc_data1 + i));
767 *(ecc_data2 + i) = ~(*(ecc_data2 + i));
768 }
769
770 for (i = 0; i < 8; i++) {
771 tmp0_bit[i] = *ecc_data1 % 2;
772 *ecc_data1 = *ecc_data1 / 2;
773 }
774
775 for (i = 0; i < 8; i++) {
776 tmp1_bit[i] = *(ecc_data1 + 1) % 2;
777 *(ecc_data1 + 1) = *(ecc_data1 + 1) / 2;
778 }
779
780 for (i = 0; i < 8; i++) {
781 tmp2_bit[i] = *(ecc_data1 + 2) % 2;
782 *(ecc_data1 + 2) = *(ecc_data1 + 2) / 2;
783 }
784
785 for (i = 0; i < 8; i++) {
786 comp0_bit[i] = *ecc_data2 % 2;
787 *ecc_data2 = *ecc_data2 / 2;
788 }
789
790 for (i = 0; i < 8; i++) {
791 comp1_bit[i] = *(ecc_data2 + 1) % 2;
792 *(ecc_data2 + 1) = *(ecc_data2 + 1) / 2;
793 }
794
795 for (i = 0; i < 8; i++) {
796 comp2_bit[i] = *(ecc_data2 + 2) % 2;
797 *(ecc_data2 + 2) = *(ecc_data2 + 2) / 2;
798 }
799
800 for (i = 0; i < 6; i++)
801 ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
802
803 for (i = 0; i < 8; i++)
804 ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
805
806 for (i = 0; i < 8; i++)
807 ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
808
809 ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
810 ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
811
812 for (i = 0; i < 24; i++)
813 ecc_sum += ecc_bit[i];
814
815 switch (ecc_sum) {
816 case 0:
817 /* Not reached because this function is not called if
818 * ECC values are equal
819 */
820 return 0;
821
822 case 1:
823 /* Uncorrectable error */
Brian Norris289c0522011-07-19 10:06:09 -0700824 pr_debug("ECC UNCORRECTED_ERROR 1\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100825 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700826
827 case 11:
828 /* UN-Correctable error */
Brian Norris289c0522011-07-19 10:06:09 -0700829 pr_debug("ECC UNCORRECTED_ERROR B\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100830 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700831
832 case 12:
833 /* Correctable error */
834 find_byte = (ecc_bit[23] << 8) +
835 (ecc_bit[21] << 7) +
836 (ecc_bit[19] << 6) +
837 (ecc_bit[17] << 5) +
838 (ecc_bit[15] << 4) +
839 (ecc_bit[13] << 3) +
840 (ecc_bit[11] << 2) +
841 (ecc_bit[9] << 1) +
842 ecc_bit[7];
843
844 find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
845
Brian Norris0a32a102011-07-19 10:06:10 -0700846 pr_debug("Correcting single bit ECC error at offset: "
847 "%d, bit: %d\n", find_byte, find_bit);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700848
849 page_data[find_byte] ^= (1 << find_bit);
850
John Ogness74f1b722011-02-28 13:12:46 +0100851 return 1;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700852 default:
853 if (isEccFF) {
854 if (ecc_data2[0] == 0 &&
855 ecc_data2[1] == 0 &&
856 ecc_data2[2] == 0)
857 return 0;
858 }
Brian Norris289c0522011-07-19 10:06:09 -0700859 pr_debug("UNCORRECTED_ERROR default\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100860 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700861 }
862}
863
864/**
865 * omap_correct_data - Compares the ECC read with HW generated ECC
866 * @mtd: MTD device structure
867 * @dat: page data
868 * @read_ecc: ecc read from nand flash
869 * @calc_ecc: ecc read from HW ECC registers
870 *
871 * Compares the ecc read from nand spare area with ECC registers values
John Ogness74f1b722011-02-28 13:12:46 +0100872 * and if ECC's mismatched, it will call 'omap_compare_ecc' for error
873 * detection and correction. If there are no errors, %0 is returned. If
874 * there were errors and all of the errors were corrected, the number of
875 * corrected errors is returned. If uncorrectable errors exist, %-1 is
876 * returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700877 */
878static int omap_correct_data(struct mtd_info *mtd, u_char *dat,
879 u_char *read_ecc, u_char *calc_ecc)
880{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100881 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700882 int blockCnt = 0, i = 0, ret = 0;
John Ogness74f1b722011-02-28 13:12:46 +0100883 int stat = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700884
885 /* Ex NAND_ECC_HW12_2048 */
886 if ((info->nand.ecc.mode == NAND_ECC_HW) &&
887 (info->nand.ecc.size == 2048))
888 blockCnt = 4;
889 else
890 blockCnt = 1;
891
892 for (i = 0; i < blockCnt; i++) {
893 if (memcmp(read_ecc, calc_ecc, 3) != 0) {
894 ret = omap_compare_ecc(read_ecc, calc_ecc, dat);
895 if (ret < 0)
896 return ret;
John Ogness74f1b722011-02-28 13:12:46 +0100897 /* keep track of the number of corrected errors */
898 stat += ret;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700899 }
900 read_ecc += 3;
901 calc_ecc += 3;
902 dat += 512;
903 }
John Ogness74f1b722011-02-28 13:12:46 +0100904 return stat;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700905}
906
907/**
908 * omap_calcuate_ecc - Generate non-inverted ECC bytes.
909 * @mtd: MTD device structure
910 * @dat: The pointer to data on which ecc is computed
911 * @ecc_code: The ecc_code buffer
912 *
913 * Using noninverted ECC can be considered ugly since writing a blank
914 * page ie. padding will clear the ECC bytes. This is no problem as long
915 * nobody is trying to write data on the seemingly unused page. Reading
916 * an erased page will produce an ECC mismatch between generated and read
917 * ECC bytes that has to be dealt with separately.
918 */
919static int omap_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
920 u_char *ecc_code)
921{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100922 struct omap_nand_info *info = mtd_to_omap(mtd);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700923 u32 val;
924
925 val = readl(info->reg.gpmc_ecc_config);
Roger Quadros40ddbf52014-08-25 16:15:33 -0700926 if (((val >> ECC_CONFIG_CS_SHIFT) & CS_MASK) != info->gpmc_cs)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700927 return -EINVAL;
928
929 /* read ecc result */
930 val = readl(info->reg.gpmc_ecc1_result);
931 *ecc_code++ = val; /* P128e, ..., P1e */
932 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
933 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
934 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
935
936 return 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700937}
938
939/**
940 * omap_enable_hwecc - This function enables the hardware ecc functionality
941 * @mtd: MTD device structure
942 * @mode: Read/Write mode
943 */
944static void omap_enable_hwecc(struct mtd_info *mtd, int mode)
945{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100946 struct omap_nand_info *info = mtd_to_omap(mtd);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100947 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700948 unsigned int dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700949 u32 val;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700950
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700951 /* clear ecc and enable bits */
952 val = ECCCLEAR | ECC1;
953 writel(val, info->reg.gpmc_ecc_control);
954
955 /* program ecc and result sizes */
956 val = ((((info->nand.ecc.size >> 1) - 1) << ECCSIZE1_SHIFT) |
957 ECC1RESULTSIZE);
958 writel(val, info->reg.gpmc_ecc_size_config);
959
960 switch (mode) {
961 case NAND_ECC_READ:
962 case NAND_ECC_WRITE:
963 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
964 break;
965 case NAND_ECC_READSYN:
966 writel(ECCCLEAR, info->reg.gpmc_ecc_control);
967 break;
968 default:
969 dev_info(&info->pdev->dev,
970 "error: unrecognized Mode[%d]!\n", mode);
971 break;
972 }
973
974 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
975 val = (dev_width << 7) | (info->gpmc_cs << 1) | (0x1);
976 writel(val, info->reg.gpmc_ecc_config);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700977}
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000978
Vimal Singh67ce04b2009-05-12 13:47:03 -0700979/**
980 * omap_wait - wait until the command is done
981 * @mtd: MTD device structure
982 * @chip: NAND Chip structure
983 *
984 * Wait function is called during Program and erase operations and
985 * the way it is called from MTD layer, we should wait till the NAND
986 * chip is ready after the programming/erase operation has completed.
987 *
988 * Erase can take up to 400ms and program up to 20ms according to
989 * general NAND and SmartMedia specs
990 */
991static int omap_wait(struct mtd_info *mtd, struct nand_chip *chip)
992{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100993 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100994 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700995 unsigned long timeo = jiffies;
Ivan Djelica9c465f2012-04-17 13:11:53 +0200996 int status, state = this->state;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700997
998 if (state == FL_ERASING)
Toan Pham4ff67722013-03-15 10:44:59 -0700999 timeo += msecs_to_jiffies(400);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001000 else
Toan Pham4ff67722013-03-15 10:44:59 -07001001 timeo += msecs_to_jiffies(20);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001002
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001003 writeb(NAND_CMD_STATUS & 0xFF, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001004 while (time_before(jiffies, timeo)) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001005 status = readb(info->reg.gpmc_nand_data);
vimal singhc276aca2009-06-27 11:07:06 +05301006 if (status & NAND_STATUS_READY)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001007 break;
vimal singhc276aca2009-06-27 11:07:06 +05301008 cond_resched();
Vimal Singh67ce04b2009-05-12 13:47:03 -07001009 }
Ivan Djelica9c465f2012-04-17 13:11:53 +02001010
Afzal Mohammed4ea1e4b2012-09-29 11:22:21 +05301011 status = readb(info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001012 return status;
1013}
1014
1015/**
Roger Quadros10f22ee2015-08-06 17:39:35 +03001016 * omap_dev_ready - checks the NAND Ready GPIO line
Vimal Singh67ce04b2009-05-12 13:47:03 -07001017 * @mtd: MTD device structure
Roger Quadros10f22ee2015-08-06 17:39:35 +03001018 *
1019 * Returns true if ready and false if busy.
Vimal Singh67ce04b2009-05-12 13:47:03 -07001020 */
1021static int omap_dev_ready(struct mtd_info *mtd)
1022{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001023 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001024
Roger Quadros10f22ee2015-08-06 17:39:35 +03001025 return gpiod_get_value(info->ready_gpiod);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001026}
1027
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001028/**
Pekon Gupta7c977c32014-03-03 15:38:30 +05301029 * omap_enable_hwecc_bch - Program GPMC to perform BCH ECC calculation
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001030 * @mtd: MTD device structure
1031 * @mode: Read/Write mode
Philip Avinash62116e52013-01-04 13:26:51 +05301032 *
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001033 * When using BCH with SW correction (i.e. no ELM), sector size is set
1034 * to 512 bytes and we use BCH_WRAPMODE_6 wrapping mode
1035 * for both reading and writing with:
Philip Avinash62116e52013-01-04 13:26:51 +05301036 * eccsize0 = 0 (no additional protected byte in spare area)
1037 * eccsize1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001038 */
Pekon Gupta7c977c32014-03-03 15:38:30 +05301039static void __maybe_unused omap_enable_hwecc_bch(struct mtd_info *mtd, int mode)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001040{
Pekon Gupta16e69322014-03-03 15:38:32 +05301041 unsigned int bch_type;
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301042 unsigned int dev_width, nsectors;
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001043 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptac5957a32014-03-03 15:38:31 +05301044 enum omap_ecc ecc_opt = info->ecc_opt;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001045 struct nand_chip *chip = mtd_to_nand(mtd);
Philip Avinash62116e52013-01-04 13:26:51 +05301046 u32 val, wr_mode;
1047 unsigned int ecc_size1, ecc_size0;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001048
Pekon Guptac5957a32014-03-03 15:38:31 +05301049 /* GPMC configurations for calculating ECC */
1050 switch (ecc_opt) {
1051 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301052 bch_type = 0;
1053 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001054 wr_mode = BCH_WRAPMODE_6;
1055 ecc_size0 = BCH_ECC_SIZE0;
1056 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301057 break;
1058 case OMAP_ECC_BCH4_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301059 bch_type = 0;
1060 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301061 if (mode == NAND_ECC_READ) {
1062 wr_mode = BCH_WRAPMODE_1;
1063 ecc_size0 = BCH4R_ECC_SIZE0;
1064 ecc_size1 = BCH4R_ECC_SIZE1;
1065 } else {
1066 wr_mode = BCH_WRAPMODE_6;
1067 ecc_size0 = BCH_ECC_SIZE0;
1068 ecc_size1 = BCH_ECC_SIZE1;
1069 }
1070 break;
1071 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301072 bch_type = 1;
1073 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001074 wr_mode = BCH_WRAPMODE_6;
1075 ecc_size0 = BCH_ECC_SIZE0;
1076 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301077 break;
1078 case OMAP_ECC_BCH8_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301079 bch_type = 1;
1080 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301081 if (mode == NAND_ECC_READ) {
1082 wr_mode = BCH_WRAPMODE_1;
1083 ecc_size0 = BCH8R_ECC_SIZE0;
1084 ecc_size1 = BCH8R_ECC_SIZE1;
1085 } else {
1086 wr_mode = BCH_WRAPMODE_6;
1087 ecc_size0 = BCH_ECC_SIZE0;
1088 ecc_size1 = BCH_ECC_SIZE1;
1089 }
1090 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301091 case OMAP_ECC_BCH16_CODE_HW:
1092 bch_type = 0x2;
1093 nsectors = chip->ecc.steps;
1094 if (mode == NAND_ECC_READ) {
1095 wr_mode = 0x01;
1096 ecc_size0 = 52; /* ECC bits in nibbles per sector */
1097 ecc_size1 = 0; /* non-ECC bits in nibbles per sector */
1098 } else {
1099 wr_mode = 0x01;
1100 ecc_size0 = 0; /* extra bits in nibbles per sector */
1101 ecc_size1 = 52; /* OOB bits in nibbles per sector */
1102 }
1103 break;
Pekon Guptac5957a32014-03-03 15:38:31 +05301104 default:
1105 return;
1106 }
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301107
1108 writel(ECC1, info->reg.gpmc_ecc_control);
1109
Philip Avinash62116e52013-01-04 13:26:51 +05301110 /* Configure ecc size for BCH */
1111 val = (ecc_size1 << ECCSIZE1_SHIFT) | (ecc_size0 << ECCSIZE0_SHIFT);
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301112 writel(val, info->reg.gpmc_ecc_size_config);
1113
Philip Avinash62116e52013-01-04 13:26:51 +05301114 dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
1115
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301116 /* BCH configuration */
1117 val = ((1 << 16) | /* enable BCH */
Pekon Gupta16e69322014-03-03 15:38:32 +05301118 (bch_type << 12) | /* BCH4/BCH8/BCH16 */
Philip Avinash62116e52013-01-04 13:26:51 +05301119 (wr_mode << 8) | /* wrap mode */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301120 (dev_width << 7) | /* bus width */
1121 (((nsectors-1) & 0x7) << 4) | /* number of sectors */
1122 (info->gpmc_cs << 1) | /* ECC CS */
1123 (0x1)); /* enable ECC */
1124
1125 writel(val, info->reg.gpmc_ecc_config);
1126
Philip Avinash62116e52013-01-04 13:26:51 +05301127 /* Clear ecc and enable bits */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301128 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001129}
Pekon Gupta7c977c32014-03-03 15:38:30 +05301130
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301131static u8 bch4_polynomial[] = {0x28, 0x13, 0xcc, 0x39, 0x96, 0xac, 0x7f};
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301132static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
1133 0x97, 0x79, 0xe5, 0x24, 0xb5};
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001134
1135/**
Roger Quadros739c6442017-10-20 15:16:21 +03001136 * _omap_calculate_ecc_bch - Generate ECC bytes for one sector
Philip Avinash62116e52013-01-04 13:26:51 +05301137 * @mtd: MTD device structure
1138 * @dat: The pointer to data on which ecc is computed
1139 * @ecc_code: The ecc_code buffer
Roger Quadros739c6442017-10-20 15:16:21 +03001140 * @i: The sector number (for a multi sector page)
Philip Avinash62116e52013-01-04 13:26:51 +05301141 *
Roger Quadros739c6442017-10-20 15:16:21 +03001142 * Support calculating of BCH4/8/16 ECC vectors for one sector
1143 * within a page. Sector number is in @i.
Philip Avinash62116e52013-01-04 13:26:51 +05301144 */
Roger Quadros739c6442017-10-20 15:16:21 +03001145static int _omap_calculate_ecc_bch(struct mtd_info *mtd,
1146 const u_char *dat, u_char *ecc_calc, int i)
Philip Avinash62116e52013-01-04 13:26:51 +05301147{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001148 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301149 int eccbytes = info->nand.ecc.bytes;
1150 struct gpmc_nand_regs *gpmc_regs = &info->reg;
1151 u8 *ecc_code;
Roger Quadros739c6442017-10-20 15:16:21 +03001152 unsigned long bch_val1, bch_val2, bch_val3, bch_val4;
pekon gupta9748fff2014-03-24 16:50:05 +05301153 u32 val;
Roger Quadros739c6442017-10-20 15:16:21 +03001154 int j;
1155
1156 ecc_code = ecc_calc;
1157 switch (info->ecc_opt) {
1158 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1159 case OMAP_ECC_BCH8_CODE_HW:
1160 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1161 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1162 bch_val3 = readl(gpmc_regs->gpmc_bch_result2[i]);
1163 bch_val4 = readl(gpmc_regs->gpmc_bch_result3[i]);
1164 *ecc_code++ = (bch_val4 & 0xFF);
1165 *ecc_code++ = ((bch_val3 >> 24) & 0xFF);
1166 *ecc_code++ = ((bch_val3 >> 16) & 0xFF);
1167 *ecc_code++ = ((bch_val3 >> 8) & 0xFF);
1168 *ecc_code++ = (bch_val3 & 0xFF);
1169 *ecc_code++ = ((bch_val2 >> 24) & 0xFF);
1170 *ecc_code++ = ((bch_val2 >> 16) & 0xFF);
1171 *ecc_code++ = ((bch_val2 >> 8) & 0xFF);
1172 *ecc_code++ = (bch_val2 & 0xFF);
1173 *ecc_code++ = ((bch_val1 >> 24) & 0xFF);
1174 *ecc_code++ = ((bch_val1 >> 16) & 0xFF);
1175 *ecc_code++ = ((bch_val1 >> 8) & 0xFF);
1176 *ecc_code++ = (bch_val1 & 0xFF);
1177 break;
1178 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1179 case OMAP_ECC_BCH4_CODE_HW:
1180 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1181 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1182 *ecc_code++ = ((bch_val2 >> 12) & 0xFF);
1183 *ecc_code++ = ((bch_val2 >> 4) & 0xFF);
1184 *ecc_code++ = ((bch_val2 & 0xF) << 4) |
1185 ((bch_val1 >> 28) & 0xF);
1186 *ecc_code++ = ((bch_val1 >> 20) & 0xFF);
1187 *ecc_code++ = ((bch_val1 >> 12) & 0xFF);
1188 *ecc_code++ = ((bch_val1 >> 4) & 0xFF);
1189 *ecc_code++ = ((bch_val1 & 0xF) << 4);
1190 break;
1191 case OMAP_ECC_BCH16_CODE_HW:
1192 val = readl(gpmc_regs->gpmc_bch_result6[i]);
1193 ecc_code[0] = ((val >> 8) & 0xFF);
1194 ecc_code[1] = ((val >> 0) & 0xFF);
1195 val = readl(gpmc_regs->gpmc_bch_result5[i]);
1196 ecc_code[2] = ((val >> 24) & 0xFF);
1197 ecc_code[3] = ((val >> 16) & 0xFF);
1198 ecc_code[4] = ((val >> 8) & 0xFF);
1199 ecc_code[5] = ((val >> 0) & 0xFF);
1200 val = readl(gpmc_regs->gpmc_bch_result4[i]);
1201 ecc_code[6] = ((val >> 24) & 0xFF);
1202 ecc_code[7] = ((val >> 16) & 0xFF);
1203 ecc_code[8] = ((val >> 8) & 0xFF);
1204 ecc_code[9] = ((val >> 0) & 0xFF);
1205 val = readl(gpmc_regs->gpmc_bch_result3[i]);
1206 ecc_code[10] = ((val >> 24) & 0xFF);
1207 ecc_code[11] = ((val >> 16) & 0xFF);
1208 ecc_code[12] = ((val >> 8) & 0xFF);
1209 ecc_code[13] = ((val >> 0) & 0xFF);
1210 val = readl(gpmc_regs->gpmc_bch_result2[i]);
1211 ecc_code[14] = ((val >> 24) & 0xFF);
1212 ecc_code[15] = ((val >> 16) & 0xFF);
1213 ecc_code[16] = ((val >> 8) & 0xFF);
1214 ecc_code[17] = ((val >> 0) & 0xFF);
1215 val = readl(gpmc_regs->gpmc_bch_result1[i]);
1216 ecc_code[18] = ((val >> 24) & 0xFF);
1217 ecc_code[19] = ((val >> 16) & 0xFF);
1218 ecc_code[20] = ((val >> 8) & 0xFF);
1219 ecc_code[21] = ((val >> 0) & 0xFF);
1220 val = readl(gpmc_regs->gpmc_bch_result0[i]);
1221 ecc_code[22] = ((val >> 24) & 0xFF);
1222 ecc_code[23] = ((val >> 16) & 0xFF);
1223 ecc_code[24] = ((val >> 8) & 0xFF);
1224 ecc_code[25] = ((val >> 0) & 0xFF);
1225 break;
1226 default:
1227 return -EINVAL;
1228 }
1229
1230 /* ECC scheme specific syndrome customizations */
1231 switch (info->ecc_opt) {
1232 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1233 /* Add constant polynomial to remainder, so that
1234 * ECC of blank pages results in 0x0 on reading back
1235 */
1236 for (j = 0; j < eccbytes; j++)
1237 ecc_calc[j] ^= bch4_polynomial[j];
1238 break;
1239 case OMAP_ECC_BCH4_CODE_HW:
1240 /* Set 8th ECC byte as 0x0 for ROM compatibility */
1241 ecc_calc[eccbytes - 1] = 0x0;
1242 break;
1243 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1244 /* Add constant polynomial to remainder, so that
1245 * ECC of blank pages results in 0x0 on reading back
1246 */
1247 for (j = 0; j < eccbytes; j++)
1248 ecc_calc[j] ^= bch8_polynomial[j];
1249 break;
1250 case OMAP_ECC_BCH8_CODE_HW:
1251 /* Set 14th ECC byte as 0x0 for ROM compatibility */
1252 ecc_calc[eccbytes - 1] = 0x0;
1253 break;
1254 case OMAP_ECC_BCH16_CODE_HW:
1255 break;
1256 default:
1257 return -EINVAL;
1258 }
1259
1260 return 0;
1261}
1262
1263/**
1264 * omap_calculate_ecc_bch_sw - ECC generator for sector for SW based correction
1265 * @mtd: MTD device structure
1266 * @dat: The pointer to data on which ecc is computed
1267 * @ecc_code: The ecc_code buffer
1268 *
1269 * Support calculating of BCH4/8/16 ECC vectors for one sector. This is used
1270 * when SW based correction is required as ECC is required for one sector
1271 * at a time.
1272 */
1273static int omap_calculate_ecc_bch_sw(struct mtd_info *mtd,
1274 const u_char *dat, u_char *ecc_calc)
1275{
1276 return _omap_calculate_ecc_bch(mtd, dat, ecc_calc, 0);
1277}
1278
1279/**
1280 * omap_calculate_ecc_bch_multi - Generate ECC for multiple sectors
1281 * @mtd: MTD device structure
1282 * @dat: The pointer to data on which ecc is computed
1283 * @ecc_code: The ecc_code buffer
1284 *
1285 * Support calculating of BCH4/8/16 ecc vectors for the entire page in one go.
1286 */
1287static int omap_calculate_ecc_bch_multi(struct mtd_info *mtd,
1288 const u_char *dat, u_char *ecc_calc)
1289{
1290 struct omap_nand_info *info = mtd_to_omap(mtd);
1291 int eccbytes = info->nand.ecc.bytes;
1292 unsigned long nsectors;
1293 int i, ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301294
1295 nsectors = ((readl(info->reg.gpmc_ecc_config) >> 4) & 0x7) + 1;
Philip Avinash62116e52013-01-04 13:26:51 +05301296 for (i = 0; i < nsectors; i++) {
Roger Quadros739c6442017-10-20 15:16:21 +03001297 ret = _omap_calculate_ecc_bch(mtd, dat, ecc_calc, i);
1298 if (ret)
1299 return ret;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301300
Roger Quadros739c6442017-10-20 15:16:21 +03001301 ecc_calc += eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301302 }
1303
1304 return 0;
1305}
1306
1307/**
1308 * erased_sector_bitflips - count bit flips
1309 * @data: data sector buffer
1310 * @oob: oob buffer
1311 * @info: omap_nand_info
1312 *
1313 * Check the bit flips in erased page falls below correctable level.
1314 * If falls below, report the page as erased with correctable bit
1315 * flip, else report as uncorrectable page.
1316 */
1317static int erased_sector_bitflips(u_char *data, u_char *oob,
1318 struct omap_nand_info *info)
1319{
1320 int flip_bits = 0, i;
1321
1322 for (i = 0; i < info->nand.ecc.size; i++) {
1323 flip_bits += hweight8(~data[i]);
1324 if (flip_bits > info->nand.ecc.strength)
1325 return 0;
1326 }
1327
1328 for (i = 0; i < info->nand.ecc.bytes - 1; i++) {
1329 flip_bits += hweight8(~oob[i]);
1330 if (flip_bits > info->nand.ecc.strength)
1331 return 0;
1332 }
1333
1334 /*
1335 * Bit flips falls in correctable level.
1336 * Fill data area with 0xFF
1337 */
1338 if (flip_bits) {
1339 memset(data, 0xFF, info->nand.ecc.size);
1340 memset(oob, 0xFF, info->nand.ecc.bytes);
1341 }
1342
1343 return flip_bits;
1344}
1345
1346/**
1347 * omap_elm_correct_data - corrects page data area in case error reported
1348 * @mtd: MTD device structure
1349 * @data: page data
1350 * @read_ecc: ecc read from nand flash
1351 * @calc_ecc: ecc read from HW ECC registers
1352 *
1353 * Calculated ecc vector reported as zero in case of non-error pages.
Pekon Gupta78f43c52014-03-18 18:56:44 +05301354 * In case of non-zero ecc vector, first filter out erased-pages, and
1355 * then process data via ELM to detect bit-flips.
Philip Avinash62116e52013-01-04 13:26:51 +05301356 */
1357static int omap_elm_correct_data(struct mtd_info *mtd, u_char *data,
1358 u_char *read_ecc, u_char *calc_ecc)
1359{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001360 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptade0a4d62014-03-18 18:56:43 +05301361 struct nand_ecc_ctrl *ecc = &info->nand.ecc;
Philip Avinash62116e52013-01-04 13:26:51 +05301362 int eccsteps = info->nand.ecc.steps;
1363 int i , j, stat = 0;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301364 int eccflag, actual_eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301365 struct elm_errorvec err_vec[ERROR_VECTOR_MAX];
1366 u_char *ecc_vec = calc_ecc;
1367 u_char *spare_ecc = read_ecc;
1368 u_char *erased_ecc_vec;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301369 u_char *buf;
1370 int bitflip_count;
Philip Avinash62116e52013-01-04 13:26:51 +05301371 bool is_error_reported = false;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301372 u32 bit_pos, byte_pos, error_max, pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301373 int err;
Philip Avinash62116e52013-01-04 13:26:51 +05301374
Pekon Guptade0a4d62014-03-18 18:56:43 +05301375 switch (info->ecc_opt) {
1376 case OMAP_ECC_BCH4_CODE_HW:
1377 /* omit 7th ECC byte reserved for ROM code compatibility */
1378 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301379 erased_ecc_vec = bch4_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301380 break;
1381 case OMAP_ECC_BCH8_CODE_HW:
1382 /* omit 14th ECC byte reserved for ROM code compatibility */
1383 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301384 erased_ecc_vec = bch8_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301385 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301386 case OMAP_ECC_BCH16_CODE_HW:
1387 actual_eccbytes = ecc->bytes;
1388 erased_ecc_vec = bch16_vector;
1389 break;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301390 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001391 dev_err(&info->pdev->dev, "invalid driver configuration\n");
Pekon Guptade0a4d62014-03-18 18:56:43 +05301392 return -EINVAL;
1393 }
1394
Philip Avinash62116e52013-01-04 13:26:51 +05301395 /* Initialize elm error vector to zero */
1396 memset(err_vec, 0, sizeof(err_vec));
1397
Philip Avinash62116e52013-01-04 13:26:51 +05301398 for (i = 0; i < eccsteps ; i++) {
1399 eccflag = 0; /* initialize eccflag */
1400
1401 /*
1402 * Check any error reported,
1403 * In case of error, non zero ecc reported.
1404 */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301405 for (j = 0; j < actual_eccbytes; j++) {
Philip Avinash62116e52013-01-04 13:26:51 +05301406 if (calc_ecc[j] != 0) {
1407 eccflag = 1; /* non zero ecc, error present */
1408 break;
1409 }
1410 }
1411
1412 if (eccflag == 1) {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301413 if (memcmp(calc_ecc, erased_ecc_vec,
1414 actual_eccbytes) == 0) {
Philip Avinash62116e52013-01-04 13:26:51 +05301415 /*
Pekon Gupta78f43c52014-03-18 18:56:44 +05301416 * calc_ecc[] matches pattern for ECC(all 0xff)
1417 * so this is definitely an erased-page
Philip Avinash62116e52013-01-04 13:26:51 +05301418 */
Philip Avinash62116e52013-01-04 13:26:51 +05301419 } else {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301420 buf = &data[info->nand.ecc.size * i];
1421 /*
1422 * count number of 0-bits in read_buf.
1423 * This check can be removed once a similar
1424 * check is introduced in generic NAND driver
1425 */
1426 bitflip_count = erased_sector_bitflips(
1427 buf, read_ecc, info);
1428 if (bitflip_count) {
1429 /*
1430 * number of 0-bits within ECC limits
1431 * So this may be an erased-page
1432 */
1433 stat += bitflip_count;
1434 } else {
1435 /*
1436 * Too many 0-bits. It may be a
1437 * - programmed-page, OR
1438 * - erased-page with many bit-flips
1439 * So this page requires check by ELM
1440 */
1441 err_vec[i].error_reported = true;
1442 is_error_reported = true;
Philip Avinash62116e52013-01-04 13:26:51 +05301443 }
1444 }
1445 }
1446
1447 /* Update the ecc vector */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301448 calc_ecc += ecc->bytes;
1449 read_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301450 }
1451
1452 /* Check if any error reported */
1453 if (!is_error_reported)
pekon guptaf306e8c2014-03-20 18:49:58 +05301454 return stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301455
1456 /* Decode BCH error using ELM module */
1457 elm_decode_bch_error_page(info->elm_dev, ecc_vec, err_vec);
1458
Pekon Gupta13fbe062014-03-18 18:56:46 +05301459 err = 0;
Philip Avinash62116e52013-01-04 13:26:51 +05301460 for (i = 0; i < eccsteps; i++) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301461 if (err_vec[i].error_uncorrectable) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001462 dev_err(&info->pdev->dev,
1463 "uncorrectable bit-flips found\n");
Pekon Gupta13fbe062014-03-18 18:56:46 +05301464 err = -EBADMSG;
1465 } else if (err_vec[i].error_reported) {
Philip Avinash62116e52013-01-04 13:26:51 +05301466 for (j = 0; j < err_vec[i].error_count; j++) {
Pekon Guptab08e1f62014-03-18 18:56:45 +05301467 switch (info->ecc_opt) {
1468 case OMAP_ECC_BCH4_CODE_HW:
1469 /* Add 4 bits to take care of padding */
Philip Avinash62116e52013-01-04 13:26:51 +05301470 pos = err_vec[i].error_loc[j] +
1471 BCH4_BIT_PAD;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301472 break;
1473 case OMAP_ECC_BCH8_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05301474 case OMAP_ECC_BCH16_CODE_HW:
Pekon Guptab08e1f62014-03-18 18:56:45 +05301475 pos = err_vec[i].error_loc[j];
1476 break;
1477 default:
1478 return -EINVAL;
1479 }
1480 error_max = (ecc->size + actual_eccbytes) * 8;
Philip Avinash62116e52013-01-04 13:26:51 +05301481 /* Calculate bit position of error */
1482 bit_pos = pos % 8;
1483
1484 /* Calculate byte position of error */
1485 byte_pos = (error_max - pos - 1) / 8;
1486
1487 if (pos < error_max) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301488 if (byte_pos < 512) {
1489 pr_debug("bitflip@dat[%d]=%x\n",
1490 byte_pos, data[byte_pos]);
Philip Avinash62116e52013-01-04 13:26:51 +05301491 data[byte_pos] ^= 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301492 } else {
1493 pr_debug("bitflip@oob[%d]=%x\n",
1494 (byte_pos - 512),
1495 spare_ecc[byte_pos - 512]);
Philip Avinash62116e52013-01-04 13:26:51 +05301496 spare_ecc[byte_pos - 512] ^=
1497 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301498 }
1499 } else {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001500 dev_err(&info->pdev->dev,
1501 "invalid bit-flip @ %d:%d\n",
1502 byte_pos, bit_pos);
Pekon Gupta13fbe062014-03-18 18:56:46 +05301503 err = -EBADMSG;
Philip Avinash62116e52013-01-04 13:26:51 +05301504 }
Philip Avinash62116e52013-01-04 13:26:51 +05301505 }
1506 }
1507
1508 /* Update number of correctable errors */
1509 stat += err_vec[i].error_count;
1510
1511 /* Update page data with sector size */
Pekon Guptab08e1f62014-03-18 18:56:45 +05301512 data += ecc->size;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301513 spare_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301514 }
1515
Pekon Gupta13fbe062014-03-18 18:56:46 +05301516 return (err) ? err : stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301517}
1518
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001519/**
Philip Avinash62116e52013-01-04 13:26:51 +05301520 * omap_write_page_bch - BCH ecc based write page function for entire page
1521 * @mtd: mtd info structure
1522 * @chip: nand chip info structure
1523 * @buf: data buffer
1524 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001525 * @page: page
Philip Avinash62116e52013-01-04 13:26:51 +05301526 *
1527 * Custom write page method evolved to support multi sector writing in one shot
1528 */
1529static int omap_write_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001530 const uint8_t *buf, int oob_required, int page)
Philip Avinash62116e52013-01-04 13:26:51 +05301531{
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001532 int ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301533 uint8_t *ecc_calc = chip->buffers->ecccalc;
Philip Avinash62116e52013-01-04 13:26:51 +05301534
Boris Brezillon25f815f2017-11-30 18:01:30 +01001535 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
1536
Philip Avinash62116e52013-01-04 13:26:51 +05301537 /* Enable GPMC ecc engine */
1538 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
1539
1540 /* Write data */
1541 chip->write_buf(mtd, buf, mtd->writesize);
1542
1543 /* Update ecc vector from GPMC result registers */
Roger Quadros739c6442017-10-20 15:16:21 +03001544 omap_calculate_ecc_bch_multi(mtd, buf, &ecc_calc[0]);
Philip Avinash62116e52013-01-04 13:26:51 +05301545
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001546 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
1547 chip->ecc.total);
1548 if (ret)
1549 return ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301550
1551 /* Write ecc vector to OOB area */
1552 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Boris Brezillon25f815f2017-11-30 18:01:30 +01001553
1554 return nand_prog_page_end_op(chip);
Philip Avinash62116e52013-01-04 13:26:51 +05301555}
1556
1557/**
Roger Quadros739c6442017-10-20 15:16:21 +03001558 * omap_write_subpage_bch - BCH hardware ECC based subpage write
1559 * @mtd: mtd info structure
1560 * @chip: nand chip info structure
1561 * @offset: column address of subpage within the page
1562 * @data_len: data length
1563 * @buf: data buffer
1564 * @oob_required: must write chip->oob_poi to OOB
1565 * @page: page number to write
1566 *
1567 * OMAP optimized subpage write method.
1568 */
1569static int omap_write_subpage_bch(struct mtd_info *mtd,
1570 struct nand_chip *chip, u32 offset,
1571 u32 data_len, const u8 *buf,
1572 int oob_required, int page)
1573{
1574 u8 *ecc_calc = chip->buffers->ecccalc;
1575 int ecc_size = chip->ecc.size;
1576 int ecc_bytes = chip->ecc.bytes;
1577 int ecc_steps = chip->ecc.steps;
1578 u32 start_step = offset / ecc_size;
1579 u32 end_step = (offset + data_len - 1) / ecc_size;
1580 int step, ret = 0;
1581
1582 /*
1583 * Write entire page at one go as it would be optimal
1584 * as ECC is calculated by hardware.
1585 * ECC is calculated for all subpages but we choose
1586 * only what we want.
1587 */
Boris Brezillon25f815f2017-11-30 18:01:30 +01001588 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
Roger Quadros739c6442017-10-20 15:16:21 +03001589
1590 /* Enable GPMC ECC engine */
1591 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
1592
1593 /* Write data */
1594 chip->write_buf(mtd, buf, mtd->writesize);
1595
1596 for (step = 0; step < ecc_steps; step++) {
1597 /* mask ECC of un-touched subpages by padding 0xFF */
1598 if (step < start_step || step > end_step)
1599 memset(ecc_calc, 0xff, ecc_bytes);
1600 else
1601 ret = _omap_calculate_ecc_bch(mtd, buf, ecc_calc, step);
1602
1603 if (ret)
1604 return ret;
1605
1606 buf += ecc_size;
1607 ecc_calc += ecc_bytes;
1608 }
1609
1610 /* copy calculated ECC for whole page to chip->buffer->oob */
1611 /* this include masked-value(0xFF) for unwritten subpages */
1612 ecc_calc = chip->buffers->ecccalc;
1613 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
1614 chip->ecc.total);
1615 if (ret)
1616 return ret;
1617
1618 /* write OOB buffer to NAND device */
1619 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1620
Boris Brezillon25f815f2017-11-30 18:01:30 +01001621 return nand_prog_page_end_op(chip);
Roger Quadros739c6442017-10-20 15:16:21 +03001622}
1623
1624/**
Philip Avinash62116e52013-01-04 13:26:51 +05301625 * omap_read_page_bch - BCH ecc based page read function for entire page
1626 * @mtd: mtd info structure
1627 * @chip: nand chip info structure
1628 * @buf: buffer to store read data
1629 * @oob_required: caller requires OOB data read to chip->oob_poi
1630 * @page: page number to read
1631 *
1632 * For BCH ecc scheme, GPMC used for syndrome calculation and ELM module
1633 * used for error correction.
1634 * Custom method evolved to support ELM error correction & multi sector
1635 * reading. On reading page data area is read along with OOB data with
1636 * ecc engine enabled. ecc vector updated after read of OOB data.
1637 * For non error pages ecc vector reported as zero.
1638 */
1639static int omap_read_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
1640 uint8_t *buf, int oob_required, int page)
1641{
1642 uint8_t *ecc_calc = chip->buffers->ecccalc;
1643 uint8_t *ecc_code = chip->buffers->ecccode;
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001644 int stat, ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301645 unsigned int max_bitflips = 0;
1646
Boris Brezillon25f815f2017-11-30 18:01:30 +01001647 nand_read_page_op(chip, page, 0, NULL, 0);
1648
Philip Avinash62116e52013-01-04 13:26:51 +05301649 /* Enable GPMC ecc engine */
1650 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1651
1652 /* Read data */
1653 chip->read_buf(mtd, buf, mtd->writesize);
1654
1655 /* Read oob bytes */
Boris Brezillon97d90da2017-11-30 18:01:29 +01001656 nand_change_read_column_op(chip,
1657 mtd->writesize + BADBLOCK_MARKER_LENGTH,
1658 chip->oob_poi + BADBLOCK_MARKER_LENGTH,
1659 chip->ecc.total, false);
Philip Avinash62116e52013-01-04 13:26:51 +05301660
1661 /* Calculate ecc bytes */
Roger Quadros739c6442017-10-20 15:16:21 +03001662 omap_calculate_ecc_bch_multi(mtd, buf, ecc_calc);
Philip Avinash62116e52013-01-04 13:26:51 +05301663
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001664 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
1665 chip->ecc.total);
1666 if (ret)
1667 return ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301668
1669 stat = chip->ecc.correct(mtd, buf, ecc_code, ecc_calc);
1670
1671 if (stat < 0) {
1672 mtd->ecc_stats.failed++;
1673 } else {
1674 mtd->ecc_stats.corrected += stat;
1675 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1676 }
1677
1678 return max_bitflips;
1679}
1680
1681/**
Pekon Guptaa919e512013-10-24 18:20:21 +05301682 * is_elm_present - checks for presence of ELM module by scanning DT nodes
1683 * @omap_nand_info: NAND device structure containing platform data
Pekon Guptaa919e512013-10-24 18:20:21 +05301684 */
Ezequiel García93af53b2014-09-20 17:53:12 +01001685static bool is_elm_present(struct omap_nand_info *info,
1686 struct device_node *elm_node)
Pekon Guptaa919e512013-10-24 18:20:21 +05301687{
1688 struct platform_device *pdev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001689
Pekon Guptaa919e512013-10-24 18:20:21 +05301690 /* check whether elm-id is passed via DT */
1691 if (!elm_node) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001692 dev_err(&info->pdev->dev, "ELM devicetree node not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001693 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301694 }
1695 pdev = of_find_device_by_node(elm_node);
1696 /* check whether ELM device is registered */
1697 if (!pdev) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001698 dev_err(&info->pdev->dev, "ELM device not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001699 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301700 }
1701 /* ELM module available, now configure it */
1702 info->elm_dev = &pdev->dev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001703 return true;
Pekon Guptaa919e512013-10-24 18:20:21 +05301704}
Ezequiel García93af53b2014-09-20 17:53:12 +01001705
Ladislav Michl086c3212017-10-10 14:38:07 +02001706static bool omap2_nand_ecc_check(struct omap_nand_info *info)
Ezequiel García93af53b2014-09-20 17:53:12 +01001707{
1708 bool ecc_needs_bch, ecc_needs_omap_bch, ecc_needs_elm;
1709
1710 switch (info->ecc_opt) {
1711 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1712 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1713 ecc_needs_omap_bch = false;
1714 ecc_needs_bch = true;
1715 ecc_needs_elm = false;
1716 break;
1717 case OMAP_ECC_BCH4_CODE_HW:
1718 case OMAP_ECC_BCH8_CODE_HW:
1719 case OMAP_ECC_BCH16_CODE_HW:
1720 ecc_needs_omap_bch = true;
1721 ecc_needs_bch = false;
1722 ecc_needs_elm = true;
1723 break;
1724 default:
1725 ecc_needs_omap_bch = false;
1726 ecc_needs_bch = false;
1727 ecc_needs_elm = false;
1728 break;
1729 }
1730
1731 if (ecc_needs_bch && !IS_ENABLED(CONFIG_MTD_NAND_ECC_BCH)) {
1732 dev_err(&info->pdev->dev,
1733 "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
1734 return false;
1735 }
1736 if (ecc_needs_omap_bch && !IS_ENABLED(CONFIG_MTD_NAND_OMAP_BCH)) {
1737 dev_err(&info->pdev->dev,
1738 "CONFIG_MTD_NAND_OMAP_BCH not enabled\n");
1739 return false;
1740 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03001741 if (ecc_needs_elm && !is_elm_present(info, info->elm_of_node)) {
Ezequiel García93af53b2014-09-20 17:53:12 +01001742 dev_err(&info->pdev->dev, "ELM not available\n");
1743 return false;
1744 }
1745
1746 return true;
1747}
Pekon Guptaa919e512013-10-24 18:20:21 +05301748
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001749static const char * const nand_xfer_types[] = {
1750 [NAND_OMAP_PREFETCH_POLLED] = "prefetch-polled",
1751 [NAND_OMAP_POLLED] = "polled",
1752 [NAND_OMAP_PREFETCH_DMA] = "prefetch-dma",
1753 [NAND_OMAP_PREFETCH_IRQ] = "prefetch-irq",
1754};
1755
1756static int omap_get_dt_info(struct device *dev, struct omap_nand_info *info)
1757{
1758 struct device_node *child = dev->of_node;
1759 int i;
1760 const char *s;
1761 u32 cs;
1762
1763 if (of_property_read_u32(child, "reg", &cs) < 0) {
1764 dev_err(dev, "reg not found in DT\n");
1765 return -EINVAL;
1766 }
1767
1768 info->gpmc_cs = cs;
1769
1770 /* detect availability of ELM module. Won't be present pre-OMAP4 */
1771 info->elm_of_node = of_parse_phandle(child, "ti,elm-id", 0);
Teresa Remmet7ce9ea72016-07-05 11:32:30 +02001772 if (!info->elm_of_node) {
1773 info->elm_of_node = of_parse_phandle(child, "elm_id", 0);
1774 if (!info->elm_of_node)
1775 dev_dbg(dev, "ti,elm-id not in DT\n");
1776 }
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001777
1778 /* select ecc-scheme for NAND */
1779 if (of_property_read_string(child, "ti,nand-ecc-opt", &s)) {
1780 dev_err(dev, "ti,nand-ecc-opt not found\n");
1781 return -EINVAL;
1782 }
1783
1784 if (!strcmp(s, "sw")) {
1785 info->ecc_opt = OMAP_ECC_HAM1_CODE_SW;
1786 } else if (!strcmp(s, "ham1") ||
1787 !strcmp(s, "hw") || !strcmp(s, "hw-romcode")) {
1788 info->ecc_opt = OMAP_ECC_HAM1_CODE_HW;
1789 } else if (!strcmp(s, "bch4")) {
1790 if (info->elm_of_node)
1791 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW;
1792 else
1793 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW_DETECTION_SW;
1794 } else if (!strcmp(s, "bch8")) {
1795 if (info->elm_of_node)
1796 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW;
1797 else
1798 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW_DETECTION_SW;
1799 } else if (!strcmp(s, "bch16")) {
1800 info->ecc_opt = OMAP_ECC_BCH16_CODE_HW;
1801 } else {
1802 dev_err(dev, "unrecognized value for ti,nand-ecc-opt\n");
1803 return -EINVAL;
1804 }
1805
1806 /* select data transfer mode */
1807 if (!of_property_read_string(child, "ti,nand-xfer-type", &s)) {
1808 for (i = 0; i < ARRAY_SIZE(nand_xfer_types); i++) {
1809 if (!strcasecmp(s, nand_xfer_types[i])) {
1810 info->xfer_type = i;
Boris Brezillonf6798882016-04-19 20:29:58 +02001811 return 0;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001812 }
1813 }
1814
1815 dev_err(dev, "unrecognized value for ti,nand-xfer-type\n");
1816 return -EINVAL;
1817 }
1818
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001819 return 0;
1820}
1821
Boris Brezillone04dbf32016-02-03 20:03:04 +01001822static int omap_ooblayout_ecc(struct mtd_info *mtd, int section,
1823 struct mtd_oob_region *oobregion)
1824{
1825 struct omap_nand_info *info = mtd_to_omap(mtd);
1826 struct nand_chip *chip = &info->nand;
1827 int off = BADBLOCK_MARKER_LENGTH;
1828
1829 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_HW &&
1830 !(chip->options & NAND_BUSWIDTH_16))
1831 off = 1;
1832
1833 if (section)
1834 return -ERANGE;
1835
1836 oobregion->offset = off;
1837 oobregion->length = chip->ecc.total;
1838
1839 return 0;
1840}
1841
1842static int omap_ooblayout_free(struct mtd_info *mtd, int section,
1843 struct mtd_oob_region *oobregion)
1844{
1845 struct omap_nand_info *info = mtd_to_omap(mtd);
1846 struct nand_chip *chip = &info->nand;
1847 int off = BADBLOCK_MARKER_LENGTH;
1848
1849 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_HW &&
1850 !(chip->options & NAND_BUSWIDTH_16))
1851 off = 1;
1852
1853 if (section)
1854 return -ERANGE;
1855
1856 off += chip->ecc.total;
1857 if (off >= mtd->oobsize)
1858 return -ERANGE;
1859
1860 oobregion->offset = off;
1861 oobregion->length = mtd->oobsize - off;
1862
1863 return 0;
1864}
1865
1866static const struct mtd_ooblayout_ops omap_ooblayout_ops = {
1867 .ecc = omap_ooblayout_ecc,
1868 .free = omap_ooblayout_free,
1869};
1870
1871static int omap_sw_ooblayout_ecc(struct mtd_info *mtd, int section,
1872 struct mtd_oob_region *oobregion)
1873{
1874 struct nand_chip *chip = mtd_to_nand(mtd);
1875 int off = BADBLOCK_MARKER_LENGTH;
1876
1877 if (section >= chip->ecc.steps)
1878 return -ERANGE;
1879
1880 /*
1881 * When SW correction is employed, one OMAP specific marker byte is
1882 * reserved after each ECC step.
1883 */
1884 oobregion->offset = off + (section * (chip->ecc.bytes + 1));
1885 oobregion->length = chip->ecc.bytes;
1886
1887 return 0;
1888}
1889
1890static int omap_sw_ooblayout_free(struct mtd_info *mtd, int section,
1891 struct mtd_oob_region *oobregion)
1892{
1893 struct nand_chip *chip = mtd_to_nand(mtd);
1894 int off = BADBLOCK_MARKER_LENGTH;
1895
1896 if (section)
1897 return -ERANGE;
1898
1899 /*
1900 * When SW correction is employed, one OMAP specific marker byte is
1901 * reserved after each ECC step.
1902 */
1903 off += ((chip->ecc.bytes + 1) * chip->ecc.steps);
1904 if (off >= mtd->oobsize)
1905 return -ERANGE;
1906
1907 oobregion->offset = off;
1908 oobregion->length = mtd->oobsize - off;
1909
1910 return 0;
1911}
1912
1913static const struct mtd_ooblayout_ops omap_sw_ooblayout_ops = {
1914 .ecc = omap_sw_ooblayout_ecc,
1915 .free = omap_sw_ooblayout_free,
1916};
1917
Bill Pemberton06f25512012-11-19 13:23:07 -05001918static int omap_nand_probe(struct platform_device *pdev)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001919{
1920 struct omap_nand_info *info;
Pekon Gupta633deb52013-10-24 18:20:19 +05301921 struct mtd_info *mtd;
1922 struct nand_chip *nand_chip;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001923 int err;
Pekon Gupta633deb52013-10-24 18:20:19 +05301924 dma_cap_mask_t mask;
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001925 struct resource *res;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001926 struct device *dev = &pdev->dev;
Boris Brezillone04dbf32016-02-03 20:03:04 +01001927 int min_oobbytes = BADBLOCK_MARKER_LENGTH;
1928 int oobbytes_per_step;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001929
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301930 info = devm_kzalloc(&pdev->dev, sizeof(struct omap_nand_info),
1931 GFP_KERNEL);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001932 if (!info)
1933 return -ENOMEM;
1934
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001935 info->pdev = pdev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001936
Ladislav Michl086c3212017-10-10 14:38:07 +02001937 err = omap_get_dt_info(dev, info);
1938 if (err)
1939 return err;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001940
Roger Quadrosc509aef2015-08-05 14:01:50 +03001941 info->ops = gpmc_omap_get_nand_ops(&info->reg, info->gpmc_cs);
1942 if (!info->ops) {
1943 dev_err(&pdev->dev, "Failed to get GPMC->NAND interface\n");
1944 return -ENODEV;
1945 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03001946
Boris BREZILLON432420c2015-12-10 09:00:16 +01001947 nand_chip = &info->nand;
1948 mtd = nand_to_mtd(nand_chip);
Frans Klaver853f1c52015-06-10 22:38:57 +02001949 mtd->dev.parent = &pdev->dev;
Pekon Gupta32d42a82013-10-24 18:20:23 +05301950 nand_chip->ecc.priv = NULL;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001951 nand_set_flash_node(nand_chip, dev->of_node);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001952
Roger Quadros2d283ed2017-03-30 10:37:50 +03001953 if (!mtd->name) {
1954 mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
1955 "omap2-nand.%d", info->gpmc_cs);
1956 if (!mtd->name) {
1957 dev_err(&pdev->dev, "Failed to set MTD name\n");
1958 return -ENOMEM;
1959 }
1960 }
1961
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001962 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han00d09892014-02-12 11:34:37 +09001963 nand_chip->IO_ADDR_R = devm_ioremap_resource(&pdev->dev, res);
1964 if (IS_ERR(nand_chip->IO_ADDR_R))
1965 return PTR_ERR(nand_chip->IO_ADDR_R);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001966
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001967 info->phys_base = res->start;
vimal singh59e9c5a2009-07-13 16:26:24 +05301968
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +01001969 nand_chip->controller = &omap_gpmc_controller;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001970
Pekon Gupta633deb52013-10-24 18:20:19 +05301971 nand_chip->IO_ADDR_W = nand_chip->IO_ADDR_R;
1972 nand_chip->cmd_ctrl = omap_hwcontrol;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001973
Roger Quadros10f22ee2015-08-06 17:39:35 +03001974 info->ready_gpiod = devm_gpiod_get_optional(&pdev->dev, "rb",
1975 GPIOD_IN);
1976 if (IS_ERR(info->ready_gpiod)) {
1977 dev_err(dev, "failed to get ready gpio\n");
1978 return PTR_ERR(info->ready_gpiod);
1979 }
1980
Vimal Singh67ce04b2009-05-12 13:47:03 -07001981 /*
1982 * If RDY/BSY line is connected to OMAP then use the omap ready
Peter Meerwald4cacbe22012-07-19 13:21:04 +02001983 * function and the generic nand_wait function which reads the status
1984 * register after monitoring the RDY/BSY line. Otherwise use a standard
Vimal Singh67ce04b2009-05-12 13:47:03 -07001985 * chip delay which is slightly more than tR (AC Timing) of the NAND
1986 * device and read status register until you get a failure or success
1987 */
Roger Quadros10f22ee2015-08-06 17:39:35 +03001988 if (info->ready_gpiod) {
Pekon Gupta633deb52013-10-24 18:20:19 +05301989 nand_chip->dev_ready = omap_dev_ready;
1990 nand_chip->chip_delay = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001991 } else {
Pekon Gupta633deb52013-10-24 18:20:19 +05301992 nand_chip->waitfunc = omap_wait;
1993 nand_chip->chip_delay = 50;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001994 }
1995
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001996 if (info->flash_bbt)
Boris Brezillonf6798882016-04-19 20:29:58 +02001997 nand_chip->bbt_options |= NAND_BBT_USE_FLASH;
Ezequiel Garcíafef775c2014-09-11 12:02:08 -03001998
Pekon Guptaf18befb2013-10-24 18:20:20 +05301999 /* scan NAND device connected to chip controller */
Roger Quadros01b95fc2014-05-20 22:29:28 +03002000 nand_chip->options |= info->devsize & NAND_BUSWIDTH_16;
Masahiro Yamadabd93a3a2016-11-04 19:43:04 +09002001 err = nand_scan_ident(mtd, 1, NULL);
2002 if (err) {
Roger Quadros01b95fc2014-05-20 22:29:28 +03002003 dev_err(&info->pdev->dev,
2004 "scan failed, may be bus-width mismatch\n");
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302005 goto return_error;
Pekon Guptaf18befb2013-10-24 18:20:20 +05302006 }
2007
Boris Brezillonf6798882016-04-19 20:29:58 +02002008 if (nand_chip->bbt_options & NAND_BBT_USE_FLASH)
2009 nand_chip->bbt_options |= NAND_BBT_NO_OOB;
2010 else
2011 nand_chip->options |= NAND_SKIP_BBTSCAN;
2012
Pekon Guptaf18befb2013-10-24 18:20:20 +05302013 /* re-populate low-level callbacks based on xfer modes */
Roger Quadros01b95fc2014-05-20 22:29:28 +03002014 switch (info->xfer_type) {
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302015 case NAND_OMAP_PREFETCH_POLLED:
Pekon Gupta633deb52013-10-24 18:20:19 +05302016 nand_chip->read_buf = omap_read_buf_pref;
2017 nand_chip->write_buf = omap_write_buf_pref;
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302018 break;
vimal singhdfe32892009-07-13 16:29:16 +05302019
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302020 case NAND_OMAP_POLLED:
Brian Norriscf0e4d22013-10-30 19:39:51 -04002021 /* Use nand_base defaults for {read,write}_buf */
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302022 break;
2023
2024 case NAND_OMAP_PREFETCH_DMA:
Russell King763e7352012-04-25 00:16:00 +01002025 dma_cap_zero(mask);
2026 dma_cap_set(DMA_SLAVE, mask);
Cooper Jr., Franklinaa7abd32016-05-04 13:34:43 -05002027 info->dma = dma_request_chan(pdev->dev.parent, "rxtx");
2028
Wei Yongjunde3bfc42016-07-14 12:06:45 +00002029 if (IS_ERR(info->dma)) {
Russell King2df41d02012-04-25 00:19:39 +01002030 dev_err(&pdev->dev, "DMA engine request failed\n");
Wei Yongjunde3bfc42016-07-14 12:06:45 +00002031 err = PTR_ERR(info->dma);
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302032 goto return_error;
Russell King763e7352012-04-25 00:16:00 +01002033 } else {
2034 struct dma_slave_config cfg;
Russell King763e7352012-04-25 00:16:00 +01002035
2036 memset(&cfg, 0, sizeof(cfg));
2037 cfg.src_addr = info->phys_base;
2038 cfg.dst_addr = info->phys_base;
2039 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2040 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2041 cfg.src_maxburst = 16;
2042 cfg.dst_maxburst = 16;
Arnd Bergmannd680e2c2012-08-04 11:05:25 +00002043 err = dmaengine_slave_config(info->dma, &cfg);
2044 if (err) {
Russell King763e7352012-04-25 00:16:00 +01002045 dev_err(&pdev->dev, "DMA engine slave config failed: %d\n",
Arnd Bergmannd680e2c2012-08-04 11:05:25 +00002046 err);
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302047 goto return_error;
Russell King763e7352012-04-25 00:16:00 +01002048 }
Pekon Gupta633deb52013-10-24 18:20:19 +05302049 nand_chip->read_buf = omap_read_buf_dma_pref;
2050 nand_chip->write_buf = omap_write_buf_dma_pref;
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302051 }
2052 break;
2053
Sukumar Ghorai4e070372011-01-28 15:42:06 +05302054 case NAND_OMAP_PREFETCH_IRQ:
Afzal Mohammed5c468452012-08-30 12:53:24 -07002055 info->gpmc_irq_fifo = platform_get_irq(pdev, 0);
2056 if (info->gpmc_irq_fifo <= 0) {
2057 dev_err(&pdev->dev, "error getting fifo irq\n");
2058 err = -ENODEV;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302059 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07002060 }
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302061 err = devm_request_irq(&pdev->dev, info->gpmc_irq_fifo,
2062 omap_nand_irq, IRQF_SHARED,
2063 "gpmc-nand-fifo", info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +05302064 if (err) {
2065 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
Afzal Mohammed5c468452012-08-30 12:53:24 -07002066 info->gpmc_irq_fifo, err);
2067 info->gpmc_irq_fifo = 0;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302068 goto return_error;
Sukumar Ghorai4e070372011-01-28 15:42:06 +05302069 }
Afzal Mohammed5c468452012-08-30 12:53:24 -07002070
2071 info->gpmc_irq_count = platform_get_irq(pdev, 1);
2072 if (info->gpmc_irq_count <= 0) {
2073 dev_err(&pdev->dev, "error getting count irq\n");
2074 err = -ENODEV;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302075 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07002076 }
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302077 err = devm_request_irq(&pdev->dev, info->gpmc_irq_count,
2078 omap_nand_irq, IRQF_SHARED,
2079 "gpmc-nand-count", info);
Afzal Mohammed5c468452012-08-30 12:53:24 -07002080 if (err) {
2081 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
2082 info->gpmc_irq_count, err);
2083 info->gpmc_irq_count = 0;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302084 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07002085 }
2086
Pekon Gupta633deb52013-10-24 18:20:19 +05302087 nand_chip->read_buf = omap_read_buf_irq_pref;
2088 nand_chip->write_buf = omap_write_buf_irq_pref;
Afzal Mohammed5c468452012-08-30 12:53:24 -07002089
Sukumar Ghorai4e070372011-01-28 15:42:06 +05302090 break;
2091
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302092 default:
2093 dev_err(&pdev->dev,
Roger Quadros01b95fc2014-05-20 22:29:28 +03002094 "xfer_type(%d) not supported!\n", info->xfer_type);
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302095 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302096 goto return_error;
vimal singh59e9c5a2009-07-13 16:26:24 +05302097 }
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302098
Ladislav Michl086c3212017-10-10 14:38:07 +02002099 if (!omap2_nand_ecc_check(info)) {
Ezequiel García93af53b2014-09-20 17:53:12 +01002100 err = -EINVAL;
2101 goto return_error;
2102 }
2103
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01002104 /*
2105 * Bail out earlier to let NAND_ECC_SOFT code create its own
Boris Brezillone04dbf32016-02-03 20:03:04 +01002106 * ooblayout instead of using ours.
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01002107 */
2108 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_SW) {
2109 nand_chip->ecc.mode = NAND_ECC_SOFT;
Rafał Miłeckid7b83b82016-04-13 14:06:54 +02002110 nand_chip->ecc.algo = NAND_ECC_HAMMING;
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01002111 goto scan_tail;
2112 }
2113
Pekon Guptaa919e512013-10-24 18:20:21 +05302114 /* populate MTD interface based on ECC scheme */
Pekon Gupta4e558072014-03-18 18:56:42 +05302115 switch (info->ecc_opt) {
Pekon Guptaa919e512013-10-24 18:20:21 +05302116 case OMAP_ECC_HAM1_CODE_HW:
2117 pr_info("nand: using OMAP_ECC_HAM1_CODE_HW\n");
2118 nand_chip->ecc.mode = NAND_ECC_HW;
Pekon Gupta633deb52013-10-24 18:20:19 +05302119 nand_chip->ecc.bytes = 3;
2120 nand_chip->ecc.size = 512;
2121 nand_chip->ecc.strength = 1;
2122 nand_chip->ecc.calculate = omap_calculate_ecc;
2123 nand_chip->ecc.hwctl = omap_enable_hwecc;
2124 nand_chip->ecc.correct = omap_correct_data;
Boris Brezillone04dbf32016-02-03 20:03:04 +01002125 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2126 oobbytes_per_step = nand_chip->ecc.bytes;
2127
2128 if (!(nand_chip->options & NAND_BUSWIDTH_16))
2129 min_oobbytes = 1;
2130
Pekon Guptaa919e512013-10-24 18:20:21 +05302131 break;
2132
2133 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Guptaa919e512013-10-24 18:20:21 +05302134 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW_DETECTION_SW\n");
2135 nand_chip->ecc.mode = NAND_ECC_HW;
2136 nand_chip->ecc.size = 512;
2137 nand_chip->ecc.bytes = 7;
2138 nand_chip->ecc.strength = 4;
Pekon Gupta7c977c32014-03-03 15:38:30 +05302139 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Gupta32d42a82013-10-24 18:20:23 +05302140 nand_chip->ecc.correct = nand_bch_correct_data;
Roger Quadros739c6442017-10-20 15:16:21 +03002141 nand_chip->ecc.calculate = omap_calculate_ecc_bch_sw;
Boris Brezillone04dbf32016-02-03 20:03:04 +01002142 mtd_set_ooblayout(mtd, &omap_sw_ooblayout_ops);
2143 /* Reserve one byte for the OMAP marker */
2144 oobbytes_per_step = nand_chip->ecc.bytes + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05302145 /* software bch library is used for locating errors */
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01002146 nand_chip->ecc.priv = nand_bch_init(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302147 if (!nand_chip->ecc.priv) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002148 dev_err(&info->pdev->dev, "unable to use BCH library\n");
Pekon Guptaa919e512013-10-24 18:20:21 +05302149 err = -EINVAL;
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002150 goto return_error;
Pekon Guptaa919e512013-10-24 18:20:21 +05302151 }
2152 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302153
2154 case OMAP_ECC_BCH4_CODE_HW:
Pekon Guptaa919e512013-10-24 18:20:21 +05302155 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW ECC scheme\n");
2156 nand_chip->ecc.mode = NAND_ECC_HW;
2157 nand_chip->ecc.size = 512;
2158 /* 14th bit is kept reserved for ROM-code compatibility */
2159 nand_chip->ecc.bytes = 7 + 1;
2160 nand_chip->ecc.strength = 4;
Pekon Gupta7c977c32014-03-03 15:38:30 +05302161 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05302162 nand_chip->ecc.correct = omap_elm_correct_data;
Pekon Guptaa919e512013-10-24 18:20:21 +05302163 nand_chip->ecc.read_page = omap_read_page_bch;
2164 nand_chip->ecc.write_page = omap_write_page_bch;
Roger Quadros739c6442017-10-20 15:16:21 +03002165 nand_chip->ecc.write_subpage = omap_write_subpage_bch;
Boris Brezillone04dbf32016-02-03 20:03:04 +01002166 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2167 oobbytes_per_step = nand_chip->ecc.bytes;
Ezequiel García93af53b2014-09-20 17:53:12 +01002168
2169 err = elm_config(info->elm_dev, BCH4_ECC,
Boris BREZILLON432420c2015-12-10 09:00:16 +01002170 mtd->writesize / nand_chip->ecc.size,
Ezequiel García93af53b2014-09-20 17:53:12 +01002171 nand_chip->ecc.size, nand_chip->ecc.bytes);
2172 if (err < 0)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302173 goto return_error;
Pekon Guptaa919e512013-10-24 18:20:21 +05302174 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302175
2176 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Guptaa919e512013-10-24 18:20:21 +05302177 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
2178 nand_chip->ecc.mode = NAND_ECC_HW;
2179 nand_chip->ecc.size = 512;
2180 nand_chip->ecc.bytes = 13;
2181 nand_chip->ecc.strength = 8;
Pekon Gupta7c977c32014-03-03 15:38:30 +05302182 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Gupta32d42a82013-10-24 18:20:23 +05302183 nand_chip->ecc.correct = nand_bch_correct_data;
Roger Quadros739c6442017-10-20 15:16:21 +03002184 nand_chip->ecc.calculate = omap_calculate_ecc_bch_sw;
Boris Brezillone04dbf32016-02-03 20:03:04 +01002185 mtd_set_ooblayout(mtd, &omap_sw_ooblayout_ops);
2186 /* Reserve one byte for the OMAP marker */
2187 oobbytes_per_step = nand_chip->ecc.bytes + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05302188 /* software bch library is used for locating errors */
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01002189 nand_chip->ecc.priv = nand_bch_init(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302190 if (!nand_chip->ecc.priv) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002191 dev_err(&info->pdev->dev, "unable to use BCH library\n");
Ivan Djelic0e618ef2012-04-30 12:17:18 +02002192 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302193 goto return_error;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02002194 }
Pekon Guptaa919e512013-10-24 18:20:21 +05302195 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302196
2197 case OMAP_ECC_BCH8_CODE_HW:
Pekon Guptaa919e512013-10-24 18:20:21 +05302198 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW ECC scheme\n");
2199 nand_chip->ecc.mode = NAND_ECC_HW;
2200 nand_chip->ecc.size = 512;
2201 /* 14th bit is kept reserved for ROM-code compatibility */
2202 nand_chip->ecc.bytes = 13 + 1;
2203 nand_chip->ecc.strength = 8;
Pekon Gupta7c977c32014-03-03 15:38:30 +05302204 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05302205 nand_chip->ecc.correct = omap_elm_correct_data;
Pekon Guptaa919e512013-10-24 18:20:21 +05302206 nand_chip->ecc.read_page = omap_read_page_bch;
2207 nand_chip->ecc.write_page = omap_write_page_bch;
Roger Quadros739c6442017-10-20 15:16:21 +03002208 nand_chip->ecc.write_subpage = omap_write_subpage_bch;
Boris Brezillone04dbf32016-02-03 20:03:04 +01002209 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2210 oobbytes_per_step = nand_chip->ecc.bytes;
Ezequiel García93af53b2014-09-20 17:53:12 +01002211
2212 err = elm_config(info->elm_dev, BCH8_ECC,
Boris BREZILLON432420c2015-12-10 09:00:16 +01002213 mtd->writesize / nand_chip->ecc.size,
Ezequiel García93af53b2014-09-20 17:53:12 +01002214 nand_chip->ecc.size, nand_chip->ecc.bytes);
2215 if (err < 0)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302216 goto return_error;
Ezequiel García93af53b2014-09-20 17:53:12 +01002217
Pekon Guptaa919e512013-10-24 18:20:21 +05302218 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302219
pekon gupta9748fff2014-03-24 16:50:05 +05302220 case OMAP_ECC_BCH16_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05302221 pr_info("using OMAP_ECC_BCH16_CODE_HW ECC scheme\n");
2222 nand_chip->ecc.mode = NAND_ECC_HW;
2223 nand_chip->ecc.size = 512;
2224 nand_chip->ecc.bytes = 26;
2225 nand_chip->ecc.strength = 16;
2226 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
2227 nand_chip->ecc.correct = omap_elm_correct_data;
pekon gupta9748fff2014-03-24 16:50:05 +05302228 nand_chip->ecc.read_page = omap_read_page_bch;
2229 nand_chip->ecc.write_page = omap_write_page_bch;
Roger Quadros739c6442017-10-20 15:16:21 +03002230 nand_chip->ecc.write_subpage = omap_write_subpage_bch;
Boris Brezillone04dbf32016-02-03 20:03:04 +01002231 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2232 oobbytes_per_step = nand_chip->ecc.bytes;
Ezequiel García93af53b2014-09-20 17:53:12 +01002233
2234 err = elm_config(info->elm_dev, BCH16_ECC,
Boris BREZILLON432420c2015-12-10 09:00:16 +01002235 mtd->writesize / nand_chip->ecc.size,
Ezequiel García93af53b2014-09-20 17:53:12 +01002236 nand_chip->ecc.size, nand_chip->ecc.bytes);
2237 if (err < 0)
pekon gupta9748fff2014-03-24 16:50:05 +05302238 goto return_error;
Ezequiel García93af53b2014-09-20 17:53:12 +01002239
pekon gupta9748fff2014-03-24 16:50:05 +05302240 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302241 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002242 dev_err(&info->pdev->dev, "invalid or unsupported ECC scheme\n");
Pekon Guptaa919e512013-10-24 18:20:21 +05302243 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302244 goto return_error;
Sukumar Ghoraif3d73f32011-01-28 15:42:08 +05302245 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002246
Pekon Guptab491da72013-10-24 18:20:22 +05302247 /* check if NAND device's OOB is enough to store ECC signatures */
Boris Brezillone04dbf32016-02-03 20:03:04 +01002248 min_oobbytes += (oobbytes_per_step *
2249 (mtd->writesize / nand_chip->ecc.size));
2250 if (mtd->oobsize < min_oobbytes) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002251 dev_err(&info->pdev->dev,
2252 "not enough OOB bytes required = %d, available=%d\n",
Boris Brezillone04dbf32016-02-03 20:03:04 +01002253 min_oobbytes, mtd->oobsize);
Pekon Guptab491da72013-10-24 18:20:22 +05302254 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302255 goto return_error;
Sukumar Ghoraif040d332011-01-28 15:42:09 +05302256 }
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302257
Roger Quadros7d5929c2014-08-25 16:15:32 -07002258scan_tail:
Jan Weitzela80f1c12011-04-19 16:15:34 +02002259 /* second phase scan */
Masahiro Yamadabd93a3a2016-11-04 19:43:04 +09002260 err = nand_scan_tail(mtd);
2261 if (err)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302262 goto return_error;
Jan Weitzela80f1c12011-04-19 16:15:34 +02002263
Ladislav Michl086c3212017-10-10 14:38:07 +02002264 err = mtd_device_register(mtd, NULL, 0);
2265 if (err)
2266 goto return_error;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002267
Pekon Gupta633deb52013-10-24 18:20:19 +05302268 platform_set_drvdata(pdev, mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002269
2270 return 0;
2271
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302272return_error:
Roger Quadrosa93295a2016-08-15 10:47:39 +03002273 if (!IS_ERR_OR_NULL(info->dma))
Russell King763e7352012-04-25 00:16:00 +01002274 dma_release_channel(info->dma);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302275 if (nand_chip->ecc.priv) {
2276 nand_bch_free(nand_chip->ecc.priv);
2277 nand_chip->ecc.priv = NULL;
2278 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002279 return err;
2280}
2281
2282static int omap_nand_remove(struct platform_device *pdev)
2283{
2284 struct mtd_info *mtd = platform_get_drvdata(pdev);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01002285 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +01002286 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302287 if (nand_chip->ecc.priv) {
2288 nand_bch_free(nand_chip->ecc.priv);
2289 nand_chip->ecc.priv = NULL;
2290 }
Russell King763e7352012-04-25 00:16:00 +01002291 if (info->dma)
2292 dma_release_channel(info->dma);
Pekon Gupta633deb52013-10-24 18:20:19 +05302293 nand_release(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002294 return 0;
2295}
2296
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002297static const struct of_device_id omap_nand_ids[] = {
2298 { .compatible = "ti,omap2-nand", },
2299 {},
2300};
Javier Martinez Canillasb156b7f2016-10-17 13:19:37 -03002301MODULE_DEVICE_TABLE(of, omap_nand_ids);
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002302
Vimal Singh67ce04b2009-05-12 13:47:03 -07002303static struct platform_driver omap_nand_driver = {
2304 .probe = omap_nand_probe,
2305 .remove = omap_nand_remove,
2306 .driver = {
2307 .name = DRIVER_NAME,
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002308 .of_match_table = of_match_ptr(omap_nand_ids),
Vimal Singh67ce04b2009-05-12 13:47:03 -07002309 },
2310};
2311
Axel Linf99640d2011-11-27 20:45:03 +08002312module_platform_driver(omap_nand_driver);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002313
Axel Linc804c732011-03-07 11:04:24 +08002314MODULE_ALIAS("platform:" DRIVER_NAME);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002315MODULE_LICENSE("GPL");
2316MODULE_DESCRIPTION("Glue layer for NAND flash on TI OMAP boards");