blob: d67fa74622ee287200bf6b6664c3292ad72131d5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Paul Gortmaker9f3b8082016-08-15 19:11:52 -040024#include <linux/extable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mm.h>
Ingo Molnar68e21be2017-02-01 19:08:20 +010026#include <linux/sched/mm.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010027#include <linux/sched/debug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/spinlock.h>
30#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000031#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020032#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010033#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050034#include <linux/kgdb.h>
35#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070036#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000037#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050038#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010039#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080040#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Paul Burtona13c9962015-09-22 10:15:22 -070042#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/bootinfo.h>
44#include <asm/branch.h>
45#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000046#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020048#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000049#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000051#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020052#include <asm/idle.h>
Paul Burtone83f7e02017-08-12 19:49:41 -070053#include <asm/mips-cps.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000054#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000055#include <asm/mipsregs.h>
56#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000058#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <asm/pgtable.h>
60#include <asm/ptrace.h>
61#include <asm/sections.h>
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +000062#include <asm/siginfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <asm/tlbdebug.h>
64#include <asm/traps.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080065#include <linux/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070066#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090069#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010070#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090072extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090073extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010074extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010075extern u32 handle_tlbl[];
76extern u32 handle_tlbs[];
77extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070078extern asmlinkage void handle_adel(void);
79extern asmlinkage void handle_ades(void);
80extern asmlinkage void handle_ibe(void);
81extern asmlinkage void handle_dbe(void);
82extern asmlinkage void handle_sys(void);
83extern asmlinkage void handle_bp(void);
84extern asmlinkage void handle_ri(void);
Huacai Chen5a341332017-03-16 21:00:26 +080085extern asmlinkage void handle_ri_rdhwr_tlbp(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090086extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087extern asmlinkage void handle_cpu(void);
88extern asmlinkage void handle_ov(void);
89extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000090extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000092extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000093extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094extern asmlinkage void handle_mdmx(void);
95extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000096extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000097extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098extern asmlinkage void handle_mcheck(void);
99extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +0100100extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102void (*board_be_init)(void);
103int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000104void (*board_nmi_handler_setup)(void);
105void (*board_ejtag_handler_setup)(void);
106void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000107void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000108void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200110static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900111{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100112 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900113 unsigned long addr;
114
115 printk("Call Trace:");
116#ifdef CONFIG_KALLSYMS
117 printk("\n");
118#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200119 while (!kstack_end(sp)) {
120 unsigned long __user *p =
121 (unsigned long __user *)(unsigned long)sp++;
122 if (__get_user(addr, p)) {
123 printk(" (Bad stack address)");
124 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100125 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200126 if (__kernel_text_address(addr))
127 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900128 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200129 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900130}
131
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900132#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900133int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900134static int __init set_raw_show_trace(char *str)
135{
136 raw_show_trace = 1;
137 return 1;
138}
139__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900140#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200141
Ralf Baechleeae23f22007-10-14 23:27:21 +0100142static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900143{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200144 unsigned long sp = regs->regs[29];
145 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900147
Vincent Wene909be82012-07-19 09:11:16 +0200148 if (!task)
149 task = current;
150
James Hogan81a76d72015-12-04 22:25:02 +0000151 if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200152 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900153 return;
154 }
155 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200156 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200157 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900158 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200159 } while (pc);
Matt Redfearnbcf084d2016-10-19 14:33:20 +0100160 pr_cont("\n");
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900161}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/*
164 * This routine abuses get_user()/put_user() to reference pointers
165 * with at least a bit of error checking ...
166 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100167static void show_stacktrace(struct task_struct *task,
168 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
170 const int field = 2 * sizeof(unsigned long);
171 long stackdata;
172 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900173 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 printk("Stack :");
176 i = 0;
177 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100178 if (i && ((i % (64 / field)) == 0)) {
179 pr_cont("\n");
180 printk(" ");
181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 if (i > 39) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100183 pr_cont(" ...");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 break;
185 }
186
187 if (__get_user(stackdata, sp++)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100188 pr_cont(" (Bad stack address)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 break;
190 }
191
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100192 pr_cont(" %0*lx", field, stackdata);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 i++;
194 }
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100195 pr_cont("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200196 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900197}
198
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900199void show_stack(struct task_struct *task, unsigned long *sp)
200{
201 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100202 mm_segment_t old_fs = get_fs();
James Hogan85423632017-06-29 15:05:04 +0100203
204 regs.cp0_status = KSU_KERNEL;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900205 if (sp) {
206 regs.regs[29] = (unsigned long)sp;
207 regs.regs[31] = 0;
208 regs.cp0_epc = 0;
209 } else {
210 if (task && task != current) {
211 regs.regs[29] = task->thread.reg29;
212 regs.regs[31] = 0;
213 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500214#ifdef CONFIG_KGDB_KDB
215 } else if (atomic_read(&kgdb_active) != -1 &&
216 kdb_current_regs) {
217 memcpy(&regs, kdb_current_regs, sizeof(regs));
218#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900219 } else {
220 prepare_frametrace(&regs);
221 }
222 }
James Hogan1e778632015-07-27 13:50:22 +0100223 /*
224 * show_stack() deals exclusively with kernel mode, so be sure to access
225 * the stack in the kernel (not user) address space.
226 */
227 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900228 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100229 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900232static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233{
234 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100235 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Matt Redfearn41000c52016-10-19 14:33:22 +0100237 printk("Code:");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Ralf Baechle39b8d522008-04-28 17:14:26 +0100239 if ((unsigned long)pc & 1)
240 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 for(i = -3 ; i < 6 ; i++) {
242 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100243 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Matt Redfearn41000c52016-10-19 14:33:22 +0100244 pr_cont(" (Bad address in epc)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 break;
246 }
Matt Redfearn41000c52016-10-19 14:33:22 +0100247 pr_cont("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 }
Matt Redfearn41000c52016-10-19 14:33:22 +0100249 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250}
251
Ralf Baechleeae23f22007-10-14 23:27:21 +0100252static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253{
254 const int field = 2 * sizeof(unsigned long);
255 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700256 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 int i;
258
Tejun Heoa43cb952013-04-30 15:27:17 -0700259 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261 /*
262 * Saved main processor registers
263 */
264 for (i = 0; i < 32; ) {
265 if ((i % 4) == 0)
266 printk("$%2d :", i);
267 if (i == 0)
Paul Burton752f5492016-10-19 14:33:23 +0100268 pr_cont(" %0*lx", field, 0UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 else if (i == 26 || i == 27)
Paul Burton752f5492016-10-19 14:33:23 +0100270 pr_cont(" %*s", field, "");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 else
Paul Burton752f5492016-10-19 14:33:23 +0100272 pr_cont(" %0*lx", field, regs->regs[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274 i++;
275 if ((i % 4) == 0)
Paul Burton752f5492016-10-19 14:33:23 +0100276 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 }
278
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100279#ifdef CONFIG_CPU_HAS_SMARTMIPS
280 printk("Acx : %0*lx\n", field, regs->acx);
281#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 printk("Hi : %0*lx\n", field, regs->hi);
283 printk("Lo : %0*lx\n", field, regs->lo);
284
285 /*
286 * Saved cp0 registers
287 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100288 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
289 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100290 printk("ra : %0*lx %pS\n", field, regs->regs[31],
291 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Ralf Baechle70342282013-01-22 12:59:30 +0100293 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Ralf Baechle1990e542013-06-26 17:06:34 +0200295 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000296 if (regs->cp0_status & ST0_KUO)
Paul Burton752f5492016-10-19 14:33:23 +0100297 pr_cont("KUo ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000298 if (regs->cp0_status & ST0_IEO)
Paul Burton752f5492016-10-19 14:33:23 +0100299 pr_cont("IEo ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000300 if (regs->cp0_status & ST0_KUP)
Paul Burton752f5492016-10-19 14:33:23 +0100301 pr_cont("KUp ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000302 if (regs->cp0_status & ST0_IEP)
Paul Burton752f5492016-10-19 14:33:23 +0100303 pr_cont("IEp ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000304 if (regs->cp0_status & ST0_KUC)
Paul Burton752f5492016-10-19 14:33:23 +0100305 pr_cont("KUc ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000306 if (regs->cp0_status & ST0_IEC)
Paul Burton752f5492016-10-19 14:33:23 +0100307 pr_cont("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200308 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000309 if (regs->cp0_status & ST0_KX)
Paul Burton752f5492016-10-19 14:33:23 +0100310 pr_cont("KX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000311 if (regs->cp0_status & ST0_SX)
Paul Burton752f5492016-10-19 14:33:23 +0100312 pr_cont("SX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000313 if (regs->cp0_status & ST0_UX)
Paul Burton752f5492016-10-19 14:33:23 +0100314 pr_cont("UX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000315 switch (regs->cp0_status & ST0_KSU) {
316 case KSU_USER:
Paul Burton752f5492016-10-19 14:33:23 +0100317 pr_cont("USER ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000318 break;
319 case KSU_SUPERVISOR:
Paul Burton752f5492016-10-19 14:33:23 +0100320 pr_cont("SUPERVISOR ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000321 break;
322 case KSU_KERNEL:
Paul Burton752f5492016-10-19 14:33:23 +0100323 pr_cont("KERNEL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000324 break;
325 default:
Paul Burton752f5492016-10-19 14:33:23 +0100326 pr_cont("BAD_MODE ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000327 break;
328 }
329 if (regs->cp0_status & ST0_ERL)
Paul Burton752f5492016-10-19 14:33:23 +0100330 pr_cont("ERL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000331 if (regs->cp0_status & ST0_EXL)
Paul Burton752f5492016-10-19 14:33:23 +0100332 pr_cont("EXL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000333 if (regs->cp0_status & ST0_IE)
Paul Burton752f5492016-10-19 14:33:23 +0100334 pr_cont("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 }
Paul Burton752f5492016-10-19 14:33:23 +0100336 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Petri Gynther37dd3812015-05-08 15:10:10 -0700338 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
339 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Petri Gynther37dd3812015-05-08 15:10:10 -0700341 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
343
Ralf Baechle9966db252007-10-11 23:46:17 +0100344 printk("PrId : %08x (%s)\n", read_c0_prid(),
345 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346}
347
Ralf Baechleeae23f22007-10-14 23:27:21 +0100348/*
349 * FIXME: really the generic show_regs should take a const pointer argument.
350 */
351void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100353 __show_regs((struct pt_regs *)regs);
354}
355
David Daneyc1bf2072010-08-03 11:22:20 -0700356void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100357{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100358 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100359 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100360
Ralf Baechleeae23f22007-10-14 23:27:21 +0100361 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100363 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
364 current->comm, current->pid, current_thread_info(), current,
365 field, current_thread_info()->tp_value);
366 if (cpu_has_userlocal) {
367 unsigned long tls;
368
369 tls = read_c0_userlocal();
370 if (tls != current_thread_info()->tp_value)
371 printk("*HwTLS: %0*lx\n", field, tls);
372 }
373
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100374 if (!user_mode(regs))
375 /* Necessary for getting the correct stack content */
376 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900377 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900378 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 printk("\n");
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100380 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381}
382
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000383static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
David Daney70dc6f02010-08-03 15:44:43 -0700385void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386{
387 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400388 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Nathan Lynch8742cd22011-09-30 13:49:35 -0500390 oops_enter();
391
Ralf Baechlee3b28832015-07-28 20:37:43 +0200392 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200393 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100394 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000397 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100398 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400399
Ralf Baechle178086c2005-10-13 17:07:54 +0100400 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030402 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000403 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200404
Nathan Lynch8742cd22011-09-30 13:49:35 -0500405 oops_exit();
406
Maxime Bizond4fd1982006-07-20 18:52:02 +0200407 if (in_interrupt())
408 panic("Fatal exception in interrupt");
409
Aaro Koskinen99a7a232016-03-09 22:08:42 +0200410 if (panic_on_oops)
Maxime Bizond4fd1982006-07-20 18:52:02 +0200411 panic("Fatal exception");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200412
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200413 if (regs && kexec_should_crash(current))
414 crash_kexec(regs);
415
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400416 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417}
418
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200419extern struct exception_table_entry __start___dbe_table[];
420extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000422__asm__(
423" .section __dbe_table, \"a\"\n"
424" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
426/* Given an address, look for it in the exception tables. */
427static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
428{
429 const struct exception_table_entry *e;
430
Thomas Meyera94c33d2017-07-10 15:51:58 -0700431 e = search_extable(__start___dbe_table,
432 __stop___dbe_table - __start___dbe_table, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 if (!e)
434 e = search_module_dbetables(addr);
435 return e;
436}
437
438asmlinkage void do_be(struct pt_regs *regs)
439{
440 const int field = 2 * sizeof(unsigned long);
441 const struct exception_table_entry *fixup = NULL;
442 int data = regs->cp0_cause & 4;
443 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200444 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200446 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100447 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 if (data && !user_mode(regs))
449 fixup = search_dbe_tables(exception_epc(regs));
450
451 if (fixup)
452 action = MIPS_BE_FIXUP;
453
454 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900455 action = board_be_handler(regs, fixup != NULL);
Paul Burtondabdc182016-10-05 18:18:17 +0100456 else
457 mips_cm_error_report();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
459 switch (action) {
460 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200461 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 case MIPS_BE_FIXUP:
463 if (fixup) {
464 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200465 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 }
467 break;
468 default:
469 break;
470 }
471
472 /*
473 * Assume it would be too dangerous to continue ...
474 */
475 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
476 data ? "Data" : "Instruction",
477 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200478 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200479 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200480 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 die_if_kernel("Oops", regs);
483 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200484
485out:
486 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487}
488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100490 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 */
492
493#define OPCODE 0xfc000000
494#define BASE 0x03e00000
495#define RT 0x001f0000
496#define OFFSET 0x0000ffff
497#define LL 0xc0000000
498#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100499#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000500#define SPEC3 0x7c000000
501#define RD 0x0000f800
502#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100503#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000504#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500506/* microMIPS definitions */
507#define MM_POOL32A_FUNC 0xfc00ffff
508#define MM_RDHWR 0x00006b3c
509#define MM_RS 0x001f0000
510#define MM_RT 0x03e00000
511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512/*
513 * The ll_bit is cleared by r*_switch.S
514 */
515
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200516unsigned int ll_bit;
517struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100519static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000521 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523
524 /*
525 * analyse the ll instruction that just caused a ri exception
526 * and put the referenced address to addr.
527 */
528
529 /* sign extend offset */
530 offset = opcode & OFFSET;
531 offset <<= 16;
532 offset >>= 16;
533
Ralf Baechlefe00f942005-03-01 19:22:29 +0000534 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000535 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100537 if ((unsigned long)vaddr & 3)
538 return SIGBUS;
539 if (get_user(value, vaddr))
540 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
542 preempt_disable();
543
544 if (ll_task == NULL || ll_task == current) {
545 ll_bit = 1;
546 } else {
547 ll_bit = 0;
548 }
549 ll_task = current;
550
551 preempt_enable();
552
553 regs->regs[(opcode & RT) >> 16] = value;
554
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100555 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556}
557
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100558static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000560 unsigned long __user *vaddr;
561 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563
564 /*
565 * analyse the sc instruction that just caused a ri exception
566 * and put the referenced address to addr.
567 */
568
569 /* sign extend offset */
570 offset = opcode & OFFSET;
571 offset <<= 16;
572 offset >>= 16;
573
Ralf Baechlefe00f942005-03-01 19:22:29 +0000574 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000575 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 reg = (opcode & RT) >> 16;
577
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100578 if ((unsigned long)vaddr & 3)
579 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
581 preempt_disable();
582
583 if (ll_bit == 0 || ll_task != current) {
584 regs->regs[reg] = 0;
585 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100586 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 }
588
589 preempt_enable();
590
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100591 if (put_user(regs->regs[reg], vaddr))
592 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
594 regs->regs[reg] = 1;
595
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100596 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597}
598
599/*
600 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
601 * opcodes are supposed to result in coprocessor unusable exceptions if
602 * executed on ll/sc-less processors. That's the theory. In practice a
603 * few processors such as NEC's VR4100 throw reserved instruction exceptions
604 * instead, so we're doing the emulation thing in both exception handlers.
605 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100606static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800608 if ((opcode & OPCODE) == LL) {
609 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200610 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100611 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800612 }
613 if ((opcode & OPCODE) == SC) {
614 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200615 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100616 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800617 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100619 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620}
621
Ralf Baechle3c370262005-04-13 17:43:59 +0000622/*
623 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100624 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000625 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500626static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000627{
Al Virodc8f6022006-01-12 01:06:07 -0800628 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000629
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500630 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
631 1, regs, 0);
632 switch (rd) {
James Hoganaff565a2016-06-15 19:29:52 +0100633 case MIPS_HWR_CPUNUM: /* CPU number */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500634 regs->regs[rt] = smp_processor_id();
635 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100636 case MIPS_HWR_SYNCISTEP: /* SYNCI length */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500637 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
638 current_cpu_data.icache.linesz);
639 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100640 case MIPS_HWR_CC: /* Read count register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500641 regs->regs[rt] = read_c0_count();
642 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100643 case MIPS_HWR_CCRES: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200644 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500645 case CPU_20KC:
646 case CPU_25KF:
647 regs->regs[rt] = 1;
648 break;
649 default:
650 regs->regs[rt] = 2;
651 }
652 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100653 case MIPS_HWR_ULR: /* Read UserLocal register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500654 regs->regs[rt] = ti->tp_value;
655 return 0;
656 default:
657 return -1;
658 }
659}
660
661static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
662{
Ralf Baechle3c370262005-04-13 17:43:59 +0000663 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
664 int rd = (opcode & RD) >> 11;
665 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500666
667 simulate_rdhwr(regs, rd, rt);
668 return 0;
669 }
670
671 /* Not ours. */
672 return -1;
673}
674
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +0000675static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500676{
677 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
678 int rd = (opcode & MM_RS) >> 16;
679 int rt = (opcode & MM_RT) >> 21;
680 simulate_rdhwr(regs, rd, rt);
681 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000682 }
683
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500684 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100685 return -1;
686}
Ralf Baechlee5679882006-11-30 01:14:47 +0000687
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100688static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
689{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800690 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
691 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200692 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100693 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800694 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100695
696 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000697}
698
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699asmlinkage void do_ov(struct pt_regs *regs)
700{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200701 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200703 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000704 die_if_kernel("Integer overflow", regs);
705
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500706 force_sig_fault(SIGFPE, FPE_INTOVF, (void __user *)regs->cp0_epc, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200707 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708}
709
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100710/*
711 * Send SIGFPE according to FCSR Cause bits, which must have already
712 * been masked against Enable bits. This is impotant as Inexact can
713 * happen together with Overflow or Underflow, and `ptrace' can set
714 * any bits.
715 */
716void force_fcr31_sig(unsigned long fcr31, void __user *fault_addr,
717 struct task_struct *tsk)
718{
Guenter Roeck0bb0a112018-05-15 06:50:47 -0700719 int si_code = FPE_FLTUNK;
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100720
721 if (fcr31 & FPU_CSR_INV_X)
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500722 si_code = FPE_FLTINV;
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100723 else if (fcr31 & FPU_CSR_DIV_X)
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500724 si_code = FPE_FLTDIV;
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100725 else if (fcr31 & FPU_CSR_OVF_X)
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500726 si_code = FPE_FLTOVF;
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100727 else if (fcr31 & FPU_CSR_UDF_X)
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500728 si_code = FPE_FLTUND;
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100729 else if (fcr31 & FPU_CSR_INE_X)
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500730 si_code = FPE_FLTRES;
Ralf Baechleb1237182017-08-07 21:14:18 +0200731
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500732 force_sig_fault(SIGFPE, si_code, fault_addr, tsk);
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100733}
734
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100735int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700736{
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500737 int si_code;
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200738 struct vm_area_struct *vma;
Paul Burtonad70c132015-01-30 12:09:35 +0000739
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100740 switch (sig) {
741 case 0:
742 return 0;
743
744 case SIGFPE:
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100745 force_fcr31_sig(fcr31, fault_addr, current);
David Daney515b0292010-10-21 16:32:26 -0700746 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100747
748 case SIGBUS:
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500749 force_sig_fault(SIGBUS, BUS_ADRERR, fault_addr, current);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100750 return 1;
751
752 case SIGSEGV:
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100753 down_read(&current->mm->mmap_sem);
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200754 vma = find_vma(current->mm, (unsigned long)fault_addr);
755 if (vma && (vma->vm_start <= (unsigned long)fault_addr))
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500756 si_code = SEGV_ACCERR;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100757 else
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500758 si_code = SEGV_MAPERR;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100759 up_read(&current->mm->mmap_sem);
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500760 force_sig_fault(SIGSEGV, si_code, fault_addr, current);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100761 return 1;
762
763 default:
David Daney515b0292010-10-21 16:32:26 -0700764 force_sig(sig, current);
765 return 1;
David Daney515b0292010-10-21 16:32:26 -0700766 }
767}
768
Paul Burton4227a2d2014-09-11 08:30:20 +0100769static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
770 unsigned long old_epc, unsigned long old_ra)
771{
772 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100773 void __user *fault_addr;
774 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100775 int sig;
776
777 /* If it's obviously not an FP instruction, skip it */
778 switch (inst.i_format.opcode) {
779 case cop1_op:
780 case cop1x_op:
781 case lwc1_op:
782 case ldc1_op:
783 case swc1_op:
784 case sdc1_op:
785 break;
786
787 default:
788 return -1;
789 }
790
791 /*
792 * do_ri skipped over the instruction via compute_return_epc, undo
793 * that for the FPU emulator.
794 */
795 regs->cp0_epc = old_epc;
796 regs->regs[31] = old_ra;
797
798 /* Save the FP context to struct thread_struct */
799 lose_fpu(1);
800
801 /* Run the emulator */
802 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
803 &fault_addr);
804
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100805 /*
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100806 * We can't allow the emulated instruction to leave any
807 * enabled Cause bits set in $fcr31.
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100808 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100809 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
810 current->thread.fpu.fcr31 &= ~fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100811
812 /* Restore the hardware register state */
813 own_fpu(1);
814
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100815 /* Send a signal if required. */
816 process_fpemu_return(sig, fault_addr, fcr31);
817
Paul Burton4227a2d2014-09-11 08:30:20 +0100818 return 0;
819}
820
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821/*
822 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
823 */
824asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
825{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200826 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100827 void __user *fault_addr;
828 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100829
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200830 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200831 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200832 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200833 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000834
835 /* Clear FCSR.Cause before enabling interrupts */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100836 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~mask_fcr31_x(fcr31));
James Hogan64bedff2014-12-02 13:44:13 +0000837 local_irq_enable();
838
Chris Dearman57725f92006-06-30 23:35:28 +0100839 die_if_kernel("FP exception in kernel code", regs);
840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000843 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 * software emulator on-board, let's use it...
845 *
846 * Force FPU to dump state into task/thread context. We're
847 * moving a lot of data here for what is probably a single
848 * instruction, but the alternative is to pre-decode the FP
849 * register operands before invoking the emulator, which seems
850 * a bit extreme for what should be an infrequent event.
851 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000852 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900853 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
855 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700856 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
857 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
859 /*
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100860 * We can't allow the emulated instruction to leave any
861 * enabled Cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100863 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
864 current->thread.fpu.fcr31 &= ~fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
866 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100867 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100868 } else {
869 sig = SIGFPE;
870 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100871 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100873 /* Send a signal if required. */
874 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200875
876out:
877 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878}
879
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000880void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
Ralf Baechledf270052008-04-20 16:28:54 +0100881 const char *str)
882{
Ralf Baechledf270052008-04-20 16:28:54 +0100883 char b[40];
884
Jason Wessel5dd11d52010-05-20 21:04:26 -0500885#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200886 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
887 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500888 return;
889#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
890
Ralf Baechlee3b28832015-07-28 20:37:43 +0200891 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200892 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500893 return;
894
Ralf Baechledf270052008-04-20 16:28:54 +0100895 /*
896 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
897 * insns, even for trap and break codes that indicate arithmetic
898 * failures. Weird ...
899 * But should we continue the brokenness??? --macro
900 */
901 switch (code) {
902 case BRK_OVERFLOW:
903 case BRK_DIVZERO:
904 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
905 die_if_kernel(b, regs);
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500906 force_sig_fault(SIGFPE,
907 code == BRK_DIVZERO ? FPE_INTDIV : FPE_INTOVF,
908 (void __user *) regs->cp0_epc, current);
Ralf Baechledf270052008-04-20 16:28:54 +0100909 break;
910 case BRK_BUG:
911 die_if_kernel("Kernel bug detected", regs);
912 force_sig(SIGTRAP, current);
913 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000914 case BRK_MEMU:
915 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100916 * This breakpoint code is used by the FPU emulator to retake
917 * control of the CPU after executing the instruction from the
918 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000919 *
920 * Terminate if exception was recognized as a delay slot return
921 * otherwise handle as normal.
922 */
923 if (do_dsemulret(regs))
924 return;
925
926 die_if_kernel("Math emu break/trap", regs);
927 force_sig(SIGTRAP, current);
928 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100929 default:
930 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
931 die_if_kernel(b, regs);
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000932 if (si_code) {
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -0500933 force_sig_fault(SIGTRAP, si_code, NULL, current);
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000934 } else {
935 force_sig(SIGTRAP, current);
936 }
Ralf Baechledf270052008-04-20 16:28:54 +0100937 }
938}
939
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940asmlinkage void do_bp(struct pt_regs *regs)
941{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100942 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200944 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000945 mm_segment_t seg;
946
947 seg = get_fs();
948 if (!user_mode(regs))
949 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200951 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200952 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500953 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100954 u16 instr[2];
955
956 if (__get_user(instr[0], (u16 __user *)epc))
957 goto out_sigsegv;
958
959 if (!cpu_has_mmips) {
960 /* MIPS16e mode */
961 bcode = (instr[0] >> 5) & 0x3f;
962 } else if (mm_insn_16bit(instr[0])) {
963 /* 16-bit microMIPS BREAK */
964 bcode = instr[0] & 0xf;
965 } else {
966 /* 32-bit microMIPS BREAK */
967 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500968 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000969 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100970 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500971 }
972 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100973 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500974 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100975 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500976 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977
978 /*
979 * There is the ancient bug in the MIPS assemblers that the break
980 * code starts left to bit 16 instead to bit 6 in the opcode.
981 * Gas is bug-compatible, but not always, grrr...
982 * We handle both cases with a simple heuristics. --macro
983 */
Ralf Baechledf270052008-04-20 16:28:54 +0100984 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100985 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
David Daneyc1bf2072010-08-03 11:22:20 -0700987 /*
988 * notify the kprobe handlers, if instruction is likely to
989 * pertain to them.
990 */
991 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +0200992 case BRK_UPROBE:
993 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
994 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
995 goto out;
996 else
997 break;
998 case BRK_UPROBE_XOL:
999 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
1000 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1001 goto out;
1002 else
1003 break;
David Daneyc1bf2072010-08-03 11:22:20 -07001004 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001005 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001006 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001007 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001008 else
1009 break;
1010 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001011 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001012 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001013 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001014 else
1015 break;
1016 default:
1017 break;
1018 }
1019
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001020 do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001021
1022out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001023 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001024 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001025 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001026
1027out_sigsegv:
1028 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001029 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030}
1031
1032asmlinkage void do_tr(struct pt_regs *regs)
1033{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001034 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001035 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001036 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001037 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001038 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001040 seg = get_fs();
1041 if (!user_mode(regs))
1042 set_fs(get_ds());
1043
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001044 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001045 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001046 if (get_isa16_mode(regs->cp0_epc)) {
1047 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1048 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001049 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001050 opcode = (instr[0] << 16) | instr[1];
1051 /* Immediate versions don't provide a code. */
1052 if (!(opcode & OPCODE))
1053 tcode = (opcode >> 12) & ((1 << 4) - 1);
1054 } else {
1055 if (__get_user(opcode, (u32 __user *)epc))
1056 goto out_sigsegv;
1057 /* Immediate versions don't provide a code. */
1058 if (!(opcode & OPCODE))
1059 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001060 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001062 do_trap_or_bp(regs, tcode, 0, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001063
1064out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001065 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001066 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001067 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001068
1069out_sigsegv:
1070 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001071 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072}
1073
1074asmlinkage void do_ri(struct pt_regs *regs)
1075{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001076 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1077 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001078 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001079 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001080 unsigned int opcode = 0;
1081 int status = -1;
1082
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001083 /*
1084 * Avoid any kernel code. Just emulate the R2 instruction
1085 * as quickly as possible.
1086 */
1087 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001088 likely(user_mode(regs)) &&
1089 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001090 unsigned long fcr31 = 0;
1091
1092 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001093 switch (status) {
1094 case 0:
1095 case SIGEMT:
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001096 return;
1097 case SIGILL:
1098 goto no_r2_instr;
1099 default:
1100 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001101 &current->thread.cp0_baduaddr,
1102 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001103 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001104 }
1105 }
1106
1107no_r2_instr:
1108
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001109 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001110 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001111
Ralf Baechlee3b28832015-07-28 20:37:43 +02001112 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001113 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001114 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001115
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 die_if_kernel("Reserved instruction in kernel code", regs);
1117
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001118 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001119 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001120
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001121 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001122 if (unlikely(get_user(opcode, epc) < 0))
1123 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001124
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001125 if (!cpu_has_llsc && status < 0)
1126 status = simulate_llsc(regs, opcode);
1127
1128 if (status < 0)
1129 status = simulate_rdhwr_normal(regs, opcode);
1130
1131 if (status < 0)
1132 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001133
1134 if (status < 0)
1135 status = simulate_fp(regs, opcode, old_epc, old31);
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001136 } else if (cpu_has_mmips) {
1137 unsigned short mmop[2] = { 0 };
1138
1139 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1140 status = SIGSEGV;
1141 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1142 status = SIGSEGV;
1143 opcode = mmop[0];
1144 opcode = (opcode << 16) | mmop[1];
1145
1146 if (status < 0)
1147 status = simulate_rdhwr_mm(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001148 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001149
1150 if (status < 0)
1151 status = SIGILL;
1152
1153 if (unlikely(status > 0)) {
1154 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001155 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001156 force_sig(status, current);
1157 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001158
1159out:
1160 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161}
1162
Ralf Baechled223a862007-07-10 17:33:02 +01001163/*
1164 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1165 * emulated more than some threshold number of instructions, force migration to
1166 * a "CPU" that has FP support.
1167 */
1168static void mt_ase_fp_affinity(void)
1169{
1170#ifdef CONFIG_MIPS_MT_FPAFF
1171 if (mt_fpemul_threshold > 0 &&
1172 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1173 /*
1174 * If there's no FPU present, or if the application has already
1175 * restricted the allowed set to exclude any CPUs with FPUs,
1176 * we'll skip the procedure.
1177 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301178 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001179 cpumask_t tmask;
1180
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001181 current->thread.user_cpus_allowed
1182 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301183 cpumask_and(&tmask, &current->cpus_allowed,
1184 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001185 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001186 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001187 }
1188 }
1189#endif /* CONFIG_MIPS_MT_FPAFF */
1190}
1191
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001192/*
1193 * No lock; only written during early bootup by CPU 0.
1194 */
1195static RAW_NOTIFIER_HEAD(cu2_chain);
1196
1197int __ref register_cu2_notifier(struct notifier_block *nb)
1198{
1199 return raw_notifier_chain_register(&cu2_chain, nb);
1200}
1201
1202int cu2_notifier_call_chain(unsigned long val, void *v)
1203{
1204 return raw_notifier_call_chain(&cu2_chain, val, v);
1205}
1206
1207static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001208 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001209{
1210 struct pt_regs *regs = data;
1211
Jayachandran C83bee792013-06-10 06:30:01 +00001212 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001213 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001214 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001215
1216 return NOTIFY_OK;
1217}
1218
Paul Burton1db1af82014-01-27 15:23:11 +00001219static int enable_restore_fp_context(int msa)
1220{
Paul Burtonc9017752014-07-30 08:53:20 +01001221 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001222
Paul Burton97915542015-01-08 12:17:37 +00001223 /*
1224 * If an FP mode switch is currently underway, wait for it to
1225 * complete before proceeding.
1226 */
Peter Zijlstra6887a562018-03-15 11:45:44 +01001227 wait_var_event(&current->mm->context.fp_mode_switching,
1228 !atomic_read(&current->mm->context.fp_mode_switching));
Paul Burton97915542015-01-08 12:17:37 +00001229
Paul Burton1db1af82014-01-27 15:23:11 +00001230 if (!used_math()) {
1231 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001232 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001233 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001234 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001235 enable_msa();
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001236 init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001237 set_thread_flag(TIF_USEDMSA);
1238 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001239 }
Paul Burton762a1f42014-07-11 16:44:35 +01001240 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001241 if (!err)
1242 set_used_math();
1243 return err;
1244 }
1245
1246 /*
1247 * This task has formerly used the FP context.
1248 *
1249 * If this thread has no live MSA vector context then we can simply
1250 * restore the scalar FP context. If it has live MSA vector context
1251 * (that is, it has or may have used MSA since last performing a
1252 * function call) then we'll need to restore the vector context. This
1253 * applies even if we're currently only executing a scalar FP
1254 * instruction. This is because if we were to later execute an MSA
1255 * instruction then we'd either have to:
1256 *
1257 * - Restore the vector context & clobber any registers modified by
1258 * scalar FP instructions between now & then.
1259 *
1260 * or
1261 *
1262 * - Not restore the vector context & lose the most significant bits
1263 * of all vector registers.
1264 *
1265 * Neither of those options is acceptable. We cannot restore the least
1266 * significant bits of the registers now & only restore the most
1267 * significant bits later because the most significant bits of any
1268 * vector registers whose aliased FP register is modified now will have
1269 * been zeroed. We'd have no way to know that when restoring the vector
1270 * context & thus may load an outdated value for the most significant
1271 * bits of a vector register.
1272 */
1273 if (!msa && !thread_msa_context_live())
1274 return own_fpu(1);
1275
1276 /*
1277 * This task is using or has previously used MSA. Thus we require
1278 * that Status.FR == 1.
1279 */
Paul Burton762a1f42014-07-11 16:44:35 +01001280 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001281 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001282 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001283 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001284 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001285
1286 enable_msa();
1287 write_msa_csr(current->thread.fpu.msacsr);
1288 set_thread_flag(TIF_USEDMSA);
1289
1290 /*
1291 * If this is the first time that the task is using MSA and it has
1292 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001293 * FP context which we shouldn't clobber. We do however need to clear
1294 * the upper 64b of each vector register so that this task has no
1295 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001296 */
Paul Burtonc9017752014-07-30 08:53:20 +01001297 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1298 if (!prior_msa && was_fpu_owner) {
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001299 init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001300
1301 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001302 }
Paul Burton1db1af82014-01-27 15:23:11 +00001303
Paul Burtonc9017752014-07-30 08:53:20 +01001304 if (!prior_msa) {
1305 /*
1306 * Restore the least significant 64b of each vector register
1307 * from the existing scalar FP context.
1308 */
1309 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001310
Paul Burtonc9017752014-07-30 08:53:20 +01001311 /*
1312 * The task has not formerly used MSA, so clear the upper 64b
1313 * of each vector register such that it cannot see data left
1314 * behind by another task.
1315 */
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001316 init_msa_upper();
Paul Burtonc9017752014-07-30 08:53:20 +01001317 } else {
1318 /* We need to restore the vector context. */
1319 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001320
Paul Burtonc9017752014-07-30 08:53:20 +01001321 /* Restore the scalar FP control & status register */
1322 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001323 write_32bit_cp1_register(CP1_STATUS,
1324 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001325 }
Paul Burton762a1f42014-07-11 16:44:35 +01001326
1327out:
1328 preempt_enable();
1329
Paul Burton1db1af82014-01-27 15:23:11 +00001330 return 0;
1331}
1332
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333asmlinkage void do_cpu(struct pt_regs *regs)
1334{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001335 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001336 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001337 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001338 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001339 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001340 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001342 int status, err;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001343 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001345 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1347
Jayachandran C83bee792013-06-10 06:30:01 +00001348 if (cpid != 2)
1349 die_if_kernel("do_cpu invoked from kernel context!", regs);
1350
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 switch (cpid) {
1352 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001353 epc = (unsigned int __user *)exception_epc(regs);
1354 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001355 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001356 opcode = 0;
1357 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001359 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001360 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001361
Maciej W. Rozycki10f6d99f2016-01-30 09:08:16 +00001362 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001363 if (unlikely(get_user(opcode, epc) < 0))
1364 status = SIGSEGV;
1365
1366 if (!cpu_has_llsc && status < 0)
1367 status = simulate_llsc(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001368 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001369
1370 if (status < 0)
1371 status = SIGILL;
1372
1373 if (unlikely(status > 0)) {
1374 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001375 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001376 force_sig(status, current);
1377 }
1378
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001379 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001381 case 3:
1382 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001383 * The COP3 opcode space and consequently the CP0.Status.CU3
1384 * bit and the CP0.Cause.CE=3 encoding have been removed as
1385 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1386 * up the space has been reused for COP1X instructions, that
1387 * are enabled by the CP0.Status.CU1 bit and consequently
1388 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1389 * exceptions. Some FPU-less processors that implement one
1390 * of these ISAs however use this code erroneously for COP1X
1391 * instructions. Therefore we redirect this trap to the FP
1392 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001393 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001394 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001395 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001396 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001397 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001398 /* Fall through. */
1399
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001401 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001403 if (raw_cpu_has_fpu && !err)
1404 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001406 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1407 &fault_addr);
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001408
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001409 /*
1410 * We can't allow the emulated instruction to leave
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +01001411 * any enabled Cause bits set in $fcr31.
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001412 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +01001413 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
1414 current->thread.fpu.fcr31 &= ~fcr31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001415
1416 /* Send a signal if required. */
1417 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1418 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001420 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
1422 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001423 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001424 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 }
1426
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001427 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428}
1429
James Hogan64bedff2014-12-02 13:44:13 +00001430asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001431{
1432 enum ctx_state prev_state;
1433
1434 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001435 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001436 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001437 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001438 goto out;
1439
1440 /* Clear MSACSR.Cause before enabling interrupts */
1441 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1442 local_irq_enable();
1443
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001444 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1445 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001446out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001447 exception_exit(prev_state);
1448}
1449
Paul Burton1db1af82014-01-27 15:23:11 +00001450asmlinkage void do_msa(struct pt_regs *regs)
1451{
1452 enum ctx_state prev_state;
1453 int err;
1454
1455 prev_state = exception_enter();
1456
1457 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1458 force_sig(SIGILL, current);
1459 goto out;
1460 }
1461
1462 die_if_kernel("do_msa invoked from kernel context!", regs);
1463
1464 err = enable_restore_fp_context(1);
1465 if (err)
1466 force_sig(SIGILL, current);
1467out:
1468 exception_exit(prev_state);
1469}
1470
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471asmlinkage void do_mdmx(struct pt_regs *regs)
1472{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001473 enum ctx_state prev_state;
1474
1475 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001477 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478}
1479
David Daney8bc6d052009-01-05 15:29:58 -08001480/*
1481 * Called with interrupts disabled.
1482 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483asmlinkage void do_watch(struct pt_regs *regs)
1484{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001485 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001486
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001487 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001489 * Clear WP (bit 22) bit of cause register so we don't loop
1490 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 */
James Hogane233c732016-03-01 22:19:38 +00001492 clear_c0_cause(CAUSEF_WP);
David Daneyb67b2b72008-09-23 00:08:45 -07001493
1494 /*
1495 * If the current thread has the watch registers loaded, save
1496 * their values and send SIGTRAP. Otherwise another thread
1497 * left the registers set, clear them and continue.
1498 */
1499 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1500 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001501 local_irq_enable();
Eric W. Biedermanf43a54a2018-04-15 21:11:06 -05001502 force_sig_fault(SIGTRAP, TRAP_HWBKPT, NULL, current);
David Daney8bc6d052009-01-05 15:29:58 -08001503 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001504 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001505 local_irq_enable();
1506 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001507 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508}
1509
1510asmlinkage void do_mcheck(struct pt_regs *regs)
1511{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001512 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001513 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001514 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001515
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001516 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001518
1519 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001520 dump_tlb_regs();
1521 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001522 dump_tlb_all();
1523 }
1524
James Hogan55c723e2015-07-27 13:50:21 +01001525 if (!user_mode(regs))
1526 set_fs(KERNEL_DS);
1527
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001528 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001529
James Hogan55c723e2015-07-27 13:50:21 +01001530 set_fs(old_fs);
1531
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 /*
1533 * Some chips may have other causes of machine check (e.g. SB1
1534 * graduation timer)
1535 */
1536 panic("Caught Machine Check exception - %scaused by multiple "
1537 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001538 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539}
1540
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001541asmlinkage void do_mt(struct pt_regs *regs)
1542{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001543 int subcode;
1544
Ralf Baechle41c594a2006-04-05 09:45:45 +01001545 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1546 >> VPECONTROL_EXCPT_SHIFT;
1547 switch (subcode) {
1548 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001549 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001550 break;
1551 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001552 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001553 break;
1554 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001555 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001556 break;
1557 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001558 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001559 break;
1560 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001561 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001562 break;
1563 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001564 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001565 break;
1566 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001567 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001568 subcode);
1569 break;
1570 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001571 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1572
1573 force_sig(SIGILL, current);
1574}
1575
1576
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001577asmlinkage void do_dsp(struct pt_regs *regs)
1578{
1579 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001580 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001581
1582 force_sig(SIGILL, current);
1583}
1584
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585asmlinkage void do_reserved(struct pt_regs *regs)
1586{
1587 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001588 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 * caused by a new unknown cpu type or after another deadly
1590 * hard/software error.
1591 */
1592 show_regs(regs);
1593 panic("Caught reserved exception %ld - should not happen.",
1594 (regs->cp0_cause & 0x7f) >> 2);
1595}
1596
Ralf Baechle39b8d522008-04-28 17:14:26 +01001597static int __initdata l1parity = 1;
1598static int __init nol1parity(char *s)
1599{
1600 l1parity = 0;
1601 return 1;
1602}
1603__setup("nol1par", nol1parity);
1604static int __initdata l2parity = 1;
1605static int __init nol2parity(char *s)
1606{
1607 l2parity = 0;
1608 return 1;
1609}
1610__setup("nol2par", nol2parity);
1611
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612/*
1613 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1614 * it different ways.
1615 */
1616static inline void parity_protection_init(void)
1617{
Paul Burton35e6de32016-10-17 16:01:07 +01001618#define ERRCTL_PE 0x80000000
1619#define ERRCTL_L2P 0x00800000
1620
1621 if (mips_cm_revision() >= CM_REV_CM3) {
1622 ulong gcr_ectl, cp0_ectl;
1623
1624 /*
1625 * With CM3 systems we need to ensure that the L1 & L2
1626 * parity enables are set to the same value, since this
1627 * is presumed by the hardware engineers.
1628 *
1629 * If the user disabled either of L1 or L2 ECC checking,
1630 * disable both.
1631 */
1632 l1parity &= l2parity;
1633 l2parity &= l1parity;
1634
1635 /* Probe L1 ECC support */
1636 cp0_ectl = read_c0_ecc();
1637 write_c0_ecc(cp0_ectl | ERRCTL_PE);
1638 back_to_back_c0_hazard();
1639 cp0_ectl = read_c0_ecc();
1640
1641 /* Probe L2 ECC support */
1642 gcr_ectl = read_gcr_err_control();
1643
Paul Burton93c5bba52017-08-12 19:49:27 -07001644 if (!(gcr_ectl & CM_GCR_ERR_CONTROL_L2_ECC_SUPPORT) ||
Paul Burton35e6de32016-10-17 16:01:07 +01001645 !(cp0_ectl & ERRCTL_PE)) {
1646 /*
1647 * One of L1 or L2 ECC checking isn't supported,
1648 * so we cannot enable either.
1649 */
1650 l1parity = l2parity = 0;
1651 }
1652
1653 /* Configure L1 ECC checking */
1654 if (l1parity)
1655 cp0_ectl |= ERRCTL_PE;
1656 else
1657 cp0_ectl &= ~ERRCTL_PE;
1658 write_c0_ecc(cp0_ectl);
1659 back_to_back_c0_hazard();
1660 WARN_ON(!!(read_c0_ecc() & ERRCTL_PE) != l1parity);
1661
1662 /* Configure L2 ECC checking */
1663 if (l2parity)
Paul Burton93c5bba52017-08-12 19:49:27 -07001664 gcr_ectl |= CM_GCR_ERR_CONTROL_L2_ECC_EN;
Paul Burton35e6de32016-10-17 16:01:07 +01001665 else
Paul Burton93c5bba52017-08-12 19:49:27 -07001666 gcr_ectl &= ~CM_GCR_ERR_CONTROL_L2_ECC_EN;
Paul Burton35e6de32016-10-17 16:01:07 +01001667 write_gcr_err_control(gcr_ectl);
1668 gcr_ectl = read_gcr_err_control();
Paul Burton93c5bba52017-08-12 19:49:27 -07001669 gcr_ectl &= CM_GCR_ERR_CONTROL_L2_ECC_EN;
Paul Burton35e6de32016-10-17 16:01:07 +01001670 WARN_ON(!!gcr_ectl != l2parity);
1671
1672 pr_info("Cache parity protection %sabled\n",
1673 l1parity ? "en" : "dis");
1674 return;
1675 }
1676
Ralf Baechle10cc3522007-10-11 23:46:15 +01001677 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001679 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001680 case CPU_74K:
1681 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001682 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001683 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001684 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001685 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001686 case CPU_QEMU_GENERIC:
Paul Burton1091bfa2016-02-03 03:26:38 +00001687 case CPU_P6600:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001688 {
Ralf Baechle39b8d522008-04-28 17:14:26 +01001689 unsigned long errctl;
1690 unsigned int l1parity_present, l2parity_present;
1691
1692 errctl = read_c0_ecc();
1693 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1694
1695 /* probe L1 parity support */
1696 write_c0_ecc(errctl | ERRCTL_PE);
1697 back_to_back_c0_hazard();
1698 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1699
1700 /* probe L2 parity support */
1701 write_c0_ecc(errctl|ERRCTL_L2P);
1702 back_to_back_c0_hazard();
1703 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1704
1705 if (l1parity_present && l2parity_present) {
1706 if (l1parity)
1707 errctl |= ERRCTL_PE;
1708 if (l1parity ^ l2parity)
1709 errctl |= ERRCTL_L2P;
1710 } else if (l1parity_present) {
1711 if (l1parity)
1712 errctl |= ERRCTL_PE;
1713 } else if (l2parity_present) {
1714 if (l2parity)
1715 errctl |= ERRCTL_L2P;
1716 } else {
1717 /* No parity available */
1718 }
1719
1720 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1721
1722 write_c0_ecc(errctl);
1723 back_to_back_c0_hazard();
1724 errctl = read_c0_ecc();
1725 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1726
1727 if (l1parity_present)
1728 printk(KERN_INFO "Cache parity protection %sabled\n",
1729 (errctl & ERRCTL_PE) ? "en" : "dis");
1730
1731 if (l2parity_present) {
1732 if (l1parity_present && l1parity)
1733 errctl ^= ERRCTL_L2P;
1734 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1735 (errctl & ERRCTL_L2P) ? "en" : "dis");
1736 }
1737 }
1738 break;
1739
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001741 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001742 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001743 write_c0_ecc(0x80000000);
1744 back_to_back_c0_hazard();
1745 /* Set the PE bit (bit 31) in the c0_errctl register. */
1746 printk(KERN_INFO "Cache parity protection %sabled\n",
1747 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 break;
1749 case CPU_20KC:
1750 case CPU_25KF:
1751 /* Clear the DE bit (bit 16) in the c0_status register. */
1752 printk(KERN_INFO "Enable cache parity protection for "
1753 "MIPS 20KC/25KF CPUs.\n");
1754 clear_c0_status(ST0_DE);
1755 break;
1756 default:
1757 break;
1758 }
1759}
1760
1761asmlinkage void cache_parity_error(void)
1762{
1763 const int field = 2 * sizeof(unsigned long);
1764 unsigned int reg_val;
1765
1766 /* For the moment, report the problem and hang. */
1767 printk("Cache error exception:\n");
1768 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1769 reg_val = read_c0_cacheerr();
1770 printk("c0_cacheerr == %08x\n", reg_val);
1771
1772 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1773 reg_val & (1<<30) ? "secondary" : "primary",
1774 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001775 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001776 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001777 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1778 reg_val & (1<<29) ? "ED " : "",
1779 reg_val & (1<<28) ? "ET " : "",
1780 reg_val & (1<<27) ? "ES " : "",
1781 reg_val & (1<<26) ? "EE " : "",
1782 reg_val & (1<<25) ? "EB " : "",
1783 reg_val & (1<<24) ? "EI " : "",
1784 reg_val & (1<<23) ? "E1 " : "",
1785 reg_val & (1<<22) ? "E0 " : "");
1786 } else {
1787 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1788 reg_val & (1<<29) ? "ED " : "",
1789 reg_val & (1<<28) ? "ET " : "",
1790 reg_val & (1<<26) ? "EE " : "",
1791 reg_val & (1<<25) ? "EB " : "",
1792 reg_val & (1<<24) ? "EI " : "",
1793 reg_val & (1<<23) ? "E1 " : "",
1794 reg_val & (1<<22) ? "E0 " : "");
1795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1797
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001798#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 if (reg_val & (1<<22))
1800 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1801
1802 if (reg_val & (1<<23))
1803 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1804#endif
1805
1806 panic("Can't handle the cache error!");
1807}
1808
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001809asmlinkage void do_ftlb(void)
1810{
1811 const int field = 2 * sizeof(unsigned long);
1812 unsigned int reg_val;
1813
1814 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001815 if ((cpu_has_mips_r2_r6) &&
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001816 (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
1817 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001818 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1819 read_c0_ecc());
1820 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1821 reg_val = read_c0_cacheerr();
1822 pr_err("c0_cacheerr == %08x\n", reg_val);
1823
1824 if ((reg_val & 0xc0000000) == 0xc0000000) {
1825 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1826 } else {
1827 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1828 reg_val & (1<<30) ? "secondary" : "primary",
1829 reg_val & (1<<31) ? "data" : "insn");
1830 }
1831 } else {
1832 pr_err("FTLB error exception\n");
1833 }
1834 /* Just print the cacheerr bits for now */
1835 cache_parity_error();
1836}
1837
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838/*
1839 * SDBBP EJTAG debug exception handler.
1840 * We skip the instruction and return to the next instruction.
1841 */
1842void ejtag_exception_handler(struct pt_regs *regs)
1843{
1844 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001845 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 unsigned int debug;
1847
Chris Dearman70ae6122006-06-30 12:32:37 +01001848 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 depc = read_c0_depc();
1850 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001851 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 if (debug & 0x80000000) {
1853 /*
1854 * In branch delay slot.
1855 * We cheat a little bit here and use EPC to calculate the
1856 * debug return address (DEPC). EPC is restored after the
1857 * calculation.
1858 */
1859 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001860 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001862 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 depc = regs->cp0_epc;
1864 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001865 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 } else
1867 depc += 4;
1868 write_c0_depc(depc);
1869
1870#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001871 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 write_c0_debug(debug | 0x100);
1873#endif
1874}
1875
1876/*
1877 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001878 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001880static RAW_NOTIFIER_HEAD(nmi_chain);
1881
1882int register_nmi_notifier(struct notifier_block *nb)
1883{
1884 return raw_notifier_chain_register(&nmi_chain, nb);
1885}
1886
Joe Perchesff2d8b12012-01-12 17:17:21 -08001887void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888{
Leonid Yegoshin83e4da12013-10-08 12:39:31 +01001889 char str[100];
1890
Petri Gynther7963b3f2015-10-19 11:49:52 -07001891 nmi_enter();
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001892 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001893 bust_spinlocks(1);
Leonid Yegoshin83e4da12013-10-08 12:39:31 +01001894 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1895 smp_processor_id(), regs->cp0_epc);
1896 regs->cp0_epc = read_c0_errorepc();
1897 die(str, regs);
Petri Gynther7963b3f2015-10-19 11:49:52 -07001898 nmi_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899}
1900
Ralf Baechlee01402b2005-07-14 15:57:16 +00001901#define VECTORSPACING 0x100 /* for EI/VI mode */
1902
1903unsigned long ebase;
James Hogan878edf02016-06-09 14:19:14 +01001904EXPORT_SYMBOL_GPL(ebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001906unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001908void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909{
1910 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001911 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001913#ifdef CONFIG_CPU_MICROMIPS
1914 /*
1915 * Only the TLB handlers are cache aligned with an even
1916 * address. All other handlers are on an odd address and
1917 * require no modification. Otherwise, MIPS32 mode will
1918 * be entered when handling any TLB exceptions. That
1919 * would be bad...since we must stay in microMIPS mode.
1920 */
1921 if (!(handler & 0x1))
1922 handler |= 1;
1923#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001924 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001927#ifdef CONFIG_CPU_MICROMIPS
1928 unsigned long jump_mask = ~((1 << 27) - 1);
1929#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001930 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001931#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001932 u32 *buf = (u32 *)(ebase + 0x200);
1933 unsigned int k0 = 26;
1934 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1935 uasm_i_j(&buf, handler & ~jump_mask);
1936 uasm_i_nop(&buf);
1937 } else {
1938 UASM_i_LA(&buf, k0, handler);
1939 uasm_i_jr(&buf, k0);
1940 uasm_i_nop(&buf);
1941 }
1942 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 }
1944 return (void *)old_handler;
1945}
1946
Ralf Baechle86a17082013-02-08 01:21:34 +01001947static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001948{
1949 show_regs(get_irq_regs());
1950 panic("Caught unexpected vectored interrupt.");
1951}
1952
Ralf Baechleef300e42007-05-06 18:31:18 +01001953static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001954{
1955 unsigned long handler;
1956 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001957 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001958 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001959 unsigned char *b;
1960
Ralf Baechleb72b7092009-03-30 14:49:44 +02001961 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001962
1963 if (addr == NULL) {
1964 handler = (unsigned long) do_default_vi;
1965 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001966 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001967 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001968 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001969
1970 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1971
Ralf Baechlef6771db2007-11-08 18:02:29 +00001972 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001973 panic("Shadow register set %d not supported", srs);
1974
1975 if (cpu_has_veic) {
1976 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001977 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001978 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001979 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001980 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001981 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001982 }
1983
1984 if (srs == 0) {
1985 /*
1986 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001987 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001988 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001989 extern char except_vec_vi, except_vec_vi_lui;
1990 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001991 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001992 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001993 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001994#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1995 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1996 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1997#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001998 const int lui_offset = &except_vec_vi_lui - vec_start;
1999 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002000#endif
2001 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00002002
2003 if (handler_len > VECTORSPACING) {
2004 /*
2005 * Sigh... panicing won't help as the console
2006 * is probably not configured :(
2007 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002008 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00002009 }
2010
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002011 set_handler(((unsigned long)b - ebase), vec_start,
2012#ifdef CONFIG_CPU_MICROMIPS
2013 (handler_len - 1));
2014#else
2015 handler_len);
2016#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002017 h = (u16 *)(b + lui_offset);
2018 *h = (handler >> 16) & 0xffff;
2019 h = (u16 *)(b + ori_offset);
2020 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002021 local_flush_icache_range((unsigned long)b,
2022 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002023 }
2024 else {
2025 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002026 * In other cases jump directly to the interrupt handler. It
2027 * is the handler's responsibility to save registers if required
2028 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00002029 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002030 u32 insn;
2031
2032 h = (u16 *)b;
2033 /* j handler */
2034#ifdef CONFIG_CPU_MICROMIPS
2035 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
2036#else
2037 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
2038#endif
2039 h[0] = (insn >> 16) & 0xffff;
2040 h[1] = insn & 0xffff;
2041 h[2] = 0;
2042 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002043 local_flush_icache_range((unsigned long)b,
2044 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002045 }
2046
2047 return (void *)old_handler;
2048}
2049
Ralf Baechleef300e42007-05-06 18:31:18 +01002050void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002051{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002052 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002053}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002054
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055extern void tlb_init(void);
2056
Ralf Baechle42f77542007-10-18 17:48:11 +01002057/*
2058 * Timer interrupt
2059 */
2060int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002061EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002062int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002063
2064/*
2065 * Performance counter IRQ or -1 if shared with timer
2066 */
2067int cp0_perfcount_irq;
2068EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2069
James Hogan8f7ff022015-01-29 11:14:07 +00002070/*
2071 * Fast debug channel IRQ or -1 if not present
2072 */
2073int cp0_fdc_irq;
2074EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2075
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002076static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002077
2078static int __init ulri_disable(char *s)
2079{
2080 pr_info("Disabling ulri\n");
2081 noulri = 1;
2082
2083 return 1;
2084}
2085__setup("noulri", ulri_disable);
2086
James Hoganae4ce452014-03-04 10:20:43 +00002087/* configure STATUS register */
2088static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 /*
2091 * Disable coprocessors and select 32-bit or 64-bit addressing
2092 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2093 * flag that some firmware may have left set and the TS bit (for
2094 * IP27). Set XX for ISA IV code to work.
2095 */
James Hoganae4ce452014-03-04 10:20:43 +00002096 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002097#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2099#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002100 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002102 if (cpu_has_dsp)
2103 status_set |= ST0_MX;
2104
Ralf Baechleb38c7392006-02-07 01:20:43 +00002105 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002107}
2108
James Hoganb937ff62016-06-15 19:29:53 +01002109unsigned int hwrena;
2110EXPORT_SYMBOL_GPL(hwrena);
2111
James Hoganae4ce452014-03-04 10:20:43 +00002112/* configure HWRENA register */
2113static void configure_hwrena(void)
2114{
James Hoganb937ff62016-06-15 19:29:53 +01002115 hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002117 if (cpu_has_mips_r2_r6)
James Hoganaff565a2016-06-15 19:29:52 +01002118 hwrena |= MIPS_HWRENA_CPUNUM |
2119 MIPS_HWRENA_SYNCISTEP |
2120 MIPS_HWRENA_CC |
2121 MIPS_HWRENA_CCRES;
Ralf Baechlea3692022007-07-10 17:33:02 +01002122
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002123 if (!noulri && cpu_has_userlocal)
James Hoganaff565a2016-06-15 19:29:52 +01002124 hwrena |= MIPS_HWRENA_ULR;
Ralf Baechlea3692022007-07-10 17:33:02 +01002125
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002126 if (hwrena)
2127 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002128}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002129
James Hoganae4ce452014-03-04 10:20:43 +00002130static void configure_exception_vector(void)
2131{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002132 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002133 unsigned long sr = set_c0_status(ST0_BEV);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002134 /* If available, use WG to set top bits of EBASE */
2135 if (cpu_has_ebase_wg) {
2136#ifdef CONFIG_64BIT
2137 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2138#else
2139 write_c0_ebase(ebase | MIPS_EBASE_WG);
2140#endif
2141 }
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002142 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002143 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002144 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002145 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002146 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002147 if (cpu_has_divec) {
2148 if (cpu_has_mipsmt) {
2149 unsigned int vpflags = dvpe();
2150 set_c0_cause(CAUSEF_IV);
2151 evpe(vpflags);
2152 } else
2153 set_c0_cause(CAUSEF_IV);
2154 }
James Hoganae4ce452014-03-04 10:20:43 +00002155}
2156
2157void per_cpu_trap_init(bool is_boot_cpu)
2158{
2159 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002160
2161 configure_status();
2162 configure_hwrena();
2163
James Hoganae4ce452014-03-04 10:20:43 +00002164 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002165
2166 /*
2167 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2168 *
2169 * o read IntCtl.IPTI to determine the timer interrupt
2170 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002171 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002172 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002173 if (cpu_has_mips_r2_r6) {
Markos Chandras04d83f92016-02-03 03:15:22 +00002174 /*
2175 * We shouldn't trust a secondary core has a sane EBASE register
2176 * so use the one calculated by the boot CPU.
2177 */
Matt Redfearn4b22c692016-09-01 17:30:09 +01002178 if (!is_boot_cpu) {
2179 /* If available, use WG to set top bits of EBASE */
2180 if (cpu_has_ebase_wg) {
2181#ifdef CONFIG_64BIT
2182 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2183#else
2184 write_c0_ebase(ebase | MIPS_EBASE_WG);
2185#endif
2186 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002187 write_c0_ebase(ebase);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002188 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002189
David VomLehn010c1082009-12-21 17:49:22 -08002190 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2191 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2192 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002193 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2194 if (!cp0_fdc_irq)
2195 cp0_fdc_irq = -1;
2196
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002197 } else {
2198 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002199 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002200 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002201 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002202 }
2203
David Daney48c4ac92013-05-13 13:56:44 -07002204 if (!cpu_data[cpu].asid_cache)
Paul Burton4edf00a2016-05-06 14:36:23 +01002205 cpu_data[cpu].asid_cache = asid_first_version(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
Vegard Nossumf1f10072017-02-27 14:30:07 -08002207 mmgrab(&init_mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208 current->active_mm = &init_mm;
2209 BUG_ON(current->mm);
2210 enter_lazy_tlb(&init_mm, current);
2211
Markos Chandras761b4492015-06-24 09:29:20 +01002212 /* Boot CPU's cache setup in setup_arch(). */
2213 if (!is_boot_cpu)
2214 cpu_cache_init();
2215 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002216 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217}
2218
Ralf Baechlee01402b2005-07-14 15:57:16 +00002219/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002220void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002221{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002222#ifdef CONFIG_CPU_MICROMIPS
2223 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2224#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002225 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002226#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002227 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002228}
2229
Kees Cook06324662017-05-08 15:59:05 -07002230static const char panic_null_cerr[] =
2231 "Trying to set NULL cache error exception handler\n";
Ralf Baechle641e97f2007-10-11 23:46:05 +01002232
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002233/*
2234 * Install uncached CPU exception handler.
2235 * This is suitable only for the cache error exception which is the only
2236 * exception handler that is being run uncached.
2237 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002238void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002239 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002240{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002241 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002242
Ralf Baechle641e97f2007-10-11 23:46:05 +01002243 if (!addr)
2244 panic(panic_null_cerr);
2245
Ralf Baechlee01402b2005-07-14 15:57:16 +00002246 memcpy((void *)(uncached_ebase + offset), addr, size);
2247}
2248
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002249static int __initdata rdhwr_noopt;
2250static int __init set_rdhwr_noopt(char *str)
2251{
2252 rdhwr_noopt = 1;
2253 return 1;
2254}
2255
2256__setup("rdhwr_noopt", set_rdhwr_noopt);
2257
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258void __init trap_init(void)
2259{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002260 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002262 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002264
2265 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002267 if (cpu_has_veic || cpu_has_vint) {
2268 unsigned long size = 0x200 + VECTORSPACING*64;
James Hoganc195e072016-09-01 17:30:08 +01002269 phys_addr_t ebase_pa;
2270
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002271 ebase = (unsigned long)
2272 __alloc_bootmem(size, 1 << fls(size), 0);
James Hoganc195e072016-09-01 17:30:08 +01002273
2274 /*
2275 * Try to ensure ebase resides in KSeg0 if possible.
2276 *
2277 * It shouldn't generally be in XKPhys on MIPS64 to avoid
2278 * hitting a poorly defined exception base for Cache Errors.
2279 * The allocation is likely to be in the low 512MB of physical,
2280 * in which case we should be able to convert to KSeg0.
2281 *
2282 * EVA is special though as it allows segments to be rearranged
2283 * and to become uncached during cache error handling.
2284 */
2285 ebase_pa = __pa(ebase);
2286 if (!IS_ENABLED(CONFIG_EVA) && !WARN_ON(ebase_pa >= 0x20000000))
2287 ebase = CKSEG0ADDR(ebase_pa);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002288 } else {
Paul Burtona13c9962015-09-22 10:15:22 -07002289 ebase = CAC_BASE;
2290
James Hogan18022892016-09-01 17:30:07 +01002291 if (cpu_has_mips_r2_r6) {
2292 if (cpu_has_ebase_wg) {
2293#ifdef CONFIG_64BIT
2294 ebase = (read_c0_ebase_64() & ~0xfff);
2295#else
2296 ebase = (read_c0_ebase() & ~0xfff);
2297#endif
2298 } else {
2299 ebase += (read_c0_ebase() & 0x3ffff000);
2300 }
2301 }
David Daney566f74f2008-10-23 17:56:35 -07002302 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002303
Steven J. Hillc6213c62013-06-05 21:25:17 +00002304 if (cpu_has_mmips) {
2305 unsigned int config3 = read_c0_config3();
2306
2307 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2308 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2309 else
2310 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2311 }
2312
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002313 if (board_ebase_setup)
2314 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002315 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316
2317 /*
2318 * Copy the generic exception handlers to their final destination.
Adam Buchbinder92a76f62016-02-25 00:44:58 -08002319 * This will be overridden later as suitable for a particular
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320 * configuration.
2321 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002322 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323
2324 /*
2325 * Setup default vectors
2326 */
2327 for (i = 0; i <= 31; i++)
2328 set_except_vector(i, handle_reserved);
2329
2330 /*
2331 * Copy the EJTAG debug exception vector handler code to it's final
2332 * destination.
2333 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002334 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002335 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336
2337 /*
2338 * Only some CPUs have the watch exceptions.
2339 */
2340 if (cpu_has_watch)
James Hogan1b505de2015-12-16 23:49:35 +00002341 set_except_vector(EXCCODE_WATCH, handle_watch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342
2343 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002344 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002346 if (cpu_has_veic || cpu_has_vint) {
2347 int nvec = cpu_has_veic ? 64 : 8;
2348 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002349 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002350 }
2351 else if (cpu_has_divec)
2352 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353
2354 /*
2355 * Some CPUs can enable/disable for cache parity detection, but does
2356 * it different ways.
2357 */
2358 parity_protection_init();
2359
2360 /*
2361 * The Data Bus Errors / Instruction Bus Errors are signaled
2362 * by external hardware. Therefore these two exceptions
2363 * may have board specific handlers.
2364 */
2365 if (board_be_init)
2366 board_be_init();
2367
James Hogan1b505de2015-12-16 23:49:35 +00002368 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2369 rollback_handle_int : handle_int);
2370 set_except_vector(EXCCODE_MOD, handle_tlbm);
2371 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2372 set_except_vector(EXCCODE_TLBS, handle_tlbs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
James Hogan1b505de2015-12-16 23:49:35 +00002374 set_except_vector(EXCCODE_ADEL, handle_adel);
2375 set_except_vector(EXCCODE_ADES, handle_ades);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376
James Hogan1b505de2015-12-16 23:49:35 +00002377 set_except_vector(EXCCODE_IBE, handle_ibe);
2378 set_except_vector(EXCCODE_DBE, handle_dbe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002379
James Hogan1b505de2015-12-16 23:49:35 +00002380 set_except_vector(EXCCODE_SYS, handle_sys);
2381 set_except_vector(EXCCODE_BP, handle_bp);
Huacai Chen5a341332017-03-16 21:00:26 +08002382
2383 if (rdhwr_noopt)
2384 set_except_vector(EXCCODE_RI, handle_ri);
2385 else {
2386 if (cpu_has_vtag_icache)
2387 set_except_vector(EXCCODE_RI, handle_ri_rdhwr_tlbp);
2388 else if (current_cpu_type() == CPU_LOONGSON3)
2389 set_except_vector(EXCCODE_RI, handle_ri_rdhwr_tlbp);
2390 else
2391 set_except_vector(EXCCODE_RI, handle_ri_rdhwr);
2392 }
2393
James Hogan1b505de2015-12-16 23:49:35 +00002394 set_except_vector(EXCCODE_CPU, handle_cpu);
2395 set_except_vector(EXCCODE_OV, handle_ov);
2396 set_except_vector(EXCCODE_TR, handle_tr);
2397 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398
Ralf Baechlee01402b2005-07-14 15:57:16 +00002399 if (board_nmi_handler_setup)
2400 board_nmi_handler_setup();
2401
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002402 if (cpu_has_fpu && !cpu_has_nofpuex)
James Hogan1b505de2015-12-16 23:49:35 +00002403 set_except_vector(EXCCODE_FPE, handle_fpe);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002404
James Hogan1b505de2015-12-16 23:49:35 +00002405 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002406
2407 if (cpu_has_rixiex) {
James Hogan1b505de2015-12-16 23:49:35 +00002408 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2409 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002410 }
2411
James Hogan1b505de2015-12-16 23:49:35 +00002412 set_except_vector(EXCCODE_MSADIS, handle_msa);
2413 set_except_vector(EXCCODE_MDMX, handle_mdmx);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002414
2415 if (cpu_has_mcheck)
James Hogan1b505de2015-12-16 23:49:35 +00002416 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002417
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002418 if (cpu_has_mipsmt)
James Hogan1b505de2015-12-16 23:49:35 +00002419 set_except_vector(EXCCODE_THREAD, handle_mt);
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002420
James Hogan1b505de2015-12-16 23:49:35 +00002421 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002422
David Daneyfcbf1df2012-05-15 00:04:46 -07002423 if (board_cache_error_setup)
2424 board_cache_error_setup();
2425
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002426 if (cpu_has_vce)
2427 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002428 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002429 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002430 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002431 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002432 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002433
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002434 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002435
2436 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002437
Ralf Baechle4483b152010-08-05 13:25:59 +01002438 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439}
James Hoganae4ce452014-03-04 10:20:43 +00002440
2441static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2442 void *v)
2443{
2444 switch (cmd) {
2445 case CPU_PM_ENTER_FAILED:
2446 case CPU_PM_EXIT:
2447 configure_status();
2448 configure_hwrena();
2449 configure_exception_vector();
2450
2451 /* Restore register with CPU number for TLB handlers */
2452 TLBMISS_HANDLER_RESTORE();
2453
2454 break;
2455 }
2456
2457 return NOTIFY_OK;
2458}
2459
2460static struct notifier_block trap_pm_notifier_block = {
2461 .notifier_call = trap_pm_notifier,
2462};
2463
2464static int __init trap_pm_init(void)
2465{
2466 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2467}
2468arch_initcall(trap_pm_init);