blob: 4cba2e7782844953df78832b96158c7bb6951826 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Paul Gortmaker9f3b8082016-08-15 19:11:52 -040024#include <linux/extable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mm.h>
Ingo Molnar68e21be2017-02-01 19:08:20 +010026#include <linux/sched/mm.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010027#include <linux/sched/debug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/spinlock.h>
30#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000031#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020032#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010033#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050034#include <linux/kgdb.h>
35#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070036#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000037#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050038#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010039#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080040#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Paul Burtona13c9962015-09-22 10:15:22 -070042#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/bootinfo.h>
44#include <asm/branch.h>
45#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000046#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020048#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000049#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000051#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020052#include <asm/idle.h>
Paul Burtondabdc182016-10-05 18:18:17 +010053#include <asm/mips-cm.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000054#include <asm/mips-r2-to-r6-emul.h>
Paul Burton35e6de32016-10-17 16:01:07 +010055#include <asm/mips-cm.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000056#include <asm/mipsregs.h>
57#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000059#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include <asm/pgtable.h>
61#include <asm/ptrace.h>
62#include <asm/sections.h>
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +000063#include <asm/siginfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <asm/tlbdebug.h>
65#include <asm/traps.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080066#include <linux/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070067#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090070#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010071#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090073extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090074extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010075extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010076extern u32 handle_tlbl[];
77extern u32 handle_tlbs[];
78extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070079extern asmlinkage void handle_adel(void);
80extern asmlinkage void handle_ades(void);
81extern asmlinkage void handle_ibe(void);
82extern asmlinkage void handle_dbe(void);
83extern asmlinkage void handle_sys(void);
84extern asmlinkage void handle_bp(void);
85extern asmlinkage void handle_ri(void);
Huacai Chen5a341332017-03-16 21:00:26 +080086extern asmlinkage void handle_ri_rdhwr_tlbp(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090087extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088extern asmlinkage void handle_cpu(void);
89extern asmlinkage void handle_ov(void);
90extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000091extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000093extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000094extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095extern asmlinkage void handle_mdmx(void);
96extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000097extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000098extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099extern asmlinkage void handle_mcheck(void);
100extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +0100101extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103void (*board_be_init)(void);
104int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000105void (*board_nmi_handler_setup)(void);
106void (*board_ejtag_handler_setup)(void);
107void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000108void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000109void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200111static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900112{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100113 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900114 unsigned long addr;
115
116 printk("Call Trace:");
117#ifdef CONFIG_KALLSYMS
118 printk("\n");
119#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200120 while (!kstack_end(sp)) {
121 unsigned long __user *p =
122 (unsigned long __user *)(unsigned long)sp++;
123 if (__get_user(addr, p)) {
124 printk(" (Bad stack address)");
125 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100126 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200127 if (__kernel_text_address(addr))
128 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900129 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200130 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900131}
132
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900133#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900134int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900135static int __init set_raw_show_trace(char *str)
136{
137 raw_show_trace = 1;
138 return 1;
139}
140__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900141#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200142
Ralf Baechleeae23f22007-10-14 23:27:21 +0100143static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900144{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200145 unsigned long sp = regs->regs[29];
146 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900147 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900148
Vincent Wene909be82012-07-19 09:11:16 +0200149 if (!task)
150 task = current;
151
James Hogan81a76d72015-12-04 22:25:02 +0000152 if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200153 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900154 return;
155 }
156 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200157 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200158 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900159 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200160 } while (pc);
Matt Redfearnbcf084d2016-10-19 14:33:20 +0100161 pr_cont("\n");
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900162}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164/*
165 * This routine abuses get_user()/put_user() to reference pointers
166 * with at least a bit of error checking ...
167 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100168static void show_stacktrace(struct task_struct *task,
169 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
171 const int field = 2 * sizeof(unsigned long);
172 long stackdata;
173 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900174 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
176 printk("Stack :");
177 i = 0;
178 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100179 if (i && ((i % (64 / field)) == 0)) {
180 pr_cont("\n");
181 printk(" ");
182 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 if (i > 39) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100184 pr_cont(" ...");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 break;
186 }
187
188 if (__get_user(stackdata, sp++)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100189 pr_cont(" (Bad stack address)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 break;
191 }
192
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100193 pr_cont(" %0*lx", field, stackdata);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 i++;
195 }
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100196 pr_cont("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200197 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900198}
199
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900200void show_stack(struct task_struct *task, unsigned long *sp)
201{
202 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100203 mm_segment_t old_fs = get_fs();
James Hogan85423632017-06-29 15:05:04 +0100204
205 regs.cp0_status = KSU_KERNEL;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900206 if (sp) {
207 regs.regs[29] = (unsigned long)sp;
208 regs.regs[31] = 0;
209 regs.cp0_epc = 0;
210 } else {
211 if (task && task != current) {
212 regs.regs[29] = task->thread.reg29;
213 regs.regs[31] = 0;
214 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500215#ifdef CONFIG_KGDB_KDB
216 } else if (atomic_read(&kgdb_active) != -1 &&
217 kdb_current_regs) {
218 memcpy(&regs, kdb_current_regs, sizeof(regs));
219#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900220 } else {
221 prepare_frametrace(&regs);
222 }
223 }
James Hogan1e778632015-07-27 13:50:22 +0100224 /*
225 * show_stack() deals exclusively with kernel mode, so be sure to access
226 * the stack in the kernel (not user) address space.
227 */
228 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900229 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100230 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231}
232
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900233static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234{
235 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100236 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Matt Redfearn41000c52016-10-19 14:33:22 +0100238 printk("Code:");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
Ralf Baechle39b8d522008-04-28 17:14:26 +0100240 if ((unsigned long)pc & 1)
241 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 for(i = -3 ; i < 6 ; i++) {
243 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100244 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Matt Redfearn41000c52016-10-19 14:33:22 +0100245 pr_cont(" (Bad address in epc)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 break;
247 }
Matt Redfearn41000c52016-10-19 14:33:22 +0100248 pr_cont("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 }
Matt Redfearn41000c52016-10-19 14:33:22 +0100250 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
Ralf Baechleeae23f22007-10-14 23:27:21 +0100253static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254{
255 const int field = 2 * sizeof(unsigned long);
256 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700257 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 int i;
259
Tejun Heoa43cb952013-04-30 15:27:17 -0700260 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262 /*
263 * Saved main processor registers
264 */
265 for (i = 0; i < 32; ) {
266 if ((i % 4) == 0)
267 printk("$%2d :", i);
268 if (i == 0)
Paul Burton752f5492016-10-19 14:33:23 +0100269 pr_cont(" %0*lx", field, 0UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 else if (i == 26 || i == 27)
Paul Burton752f5492016-10-19 14:33:23 +0100271 pr_cont(" %*s", field, "");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 else
Paul Burton752f5492016-10-19 14:33:23 +0100273 pr_cont(" %0*lx", field, regs->regs[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
275 i++;
276 if ((i % 4) == 0)
Paul Burton752f5492016-10-19 14:33:23 +0100277 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 }
279
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100280#ifdef CONFIG_CPU_HAS_SMARTMIPS
281 printk("Acx : %0*lx\n", field, regs->acx);
282#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 printk("Hi : %0*lx\n", field, regs->hi);
284 printk("Lo : %0*lx\n", field, regs->lo);
285
286 /*
287 * Saved cp0 registers
288 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100289 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
290 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100291 printk("ra : %0*lx %pS\n", field, regs->regs[31],
292 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
Ralf Baechle70342282013-01-22 12:59:30 +0100294 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Ralf Baechle1990e542013-06-26 17:06:34 +0200296 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000297 if (regs->cp0_status & ST0_KUO)
Paul Burton752f5492016-10-19 14:33:23 +0100298 pr_cont("KUo ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000299 if (regs->cp0_status & ST0_IEO)
Paul Burton752f5492016-10-19 14:33:23 +0100300 pr_cont("IEo ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000301 if (regs->cp0_status & ST0_KUP)
Paul Burton752f5492016-10-19 14:33:23 +0100302 pr_cont("KUp ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000303 if (regs->cp0_status & ST0_IEP)
Paul Burton752f5492016-10-19 14:33:23 +0100304 pr_cont("IEp ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000305 if (regs->cp0_status & ST0_KUC)
Paul Burton752f5492016-10-19 14:33:23 +0100306 pr_cont("KUc ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000307 if (regs->cp0_status & ST0_IEC)
Paul Burton752f5492016-10-19 14:33:23 +0100308 pr_cont("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200309 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000310 if (regs->cp0_status & ST0_KX)
Paul Burton752f5492016-10-19 14:33:23 +0100311 pr_cont("KX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000312 if (regs->cp0_status & ST0_SX)
Paul Burton752f5492016-10-19 14:33:23 +0100313 pr_cont("SX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000314 if (regs->cp0_status & ST0_UX)
Paul Burton752f5492016-10-19 14:33:23 +0100315 pr_cont("UX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000316 switch (regs->cp0_status & ST0_KSU) {
317 case KSU_USER:
Paul Burton752f5492016-10-19 14:33:23 +0100318 pr_cont("USER ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000319 break;
320 case KSU_SUPERVISOR:
Paul Burton752f5492016-10-19 14:33:23 +0100321 pr_cont("SUPERVISOR ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000322 break;
323 case KSU_KERNEL:
Paul Burton752f5492016-10-19 14:33:23 +0100324 pr_cont("KERNEL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000325 break;
326 default:
Paul Burton752f5492016-10-19 14:33:23 +0100327 pr_cont("BAD_MODE ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000328 break;
329 }
330 if (regs->cp0_status & ST0_ERL)
Paul Burton752f5492016-10-19 14:33:23 +0100331 pr_cont("ERL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000332 if (regs->cp0_status & ST0_EXL)
Paul Burton752f5492016-10-19 14:33:23 +0100333 pr_cont("EXL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000334 if (regs->cp0_status & ST0_IE)
Paul Burton752f5492016-10-19 14:33:23 +0100335 pr_cont("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 }
Paul Burton752f5492016-10-19 14:33:23 +0100337 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Petri Gynther37dd3812015-05-08 15:10:10 -0700339 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
340 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Petri Gynther37dd3812015-05-08 15:10:10 -0700342 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
344
Ralf Baechle9966db252007-10-11 23:46:17 +0100345 printk("PrId : %08x (%s)\n", read_c0_prid(),
346 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347}
348
Ralf Baechleeae23f22007-10-14 23:27:21 +0100349/*
350 * FIXME: really the generic show_regs should take a const pointer argument.
351 */
352void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100354 __show_regs((struct pt_regs *)regs);
355}
356
David Daneyc1bf2072010-08-03 11:22:20 -0700357void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100358{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100359 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100360 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100361
Ralf Baechleeae23f22007-10-14 23:27:21 +0100362 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100364 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
365 current->comm, current->pid, current_thread_info(), current,
366 field, current_thread_info()->tp_value);
367 if (cpu_has_userlocal) {
368 unsigned long tls;
369
370 tls = read_c0_userlocal();
371 if (tls != current_thread_info()->tp_value)
372 printk("*HwTLS: %0*lx\n", field, tls);
373 }
374
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100375 if (!user_mode(regs))
376 /* Necessary for getting the correct stack content */
377 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900378 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900379 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 printk("\n");
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100381 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382}
383
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000384static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
David Daney70dc6f02010-08-03 15:44:43 -0700386void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
388 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400389 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Nathan Lynch8742cd22011-09-30 13:49:35 -0500391 oops_enter();
392
Ralf Baechlee3b28832015-07-28 20:37:43 +0200393 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200394 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100395 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000398 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100399 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400400
Ralf Baechle178086c2005-10-13 17:07:54 +0100401 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030403 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000404 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200405
Nathan Lynch8742cd22011-09-30 13:49:35 -0500406 oops_exit();
407
Maxime Bizond4fd1982006-07-20 18:52:02 +0200408 if (in_interrupt())
409 panic("Fatal exception in interrupt");
410
Aaro Koskinen99a7a232016-03-09 22:08:42 +0200411 if (panic_on_oops)
Maxime Bizond4fd1982006-07-20 18:52:02 +0200412 panic("Fatal exception");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200413
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200414 if (regs && kexec_should_crash(current))
415 crash_kexec(regs);
416
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400417 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200420extern struct exception_table_entry __start___dbe_table[];
421extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000423__asm__(
424" .section __dbe_table, \"a\"\n"
425" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
427/* Given an address, look for it in the exception tables. */
428static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
429{
430 const struct exception_table_entry *e;
431
Thomas Meyera94c33d2017-07-10 15:51:58 -0700432 e = search_extable(__start___dbe_table,
433 __stop___dbe_table - __start___dbe_table, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 if (!e)
435 e = search_module_dbetables(addr);
436 return e;
437}
438
439asmlinkage void do_be(struct pt_regs *regs)
440{
441 const int field = 2 * sizeof(unsigned long);
442 const struct exception_table_entry *fixup = NULL;
443 int data = regs->cp0_cause & 4;
444 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200445 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200447 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100448 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 if (data && !user_mode(regs))
450 fixup = search_dbe_tables(exception_epc(regs));
451
452 if (fixup)
453 action = MIPS_BE_FIXUP;
454
455 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900456 action = board_be_handler(regs, fixup != NULL);
Paul Burtondabdc182016-10-05 18:18:17 +0100457 else
458 mips_cm_error_report();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460 switch (action) {
461 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200462 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 case MIPS_BE_FIXUP:
464 if (fixup) {
465 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200466 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 }
468 break;
469 default:
470 break;
471 }
472
473 /*
474 * Assume it would be too dangerous to continue ...
475 */
476 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
477 data ? "Data" : "Instruction",
478 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200479 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200480 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200481 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500482
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 die_if_kernel("Oops", regs);
484 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200485
486out:
487 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488}
489
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100491 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 */
493
494#define OPCODE 0xfc000000
495#define BASE 0x03e00000
496#define RT 0x001f0000
497#define OFFSET 0x0000ffff
498#define LL 0xc0000000
499#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100500#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000501#define SPEC3 0x7c000000
502#define RD 0x0000f800
503#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100504#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000505#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500507/* microMIPS definitions */
508#define MM_POOL32A_FUNC 0xfc00ffff
509#define MM_RDHWR 0x00006b3c
510#define MM_RS 0x001f0000
511#define MM_RT 0x03e00000
512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513/*
514 * The ll_bit is cleared by r*_switch.S
515 */
516
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200517unsigned int ll_bit;
518struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100520static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000522 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
525 /*
526 * analyse the ll instruction that just caused a ri exception
527 * and put the referenced address to addr.
528 */
529
530 /* sign extend offset */
531 offset = opcode & OFFSET;
532 offset <<= 16;
533 offset >>= 16;
534
Ralf Baechlefe00f942005-03-01 19:22:29 +0000535 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000536 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100538 if ((unsigned long)vaddr & 3)
539 return SIGBUS;
540 if (get_user(value, vaddr))
541 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
543 preempt_disable();
544
545 if (ll_task == NULL || ll_task == current) {
546 ll_bit = 1;
547 } else {
548 ll_bit = 0;
549 }
550 ll_task = current;
551
552 preempt_enable();
553
554 regs->regs[(opcode & RT) >> 16] = value;
555
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100556 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557}
558
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100559static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000561 unsigned long __user *vaddr;
562 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565 /*
566 * analyse the sc instruction that just caused a ri exception
567 * and put the referenced address to addr.
568 */
569
570 /* sign extend offset */
571 offset = opcode & OFFSET;
572 offset <<= 16;
573 offset >>= 16;
574
Ralf Baechlefe00f942005-03-01 19:22:29 +0000575 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000576 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 reg = (opcode & RT) >> 16;
578
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100579 if ((unsigned long)vaddr & 3)
580 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
582 preempt_disable();
583
584 if (ll_bit == 0 || ll_task != current) {
585 regs->regs[reg] = 0;
586 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100587 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 }
589
590 preempt_enable();
591
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100592 if (put_user(regs->regs[reg], vaddr))
593 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
595 regs->regs[reg] = 1;
596
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100597 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598}
599
600/*
601 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
602 * opcodes are supposed to result in coprocessor unusable exceptions if
603 * executed on ll/sc-less processors. That's the theory. In practice a
604 * few processors such as NEC's VR4100 throw reserved instruction exceptions
605 * instead, so we're doing the emulation thing in both exception handlers.
606 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100607static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800609 if ((opcode & OPCODE) == LL) {
610 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200611 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100612 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800613 }
614 if ((opcode & OPCODE) == SC) {
615 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200616 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100617 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800618 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100620 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621}
622
Ralf Baechle3c370262005-04-13 17:43:59 +0000623/*
624 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100625 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000626 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500627static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000628{
Al Virodc8f6022006-01-12 01:06:07 -0800629 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000630
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500631 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
632 1, regs, 0);
633 switch (rd) {
James Hoganaff565a2016-06-15 19:29:52 +0100634 case MIPS_HWR_CPUNUM: /* CPU number */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500635 regs->regs[rt] = smp_processor_id();
636 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100637 case MIPS_HWR_SYNCISTEP: /* SYNCI length */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500638 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
639 current_cpu_data.icache.linesz);
640 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100641 case MIPS_HWR_CC: /* Read count register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500642 regs->regs[rt] = read_c0_count();
643 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100644 case MIPS_HWR_CCRES: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200645 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500646 case CPU_20KC:
647 case CPU_25KF:
648 regs->regs[rt] = 1;
649 break;
650 default:
651 regs->regs[rt] = 2;
652 }
653 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100654 case MIPS_HWR_ULR: /* Read UserLocal register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500655 regs->regs[rt] = ti->tp_value;
656 return 0;
657 default:
658 return -1;
659 }
660}
661
662static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
663{
Ralf Baechle3c370262005-04-13 17:43:59 +0000664 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
665 int rd = (opcode & RD) >> 11;
666 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500667
668 simulate_rdhwr(regs, rd, rt);
669 return 0;
670 }
671
672 /* Not ours. */
673 return -1;
674}
675
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +0000676static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500677{
678 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
679 int rd = (opcode & MM_RS) >> 16;
680 int rt = (opcode & MM_RT) >> 21;
681 simulate_rdhwr(regs, rd, rt);
682 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000683 }
684
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500685 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100686 return -1;
687}
Ralf Baechlee5679882006-11-30 01:14:47 +0000688
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100689static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
690{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800691 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
692 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200693 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100694 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800695 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100696
697 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000698}
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700asmlinkage void do_ov(struct pt_regs *regs)
701{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200702 enum ctx_state prev_state;
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000703 siginfo_t info = {
704 .si_signo = SIGFPE,
705 .si_code = FPE_INTOVF,
706 .si_addr = (void __user *)regs->cp0_epc,
707 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200709 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000710 die_if_kernel("Integer overflow", regs);
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200713 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714}
715
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100716/*
717 * Send SIGFPE according to FCSR Cause bits, which must have already
718 * been masked against Enable bits. This is impotant as Inexact can
719 * happen together with Overflow or Underflow, and `ptrace' can set
720 * any bits.
721 */
722void force_fcr31_sig(unsigned long fcr31, void __user *fault_addr,
723 struct task_struct *tsk)
724{
725 struct siginfo si = { .si_addr = fault_addr, .si_signo = SIGFPE };
726
727 if (fcr31 & FPU_CSR_INV_X)
728 si.si_code = FPE_FLTINV;
729 else if (fcr31 & FPU_CSR_DIV_X)
730 si.si_code = FPE_FLTDIV;
731 else if (fcr31 & FPU_CSR_OVF_X)
732 si.si_code = FPE_FLTOVF;
733 else if (fcr31 & FPU_CSR_UDF_X)
734 si.si_code = FPE_FLTUND;
735 else if (fcr31 & FPU_CSR_INE_X)
736 si.si_code = FPE_FLTRES;
Ralf Baechleb1237182017-08-07 21:14:18 +0200737
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100738 force_sig_info(SIGFPE, &si, tsk);
739}
740
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100741int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700742{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100743 struct siginfo si = { 0 };
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200744 struct vm_area_struct *vma;
Paul Burtonad70c132015-01-30 12:09:35 +0000745
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100746 switch (sig) {
747 case 0:
748 return 0;
749
750 case SIGFPE:
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100751 force_fcr31_sig(fcr31, fault_addr, current);
David Daney515b0292010-10-21 16:32:26 -0700752 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100753
754 case SIGBUS:
755 si.si_addr = fault_addr;
756 si.si_signo = sig;
757 si.si_code = BUS_ADRERR;
758 force_sig_info(sig, &si, current);
759 return 1;
760
761 case SIGSEGV:
762 si.si_addr = fault_addr;
763 si.si_signo = sig;
764 down_read(&current->mm->mmap_sem);
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200765 vma = find_vma(current->mm, (unsigned long)fault_addr);
766 if (vma && (vma->vm_start <= (unsigned long)fault_addr))
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100767 si.si_code = SEGV_ACCERR;
768 else
769 si.si_code = SEGV_MAPERR;
770 up_read(&current->mm->mmap_sem);
771 force_sig_info(sig, &si, current);
772 return 1;
773
774 default:
David Daney515b0292010-10-21 16:32:26 -0700775 force_sig(sig, current);
776 return 1;
David Daney515b0292010-10-21 16:32:26 -0700777 }
778}
779
Paul Burton4227a2d2014-09-11 08:30:20 +0100780static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
781 unsigned long old_epc, unsigned long old_ra)
782{
783 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100784 void __user *fault_addr;
785 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100786 int sig;
787
788 /* If it's obviously not an FP instruction, skip it */
789 switch (inst.i_format.opcode) {
790 case cop1_op:
791 case cop1x_op:
792 case lwc1_op:
793 case ldc1_op:
794 case swc1_op:
795 case sdc1_op:
796 break;
797
798 default:
799 return -1;
800 }
801
802 /*
803 * do_ri skipped over the instruction via compute_return_epc, undo
804 * that for the FPU emulator.
805 */
806 regs->cp0_epc = old_epc;
807 regs->regs[31] = old_ra;
808
809 /* Save the FP context to struct thread_struct */
810 lose_fpu(1);
811
812 /* Run the emulator */
813 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
814 &fault_addr);
815
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100816 /*
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100817 * We can't allow the emulated instruction to leave any
818 * enabled Cause bits set in $fcr31.
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100819 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100820 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
821 current->thread.fpu.fcr31 &= ~fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100822
823 /* Restore the hardware register state */
824 own_fpu(1);
825
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100826 /* Send a signal if required. */
827 process_fpemu_return(sig, fault_addr, fcr31);
828
Paul Burton4227a2d2014-09-11 08:30:20 +0100829 return 0;
830}
831
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832/*
833 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
834 */
835asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
836{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200837 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100838 void __user *fault_addr;
839 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100840
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200841 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200842 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200843 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200844 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000845
846 /* Clear FCSR.Cause before enabling interrupts */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100847 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~mask_fcr31_x(fcr31));
James Hogan64bedff2014-12-02 13:44:13 +0000848 local_irq_enable();
849
Chris Dearman57725f92006-06-30 23:35:28 +0100850 die_if_kernel("FP exception in kernel code", regs);
851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000854 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 * software emulator on-board, let's use it...
856 *
857 * Force FPU to dump state into task/thread context. We're
858 * moving a lot of data here for what is probably a single
859 * instruction, but the alternative is to pre-decode the FP
860 * register operands before invoking the emulator, which seems
861 * a bit extreme for what should be an infrequent event.
862 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000863 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900864 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
866 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700867 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
868 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
870 /*
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100871 * We can't allow the emulated instruction to leave any
872 * enabled Cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100874 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
875 current->thread.fpu.fcr31 &= ~fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
877 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100878 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100879 } else {
880 sig = SIGFPE;
881 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100882 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100884 /* Send a signal if required. */
885 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200886
887out:
888 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889}
890
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000891void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
Ralf Baechledf270052008-04-20 16:28:54 +0100892 const char *str)
893{
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000894 siginfo_t info = { 0 };
Ralf Baechledf270052008-04-20 16:28:54 +0100895 char b[40];
896
Jason Wessel5dd11d52010-05-20 21:04:26 -0500897#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200898 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
899 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500900 return;
901#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
902
Ralf Baechlee3b28832015-07-28 20:37:43 +0200903 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200904 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500905 return;
906
Ralf Baechledf270052008-04-20 16:28:54 +0100907 /*
908 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
909 * insns, even for trap and break codes that indicate arithmetic
910 * failures. Weird ...
911 * But should we continue the brokenness??? --macro
912 */
913 switch (code) {
914 case BRK_OVERFLOW:
915 case BRK_DIVZERO:
916 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
917 die_if_kernel(b, regs);
918 if (code == BRK_DIVZERO)
919 info.si_code = FPE_INTDIV;
920 else
921 info.si_code = FPE_INTOVF;
922 info.si_signo = SIGFPE;
Ralf Baechledf270052008-04-20 16:28:54 +0100923 info.si_addr = (void __user *) regs->cp0_epc;
924 force_sig_info(SIGFPE, &info, current);
925 break;
926 case BRK_BUG:
927 die_if_kernel("Kernel bug detected", regs);
928 force_sig(SIGTRAP, current);
929 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000930 case BRK_MEMU:
931 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100932 * This breakpoint code is used by the FPU emulator to retake
933 * control of the CPU after executing the instruction from the
934 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000935 *
936 * Terminate if exception was recognized as a delay slot return
937 * otherwise handle as normal.
938 */
939 if (do_dsemulret(regs))
940 return;
941
942 die_if_kernel("Math emu break/trap", regs);
943 force_sig(SIGTRAP, current);
944 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100945 default:
946 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
947 die_if_kernel(b, regs);
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000948 if (si_code) {
949 info.si_signo = SIGTRAP;
950 info.si_code = si_code;
951 force_sig_info(SIGTRAP, &info, current);
952 } else {
953 force_sig(SIGTRAP, current);
954 }
Ralf Baechledf270052008-04-20 16:28:54 +0100955 }
956}
957
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958asmlinkage void do_bp(struct pt_regs *regs)
959{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100960 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200962 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000963 mm_segment_t seg;
964
965 seg = get_fs();
966 if (!user_mode(regs))
967 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200969 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200970 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500971 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100972 u16 instr[2];
973
974 if (__get_user(instr[0], (u16 __user *)epc))
975 goto out_sigsegv;
976
977 if (!cpu_has_mmips) {
978 /* MIPS16e mode */
979 bcode = (instr[0] >> 5) & 0x3f;
980 } else if (mm_insn_16bit(instr[0])) {
981 /* 16-bit microMIPS BREAK */
982 bcode = instr[0] & 0xf;
983 } else {
984 /* 32-bit microMIPS BREAK */
985 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500986 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000987 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100988 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500989 }
990 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100991 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500992 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100993 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500994 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
996 /*
997 * There is the ancient bug in the MIPS assemblers that the break
998 * code starts left to bit 16 instead to bit 6 in the opcode.
999 * Gas is bug-compatible, but not always, grrr...
1000 * We handle both cases with a simple heuristics. --macro
1001 */
Ralf Baechledf270052008-04-20 16:28:54 +01001002 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +01001003 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
David Daneyc1bf2072010-08-03 11:22:20 -07001005 /*
1006 * notify the kprobe handlers, if instruction is likely to
1007 * pertain to them.
1008 */
1009 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +02001010 case BRK_UPROBE:
1011 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
1012 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1013 goto out;
1014 else
1015 break;
1016 case BRK_UPROBE_XOL:
1017 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
1018 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1019 goto out;
1020 else
1021 break;
David Daneyc1bf2072010-08-03 11:22:20 -07001022 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001023 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001024 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001025 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001026 else
1027 break;
1028 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001029 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001030 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001031 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001032 else
1033 break;
1034 default:
1035 break;
1036 }
1037
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001038 do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001039
1040out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001041 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001042 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001043 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001044
1045out_sigsegv:
1046 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001047 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048}
1049
1050asmlinkage void do_tr(struct pt_regs *regs)
1051{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001052 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001053 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001054 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001055 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001056 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001058 seg = get_fs();
1059 if (!user_mode(regs))
1060 set_fs(get_ds());
1061
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001062 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001063 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001064 if (get_isa16_mode(regs->cp0_epc)) {
1065 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1066 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001067 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001068 opcode = (instr[0] << 16) | instr[1];
1069 /* Immediate versions don't provide a code. */
1070 if (!(opcode & OPCODE))
1071 tcode = (opcode >> 12) & ((1 << 4) - 1);
1072 } else {
1073 if (__get_user(opcode, (u32 __user *)epc))
1074 goto out_sigsegv;
1075 /* Immediate versions don't provide a code. */
1076 if (!(opcode & OPCODE))
1077 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001078 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001080 do_trap_or_bp(regs, tcode, 0, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001081
1082out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001083 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001084 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001085 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001086
1087out_sigsegv:
1088 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001089 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090}
1091
1092asmlinkage void do_ri(struct pt_regs *regs)
1093{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001094 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1095 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001096 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001097 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001098 unsigned int opcode = 0;
1099 int status = -1;
1100
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001101 /*
1102 * Avoid any kernel code. Just emulate the R2 instruction
1103 * as quickly as possible.
1104 */
1105 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001106 likely(user_mode(regs)) &&
1107 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001108 unsigned long fcr31 = 0;
1109
1110 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001111 switch (status) {
1112 case 0:
1113 case SIGEMT:
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001114 return;
1115 case SIGILL:
1116 goto no_r2_instr;
1117 default:
1118 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001119 &current->thread.cp0_baduaddr,
1120 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001121 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001122 }
1123 }
1124
1125no_r2_instr:
1126
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001127 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001128 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001129
Ralf Baechlee3b28832015-07-28 20:37:43 +02001130 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001131 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001132 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001133
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 die_if_kernel("Reserved instruction in kernel code", regs);
1135
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001136 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001137 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001138
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001139 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001140 if (unlikely(get_user(opcode, epc) < 0))
1141 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001142
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001143 if (!cpu_has_llsc && status < 0)
1144 status = simulate_llsc(regs, opcode);
1145
1146 if (status < 0)
1147 status = simulate_rdhwr_normal(regs, opcode);
1148
1149 if (status < 0)
1150 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001151
1152 if (status < 0)
1153 status = simulate_fp(regs, opcode, old_epc, old31);
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001154 } else if (cpu_has_mmips) {
1155 unsigned short mmop[2] = { 0 };
1156
1157 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1158 status = SIGSEGV;
1159 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1160 status = SIGSEGV;
1161 opcode = mmop[0];
1162 opcode = (opcode << 16) | mmop[1];
1163
1164 if (status < 0)
1165 status = simulate_rdhwr_mm(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001166 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001167
1168 if (status < 0)
1169 status = SIGILL;
1170
1171 if (unlikely(status > 0)) {
1172 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001173 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001174 force_sig(status, current);
1175 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001176
1177out:
1178 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179}
1180
Ralf Baechled223a862007-07-10 17:33:02 +01001181/*
1182 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1183 * emulated more than some threshold number of instructions, force migration to
1184 * a "CPU" that has FP support.
1185 */
1186static void mt_ase_fp_affinity(void)
1187{
1188#ifdef CONFIG_MIPS_MT_FPAFF
1189 if (mt_fpemul_threshold > 0 &&
1190 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1191 /*
1192 * If there's no FPU present, or if the application has already
1193 * restricted the allowed set to exclude any CPUs with FPUs,
1194 * we'll skip the procedure.
1195 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301196 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001197 cpumask_t tmask;
1198
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001199 current->thread.user_cpus_allowed
1200 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301201 cpumask_and(&tmask, &current->cpus_allowed,
1202 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001203 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001204 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001205 }
1206 }
1207#endif /* CONFIG_MIPS_MT_FPAFF */
1208}
1209
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001210/*
1211 * No lock; only written during early bootup by CPU 0.
1212 */
1213static RAW_NOTIFIER_HEAD(cu2_chain);
1214
1215int __ref register_cu2_notifier(struct notifier_block *nb)
1216{
1217 return raw_notifier_chain_register(&cu2_chain, nb);
1218}
1219
1220int cu2_notifier_call_chain(unsigned long val, void *v)
1221{
1222 return raw_notifier_call_chain(&cu2_chain, val, v);
1223}
1224
1225static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001226 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001227{
1228 struct pt_regs *regs = data;
1229
Jayachandran C83bee792013-06-10 06:30:01 +00001230 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001231 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001232 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001233
1234 return NOTIFY_OK;
1235}
1236
Paul Burton97915542015-01-08 12:17:37 +00001237static int wait_on_fp_mode_switch(atomic_t *p)
1238{
1239 /*
1240 * The FP mode for this task is currently being switched. That may
1241 * involve modifications to the format of this tasks FP context which
1242 * make it unsafe to proceed with execution for the moment. Instead,
1243 * schedule some other task.
1244 */
1245 schedule();
1246 return 0;
1247}
1248
Paul Burton1db1af82014-01-27 15:23:11 +00001249static int enable_restore_fp_context(int msa)
1250{
Paul Burtonc9017752014-07-30 08:53:20 +01001251 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001252
Paul Burton97915542015-01-08 12:17:37 +00001253 /*
1254 * If an FP mode switch is currently underway, wait for it to
1255 * complete before proceeding.
1256 */
1257 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1258 wait_on_fp_mode_switch, TASK_KILLABLE);
1259
Paul Burton1db1af82014-01-27 15:23:11 +00001260 if (!used_math()) {
1261 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001262 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001263 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001264 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001265 enable_msa();
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001266 init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001267 set_thread_flag(TIF_USEDMSA);
1268 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001269 }
Paul Burton762a1f42014-07-11 16:44:35 +01001270 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001271 if (!err)
1272 set_used_math();
1273 return err;
1274 }
1275
1276 /*
1277 * This task has formerly used the FP context.
1278 *
1279 * If this thread has no live MSA vector context then we can simply
1280 * restore the scalar FP context. If it has live MSA vector context
1281 * (that is, it has or may have used MSA since last performing a
1282 * function call) then we'll need to restore the vector context. This
1283 * applies even if we're currently only executing a scalar FP
1284 * instruction. This is because if we were to later execute an MSA
1285 * instruction then we'd either have to:
1286 *
1287 * - Restore the vector context & clobber any registers modified by
1288 * scalar FP instructions between now & then.
1289 *
1290 * or
1291 *
1292 * - Not restore the vector context & lose the most significant bits
1293 * of all vector registers.
1294 *
1295 * Neither of those options is acceptable. We cannot restore the least
1296 * significant bits of the registers now & only restore the most
1297 * significant bits later because the most significant bits of any
1298 * vector registers whose aliased FP register is modified now will have
1299 * been zeroed. We'd have no way to know that when restoring the vector
1300 * context & thus may load an outdated value for the most significant
1301 * bits of a vector register.
1302 */
1303 if (!msa && !thread_msa_context_live())
1304 return own_fpu(1);
1305
1306 /*
1307 * This task is using or has previously used MSA. Thus we require
1308 * that Status.FR == 1.
1309 */
Paul Burton762a1f42014-07-11 16:44:35 +01001310 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001311 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001312 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001313 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001314 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001315
1316 enable_msa();
1317 write_msa_csr(current->thread.fpu.msacsr);
1318 set_thread_flag(TIF_USEDMSA);
1319
1320 /*
1321 * If this is the first time that the task is using MSA and it has
1322 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001323 * FP context which we shouldn't clobber. We do however need to clear
1324 * the upper 64b of each vector register so that this task has no
1325 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001326 */
Paul Burtonc9017752014-07-30 08:53:20 +01001327 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1328 if (!prior_msa && was_fpu_owner) {
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001329 init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001330
1331 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001332 }
Paul Burton1db1af82014-01-27 15:23:11 +00001333
Paul Burtonc9017752014-07-30 08:53:20 +01001334 if (!prior_msa) {
1335 /*
1336 * Restore the least significant 64b of each vector register
1337 * from the existing scalar FP context.
1338 */
1339 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001340
Paul Burtonc9017752014-07-30 08:53:20 +01001341 /*
1342 * The task has not formerly used MSA, so clear the upper 64b
1343 * of each vector register such that it cannot see data left
1344 * behind by another task.
1345 */
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001346 init_msa_upper();
Paul Burtonc9017752014-07-30 08:53:20 +01001347 } else {
1348 /* We need to restore the vector context. */
1349 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001350
Paul Burtonc9017752014-07-30 08:53:20 +01001351 /* Restore the scalar FP control & status register */
1352 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001353 write_32bit_cp1_register(CP1_STATUS,
1354 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001355 }
Paul Burton762a1f42014-07-11 16:44:35 +01001356
1357out:
1358 preempt_enable();
1359
Paul Burton1db1af82014-01-27 15:23:11 +00001360 return 0;
1361}
1362
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363asmlinkage void do_cpu(struct pt_regs *regs)
1364{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001365 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001366 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001367 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001368 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001369 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001370 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001372 int status, err;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001373 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001375 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1377
Jayachandran C83bee792013-06-10 06:30:01 +00001378 if (cpid != 2)
1379 die_if_kernel("do_cpu invoked from kernel context!", regs);
1380
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 switch (cpid) {
1382 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001383 epc = (unsigned int __user *)exception_epc(regs);
1384 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001385 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001386 opcode = 0;
1387 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001389 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001390 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001391
Maciej W. Rozycki10f6d99f2016-01-30 09:08:16 +00001392 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001393 if (unlikely(get_user(opcode, epc) < 0))
1394 status = SIGSEGV;
1395
1396 if (!cpu_has_llsc && status < 0)
1397 status = simulate_llsc(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001398 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001399
1400 if (status < 0)
1401 status = SIGILL;
1402
1403 if (unlikely(status > 0)) {
1404 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001405 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001406 force_sig(status, current);
1407 }
1408
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001409 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001411 case 3:
1412 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001413 * The COP3 opcode space and consequently the CP0.Status.CU3
1414 * bit and the CP0.Cause.CE=3 encoding have been removed as
1415 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1416 * up the space has been reused for COP1X instructions, that
1417 * are enabled by the CP0.Status.CU1 bit and consequently
1418 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1419 * exceptions. Some FPU-less processors that implement one
1420 * of these ISAs however use this code erroneously for COP1X
1421 * instructions. Therefore we redirect this trap to the FP
1422 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001423 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001424 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001425 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001426 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001427 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001428 /* Fall through. */
1429
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001431 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001433 if (raw_cpu_has_fpu && !err)
1434 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001436 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1437 &fault_addr);
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001438
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001439 /*
1440 * We can't allow the emulated instruction to leave
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +01001441 * any enabled Cause bits set in $fcr31.
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001442 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +01001443 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
1444 current->thread.fpu.fcr31 &= ~fcr31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001445
1446 /* Send a signal if required. */
1447 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1448 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001450 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
1452 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001453 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001454 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 }
1456
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001457 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458}
1459
James Hogan64bedff2014-12-02 13:44:13 +00001460asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001461{
1462 enum ctx_state prev_state;
1463
1464 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001465 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001466 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001467 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001468 goto out;
1469
1470 /* Clear MSACSR.Cause before enabling interrupts */
1471 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1472 local_irq_enable();
1473
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001474 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1475 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001476out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001477 exception_exit(prev_state);
1478}
1479
Paul Burton1db1af82014-01-27 15:23:11 +00001480asmlinkage void do_msa(struct pt_regs *regs)
1481{
1482 enum ctx_state prev_state;
1483 int err;
1484
1485 prev_state = exception_enter();
1486
1487 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1488 force_sig(SIGILL, current);
1489 goto out;
1490 }
1491
1492 die_if_kernel("do_msa invoked from kernel context!", regs);
1493
1494 err = enable_restore_fp_context(1);
1495 if (err)
1496 force_sig(SIGILL, current);
1497out:
1498 exception_exit(prev_state);
1499}
1500
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501asmlinkage void do_mdmx(struct pt_regs *regs)
1502{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001503 enum ctx_state prev_state;
1504
1505 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001507 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508}
1509
David Daney8bc6d052009-01-05 15:29:58 -08001510/*
1511 * Called with interrupts disabled.
1512 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513asmlinkage void do_watch(struct pt_regs *regs)
1514{
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001515 siginfo_t info = { .si_signo = SIGTRAP, .si_code = TRAP_HWBKPT };
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001516 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001517
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001518 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001520 * Clear WP (bit 22) bit of cause register so we don't loop
1521 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 */
James Hogane233c732016-03-01 22:19:38 +00001523 clear_c0_cause(CAUSEF_WP);
David Daneyb67b2b72008-09-23 00:08:45 -07001524
1525 /*
1526 * If the current thread has the watch registers loaded, save
1527 * their values and send SIGTRAP. Otherwise another thread
1528 * left the registers set, clear them and continue.
1529 */
1530 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1531 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001532 local_irq_enable();
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001533 force_sig_info(SIGTRAP, &info, current);
David Daney8bc6d052009-01-05 15:29:58 -08001534 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001535 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001536 local_irq_enable();
1537 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001538 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539}
1540
1541asmlinkage void do_mcheck(struct pt_regs *regs)
1542{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001543 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001544 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001545 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001546
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001547 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001549
1550 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001551 dump_tlb_regs();
1552 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001553 dump_tlb_all();
1554 }
1555
James Hogan55c723e2015-07-27 13:50:21 +01001556 if (!user_mode(regs))
1557 set_fs(KERNEL_DS);
1558
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001559 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001560
James Hogan55c723e2015-07-27 13:50:21 +01001561 set_fs(old_fs);
1562
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 /*
1564 * Some chips may have other causes of machine check (e.g. SB1
1565 * graduation timer)
1566 */
1567 panic("Caught Machine Check exception - %scaused by multiple "
1568 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001569 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570}
1571
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001572asmlinkage void do_mt(struct pt_regs *regs)
1573{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001574 int subcode;
1575
Ralf Baechle41c594a2006-04-05 09:45:45 +01001576 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1577 >> VPECONTROL_EXCPT_SHIFT;
1578 switch (subcode) {
1579 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001580 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001581 break;
1582 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001583 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001584 break;
1585 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001586 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001587 break;
1588 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001589 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001590 break;
1591 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001592 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001593 break;
1594 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001595 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001596 break;
1597 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001598 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001599 subcode);
1600 break;
1601 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001602 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1603
1604 force_sig(SIGILL, current);
1605}
1606
1607
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001608asmlinkage void do_dsp(struct pt_regs *regs)
1609{
1610 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001611 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001612
1613 force_sig(SIGILL, current);
1614}
1615
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616asmlinkage void do_reserved(struct pt_regs *regs)
1617{
1618 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001619 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 * caused by a new unknown cpu type or after another deadly
1621 * hard/software error.
1622 */
1623 show_regs(regs);
1624 panic("Caught reserved exception %ld - should not happen.",
1625 (regs->cp0_cause & 0x7f) >> 2);
1626}
1627
Ralf Baechle39b8d522008-04-28 17:14:26 +01001628static int __initdata l1parity = 1;
1629static int __init nol1parity(char *s)
1630{
1631 l1parity = 0;
1632 return 1;
1633}
1634__setup("nol1par", nol1parity);
1635static int __initdata l2parity = 1;
1636static int __init nol2parity(char *s)
1637{
1638 l2parity = 0;
1639 return 1;
1640}
1641__setup("nol2par", nol2parity);
1642
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643/*
1644 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1645 * it different ways.
1646 */
1647static inline void parity_protection_init(void)
1648{
Paul Burton35e6de32016-10-17 16:01:07 +01001649#define ERRCTL_PE 0x80000000
1650#define ERRCTL_L2P 0x00800000
1651
1652 if (mips_cm_revision() >= CM_REV_CM3) {
1653 ulong gcr_ectl, cp0_ectl;
1654
1655 /*
1656 * With CM3 systems we need to ensure that the L1 & L2
1657 * parity enables are set to the same value, since this
1658 * is presumed by the hardware engineers.
1659 *
1660 * If the user disabled either of L1 or L2 ECC checking,
1661 * disable both.
1662 */
1663 l1parity &= l2parity;
1664 l2parity &= l1parity;
1665
1666 /* Probe L1 ECC support */
1667 cp0_ectl = read_c0_ecc();
1668 write_c0_ecc(cp0_ectl | ERRCTL_PE);
1669 back_to_back_c0_hazard();
1670 cp0_ectl = read_c0_ecc();
1671
1672 /* Probe L2 ECC support */
1673 gcr_ectl = read_gcr_err_control();
1674
Paul Burton93c5bba52017-08-12 19:49:27 -07001675 if (!(gcr_ectl & CM_GCR_ERR_CONTROL_L2_ECC_SUPPORT) ||
Paul Burton35e6de32016-10-17 16:01:07 +01001676 !(cp0_ectl & ERRCTL_PE)) {
1677 /*
1678 * One of L1 or L2 ECC checking isn't supported,
1679 * so we cannot enable either.
1680 */
1681 l1parity = l2parity = 0;
1682 }
1683
1684 /* Configure L1 ECC checking */
1685 if (l1parity)
1686 cp0_ectl |= ERRCTL_PE;
1687 else
1688 cp0_ectl &= ~ERRCTL_PE;
1689 write_c0_ecc(cp0_ectl);
1690 back_to_back_c0_hazard();
1691 WARN_ON(!!(read_c0_ecc() & ERRCTL_PE) != l1parity);
1692
1693 /* Configure L2 ECC checking */
1694 if (l2parity)
Paul Burton93c5bba52017-08-12 19:49:27 -07001695 gcr_ectl |= CM_GCR_ERR_CONTROL_L2_ECC_EN;
Paul Burton35e6de32016-10-17 16:01:07 +01001696 else
Paul Burton93c5bba52017-08-12 19:49:27 -07001697 gcr_ectl &= ~CM_GCR_ERR_CONTROL_L2_ECC_EN;
Paul Burton35e6de32016-10-17 16:01:07 +01001698 write_gcr_err_control(gcr_ectl);
1699 gcr_ectl = read_gcr_err_control();
Paul Burton93c5bba52017-08-12 19:49:27 -07001700 gcr_ectl &= CM_GCR_ERR_CONTROL_L2_ECC_EN;
Paul Burton35e6de32016-10-17 16:01:07 +01001701 WARN_ON(!!gcr_ectl != l2parity);
1702
1703 pr_info("Cache parity protection %sabled\n",
1704 l1parity ? "en" : "dis");
1705 return;
1706 }
1707
Ralf Baechle10cc3522007-10-11 23:46:15 +01001708 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001710 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001711 case CPU_74K:
1712 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001713 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001714 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001715 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001716 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001717 case CPU_QEMU_GENERIC:
Paul Burton1091bfa2016-02-03 03:26:38 +00001718 case CPU_P6600:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001719 {
Ralf Baechle39b8d522008-04-28 17:14:26 +01001720 unsigned long errctl;
1721 unsigned int l1parity_present, l2parity_present;
1722
1723 errctl = read_c0_ecc();
1724 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1725
1726 /* probe L1 parity support */
1727 write_c0_ecc(errctl | ERRCTL_PE);
1728 back_to_back_c0_hazard();
1729 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1730
1731 /* probe L2 parity support */
1732 write_c0_ecc(errctl|ERRCTL_L2P);
1733 back_to_back_c0_hazard();
1734 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1735
1736 if (l1parity_present && l2parity_present) {
1737 if (l1parity)
1738 errctl |= ERRCTL_PE;
1739 if (l1parity ^ l2parity)
1740 errctl |= ERRCTL_L2P;
1741 } else if (l1parity_present) {
1742 if (l1parity)
1743 errctl |= ERRCTL_PE;
1744 } else if (l2parity_present) {
1745 if (l2parity)
1746 errctl |= ERRCTL_L2P;
1747 } else {
1748 /* No parity available */
1749 }
1750
1751 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1752
1753 write_c0_ecc(errctl);
1754 back_to_back_c0_hazard();
1755 errctl = read_c0_ecc();
1756 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1757
1758 if (l1parity_present)
1759 printk(KERN_INFO "Cache parity protection %sabled\n",
1760 (errctl & ERRCTL_PE) ? "en" : "dis");
1761
1762 if (l2parity_present) {
1763 if (l1parity_present && l1parity)
1764 errctl ^= ERRCTL_L2P;
1765 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1766 (errctl & ERRCTL_L2P) ? "en" : "dis");
1767 }
1768 }
1769 break;
1770
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001772 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001773 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001774 write_c0_ecc(0x80000000);
1775 back_to_back_c0_hazard();
1776 /* Set the PE bit (bit 31) in the c0_errctl register. */
1777 printk(KERN_INFO "Cache parity protection %sabled\n",
1778 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 break;
1780 case CPU_20KC:
1781 case CPU_25KF:
1782 /* Clear the DE bit (bit 16) in the c0_status register. */
1783 printk(KERN_INFO "Enable cache parity protection for "
1784 "MIPS 20KC/25KF CPUs.\n");
1785 clear_c0_status(ST0_DE);
1786 break;
1787 default:
1788 break;
1789 }
1790}
1791
1792asmlinkage void cache_parity_error(void)
1793{
1794 const int field = 2 * sizeof(unsigned long);
1795 unsigned int reg_val;
1796
1797 /* For the moment, report the problem and hang. */
1798 printk("Cache error exception:\n");
1799 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1800 reg_val = read_c0_cacheerr();
1801 printk("c0_cacheerr == %08x\n", reg_val);
1802
1803 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1804 reg_val & (1<<30) ? "secondary" : "primary",
1805 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001806 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001807 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001808 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1809 reg_val & (1<<29) ? "ED " : "",
1810 reg_val & (1<<28) ? "ET " : "",
1811 reg_val & (1<<27) ? "ES " : "",
1812 reg_val & (1<<26) ? "EE " : "",
1813 reg_val & (1<<25) ? "EB " : "",
1814 reg_val & (1<<24) ? "EI " : "",
1815 reg_val & (1<<23) ? "E1 " : "",
1816 reg_val & (1<<22) ? "E0 " : "");
1817 } else {
1818 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1819 reg_val & (1<<29) ? "ED " : "",
1820 reg_val & (1<<28) ? "ET " : "",
1821 reg_val & (1<<26) ? "EE " : "",
1822 reg_val & (1<<25) ? "EB " : "",
1823 reg_val & (1<<24) ? "EI " : "",
1824 reg_val & (1<<23) ? "E1 " : "",
1825 reg_val & (1<<22) ? "E0 " : "");
1826 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1828
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001829#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 if (reg_val & (1<<22))
1831 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1832
1833 if (reg_val & (1<<23))
1834 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1835#endif
1836
1837 panic("Can't handle the cache error!");
1838}
1839
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001840asmlinkage void do_ftlb(void)
1841{
1842 const int field = 2 * sizeof(unsigned long);
1843 unsigned int reg_val;
1844
1845 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001846 if ((cpu_has_mips_r2_r6) &&
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001847 (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
1848 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001849 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1850 read_c0_ecc());
1851 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1852 reg_val = read_c0_cacheerr();
1853 pr_err("c0_cacheerr == %08x\n", reg_val);
1854
1855 if ((reg_val & 0xc0000000) == 0xc0000000) {
1856 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1857 } else {
1858 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1859 reg_val & (1<<30) ? "secondary" : "primary",
1860 reg_val & (1<<31) ? "data" : "insn");
1861 }
1862 } else {
1863 pr_err("FTLB error exception\n");
1864 }
1865 /* Just print the cacheerr bits for now */
1866 cache_parity_error();
1867}
1868
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869/*
1870 * SDBBP EJTAG debug exception handler.
1871 * We skip the instruction and return to the next instruction.
1872 */
1873void ejtag_exception_handler(struct pt_regs *regs)
1874{
1875 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001876 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 unsigned int debug;
1878
Chris Dearman70ae6122006-06-30 12:32:37 +01001879 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 depc = read_c0_depc();
1881 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001882 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 if (debug & 0x80000000) {
1884 /*
1885 * In branch delay slot.
1886 * We cheat a little bit here and use EPC to calculate the
1887 * debug return address (DEPC). EPC is restored after the
1888 * calculation.
1889 */
1890 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001891 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001893 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 depc = regs->cp0_epc;
1895 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001896 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 } else
1898 depc += 4;
1899 write_c0_depc(depc);
1900
1901#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001902 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 write_c0_debug(debug | 0x100);
1904#endif
1905}
1906
1907/*
1908 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001909 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001911static RAW_NOTIFIER_HEAD(nmi_chain);
1912
1913int register_nmi_notifier(struct notifier_block *nb)
1914{
1915 return raw_notifier_chain_register(&nmi_chain, nb);
1916}
1917
Joe Perchesff2d8b12012-01-12 17:17:21 -08001918void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919{
Leonid Yegoshin83e4da12013-10-08 12:39:31 +01001920 char str[100];
1921
Petri Gynther7963b3f2015-10-19 11:49:52 -07001922 nmi_enter();
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001923 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001924 bust_spinlocks(1);
Leonid Yegoshin83e4da12013-10-08 12:39:31 +01001925 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1926 smp_processor_id(), regs->cp0_epc);
1927 regs->cp0_epc = read_c0_errorepc();
1928 die(str, regs);
Petri Gynther7963b3f2015-10-19 11:49:52 -07001929 nmi_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930}
1931
Ralf Baechlee01402b2005-07-14 15:57:16 +00001932#define VECTORSPACING 0x100 /* for EI/VI mode */
1933
1934unsigned long ebase;
James Hogan878edf02016-06-09 14:19:14 +01001935EXPORT_SYMBOL_GPL(ebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001937unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001939void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940{
1941 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001942 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001944#ifdef CONFIG_CPU_MICROMIPS
1945 /*
1946 * Only the TLB handlers are cache aligned with an even
1947 * address. All other handlers are on an odd address and
1948 * require no modification. Otherwise, MIPS32 mode will
1949 * be entered when handling any TLB exceptions. That
1950 * would be bad...since we must stay in microMIPS mode.
1951 */
1952 if (!(handler & 0x1))
1953 handler |= 1;
1954#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001955 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001958#ifdef CONFIG_CPU_MICROMIPS
1959 unsigned long jump_mask = ~((1 << 27) - 1);
1960#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001961 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001962#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001963 u32 *buf = (u32 *)(ebase + 0x200);
1964 unsigned int k0 = 26;
1965 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1966 uasm_i_j(&buf, handler & ~jump_mask);
1967 uasm_i_nop(&buf);
1968 } else {
1969 UASM_i_LA(&buf, k0, handler);
1970 uasm_i_jr(&buf, k0);
1971 uasm_i_nop(&buf);
1972 }
1973 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 }
1975 return (void *)old_handler;
1976}
1977
Ralf Baechle86a17082013-02-08 01:21:34 +01001978static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001979{
1980 show_regs(get_irq_regs());
1981 panic("Caught unexpected vectored interrupt.");
1982}
1983
Ralf Baechleef300e42007-05-06 18:31:18 +01001984static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001985{
1986 unsigned long handler;
1987 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001988 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001989 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001990 unsigned char *b;
1991
Ralf Baechleb72b7092009-03-30 14:49:44 +02001992 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001993
1994 if (addr == NULL) {
1995 handler = (unsigned long) do_default_vi;
1996 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001997 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001998 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001999 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00002000
2001 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
2002
Ralf Baechlef6771db2007-11-08 18:02:29 +00002003 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002004 panic("Shadow register set %d not supported", srs);
2005
2006 if (cpu_has_veic) {
2007 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002008 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01002009 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00002010 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00002011 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002012 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002013 }
2014
2015 if (srs == 0) {
2016 /*
2017 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002018 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00002019 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002020 extern char except_vec_vi, except_vec_vi_lui;
2021 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002022 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02002023 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002024 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002025#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
2026 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
2027 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
2028#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002029 const int lui_offset = &except_vec_vi_lui - vec_start;
2030 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002031#endif
2032 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00002033
2034 if (handler_len > VECTORSPACING) {
2035 /*
2036 * Sigh... panicing won't help as the console
2037 * is probably not configured :(
2038 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002039 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00002040 }
2041
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002042 set_handler(((unsigned long)b - ebase), vec_start,
2043#ifdef CONFIG_CPU_MICROMIPS
2044 (handler_len - 1));
2045#else
2046 handler_len);
2047#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002048 h = (u16 *)(b + lui_offset);
2049 *h = (handler >> 16) & 0xffff;
2050 h = (u16 *)(b + ori_offset);
2051 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002052 local_flush_icache_range((unsigned long)b,
2053 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002054 }
2055 else {
2056 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002057 * In other cases jump directly to the interrupt handler. It
2058 * is the handler's responsibility to save registers if required
2059 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00002060 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002061 u32 insn;
2062
2063 h = (u16 *)b;
2064 /* j handler */
2065#ifdef CONFIG_CPU_MICROMIPS
2066 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
2067#else
2068 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
2069#endif
2070 h[0] = (insn >> 16) & 0xffff;
2071 h[1] = insn & 0xffff;
2072 h[2] = 0;
2073 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002074 local_flush_icache_range((unsigned long)b,
2075 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002076 }
2077
2078 return (void *)old_handler;
2079}
2080
Ralf Baechleef300e42007-05-06 18:31:18 +01002081void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002082{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002083 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002084}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002085
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086extern void tlb_init(void);
2087
Ralf Baechle42f77542007-10-18 17:48:11 +01002088/*
2089 * Timer interrupt
2090 */
2091int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002092EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002093int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002094
2095/*
2096 * Performance counter IRQ or -1 if shared with timer
2097 */
2098int cp0_perfcount_irq;
2099EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2100
James Hogan8f7ff022015-01-29 11:14:07 +00002101/*
2102 * Fast debug channel IRQ or -1 if not present
2103 */
2104int cp0_fdc_irq;
2105EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2106
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002107static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002108
2109static int __init ulri_disable(char *s)
2110{
2111 pr_info("Disabling ulri\n");
2112 noulri = 1;
2113
2114 return 1;
2115}
2116__setup("noulri", ulri_disable);
2117
James Hoganae4ce452014-03-04 10:20:43 +00002118/* configure STATUS register */
2119static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 /*
2122 * Disable coprocessors and select 32-bit or 64-bit addressing
2123 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2124 * flag that some firmware may have left set and the TS bit (for
2125 * IP27). Set XX for ISA IV code to work.
2126 */
James Hoganae4ce452014-03-04 10:20:43 +00002127 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002128#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2130#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002131 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002133 if (cpu_has_dsp)
2134 status_set |= ST0_MX;
2135
Ralf Baechleb38c7392006-02-07 01:20:43 +00002136 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002138}
2139
James Hoganb937ff62016-06-15 19:29:53 +01002140unsigned int hwrena;
2141EXPORT_SYMBOL_GPL(hwrena);
2142
James Hoganae4ce452014-03-04 10:20:43 +00002143/* configure HWRENA register */
2144static void configure_hwrena(void)
2145{
James Hoganb937ff62016-06-15 19:29:53 +01002146 hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002148 if (cpu_has_mips_r2_r6)
James Hoganaff565a2016-06-15 19:29:52 +01002149 hwrena |= MIPS_HWRENA_CPUNUM |
2150 MIPS_HWRENA_SYNCISTEP |
2151 MIPS_HWRENA_CC |
2152 MIPS_HWRENA_CCRES;
Ralf Baechlea3692022007-07-10 17:33:02 +01002153
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002154 if (!noulri && cpu_has_userlocal)
James Hoganaff565a2016-06-15 19:29:52 +01002155 hwrena |= MIPS_HWRENA_ULR;
Ralf Baechlea3692022007-07-10 17:33:02 +01002156
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002157 if (hwrena)
2158 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002159}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002160
James Hoganae4ce452014-03-04 10:20:43 +00002161static void configure_exception_vector(void)
2162{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002163 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002164 unsigned long sr = set_c0_status(ST0_BEV);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002165 /* If available, use WG to set top bits of EBASE */
2166 if (cpu_has_ebase_wg) {
2167#ifdef CONFIG_64BIT
2168 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2169#else
2170 write_c0_ebase(ebase | MIPS_EBASE_WG);
2171#endif
2172 }
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002173 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002174 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002175 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002176 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002177 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002178 if (cpu_has_divec) {
2179 if (cpu_has_mipsmt) {
2180 unsigned int vpflags = dvpe();
2181 set_c0_cause(CAUSEF_IV);
2182 evpe(vpflags);
2183 } else
2184 set_c0_cause(CAUSEF_IV);
2185 }
James Hoganae4ce452014-03-04 10:20:43 +00002186}
2187
2188void per_cpu_trap_init(bool is_boot_cpu)
2189{
2190 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002191
2192 configure_status();
2193 configure_hwrena();
2194
James Hoganae4ce452014-03-04 10:20:43 +00002195 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002196
2197 /*
2198 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2199 *
2200 * o read IntCtl.IPTI to determine the timer interrupt
2201 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002202 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002203 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002204 if (cpu_has_mips_r2_r6) {
Markos Chandras04d83f92016-02-03 03:15:22 +00002205 /*
2206 * We shouldn't trust a secondary core has a sane EBASE register
2207 * so use the one calculated by the boot CPU.
2208 */
Matt Redfearn4b22c692016-09-01 17:30:09 +01002209 if (!is_boot_cpu) {
2210 /* If available, use WG to set top bits of EBASE */
2211 if (cpu_has_ebase_wg) {
2212#ifdef CONFIG_64BIT
2213 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2214#else
2215 write_c0_ebase(ebase | MIPS_EBASE_WG);
2216#endif
2217 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002218 write_c0_ebase(ebase);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002219 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002220
David VomLehn010c1082009-12-21 17:49:22 -08002221 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2222 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2223 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002224 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2225 if (!cp0_fdc_irq)
2226 cp0_fdc_irq = -1;
2227
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002228 } else {
2229 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002230 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002231 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002232 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002233 }
2234
David Daney48c4ac92013-05-13 13:56:44 -07002235 if (!cpu_data[cpu].asid_cache)
Paul Burton4edf00a2016-05-06 14:36:23 +01002236 cpu_data[cpu].asid_cache = asid_first_version(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237
Vegard Nossumf1f10072017-02-27 14:30:07 -08002238 mmgrab(&init_mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 current->active_mm = &init_mm;
2240 BUG_ON(current->mm);
2241 enter_lazy_tlb(&init_mm, current);
2242
Markos Chandras761b4492015-06-24 09:29:20 +01002243 /* Boot CPU's cache setup in setup_arch(). */
2244 if (!is_boot_cpu)
2245 cpu_cache_init();
2246 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002247 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248}
2249
Ralf Baechlee01402b2005-07-14 15:57:16 +00002250/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002251void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002252{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002253#ifdef CONFIG_CPU_MICROMIPS
2254 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2255#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002256 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002257#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002258 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002259}
2260
Kees Cook06324662017-05-08 15:59:05 -07002261static const char panic_null_cerr[] =
2262 "Trying to set NULL cache error exception handler\n";
Ralf Baechle641e97f2007-10-11 23:46:05 +01002263
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002264/*
2265 * Install uncached CPU exception handler.
2266 * This is suitable only for the cache error exception which is the only
2267 * exception handler that is being run uncached.
2268 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002269void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002270 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002271{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002272 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002273
Ralf Baechle641e97f2007-10-11 23:46:05 +01002274 if (!addr)
2275 panic(panic_null_cerr);
2276
Ralf Baechlee01402b2005-07-14 15:57:16 +00002277 memcpy((void *)(uncached_ebase + offset), addr, size);
2278}
2279
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002280static int __initdata rdhwr_noopt;
2281static int __init set_rdhwr_noopt(char *str)
2282{
2283 rdhwr_noopt = 1;
2284 return 1;
2285}
2286
2287__setup("rdhwr_noopt", set_rdhwr_noopt);
2288
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289void __init trap_init(void)
2290{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002291 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002293 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002295
2296 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002298 if (cpu_has_veic || cpu_has_vint) {
2299 unsigned long size = 0x200 + VECTORSPACING*64;
James Hoganc195e072016-09-01 17:30:08 +01002300 phys_addr_t ebase_pa;
2301
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002302 ebase = (unsigned long)
2303 __alloc_bootmem(size, 1 << fls(size), 0);
James Hoganc195e072016-09-01 17:30:08 +01002304
2305 /*
2306 * Try to ensure ebase resides in KSeg0 if possible.
2307 *
2308 * It shouldn't generally be in XKPhys on MIPS64 to avoid
2309 * hitting a poorly defined exception base for Cache Errors.
2310 * The allocation is likely to be in the low 512MB of physical,
2311 * in which case we should be able to convert to KSeg0.
2312 *
2313 * EVA is special though as it allows segments to be rearranged
2314 * and to become uncached during cache error handling.
2315 */
2316 ebase_pa = __pa(ebase);
2317 if (!IS_ENABLED(CONFIG_EVA) && !WARN_ON(ebase_pa >= 0x20000000))
2318 ebase = CKSEG0ADDR(ebase_pa);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002319 } else {
Paul Burtona13c9962015-09-22 10:15:22 -07002320 ebase = CAC_BASE;
2321
James Hogan18022892016-09-01 17:30:07 +01002322 if (cpu_has_mips_r2_r6) {
2323 if (cpu_has_ebase_wg) {
2324#ifdef CONFIG_64BIT
2325 ebase = (read_c0_ebase_64() & ~0xfff);
2326#else
2327 ebase = (read_c0_ebase() & ~0xfff);
2328#endif
2329 } else {
2330 ebase += (read_c0_ebase() & 0x3ffff000);
2331 }
2332 }
David Daney566f74f2008-10-23 17:56:35 -07002333 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002334
Steven J. Hillc6213c62013-06-05 21:25:17 +00002335 if (cpu_has_mmips) {
2336 unsigned int config3 = read_c0_config3();
2337
2338 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2339 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2340 else
2341 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2342 }
2343
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002344 if (board_ebase_setup)
2345 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002346 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347
2348 /*
2349 * Copy the generic exception handlers to their final destination.
Adam Buchbinder92a76f62016-02-25 00:44:58 -08002350 * This will be overridden later as suitable for a particular
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351 * configuration.
2352 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002353 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354
2355 /*
2356 * Setup default vectors
2357 */
2358 for (i = 0; i <= 31; i++)
2359 set_except_vector(i, handle_reserved);
2360
2361 /*
2362 * Copy the EJTAG debug exception vector handler code to it's final
2363 * destination.
2364 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002365 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002366 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367
2368 /*
2369 * Only some CPUs have the watch exceptions.
2370 */
2371 if (cpu_has_watch)
James Hogan1b505de2015-12-16 23:49:35 +00002372 set_except_vector(EXCCODE_WATCH, handle_watch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
2374 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002375 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002377 if (cpu_has_veic || cpu_has_vint) {
2378 int nvec = cpu_has_veic ? 64 : 8;
2379 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002380 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002381 }
2382 else if (cpu_has_divec)
2383 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384
2385 /*
2386 * Some CPUs can enable/disable for cache parity detection, but does
2387 * it different ways.
2388 */
2389 parity_protection_init();
2390
2391 /*
2392 * The Data Bus Errors / Instruction Bus Errors are signaled
2393 * by external hardware. Therefore these two exceptions
2394 * may have board specific handlers.
2395 */
2396 if (board_be_init)
2397 board_be_init();
2398
James Hogan1b505de2015-12-16 23:49:35 +00002399 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2400 rollback_handle_int : handle_int);
2401 set_except_vector(EXCCODE_MOD, handle_tlbm);
2402 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2403 set_except_vector(EXCCODE_TLBS, handle_tlbs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404
James Hogan1b505de2015-12-16 23:49:35 +00002405 set_except_vector(EXCCODE_ADEL, handle_adel);
2406 set_except_vector(EXCCODE_ADES, handle_ades);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407
James Hogan1b505de2015-12-16 23:49:35 +00002408 set_except_vector(EXCCODE_IBE, handle_ibe);
2409 set_except_vector(EXCCODE_DBE, handle_dbe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410
James Hogan1b505de2015-12-16 23:49:35 +00002411 set_except_vector(EXCCODE_SYS, handle_sys);
2412 set_except_vector(EXCCODE_BP, handle_bp);
Huacai Chen5a341332017-03-16 21:00:26 +08002413
2414 if (rdhwr_noopt)
2415 set_except_vector(EXCCODE_RI, handle_ri);
2416 else {
2417 if (cpu_has_vtag_icache)
2418 set_except_vector(EXCCODE_RI, handle_ri_rdhwr_tlbp);
2419 else if (current_cpu_type() == CPU_LOONGSON3)
2420 set_except_vector(EXCCODE_RI, handle_ri_rdhwr_tlbp);
2421 else
2422 set_except_vector(EXCCODE_RI, handle_ri_rdhwr);
2423 }
2424
James Hogan1b505de2015-12-16 23:49:35 +00002425 set_except_vector(EXCCODE_CPU, handle_cpu);
2426 set_except_vector(EXCCODE_OV, handle_ov);
2427 set_except_vector(EXCCODE_TR, handle_tr);
2428 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429
Ralf Baechlee01402b2005-07-14 15:57:16 +00002430 if (board_nmi_handler_setup)
2431 board_nmi_handler_setup();
2432
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002433 if (cpu_has_fpu && !cpu_has_nofpuex)
James Hogan1b505de2015-12-16 23:49:35 +00002434 set_except_vector(EXCCODE_FPE, handle_fpe);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002435
James Hogan1b505de2015-12-16 23:49:35 +00002436 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002437
2438 if (cpu_has_rixiex) {
James Hogan1b505de2015-12-16 23:49:35 +00002439 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2440 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002441 }
2442
James Hogan1b505de2015-12-16 23:49:35 +00002443 set_except_vector(EXCCODE_MSADIS, handle_msa);
2444 set_except_vector(EXCCODE_MDMX, handle_mdmx);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002445
2446 if (cpu_has_mcheck)
James Hogan1b505de2015-12-16 23:49:35 +00002447 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002448
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002449 if (cpu_has_mipsmt)
James Hogan1b505de2015-12-16 23:49:35 +00002450 set_except_vector(EXCCODE_THREAD, handle_mt);
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002451
James Hogan1b505de2015-12-16 23:49:35 +00002452 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002453
David Daneyfcbf1df2012-05-15 00:04:46 -07002454 if (board_cache_error_setup)
2455 board_cache_error_setup();
2456
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002457 if (cpu_has_vce)
2458 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002459 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002460 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002461 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002462 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002463 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002464
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002465 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002466
2467 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002468
Ralf Baechle4483b152010-08-05 13:25:59 +01002469 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470}
James Hoganae4ce452014-03-04 10:20:43 +00002471
2472static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2473 void *v)
2474{
2475 switch (cmd) {
2476 case CPU_PM_ENTER_FAILED:
2477 case CPU_PM_EXIT:
2478 configure_status();
2479 configure_hwrena();
2480 configure_exception_vector();
2481
2482 /* Restore register with CPU number for TLB handlers */
2483 TLBMISS_HANDLER_RESTORE();
2484
2485 break;
2486 }
2487
2488 return NOTIFY_OK;
2489}
2490
2491static struct notifier_block trap_pm_notifier_block = {
2492 .notifier_call = trap_pm_notifier,
2493};
2494
2495static int __init trap_pm_init(void)
2496{
2497 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2498}
2499arch_initcall(trap_pm_init);