blob: cae2edf23004e9b54c571f0b23f34dbacf8a2662 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
29#include <linux/version.h>
30#include <linux/module.h>
31#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080032#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/ip.h>
37#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerfa8d3542006-01-30 11:38:01 -080054#define DRV_VERSION "0.15"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
60 * similar to Tigon3. A transmit can require several elements;
61 * a receive requires one (or two if using 64 bit dma).
62 */
63
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define is_ec_a1(hw) \
shemminger@osdl.org21437642005-11-30 11:45:11 -080065 unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
66 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080068#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070070#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080071#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080072#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073
Stephen Hemminger793b8832005-09-14 16:06:14 -070074#define TX_RING_SIZE 512
75#define TX_DEF_PENDING (TX_RING_SIZE - 1)
76#define TX_MIN_PENDING 64
77#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
78
79#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070080#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
81#define ETH_JUMBO_MTU 9000
82#define TX_WATCHDOG (5 * HZ)
83#define NAPI_WEIGHT 64
84#define PHY_RETRIES 1000
85
86static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070087 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
88 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080089 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090
Stephen Hemminger793b8832005-09-14 16:06:14 -070091static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070092module_param(debug, int, 0);
93MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
94
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095static int copybreak __read_mostly = 256;
96module_param(copybreak, int, 0);
97MODULE_PARM_DESC(copybreak, "Receive copy threshold");
98
Stephen Hemminger4d52b482006-01-30 11:38:00 -080099static int disable_msi = 0;
100module_param(disable_msi, int, 0);
101MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700103static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700123 { 0 }
124};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700125
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700126MODULE_DEVICE_TABLE(pci, sky2_id_table);
127
128/* Avoid conditionals by using array */
129static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
130static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
131
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800132/* This driver supports yukon2 chipset only */
133static const char *yukon2_name[] = {
134 "XL", /* 0xb3 */
135 "EC Ultra", /* 0xb4 */
136 "UNKNOWN", /* 0xb5 */
137 "EC", /* 0xb6 */
138 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700139};
140
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800142static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143{
144 int i;
145
146 gma_write16(hw, port, GM_SMI_DATA, val);
147 gma_write16(hw, port, GM_SMI_CTRL,
148 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
149
150 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800152 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700153 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155
Stephen Hemminger793b8832005-09-14 16:06:14 -0700156 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158}
159
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161{
162 int i;
163
Stephen Hemminger793b8832005-09-14 16:06:14 -0700164 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700165 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
166
167 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
169 *val = gma_read16(hw, port, GM_SMI_DATA);
170 return 0;
171 }
172
Stephen Hemminger793b8832005-09-14 16:06:14 -0700173 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700174 }
175
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176 return -ETIMEDOUT;
177}
178
179static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
180{
181 u16 v;
182
183 if (__gm_phy_read(hw, port, reg, &v) != 0)
184 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
185 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186}
187
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700188static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
189{
190 u16 power_control;
191 u32 reg1;
192 int vaux;
193 int ret = 0;
194
195 pr_debug("sky2_set_power_state %d\n", state);
196 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
197
198 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800199 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700200 (power_control & PCI_PM_CAP_PME_D3cold);
201
202 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
203
204 power_control |= PCI_PM_CTRL_PME_STATUS;
205 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
206
207 switch (state) {
208 case PCI_D0:
209 /* switch power to VCC (WA for VAUX problem) */
210 sky2_write8(hw, B0_POWER_CTRL,
211 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
212
213 /* disable Core Clock Division, */
214 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
215
216 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
217 /* enable bits are inverted */
218 sky2_write8(hw, B2_Y2_CLK_GATE,
219 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
220 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
221 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
222 else
223 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
224
225 /* Turn off phy power saving */
226 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
227 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
228
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700229 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700230 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
231 reg1 |= PCI_Y2_PHY1_COMA;
232 if (hw->ports > 1)
233 reg1 |= PCI_Y2_PHY2_COMA;
234 }
235 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
236 break;
237
238 case PCI_D3hot:
239 case PCI_D3cold:
240 /* Turn on phy power saving */
241 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
242 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
243 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
244 else
245 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
246 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
247
248 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
249 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
250 else
251 /* enable bits are inverted */
252 sky2_write8(hw, B2_Y2_CLK_GATE,
253 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
254 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
255 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
256
257 /* switch power to VAUX */
258 if (vaux && state != PCI_D3cold)
259 sky2_write8(hw, B0_POWER_CTRL,
260 (PC_VAUX_ENA | PC_VCC_ENA |
261 PC_VAUX_ON | PC_VCC_OFF));
262 break;
263 default:
264 printk(KERN_ERR PFX "Unknown power state %d\n", state);
265 ret = -1;
266 }
267
268 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
269 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
270 return ret;
271}
272
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700273static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
274{
275 u16 reg;
276
277 /* disable all GMAC IRQ's */
278 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
279 /* disable PHY IRQs */
280 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700281
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700282 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
283 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
284 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
285 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
286
287 reg = gma_read16(hw, port, GM_RX_CTRL);
288 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
289 gma_write16(hw, port, GM_RX_CTRL, reg);
290}
291
292static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
293{
294 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700295 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700296
Stephen Hemminger793b8832005-09-14 16:06:14 -0700297 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700298 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
299
300 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700301 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700302 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
303
304 if (hw->chip_id == CHIP_ID_YUKON_EC)
305 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
306 else
307 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
308
309 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
310 }
311
312 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
313 if (hw->copper) {
314 if (hw->chip_id == CHIP_ID_YUKON_FE) {
315 /* enable automatic crossover */
316 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
317 } else {
318 /* disable energy detect */
319 ctrl &= ~PHY_M_PC_EN_DET_MSK;
320
321 /* enable automatic crossover */
322 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
323
324 if (sky2->autoneg == AUTONEG_ENABLE &&
325 hw->chip_id == CHIP_ID_YUKON_XL) {
326 ctrl &= ~PHY_M_PC_DSC_MSK;
327 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
328 }
329 }
330 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
331 } else {
332 /* workaround for deviation #4.88 (CRC errors) */
333 /* disable Automatic Crossover */
334
335 ctrl &= ~PHY_M_PC_MDIX_MSK;
336 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
337
338 if (hw->chip_id == CHIP_ID_YUKON_XL) {
339 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
340 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
341 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
342 ctrl &= ~PHY_M_MAC_MD_MSK;
343 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
344 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
345
346 /* select page 1 to access Fiber registers */
347 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
348 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349 }
350
351 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
352 if (sky2->autoneg == AUTONEG_DISABLE)
353 ctrl &= ~PHY_CT_ANE;
354 else
355 ctrl |= PHY_CT_ANE;
356
357 ctrl |= PHY_CT_RESET;
358 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
359
360 ctrl = 0;
361 ct1000 = 0;
362 adv = PHY_AN_CSMA;
363
364 if (sky2->autoneg == AUTONEG_ENABLE) {
365 if (hw->copper) {
366 if (sky2->advertising & ADVERTISED_1000baseT_Full)
367 ct1000 |= PHY_M_1000C_AFD;
368 if (sky2->advertising & ADVERTISED_1000baseT_Half)
369 ct1000 |= PHY_M_1000C_AHD;
370 if (sky2->advertising & ADVERTISED_100baseT_Full)
371 adv |= PHY_M_AN_100_FD;
372 if (sky2->advertising & ADVERTISED_100baseT_Half)
373 adv |= PHY_M_AN_100_HD;
374 if (sky2->advertising & ADVERTISED_10baseT_Full)
375 adv |= PHY_M_AN_10_FD;
376 if (sky2->advertising & ADVERTISED_10baseT_Half)
377 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700378 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
380
381 /* Set Flow-control capabilities */
382 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700383 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700385 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 else if (!sky2->rx_pause && sky2->tx_pause)
387 adv |= PHY_AN_PAUSE_ASYM; /* local */
388
389 /* Restart Auto-negotiation */
390 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
391 } else {
392 /* forced speed/duplex settings */
393 ct1000 = PHY_M_1000C_MSE;
394
395 if (sky2->duplex == DUPLEX_FULL)
396 ctrl |= PHY_CT_DUP_MD;
397
398 switch (sky2->speed) {
399 case SPEED_1000:
400 ctrl |= PHY_CT_SP1000;
401 break;
402 case SPEED_100:
403 ctrl |= PHY_CT_SP100;
404 break;
405 }
406
407 ctrl |= PHY_CT_RESET;
408 }
409
410 if (hw->chip_id != CHIP_ID_YUKON_FE)
411 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
412
413 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
414 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
415
416 /* Setup Phy LED's */
417 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
418 ledover = 0;
419
420 switch (hw->chip_id) {
421 case CHIP_ID_YUKON_FE:
422 /* on 88E3082 these bits are at 11..9 (shifted left) */
423 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
424
425 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
426
427 /* delete ACT LED control bits */
428 ctrl &= ~PHY_M_FELP_LED1_MSK;
429 /* change ACT LED control to blink mode */
430 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
431 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
432 break;
433
434 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700435 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700436
437 /* select page 3 to access LED control register */
438 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
439
440 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700441 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
442 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
443 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
444 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445
446 /* set Polarity Control register */
447 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700448 (PHY_M_POLC_LS1_P_MIX(4) |
449 PHY_M_POLC_IS0_P_MIX(4) |
450 PHY_M_POLC_LOS_CTRL(2) |
451 PHY_M_POLC_INIT_CTRL(2) |
452 PHY_M_POLC_STA1_CTRL(2) |
453 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454
455 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700456 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700457 break;
458
459 default:
460 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
461 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
462 /* turn off the Rx LED (LED_RX) */
463 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
464 }
465
466 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
467
468 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
469 /* turn on 100 Mbps LED (LED_LINK100) */
470 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
471 }
472
473 if (ledover)
474 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
475
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700476 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700477 if (sky2->autoneg == AUTONEG_ENABLE)
478 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
479 else
480 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
481}
482
Stephen Hemminger1b537562005-12-20 15:08:07 -0800483/* Force a renegotiation */
484static void sky2_phy_reinit(struct sky2_port *sky2)
485{
486 down(&sky2->phy_sema);
487 sky2_phy_init(sky2->hw, sky2->port);
488 up(&sky2->phy_sema);
489}
490
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700491static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
492{
493 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
494 u16 reg;
495 int i;
496 const u8 *addr = hw->dev[port]->dev_addr;
497
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800498 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
499 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700500
501 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
502
Stephen Hemminger793b8832005-09-14 16:06:14 -0700503 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700504 /* WA DEV_472 -- looks like crossed wires on port 2 */
505 /* clear GMAC 1 Control reset */
506 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
507 do {
508 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
509 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
510 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
511 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
512 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
513 }
514
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700515 if (sky2->autoneg == AUTONEG_DISABLE) {
516 reg = gma_read16(hw, port, GM_GP_CTRL);
517 reg |= GM_GPCR_AU_ALL_DIS;
518 gma_write16(hw, port, GM_GP_CTRL, reg);
519 gma_read16(hw, port, GM_GP_CTRL);
520
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521 switch (sky2->speed) {
522 case SPEED_1000:
523 reg |= GM_GPCR_SPEED_1000;
524 /* fallthru */
525 case SPEED_100:
526 reg |= GM_GPCR_SPEED_100;
527 }
528
529 if (sky2->duplex == DUPLEX_FULL)
530 reg |= GM_GPCR_DUP_FULL;
531 } else
532 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
533
534 if (!sky2->tx_pause && !sky2->rx_pause) {
535 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700536 reg |=
537 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
538 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539 /* disable Rx flow-control */
540 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
541 }
542
543 gma_write16(hw, port, GM_GP_CTRL, reg);
544
Stephen Hemminger793b8832005-09-14 16:06:14 -0700545 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700546
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800547 down(&sky2->phy_sema);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700548 sky2_phy_init(hw, port);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800549 up(&sky2->phy_sema);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550
551 /* MIB clear */
552 reg = gma_read16(hw, port, GM_PHY_ADDR);
553 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
554
555 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700556 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700557 gma_write16(hw, port, GM_PHY_ADDR, reg);
558
559 /* transmit control */
560 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
561
562 /* receive control reg: unicast + multicast + no FCS */
563 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700564 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700565
566 /* transmit flow control */
567 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
568
569 /* transmit parameter */
570 gma_write16(hw, port, GM_TX_PARAM,
571 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
572 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
573 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
574 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
575
576 /* serial mode register */
577 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700578 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700580 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700581 reg |= GM_SMOD_JUMBO_ENA;
582
583 gma_write16(hw, port, GM_SERIAL_MODE, reg);
584
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700585 /* virtual address for data */
586 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
587
Stephen Hemminger793b8832005-09-14 16:06:14 -0700588 /* physical address: used for pause frames */
589 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
590
591 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
593 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
594 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
595
596 /* Configure Rx MAC FIFO */
597 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700598 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700599 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700600
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700601 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800602 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700603
Stephen Hemminger793b8832005-09-14 16:06:14 -0700604 /* Set threshold to 0xa (64 bytes)
605 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700606 */
607 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
608
609 /* Configure Tx MAC FIFO */
610 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
611 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800612
613 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
614 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
615 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
616 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
617 /* set Tx GMAC FIFO Almost Empty Threshold */
618 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
619 /* Disable Store & Forward mode for TX */
620 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
621 }
622 }
623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700624}
625
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800626/* Assign Ram Buffer allocation.
627 * start and end are in units of 4k bytes
628 * ram registers are in units of 64bit words
629 */
630static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700631{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800632 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800634 start = startk * 4096/8;
635 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700636
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700637 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
638 sky2_write32(hw, RB_ADDR(q, RB_START), start);
639 sky2_write32(hw, RB_ADDR(q, RB_END), end);
640 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
641 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
642
643 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800644 u32 space = (endk - startk) * 4096/8;
645 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700646
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800647 /* On receive queue's set the thresholds
648 * give receiver priority when > 3/4 full
649 * send pause when down to 2K
650 */
651 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
652 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700653
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800654 tp = space - 2048/8;
655 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
656 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700657 } else {
658 /* Enable store & forward on Tx queue's because
659 * Tx FIFO is only 1K on Yukon
660 */
661 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
662 }
663
664 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700665 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700666}
667
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700668/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800669static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700670{
671 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
672 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
673 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800674 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700675}
676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700677/* Setup prefetch unit registers. This is the interface between
678 * hardware and driver list elements
679 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800680static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700681 u64 addr, u32 last)
682{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700683 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
684 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
685 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
686 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
687 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
688 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700689
690 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700691}
692
Stephen Hemminger793b8832005-09-14 16:06:14 -0700693static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
694{
695 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
696
697 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
698 return le;
699}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700700
701/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700702 * This is a workaround code taken from SysKonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700703 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700704 */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800705static void sky2_put_idx(struct sky2_hw *hw, unsigned q,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700706 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700707{
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800708 wmb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700709 if (is_ec_a1(hw) && idx < *last) {
710 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
711
712 if (hwget == 0) {
713 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700714 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700715 goto setnew;
716 }
717
Stephen Hemminger793b8832005-09-14 16:06:14 -0700718 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719 /* set watermark to one list element */
720 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
721
722 /* set put index to first list element */
723 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700724 } else /* have hardware go to end of list */
725 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
726 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700727 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700728setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700730 }
shemminger@osdl.orgbea86102005-10-26 12:16:10 -0700731 *last = idx;
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800732 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700733}
734
Stephen Hemminger793b8832005-09-14 16:06:14 -0700735
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
737{
738 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
739 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
740 return le;
741}
742
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800743/* Return high part of DMA address (could be 32 or 64 bit) */
744static inline u32 high32(dma_addr_t a)
745{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800746 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800747}
748
Stephen Hemminger793b8832005-09-14 16:06:14 -0700749/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800750static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751{
752 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800753 u32 hi = high32(map);
754 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755
Stephen Hemminger793b8832005-09-14 16:06:14 -0700756 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700757 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700758 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759 le->ctrl = 0;
760 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800761 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700762 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700763
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700764 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800765 le->addr = cpu_to_le32((u32) map);
766 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700767 le->ctrl = 0;
768 le->opcode = OP_PACKET | HW_OWNER;
769}
770
Stephen Hemminger793b8832005-09-14 16:06:14 -0700771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700772/* Tell chip where to start receive checksum.
773 * Actually has two checksums, but set both same to avoid possible byte
774 * order problems.
775 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700776static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777{
778 struct sky2_rx_le *le;
779
Stephen Hemminger793b8832005-09-14 16:06:14 -0700780 le = sky2_next_rx(sky2);
781 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
782 le->ctrl = 0;
783 le->opcode = OP_TCPSTART | HW_OWNER;
784
Stephen Hemminger793b8832005-09-14 16:06:14 -0700785 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700786 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
787 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
788
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700789}
790
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700791/*
792 * The RX Stop command will not work for Yukon-2 if the BMU does not
793 * reach the end of packet and since we can't make sure that we have
794 * incoming data, we must reset the BMU while it is not doing a DMA
795 * transfer. Since it is possible that the RX path is still active,
796 * the RX RAM buffer will be stopped first, so any possible incoming
797 * data will not trigger a DMA. After the RAM buffer is stopped, the
798 * BMU is polled until any DMA in progress is ended and only then it
799 * will be reset.
800 */
801static void sky2_rx_stop(struct sky2_port *sky2)
802{
803 struct sky2_hw *hw = sky2->hw;
804 unsigned rxq = rxqaddr[sky2->port];
805 int i;
806
807 /* disable the RAM Buffer receive queue */
808 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
809
810 for (i = 0; i < 0xffff; i++)
811 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
812 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
813 goto stopped;
814
815 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
816 sky2->netdev->name);
817stopped:
818 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
819
820 /* reset the Rx prefetch unit */
821 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
822}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700823
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700824/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700825static void sky2_rx_clean(struct sky2_port *sky2)
826{
827 unsigned i;
828
829 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700830 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700831 struct ring_info *re = sky2->rx_ring + i;
832
833 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700834 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800835 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836 PCI_DMA_FROMDEVICE);
837 kfree_skb(re->skb);
838 re->skb = NULL;
839 }
840 }
841}
842
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800843/* Basic MII support */
844static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
845{
846 struct mii_ioctl_data *data = if_mii(ifr);
847 struct sky2_port *sky2 = netdev_priv(dev);
848 struct sky2_hw *hw = sky2->hw;
849 int err = -EOPNOTSUPP;
850
851 if (!netif_running(dev))
852 return -ENODEV; /* Phy still in reset */
853
854 switch(cmd) {
855 case SIOCGMIIPHY:
856 data->phy_id = PHY_ADDR_MARV;
857
858 /* fallthru */
859 case SIOCGMIIREG: {
860 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800861
862 down(&sky2->phy_sema);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800863 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800864 up(&sky2->phy_sema);
865
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800866 data->val_out = val;
867 break;
868 }
869
870 case SIOCSMIIREG:
871 if (!capable(CAP_NET_ADMIN))
872 return -EPERM;
873
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800874 down(&sky2->phy_sema);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800875 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
876 data->val_in);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800877 up(&sky2->phy_sema);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800878 break;
879 }
880 return err;
881}
882
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700883#ifdef SKY2_VLAN_TAG_USED
884static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
885{
886 struct sky2_port *sky2 = netdev_priv(dev);
887 struct sky2_hw *hw = sky2->hw;
888 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700889
Stephen Hemminger302d1252006-01-17 13:43:20 -0800890 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700891
892 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
893 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
894 sky2->vlgrp = grp;
895
Stephen Hemminger302d1252006-01-17 13:43:20 -0800896 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700897}
898
899static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
900{
901 struct sky2_port *sky2 = netdev_priv(dev);
902 struct sky2_hw *hw = sky2->hw;
903 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700904
Stephen Hemminger302d1252006-01-17 13:43:20 -0800905 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700906
907 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
908 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
909 if (sky2->vlgrp)
910 sky2->vlgrp->vlan_devices[vid] = NULL;
911
Stephen Hemminger302d1252006-01-17 13:43:20 -0800912 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700913}
914#endif
915
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800917 * It appears the hardware has a bug in the FIFO logic that
918 * cause it to hang if the FIFO gets overrun and the receive buffer
919 * is not aligned. ALso alloc_skb() won't align properly if slab
920 * debugging is enabled.
921 */
922static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
923{
924 struct sk_buff *skb;
925
926 skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
927 if (likely(skb)) {
928 unsigned long p = (unsigned long) skb->data;
929 skb_reserve(skb,
930 ((p + RX_SKB_ALIGN - 1) & ~(RX_SKB_ALIGN - 1)) - p);
931 }
932
933 return skb;
934}
935
936/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700937 * Allocate and setup receiver buffer pool.
938 * In case of 64 bit dma, there are 2X as many list elements
939 * available as ring entries
940 * and need to reserve one list element so we don't wrap around.
941 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700942static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700943{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700944 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700945 unsigned rxq = rxqaddr[sky2->port];
946 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700947
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700948 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800949 sky2_qset(hw, rxq);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700950 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
951
952 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700953 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700954 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700955
Stephen Hemminger82788c72006-01-17 13:43:10 -0800956 re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700957 if (!re->skb)
958 goto nomem;
959
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700960 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800961 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
962 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700963 }
964
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700965 /* Tell chip about available buffers */
966 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
967 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700968 return 0;
969nomem:
970 sky2_rx_clean(sky2);
971 return -ENOMEM;
972}
973
974/* Bring up network interface. */
975static int sky2_up(struct net_device *dev)
976{
977 struct sky2_port *sky2 = netdev_priv(dev);
978 struct sky2_hw *hw = sky2->hw;
979 unsigned port = sky2->port;
980 u32 ramsize, rxspace;
981 int err = -ENOMEM;
982
983 if (netif_msg_ifup(sky2))
984 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
985
986 /* must be power of 2 */
987 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700988 TX_RING_SIZE *
989 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990 &sky2->tx_le_map);
991 if (!sky2->tx_le)
992 goto err_out;
993
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -0800994 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995 GFP_KERNEL);
996 if (!sky2->tx_ring)
997 goto err_out;
998 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999
1000 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1001 &sky2->rx_le_map);
1002 if (!sky2->rx_le)
1003 goto err_out;
1004 memset(sky2->rx_le, 0, RX_LE_BYTES);
1005
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001006 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007 GFP_KERNEL);
1008 if (!sky2->rx_ring)
1009 goto err_out;
1010
1011 sky2_mac_init(hw, port);
1012
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001013 /* Determine available ram buffer space (in 4K blocks).
1014 * Note: not sure about the FE setting below yet
1015 */
1016 if (hw->chip_id == CHIP_ID_YUKON_FE)
1017 ramsize = 4;
1018 else
1019 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001020
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001021 /* Give transmitter one third (rounded up) */
1022 rxspace = ramsize - (ramsize + 2) / 3;
1023
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001024 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001025 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001026
Stephen Hemminger793b8832005-09-14 16:06:14 -07001027 /* Make sure SyncQ is disabled */
1028 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1029 RB_RST_SET);
1030
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001031 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001032 if (hw->chip_id == CHIP_ID_YUKON_EC_U)
1033 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
1034
1035
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1037 TX_RING_SIZE - 1);
1038
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001039 err = sky2_rx_start(sky2);
1040 if (err)
1041 goto err_out;
1042
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043 /* Enable interrupts from phy/mac for port */
1044 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1045 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1046 return 0;
1047
1048err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001049 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1051 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001052 sky2->rx_le = NULL;
1053 }
1054 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055 pci_free_consistent(hw->pdev,
1056 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1057 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001058 sky2->tx_le = NULL;
1059 }
1060 kfree(sky2->tx_ring);
1061 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001062
Stephen Hemminger1b537562005-12-20 15:08:07 -08001063 sky2->tx_ring = NULL;
1064 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001065 return err;
1066}
1067
Stephen Hemminger793b8832005-09-14 16:06:14 -07001068/* Modular subtraction in ring */
1069static inline int tx_dist(unsigned tail, unsigned head)
1070{
Stephen Hemminger129372d2005-12-09 11:34:59 -08001071 return (head - tail) % TX_RING_SIZE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001072}
1073
1074/* Number of list elements available for next tx */
1075static inline int tx_avail(const struct sky2_port *sky2)
1076{
1077 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1078}
1079
1080/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001081static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001082{
1083 unsigned count;
1084
1085 count = sizeof(dma_addr_t) / sizeof(u32);
1086 count += skb_shinfo(skb)->nr_frags * count;
1087
1088 if (skb_shinfo(skb)->tso_size)
1089 ++count;
1090
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001091 if (skb->ip_summed == CHECKSUM_HW)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001092 ++count;
1093
1094 return count;
1095}
1096
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001097/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001098 * Put one packet in ring for transmit.
1099 * A single packet can generate multiple list elements, and
1100 * the number of ring elements will probably be less than the number
1101 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001102 *
1103 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001104 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1106{
1107 struct sky2_port *sky2 = netdev_priv(dev);
1108 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001109 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001110 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001111 unsigned i, len;
1112 dma_addr_t mapping;
1113 u32 addr64;
1114 u16 mss;
1115 u8 ctrl;
1116
Stephen Hemminger302d1252006-01-17 13:43:20 -08001117 /* No BH disabling for tx_lock here. We are running in BH disabled
1118 * context and TX reclaim runs via poll inside of a software
1119 * interrupt, and no related locks in IRQ processing.
1120 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001121 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001122 return NETDEV_TX_LOCKED;
1123
Stephen Hemminger793b8832005-09-14 16:06:14 -07001124 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001125 /* There is a known but harmless race with lockless tx
1126 * and netif_stop_queue.
1127 */
1128 if (!netif_queue_stopped(dev)) {
1129 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001130 if (net_ratelimit())
1131 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1132 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001133 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001134 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001135
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001136 return NETDEV_TX_BUSY;
1137 }
1138
Stephen Hemminger793b8832005-09-14 16:06:14 -07001139 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001140 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1141 dev->name, sky2->tx_prod, skb->len);
1142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001143 len = skb_headlen(skb);
1144 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001145 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001146
1147 re = sky2->tx_ring + sky2->tx_prod;
1148
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001149 /* Send high bits if changed or crosses boundary */
1150 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001151 le = get_tx_le(sky2);
1152 le->tx.addr = cpu_to_le32(addr64);
1153 le->ctrl = 0;
1154 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001155 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001156 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001157
1158 /* Check for TCP Segmentation Offload */
1159 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001160 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001161 /* just drop the packet if non-linear expansion fails */
1162 if (skb_header_cloned(skb) &&
1163 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001164 dev_kfree_skb_any(skb);
1165 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001166 }
1167
1168 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1169 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1170 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001171 }
1172
Stephen Hemminger793b8832005-09-14 16:06:14 -07001173 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001174 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001175 le->tx.tso.size = cpu_to_le16(mss);
1176 le->tx.tso.rsvd = 0;
1177 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001179 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180 }
1181
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001182 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001183#ifdef SKY2_VLAN_TAG_USED
1184 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1185 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1186 if (!le) {
1187 le = get_tx_le(sky2);
1188 le->tx.addr = 0;
1189 le->opcode = OP_VLAN|HW_OWNER;
1190 le->ctrl = 0;
1191 } else
1192 le->opcode |= OP_VLAN;
1193 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1194 ctrl |= INS_VLAN;
1195 }
1196#endif
1197
1198 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001199 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001200 u16 hdr = skb->h.raw - skb->data;
1201 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202
1203 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1204 if (skb->nh.iph->protocol == IPPROTO_UDP)
1205 ctrl |= UDPTCP;
1206
1207 le = get_tx_le(sky2);
1208 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001209 le->tx.csum.offset = cpu_to_le16(offset);
1210 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001211 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001212 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001213 }
1214
1215 le = get_tx_le(sky2);
1216 le->tx.addr = cpu_to_le32((u32) mapping);
1217 le->length = cpu_to_le16(len);
1218 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001219 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001220
Stephen Hemminger793b8832005-09-14 16:06:14 -07001221 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001222 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001223 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001224
1225 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1226 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001227 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001228
1229 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1230 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001231 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001232 if (addr64 != sky2->tx_addr64) {
1233 le = get_tx_le(sky2);
1234 le->tx.addr = cpu_to_le32(addr64);
1235 le->ctrl = 0;
1236 le->opcode = OP_ADDR64 | HW_OWNER;
1237 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001238 }
1239
1240 le = get_tx_le(sky2);
1241 le->tx.addr = cpu_to_le32((u32) mapping);
1242 le->length = cpu_to_le16(frag->size);
1243 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001244 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001245
Stephen Hemminger793b8832005-09-14 16:06:14 -07001246 fre = sky2->tx_ring
1247 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001248 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001249 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001250
Stephen Hemminger793b8832005-09-14 16:06:14 -07001251 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001252 le->ctrl |= EOP;
1253
shemminger@osdl.org724bca32005-09-27 15:03:01 -07001254 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001255 &sky2->tx_last_put, TX_RING_SIZE);
1256
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001257 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001258 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001259
1260out_unlock:
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001261 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001262
1263 dev->trans_start = jiffies;
1264 return NETDEV_TX_OK;
1265}
1266
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001268 * Free ring elements from starting at tx_cons until "done"
1269 *
1270 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001271 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001272 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001273static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001274{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001275 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001276 struct pci_dev *pdev = sky2->hw->pdev;
1277 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001278 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001279
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001280 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001281
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001282 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001283 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001284 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001285
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001286 for (put = sky2->tx_cons; put != done; put = nxt) {
1287 struct tx_ring_info *re = sky2->tx_ring + put;
1288 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001289
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001290 nxt = re->idx;
1291 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001292 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001293
Stephen Hemminger793b8832005-09-14 16:06:14 -07001294 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001295 if (tx_dist(put, done) < tx_dist(put, nxt))
1296 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001297
Stephen Hemminger793b8832005-09-14 16:06:14 -07001298 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001299 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001300 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001301
Stephen Hemminger793b8832005-09-14 16:06:14 -07001302 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001303 struct tx_ring_info *fre;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001304 fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
1305 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
1306 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001307 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001308 }
1309
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001310 dev_kfree_skb_any(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001311 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001312
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001313 sky2->tx_cons = put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001314 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316}
1317
1318/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001319static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001321 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001322 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001323 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001324}
1325
1326/* Network shutdown */
1327static int sky2_down(struct net_device *dev)
1328{
1329 struct sky2_port *sky2 = netdev_priv(dev);
1330 struct sky2_hw *hw = sky2->hw;
1331 unsigned port = sky2->port;
1332 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333
Stephen Hemminger1b537562005-12-20 15:08:07 -08001334 /* Never really got started! */
1335 if (!sky2->tx_le)
1336 return 0;
1337
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338 if (netif_msg_ifdown(sky2))
1339 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1340
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001341 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001342 netif_stop_queue(dev);
1343
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001344 /* Disable port IRQ */
1345 local_irq_disable();
1346 hw->intr_mask &= ~((sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1347 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1348 local_irq_enable();
1349
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001350 flush_scheduled_work();
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001351
Stephen Hemminger793b8832005-09-14 16:06:14 -07001352 sky2_phy_reset(hw, port);
1353
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354 /* Stop transmitter */
1355 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1356 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1357
1358 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001359 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360
1361 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001362 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001363 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1364
1365 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1366
1367 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001368 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1369 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001370 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1371
1372 /* Disable Force Sync bit and Enable Alloc bit */
1373 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1374 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1375
1376 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1377 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1378 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1379
1380 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001381 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1382 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001383
1384 /* Reset the Tx prefetch units */
1385 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1386 PREF_UNIT_RST_SET);
1387
1388 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1389
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001390 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001391
1392 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1393 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1394
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001395 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001396 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1397
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001398 synchronize_irq(hw->pdev->irq);
1399
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400 sky2_tx_clean(sky2);
1401 sky2_rx_clean(sky2);
1402
1403 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1404 sky2->rx_le, sky2->rx_le_map);
1405 kfree(sky2->rx_ring);
1406
1407 pci_free_consistent(hw->pdev,
1408 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1409 sky2->tx_le, sky2->tx_le_map);
1410 kfree(sky2->tx_ring);
1411
Stephen Hemminger1b537562005-12-20 15:08:07 -08001412 sky2->tx_le = NULL;
1413 sky2->rx_le = NULL;
1414
1415 sky2->rx_ring = NULL;
1416 sky2->tx_ring = NULL;
1417
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001418 return 0;
1419}
1420
1421static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1422{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001423 if (!hw->copper)
1424 return SPEED_1000;
1425
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001426 if (hw->chip_id == CHIP_ID_YUKON_FE)
1427 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1428
1429 switch (aux & PHY_M_PS_SPEED_MSK) {
1430 case PHY_M_PS_SPEED_1000:
1431 return SPEED_1000;
1432 case PHY_M_PS_SPEED_100:
1433 return SPEED_100;
1434 default:
1435 return SPEED_10;
1436 }
1437}
1438
1439static void sky2_link_up(struct sky2_port *sky2)
1440{
1441 struct sky2_hw *hw = sky2->hw;
1442 unsigned port = sky2->port;
1443 u16 reg;
1444
1445 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001446 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447
1448 reg = gma_read16(hw, port, GM_GP_CTRL);
1449 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1450 reg |= GM_GPCR_DUP_FULL;
1451
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001452 /* enable Rx/Tx */
1453 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1454 gma_write16(hw, port, GM_GP_CTRL, reg);
1455 gma_read16(hw, port, GM_GP_CTRL);
1456
1457 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1458
1459 netif_carrier_on(sky2->netdev);
1460 netif_wake_queue(sky2->netdev);
1461
1462 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001463 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1465
Stephen Hemminger793b8832005-09-14 16:06:14 -07001466 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1467 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1468
1469 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1470 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1471 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1472 SPEED_10 ? 7 : 0) |
1473 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1474 SPEED_100 ? 7 : 0) |
1475 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1476 SPEED_1000 ? 7 : 0));
1477 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1478 }
1479
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001480 if (netif_msg_link(sky2))
1481 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001482 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001483 sky2->netdev->name, sky2->speed,
1484 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1485 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001486 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001487}
1488
1489static void sky2_link_down(struct sky2_port *sky2)
1490{
1491 struct sky2_hw *hw = sky2->hw;
1492 unsigned port = sky2->port;
1493 u16 reg;
1494
1495 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1496
1497 reg = gma_read16(hw, port, GM_GP_CTRL);
1498 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1499 gma_write16(hw, port, GM_GP_CTRL, reg);
1500 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1501
1502 if (sky2->rx_pause && !sky2->tx_pause) {
1503 /* restore Asymmetric Pause bit */
1504 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001505 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1506 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507 }
1508
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001509 netif_carrier_off(sky2->netdev);
1510 netif_stop_queue(sky2->netdev);
1511
1512 /* Turn on link LED */
1513 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1514
1515 if (netif_msg_link(sky2))
1516 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1517 sky2_phy_init(hw, port);
1518}
1519
Stephen Hemminger793b8832005-09-14 16:06:14 -07001520static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1521{
1522 struct sky2_hw *hw = sky2->hw;
1523 unsigned port = sky2->port;
1524 u16 lpa;
1525
1526 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1527
1528 if (lpa & PHY_M_AN_RF) {
1529 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1530 return -1;
1531 }
1532
1533 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1534 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1535 printk(KERN_ERR PFX "%s: master/slave fault",
1536 sky2->netdev->name);
1537 return -1;
1538 }
1539
1540 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1541 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1542 sky2->netdev->name);
1543 return -1;
1544 }
1545
1546 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1547
1548 sky2->speed = sky2_phy_speed(hw, aux);
1549
1550 /* Pause bits are offset (9..8) */
1551 if (hw->chip_id == CHIP_ID_YUKON_XL)
1552 aux >>= 6;
1553
1554 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1555 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1556
1557 if ((sky2->tx_pause || sky2->rx_pause)
1558 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1559 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1560 else
1561 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1562
1563 return 0;
1564}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001565
1566/*
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001567 * Interrupt from PHY are handled outside of interrupt context
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001568 * because accessing phy registers requires spin wait which might
1569 * cause excess interrupt latency.
1570 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001571static void sky2_phy_task(void *arg)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001572{
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001573 struct sky2_port *sky2 = arg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001574 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575 u16 istatus, phystat;
1576
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001577 down(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001578 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1579 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001580
1581 if (netif_msg_intr(sky2))
1582 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1583 sky2->netdev->name, istatus, phystat);
1584
1585 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001586 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001587 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001588 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001589 }
1590
Stephen Hemminger793b8832005-09-14 16:06:14 -07001591 if (istatus & PHY_M_IS_LSP_CHANGE)
1592 sky2->speed = sky2_phy_speed(hw, phystat);
1593
1594 if (istatus & PHY_M_IS_DUP_CHANGE)
1595 sky2->duplex =
1596 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1597
1598 if (istatus & PHY_M_IS_LST_CHANGE) {
1599 if (phystat & PHY_M_PS_LINK_UP)
1600 sky2_link_up(sky2);
1601 else
1602 sky2_link_down(sky2);
1603 }
1604out:
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001605 up(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001606
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001608 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1610 local_irq_enable();
1611}
1612
Stephen Hemminger302d1252006-01-17 13:43:20 -08001613
1614/* Transmit timeout is only called if we are running, carries is up
1615 * and tx queue is full (stopped).
1616 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617static void sky2_tx_timeout(struct net_device *dev)
1618{
1619 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001620 struct sky2_hw *hw = sky2->hw;
1621 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger302d1252006-01-17 13:43:20 -08001622 u16 ridx;
1623
1624 /* Maybe we just missed an status interrupt */
1625 spin_lock(&sky2->tx_lock);
1626 ridx = sky2_read16(hw,
1627 sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1628 sky2_tx_complete(sky2, ridx);
1629 spin_unlock(&sky2->tx_lock);
1630
1631 if (!netif_queue_stopped(dev)) {
1632 if (net_ratelimit())
1633 pr_info(PFX "transmit interrupt missed? recovered\n");
1634 return;
1635 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001636
1637 if (netif_msg_timer(sky2))
1638 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1639
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001640 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001641 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001642
1643 sky2_tx_clean(sky2);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001644
1645 sky2_qset(hw, txq);
1646 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647}
1648
Stephen Hemminger734d1862005-12-09 11:35:00 -08001649
1650#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
1651/* Want receive buffer size to be multiple of 64 bits, and incl room for vlan */
1652static inline unsigned sky2_buf_size(int mtu)
1653{
1654 return roundup(mtu + ETH_HLEN + 4, 8);
1655}
1656
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1658{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001659 struct sky2_port *sky2 = netdev_priv(dev);
1660 struct sky2_hw *hw = sky2->hw;
1661 int err;
1662 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663
1664 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1665 return -EINVAL;
1666
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001667 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1668 return -EINVAL;
1669
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001670 if (!netif_running(dev)) {
1671 dev->mtu = new_mtu;
1672 return 0;
1673 }
1674
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001675 sky2_write32(hw, B0_IMSK, 0);
1676
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001677 dev->trans_start = jiffies; /* prevent tx timeout */
1678 netif_stop_queue(dev);
1679 netif_poll_disable(hw->dev[0]);
1680
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001681 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1682 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1683 sky2_rx_stop(sky2);
1684 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685
1686 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001687 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001688 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1689 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001690
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001691 if (dev->mtu > ETH_DATA_LEN)
1692 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001693
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001694 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1695
1696 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1697
1698 err = sky2_rx_start(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001699 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001700
Stephen Hemminger1b537562005-12-20 15:08:07 -08001701 if (err)
1702 dev_close(dev);
1703 else {
1704 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1705
1706 netif_poll_enable(hw->dev[0]);
1707 netif_wake_queue(dev);
1708 }
1709
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710 return err;
1711}
1712
1713/*
1714 * Receive one packet.
1715 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001716 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001718static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001719 u16 length, u32 status)
1720{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001721 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001722 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001723
1724 if (unlikely(netif_msg_rx_status(sky2)))
1725 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001726 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727
Stephen Hemminger793b8832005-09-14 16:06:14 -07001728 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001729 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001731 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732 goto error;
1733
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001734 if (!(status & GMR_FS_RX_OK))
1735 goto resubmit;
1736
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001737 if ((status >> 16) != length || length > sky2->rx_bufsize)
1738 goto oversize;
1739
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001740 if (length < copybreak) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001741 skb = alloc_skb(length + 2, GFP_ATOMIC);
1742 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001743 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001745 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001746 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1747 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001748 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001749 skb->ip_summed = re->skb->ip_summed;
1750 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001751 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1752 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001753 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001754 struct sk_buff *nskb;
1755
Stephen Hemminger82788c72006-01-17 13:43:10 -08001756 nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001757 if (!nskb)
1758 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001759
Stephen Hemminger793b8832005-09-14 16:06:14 -07001760 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001761 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001762 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001763 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001764 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001765
Stephen Hemminger793b8832005-09-14 16:06:14 -07001766 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001767 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001768 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001769
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001770 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001772 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001773 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001774
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001775 /* Tell receiver about new buffers. */
1776 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
1777 &sky2->rx_last_put, RX_LE_SIZE);
1778
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779 return skb;
1780
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001781oversize:
1782 ++sky2->net_stats.rx_over_errors;
1783 goto resubmit;
1784
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001786 ++sky2->net_stats.rx_errors;
1787
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001788 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1790 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001791
1792 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001793 sky2->net_stats.rx_length_errors++;
1794 if (status & GMR_FS_FRAGMENT)
1795 sky2->net_stats.rx_frame_errors++;
1796 if (status & GMR_FS_CRC_ERR)
1797 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001798 if (status & GMR_FS_RX_FF_OV)
1799 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001800
Stephen Hemminger793b8832005-09-14 16:06:14 -07001801 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001802}
1803
shemminger@osdl.org22247952005-11-30 11:45:19 -08001804/*
1805 * Check for transmit complete
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806 */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001807#define TX_NO_STATUS 0xffff
shemminger@osdl.org22247952005-11-30 11:45:19 -08001808
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001809static void sky2_tx_check(struct sky2_hw *hw, int port, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001810{
1811 if (last != TX_NO_STATUS) {
1812 struct net_device *dev = hw->dev[port];
1813 if (dev && netif_running(dev)) {
1814 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001815
1816 spin_lock(&sky2->tx_lock);
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001817 sky2_tx_complete(sky2, last);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001818 spin_unlock(&sky2->tx_lock);
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001819 }
shemminger@osdl.org22247952005-11-30 11:45:19 -08001820 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001821}
1822
1823/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824 * Both ports share the same status interrupt, therefore there is only
1825 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001827static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001829 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1830 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001832 u16 hwidx;
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001833 u16 tx_done[2] = { TX_NO_STATUS, TX_NO_STATUS };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834
Stephen Hemmingerf9a66c72006-01-30 11:37:58 -08001835 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
1836
Stephen Hemminger793b8832005-09-14 16:06:14 -07001837 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001838 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001839 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001840
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001841 while (hwidx != hw->st_idx) {
1842 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1843 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001844 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001846 u32 status;
1847 u16 length;
1848
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001849 le = hw->st_le + hw->st_idx;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001850 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001851 prefetch(hw->st_le + hw->st_idx);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001852
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001853 BUG_ON(le->link >= 2);
1854 dev = hw->dev[le->link];
1855 if (dev == NULL || !netif_running(dev))
1856 continue;
1857
1858 sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001859 status = le32_to_cpu(le->status);
1860 length = le16_to_cpu(le->length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001861
Stephen Hemmingerdc4d5ea2006-01-17 13:43:15 -08001862 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001863 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001864 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001865 if (!skb)
1866 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001867
1868 skb->dev = dev;
1869 skb->protocol = eth_type_trans(skb, dev);
1870 dev->last_rx = jiffies;
1871
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001872#ifdef SKY2_VLAN_TAG_USED
1873 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1874 vlan_hwaccel_receive_skb(skb,
1875 sky2->vlgrp,
1876 be16_to_cpu(sky2->rx_tag));
1877 } else
1878#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001879 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001880
1881 if (++work_done >= to_do)
1882 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001883 break;
1884
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001885#ifdef SKY2_VLAN_TAG_USED
1886 case OP_RXVLAN:
1887 sky2->rx_tag = length;
1888 break;
1889
1890 case OP_RXCHKSVLAN:
1891 sky2->rx_tag = length;
1892 /* fall through */
1893#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001895 skb = sky2->rx_ring[sky2->rx_next].skb;
1896 skb->ip_summed = CHECKSUM_HW;
1897 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001898 break;
1899
1900 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001901 /* TX index reports status for both ports */
1902 tx_done[0] = status & 0xffff;
1903 tx_done[1] = ((status >> 24) & 0xff)
1904 | (u16)(length & 0xf) << 8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905 break;
1906
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001907 default:
1908 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001909 printk(KERN_WARNING PFX
Stephen Hemmingerdc4d5ea2006-01-17 13:43:15 -08001910 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001911 break;
1912 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001913 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001914
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001915exit_loop:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001916 sky2_tx_check(hw, 0, tx_done[0]);
1917 sky2_tx_check(hw, 1, tx_done[1]);
1918
Stephen Hemmingerf9a66c72006-01-30 11:37:58 -08001919 if (likely(work_done < to_do)) {
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001920 /* need to restart TX timer */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001921 if (is_ec_a1(hw)) {
1922 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1923 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1924 }
1925
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001926 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927 hw->intr_mask |= Y2_IS_STAT_BMU;
1928 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001929 return 0;
1930 } else {
1931 *budget -= work_done;
1932 dev0->quota -= work_done;
1933 return 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935}
1936
1937static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1938{
1939 struct net_device *dev = hw->dev[port];
1940
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001941 if (net_ratelimit())
1942 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1943 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001944
1945 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001946 if (net_ratelimit())
1947 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1948 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949 /* Clear IRQ */
1950 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1951 }
1952
1953 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001954 if (net_ratelimit())
1955 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1956 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957
1958 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1959 }
1960
1961 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001962 if (net_ratelimit())
1963 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1965 }
1966
1967 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001968 if (net_ratelimit())
1969 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1971 }
1972
1973 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001974 if (net_ratelimit())
1975 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
1976 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1978 }
1979}
1980
1981static void sky2_hw_intr(struct sky2_hw *hw)
1982{
1983 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1984
Stephen Hemminger793b8832005-09-14 16:06:14 -07001985 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001986 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001987
1988 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001989 u16 pci_err;
1990
1991 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001992 if (net_ratelimit())
1993 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1994 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995
1996 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001997 pci_write_config_word(hw->pdev, PCI_STATUS,
1998 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001999 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2000 }
2001
2002 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002003 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002004 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005
Stephen Hemminger793b8832005-09-14 16:06:14 -07002006 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
2007
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002008 if (net_ratelimit())
2009 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2010 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002011
2012 /* clear the interrupt */
2013 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002014 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2015 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2017
2018 if (pex_err & PEX_FATAL_ERRORS) {
2019 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2020 hwmsk &= ~Y2_IS_PCI_EXP;
2021 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2022 }
2023 }
2024
2025 if (status & Y2_HWE_L1_MASK)
2026 sky2_hw_error(hw, 0, status);
2027 status >>= 8;
2028 if (status & Y2_HWE_L1_MASK)
2029 sky2_hw_error(hw, 1, status);
2030}
2031
2032static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2033{
2034 struct net_device *dev = hw->dev[port];
2035 struct sky2_port *sky2 = netdev_priv(dev);
2036 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2037
2038 if (netif_msg_intr(sky2))
2039 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2040 dev->name, status);
2041
2042 if (status & GM_IS_RX_FF_OR) {
2043 ++sky2->net_stats.rx_fifo_errors;
2044 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2045 }
2046
2047 if (status & GM_IS_TX_FF_UR) {
2048 ++sky2->net_stats.tx_fifo_errors;
2049 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2050 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002051}
2052
2053static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2054{
2055 struct net_device *dev = hw->dev[port];
2056 struct sky2_port *sky2 = netdev_priv(dev);
2057
2058 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
2059 sky2_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002060 schedule_work(&sky2->phy_task);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061}
2062
2063static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2064{
2065 struct sky2_hw *hw = dev_id;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002066 struct net_device *dev0 = hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002067 u32 status;
2068
2069 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002070 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002071 return IRQ_NONE;
2072
2073 if (status & Y2_IS_HW_ERR)
2074 sky2_hw_intr(hw);
2075
Stephen Hemminger793b8832005-09-14 16:06:14 -07002076 /* Do NAPI for Rx and Tx status */
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002077 if (status & Y2_IS_STAT_BMU) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002078 hw->intr_mask &= ~Y2_IS_STAT_BMU;
2079 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002080
shemminger@osdl.org0a122572005-11-30 11:45:17 -08002081 if (likely(__netif_rx_schedule_prep(dev0))) {
2082 prefetch(&hw->st_le[hw->st_idx]);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002083 __netif_rx_schedule(dev0);
shemminger@osdl.org0a122572005-11-30 11:45:17 -08002084 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002085 }
2086
Stephen Hemminger793b8832005-09-14 16:06:14 -07002087 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002088 sky2_phy_intr(hw, 0);
2089
2090 if (status & Y2_IS_IRQ_PHY2)
2091 sky2_phy_intr(hw, 1);
2092
2093 if (status & Y2_IS_IRQ_MAC1)
2094 sky2_mac_intr(hw, 0);
2095
2096 if (status & Y2_IS_IRQ_MAC2)
2097 sky2_mac_intr(hw, 1);
2098
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002100
2101 sky2_read32(hw, B0_IMSK);
2102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002103 return IRQ_HANDLED;
2104}
2105
2106#ifdef CONFIG_NET_POLL_CONTROLLER
2107static void sky2_netpoll(struct net_device *dev)
2108{
2109 struct sky2_port *sky2 = netdev_priv(dev);
2110
Stephen Hemminger793b8832005-09-14 16:06:14 -07002111 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002112}
2113#endif
2114
2115/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002116static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002118 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002119 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002120 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002121 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002123 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002124 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002125 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002126 }
2127}
2128
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002129static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2130{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002131 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002132}
2133
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002134static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2135{
2136 return clk / sky2_mhz(hw);
2137}
2138
2139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140static int sky2_reset(struct sky2_hw *hw)
2141{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002142 u16 status;
2143 u8 t8, pmd_type;
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002144 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002145
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002148 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2149 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2150 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2151 pci_name(hw->pdev), hw->chip_id);
2152 return -EOPNOTSUPP;
2153 }
2154
2155 /* disable ASF */
2156 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2157 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2158 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2159 }
2160
2161 /* do a SW reset */
2162 sky2_write8(hw, B0_CTST, CS_RST_SET);
2163 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2164
2165 /* clear PCI errors, if any */
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002166 err = pci_read_config_word(hw->pdev, PCI_STATUS, &status);
2167 if (err)
2168 goto pci_err;
2169
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002171 err = pci_write_config_word(hw->pdev, PCI_STATUS,
2172 status | PCI_STATUS_ERROR_BITS);
2173 if (err)
2174 goto pci_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175
2176 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2177
2178 /* clear any PEX errors */
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002179 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP)) {
2180 err = pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2181 0xffffffffUL);
2182 if (err)
2183 goto pci_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184 }
2185
2186 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2187 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2188
2189 hw->ports = 1;
2190 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2191 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2192 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2193 ++hw->ports;
2194 }
2195 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2196
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002197 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002198
2199 for (i = 0; i < hw->ports; i++) {
2200 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2201 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2202 }
2203
2204 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2205
Stephen Hemminger793b8832005-09-14 16:06:14 -07002206 /* Clear I2C IRQ noise */
2207 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208
2209 /* turn off hardware timer (unused) */
2210 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2211 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002212
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002213 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2214
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002215 /* Turn off descriptor polling */
2216 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002217
2218 /* Turn off receive timestamp */
2219 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002220 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002221
2222 /* enable the Tx Arbiters */
2223 for (i = 0; i < hw->ports; i++)
2224 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2225
2226 /* Initialize ram interface */
2227 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002228 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002229
2230 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2231 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2232 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2233 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2234 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2235 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2236 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2237 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2238 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2239 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2240 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2241 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2242 }
2243
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002244 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246 for (i = 0; i < hw->ports; i++)
2247 sky2_phy_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002248
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002249 memset(hw->st_le, 0, STATUS_LE_BYTES);
2250 hw->st_idx = 0;
2251
2252 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2253 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2254
2255 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002256 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002257
2258 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002259 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002260
Stephen Hemminger793b8832005-09-14 16:06:14 -07002261 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002262 if (is_ec_a1(hw)) {
2263 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002264 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002265
2266 /* set Status-FIFO watermark */
2267 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2268
2269 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002270 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002271 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 10000));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002272 } else {
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002273 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2274 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002275
2276 /* set Status-FIFO ISR watermark */
2277 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002278 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2279 else
2280 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002281
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002282 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2283 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2284 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002285 }
2286
Stephen Hemminger793b8832005-09-14 16:06:14 -07002287 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2289
2290 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2291 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2292 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2293
2294 return 0;
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002295
2296pci_err:
2297 /* This is to catch a BIOS bug workaround where
2298 * mmconfig table doesn't have other buses.
2299 */
2300 printk(KERN_ERR PFX "%s: can't access PCI config space\n",
2301 pci_name(hw->pdev));
2302 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002303}
2304
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002305static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002306{
2307 u32 modes;
2308 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002309 modes = SUPPORTED_10baseT_Half
2310 | SUPPORTED_10baseT_Full
2311 | SUPPORTED_100baseT_Half
2312 | SUPPORTED_100baseT_Full
2313 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002314
2315 if (hw->chip_id != CHIP_ID_YUKON_FE)
2316 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002317 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318 } else
2319 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002320 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002321 return modes;
2322}
2323
Stephen Hemminger793b8832005-09-14 16:06:14 -07002324static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002325{
2326 struct sky2_port *sky2 = netdev_priv(dev);
2327 struct sky2_hw *hw = sky2->hw;
2328
2329 ecmd->transceiver = XCVR_INTERNAL;
2330 ecmd->supported = sky2_supported_modes(hw);
2331 ecmd->phy_address = PHY_ADDR_MARV;
2332 if (hw->copper) {
2333 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002334 | SUPPORTED_10baseT_Full
2335 | SUPPORTED_100baseT_Half
2336 | SUPPORTED_100baseT_Full
2337 | SUPPORTED_1000baseT_Half
2338 | SUPPORTED_1000baseT_Full
2339 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002340 ecmd->port = PORT_TP;
2341 } else
2342 ecmd->port = PORT_FIBRE;
2343
2344 ecmd->advertising = sky2->advertising;
2345 ecmd->autoneg = sky2->autoneg;
2346 ecmd->speed = sky2->speed;
2347 ecmd->duplex = sky2->duplex;
2348 return 0;
2349}
2350
2351static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2352{
2353 struct sky2_port *sky2 = netdev_priv(dev);
2354 const struct sky2_hw *hw = sky2->hw;
2355 u32 supported = sky2_supported_modes(hw);
2356
2357 if (ecmd->autoneg == AUTONEG_ENABLE) {
2358 ecmd->advertising = supported;
2359 sky2->duplex = -1;
2360 sky2->speed = -1;
2361 } else {
2362 u32 setting;
2363
Stephen Hemminger793b8832005-09-14 16:06:14 -07002364 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365 case SPEED_1000:
2366 if (ecmd->duplex == DUPLEX_FULL)
2367 setting = SUPPORTED_1000baseT_Full;
2368 else if (ecmd->duplex == DUPLEX_HALF)
2369 setting = SUPPORTED_1000baseT_Half;
2370 else
2371 return -EINVAL;
2372 break;
2373 case SPEED_100:
2374 if (ecmd->duplex == DUPLEX_FULL)
2375 setting = SUPPORTED_100baseT_Full;
2376 else if (ecmd->duplex == DUPLEX_HALF)
2377 setting = SUPPORTED_100baseT_Half;
2378 else
2379 return -EINVAL;
2380 break;
2381
2382 case SPEED_10:
2383 if (ecmd->duplex == DUPLEX_FULL)
2384 setting = SUPPORTED_10baseT_Full;
2385 else if (ecmd->duplex == DUPLEX_HALF)
2386 setting = SUPPORTED_10baseT_Half;
2387 else
2388 return -EINVAL;
2389 break;
2390 default:
2391 return -EINVAL;
2392 }
2393
2394 if ((setting & supported) == 0)
2395 return -EINVAL;
2396
2397 sky2->speed = ecmd->speed;
2398 sky2->duplex = ecmd->duplex;
2399 }
2400
2401 sky2->autoneg = ecmd->autoneg;
2402 sky2->advertising = ecmd->advertising;
2403
Stephen Hemminger1b537562005-12-20 15:08:07 -08002404 if (netif_running(dev))
2405 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406
2407 return 0;
2408}
2409
2410static void sky2_get_drvinfo(struct net_device *dev,
2411 struct ethtool_drvinfo *info)
2412{
2413 struct sky2_port *sky2 = netdev_priv(dev);
2414
2415 strcpy(info->driver, DRV_NAME);
2416 strcpy(info->version, DRV_VERSION);
2417 strcpy(info->fw_version, "N/A");
2418 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2419}
2420
2421static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002422 char name[ETH_GSTRING_LEN];
2423 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424} sky2_stats[] = {
2425 { "tx_bytes", GM_TXO_OK_HI },
2426 { "rx_bytes", GM_RXO_OK_HI },
2427 { "tx_broadcast", GM_TXF_BC_OK },
2428 { "rx_broadcast", GM_RXF_BC_OK },
2429 { "tx_multicast", GM_TXF_MC_OK },
2430 { "rx_multicast", GM_RXF_MC_OK },
2431 { "tx_unicast", GM_TXF_UC_OK },
2432 { "rx_unicast", GM_RXF_UC_OK },
2433 { "tx_mac_pause", GM_TXF_MPAUSE },
2434 { "rx_mac_pause", GM_RXF_MPAUSE },
2435 { "collisions", GM_TXF_SNG_COL },
2436 { "late_collision",GM_TXF_LAT_COL },
2437 { "aborted", GM_TXF_ABO_COL },
2438 { "multi_collisions", GM_TXF_MUL_COL },
2439 { "fifo_underrun", GM_TXE_FIFO_UR },
2440 { "fifo_overflow", GM_RXE_FIFO_OV },
2441 { "rx_toolong", GM_RXF_LNG_ERR },
2442 { "rx_jabber", GM_RXF_JAB_PKT },
2443 { "rx_runt", GM_RXE_FRAG },
2444 { "rx_too_long", GM_RXF_LNG_ERR },
2445 { "rx_fcs_error", GM_RXF_FCS_ERR },
2446};
2447
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448static u32 sky2_get_rx_csum(struct net_device *dev)
2449{
2450 struct sky2_port *sky2 = netdev_priv(dev);
2451
2452 return sky2->rx_csum;
2453}
2454
2455static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2456{
2457 struct sky2_port *sky2 = netdev_priv(dev);
2458
2459 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002460
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002461 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2462 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2463
2464 return 0;
2465}
2466
2467static u32 sky2_get_msglevel(struct net_device *netdev)
2468{
2469 struct sky2_port *sky2 = netdev_priv(netdev);
2470 return sky2->msg_enable;
2471}
2472
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002473static int sky2_nway_reset(struct net_device *dev)
2474{
2475 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002476
2477 if (sky2->autoneg != AUTONEG_ENABLE)
2478 return -EINVAL;
2479
Stephen Hemminger1b537562005-12-20 15:08:07 -08002480 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002481
2482 return 0;
2483}
2484
Stephen Hemminger793b8832005-09-14 16:06:14 -07002485static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002486{
2487 struct sky2_hw *hw = sky2->hw;
2488 unsigned port = sky2->port;
2489 int i;
2490
2491 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002492 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002493 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002494 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002495
Stephen Hemminger793b8832005-09-14 16:06:14 -07002496 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002497 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2498}
2499
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002500static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2501{
2502 struct sky2_port *sky2 = netdev_priv(netdev);
2503 sky2->msg_enable = value;
2504}
2505
2506static int sky2_get_stats_count(struct net_device *dev)
2507{
2508 return ARRAY_SIZE(sky2_stats);
2509}
2510
2511static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002512 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002513{
2514 struct sky2_port *sky2 = netdev_priv(dev);
2515
Stephen Hemminger793b8832005-09-14 16:06:14 -07002516 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002517}
2518
Stephen Hemminger793b8832005-09-14 16:06:14 -07002519static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002520{
2521 int i;
2522
2523 switch (stringset) {
2524 case ETH_SS_STATS:
2525 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2526 memcpy(data + i * ETH_GSTRING_LEN,
2527 sky2_stats[i].name, ETH_GSTRING_LEN);
2528 break;
2529 }
2530}
2531
2532/* Use hardware MIB variables for critical path statistics and
2533 * transmit feedback not reported at interrupt.
2534 * Other errors are accounted for in interrupt handler.
2535 */
2536static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2537{
2538 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002539 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540
Stephen Hemminger793b8832005-09-14 16:06:14 -07002541 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542
2543 sky2->net_stats.tx_bytes = data[0];
2544 sky2->net_stats.rx_bytes = data[1];
2545 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2546 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2547 sky2->net_stats.multicast = data[5] + data[7];
2548 sky2->net_stats.collisions = data[10];
2549 sky2->net_stats.tx_aborted_errors = data[12];
2550
2551 return &sky2->net_stats;
2552}
2553
2554static int sky2_set_mac_address(struct net_device *dev, void *p)
2555{
2556 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002557 struct sky2_hw *hw = sky2->hw;
2558 unsigned port = sky2->port;
2559 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002560
2561 if (!is_valid_ether_addr(addr->sa_data))
2562 return -EADDRNOTAVAIL;
2563
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002564 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002565 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002567 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002568 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002569
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002570 /* virtual address for data */
2571 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2572
2573 /* physical address: used for pause frames */
2574 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002575
2576 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002577}
2578
2579static void sky2_set_multicast(struct net_device *dev)
2580{
2581 struct sky2_port *sky2 = netdev_priv(dev);
2582 struct sky2_hw *hw = sky2->hw;
2583 unsigned port = sky2->port;
2584 struct dev_mc_list *list = dev->mc_list;
2585 u16 reg;
2586 u8 filter[8];
2587
2588 memset(filter, 0, sizeof(filter));
2589
2590 reg = gma_read16(hw, port, GM_RX_CTRL);
2591 reg |= GM_RXCR_UCF_ENA;
2592
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002593 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002595 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002597 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002598 reg &= ~GM_RXCR_MCF_ENA;
2599 else {
2600 int i;
2601 reg |= GM_RXCR_MCF_ENA;
2602
2603 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2604 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002605 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002606 }
2607 }
2608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002610 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002612 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002614 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002615 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002616 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002617
2618 gma_write16(hw, port, GM_RX_CTRL, reg);
2619}
2620
2621/* Can have one global because blinking is controlled by
2622 * ethtool and that is always under RTNL mutex
2623 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002624static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002625{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002626 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002627
Stephen Hemminger793b8832005-09-14 16:06:14 -07002628 switch (hw->chip_id) {
2629 case CHIP_ID_YUKON_XL:
2630 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2631 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2632 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2633 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2634 PHY_M_LEDC_INIT_CTRL(7) |
2635 PHY_M_LEDC_STA1_CTRL(7) |
2636 PHY_M_LEDC_STA0_CTRL(7))
2637 : 0);
2638
2639 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2640 break;
2641
2642 default:
2643 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2644 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2645 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2646 PHY_M_LED_MO_10(MO_LED_ON) |
2647 PHY_M_LED_MO_100(MO_LED_ON) |
2648 PHY_M_LED_MO_1000(MO_LED_ON) |
2649 PHY_M_LED_MO_RX(MO_LED_ON)
2650 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2651 PHY_M_LED_MO_10(MO_LED_OFF) |
2652 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002653 PHY_M_LED_MO_1000(MO_LED_OFF) |
2654 PHY_M_LED_MO_RX(MO_LED_OFF));
2655
Stephen Hemminger793b8832005-09-14 16:06:14 -07002656 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002657}
2658
2659/* blink LED's for finding board */
2660static int sky2_phys_id(struct net_device *dev, u32 data)
2661{
2662 struct sky2_port *sky2 = netdev_priv(dev);
2663 struct sky2_hw *hw = sky2->hw;
2664 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002665 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002666 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002667 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002668 int onoff = 1;
2669
Stephen Hemminger793b8832005-09-14 16:06:14 -07002670 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002671 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2672 else
2673 ms = data * 1000;
2674
2675 /* save initial values */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002676 down(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002677 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2678 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2679 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2680 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2681 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2682 } else {
2683 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2684 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2685 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002686
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002687 interrupted = 0;
2688 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002689 sky2_led(hw, port, onoff);
2690 onoff = !onoff;
2691
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002692 up(&sky2->phy_sema);
2693 interrupted = msleep_interruptible(250);
2694 down(&sky2->phy_sema);
2695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696 ms -= 250;
2697 }
2698
2699 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002700 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2701 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2702 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2703 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2704 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2705 } else {
2706 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2707 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2708 }
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002709 up(&sky2->phy_sema);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710
2711 return 0;
2712}
2713
2714static void sky2_get_pauseparam(struct net_device *dev,
2715 struct ethtool_pauseparam *ecmd)
2716{
2717 struct sky2_port *sky2 = netdev_priv(dev);
2718
2719 ecmd->tx_pause = sky2->tx_pause;
2720 ecmd->rx_pause = sky2->rx_pause;
2721 ecmd->autoneg = sky2->autoneg;
2722}
2723
2724static int sky2_set_pauseparam(struct net_device *dev,
2725 struct ethtool_pauseparam *ecmd)
2726{
2727 struct sky2_port *sky2 = netdev_priv(dev);
2728 int err = 0;
2729
2730 sky2->autoneg = ecmd->autoneg;
2731 sky2->tx_pause = ecmd->tx_pause != 0;
2732 sky2->rx_pause = ecmd->rx_pause != 0;
2733
Stephen Hemminger1b537562005-12-20 15:08:07 -08002734 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002735
2736 return err;
2737}
2738
2739#ifdef CONFIG_PM
2740static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2741{
2742 struct sky2_port *sky2 = netdev_priv(dev);
2743
2744 wol->supported = WAKE_MAGIC;
2745 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2746}
2747
2748static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2749{
2750 struct sky2_port *sky2 = netdev_priv(dev);
2751 struct sky2_hw *hw = sky2->hw;
2752
2753 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2754 return -EOPNOTSUPP;
2755
2756 sky2->wol = wol->wolopts == WAKE_MAGIC;
2757
2758 if (sky2->wol) {
2759 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2760
2761 sky2_write16(hw, WOL_CTRL_STAT,
2762 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2763 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2764 } else
2765 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2766
2767 return 0;
2768}
2769#endif
2770
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002771static int sky2_get_coalesce(struct net_device *dev,
2772 struct ethtool_coalesce *ecmd)
2773{
2774 struct sky2_port *sky2 = netdev_priv(dev);
2775 struct sky2_hw *hw = sky2->hw;
2776
2777 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2778 ecmd->tx_coalesce_usecs = 0;
2779 else {
2780 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2781 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2782 }
2783 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2784
2785 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2786 ecmd->rx_coalesce_usecs = 0;
2787 else {
2788 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2789 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2790 }
2791 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2792
2793 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2794 ecmd->rx_coalesce_usecs_irq = 0;
2795 else {
2796 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2797 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2798 }
2799
2800 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2801
2802 return 0;
2803}
2804
2805/* Note: this affect both ports */
2806static int sky2_set_coalesce(struct net_device *dev,
2807 struct ethtool_coalesce *ecmd)
2808{
2809 struct sky2_port *sky2 = netdev_priv(dev);
2810 struct sky2_hw *hw = sky2->hw;
2811 const u32 tmin = sky2_clk2us(hw, 1);
2812 const u32 tmax = 5000;
2813
2814 if (ecmd->tx_coalesce_usecs != 0 &&
2815 (ecmd->tx_coalesce_usecs < tmin || ecmd->tx_coalesce_usecs > tmax))
2816 return -EINVAL;
2817
2818 if (ecmd->rx_coalesce_usecs != 0 &&
2819 (ecmd->rx_coalesce_usecs < tmin || ecmd->rx_coalesce_usecs > tmax))
2820 return -EINVAL;
2821
2822 if (ecmd->rx_coalesce_usecs_irq != 0 &&
2823 (ecmd->rx_coalesce_usecs_irq < tmin || ecmd->rx_coalesce_usecs_irq > tmax))
2824 return -EINVAL;
2825
2826 if (ecmd->tx_max_coalesced_frames > 0xffff)
2827 return -EINVAL;
2828 if (ecmd->rx_max_coalesced_frames > 0xff)
2829 return -EINVAL;
2830 if (ecmd->rx_max_coalesced_frames_irq > 0xff)
2831 return -EINVAL;
2832
2833 if (ecmd->tx_coalesce_usecs == 0)
2834 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2835 else {
2836 sky2_write32(hw, STAT_TX_TIMER_INI,
2837 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2838 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2839 }
2840 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2841
2842 if (ecmd->rx_coalesce_usecs == 0)
2843 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2844 else {
2845 sky2_write32(hw, STAT_LEV_TIMER_INI,
2846 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2847 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2848 }
2849 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2850
2851 if (ecmd->rx_coalesce_usecs_irq == 0)
2852 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2853 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002854 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002855 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2856 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2857 }
2858 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2859 return 0;
2860}
2861
Stephen Hemminger793b8832005-09-14 16:06:14 -07002862static void sky2_get_ringparam(struct net_device *dev,
2863 struct ethtool_ringparam *ering)
2864{
2865 struct sky2_port *sky2 = netdev_priv(dev);
2866
2867 ering->rx_max_pending = RX_MAX_PENDING;
2868 ering->rx_mini_max_pending = 0;
2869 ering->rx_jumbo_max_pending = 0;
2870 ering->tx_max_pending = TX_RING_SIZE - 1;
2871
2872 ering->rx_pending = sky2->rx_pending;
2873 ering->rx_mini_pending = 0;
2874 ering->rx_jumbo_pending = 0;
2875 ering->tx_pending = sky2->tx_pending;
2876}
2877
2878static int sky2_set_ringparam(struct net_device *dev,
2879 struct ethtool_ringparam *ering)
2880{
2881 struct sky2_port *sky2 = netdev_priv(dev);
2882 int err = 0;
2883
2884 if (ering->rx_pending > RX_MAX_PENDING ||
2885 ering->rx_pending < 8 ||
2886 ering->tx_pending < MAX_SKB_TX_LE ||
2887 ering->tx_pending > TX_RING_SIZE - 1)
2888 return -EINVAL;
2889
2890 if (netif_running(dev))
2891 sky2_down(dev);
2892
2893 sky2->rx_pending = ering->rx_pending;
2894 sky2->tx_pending = ering->tx_pending;
2895
Stephen Hemminger1b537562005-12-20 15:08:07 -08002896 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002897 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002898 if (err)
2899 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08002900 else
2901 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002902 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002903
2904 return err;
2905}
2906
Stephen Hemminger793b8832005-09-14 16:06:14 -07002907static int sky2_get_regs_len(struct net_device *dev)
2908{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002909 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002910}
2911
2912/*
2913 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002914 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002915 */
2916static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2917 void *p)
2918{
2919 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002920 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002921
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002922 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002923 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002924 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002925
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002926 memcpy_fromio(p, io, B3_RAM_ADDR);
2927
2928 memcpy_fromio(p + B3_RI_WTO_R1,
2929 io + B3_RI_WTO_R1,
2930 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002931}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002932
2933static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002934 .get_settings = sky2_get_settings,
2935 .set_settings = sky2_set_settings,
2936 .get_drvinfo = sky2_get_drvinfo,
2937 .get_msglevel = sky2_get_msglevel,
2938 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002939 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002940 .get_regs_len = sky2_get_regs_len,
2941 .get_regs = sky2_get_regs,
2942 .get_link = ethtool_op_get_link,
2943 .get_sg = ethtool_op_get_sg,
2944 .set_sg = ethtool_op_set_sg,
2945 .get_tx_csum = ethtool_op_get_tx_csum,
2946 .set_tx_csum = ethtool_op_set_tx_csum,
2947 .get_tso = ethtool_op_get_tso,
2948 .set_tso = ethtool_op_set_tso,
2949 .get_rx_csum = sky2_get_rx_csum,
2950 .set_rx_csum = sky2_set_rx_csum,
2951 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002952 .get_coalesce = sky2_get_coalesce,
2953 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002954 .get_ringparam = sky2_get_ringparam,
2955 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956 .get_pauseparam = sky2_get_pauseparam,
2957 .set_pauseparam = sky2_set_pauseparam,
2958#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002959 .get_wol = sky2_get_wol,
2960 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002961#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002962 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002963 .get_stats_count = sky2_get_stats_count,
2964 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002965 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002966};
2967
2968/* Initialize network device */
2969static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2970 unsigned port, int highmem)
2971{
2972 struct sky2_port *sky2;
2973 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2974
2975 if (!dev) {
2976 printk(KERN_ERR "sky2 etherdev alloc failed");
2977 return NULL;
2978 }
2979
2980 SET_MODULE_OWNER(dev);
2981 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002982 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002983 dev->open = sky2_up;
2984 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002985 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986 dev->hard_start_xmit = sky2_xmit_frame;
2987 dev->get_stats = sky2_get_stats;
2988 dev->set_multicast_list = sky2_set_multicast;
2989 dev->set_mac_address = sky2_set_mac_address;
2990 dev->change_mtu = sky2_change_mtu;
2991 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2992 dev->tx_timeout = sky2_tx_timeout;
2993 dev->watchdog_timeo = TX_WATCHDOG;
2994 if (port == 0)
2995 dev->poll = sky2_poll;
2996 dev->weight = NAPI_WEIGHT;
2997#ifdef CONFIG_NET_POLL_CONTROLLER
2998 dev->poll_controller = sky2_netpoll;
2999#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000
3001 sky2 = netdev_priv(dev);
3002 sky2->netdev = dev;
3003 sky2->hw = hw;
3004 sky2->msg_enable = netif_msg_init(debug, default_msg);
3005
3006 spin_lock_init(&sky2->tx_lock);
3007 /* Auto speed and flow control */
3008 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003009 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010 sky2->rx_pause = 1;
3011 sky2->duplex = -1;
3012 sky2->speed = -1;
3013 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003014
3015 /* Receive checksum disabled for Yukon XL
3016 * because of observed problems with incorrect
3017 * values when multiple packets are received in one interrupt
3018 */
3019 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
3020
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003021 INIT_WORK(&sky2->phy_task, sky2_phy_task, sky2);
3022 init_MUTEX(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003023 sky2->tx_pending = TX_DEF_PENDING;
3024 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003025 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003026
3027 hw->dev[port] = dev;
3028
3029 sky2->port = port;
3030
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003031 dev->features |= NETIF_F_LLTX;
3032 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3033 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003034 if (highmem)
3035 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003036 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003037
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003038#ifdef SKY2_VLAN_TAG_USED
3039 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3040 dev->vlan_rx_register = sky2_vlan_rx_register;
3041 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3042#endif
3043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003044 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003045 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003046 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047
3048 /* device is off until link detection */
3049 netif_carrier_off(dev);
3050 netif_stop_queue(dev);
3051
3052 return dev;
3053}
3054
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003055static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003056{
3057 const struct sky2_port *sky2 = netdev_priv(dev);
3058
3059 if (netif_msg_probe(sky2))
3060 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3061 dev->name,
3062 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3063 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3064}
3065
Stephen Hemminger4d52b482006-01-30 11:38:00 -08003066/* Handle software interrupt used during MSI test */
3067static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3068 struct pt_regs *regs)
3069{
3070 struct sky2_hw *hw = dev_id;
3071 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3072
3073 if (status == 0)
3074 return IRQ_NONE;
3075
3076 if (status & Y2_IS_IRQ_SW) {
3077 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3078 hw->msi = 1;
3079 }
3080 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3081
3082 sky2_read32(hw, B0_IMSK);
3083 return IRQ_HANDLED;
3084}
3085
3086/* Test interrupt path by forcing a a software IRQ */
3087static int __devinit sky2_test_msi(struct sky2_hw *hw)
3088{
3089 struct pci_dev *pdev = hw->pdev;
3090 int i, err;
3091
3092 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3093
3094 err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
3095 if (err) {
3096 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3097 pci_name(pdev), pdev->irq);
3098 return err;
3099 }
3100
3101 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3102 wmb();
3103
3104 for (i = 0; i < 10; i++) {
3105 barrier();
3106 if (hw->msi)
3107 goto found;
3108 mdelay(1);
3109 }
3110
3111 err = -EOPNOTSUPP;
3112 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3113 found:
3114 sky2_write32(hw, B0_IMSK, 0);
3115
3116 free_irq(pdev->irq, hw);
3117
3118 return err;
3119}
3120
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003121static int __devinit sky2_probe(struct pci_dev *pdev,
3122 const struct pci_device_id *ent)
3123{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003124 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003125 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003126 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003127
Stephen Hemminger793b8832005-09-14 16:06:14 -07003128 err = pci_enable_device(pdev);
3129 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003130 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3131 pci_name(pdev));
3132 goto err_out;
3133 }
3134
Stephen Hemminger793b8832005-09-14 16:06:14 -07003135 err = pci_request_regions(pdev, DRV_NAME);
3136 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003137 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3138 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003139 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003140 }
3141
3142 pci_set_master(pdev);
3143
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003144 /* Find power-management capability. */
3145 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3146 if (pm_cap == 0) {
3147 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3148 "aborting.\n");
3149 err = -EIO;
3150 goto err_out_free_regions;
3151 }
3152
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003153 if (sizeof(dma_addr_t) > sizeof(u32) &&
3154 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3155 using_dac = 1;
3156 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3157 if (err < 0) {
3158 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3159 "for consistent allocations\n", pci_name(pdev));
3160 goto err_out_free_regions;
3161 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003163 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3165 if (err) {
3166 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3167 pci_name(pdev));
3168 goto err_out_free_regions;
3169 }
3170 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003171
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172#ifdef __BIG_ENDIAN
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003173 /* byte swap descriptors in hardware */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003174 {
3175 u32 reg;
3176
3177 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3178 reg |= PCI_REV_DESC;
3179 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3180 }
3181#endif
3182
3183 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003184 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185 if (!hw) {
3186 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3187 pci_name(pdev));
3188 goto err_out_free_regions;
3189 }
3190
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003192
3193 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3194 if (!hw->regs) {
3195 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3196 pci_name(pdev));
3197 goto err_out_free_hw;
3198 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003199 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003200
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003201 /* ring for status responses */
3202 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3203 &hw->st_dma);
3204 if (!hw->st_le)
3205 goto err_out_iounmap;
3206
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003207 err = sky2_reset(hw);
3208 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003209 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003211 printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
3212 DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger92f965e2005-12-09 11:34:53 -08003213 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003214 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003215
Stephen Hemminger793b8832005-09-14 16:06:14 -07003216 dev = sky2_init_netdev(hw, 0, using_dac);
3217 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003218 goto err_out_free_pci;
3219
Stephen Hemminger793b8832005-09-14 16:06:14 -07003220 err = register_netdev(dev);
3221 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003222 printk(KERN_ERR PFX "%s: cannot register net device\n",
3223 pci_name(pdev));
3224 goto err_out_free_netdev;
3225 }
3226
3227 sky2_show_addr(dev);
3228
3229 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3230 if (register_netdev(dev1) == 0)
3231 sky2_show_addr(dev1);
3232 else {
3233 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003234 printk(KERN_WARNING PFX
3235 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236 hw->dev[1] = NULL;
3237 free_netdev(dev1);
3238 }
3239 }
3240
Stephen Hemminger4d52b482006-01-30 11:38:00 -08003241 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3242 err = sky2_test_msi(hw);
3243 if (err == -EOPNOTSUPP) {
3244 /* MSI test failed, go back to INTx mode */
3245 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3246 "switching to INTx mode. Please report this failure to "
3247 "the PCI maintainer and include system chipset information.\n",
3248 pci_name(pdev));
3249 pci_disable_msi(pdev);
3250 }
3251 else if (err)
3252 goto err_out_unregister;
3253 }
3254
Stephen Hemmingerdb992c92006-01-30 11:37:59 -08003255 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ | SA_SAMPLE_RANDOM,
3256 DRV_NAME, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003257 if (err) {
3258 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3259 pci_name(pdev), pdev->irq);
3260 goto err_out_unregister;
3261 }
3262
3263 hw->intr_mask = Y2_IS_BASE;
3264 sky2_write32(hw, B0_IMSK, hw->intr_mask);
3265
3266 pci_set_drvdata(pdev, hw);
3267
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003268 return 0;
3269
Stephen Hemminger793b8832005-09-14 16:06:14 -07003270err_out_unregister:
Stephen Hemminger4d52b482006-01-30 11:38:00 -08003271 if (hw->msi)
3272 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003273 if (dev1) {
3274 unregister_netdev(dev1);
3275 free_netdev(dev1);
3276 }
3277 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278err_out_free_netdev:
3279 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003281 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3283err_out_iounmap:
3284 iounmap(hw->regs);
3285err_out_free_hw:
3286 kfree(hw);
3287err_out_free_regions:
3288 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003289 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003290err_out:
3291 return err;
3292}
3293
3294static void __devexit sky2_remove(struct pci_dev *pdev)
3295{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003296 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297 struct net_device *dev0, *dev1;
3298
Stephen Hemminger793b8832005-09-14 16:06:14 -07003299 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003300 return;
3301
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003302 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003303 dev1 = hw->dev[1];
3304 if (dev1)
3305 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 unregister_netdev(dev0);
3307
Stephen Hemminger793b8832005-09-14 16:06:14 -07003308 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003309 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003311 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003312 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003313
3314 free_irq(pdev->irq, hw);
Stephen Hemminger4d52b482006-01-30 11:38:00 -08003315 if (hw->msi)
3316 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003317 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003318 pci_release_regions(pdev);
3319 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003320
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003321 if (dev1)
3322 free_netdev(dev1);
3323 free_netdev(dev0);
3324 iounmap(hw->regs);
3325 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003327 pci_set_drvdata(pdev, NULL);
3328}
3329
3330#ifdef CONFIG_PM
3331static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3332{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003333 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003334 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003335
3336 for (i = 0; i < 2; i++) {
3337 struct net_device *dev = hw->dev[i];
3338
3339 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003340 if (!netif_running(dev))
3341 continue;
3342
3343 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003345 }
3346 }
3347
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003348 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349}
3350
3351static int sky2_resume(struct pci_dev *pdev)
3352{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003353 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003354 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003355
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003356 pci_restore_state(pdev);
3357 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003358 err = sky2_set_power_state(hw, PCI_D0);
3359 if (err)
3360 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003361
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003362 err = sky2_reset(hw);
3363 if (err)
3364 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003365
3366 for (i = 0; i < 2; i++) {
3367 struct net_device *dev = hw->dev[i];
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003368 if (dev && netif_running(dev)) {
3369 netif_device_attach(dev);
3370 err = sky2_up(dev);
3371 if (err) {
3372 printk(KERN_ERR PFX "%s: could not up: %d\n",
3373 dev->name, err);
3374 dev_close(dev);
3375 break;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003376 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003377 }
3378 }
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003379out:
3380 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003381}
3382#endif
3383
3384static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003385 .name = DRV_NAME,
3386 .id_table = sky2_id_table,
3387 .probe = sky2_probe,
3388 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003389#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003390 .suspend = sky2_suspend,
3391 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003392#endif
3393};
3394
3395static int __init sky2_init_module(void)
3396{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003397 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003398}
3399
3400static void __exit sky2_cleanup_module(void)
3401{
3402 pci_unregister_driver(&sky2_driver);
3403}
3404
3405module_init(sky2_init_module);
3406module_exit(sky2_cleanup_module);
3407
3408MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3409MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3410MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003411MODULE_VERSION(DRV_VERSION);