blob: bc95aacab20fe3ef60b97606abef191412e08220 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * TODO
28 * - coalescing setting?
Stephen Hemminger793b8832005-09-14 16:06:14 -070029 * - vlan support
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030 *
31 * TOTEST
Stephen Hemminger793b8832005-09-14 16:06:14 -070032 * - variable ring size
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033 * - speed setting
34 * - power management
Stephen Hemminger793b8832005-09-14 16:06:14 -070035 * - netpoll
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036 */
37
38#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070039#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070040#include <linux/kernel.h>
41#include <linux/version.h>
42#include <linux/module.h>
43#include <linux/netdevice.h>
44#include <linux/etherdevice.h>
45#include <linux/ethtool.h>
46#include <linux/pci.h>
47#include <linux/ip.h>
48#include <linux/tcp.h>
49#include <linux/in.h>
50#include <linux/delay.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051
52#include <asm/irq.h>
53
54#include "sky2.h"
55
56#define DRV_NAME "sky2"
Stephen Hemminger793b8832005-09-14 16:06:14 -070057#define DRV_VERSION "0.4"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070058#define PFX DRV_NAME " "
59
60/*
61 * The Yukon II chipset takes 64 bit command blocks (called list elements)
62 * that are organized into three (receive, transmit, status) different rings
63 * similar to Tigon3. A transmit can require several elements;
64 * a receive requires one (or two if using 64 bit dma).
65 */
66
67#ifdef CONFIG_SKY2_EC_A1
68#define is_ec_a1(hw) \
69 ((hw)->chip_id == CHIP_ID_YUKON_EC && \
70 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
71#else
72#define is_ec_a1(hw) 0
73#endif
74
Stephen Hemminger793b8832005-09-14 16:06:14 -070075#define RX_LE_SIZE 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger793b8832005-09-14 16:06:14 -070077#define RX_MAX_PENDING (RX_LE_SIZE/2 - 1)
78#define RX_DEF_PENDING 128
79#define RX_COPY_THRESHOLD 128
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070080
Stephen Hemminger793b8832005-09-14 16:06:14 -070081#define TX_RING_SIZE 512
82#define TX_DEF_PENDING (TX_RING_SIZE - 1)
83#define TX_MIN_PENDING 64
84#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
85
86#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
88#define ETH_JUMBO_MTU 9000
89#define TX_WATCHDOG (5 * HZ)
90#define NAPI_WEIGHT 64
91#define PHY_RETRIES 1000
92
93static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070094 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
95 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
96 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070097
Stephen Hemminger793b8832005-09-14 16:06:14 -070098static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070099module_param(debug, int, 0);
100MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
101
102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
120 { 0 }
121};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700123MODULE_DEVICE_TABLE(pci, sky2_id_table);
124
125/* Avoid conditionals by using array */
126static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
127static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
128
Stephen Hemminger793b8832005-09-14 16:06:14 -0700129static const char *yukon_name[] = {
130 [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
131 [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
132 [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700133
Stephen Hemminger793b8832005-09-14 16:06:14 -0700134 [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
135 [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
136};
137
138
139/* Access to external PHY */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140static void gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
141{
142 int i;
143
144 gma_write16(hw, port, GM_SMI_DATA, val);
145 gma_write16(hw, port, GM_SMI_CTRL,
146 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
147
148 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
Stephen Hemminger793b8832005-09-14 16:06:14 -0700150 return;
151 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700152 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700153 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154}
155
156static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
157{
158 int i;
159
Stephen Hemminger793b8832005-09-14 16:06:14 -0700160 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
162
163 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700164 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
165 goto ready;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700166 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700167 }
168
Stephen Hemminger793b8832005-09-14 16:06:14 -0700169 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
170ready:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 return gma_read16(hw, port, GM_SMI_DATA);
172}
173
174static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
175{
176 u16 reg;
177
178 /* disable all GMAC IRQ's */
179 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
180 /* disable PHY IRQs */
181 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700182
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
184 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
185 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
186 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
187
188 reg = gma_read16(hw, port, GM_RX_CTRL);
189 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
190 gma_write16(hw, port, GM_RX_CTRL, reg);
191}
192
193static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
194{
195 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700196 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700197
Stephen Hemminger793b8832005-09-14 16:06:14 -0700198 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700199 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
200
201 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700202 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700203 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
204
205 if (hw->chip_id == CHIP_ID_YUKON_EC)
206 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
207 else
208 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
209
210 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
211 }
212
213 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
214 if (hw->copper) {
215 if (hw->chip_id == CHIP_ID_YUKON_FE) {
216 /* enable automatic crossover */
217 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
218 } else {
219 /* disable energy detect */
220 ctrl &= ~PHY_M_PC_EN_DET_MSK;
221
222 /* enable automatic crossover */
223 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
224
225 if (sky2->autoneg == AUTONEG_ENABLE &&
226 hw->chip_id == CHIP_ID_YUKON_XL) {
227 ctrl &= ~PHY_M_PC_DSC_MSK;
228 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
229 }
230 }
231 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
232 } else {
233 /* workaround for deviation #4.88 (CRC errors) */
234 /* disable Automatic Crossover */
235
236 ctrl &= ~PHY_M_PC_MDIX_MSK;
237 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
238
239 if (hw->chip_id == CHIP_ID_YUKON_XL) {
240 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
241 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
242 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
243 ctrl &= ~PHY_M_MAC_MD_MSK;
244 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
245 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
246
247 /* select page 1 to access Fiber registers */
248 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
249 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700250 }
251
252 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
253 if (sky2->autoneg == AUTONEG_DISABLE)
254 ctrl &= ~PHY_CT_ANE;
255 else
256 ctrl |= PHY_CT_ANE;
257
258 ctrl |= PHY_CT_RESET;
259 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
260
261 ctrl = 0;
262 ct1000 = 0;
263 adv = PHY_AN_CSMA;
264
265 if (sky2->autoneg == AUTONEG_ENABLE) {
266 if (hw->copper) {
267 if (sky2->advertising & ADVERTISED_1000baseT_Full)
268 ct1000 |= PHY_M_1000C_AFD;
269 if (sky2->advertising & ADVERTISED_1000baseT_Half)
270 ct1000 |= PHY_M_1000C_AHD;
271 if (sky2->advertising & ADVERTISED_100baseT_Full)
272 adv |= PHY_M_AN_100_FD;
273 if (sky2->advertising & ADVERTISED_100baseT_Half)
274 adv |= PHY_M_AN_100_HD;
275 if (sky2->advertising & ADVERTISED_10baseT_Full)
276 adv |= PHY_M_AN_10_FD;
277 if (sky2->advertising & ADVERTISED_10baseT_Half)
278 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700279 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700280 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
281
282 /* Set Flow-control capabilities */
283 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700284 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700285 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700286 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287 else if (!sky2->rx_pause && sky2->tx_pause)
288 adv |= PHY_AN_PAUSE_ASYM; /* local */
289
290 /* Restart Auto-negotiation */
291 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
292 } else {
293 /* forced speed/duplex settings */
294 ct1000 = PHY_M_1000C_MSE;
295
296 if (sky2->duplex == DUPLEX_FULL)
297 ctrl |= PHY_CT_DUP_MD;
298
299 switch (sky2->speed) {
300 case SPEED_1000:
301 ctrl |= PHY_CT_SP1000;
302 break;
303 case SPEED_100:
304 ctrl |= PHY_CT_SP100;
305 break;
306 }
307
308 ctrl |= PHY_CT_RESET;
309 }
310
311 if (hw->chip_id != CHIP_ID_YUKON_FE)
312 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
313
314 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
315 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
316
317 /* Setup Phy LED's */
318 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
319 ledover = 0;
320
321 switch (hw->chip_id) {
322 case CHIP_ID_YUKON_FE:
323 /* on 88E3082 these bits are at 11..9 (shifted left) */
324 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
325
326 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
327
328 /* delete ACT LED control bits */
329 ctrl &= ~PHY_M_FELP_LED1_MSK;
330 /* change ACT LED control to blink mode */
331 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
332 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
333 break;
334
335 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700336 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337
338 /* select page 3 to access LED control register */
339 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
340
341 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700342 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
343 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
344 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
345 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346
347 /* set Polarity Control register */
348 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700349 (PHY_M_POLC_LS1_P_MIX(4) |
350 PHY_M_POLC_IS0_P_MIX(4) |
351 PHY_M_POLC_LOS_CTRL(2) |
352 PHY_M_POLC_INIT_CTRL(2) |
353 PHY_M_POLC_STA1_CTRL(2) |
354 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355
356 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700357 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700358 break;
359
360 default:
361 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
362 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
363 /* turn off the Rx LED (LED_RX) */
364 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
365 }
366
367 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
368
369 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
370 /* turn on 100 Mbps LED (LED_LINK100) */
371 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
372 }
373
374 if (ledover)
375 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
376
377 /* Enable phy interrupt on autonegotiation complete (or link up) */
378 if (sky2->autoneg == AUTONEG_ENABLE)
379 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
380 else
381 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
382}
383
384static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
385{
386 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
387 u16 reg;
388 int i;
389 const u8 *addr = hw->dev[port]->dev_addr;
390
391 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
392 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
393
394 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
395
Stephen Hemminger793b8832005-09-14 16:06:14 -0700396 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700397 /* WA DEV_472 -- looks like crossed wires on port 2 */
398 /* clear GMAC 1 Control reset */
399 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
400 do {
401 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
402 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
403 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
404 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
405 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
406 }
407
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700408 if (sky2->autoneg == AUTONEG_DISABLE) {
409 reg = gma_read16(hw, port, GM_GP_CTRL);
410 reg |= GM_GPCR_AU_ALL_DIS;
411 gma_write16(hw, port, GM_GP_CTRL, reg);
412 gma_read16(hw, port, GM_GP_CTRL);
413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 switch (sky2->speed) {
415 case SPEED_1000:
416 reg |= GM_GPCR_SPEED_1000;
417 /* fallthru */
418 case SPEED_100:
419 reg |= GM_GPCR_SPEED_100;
420 }
421
422 if (sky2->duplex == DUPLEX_FULL)
423 reg |= GM_GPCR_DUP_FULL;
424 } else
425 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
426
427 if (!sky2->tx_pause && !sky2->rx_pause) {
428 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700429 reg |=
430 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
431 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700432 /* disable Rx flow-control */
433 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
434 }
435
436 gma_write16(hw, port, GM_GP_CTRL, reg);
437
Stephen Hemminger793b8832005-09-14 16:06:14 -0700438 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700439
440 spin_lock_bh(&hw->phy_lock);
441 sky2_phy_init(hw, port);
442 spin_unlock_bh(&hw->phy_lock);
443
444 /* MIB clear */
445 reg = gma_read16(hw, port, GM_PHY_ADDR);
446 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
447
448 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700449 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450 gma_write16(hw, port, GM_PHY_ADDR, reg);
451
452 /* transmit control */
453 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
454
455 /* receive control reg: unicast + multicast + no FCS */
456 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700457 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458
459 /* transmit flow control */
460 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
461
462 /* transmit parameter */
463 gma_write16(hw, port, GM_TX_PARAM,
464 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
465 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
466 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
467 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
468
469 /* serial mode register */
470 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700471 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700472
473 if (hw->dev[port]->mtu > 1500)
474 reg |= GM_SMOD_JUMBO_ENA;
475
476 gma_write16(hw, port, GM_SERIAL_MODE, reg);
477
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478 /* virtual address for data */
479 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
480
Stephen Hemminger793b8832005-09-14 16:06:14 -0700481 /* physical address: used for pause frames */
482 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
483
484 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700485 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
486 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
487 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
488
489 /* Configure Rx MAC FIFO */
490 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700491 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492 GMF_OPER_ON | GMF_RX_F_FL_ON);
493
Stephen Hemminger793b8832005-09-14 16:06:14 -0700494 /* Flush Rx MAC FIFO on any flowcontrol or error */
495 reg = GMR_FS_ANY_ERR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700496 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev <= 1)
497 reg = 0; /* WA Dev #4115 */
498
499 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), reg);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700500 /* Set threshold to 0xa (64 bytes)
501 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700502 */
503 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
504
505 /* Configure Tx MAC FIFO */
506 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
507 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508}
509
510static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
511{
512 u32 end;
513
514 start /= 8;
515 len /= 8;
516 end = start + len - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700517
518 pr_debug("sky2_ramset start=%d end=%d\n", start, end);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700519
520 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
521 sky2_write32(hw, RB_ADDR(q, RB_START), start);
522 sky2_write32(hw, RB_ADDR(q, RB_END), end);
523 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
524 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
525
526 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700527 u32 rxup, rxlo;
528
529 rxlo = len/2;
530 rxup = rxlo + len/4;
531 pr_debug(" utpp=%d ltpp=%d\n", rxup, rxlo);
532
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700533 /* Set thresholds on receive queue's */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700534 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
535 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536 } else {
537 /* Enable store & forward on Tx queue's because
538 * Tx FIFO is only 1K on Yukon
539 */
540 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
541 }
542
543 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545}
546
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547/* Setup Bus Memory Interface */
548static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
549{
550 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
551 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
552 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
553 sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
554}
555
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556/* Setup prefetch unit registers. This is the interface between
557 * hardware and driver list elements
558 */
559static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
560 u64 addr, u32 last)
561{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
563 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
564 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
565 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
566 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
567 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700568
569 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700570}
571
Stephen Hemminger793b8832005-09-14 16:06:14 -0700572static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
573{
574 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
575
576 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
577 return le;
578}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579
580/*
581 * This is a workaround code taken from syskonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700582 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 */
584static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
585 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700587 if (is_ec_a1(hw) && idx < *last) {
588 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
589
590 if (hwget == 0) {
591 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700592 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593 goto setnew;
594 }
595
Stephen Hemminger793b8832005-09-14 16:06:14 -0700596 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700597 /* set watermark to one list element */
598 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
599
600 /* set put index to first list element */
601 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700602 } else /* have hardware go to end of list */
603 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
604 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700606setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700607 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700608 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700609 *last = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700610}
611
Stephen Hemminger793b8832005-09-14 16:06:14 -0700612
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700613static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
614{
615 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
616 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
617 return le;
618}
619
Stephen Hemminger793b8832005-09-14 16:06:14 -0700620/* Build description to hardware about buffer */
621static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700622{
623 struct sky2_rx_le *le;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700624 u32 hi = (re->mapaddr >> 16) >> 16;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700625
Stephen Hemminger793b8832005-09-14 16:06:14 -0700626 re->idx = sky2->rx_put;
627 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700628 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700629 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700630 le->ctrl = 0;
631 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700632 sky2->rx_addr64 = hi;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700634
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700635 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700636 le->addr = cpu_to_le32((u32) re->mapaddr);
637 le->length = cpu_to_le16(re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700638 le->ctrl = 0;
639 le->opcode = OP_PACKET | HW_OWNER;
640}
641
Stephen Hemminger793b8832005-09-14 16:06:14 -0700642/* Tell receiver about new buffers. */
643static inline void rx_set_put(struct net_device *dev)
644{
645 struct sky2_port *sky2 = netdev_priv(dev);
646
647 if (sky2->rx_last_put != sky2->rx_put)
648 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
649 &sky2->rx_last_put, RX_LE_SIZE);
650}
651
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700652/* Tell chip where to start receive checksum.
653 * Actually has two checksums, but set both same to avoid possible byte
654 * order problems.
655 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700656static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700657{
658 struct sky2_rx_le *le;
659
Stephen Hemminger793b8832005-09-14 16:06:14 -0700660 le = sky2_next_rx(sky2);
661 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
662 le->ctrl = 0;
663 le->opcode = OP_TCPSTART | HW_OWNER;
664
665 sky2_write16(sky2->hw, Y2_QADDR(rxqaddr[sky2->port],
666 PREF_UNIT_PUT_IDX), sky2->rx_put);
667 sky2_read16(sky2->hw, Y2_QADDR(rxqaddr[sky2->port], PREF_UNIT_PUT_IDX));
668 mdelay(1);
669 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700670 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
671 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
672
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700673}
674
Stephen Hemminger793b8832005-09-14 16:06:14 -0700675
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700676/* Cleanout receive buffer area, assumes receiver hardware stopped */
677static void sky2_rx_clean(struct sky2_port *sky2)
678{
679 unsigned i;
680
681 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700682 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700683 struct ring_info *re = sky2->rx_ring + i;
684
685 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700686 pci_unmap_single(sky2->hw->pdev,
687 re->mapaddr, re->maplen,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700688 PCI_DMA_FROMDEVICE);
689 kfree_skb(re->skb);
690 re->skb = NULL;
691 }
692 }
693}
694
Stephen Hemminger793b8832005-09-14 16:06:14 -0700695static inline struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2,
696 unsigned int size,
697 unsigned int gfp_mask)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700698{
699 struct sk_buff *skb;
700
Stephen Hemminger793b8832005-09-14 16:06:14 -0700701 skb = alloc_skb(size + NET_IP_ALIGN, gfp_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700702 if (likely(skb)) {
703 skb->dev = sky2->netdev;
704 skb_reserve(skb, NET_IP_ALIGN);
705 }
706 return skb;
707}
708
709/*
710 * Allocate and setup receiver buffer pool.
711 * In case of 64 bit dma, there are 2X as many list elements
712 * available as ring entries
713 * and need to reserve one list element so we don't wrap around.
714 */
715static int sky2_rx_fill(struct sky2_port *sky2)
716{
717 unsigned i;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700718 const unsigned rx_buf_size = sky2->netdev->mtu + ETH_HLEN + 8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719
Stephen Hemminger793b8832005-09-14 16:06:14 -0700720 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700721 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700722
Stephen Hemminger793b8832005-09-14 16:06:14 -0700723 re->skb = sky2_rx_alloc(sky2, rx_buf_size, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700724 if (!re->skb)
725 goto nomem;
726
Stephen Hemminger793b8832005-09-14 16:06:14 -0700727 re->mapaddr = pci_map_single(sky2->hw->pdev, re->skb->data,
728 rx_buf_size, PCI_DMA_FROMDEVICE);
729 re->maplen = rx_buf_size;
730 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731 }
732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700733 return 0;
734nomem:
735 sky2_rx_clean(sky2);
736 return -ENOMEM;
737}
738
739/* Bring up network interface. */
740static int sky2_up(struct net_device *dev)
741{
742 struct sky2_port *sky2 = netdev_priv(dev);
743 struct sky2_hw *hw = sky2->hw;
744 unsigned port = sky2->port;
745 u32 ramsize, rxspace;
746 int err = -ENOMEM;
747
748 if (netif_msg_ifup(sky2))
749 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
750
751 /* must be power of 2 */
752 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700753 TX_RING_SIZE *
754 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755 &sky2->tx_le_map);
756 if (!sky2->tx_le)
757 goto err_out;
758
759 sky2->tx_ring = kmalloc(TX_RING_SIZE * sizeof(struct ring_info),
760 GFP_KERNEL);
761 if (!sky2->tx_ring)
762 goto err_out;
763 sky2->tx_prod = sky2->tx_cons = 0;
764 memset(sky2->tx_ring, 0, TX_RING_SIZE * sizeof(struct ring_info));
765
766 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
767 &sky2->rx_le_map);
768 if (!sky2->rx_le)
769 goto err_out;
770 memset(sky2->rx_le, 0, RX_LE_BYTES);
771
Stephen Hemminger793b8832005-09-14 16:06:14 -0700772 sky2->rx_ring = kmalloc(sky2->rx_pending * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700773 GFP_KERNEL);
774 if (!sky2->rx_ring)
775 goto err_out;
776
777 sky2_mac_init(hw, port);
778
779 /* Configure RAM buffers */
780 if (hw->chip_id == CHIP_ID_YUKON_FE ||
781 (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
782 ramsize = 4096;
783 else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700784 u8 e0 = sky2_read8(hw, B2_E_0);
785 ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700786 }
787
788 /* 2/3 for Rx */
789 rxspace = (2 * ramsize) / 3;
790 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
791 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
792
Stephen Hemminger793b8832005-09-14 16:06:14 -0700793 /* Make sure SyncQ is disabled */
794 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
795 RB_RST_SET);
796
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700797 sky2_qset(hw, rxqaddr[port], is_pciex(hw) ? 0x80 : 0x600);
798 sky2_qset(hw, txqaddr[port], 0x600);
799
800 sky2->rx_put = sky2->rx_next = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700801 sky2_prefetch_init(hw, rxqaddr[port], sky2->rx_le_map, RX_LE_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802
Stephen Hemminger793b8832005-09-14 16:06:14 -0700803 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700804
805 err = sky2_rx_fill(sky2);
806 if (err)
807 goto err_out;
808
Stephen Hemminger793b8832005-09-14 16:06:14 -0700809 /* Give buffers to receiver */
810 sky2_write16(sky2->hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX),
811 sky2->rx_put);
812 sky2->rx_last_put = sky2_read16(sky2->hw,
813 Y2_QADDR(rxqaddr[port],
814 PREF_UNIT_PUT_IDX));
815
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
817 TX_RING_SIZE - 1);
818
819 /* Enable interrupts from phy/mac for port */
820 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
821 sky2_write32(hw, B0_IMSK, hw->intr_mask);
822 return 0;
823
824err_out:
825 if (sky2->rx_le)
826 pci_free_consistent(hw->pdev, RX_LE_BYTES,
827 sky2->rx_le, sky2->rx_le_map);
828 if (sky2->tx_le)
829 pci_free_consistent(hw->pdev,
830 TX_RING_SIZE * sizeof(struct sky2_tx_le),
831 sky2->tx_le, sky2->tx_le_map);
832 if (sky2->tx_ring)
833 kfree(sky2->tx_ring);
834 if (sky2->rx_ring)
835 kfree(sky2->rx_ring);
836
837 return err;
838}
839
Stephen Hemminger793b8832005-09-14 16:06:14 -0700840/* Modular subtraction in ring */
841static inline int tx_dist(unsigned tail, unsigned head)
842{
843 return (head >= tail ? head : head + TX_RING_SIZE) - tail;
844}
845
846/* Number of list elements available for next tx */
847static inline int tx_avail(const struct sky2_port *sky2)
848{
849 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
850}
851
852/* Estimate of number of transmit list elements required */
853static inline unsigned tx_le_req(const struct sk_buff *skb)
854{
855 unsigned count;
856
857 count = sizeof(dma_addr_t) / sizeof(u32);
858 count += skb_shinfo(skb)->nr_frags * count;
859
860 if (skb_shinfo(skb)->tso_size)
861 ++count;
862
863 if (skb->ip_summed)
864 ++count;
865
866 return count;
867}
868
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700869/*
Stephen Hemminger793b8832005-09-14 16:06:14 -0700870 * Put one packet in ring for transmit.
871 * A single packet can generate multiple list elements, and
872 * the number of ring elements will probably be less than the number
873 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700874 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
876{
877 struct sky2_port *sky2 = netdev_priv(dev);
878 struct sky2_hw *hw = sky2->hw;
879 struct sky2_tx_le *le;
880 struct ring_info *re;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700881 unsigned long flags;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700882 unsigned i, len;
883 dma_addr_t mapping;
884 u32 addr64;
885 u16 mss;
886 u8 ctrl;
887
Stephen Hemminger793b8832005-09-14 16:06:14 -0700888 local_irq_save(flags);
889 if (!spin_trylock(&sky2->tx_lock)) {
890 local_irq_restore(flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891 return NETDEV_TX_LOCKED;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700892 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893
Stephen Hemminger793b8832005-09-14 16:06:14 -0700894 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700895 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700896 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700897
898 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
899 dev->name);
900 return NETDEV_TX_BUSY;
901 }
902
Stephen Hemminger793b8832005-09-14 16:06:14 -0700903 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
905 dev->name, sky2->tx_prod, skb->len);
906
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700907 len = skb_headlen(skb);
908 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700909 addr64 = (mapping >> 16) >> 16;
910
911 re = sky2->tx_ring + sky2->tx_prod;
912
913 /* Send high bits if changed */
914 if (addr64 != sky2->tx_addr64) {
915 le = get_tx_le(sky2);
916 le->tx.addr = cpu_to_le32(addr64);
917 le->ctrl = 0;
918 le->opcode = OP_ADDR64 | HW_OWNER;
919 sky2->tx_addr64 = addr64;
920 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921
922 /* Check for TCP Segmentation Offload */
923 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700924 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925 /* just drop the packet if non-linear expansion fails */
926 if (skb_header_cloned(skb) &&
927 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700928 dev_kfree_skb_any(skb);
929 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700930 }
931
932 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
933 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
934 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700935 }
936
Stephen Hemminger793b8832005-09-14 16:06:14 -0700937 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700939 le->tx.tso.size = cpu_to_le16(mss);
940 le->tx.tso.rsvd = 0;
941 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700943 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944 }
945
946 /* Handle TCP checksum offload */
947 ctrl = 0;
948 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700949 u16 hdr = skb->h.raw - skb->data;
950 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700951
952 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
953 if (skb->nh.iph->protocol == IPPROTO_UDP)
954 ctrl |= UDPTCP;
955
956 le = get_tx_le(sky2);
957 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700958 le->tx.csum.offset = cpu_to_le16(offset);
959 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700961 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962 }
963
964 le = get_tx_le(sky2);
965 le->tx.addr = cpu_to_le32((u32) mapping);
966 le->length = cpu_to_le16(len);
967 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700968 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969
Stephen Hemminger793b8832005-09-14 16:06:14 -0700970 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971 re->skb = skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700972 re->mapaddr = mapping;
973 re->maplen = len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974
975 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
976 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger793b8832005-09-14 16:06:14 -0700977 struct ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978
979 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
980 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700981 addr64 = (mapping >> 16) >> 16;
982 if (addr64 != sky2->tx_addr64) {
983 le = get_tx_le(sky2);
984 le->tx.addr = cpu_to_le32(addr64);
985 le->ctrl = 0;
986 le->opcode = OP_ADDR64 | HW_OWNER;
987 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988 }
989
990 le = get_tx_le(sky2);
991 le->tx.addr = cpu_to_le32((u32) mapping);
992 le->length = cpu_to_le16(frag->size);
993 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700994 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995
Stephen Hemminger793b8832005-09-14 16:06:14 -0700996 fre = sky2->tx_ring
997 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
998 fre->skb = NULL;
999 fre->mapaddr = mapping;
1000 fre->maplen = frag->size;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001002 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003 le->ctrl |= EOP;
1004
1005 sky2_put_idx(sky2->hw, txqaddr[sky2->port], sky2->tx_prod,
1006 &sky2->tx_last_put, TX_RING_SIZE);
1007
Stephen Hemminger793b8832005-09-14 16:06:14 -07001008 if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010
1011out_unlock:
1012 mmiowb();
1013 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001014
1015 dev->trans_start = jiffies;
1016 return NETDEV_TX_OK;
1017}
1018
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001019/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001020 * Free ring elements from starting at tx_cons until "done"
1021 *
1022 * NB: the hardware will tell us about partial completion of multi-part
1023 * buffers; these are defered until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001024 */
1025static void sky2_tx_complete(struct net_device *dev, u16 done)
1026{
1027 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001028 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029
Stephen Hemminger793b8832005-09-14 16:06:14 -07001030 if (netif_msg_tx_done(sky2))
1031 printk(KERN_DEBUG "%s: tx done, upto %u\n", dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032
1033 spin_lock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034
Stephen Hemminger793b8832005-09-14 16:06:14 -07001035 while (sky2->tx_cons != done) {
1036 struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
1037 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001038
Stephen Hemminger793b8832005-09-14 16:06:14 -07001039 /* Check for partial status */
1040 if (tx_dist(sky2->tx_cons, done)
1041 < tx_dist(sky2->tx_cons, re->idx))
1042 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043
Stephen Hemminger793b8832005-09-14 16:06:14 -07001044 skb = re->skb;
1045 pci_unmap_single(sky2->hw->pdev,
1046 re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047
Stephen Hemminger793b8832005-09-14 16:06:14 -07001048 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1049 struct ring_info *fre;
1050 fre =
1051 sky2->tx_ring + (sky2->tx_cons + i +
1052 1) % TX_RING_SIZE;
1053 pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
1054 fre->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055 }
1056
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057 dev_kfree_skb_any(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001058
Stephen Hemminger793b8832005-09-14 16:06:14 -07001059 sky2->tx_cons = re->idx;
1060 }
1061out:
1062
1063 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064 netif_wake_queue(dev);
1065 spin_unlock(&sky2->tx_lock);
1066}
1067
1068/* Cleanup all untransmitted buffers, assume transmitter not running */
1069static inline void sky2_tx_clean(struct sky2_port *sky2)
1070{
1071 sky2_tx_complete(sky2->netdev, sky2->tx_prod);
1072}
1073
1074/* Network shutdown */
1075static int sky2_down(struct net_device *dev)
1076{
1077 struct sky2_port *sky2 = netdev_priv(dev);
1078 struct sky2_hw *hw = sky2->hw;
1079 unsigned port = sky2->port;
1080 u16 ctrl;
1081 int i;
1082
1083 if (netif_msg_ifdown(sky2))
1084 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1085
1086 netif_stop_queue(dev);
1087
Stephen Hemminger793b8832005-09-14 16:06:14 -07001088 sky2_phy_reset(hw, port);
1089
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001090 /* Stop transmitter */
1091 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1092 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1093
1094 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001095 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001096
1097 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001098 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001099 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1100
1101 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1102
1103 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001104 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1105 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1107
1108 /* Disable Force Sync bit and Enable Alloc bit */
1109 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1110 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1111
1112 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1113 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1114 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1115
1116 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001117 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1118 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119
1120 /* Reset the Tx prefetch units */
1121 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1122 PREF_UNIT_RST_SET);
1123
1124 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1125
1126 /*
1127 * The RX Stop command will not work for Yukon-2 if the BMU does not
1128 * reach the end of packet and since we can't make sure that we have
1129 * incoming data, we must reset the BMU while it is not doing a DMA
1130 * transfer. Since it is possible that the RX path is still active,
1131 * the RX RAM buffer will be stopped first, so any possible incoming
1132 * data will not trigger a DMA. After the RAM buffer is stopped, the
1133 * BMU is polled until any DMA in progress is ended and only then it
1134 * will be reset.
1135 */
1136
1137 /* disable the RAM Buffer receive queue */
1138 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_DIS_OP_MD);
1139
1140 for (i = 0; i < 0xffff; i++)
1141 if (sky2_read8(hw, RB_ADDR(rxqaddr[port], Q_RSL))
1142 == sky2_read8(hw, RB_ADDR(rxqaddr[port], Q_RL)))
1143 break;
1144
1145 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR),
1146 BMU_RST_SET | BMU_FIFO_RST);
1147 /* reset the Rx prefetch unit */
1148 sky2_write32(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_CTRL),
1149 PREF_UNIT_RST_SET);
1150
1151 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1152 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1153
1154 /* turn off led's */
1155 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1156
1157 sky2_tx_clean(sky2);
1158 sky2_rx_clean(sky2);
1159
1160 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1161 sky2->rx_le, sky2->rx_le_map);
1162 kfree(sky2->rx_ring);
1163
1164 pci_free_consistent(hw->pdev,
1165 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1166 sky2->tx_le, sky2->tx_le_map);
1167 kfree(sky2->tx_ring);
1168
1169 return 0;
1170}
1171
1172static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1173{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001174 if (!hw->copper)
1175 return SPEED_1000;
1176
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001177 if (hw->chip_id == CHIP_ID_YUKON_FE)
1178 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1179
1180 switch (aux & PHY_M_PS_SPEED_MSK) {
1181 case PHY_M_PS_SPEED_1000:
1182 return SPEED_1000;
1183 case PHY_M_PS_SPEED_100:
1184 return SPEED_100;
1185 default:
1186 return SPEED_10;
1187 }
1188}
1189
1190static void sky2_link_up(struct sky2_port *sky2)
1191{
1192 struct sky2_hw *hw = sky2->hw;
1193 unsigned port = sky2->port;
1194 u16 reg;
1195
Stephen Hemminger793b8832005-09-14 16:06:14 -07001196 /* disable Rx GMAC FIFO flush mode */
1197 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RX_F_FL_OFF);
1198
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001199 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001200 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201
1202 reg = gma_read16(hw, port, GM_GP_CTRL);
1203 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1204 reg |= GM_GPCR_DUP_FULL;
1205
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001206 /* enable Rx/Tx */
1207 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1208 gma_write16(hw, port, GM_GP_CTRL, reg);
1209 gma_read16(hw, port, GM_GP_CTRL);
1210
1211 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1212
1213 netif_carrier_on(sky2->netdev);
1214 netif_wake_queue(sky2->netdev);
1215
1216 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001217 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001218 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1219
Stephen Hemminger793b8832005-09-14 16:06:14 -07001220 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1221 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1222
1223 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1224 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1225 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1226 SPEED_10 ? 7 : 0) |
1227 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1228 SPEED_100 ? 7 : 0) |
1229 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1230 SPEED_1000 ? 7 : 0));
1231 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1232 }
1233
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001234 if (netif_msg_link(sky2))
1235 printk(KERN_INFO PFX
1236 "%s: Link is up at %d Mbps, %s duplex, flowcontrol %s\n",
1237 sky2->netdev->name, sky2->speed,
1238 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1239 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001240 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001241}
1242
1243static void sky2_link_down(struct sky2_port *sky2)
1244{
1245 struct sky2_hw *hw = sky2->hw;
1246 unsigned port = sky2->port;
1247 u16 reg;
1248
1249 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1250
1251 reg = gma_read16(hw, port, GM_GP_CTRL);
1252 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1253 gma_write16(hw, port, GM_GP_CTRL, reg);
1254 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1255
1256 if (sky2->rx_pause && !sky2->tx_pause) {
1257 /* restore Asymmetric Pause bit */
1258 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001259 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1260 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261 }
1262
1263 sky2_phy_reset(hw, port);
1264
1265 netif_carrier_off(sky2->netdev);
1266 netif_stop_queue(sky2->netdev);
1267
1268 /* Turn on link LED */
1269 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1270
1271 if (netif_msg_link(sky2))
1272 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1273 sky2_phy_init(hw, port);
1274}
1275
Stephen Hemminger793b8832005-09-14 16:06:14 -07001276static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1277{
1278 struct sky2_hw *hw = sky2->hw;
1279 unsigned port = sky2->port;
1280 u16 lpa;
1281
1282 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1283
1284 if (lpa & PHY_M_AN_RF) {
1285 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1286 return -1;
1287 }
1288
1289 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1290 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1291 printk(KERN_ERR PFX "%s: master/slave fault",
1292 sky2->netdev->name);
1293 return -1;
1294 }
1295
1296 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1297 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1298 sky2->netdev->name);
1299 return -1;
1300 }
1301
1302 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1303
1304 sky2->speed = sky2_phy_speed(hw, aux);
1305
1306 /* Pause bits are offset (9..8) */
1307 if (hw->chip_id == CHIP_ID_YUKON_XL)
1308 aux >>= 6;
1309
1310 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1311 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1312
1313 if ((sky2->tx_pause || sky2->rx_pause)
1314 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1315 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1316 else
1317 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1318
1319 return 0;
1320}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321
1322/*
1323 * Interrrupt from PHY are handled in tasklet (soft irq)
1324 * because accessing phy registers requires spin wait which might
1325 * cause excess interrupt latency.
1326 */
1327static void sky2_phy_task(unsigned long data)
1328{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001329 struct sky2_port *sky2 = (struct sky2_port *)data;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001330 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001331 u16 istatus, phystat;
1332
Stephen Hemminger793b8832005-09-14 16:06:14 -07001333 spin_lock(&hw->phy_lock);
1334 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1335 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001336
1337 if (netif_msg_intr(sky2))
1338 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1339 sky2->netdev->name, istatus, phystat);
1340
1341 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001342 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001344 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001345 }
1346
Stephen Hemminger793b8832005-09-14 16:06:14 -07001347 if (istatus & PHY_M_IS_LSP_CHANGE)
1348 sky2->speed = sky2_phy_speed(hw, phystat);
1349
1350 if (istatus & PHY_M_IS_DUP_CHANGE)
1351 sky2->duplex =
1352 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1353
1354 if (istatus & PHY_M_IS_LST_CHANGE) {
1355 if (phystat & PHY_M_PS_LINK_UP)
1356 sky2_link_up(sky2);
1357 else
1358 sky2_link_down(sky2);
1359 }
1360out:
1361 spin_unlock(&hw->phy_lock);
1362
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001363 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001364 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001365 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1366 local_irq_enable();
1367}
1368
1369static void sky2_tx_timeout(struct net_device *dev)
1370{
1371 struct sky2_port *sky2 = netdev_priv(dev);
1372
1373 if (netif_msg_timer(sky2))
1374 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1375
1376 sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
1377 sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
1378
1379 sky2_tx_clean(sky2);
1380}
1381
1382static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1383{
1384 int err = 0;
1385
1386 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1387 return -EINVAL;
1388
1389 if (netif_running(dev))
1390 sky2_down(dev);
1391
1392 dev->mtu = new_mtu;
1393
1394 if (netif_running(dev))
1395 err = sky2_up(dev);
1396
1397 return err;
1398}
1399
1400/*
1401 * Receive one packet.
1402 * For small packets or errors, just reuse existing skb.
1403 * For larger pakects, get new buffer.
1404 */
1405static struct sk_buff *sky2_receive(struct sky2_hw *hw, unsigned port,
1406 u16 length, u32 status)
1407{
1408 struct net_device *dev = hw->dev[port];
1409 struct sky2_port *sky2 = netdev_priv(dev);
1410 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001411 struct sk_buff *skb, *nskb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001412 const unsigned int rx_buf_size = dev->mtu + ETH_HLEN + 8;
1413
1414 if (unlikely(netif_msg_rx_status(sky2)))
1415 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
1416 dev->name, sky2->rx_next, status, length);
1417
Stephen Hemminger793b8832005-09-14 16:06:14 -07001418 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001419
Stephen Hemminger793b8832005-09-14 16:06:14 -07001420 skb = NULL;
1421 if (!(status & GMR_FS_RX_OK)
1422 || (status & GMR_FS_ANY_ERR)
1423 || (length << 16) != (status & GMR_FS_LEN)
1424 || length > rx_buf_size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001425 goto error;
1426
Stephen Hemminger793b8832005-09-14 16:06:14 -07001427 if (length < RX_COPY_THRESHOLD) {
1428 nskb = sky2_rx_alloc(sky2, length, GFP_ATOMIC);
1429 if (!nskb)
1430 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001431
Stephen Hemminger793b8832005-09-14 16:06:14 -07001432 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1433 length, PCI_DMA_FROMDEVICE);
1434 memcpy(nskb->data, re->skb->data, length);
1435 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1436 length, PCI_DMA_FROMDEVICE);
1437 skb = nskb;
1438 } else {
1439 nskb = sky2_rx_alloc(sky2, rx_buf_size, GFP_ATOMIC);
1440 if (!nskb)
1441 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442
Stephen Hemminger793b8832005-09-14 16:06:14 -07001443 skb = re->skb;
1444 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1445 re->maplen, PCI_DMA_FROMDEVICE);
1446 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447
Stephen Hemminger793b8832005-09-14 16:06:14 -07001448 re->skb = nskb;
1449 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
1450 rx_buf_size, PCI_DMA_FROMDEVICE);
1451 re->maplen = rx_buf_size;
1452 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453
Stephen Hemminger793b8832005-09-14 16:06:14 -07001454resubmit:
1455 BUG_ON(re->skb == skb);
1456 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001457 return skb;
1458
1459error:
Stephen Hemminger793b8832005-09-14 16:06:14 -07001460 if (status & GMR_FS_GOOD_FC)
1461 goto resubmit;
1462
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001463 if (netif_msg_rx_err(sky2))
1464 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1465 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001466
1467 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001468 sky2->net_stats.rx_length_errors++;
1469 if (status & GMR_FS_FRAGMENT)
1470 sky2->net_stats.rx_frame_errors++;
1471 if (status & GMR_FS_CRC_ERR)
1472 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001473 if (status & GMR_FS_RX_FF_OV)
1474 sky2->net_stats.rx_fifo_errors++;
1475 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001476}
1477
Stephen Hemminger793b8832005-09-14 16:06:14 -07001478/* Transmit ring index in reported status block is encoded as:
1479 *
1480 * | TXS2 | TXA2 | TXS1 | TXA1
1481 */
1482static inline u16 tx_index(u8 port, u32 status, u16 len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001483{
1484 if (port == 0)
1485 return status & 0xfff;
1486 else
1487 return ((status >> 24) & 0xff) | (len & 0xf) << 8;
1488}
1489
1490/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001491 * Both ports share the same status interrupt, therefore there is only
1492 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001493 */
1494static int sky2_poll(struct net_device *dev, int *budget)
1495{
1496 struct sky2_port *sky2 = netdev_priv(dev);
1497 struct sky2_hw *hw = sky2->hw;
1498 unsigned int to_do = min(dev->quota, *budget);
1499 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001500 u16 hwidx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001501 unsigned char summed[2] = { CHECKSUM_NONE, CHECKSUM_NONE };
Stephen Hemminger793b8832005-09-14 16:06:14 -07001502 unsigned int csum[2];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503
Stephen Hemminger793b8832005-09-14 16:06:14 -07001504 hwidx = sky2_read16(hw, STAT_PUT_IDX);
1505 rmb();
1506 while (hw->st_idx != hwidx && work_done < to_do) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1508 struct sk_buff *skb;
1509 u8 port;
1510 u32 status;
1511 u16 length;
1512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 status = le32_to_cpu(le->status);
1514 length = le16_to_cpu(le->length);
1515 port = le->link;
1516
Stephen Hemminger793b8832005-09-14 16:06:14 -07001517 BUG_ON(port >= hw->ports || hw->dev[port] == NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001518
Stephen Hemminger793b8832005-09-14 16:06:14 -07001519 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001520 case OP_RXSTAT:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 skb = sky2_receive(hw, port, length, status);
1522 if (likely(skb)) {
1523 __skb_put(skb, length);
1524 skb->protocol = eth_type_trans(skb, dev);
1525
1526 /* Add hw checksum if available */
1527 skb->ip_summed = summed[port];
1528 skb->csum = csum[port];
1529
1530 /* Clear for next packet */
1531 csum[port] = 0;
1532 summed[port] = CHECKSUM_NONE;
1533
1534 netif_receive_skb(skb);
1535
1536 dev->last_rx = jiffies;
1537 ++work_done;
1538 }
1539 break;
1540
1541 case OP_RXCHKS:
1542 /* Save computed checksum for next rx */
1543 csum[port] = le16_to_cpu(status & 0xffff);
1544 summed[port] = CHECKSUM_HW;
1545 break;
1546
1547 case OP_TXINDEXLE:
1548 sky2_tx_complete(hw->dev[port],
Stephen Hemminger793b8832005-09-14 16:06:14 -07001549 tx_index(port, status, length));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550 break;
1551
1552 case OP_RXTIMESTAMP:
1553 break;
1554
1555 default:
1556 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001557 printk(KERN_WARNING PFX
1558 "unknown status opcode 0x%x\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001559 le->opcode);
1560 break;
1561 }
1562
Stephen Hemminger793b8832005-09-14 16:06:14 -07001563 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
1564 if (hw->st_idx == hwidx) {
1565 hwidx = sky2_read16(hw, STAT_PUT_IDX);
1566 rmb();
1567 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001568 }
1569
Stephen Hemminger793b8832005-09-14 16:06:14 -07001570 mmiowb();
1571
1572 if (hw->dev[0])
1573 rx_set_put(hw->dev[0]);
1574
1575 if (hw->dev[1])
1576 rx_set_put(hw->dev[1]);
1577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001578 *budget -= work_done;
1579 dev->quota -= work_done;
1580 if (work_done < to_do) {
1581 /*
1582 * Another chip workaround, need to restart TX timer if status
1583 * LE was handled. WA_DEV_43_418
1584 */
1585 if (is_ec_a1(hw)) {
1586 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1587 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1588 }
1589
1590 hw->intr_mask |= Y2_IS_STAT_BMU;
1591 sky2_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001592 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593 netif_rx_complete(dev);
1594 }
1595
1596 return work_done >= to_do;
1597
1598}
1599
1600static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1601{
1602 struct net_device *dev = hw->dev[port];
1603
1604 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1605 dev->name, status);
1606
1607 if (status & Y2_IS_PAR_RD1) {
1608 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1609 dev->name);
1610 /* Clear IRQ */
1611 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1612 }
1613
1614 if (status & Y2_IS_PAR_WR1) {
1615 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1616 dev->name);
1617
1618 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1619 }
1620
1621 if (status & Y2_IS_PAR_MAC1) {
1622 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
1623 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1624 }
1625
1626 if (status & Y2_IS_PAR_RX1) {
1627 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
1628 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1629 }
1630
1631 if (status & Y2_IS_TCP_TXA1) {
1632 printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
1633 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1634 }
1635}
1636
1637static void sky2_hw_intr(struct sky2_hw *hw)
1638{
1639 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1640
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001642 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643
1644 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001645 u16 pci_err;
1646
1647 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1649 pci_name(hw->pdev), pci_err);
1650
1651 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001652 pci_write_config_word(hw->pdev, PCI_STATUS,
1653 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1655 }
1656
1657 if (status & Y2_IS_PCI_EXP) {
1658 /* PCI-Express uncorrectable Error occured */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001659 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660
Stephen Hemminger793b8832005-09-14 16:06:14 -07001661 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
1662
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
1664 pci_name(hw->pdev), pex_err);
1665
1666 /* clear the interrupt */
1667 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001668 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1669 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001670 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1671
1672 if (pex_err & PEX_FATAL_ERRORS) {
1673 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
1674 hwmsk &= ~Y2_IS_PCI_EXP;
1675 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
1676 }
1677 }
1678
1679 if (status & Y2_HWE_L1_MASK)
1680 sky2_hw_error(hw, 0, status);
1681 status >>= 8;
1682 if (status & Y2_HWE_L1_MASK)
1683 sky2_hw_error(hw, 1, status);
1684}
1685
1686static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
1687{
1688 struct net_device *dev = hw->dev[port];
1689 struct sky2_port *sky2 = netdev_priv(dev);
1690 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
1691
1692 if (netif_msg_intr(sky2))
1693 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
1694 dev->name, status);
1695
1696 if (status & GM_IS_RX_FF_OR) {
1697 ++sky2->net_stats.rx_fifo_errors;
1698 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
1699 }
1700
1701 if (status & GM_IS_TX_FF_UR) {
1702 ++sky2->net_stats.tx_fifo_errors;
1703 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
1704 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001705}
1706
1707static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1708{
1709 struct net_device *dev = hw->dev[port];
1710 struct sky2_port *sky2 = netdev_priv(dev);
1711
1712 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1713 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1714 tasklet_schedule(&sky2->phy_task);
1715}
1716
1717static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
1718{
1719 struct sky2_hw *hw = dev_id;
1720 u32 status;
1721
1722 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001723 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724 return IRQ_NONE;
1725
1726 if (status & Y2_IS_HW_ERR)
1727 sky2_hw_intr(hw);
1728
Stephen Hemminger793b8832005-09-14 16:06:14 -07001729 /* Do NAPI for Rx and Tx status */
1730 if ((status & Y2_IS_STAT_BMU) && netif_rx_schedule_test(hw->dev[0])) {
1731 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
1732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 hw->intr_mask &= ~Y2_IS_STAT_BMU;
1734 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1735 __netif_rx_schedule(hw->dev[0]);
1736 }
1737
Stephen Hemminger793b8832005-09-14 16:06:14 -07001738 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739 sky2_phy_intr(hw, 0);
1740
1741 if (status & Y2_IS_IRQ_PHY2)
1742 sky2_phy_intr(hw, 1);
1743
1744 if (status & Y2_IS_IRQ_MAC1)
1745 sky2_mac_intr(hw, 0);
1746
1747 if (status & Y2_IS_IRQ_MAC2)
1748 sky2_mac_intr(hw, 1);
1749
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001750 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001751
1752 sky2_read32(hw, B0_IMSK);
1753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754 return IRQ_HANDLED;
1755}
1756
1757#ifdef CONFIG_NET_POLL_CONTROLLER
1758static void sky2_netpoll(struct net_device *dev)
1759{
1760 struct sky2_port *sky2 = netdev_priv(dev);
1761
Stephen Hemminger793b8832005-09-14 16:06:14 -07001762 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001763}
1764#endif
1765
1766/* Chip internal frequency for clock calculations */
1767static inline u32 sky2_khz(const struct sky2_hw *hw)
1768{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001769 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770 case CHIP_ID_YUKON_EC:
1771 return 125000; /* 125 Mhz */
1772 case CHIP_ID_YUKON_FE:
1773 return 100000; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001774 default: /* YUKON_XL */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001775 return 156000; /* 156 Mhz */
1776 }
1777}
1778
1779static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
1780{
1781 return sky2_khz(hw) * ms;
1782}
1783
1784static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
1785{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001786 return (sky2_khz(hw) * us) / 1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001787}
1788
1789static int sky2_reset(struct sky2_hw *hw)
1790{
1791 u32 ctst, power;
1792 u16 status;
1793 u8 t8, pmd_type;
1794 int i;
1795
1796 ctst = sky2_read32(hw, B0_CTST);
1797
1798 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1799 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
1800 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
1801 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
1802 pci_name(hw->pdev), hw->chip_id);
1803 return -EOPNOTSUPP;
1804 }
1805
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806 /* ring for status responses */
1807 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
1808 &hw->st_dma);
1809 if (!hw->st_le)
1810 return -ENOMEM;
1811
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812 /* disable ASF */
1813 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
1814 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
1815 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
1816 }
1817
1818 /* do a SW reset */
1819 sky2_write8(hw, B0_CTST, CS_RST_SET);
1820 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1821
1822 /* clear PCI errors, if any */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001823 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001825 pci_write_config_word(hw->pdev, PCI_STATUS,
1826 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827
1828 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
1829
1830 /* clear any PEX errors */
1831 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001832 u16 lstat;
1833 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1834 0xffffffffUL);
1835 pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836 }
1837
1838 pmd_type = sky2_read8(hw, B2_PMD_TYP);
1839 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
1840
1841 hw->ports = 1;
1842 t8 = sky2_read8(hw, B2_Y2_HW_RES);
1843 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
1844 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
1845 ++hw->ports;
1846 }
1847 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
1848
1849 /* switch power to VCC (WA for VAUX problem) */
1850 sky2_write8(hw, B0_POWER_CTRL,
1851 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
1852
1853 /* disable Core Clock Division, */
1854 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
1855
1856 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
1857 /* enable bits are inverted */
1858 sky2_write8(hw, B2_Y2_CLK_GATE,
1859 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
1860 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
1861 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001862 else
1863 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001864
1865 /* Turn off phy power saving */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001866 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &power);
1867 power &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001868
Stephen Hemminger793b8832005-09-14 16:06:14 -07001869 /* looks like this xl is back asswards .. */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
1871 power |= PCI_Y2_PHY1_COMA;
1872 if (hw->ports > 1)
1873 power |= PCI_Y2_PHY2_COMA;
1874 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, power);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876
1877 for (i = 0; i < hw->ports; i++) {
1878 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
1879 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
1880 }
1881
1882 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1883
Stephen Hemminger793b8832005-09-14 16:06:14 -07001884 /* Clear I2C IRQ noise */
1885 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001886
1887 /* turn off hardware timer (unused) */
1888 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
1889 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001890
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001891 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
1892
Stephen Hemminger793b8832005-09-14 16:06:14 -07001893 /* Turn on descriptor polling (every 75us) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894 sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
1895 sky2_write8(hw, B28_DPT_CTRL, DPT_START);
1896
1897 /* Turn off receive timestamp */
1898 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001899 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001900
1901 /* enable the Tx Arbiters */
1902 for (i = 0; i < hw->ports; i++)
1903 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
1904
1905 /* Initialize ram interface */
1906 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001907 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908
1909 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
1910 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
1911 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
1912 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
1913 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
1914 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
1915 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
1916 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
1917 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
1918 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
1919 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
1920 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
1921 }
1922
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001923 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001924 u16 pctrl;
1925
1926 /* change Max. Read Request Size to 2048 bytes */
1927 pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
1928 pctrl &= ~PEX_DC_MAX_RRS_MSK;
1929 pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
1930
1931
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001933 pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1935 }
1936
1937 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
1938
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939 spin_lock_bh(&hw->phy_lock);
1940 for (i = 0; i < hw->ports; i++)
1941 sky2_phy_reset(hw, i);
1942 spin_unlock_bh(&hw->phy_lock);
1943
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001944 memset(hw->st_le, 0, STATUS_LE_BYTES);
1945 hw->st_idx = 0;
1946
1947 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
1948 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
1949
1950 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001951 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001952
1953 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001954 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955
Stephen Hemminger793b8832005-09-14 16:06:14 -07001956 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
1957
1958 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 if (is_ec_a1(hw)) {
1960 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001961 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962
1963 /* set Status-FIFO watermark */
1964 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
1965
1966 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001967 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970 sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
1971
1972 /* set Status-FIFO watermark */
1973 sky2_write8(hw, STAT_FIFO_WM, 0x10);
1974
1975 /* set Status-FIFO ISR watermark */
1976 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
1977 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
1978
Stephen Hemminger793b8832005-09-14 16:06:14 -07001979 else /* WA 4109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
1981
1982 sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
1983 }
1984
Stephen Hemminger793b8832005-09-14 16:06:14 -07001985 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001986 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
1987
1988 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1989 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
1990 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
1991
1992 return 0;
1993}
1994
1995static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
1996{
1997 u32 modes;
1998 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001999 modes = SUPPORTED_10baseT_Half
2000 | SUPPORTED_10baseT_Full
2001 | SUPPORTED_100baseT_Half
2002 | SUPPORTED_100baseT_Full
2003 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002004
2005 if (hw->chip_id != CHIP_ID_YUKON_FE)
2006 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002007 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002008 } else
2009 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002010 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002011 return modes;
2012}
2013
Stephen Hemminger793b8832005-09-14 16:06:14 -07002014static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002015{
2016 struct sky2_port *sky2 = netdev_priv(dev);
2017 struct sky2_hw *hw = sky2->hw;
2018
2019 ecmd->transceiver = XCVR_INTERNAL;
2020 ecmd->supported = sky2_supported_modes(hw);
2021 ecmd->phy_address = PHY_ADDR_MARV;
2022 if (hw->copper) {
2023 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002024 | SUPPORTED_10baseT_Full
2025 | SUPPORTED_100baseT_Half
2026 | SUPPORTED_100baseT_Full
2027 | SUPPORTED_1000baseT_Half
2028 | SUPPORTED_1000baseT_Full
2029 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002030 ecmd->port = PORT_TP;
2031 } else
2032 ecmd->port = PORT_FIBRE;
2033
2034 ecmd->advertising = sky2->advertising;
2035 ecmd->autoneg = sky2->autoneg;
2036 ecmd->speed = sky2->speed;
2037 ecmd->duplex = sky2->duplex;
2038 return 0;
2039}
2040
2041static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2042{
2043 struct sky2_port *sky2 = netdev_priv(dev);
2044 const struct sky2_hw *hw = sky2->hw;
2045 u32 supported = sky2_supported_modes(hw);
2046
2047 if (ecmd->autoneg == AUTONEG_ENABLE) {
2048 ecmd->advertising = supported;
2049 sky2->duplex = -1;
2050 sky2->speed = -1;
2051 } else {
2052 u32 setting;
2053
Stephen Hemminger793b8832005-09-14 16:06:14 -07002054 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002055 case SPEED_1000:
2056 if (ecmd->duplex == DUPLEX_FULL)
2057 setting = SUPPORTED_1000baseT_Full;
2058 else if (ecmd->duplex == DUPLEX_HALF)
2059 setting = SUPPORTED_1000baseT_Half;
2060 else
2061 return -EINVAL;
2062 break;
2063 case SPEED_100:
2064 if (ecmd->duplex == DUPLEX_FULL)
2065 setting = SUPPORTED_100baseT_Full;
2066 else if (ecmd->duplex == DUPLEX_HALF)
2067 setting = SUPPORTED_100baseT_Half;
2068 else
2069 return -EINVAL;
2070 break;
2071
2072 case SPEED_10:
2073 if (ecmd->duplex == DUPLEX_FULL)
2074 setting = SUPPORTED_10baseT_Full;
2075 else if (ecmd->duplex == DUPLEX_HALF)
2076 setting = SUPPORTED_10baseT_Half;
2077 else
2078 return -EINVAL;
2079 break;
2080 default:
2081 return -EINVAL;
2082 }
2083
2084 if ((setting & supported) == 0)
2085 return -EINVAL;
2086
2087 sky2->speed = ecmd->speed;
2088 sky2->duplex = ecmd->duplex;
2089 }
2090
2091 sky2->autoneg = ecmd->autoneg;
2092 sky2->advertising = ecmd->advertising;
2093
2094 if (netif_running(dev)) {
2095 sky2_down(dev);
2096 sky2_up(dev);
2097 }
2098
2099 return 0;
2100}
2101
2102static void sky2_get_drvinfo(struct net_device *dev,
2103 struct ethtool_drvinfo *info)
2104{
2105 struct sky2_port *sky2 = netdev_priv(dev);
2106
2107 strcpy(info->driver, DRV_NAME);
2108 strcpy(info->version, DRV_VERSION);
2109 strcpy(info->fw_version, "N/A");
2110 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2111}
2112
2113static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002114 char name[ETH_GSTRING_LEN];
2115 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002116} sky2_stats[] = {
2117 { "tx_bytes", GM_TXO_OK_HI },
2118 { "rx_bytes", GM_RXO_OK_HI },
2119 { "tx_broadcast", GM_TXF_BC_OK },
2120 { "rx_broadcast", GM_RXF_BC_OK },
2121 { "tx_multicast", GM_TXF_MC_OK },
2122 { "rx_multicast", GM_RXF_MC_OK },
2123 { "tx_unicast", GM_TXF_UC_OK },
2124 { "rx_unicast", GM_RXF_UC_OK },
2125 { "tx_mac_pause", GM_TXF_MPAUSE },
2126 { "rx_mac_pause", GM_RXF_MPAUSE },
2127 { "collisions", GM_TXF_SNG_COL },
2128 { "late_collision",GM_TXF_LAT_COL },
2129 { "aborted", GM_TXF_ABO_COL },
2130 { "multi_collisions", GM_TXF_MUL_COL },
2131 { "fifo_underrun", GM_TXE_FIFO_UR },
2132 { "fifo_overflow", GM_RXE_FIFO_OV },
2133 { "rx_toolong", GM_RXF_LNG_ERR },
2134 { "rx_jabber", GM_RXF_JAB_PKT },
2135 { "rx_runt", GM_RXE_FRAG },
2136 { "rx_too_long", GM_RXF_LNG_ERR },
2137 { "rx_fcs_error", GM_RXF_FCS_ERR },
2138};
2139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140static u32 sky2_get_rx_csum(struct net_device *dev)
2141{
2142 struct sky2_port *sky2 = netdev_priv(dev);
2143
2144 return sky2->rx_csum;
2145}
2146
2147static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2148{
2149 struct sky2_port *sky2 = netdev_priv(dev);
2150
2151 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002152
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002153 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2154 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2155
2156 return 0;
2157}
2158
2159static u32 sky2_get_msglevel(struct net_device *netdev)
2160{
2161 struct sky2_port *sky2 = netdev_priv(netdev);
2162 return sky2->msg_enable;
2163}
2164
Stephen Hemminger793b8832005-09-14 16:06:14 -07002165static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002166{
2167 struct sky2_hw *hw = sky2->hw;
2168 unsigned port = sky2->port;
2169 int i;
2170
2171 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002172 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002173 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002174 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175
Stephen Hemminger793b8832005-09-14 16:06:14 -07002176 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002177 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2178}
2179
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002180static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2181{
2182 struct sky2_port *sky2 = netdev_priv(netdev);
2183 sky2->msg_enable = value;
2184}
2185
2186static int sky2_get_stats_count(struct net_device *dev)
2187{
2188 return ARRAY_SIZE(sky2_stats);
2189}
2190
2191static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002192 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002193{
2194 struct sky2_port *sky2 = netdev_priv(dev);
2195
Stephen Hemminger793b8832005-09-14 16:06:14 -07002196 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002197}
2198
Stephen Hemminger793b8832005-09-14 16:06:14 -07002199static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002200{
2201 int i;
2202
2203 switch (stringset) {
2204 case ETH_SS_STATS:
2205 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2206 memcpy(data + i * ETH_GSTRING_LEN,
2207 sky2_stats[i].name, ETH_GSTRING_LEN);
2208 break;
2209 }
2210}
2211
2212/* Use hardware MIB variables for critical path statistics and
2213 * transmit feedback not reported at interrupt.
2214 * Other errors are accounted for in interrupt handler.
2215 */
2216static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2217{
2218 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002219 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220
Stephen Hemminger793b8832005-09-14 16:06:14 -07002221 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222
2223 sky2->net_stats.tx_bytes = data[0];
2224 sky2->net_stats.rx_bytes = data[1];
2225 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2226 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2227 sky2->net_stats.multicast = data[5] + data[7];
2228 sky2->net_stats.collisions = data[10];
2229 sky2->net_stats.tx_aborted_errors = data[12];
2230
2231 return &sky2->net_stats;
2232}
2233
2234static int sky2_set_mac_address(struct net_device *dev, void *p)
2235{
2236 struct sky2_port *sky2 = netdev_priv(dev);
2237 struct sockaddr *addr = p;
2238 int err = 0;
2239
2240 if (!is_valid_ether_addr(addr->sa_data))
2241 return -EADDRNOTAVAIL;
2242
2243 sky2_down(dev);
2244 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002245 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002247 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002248 dev->dev_addr, ETH_ALEN);
2249 if (dev->flags & IFF_UP)
2250 err = sky2_up(dev);
2251 return err;
2252}
2253
2254static void sky2_set_multicast(struct net_device *dev)
2255{
2256 struct sky2_port *sky2 = netdev_priv(dev);
2257 struct sky2_hw *hw = sky2->hw;
2258 unsigned port = sky2->port;
2259 struct dev_mc_list *list = dev->mc_list;
2260 u16 reg;
2261 u8 filter[8];
2262
2263 memset(filter, 0, sizeof(filter));
2264
2265 reg = gma_read16(hw, port, GM_RX_CTRL);
2266 reg |= GM_RXCR_UCF_ENA;
2267
Stephen Hemminger793b8832005-09-14 16:06:14 -07002268 if (dev->flags & IFF_PROMISC) /* promiscious */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002269 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002270 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002272 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002273 reg &= ~GM_RXCR_MCF_ENA;
2274 else {
2275 int i;
2276 reg |= GM_RXCR_MCF_ENA;
2277
2278 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2279 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002280 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002281 }
2282 }
2283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002284 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002285 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002287 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002289 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002290 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002291 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002292
2293 gma_write16(hw, port, GM_RX_CTRL, reg);
2294}
2295
2296/* Can have one global because blinking is controlled by
2297 * ethtool and that is always under RTNL mutex
2298 */
2299static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2300{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002301 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002302
Stephen Hemminger793b8832005-09-14 16:06:14 -07002303 spin_lock_bh(&hw->phy_lock);
2304 switch (hw->chip_id) {
2305 case CHIP_ID_YUKON_XL:
2306 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2307 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2308 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2309 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2310 PHY_M_LEDC_INIT_CTRL(7) |
2311 PHY_M_LEDC_STA1_CTRL(7) |
2312 PHY_M_LEDC_STA0_CTRL(7))
2313 : 0);
2314
2315 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2316 break;
2317
2318 default:
2319 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2320 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2321 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2322 PHY_M_LED_MO_10(MO_LED_ON) |
2323 PHY_M_LED_MO_100(MO_LED_ON) |
2324 PHY_M_LED_MO_1000(MO_LED_ON) |
2325 PHY_M_LED_MO_RX(MO_LED_ON)
2326 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2327 PHY_M_LED_MO_10(MO_LED_OFF) |
2328 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329 PHY_M_LED_MO_1000(MO_LED_OFF) |
2330 PHY_M_LED_MO_RX(MO_LED_OFF));
2331
Stephen Hemminger793b8832005-09-14 16:06:14 -07002332 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002333 spin_unlock_bh(&hw->phy_lock);
2334}
2335
2336/* blink LED's for finding board */
2337static int sky2_phys_id(struct net_device *dev, u32 data)
2338{
2339 struct sky2_port *sky2 = netdev_priv(dev);
2340 struct sky2_hw *hw = sky2->hw;
2341 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002342 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002343 long ms;
2344 int onoff = 1;
2345
Stephen Hemminger793b8832005-09-14 16:06:14 -07002346 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002347 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2348 else
2349 ms = data * 1000;
2350
2351 /* save initial values */
2352 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002353 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2354 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2355 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2356 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2357 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2358 } else {
2359 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2360 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2361 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362 spin_unlock_bh(&hw->phy_lock);
2363
2364 while (ms > 0) {
2365 sky2_led(hw, port, onoff);
2366 onoff = !onoff;
2367
2368 if (msleep_interruptible(250))
2369 break; /* interrupted */
2370 ms -= 250;
2371 }
2372
2373 /* resume regularly scheduled programming */
2374 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002375 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2376 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2377 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2378 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2379 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2380 } else {
2381 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2382 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2383 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002384 spin_unlock_bh(&hw->phy_lock);
2385
2386 return 0;
2387}
2388
2389static void sky2_get_pauseparam(struct net_device *dev,
2390 struct ethtool_pauseparam *ecmd)
2391{
2392 struct sky2_port *sky2 = netdev_priv(dev);
2393
2394 ecmd->tx_pause = sky2->tx_pause;
2395 ecmd->rx_pause = sky2->rx_pause;
2396 ecmd->autoneg = sky2->autoneg;
2397}
2398
2399static int sky2_set_pauseparam(struct net_device *dev,
2400 struct ethtool_pauseparam *ecmd)
2401{
2402 struct sky2_port *sky2 = netdev_priv(dev);
2403 int err = 0;
2404
2405 sky2->autoneg = ecmd->autoneg;
2406 sky2->tx_pause = ecmd->tx_pause != 0;
2407 sky2->rx_pause = ecmd->rx_pause != 0;
2408
2409 if (netif_running(dev)) {
2410 sky2_down(dev);
2411 err = sky2_up(dev);
2412 }
2413
2414 return err;
2415}
2416
2417#ifdef CONFIG_PM
2418static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2419{
2420 struct sky2_port *sky2 = netdev_priv(dev);
2421
2422 wol->supported = WAKE_MAGIC;
2423 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2424}
2425
2426static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2427{
2428 struct sky2_port *sky2 = netdev_priv(dev);
2429 struct sky2_hw *hw = sky2->hw;
2430
2431 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2432 return -EOPNOTSUPP;
2433
2434 sky2->wol = wol->wolopts == WAKE_MAGIC;
2435
2436 if (sky2->wol) {
2437 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2438
2439 sky2_write16(hw, WOL_CTRL_STAT,
2440 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2441 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2442 } else
2443 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2444
2445 return 0;
2446}
2447#endif
2448
Stephen Hemminger793b8832005-09-14 16:06:14 -07002449static void sky2_get_ringparam(struct net_device *dev,
2450 struct ethtool_ringparam *ering)
2451{
2452 struct sky2_port *sky2 = netdev_priv(dev);
2453
2454 ering->rx_max_pending = RX_MAX_PENDING;
2455 ering->rx_mini_max_pending = 0;
2456 ering->rx_jumbo_max_pending = 0;
2457 ering->tx_max_pending = TX_RING_SIZE - 1;
2458
2459 ering->rx_pending = sky2->rx_pending;
2460 ering->rx_mini_pending = 0;
2461 ering->rx_jumbo_pending = 0;
2462 ering->tx_pending = sky2->tx_pending;
2463}
2464
2465static int sky2_set_ringparam(struct net_device *dev,
2466 struct ethtool_ringparam *ering)
2467{
2468 struct sky2_port *sky2 = netdev_priv(dev);
2469 int err = 0;
2470
2471 if (ering->rx_pending > RX_MAX_PENDING ||
2472 ering->rx_pending < 8 ||
2473 ering->tx_pending < MAX_SKB_TX_LE ||
2474 ering->tx_pending > TX_RING_SIZE - 1)
2475 return -EINVAL;
2476
2477 if (netif_running(dev))
2478 sky2_down(dev);
2479
2480 sky2->rx_pending = ering->rx_pending;
2481 sky2->tx_pending = ering->tx_pending;
2482
2483 if (netif_running(dev))
2484 err = sky2_up(dev);
2485
2486 return err;
2487}
2488
2489#define SKY2_REGS_LEN 0x1000
2490static int sky2_get_regs_len(struct net_device *dev)
2491{
2492 return SKY2_REGS_LEN;
2493}
2494
2495/*
2496 * Returns copy of control register region
2497 * I/O region is divided into banks and certain regions are unreadable
2498 */
2499static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2500 void *p)
2501{
2502 const struct sky2_port *sky2 = netdev_priv(dev);
2503 unsigned long offs;
2504 const void __iomem *io = sky2->hw->regs;
2505 static const unsigned long bankmap = 0xfff3f305;
2506
2507 regs->version = 1;
2508 for (offs = 0; offs < regs->len; offs += 128) {
2509 u32 len = min_t(u32, 128, regs->len - offs);
2510
2511 if (bankmap & (1 << (offs / 128)))
2512 memcpy_fromio(p + offs, io + offs, len);
2513 else
2514 memset(p + offs, 0, len);
2515 }
2516}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002517
2518static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002519 .get_settings = sky2_get_settings,
2520 .set_settings = sky2_set_settings,
2521 .get_drvinfo = sky2_get_drvinfo,
2522 .get_msglevel = sky2_get_msglevel,
2523 .set_msglevel = sky2_set_msglevel,
2524 .get_regs_len = sky2_get_regs_len,
2525 .get_regs = sky2_get_regs,
2526 .get_link = ethtool_op_get_link,
2527 .get_sg = ethtool_op_get_sg,
2528 .set_sg = ethtool_op_set_sg,
2529 .get_tx_csum = ethtool_op_get_tx_csum,
2530 .set_tx_csum = ethtool_op_set_tx_csum,
2531 .get_tso = ethtool_op_get_tso,
2532 .set_tso = ethtool_op_set_tso,
2533 .get_rx_csum = sky2_get_rx_csum,
2534 .set_rx_csum = sky2_set_rx_csum,
2535 .get_strings = sky2_get_strings,
2536 .get_ringparam = sky2_get_ringparam,
2537 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002538 .get_pauseparam = sky2_get_pauseparam,
2539 .set_pauseparam = sky2_set_pauseparam,
2540#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002541 .get_wol = sky2_get_wol,
2542 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002543#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002544 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002545 .get_stats_count = sky2_get_stats_count,
2546 .get_ethtool_stats = sky2_get_ethtool_stats,
2547};
2548
2549/* Initialize network device */
2550static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2551 unsigned port, int highmem)
2552{
2553 struct sky2_port *sky2;
2554 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2555
2556 if (!dev) {
2557 printk(KERN_ERR "sky2 etherdev alloc failed");
2558 return NULL;
2559 }
2560
2561 SET_MODULE_OWNER(dev);
2562 SET_NETDEV_DEV(dev, &hw->pdev->dev);
2563 dev->open = sky2_up;
2564 dev->stop = sky2_down;
2565 dev->hard_start_xmit = sky2_xmit_frame;
2566 dev->get_stats = sky2_get_stats;
2567 dev->set_multicast_list = sky2_set_multicast;
2568 dev->set_mac_address = sky2_set_mac_address;
2569 dev->change_mtu = sky2_change_mtu;
2570 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2571 dev->tx_timeout = sky2_tx_timeout;
2572 dev->watchdog_timeo = TX_WATCHDOG;
2573 if (port == 0)
2574 dev->poll = sky2_poll;
2575 dev->weight = NAPI_WEIGHT;
2576#ifdef CONFIG_NET_POLL_CONTROLLER
2577 dev->poll_controller = sky2_netpoll;
2578#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579
2580 sky2 = netdev_priv(dev);
2581 sky2->netdev = dev;
2582 sky2->hw = hw;
2583 sky2->msg_enable = netif_msg_init(debug, default_msg);
2584
2585 spin_lock_init(&sky2->tx_lock);
2586 /* Auto speed and flow control */
2587 sky2->autoneg = AUTONEG_ENABLE;
2588 sky2->tx_pause = 0;
2589 sky2->rx_pause = 1;
2590 sky2->duplex = -1;
2591 sky2->speed = -1;
2592 sky2->advertising = sky2_supported_modes(hw);
2593 sky2->rx_csum = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002594 tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
2595 sky2->tx_pending = TX_DEF_PENDING;
2596 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002597
2598 hw->dev[port] = dev;
2599
2600 sky2->port = port;
2601
Stephen Hemminger793b8832005-09-14 16:06:14 -07002602 dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002603 if (highmem)
2604 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002605 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002606
2607 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002608 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609
2610 /* device is off until link detection */
2611 netif_carrier_off(dev);
2612 netif_stop_queue(dev);
2613
2614 return dev;
2615}
2616
2617static inline void sky2_show_addr(struct net_device *dev)
2618{
2619 const struct sky2_port *sky2 = netdev_priv(dev);
2620
2621 if (netif_msg_probe(sky2))
2622 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
2623 dev->name,
2624 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2625 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2626}
2627
2628static int __devinit sky2_probe(struct pci_dev *pdev,
2629 const struct pci_device_id *ent)
2630{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002631 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002632 struct sky2_hw *hw;
2633 int err, using_dac = 0;
2634
Stephen Hemminger793b8832005-09-14 16:06:14 -07002635 err = pci_enable_device(pdev);
2636 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002637 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
2638 pci_name(pdev));
2639 goto err_out;
2640 }
2641
Stephen Hemminger793b8832005-09-14 16:06:14 -07002642 err = pci_request_regions(pdev, DRV_NAME);
2643 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002644 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
2645 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002646 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002647 }
2648
2649 pci_set_master(pdev);
2650
2651 if (sizeof(dma_addr_t) > sizeof(u32)) {
2652 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2653 if (!err)
2654 using_dac = 1;
2655 }
2656
2657 if (!using_dac) {
2658 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2659 if (err) {
2660 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
2661 pci_name(pdev));
2662 goto err_out_free_regions;
2663 }
2664 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665#ifdef __BIG_ENDIAN
2666 /* byte swap decriptors in hardware */
2667 {
2668 u32 reg;
2669
2670 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
2671 reg |= PCI_REV_DESC;
2672 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
2673 }
2674#endif
2675
2676 err = -ENOMEM;
2677 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
2678 if (!hw) {
2679 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
2680 pci_name(pdev));
2681 goto err_out_free_regions;
2682 }
2683
2684 memset(hw, 0, sizeof(*hw));
2685 hw->pdev = pdev;
2686 spin_lock_init(&hw->phy_lock);
2687
2688 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
2689 if (!hw->regs) {
2690 printk(KERN_ERR PFX "%s: cannot map device registers\n",
2691 pci_name(pdev));
2692 goto err_out_free_hw;
2693 }
2694
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002695 err = sky2_reset(hw);
2696 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002697 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002698
Stephen Hemminger793b8832005-09-14 16:06:14 -07002699 printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002700 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002701 yukon_name[hw->chip_id - CHIP_ID_YUKON],
2702 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703
Stephen Hemminger793b8832005-09-14 16:06:14 -07002704 dev = sky2_init_netdev(hw, 0, using_dac);
2705 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002706 goto err_out_free_pci;
2707
Stephen Hemminger793b8832005-09-14 16:06:14 -07002708 err = register_netdev(dev);
2709 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710 printk(KERN_ERR PFX "%s: cannot register net device\n",
2711 pci_name(pdev));
2712 goto err_out_free_netdev;
2713 }
2714
2715 sky2_show_addr(dev);
2716
2717 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
2718 if (register_netdev(dev1) == 0)
2719 sky2_show_addr(dev1);
2720 else {
2721 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002722 printk(KERN_WARNING PFX
2723 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002724 hw->dev[1] = NULL;
2725 free_netdev(dev1);
2726 }
2727 }
2728
Stephen Hemminger793b8832005-09-14 16:06:14 -07002729 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
2730 if (err) {
2731 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
2732 pci_name(pdev), pdev->irq);
2733 goto err_out_unregister;
2734 }
2735
2736 hw->intr_mask = Y2_IS_BASE;
2737 sky2_write32(hw, B0_IMSK, hw->intr_mask);
2738
2739 pci_set_drvdata(pdev, hw);
2740
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002741 return 0;
2742
Stephen Hemminger793b8832005-09-14 16:06:14 -07002743err_out_unregister:
2744 if (dev1) {
2745 unregister_netdev(dev1);
2746 free_netdev(dev1);
2747 }
2748 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002749err_out_free_netdev:
2750 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002751err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07002752 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002753 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
2754err_out_iounmap:
2755 iounmap(hw->regs);
2756err_out_free_hw:
2757 kfree(hw);
2758err_out_free_regions:
2759 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002761err_out:
2762 return err;
2763}
2764
2765static void __devexit sky2_remove(struct pci_dev *pdev)
2766{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002767 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002768 struct net_device *dev0, *dev1;
2769
Stephen Hemminger793b8832005-09-14 16:06:14 -07002770 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771 return;
2772
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002773 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07002774 dev1 = hw->dev[1];
2775 if (dev1)
2776 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777 unregister_netdev(dev0);
2778
Stephen Hemminger793b8832005-09-14 16:06:14 -07002779 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002780 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002781 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002782
2783 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002784 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002785 pci_release_regions(pdev);
2786 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002787
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788 if (dev1)
2789 free_netdev(dev1);
2790 free_netdev(dev0);
2791 iounmap(hw->regs);
2792 kfree(hw);
2793 pci_set_drvdata(pdev, NULL);
2794}
2795
2796#ifdef CONFIG_PM
2797static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
2798{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002799 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002800 int i, wol = 0;
2801
2802 for (i = 0; i < 2; i++) {
2803 struct net_device *dev = hw->dev[i];
2804
2805 if (dev) {
2806 struct sky2_port *sky2 = netdev_priv(dev);
2807 if (netif_running(dev)) {
2808 netif_carrier_off(dev);
2809 sky2_down(dev);
2810 }
2811 netif_device_detach(dev);
2812 wol |= sky2->wol;
2813 }
2814 }
2815
2816 pci_save_state(pdev);
2817 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
2818 pci_disable_device(pdev);
2819 pci_set_power_state(pdev, pci_choose_state(pdev, state));
2820
2821 return 0;
2822}
2823
2824static int sky2_resume(struct pci_dev *pdev)
2825{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002826 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002827 int i;
2828
2829 pci_set_power_state(pdev, PCI_D0);
2830 pci_restore_state(pdev);
2831 pci_enable_wake(pdev, PCI_D0, 0);
2832
2833 sky2_reset(hw);
2834
2835 for (i = 0; i < 2; i++) {
2836 struct net_device *dev = hw->dev[i];
2837 if (dev) {
2838 netif_device_attach(dev);
2839 if (netif_running(dev))
2840 sky2_up(dev);
2841 }
2842 }
2843 return 0;
2844}
2845#endif
2846
2847static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002848 .name = DRV_NAME,
2849 .id_table = sky2_id_table,
2850 .probe = sky2_probe,
2851 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002853 .suspend = sky2_suspend,
2854 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002855#endif
2856};
2857
2858static int __init sky2_init_module(void)
2859{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002860 return pci_module_init(&sky2_driver);
2861}
2862
2863static void __exit sky2_cleanup_module(void)
2864{
2865 pci_unregister_driver(&sky2_driver);
2866}
2867
2868module_init(sky2_init_module);
2869module_exit(sky2_cleanup_module);
2870
2871MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
2872MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
2873MODULE_LICENSE("GPL");