blob: 8ed4bd17c0cf3126774307acf9f2bc5fb47d0d24 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027 * TOTEST
28 * - speed setting
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029 */
30
31#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070032#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033#include <linux/kernel.h>
34#include <linux/version.h>
35#include <linux/module.h>
36#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080037#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070038#include <linux/etherdevice.h>
39#include <linux/ethtool.h>
40#include <linux/pci.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/in.h>
44#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080045#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080047#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080048#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070049
50#include <asm/irq.h>
51
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070052#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
53#define SKY2_VLAN_TAG_USED 1
54#endif
55
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056#include "sky2.h"
57
58#define DRV_NAME "sky2"
Stephen Hemminger0570cc02006-01-17 13:43:21 -080059#define DRV_VERSION "0.13"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060#define PFX DRV_NAME " "
61
62/*
63 * The Yukon II chipset takes 64 bit command blocks (called list elements)
64 * that are organized into three (receive, transmit, status) different rings
65 * similar to Tigon3. A transmit can require several elements;
66 * a receive requires one (or two if using 64 bit dma).
67 */
68
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069#define is_ec_a1(hw) \
shemminger@osdl.org21437642005-11-30 11:45:11 -080070 unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
71 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070072
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080073#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070075#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080076#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080077#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070078
Stephen Hemminger793b8832005-09-14 16:06:14 -070079#define TX_RING_SIZE 512
80#define TX_DEF_PENDING (TX_RING_SIZE - 1)
81#define TX_MIN_PENDING 64
82#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
83
84#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
86#define ETH_JUMBO_MTU 9000
87#define TX_WATCHDOG (5 * HZ)
88#define NAPI_WEIGHT 64
89#define PHY_RETRIES 1000
90
91static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070092 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
93 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080094 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070095
Stephen Hemminger793b8832005-09-14 16:06:14 -070096static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070097module_param(debug, int, 0);
98MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
99
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -0800100static int copybreak __read_mostly = 256;
101module_param(copybreak, int, 0);
102MODULE_PARM_DESC(copybreak, "Receive copy threshold");
103
Stephen Hemminger4d52b482006-01-30 11:38:00 -0800104static int disable_msi = 0;
105module_param(disable_msi, int, 0);
106MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
107
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700108static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700110 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
111 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
112 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700128 { 0 }
129};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700130
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700131MODULE_DEVICE_TABLE(pci, sky2_id_table);
132
133/* Avoid conditionals by using array */
134static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
135static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
136
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800137/* This driver supports yukon2 chipset only */
138static const char *yukon2_name[] = {
139 "XL", /* 0xb3 */
140 "EC Ultra", /* 0xb4 */
141 "UNKNOWN", /* 0xb5 */
142 "EC", /* 0xb6 */
143 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700144};
145
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800147static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148{
149 int i;
150
151 gma_write16(hw, port, GM_SMI_DATA, val);
152 gma_write16(hw, port, GM_SMI_CTRL,
153 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
154
155 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700158 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700159 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160
Stephen Hemminger793b8832005-09-14 16:06:14 -0700161 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700163}
164
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800165static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166{
167 int i;
168
Stephen Hemminger793b8832005-09-14 16:06:14 -0700169 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
171
172 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
174 *val = gma_read16(hw, port, GM_SMI_DATA);
175 return 0;
176 }
177
Stephen Hemminger793b8832005-09-14 16:06:14 -0700178 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179 }
180
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181 return -ETIMEDOUT;
182}
183
184static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
185{
186 u16 v;
187
188 if (__gm_phy_read(hw, port, reg, &v) != 0)
189 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
190 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700191}
192
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700193static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
194{
195 u16 power_control;
196 u32 reg1;
197 int vaux;
198 int ret = 0;
199
200 pr_debug("sky2_set_power_state %d\n", state);
201 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
202
203 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800204 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205 (power_control & PCI_PM_CAP_PME_D3cold);
206
207 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
208
209 power_control |= PCI_PM_CTRL_PME_STATUS;
210 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
211
212 switch (state) {
213 case PCI_D0:
214 /* switch power to VCC (WA for VAUX problem) */
215 sky2_write8(hw, B0_POWER_CTRL,
216 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
217
218 /* disable Core Clock Division, */
219 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
220
221 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
222 /* enable bits are inverted */
223 sky2_write8(hw, B2_Y2_CLK_GATE,
224 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
225 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
226 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
227 else
228 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
229
230 /* Turn off phy power saving */
231 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
232 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
233
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700234 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700235 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
236 reg1 |= PCI_Y2_PHY1_COMA;
237 if (hw->ports > 1)
238 reg1 |= PCI_Y2_PHY2_COMA;
239 }
240 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
241 break;
242
243 case PCI_D3hot:
244 case PCI_D3cold:
245 /* Turn on phy power saving */
246 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
247 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
248 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
249 else
250 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
251 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
252
253 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
254 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
255 else
256 /* enable bits are inverted */
257 sky2_write8(hw, B2_Y2_CLK_GATE,
258 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
259 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
260 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
261
262 /* switch power to VAUX */
263 if (vaux && state != PCI_D3cold)
264 sky2_write8(hw, B0_POWER_CTRL,
265 (PC_VAUX_ENA | PC_VCC_ENA |
266 PC_VAUX_ON | PC_VCC_OFF));
267 break;
268 default:
269 printk(KERN_ERR PFX "Unknown power state %d\n", state);
270 ret = -1;
271 }
272
273 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
274 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
275 return ret;
276}
277
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700278static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
279{
280 u16 reg;
281
282 /* disable all GMAC IRQ's */
283 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
284 /* disable PHY IRQs */
285 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700286
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
288 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
289 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
290 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
291
292 reg = gma_read16(hw, port, GM_RX_CTRL);
293 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
294 gma_write16(hw, port, GM_RX_CTRL, reg);
295}
296
297static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
298{
299 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700300 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700301
Stephen Hemminger793b8832005-09-14 16:06:14 -0700302 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700303 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
304
305 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700306 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700307 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
308
309 if (hw->chip_id == CHIP_ID_YUKON_EC)
310 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
311 else
312 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
313
314 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
315 }
316
317 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
318 if (hw->copper) {
319 if (hw->chip_id == CHIP_ID_YUKON_FE) {
320 /* enable automatic crossover */
321 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
322 } else {
323 /* disable energy detect */
324 ctrl &= ~PHY_M_PC_EN_DET_MSK;
325
326 /* enable automatic crossover */
327 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
328
329 if (sky2->autoneg == AUTONEG_ENABLE &&
330 hw->chip_id == CHIP_ID_YUKON_XL) {
331 ctrl &= ~PHY_M_PC_DSC_MSK;
332 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
333 }
334 }
335 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
336 } else {
337 /* workaround for deviation #4.88 (CRC errors) */
338 /* disable Automatic Crossover */
339
340 ctrl &= ~PHY_M_PC_MDIX_MSK;
341 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
342
343 if (hw->chip_id == CHIP_ID_YUKON_XL) {
344 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
345 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
346 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
347 ctrl &= ~PHY_M_MAC_MD_MSK;
348 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
349 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
350
351 /* select page 1 to access Fiber registers */
352 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
353 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 }
355
356 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
357 if (sky2->autoneg == AUTONEG_DISABLE)
358 ctrl &= ~PHY_CT_ANE;
359 else
360 ctrl |= PHY_CT_ANE;
361
362 ctrl |= PHY_CT_RESET;
363 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
364
365 ctrl = 0;
366 ct1000 = 0;
367 adv = PHY_AN_CSMA;
368
369 if (sky2->autoneg == AUTONEG_ENABLE) {
370 if (hw->copper) {
371 if (sky2->advertising & ADVERTISED_1000baseT_Full)
372 ct1000 |= PHY_M_1000C_AFD;
373 if (sky2->advertising & ADVERTISED_1000baseT_Half)
374 ct1000 |= PHY_M_1000C_AHD;
375 if (sky2->advertising & ADVERTISED_100baseT_Full)
376 adv |= PHY_M_AN_100_FD;
377 if (sky2->advertising & ADVERTISED_100baseT_Half)
378 adv |= PHY_M_AN_100_HD;
379 if (sky2->advertising & ADVERTISED_10baseT_Full)
380 adv |= PHY_M_AN_10_FD;
381 if (sky2->advertising & ADVERTISED_10baseT_Half)
382 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700383 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
385
386 /* Set Flow-control capabilities */
387 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700388 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700389 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700390 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391 else if (!sky2->rx_pause && sky2->tx_pause)
392 adv |= PHY_AN_PAUSE_ASYM; /* local */
393
394 /* Restart Auto-negotiation */
395 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
396 } else {
397 /* forced speed/duplex settings */
398 ct1000 = PHY_M_1000C_MSE;
399
400 if (sky2->duplex == DUPLEX_FULL)
401 ctrl |= PHY_CT_DUP_MD;
402
403 switch (sky2->speed) {
404 case SPEED_1000:
405 ctrl |= PHY_CT_SP1000;
406 break;
407 case SPEED_100:
408 ctrl |= PHY_CT_SP100;
409 break;
410 }
411
412 ctrl |= PHY_CT_RESET;
413 }
414
415 if (hw->chip_id != CHIP_ID_YUKON_FE)
416 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
417
418 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
419 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
420
421 /* Setup Phy LED's */
422 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
423 ledover = 0;
424
425 switch (hw->chip_id) {
426 case CHIP_ID_YUKON_FE:
427 /* on 88E3082 these bits are at 11..9 (shifted left) */
428 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
429
430 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
431
432 /* delete ACT LED control bits */
433 ctrl &= ~PHY_M_FELP_LED1_MSK;
434 /* change ACT LED control to blink mode */
435 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
436 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
437 break;
438
439 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700440 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 /* select page 3 to access LED control register */
443 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
444
445 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700446 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
447 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
448 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
449 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450
451 /* set Polarity Control register */
452 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700453 (PHY_M_POLC_LS1_P_MIX(4) |
454 PHY_M_POLC_IS0_P_MIX(4) |
455 PHY_M_POLC_LOS_CTRL(2) |
456 PHY_M_POLC_INIT_CTRL(2) |
457 PHY_M_POLC_STA1_CTRL(2) |
458 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459
460 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700461 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700462 break;
463
464 default:
465 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
466 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
467 /* turn off the Rx LED (LED_RX) */
468 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
469 }
470
471 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
472
473 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
474 /* turn on 100 Mbps LED (LED_LINK100) */
475 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
476 }
477
478 if (ledover)
479 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
480
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700481 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700482 if (sky2->autoneg == AUTONEG_ENABLE)
483 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
484 else
485 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
486}
487
Stephen Hemminger1b537562005-12-20 15:08:07 -0800488/* Force a renegotiation */
489static void sky2_phy_reinit(struct sky2_port *sky2)
490{
491 down(&sky2->phy_sema);
492 sky2_phy_init(sky2->hw, sky2->port);
493 up(&sky2->phy_sema);
494}
495
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700496static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
497{
498 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
499 u16 reg;
500 int i;
501 const u8 *addr = hw->dev[port]->dev_addr;
502
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800503 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
504 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700505
506 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
507
Stephen Hemminger793b8832005-09-14 16:06:14 -0700508 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700509 /* WA DEV_472 -- looks like crossed wires on port 2 */
510 /* clear GMAC 1 Control reset */
511 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
512 do {
513 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
514 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
515 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
516 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
517 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
518 }
519
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700520 if (sky2->autoneg == AUTONEG_DISABLE) {
521 reg = gma_read16(hw, port, GM_GP_CTRL);
522 reg |= GM_GPCR_AU_ALL_DIS;
523 gma_write16(hw, port, GM_GP_CTRL, reg);
524 gma_read16(hw, port, GM_GP_CTRL);
525
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700526 switch (sky2->speed) {
527 case SPEED_1000:
528 reg |= GM_GPCR_SPEED_1000;
529 /* fallthru */
530 case SPEED_100:
531 reg |= GM_GPCR_SPEED_100;
532 }
533
534 if (sky2->duplex == DUPLEX_FULL)
535 reg |= GM_GPCR_DUP_FULL;
536 } else
537 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
538
539 if (!sky2->tx_pause && !sky2->rx_pause) {
540 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700541 reg |=
542 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
543 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544 /* disable Rx flow-control */
545 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
546 }
547
548 gma_write16(hw, port, GM_GP_CTRL, reg);
549
Stephen Hemminger793b8832005-09-14 16:06:14 -0700550 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700551
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800552 down(&sky2->phy_sema);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553 sky2_phy_init(hw, port);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800554 up(&sky2->phy_sema);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700555
556 /* MIB clear */
557 reg = gma_read16(hw, port, GM_PHY_ADDR);
558 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
559
560 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700561 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562 gma_write16(hw, port, GM_PHY_ADDR, reg);
563
564 /* transmit control */
565 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
566
567 /* receive control reg: unicast + multicast + no FCS */
568 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700569 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700570
571 /* transmit flow control */
572 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
573
574 /* transmit parameter */
575 gma_write16(hw, port, GM_TX_PARAM,
576 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
577 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
578 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
579 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
580
581 /* serial mode register */
582 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700583 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700585 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586 reg |= GM_SMOD_JUMBO_ENA;
587
588 gma_write16(hw, port, GM_SERIAL_MODE, reg);
589
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700590 /* virtual address for data */
591 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
592
Stephen Hemminger793b8832005-09-14 16:06:14 -0700593 /* physical address: used for pause frames */
594 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
595
596 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700597 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
598 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
599 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
600
601 /* Configure Rx MAC FIFO */
602 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700603 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700604 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700606 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800607 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700608
Stephen Hemminger793b8832005-09-14 16:06:14 -0700609 /* Set threshold to 0xa (64 bytes)
610 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700611 */
612 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
613
614 /* Configure Tx MAC FIFO */
615 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
616 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800617
618 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
619 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
620 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
621 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
622 /* set Tx GMAC FIFO Almost Empty Threshold */
623 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
624 /* Disable Store & Forward mode for TX */
625 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
626 }
627 }
628
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700629}
630
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800631/* Assign Ram Buffer allocation.
632 * start and end are in units of 4k bytes
633 * ram registers are in units of 64bit words
634 */
635static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700636{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800637 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700638
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800639 start = startk * 4096/8;
640 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700641
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700642 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
643 sky2_write32(hw, RB_ADDR(q, RB_START), start);
644 sky2_write32(hw, RB_ADDR(q, RB_END), end);
645 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
646 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
647
648 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800649 u32 space = (endk - startk) * 4096/8;
650 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700651
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800652 /* On receive queue's set the thresholds
653 * give receiver priority when > 3/4 full
654 * send pause when down to 2K
655 */
656 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
657 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700658
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800659 tp = space - 2048/8;
660 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
661 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700662 } else {
663 /* Enable store & forward on Tx queue's because
664 * Tx FIFO is only 1K on Yukon
665 */
666 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
667 }
668
669 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700670 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700671}
672
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700673/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800674static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700675{
676 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
677 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
678 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800679 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700680}
681
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700682/* Setup prefetch unit registers. This is the interface between
683 * hardware and driver list elements
684 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800685static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700686 u64 addr, u32 last)
687{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700688 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
689 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
690 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
691 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
692 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
693 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700694
695 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700696}
697
Stephen Hemminger793b8832005-09-14 16:06:14 -0700698static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
699{
700 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
701
702 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
703 return le;
704}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700705
706/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700707 * This is a workaround code taken from SysKonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700708 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700709 */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800710static void sky2_put_idx(struct sky2_hw *hw, unsigned q,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700711 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700712{
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800713 wmb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714 if (is_ec_a1(hw) && idx < *last) {
715 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
716
717 if (hwget == 0) {
718 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700719 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700720 goto setnew;
721 }
722
Stephen Hemminger793b8832005-09-14 16:06:14 -0700723 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700724 /* set watermark to one list element */
725 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
726
727 /* set put index to first list element */
728 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700729 } else /* have hardware go to end of list */
730 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
731 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700732 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700733setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700734 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700735 }
shemminger@osdl.orgbea86102005-10-26 12:16:10 -0700736 *last = idx;
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800737 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700738}
739
Stephen Hemminger793b8832005-09-14 16:06:14 -0700740
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700741static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
742{
743 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
744 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
745 return le;
746}
747
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800748/* Return high part of DMA address (could be 32 or 64 bit) */
749static inline u32 high32(dma_addr_t a)
750{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800751 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800752}
753
Stephen Hemminger793b8832005-09-14 16:06:14 -0700754/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800755static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700756{
757 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800758 u32 hi = high32(map);
759 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700760
Stephen Hemminger793b8832005-09-14 16:06:14 -0700761 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700762 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700763 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700764 le->ctrl = 0;
765 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800766 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700767 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700768
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700769 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800770 le->addr = cpu_to_le32((u32) map);
771 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700772 le->ctrl = 0;
773 le->opcode = OP_PACKET | HW_OWNER;
774}
775
Stephen Hemminger793b8832005-09-14 16:06:14 -0700776
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777/* Tell chip where to start receive checksum.
778 * Actually has two checksums, but set both same to avoid possible byte
779 * order problems.
780 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700781static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700782{
783 struct sky2_rx_le *le;
784
Stephen Hemminger793b8832005-09-14 16:06:14 -0700785 le = sky2_next_rx(sky2);
786 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
787 le->ctrl = 0;
788 le->opcode = OP_TCPSTART | HW_OWNER;
789
Stephen Hemminger793b8832005-09-14 16:06:14 -0700790 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700791 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
792 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794}
795
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700796/*
797 * The RX Stop command will not work for Yukon-2 if the BMU does not
798 * reach the end of packet and since we can't make sure that we have
799 * incoming data, we must reset the BMU while it is not doing a DMA
800 * transfer. Since it is possible that the RX path is still active,
801 * the RX RAM buffer will be stopped first, so any possible incoming
802 * data will not trigger a DMA. After the RAM buffer is stopped, the
803 * BMU is polled until any DMA in progress is ended and only then it
804 * will be reset.
805 */
806static void sky2_rx_stop(struct sky2_port *sky2)
807{
808 struct sky2_hw *hw = sky2->hw;
809 unsigned rxq = rxqaddr[sky2->port];
810 int i;
811
812 /* disable the RAM Buffer receive queue */
813 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
814
815 for (i = 0; i < 0xffff; i++)
816 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
817 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
818 goto stopped;
819
820 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
821 sky2->netdev->name);
822stopped:
823 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
824
825 /* reset the Rx prefetch unit */
826 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
827}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700828
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700829/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700830static void sky2_rx_clean(struct sky2_port *sky2)
831{
832 unsigned i;
833
834 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700835 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836 struct ring_info *re = sky2->rx_ring + i;
837
838 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700839 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800840 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700841 PCI_DMA_FROMDEVICE);
842 kfree_skb(re->skb);
843 re->skb = NULL;
844 }
845 }
846}
847
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800848/* Basic MII support */
849static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
850{
851 struct mii_ioctl_data *data = if_mii(ifr);
852 struct sky2_port *sky2 = netdev_priv(dev);
853 struct sky2_hw *hw = sky2->hw;
854 int err = -EOPNOTSUPP;
855
856 if (!netif_running(dev))
857 return -ENODEV; /* Phy still in reset */
858
859 switch(cmd) {
860 case SIOCGMIIPHY:
861 data->phy_id = PHY_ADDR_MARV;
862
863 /* fallthru */
864 case SIOCGMIIREG: {
865 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800866
867 down(&sky2->phy_sema);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800868 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800869 up(&sky2->phy_sema);
870
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800871 data->val_out = val;
872 break;
873 }
874
875 case SIOCSMIIREG:
876 if (!capable(CAP_NET_ADMIN))
877 return -EPERM;
878
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800879 down(&sky2->phy_sema);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800880 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
881 data->val_in);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800882 up(&sky2->phy_sema);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800883 break;
884 }
885 return err;
886}
887
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700888#ifdef SKY2_VLAN_TAG_USED
889static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
890{
891 struct sky2_port *sky2 = netdev_priv(dev);
892 struct sky2_hw *hw = sky2->hw;
893 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700894
Stephen Hemminger302d1252006-01-17 13:43:20 -0800895 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700896
897 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
898 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
899 sky2->vlgrp = grp;
900
Stephen Hemminger302d1252006-01-17 13:43:20 -0800901 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700902}
903
904static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
905{
906 struct sky2_port *sky2 = netdev_priv(dev);
907 struct sky2_hw *hw = sky2->hw;
908 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700909
Stephen Hemminger302d1252006-01-17 13:43:20 -0800910 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700911
912 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
913 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
914 if (sky2->vlgrp)
915 sky2->vlgrp->vlan_devices[vid] = NULL;
916
Stephen Hemminger302d1252006-01-17 13:43:20 -0800917 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700918}
919#endif
920
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800922 * It appears the hardware has a bug in the FIFO logic that
923 * cause it to hang if the FIFO gets overrun and the receive buffer
924 * is not aligned. ALso alloc_skb() won't align properly if slab
925 * debugging is enabled.
926 */
927static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
928{
929 struct sk_buff *skb;
930
931 skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
932 if (likely(skb)) {
933 unsigned long p = (unsigned long) skb->data;
934 skb_reserve(skb,
935 ((p + RX_SKB_ALIGN - 1) & ~(RX_SKB_ALIGN - 1)) - p);
936 }
937
938 return skb;
939}
940
941/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942 * Allocate and setup receiver buffer pool.
943 * In case of 64 bit dma, there are 2X as many list elements
944 * available as ring entries
945 * and need to reserve one list element so we don't wrap around.
946 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700947static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700948{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700949 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700950 unsigned rxq = rxqaddr[sky2->port];
951 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700953 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800954 sky2_qset(hw, rxq);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700955 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
956
957 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700958 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960
Stephen Hemminger82788c72006-01-17 13:43:10 -0800961 re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962 if (!re->skb)
963 goto nomem;
964
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700965 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800966 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
967 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700968 }
969
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700970 /* Tell chip about available buffers */
971 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
972 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700973 return 0;
974nomem:
975 sky2_rx_clean(sky2);
976 return -ENOMEM;
977}
978
979/* Bring up network interface. */
980static int sky2_up(struct net_device *dev)
981{
982 struct sky2_port *sky2 = netdev_priv(dev);
983 struct sky2_hw *hw = sky2->hw;
984 unsigned port = sky2->port;
985 u32 ramsize, rxspace;
986 int err = -ENOMEM;
987
988 if (netif_msg_ifup(sky2))
989 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
990
991 /* must be power of 2 */
992 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700993 TX_RING_SIZE *
994 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995 &sky2->tx_le_map);
996 if (!sky2->tx_le)
997 goto err_out;
998
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -0800999 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000 GFP_KERNEL);
1001 if (!sky2->tx_ring)
1002 goto err_out;
1003 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004
1005 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1006 &sky2->rx_le_map);
1007 if (!sky2->rx_le)
1008 goto err_out;
1009 memset(sky2->rx_le, 0, RX_LE_BYTES);
1010
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001011 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012 GFP_KERNEL);
1013 if (!sky2->rx_ring)
1014 goto err_out;
1015
1016 sky2_mac_init(hw, port);
1017
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001018 /* Determine available ram buffer space (in 4K blocks).
1019 * Note: not sure about the FE setting below yet
1020 */
1021 if (hw->chip_id == CHIP_ID_YUKON_FE)
1022 ramsize = 4;
1023 else
1024 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001025
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001026 /* Give transmitter one third (rounded up) */
1027 rxspace = ramsize - (ramsize + 2) / 3;
1028
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001030 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001031
Stephen Hemminger793b8832005-09-14 16:06:14 -07001032 /* Make sure SyncQ is disabled */
1033 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1034 RB_RST_SET);
1035
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001036 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001037 if (hw->chip_id == CHIP_ID_YUKON_EC_U)
1038 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
1039
1040
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1042 TX_RING_SIZE - 1);
1043
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001044 err = sky2_rx_start(sky2);
1045 if (err)
1046 goto err_out;
1047
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001048 /* Enable interrupts from phy/mac for port */
1049 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1050 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1051 return 0;
1052
1053err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001054 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1056 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001057 sky2->rx_le = NULL;
1058 }
1059 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001060 pci_free_consistent(hw->pdev,
1061 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1062 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001063 sky2->tx_le = NULL;
1064 }
1065 kfree(sky2->tx_ring);
1066 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001067
Stephen Hemminger1b537562005-12-20 15:08:07 -08001068 sky2->tx_ring = NULL;
1069 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070 return err;
1071}
1072
Stephen Hemminger793b8832005-09-14 16:06:14 -07001073/* Modular subtraction in ring */
1074static inline int tx_dist(unsigned tail, unsigned head)
1075{
Stephen Hemminger129372d2005-12-09 11:34:59 -08001076 return (head - tail) % TX_RING_SIZE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001077}
1078
1079/* Number of list elements available for next tx */
1080static inline int tx_avail(const struct sky2_port *sky2)
1081{
1082 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1083}
1084
1085/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001086static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001087{
1088 unsigned count;
1089
1090 count = sizeof(dma_addr_t) / sizeof(u32);
1091 count += skb_shinfo(skb)->nr_frags * count;
1092
1093 if (skb_shinfo(skb)->tso_size)
1094 ++count;
1095
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001096 if (skb->ip_summed == CHECKSUM_HW)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001097 ++count;
1098
1099 return count;
1100}
1101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001102/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001103 * Put one packet in ring for transmit.
1104 * A single packet can generate multiple list elements, and
1105 * the number of ring elements will probably be less than the number
1106 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001107 *
1108 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001110static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1111{
1112 struct sky2_port *sky2 = netdev_priv(dev);
1113 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001114 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001115 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001116 unsigned i, len;
1117 dma_addr_t mapping;
1118 u32 addr64;
1119 u16 mss;
1120 u8 ctrl;
1121
Stephen Hemminger302d1252006-01-17 13:43:20 -08001122 /* No BH disabling for tx_lock here. We are running in BH disabled
1123 * context and TX reclaim runs via poll inside of a software
1124 * interrupt, and no related locks in IRQ processing.
1125 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001126 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001127 return NETDEV_TX_LOCKED;
1128
Stephen Hemminger793b8832005-09-14 16:06:14 -07001129 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001130 /* There is a known but harmless race with lockless tx
1131 * and netif_stop_queue.
1132 */
1133 if (!netif_queue_stopped(dev)) {
1134 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001135 if (net_ratelimit())
1136 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1137 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001138 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001139 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001140
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001141 return NETDEV_TX_BUSY;
1142 }
1143
Stephen Hemminger793b8832005-09-14 16:06:14 -07001144 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001145 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1146 dev->name, sky2->tx_prod, skb->len);
1147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001148 len = skb_headlen(skb);
1149 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001150 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001151
1152 re = sky2->tx_ring + sky2->tx_prod;
1153
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001154 /* Send high bits if changed or crosses boundary */
1155 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001156 le = get_tx_le(sky2);
1157 le->tx.addr = cpu_to_le32(addr64);
1158 le->ctrl = 0;
1159 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001160 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001161 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001162
1163 /* Check for TCP Segmentation Offload */
1164 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001165 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001166 /* just drop the packet if non-linear expansion fails */
1167 if (skb_header_cloned(skb) &&
1168 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001169 dev_kfree_skb_any(skb);
1170 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001171 }
1172
1173 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1174 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1175 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176 }
1177
Stephen Hemminger793b8832005-09-14 16:06:14 -07001178 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001179 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001180 le->tx.tso.size = cpu_to_le16(mss);
1181 le->tx.tso.rsvd = 0;
1182 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001184 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001185 }
1186
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001188#ifdef SKY2_VLAN_TAG_USED
1189 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1190 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1191 if (!le) {
1192 le = get_tx_le(sky2);
1193 le->tx.addr = 0;
1194 le->opcode = OP_VLAN|HW_OWNER;
1195 le->ctrl = 0;
1196 } else
1197 le->opcode |= OP_VLAN;
1198 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1199 ctrl |= INS_VLAN;
1200 }
1201#endif
1202
1203 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001204 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001205 u16 hdr = skb->h.raw - skb->data;
1206 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001207
1208 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1209 if (skb->nh.iph->protocol == IPPROTO_UDP)
1210 ctrl |= UDPTCP;
1211
1212 le = get_tx_le(sky2);
1213 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001214 le->tx.csum.offset = cpu_to_le16(offset);
1215 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001217 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001218 }
1219
1220 le = get_tx_le(sky2);
1221 le->tx.addr = cpu_to_le32((u32) mapping);
1222 le->length = cpu_to_le16(len);
1223 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001224 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225
Stephen Hemminger793b8832005-09-14 16:06:14 -07001226 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001227 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001228 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001229
1230 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1231 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001232 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001233
1234 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1235 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001236 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001237 if (addr64 != sky2->tx_addr64) {
1238 le = get_tx_le(sky2);
1239 le->tx.addr = cpu_to_le32(addr64);
1240 le->ctrl = 0;
1241 le->opcode = OP_ADDR64 | HW_OWNER;
1242 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001243 }
1244
1245 le = get_tx_le(sky2);
1246 le->tx.addr = cpu_to_le32((u32) mapping);
1247 le->length = cpu_to_le16(frag->size);
1248 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001249 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001250
Stephen Hemminger793b8832005-09-14 16:06:14 -07001251 fre = sky2->tx_ring
1252 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001253 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001254 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001255
Stephen Hemminger793b8832005-09-14 16:06:14 -07001256 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001257 le->ctrl |= EOP;
1258
shemminger@osdl.org724bca32005-09-27 15:03:01 -07001259 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001260 &sky2->tx_last_put, TX_RING_SIZE);
1261
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001262 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001264
1265out_unlock:
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001266 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267
1268 dev->trans_start = jiffies;
1269 return NETDEV_TX_OK;
1270}
1271
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001272/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001273 * Free ring elements from starting at tx_cons until "done"
1274 *
1275 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001276 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001277 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001278static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001279{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001280 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001281 struct pci_dev *pdev = sky2->hw->pdev;
1282 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001283 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001284
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001285 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001286
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001287 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001288 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001289 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001290
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001291 for (put = sky2->tx_cons; put != done; put = nxt) {
1292 struct tx_ring_info *re = sky2->tx_ring + put;
1293 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001294
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001295 nxt = re->idx;
1296 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001297 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298
Stephen Hemminger793b8832005-09-14 16:06:14 -07001299 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001300 if (tx_dist(put, done) < tx_dist(put, nxt))
1301 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302
Stephen Hemminger793b8832005-09-14 16:06:14 -07001303 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001304 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001305 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001306
Stephen Hemminger793b8832005-09-14 16:06:14 -07001307 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001308 struct tx_ring_info *fre;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001309 fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
1310 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
1311 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001312 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001313 }
1314
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315 dev_kfree_skb_any(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001316 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001317
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001318 sky2->tx_cons = put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001319 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321}
1322
1323/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001324static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001326 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001327 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001328 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001329}
1330
1331/* Network shutdown */
1332static int sky2_down(struct net_device *dev)
1333{
1334 struct sky2_port *sky2 = netdev_priv(dev);
1335 struct sky2_hw *hw = sky2->hw;
1336 unsigned port = sky2->port;
1337 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338
Stephen Hemminger1b537562005-12-20 15:08:07 -08001339 /* Never really got started! */
1340 if (!sky2->tx_le)
1341 return 0;
1342
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343 if (netif_msg_ifdown(sky2))
1344 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1345
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001346 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347 netif_stop_queue(dev);
1348
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001349 /* Disable port IRQ */
1350 local_irq_disable();
1351 hw->intr_mask &= ~((sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1352 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1353 local_irq_enable();
1354
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001355 flush_scheduled_work();
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001356
Stephen Hemminger793b8832005-09-14 16:06:14 -07001357 sky2_phy_reset(hw, port);
1358
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001359 /* Stop transmitter */
1360 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1361 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1362
1363 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001364 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001365
1366 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001367 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1369
1370 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1371
1372 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001373 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1374 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001375 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1376
1377 /* Disable Force Sync bit and Enable Alloc bit */
1378 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1379 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1380
1381 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1382 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1383 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1384
1385 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001386 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1387 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001388
1389 /* Reset the Tx prefetch units */
1390 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1391 PREF_UNIT_RST_SET);
1392
1393 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1394
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001395 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001396
1397 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1398 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1399
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001400 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1402
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001403 synchronize_irq(hw->pdev->irq);
1404
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405 sky2_tx_clean(sky2);
1406 sky2_rx_clean(sky2);
1407
1408 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1409 sky2->rx_le, sky2->rx_le_map);
1410 kfree(sky2->rx_ring);
1411
1412 pci_free_consistent(hw->pdev,
1413 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1414 sky2->tx_le, sky2->tx_le_map);
1415 kfree(sky2->tx_ring);
1416
Stephen Hemminger1b537562005-12-20 15:08:07 -08001417 sky2->tx_le = NULL;
1418 sky2->rx_le = NULL;
1419
1420 sky2->rx_ring = NULL;
1421 sky2->tx_ring = NULL;
1422
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001423 return 0;
1424}
1425
1426static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1427{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001428 if (!hw->copper)
1429 return SPEED_1000;
1430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001431 if (hw->chip_id == CHIP_ID_YUKON_FE)
1432 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1433
1434 switch (aux & PHY_M_PS_SPEED_MSK) {
1435 case PHY_M_PS_SPEED_1000:
1436 return SPEED_1000;
1437 case PHY_M_PS_SPEED_100:
1438 return SPEED_100;
1439 default:
1440 return SPEED_10;
1441 }
1442}
1443
1444static void sky2_link_up(struct sky2_port *sky2)
1445{
1446 struct sky2_hw *hw = sky2->hw;
1447 unsigned port = sky2->port;
1448 u16 reg;
1449
1450 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001451 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001452
1453 reg = gma_read16(hw, port, GM_GP_CTRL);
1454 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1455 reg |= GM_GPCR_DUP_FULL;
1456
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001457 /* enable Rx/Tx */
1458 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1459 gma_write16(hw, port, GM_GP_CTRL, reg);
1460 gma_read16(hw, port, GM_GP_CTRL);
1461
1462 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1463
1464 netif_carrier_on(sky2->netdev);
1465 netif_wake_queue(sky2->netdev);
1466
1467 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001468 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001469 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1470
Stephen Hemminger793b8832005-09-14 16:06:14 -07001471 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1472 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1473
1474 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1475 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1476 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1477 SPEED_10 ? 7 : 0) |
1478 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1479 SPEED_100 ? 7 : 0) |
1480 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1481 SPEED_1000 ? 7 : 0));
1482 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1483 }
1484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485 if (netif_msg_link(sky2))
1486 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001487 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001488 sky2->netdev->name, sky2->speed,
1489 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1490 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001491 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492}
1493
1494static void sky2_link_down(struct sky2_port *sky2)
1495{
1496 struct sky2_hw *hw = sky2->hw;
1497 unsigned port = sky2->port;
1498 u16 reg;
1499
1500 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1501
1502 reg = gma_read16(hw, port, GM_GP_CTRL);
1503 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1504 gma_write16(hw, port, GM_GP_CTRL, reg);
1505 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1506
1507 if (sky2->rx_pause && !sky2->tx_pause) {
1508 /* restore Asymmetric Pause bit */
1509 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001510 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1511 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512 }
1513
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001514 netif_carrier_off(sky2->netdev);
1515 netif_stop_queue(sky2->netdev);
1516
1517 /* Turn on link LED */
1518 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1519
1520 if (netif_msg_link(sky2))
1521 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1522 sky2_phy_init(hw, port);
1523}
1524
Stephen Hemminger793b8832005-09-14 16:06:14 -07001525static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1526{
1527 struct sky2_hw *hw = sky2->hw;
1528 unsigned port = sky2->port;
1529 u16 lpa;
1530
1531 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1532
1533 if (lpa & PHY_M_AN_RF) {
1534 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1535 return -1;
1536 }
1537
1538 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1539 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1540 printk(KERN_ERR PFX "%s: master/slave fault",
1541 sky2->netdev->name);
1542 return -1;
1543 }
1544
1545 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1546 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1547 sky2->netdev->name);
1548 return -1;
1549 }
1550
1551 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1552
1553 sky2->speed = sky2_phy_speed(hw, aux);
1554
1555 /* Pause bits are offset (9..8) */
1556 if (hw->chip_id == CHIP_ID_YUKON_XL)
1557 aux >>= 6;
1558
1559 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1560 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1561
1562 if ((sky2->tx_pause || sky2->rx_pause)
1563 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1564 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1565 else
1566 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1567
1568 return 0;
1569}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001570
1571/*
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001572 * Interrupt from PHY are handled outside of interrupt context
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001573 * because accessing phy registers requires spin wait which might
1574 * cause excess interrupt latency.
1575 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001576static void sky2_phy_task(void *arg)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577{
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001578 struct sky2_port *sky2 = arg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001580 u16 istatus, phystat;
1581
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001582 down(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001583 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1584 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585
1586 if (netif_msg_intr(sky2))
1587 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1588 sky2->netdev->name, istatus, phystat);
1589
1590 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001591 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001593 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594 }
1595
Stephen Hemminger793b8832005-09-14 16:06:14 -07001596 if (istatus & PHY_M_IS_LSP_CHANGE)
1597 sky2->speed = sky2_phy_speed(hw, phystat);
1598
1599 if (istatus & PHY_M_IS_DUP_CHANGE)
1600 sky2->duplex =
1601 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1602
1603 if (istatus & PHY_M_IS_LST_CHANGE) {
1604 if (phystat & PHY_M_PS_LINK_UP)
1605 sky2_link_up(sky2);
1606 else
1607 sky2_link_down(sky2);
1608 }
1609out:
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001610 up(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001611
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001612 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001613 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001614 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1615 local_irq_enable();
1616}
1617
Stephen Hemminger302d1252006-01-17 13:43:20 -08001618
1619/* Transmit timeout is only called if we are running, carries is up
1620 * and tx queue is full (stopped).
1621 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622static void sky2_tx_timeout(struct net_device *dev)
1623{
1624 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001625 struct sky2_hw *hw = sky2->hw;
1626 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger302d1252006-01-17 13:43:20 -08001627 u16 ridx;
1628
1629 /* Maybe we just missed an status interrupt */
1630 spin_lock(&sky2->tx_lock);
1631 ridx = sky2_read16(hw,
1632 sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1633 sky2_tx_complete(sky2, ridx);
1634 spin_unlock(&sky2->tx_lock);
1635
1636 if (!netif_queue_stopped(dev)) {
1637 if (net_ratelimit())
1638 pr_info(PFX "transmit interrupt missed? recovered\n");
1639 return;
1640 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001641
1642 if (netif_msg_timer(sky2))
1643 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1644
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001645 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001646 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647
1648 sky2_tx_clean(sky2);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001649
1650 sky2_qset(hw, txq);
1651 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652}
1653
Stephen Hemminger734d1862005-12-09 11:35:00 -08001654
1655#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
1656/* Want receive buffer size to be multiple of 64 bits, and incl room for vlan */
1657static inline unsigned sky2_buf_size(int mtu)
1658{
1659 return roundup(mtu + ETH_HLEN + 4, 8);
1660}
1661
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1663{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001664 struct sky2_port *sky2 = netdev_priv(dev);
1665 struct sky2_hw *hw = sky2->hw;
1666 int err;
1667 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668
1669 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1670 return -EINVAL;
1671
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001672 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1673 return -EINVAL;
1674
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001675 if (!netif_running(dev)) {
1676 dev->mtu = new_mtu;
1677 return 0;
1678 }
1679
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001680 sky2_write32(hw, B0_IMSK, 0);
1681
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001682 dev->trans_start = jiffies; /* prevent tx timeout */
1683 netif_stop_queue(dev);
1684 netif_poll_disable(hw->dev[0]);
1685
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001686 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1687 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1688 sky2_rx_stop(sky2);
1689 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001690
1691 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001692 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001693 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1694 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001696 if (dev->mtu > ETH_DATA_LEN)
1697 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001699 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1700
1701 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1702
1703 err = sky2_rx_start(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001704 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001705
Stephen Hemminger1b537562005-12-20 15:08:07 -08001706 if (err)
1707 dev_close(dev);
1708 else {
1709 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1710
1711 netif_poll_enable(hw->dev[0]);
1712 netif_wake_queue(dev);
1713 }
1714
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001715 return err;
1716}
1717
1718/*
1719 * Receive one packet.
1720 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001721 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001723static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724 u16 length, u32 status)
1725{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001726 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001727 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728
1729 if (unlikely(netif_msg_rx_status(sky2)))
1730 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001731 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732
Stephen Hemminger793b8832005-09-14 16:06:14 -07001733 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001734 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001736 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001737 goto error;
1738
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001739 if (!(status & GMR_FS_RX_OK))
1740 goto resubmit;
1741
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001742 if ((status >> 16) != length || length > sky2->rx_bufsize)
1743 goto oversize;
1744
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001745 if (length < copybreak) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001746 skb = alloc_skb(length + 2, GFP_ATOMIC);
1747 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001748 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001750 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001751 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1752 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001753 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001754 skb->ip_summed = re->skb->ip_summed;
1755 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001756 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1757 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001758 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001759 struct sk_buff *nskb;
1760
Stephen Hemminger82788c72006-01-17 13:43:10 -08001761 nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001762 if (!nskb)
1763 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764
Stephen Hemminger793b8832005-09-14 16:06:14 -07001765 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001766 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001767 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001768 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001769 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001772 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001773 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001774
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001775 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001776resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001777 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001778 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001779
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001780 /* Tell receiver about new buffers. */
1781 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
1782 &sky2->rx_last_put, RX_LE_SIZE);
1783
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784 return skb;
1785
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001786oversize:
1787 ++sky2->net_stats.rx_over_errors;
1788 goto resubmit;
1789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001791 ++sky2->net_stats.rx_errors;
1792
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001793 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001794 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1795 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001796
1797 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001798 sky2->net_stats.rx_length_errors++;
1799 if (status & GMR_FS_FRAGMENT)
1800 sky2->net_stats.rx_frame_errors++;
1801 if (status & GMR_FS_CRC_ERR)
1802 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001803 if (status & GMR_FS_RX_FF_OV)
1804 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001805
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001807}
1808
shemminger@osdl.org22247952005-11-30 11:45:19 -08001809/*
1810 * Check for transmit complete
Stephen Hemminger793b8832005-09-14 16:06:14 -07001811 */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001812#define TX_NO_STATUS 0xffff
shemminger@osdl.org22247952005-11-30 11:45:19 -08001813
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001814static void sky2_tx_check(struct sky2_hw *hw, int port, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001815{
1816 if (last != TX_NO_STATUS) {
1817 struct net_device *dev = hw->dev[port];
1818 if (dev && netif_running(dev)) {
1819 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001820
1821 spin_lock(&sky2->tx_lock);
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001822 sky2_tx_complete(sky2, last);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001823 spin_unlock(&sky2->tx_lock);
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001824 }
shemminger@osdl.org22247952005-11-30 11:45:19 -08001825 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826}
1827
1828/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 * Both ports share the same status interrupt, therefore there is only
1830 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001832static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001834 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1835 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001837 u16 hwidx;
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001838 u16 tx_done[2] = { TX_NO_STATUS, TX_NO_STATUS };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001839
Stephen Hemmingerf9a66c72006-01-30 11:37:58 -08001840 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
1841
Stephen Hemminger793b8832005-09-14 16:06:14 -07001842 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001843 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001844 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001845
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001846 while (hwidx != hw->st_idx) {
1847 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1848 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001849 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851 u32 status;
1852 u16 length;
1853
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001854 le = hw->st_le + hw->st_idx;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001855 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001856 prefetch(hw->st_le + hw->st_idx);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001857
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001858 BUG_ON(le->link >= 2);
1859 dev = hw->dev[le->link];
1860 if (dev == NULL || !netif_running(dev))
1861 continue;
1862
1863 sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001864 status = le32_to_cpu(le->status);
1865 length = le16_to_cpu(le->length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866
Stephen Hemmingerdc4d5ea2006-01-17 13:43:15 -08001867 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001868 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001869 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001870 if (!skb)
1871 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001872
1873 skb->dev = dev;
1874 skb->protocol = eth_type_trans(skb, dev);
1875 dev->last_rx = jiffies;
1876
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001877#ifdef SKY2_VLAN_TAG_USED
1878 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1879 vlan_hwaccel_receive_skb(skb,
1880 sky2->vlgrp,
1881 be16_to_cpu(sky2->rx_tag));
1882 } else
1883#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001884 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001885
1886 if (++work_done >= to_do)
1887 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001888 break;
1889
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001890#ifdef SKY2_VLAN_TAG_USED
1891 case OP_RXVLAN:
1892 sky2->rx_tag = length;
1893 break;
1894
1895 case OP_RXCHKSVLAN:
1896 sky2->rx_tag = length;
1897 /* fall through */
1898#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001899 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001900 skb = sky2->rx_ring[sky2->rx_next].skb;
1901 skb->ip_summed = CHECKSUM_HW;
1902 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001903 break;
1904
1905 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001906 /* TX index reports status for both ports */
1907 tx_done[0] = status & 0xffff;
1908 tx_done[1] = ((status >> 24) & 0xff)
1909 | (u16)(length & 0xf) << 8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001910 break;
1911
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001912 default:
1913 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001914 printk(KERN_WARNING PFX
Stephen Hemmingerdc4d5ea2006-01-17 13:43:15 -08001915 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001916 break;
1917 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001918 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001919
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001920exit_loop:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001921 sky2_tx_check(hw, 0, tx_done[0]);
1922 sky2_tx_check(hw, 1, tx_done[1]);
1923
Stephen Hemmingerf9a66c72006-01-30 11:37:58 -08001924 if (likely(work_done < to_do)) {
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001925 /* need to restart TX timer */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001926 if (is_ec_a1(hw)) {
1927 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1928 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1929 }
1930
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001931 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932 hw->intr_mask |= Y2_IS_STAT_BMU;
1933 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001934 return 0;
1935 } else {
1936 *budget -= work_done;
1937 dev0->quota -= work_done;
1938 return 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001940}
1941
1942static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1943{
1944 struct net_device *dev = hw->dev[port];
1945
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001946 if (net_ratelimit())
1947 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1948 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949
1950 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001951 if (net_ratelimit())
1952 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1953 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954 /* Clear IRQ */
1955 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1956 }
1957
1958 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001959 if (net_ratelimit())
1960 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1961 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962
1963 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1964 }
1965
1966 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001967 if (net_ratelimit())
1968 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1970 }
1971
1972 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001973 if (net_ratelimit())
1974 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1976 }
1977
1978 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001979 if (net_ratelimit())
1980 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
1981 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1983 }
1984}
1985
1986static void sky2_hw_intr(struct sky2_hw *hw)
1987{
1988 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1989
Stephen Hemminger793b8832005-09-14 16:06:14 -07001990 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992
1993 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001994 u16 pci_err;
1995
1996 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001997 if (net_ratelimit())
1998 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1999 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000
2001 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002002 pci_write_config_word(hw->pdev, PCI_STATUS,
2003 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002004 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2005 }
2006
2007 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002008 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002009 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002010
Stephen Hemminger793b8832005-09-14 16:06:14 -07002011 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
2012
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002013 if (net_ratelimit())
2014 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2015 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016
2017 /* clear the interrupt */
2018 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002019 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2020 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002021 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2022
2023 if (pex_err & PEX_FATAL_ERRORS) {
2024 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2025 hwmsk &= ~Y2_IS_PCI_EXP;
2026 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2027 }
2028 }
2029
2030 if (status & Y2_HWE_L1_MASK)
2031 sky2_hw_error(hw, 0, status);
2032 status >>= 8;
2033 if (status & Y2_HWE_L1_MASK)
2034 sky2_hw_error(hw, 1, status);
2035}
2036
2037static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2038{
2039 struct net_device *dev = hw->dev[port];
2040 struct sky2_port *sky2 = netdev_priv(dev);
2041 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2042
2043 if (netif_msg_intr(sky2))
2044 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2045 dev->name, status);
2046
2047 if (status & GM_IS_RX_FF_OR) {
2048 ++sky2->net_stats.rx_fifo_errors;
2049 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2050 }
2051
2052 if (status & GM_IS_TX_FF_UR) {
2053 ++sky2->net_stats.tx_fifo_errors;
2054 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2055 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002056}
2057
2058static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2059{
2060 struct net_device *dev = hw->dev[port];
2061 struct sky2_port *sky2 = netdev_priv(dev);
2062
2063 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
2064 sky2_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002065 schedule_work(&sky2->phy_task);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002066}
2067
2068static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2069{
2070 struct sky2_hw *hw = dev_id;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002071 struct net_device *dev0 = hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002072 u32 status;
2073
2074 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002075 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002076 return IRQ_NONE;
2077
2078 if (status & Y2_IS_HW_ERR)
2079 sky2_hw_intr(hw);
2080
Stephen Hemminger793b8832005-09-14 16:06:14 -07002081 /* Do NAPI for Rx and Tx status */
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002082 if (status & Y2_IS_STAT_BMU) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083 hw->intr_mask &= ~Y2_IS_STAT_BMU;
2084 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002085
shemminger@osdl.org0a122572005-11-30 11:45:17 -08002086 if (likely(__netif_rx_schedule_prep(dev0))) {
2087 prefetch(&hw->st_le[hw->st_idx]);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002088 __netif_rx_schedule(dev0);
shemminger@osdl.org0a122572005-11-30 11:45:17 -08002089 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002090 }
2091
Stephen Hemminger793b8832005-09-14 16:06:14 -07002092 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002093 sky2_phy_intr(hw, 0);
2094
2095 if (status & Y2_IS_IRQ_PHY2)
2096 sky2_phy_intr(hw, 1);
2097
2098 if (status & Y2_IS_IRQ_MAC1)
2099 sky2_mac_intr(hw, 0);
2100
2101 if (status & Y2_IS_IRQ_MAC2)
2102 sky2_mac_intr(hw, 1);
2103
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002104 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002105
2106 sky2_read32(hw, B0_IMSK);
2107
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108 return IRQ_HANDLED;
2109}
2110
2111#ifdef CONFIG_NET_POLL_CONTROLLER
2112static void sky2_netpoll(struct net_device *dev)
2113{
2114 struct sky2_port *sky2 = netdev_priv(dev);
2115
Stephen Hemminger793b8832005-09-14 16:06:14 -07002116 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117}
2118#endif
2119
2120/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002121static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002123 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002125 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002126 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002127 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002128 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002129 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002130 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002131 }
2132}
2133
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002134static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2135{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002136 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002137}
2138
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002139static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2140{
2141 return clk / sky2_mhz(hw);
2142}
2143
2144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002145static int sky2_reset(struct sky2_hw *hw)
2146{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147 u16 status;
2148 u8 t8, pmd_type;
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002149 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002150
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002151 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002152
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002153 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2154 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2155 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2156 pci_name(hw->pdev), hw->chip_id);
2157 return -EOPNOTSUPP;
2158 }
2159
2160 /* disable ASF */
2161 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2162 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2163 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2164 }
2165
2166 /* do a SW reset */
2167 sky2_write8(hw, B0_CTST, CS_RST_SET);
2168 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2169
2170 /* clear PCI errors, if any */
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002171 err = pci_read_config_word(hw->pdev, PCI_STATUS, &status);
2172 if (err)
2173 goto pci_err;
2174
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002176 err = pci_write_config_word(hw->pdev, PCI_STATUS,
2177 status | PCI_STATUS_ERROR_BITS);
2178 if (err)
2179 goto pci_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002180
2181 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2182
2183 /* clear any PEX errors */
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002184 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP)) {
2185 err = pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2186 0xffffffffUL);
2187 if (err)
2188 goto pci_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002189 }
2190
2191 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2192 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2193
2194 hw->ports = 1;
2195 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2196 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2197 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2198 ++hw->ports;
2199 }
2200 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2201
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002202 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203
2204 for (i = 0; i < hw->ports; i++) {
2205 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2206 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2207 }
2208
2209 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2210
Stephen Hemminger793b8832005-09-14 16:06:14 -07002211 /* Clear I2C IRQ noise */
2212 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002213
2214 /* turn off hardware timer (unused) */
2215 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2216 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002217
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002218 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2219
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002220 /* Turn off descriptor polling */
2221 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222
2223 /* Turn off receive timestamp */
2224 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002225 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002226
2227 /* enable the Tx Arbiters */
2228 for (i = 0; i < hw->ports; i++)
2229 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2230
2231 /* Initialize ram interface */
2232 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002233 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002234
2235 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2236 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2237 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2238 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2239 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2240 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2241 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2242 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2243 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2244 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2245 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2246 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2247 }
2248
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002249 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2250
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002251 for (i = 0; i < hw->ports; i++)
2252 sky2_phy_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002254 memset(hw->st_le, 0, STATUS_LE_BYTES);
2255 hw->st_idx = 0;
2256
2257 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2258 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2259
2260 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002261 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002262
2263 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002264 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002265
Stephen Hemminger793b8832005-09-14 16:06:14 -07002266 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002267 if (is_ec_a1(hw)) {
2268 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002269 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270
2271 /* set Status-FIFO watermark */
2272 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2273
2274 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002275 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002276 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 10000));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002277 } else {
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002278 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2279 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002280
2281 /* set Status-FIFO ISR watermark */
2282 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002283 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2284 else
2285 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002287 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2288 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2289 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002290 }
2291
Stephen Hemminger793b8832005-09-14 16:06:14 -07002292 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002293 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2294
2295 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2296 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2297 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2298
2299 return 0;
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002300
2301pci_err:
2302 /* This is to catch a BIOS bug workaround where
2303 * mmconfig table doesn't have other buses.
2304 */
2305 printk(KERN_ERR PFX "%s: can't access PCI config space\n",
2306 pci_name(hw->pdev));
2307 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002308}
2309
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002310static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311{
2312 u32 modes;
2313 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002314 modes = SUPPORTED_10baseT_Half
2315 | SUPPORTED_10baseT_Full
2316 | SUPPORTED_100baseT_Half
2317 | SUPPORTED_100baseT_Full
2318 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002319
2320 if (hw->chip_id != CHIP_ID_YUKON_FE)
2321 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002322 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002323 } else
2324 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002325 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002326 return modes;
2327}
2328
Stephen Hemminger793b8832005-09-14 16:06:14 -07002329static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002330{
2331 struct sky2_port *sky2 = netdev_priv(dev);
2332 struct sky2_hw *hw = sky2->hw;
2333
2334 ecmd->transceiver = XCVR_INTERNAL;
2335 ecmd->supported = sky2_supported_modes(hw);
2336 ecmd->phy_address = PHY_ADDR_MARV;
2337 if (hw->copper) {
2338 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002339 | SUPPORTED_10baseT_Full
2340 | SUPPORTED_100baseT_Half
2341 | SUPPORTED_100baseT_Full
2342 | SUPPORTED_1000baseT_Half
2343 | SUPPORTED_1000baseT_Full
2344 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002345 ecmd->port = PORT_TP;
2346 } else
2347 ecmd->port = PORT_FIBRE;
2348
2349 ecmd->advertising = sky2->advertising;
2350 ecmd->autoneg = sky2->autoneg;
2351 ecmd->speed = sky2->speed;
2352 ecmd->duplex = sky2->duplex;
2353 return 0;
2354}
2355
2356static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2357{
2358 struct sky2_port *sky2 = netdev_priv(dev);
2359 const struct sky2_hw *hw = sky2->hw;
2360 u32 supported = sky2_supported_modes(hw);
2361
2362 if (ecmd->autoneg == AUTONEG_ENABLE) {
2363 ecmd->advertising = supported;
2364 sky2->duplex = -1;
2365 sky2->speed = -1;
2366 } else {
2367 u32 setting;
2368
Stephen Hemminger793b8832005-09-14 16:06:14 -07002369 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002370 case SPEED_1000:
2371 if (ecmd->duplex == DUPLEX_FULL)
2372 setting = SUPPORTED_1000baseT_Full;
2373 else if (ecmd->duplex == DUPLEX_HALF)
2374 setting = SUPPORTED_1000baseT_Half;
2375 else
2376 return -EINVAL;
2377 break;
2378 case SPEED_100:
2379 if (ecmd->duplex == DUPLEX_FULL)
2380 setting = SUPPORTED_100baseT_Full;
2381 else if (ecmd->duplex == DUPLEX_HALF)
2382 setting = SUPPORTED_100baseT_Half;
2383 else
2384 return -EINVAL;
2385 break;
2386
2387 case SPEED_10:
2388 if (ecmd->duplex == DUPLEX_FULL)
2389 setting = SUPPORTED_10baseT_Full;
2390 else if (ecmd->duplex == DUPLEX_HALF)
2391 setting = SUPPORTED_10baseT_Half;
2392 else
2393 return -EINVAL;
2394 break;
2395 default:
2396 return -EINVAL;
2397 }
2398
2399 if ((setting & supported) == 0)
2400 return -EINVAL;
2401
2402 sky2->speed = ecmd->speed;
2403 sky2->duplex = ecmd->duplex;
2404 }
2405
2406 sky2->autoneg = ecmd->autoneg;
2407 sky2->advertising = ecmd->advertising;
2408
Stephen Hemminger1b537562005-12-20 15:08:07 -08002409 if (netif_running(dev))
2410 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411
2412 return 0;
2413}
2414
2415static void sky2_get_drvinfo(struct net_device *dev,
2416 struct ethtool_drvinfo *info)
2417{
2418 struct sky2_port *sky2 = netdev_priv(dev);
2419
2420 strcpy(info->driver, DRV_NAME);
2421 strcpy(info->version, DRV_VERSION);
2422 strcpy(info->fw_version, "N/A");
2423 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2424}
2425
2426static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002427 char name[ETH_GSTRING_LEN];
2428 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002429} sky2_stats[] = {
2430 { "tx_bytes", GM_TXO_OK_HI },
2431 { "rx_bytes", GM_RXO_OK_HI },
2432 { "tx_broadcast", GM_TXF_BC_OK },
2433 { "rx_broadcast", GM_RXF_BC_OK },
2434 { "tx_multicast", GM_TXF_MC_OK },
2435 { "rx_multicast", GM_RXF_MC_OK },
2436 { "tx_unicast", GM_TXF_UC_OK },
2437 { "rx_unicast", GM_RXF_UC_OK },
2438 { "tx_mac_pause", GM_TXF_MPAUSE },
2439 { "rx_mac_pause", GM_RXF_MPAUSE },
2440 { "collisions", GM_TXF_SNG_COL },
2441 { "late_collision",GM_TXF_LAT_COL },
2442 { "aborted", GM_TXF_ABO_COL },
2443 { "multi_collisions", GM_TXF_MUL_COL },
2444 { "fifo_underrun", GM_TXE_FIFO_UR },
2445 { "fifo_overflow", GM_RXE_FIFO_OV },
2446 { "rx_toolong", GM_RXF_LNG_ERR },
2447 { "rx_jabber", GM_RXF_JAB_PKT },
2448 { "rx_runt", GM_RXE_FRAG },
2449 { "rx_too_long", GM_RXF_LNG_ERR },
2450 { "rx_fcs_error", GM_RXF_FCS_ERR },
2451};
2452
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453static u32 sky2_get_rx_csum(struct net_device *dev)
2454{
2455 struct sky2_port *sky2 = netdev_priv(dev);
2456
2457 return sky2->rx_csum;
2458}
2459
2460static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2461{
2462 struct sky2_port *sky2 = netdev_priv(dev);
2463
2464 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002465
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002466 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2467 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2468
2469 return 0;
2470}
2471
2472static u32 sky2_get_msglevel(struct net_device *netdev)
2473{
2474 struct sky2_port *sky2 = netdev_priv(netdev);
2475 return sky2->msg_enable;
2476}
2477
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002478static int sky2_nway_reset(struct net_device *dev)
2479{
2480 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002481
2482 if (sky2->autoneg != AUTONEG_ENABLE)
2483 return -EINVAL;
2484
Stephen Hemminger1b537562005-12-20 15:08:07 -08002485 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002486
2487 return 0;
2488}
2489
Stephen Hemminger793b8832005-09-14 16:06:14 -07002490static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002491{
2492 struct sky2_hw *hw = sky2->hw;
2493 unsigned port = sky2->port;
2494 int i;
2495
2496 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002497 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002498 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002499 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002500
Stephen Hemminger793b8832005-09-14 16:06:14 -07002501 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002502 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2503}
2504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002505static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2506{
2507 struct sky2_port *sky2 = netdev_priv(netdev);
2508 sky2->msg_enable = value;
2509}
2510
2511static int sky2_get_stats_count(struct net_device *dev)
2512{
2513 return ARRAY_SIZE(sky2_stats);
2514}
2515
2516static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002517 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002518{
2519 struct sky2_port *sky2 = netdev_priv(dev);
2520
Stephen Hemminger793b8832005-09-14 16:06:14 -07002521 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002522}
2523
Stephen Hemminger793b8832005-09-14 16:06:14 -07002524static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002525{
2526 int i;
2527
2528 switch (stringset) {
2529 case ETH_SS_STATS:
2530 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2531 memcpy(data + i * ETH_GSTRING_LEN,
2532 sky2_stats[i].name, ETH_GSTRING_LEN);
2533 break;
2534 }
2535}
2536
2537/* Use hardware MIB variables for critical path statistics and
2538 * transmit feedback not reported at interrupt.
2539 * Other errors are accounted for in interrupt handler.
2540 */
2541static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2542{
2543 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002544 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002545
Stephen Hemminger793b8832005-09-14 16:06:14 -07002546 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547
2548 sky2->net_stats.tx_bytes = data[0];
2549 sky2->net_stats.rx_bytes = data[1];
2550 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2551 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2552 sky2->net_stats.multicast = data[5] + data[7];
2553 sky2->net_stats.collisions = data[10];
2554 sky2->net_stats.tx_aborted_errors = data[12];
2555
2556 return &sky2->net_stats;
2557}
2558
2559static int sky2_set_mac_address(struct net_device *dev, void *p)
2560{
2561 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002562 struct sky2_hw *hw = sky2->hw;
2563 unsigned port = sky2->port;
2564 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002565
2566 if (!is_valid_ether_addr(addr->sa_data))
2567 return -EADDRNOTAVAIL;
2568
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002569 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002570 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002571 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002572 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002574
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002575 /* virtual address for data */
2576 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2577
2578 /* physical address: used for pause frames */
2579 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002580
2581 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582}
2583
2584static void sky2_set_multicast(struct net_device *dev)
2585{
2586 struct sky2_port *sky2 = netdev_priv(dev);
2587 struct sky2_hw *hw = sky2->hw;
2588 unsigned port = sky2->port;
2589 struct dev_mc_list *list = dev->mc_list;
2590 u16 reg;
2591 u8 filter[8];
2592
2593 memset(filter, 0, sizeof(filter));
2594
2595 reg = gma_read16(hw, port, GM_RX_CTRL);
2596 reg |= GM_RXCR_UCF_ENA;
2597
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002598 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002600 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002601 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002602 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002603 reg &= ~GM_RXCR_MCF_ENA;
2604 else {
2605 int i;
2606 reg |= GM_RXCR_MCF_ENA;
2607
2608 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2609 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002610 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611 }
2612 }
2613
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002614 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002615 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002616 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002617 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002618 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002619 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002620 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002621 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622
2623 gma_write16(hw, port, GM_RX_CTRL, reg);
2624}
2625
2626/* Can have one global because blinking is controlled by
2627 * ethtool and that is always under RTNL mutex
2628 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002629static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002630{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002631 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002632
Stephen Hemminger793b8832005-09-14 16:06:14 -07002633 switch (hw->chip_id) {
2634 case CHIP_ID_YUKON_XL:
2635 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2636 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2637 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2638 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2639 PHY_M_LEDC_INIT_CTRL(7) |
2640 PHY_M_LEDC_STA1_CTRL(7) |
2641 PHY_M_LEDC_STA0_CTRL(7))
2642 : 0);
2643
2644 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2645 break;
2646
2647 default:
2648 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2649 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2650 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2651 PHY_M_LED_MO_10(MO_LED_ON) |
2652 PHY_M_LED_MO_100(MO_LED_ON) |
2653 PHY_M_LED_MO_1000(MO_LED_ON) |
2654 PHY_M_LED_MO_RX(MO_LED_ON)
2655 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2656 PHY_M_LED_MO_10(MO_LED_OFF) |
2657 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002658 PHY_M_LED_MO_1000(MO_LED_OFF) |
2659 PHY_M_LED_MO_RX(MO_LED_OFF));
2660
Stephen Hemminger793b8832005-09-14 16:06:14 -07002661 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662}
2663
2664/* blink LED's for finding board */
2665static int sky2_phys_id(struct net_device *dev, u32 data)
2666{
2667 struct sky2_port *sky2 = netdev_priv(dev);
2668 struct sky2_hw *hw = sky2->hw;
2669 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002670 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002671 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002672 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673 int onoff = 1;
2674
Stephen Hemminger793b8832005-09-14 16:06:14 -07002675 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2677 else
2678 ms = data * 1000;
2679
2680 /* save initial values */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002681 down(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002682 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2683 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2684 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2685 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2686 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2687 } else {
2688 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2689 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2690 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002692 interrupted = 0;
2693 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694 sky2_led(hw, port, onoff);
2695 onoff = !onoff;
2696
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002697 up(&sky2->phy_sema);
2698 interrupted = msleep_interruptible(250);
2699 down(&sky2->phy_sema);
2700
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002701 ms -= 250;
2702 }
2703
2704 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002705 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2706 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2707 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2708 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2709 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2710 } else {
2711 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2712 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2713 }
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002714 up(&sky2->phy_sema);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002715
2716 return 0;
2717}
2718
2719static void sky2_get_pauseparam(struct net_device *dev,
2720 struct ethtool_pauseparam *ecmd)
2721{
2722 struct sky2_port *sky2 = netdev_priv(dev);
2723
2724 ecmd->tx_pause = sky2->tx_pause;
2725 ecmd->rx_pause = sky2->rx_pause;
2726 ecmd->autoneg = sky2->autoneg;
2727}
2728
2729static int sky2_set_pauseparam(struct net_device *dev,
2730 struct ethtool_pauseparam *ecmd)
2731{
2732 struct sky2_port *sky2 = netdev_priv(dev);
2733 int err = 0;
2734
2735 sky2->autoneg = ecmd->autoneg;
2736 sky2->tx_pause = ecmd->tx_pause != 0;
2737 sky2->rx_pause = ecmd->rx_pause != 0;
2738
Stephen Hemminger1b537562005-12-20 15:08:07 -08002739 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002740
2741 return err;
2742}
2743
2744#ifdef CONFIG_PM
2745static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2746{
2747 struct sky2_port *sky2 = netdev_priv(dev);
2748
2749 wol->supported = WAKE_MAGIC;
2750 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2751}
2752
2753static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2754{
2755 struct sky2_port *sky2 = netdev_priv(dev);
2756 struct sky2_hw *hw = sky2->hw;
2757
2758 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2759 return -EOPNOTSUPP;
2760
2761 sky2->wol = wol->wolopts == WAKE_MAGIC;
2762
2763 if (sky2->wol) {
2764 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2765
2766 sky2_write16(hw, WOL_CTRL_STAT,
2767 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2768 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2769 } else
2770 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2771
2772 return 0;
2773}
2774#endif
2775
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002776static int sky2_get_coalesce(struct net_device *dev,
2777 struct ethtool_coalesce *ecmd)
2778{
2779 struct sky2_port *sky2 = netdev_priv(dev);
2780 struct sky2_hw *hw = sky2->hw;
2781
2782 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2783 ecmd->tx_coalesce_usecs = 0;
2784 else {
2785 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2786 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2787 }
2788 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2789
2790 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2791 ecmd->rx_coalesce_usecs = 0;
2792 else {
2793 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2794 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2795 }
2796 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2797
2798 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2799 ecmd->rx_coalesce_usecs_irq = 0;
2800 else {
2801 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2802 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2803 }
2804
2805 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2806
2807 return 0;
2808}
2809
2810/* Note: this affect both ports */
2811static int sky2_set_coalesce(struct net_device *dev,
2812 struct ethtool_coalesce *ecmd)
2813{
2814 struct sky2_port *sky2 = netdev_priv(dev);
2815 struct sky2_hw *hw = sky2->hw;
2816 const u32 tmin = sky2_clk2us(hw, 1);
2817 const u32 tmax = 5000;
2818
2819 if (ecmd->tx_coalesce_usecs != 0 &&
2820 (ecmd->tx_coalesce_usecs < tmin || ecmd->tx_coalesce_usecs > tmax))
2821 return -EINVAL;
2822
2823 if (ecmd->rx_coalesce_usecs != 0 &&
2824 (ecmd->rx_coalesce_usecs < tmin || ecmd->rx_coalesce_usecs > tmax))
2825 return -EINVAL;
2826
2827 if (ecmd->rx_coalesce_usecs_irq != 0 &&
2828 (ecmd->rx_coalesce_usecs_irq < tmin || ecmd->rx_coalesce_usecs_irq > tmax))
2829 return -EINVAL;
2830
2831 if (ecmd->tx_max_coalesced_frames > 0xffff)
2832 return -EINVAL;
2833 if (ecmd->rx_max_coalesced_frames > 0xff)
2834 return -EINVAL;
2835 if (ecmd->rx_max_coalesced_frames_irq > 0xff)
2836 return -EINVAL;
2837
2838 if (ecmd->tx_coalesce_usecs == 0)
2839 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2840 else {
2841 sky2_write32(hw, STAT_TX_TIMER_INI,
2842 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2843 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2844 }
2845 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2846
2847 if (ecmd->rx_coalesce_usecs == 0)
2848 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2849 else {
2850 sky2_write32(hw, STAT_LEV_TIMER_INI,
2851 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2852 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2853 }
2854 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2855
2856 if (ecmd->rx_coalesce_usecs_irq == 0)
2857 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2858 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002859 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002860 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2861 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2862 }
2863 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2864 return 0;
2865}
2866
Stephen Hemminger793b8832005-09-14 16:06:14 -07002867static void sky2_get_ringparam(struct net_device *dev,
2868 struct ethtool_ringparam *ering)
2869{
2870 struct sky2_port *sky2 = netdev_priv(dev);
2871
2872 ering->rx_max_pending = RX_MAX_PENDING;
2873 ering->rx_mini_max_pending = 0;
2874 ering->rx_jumbo_max_pending = 0;
2875 ering->tx_max_pending = TX_RING_SIZE - 1;
2876
2877 ering->rx_pending = sky2->rx_pending;
2878 ering->rx_mini_pending = 0;
2879 ering->rx_jumbo_pending = 0;
2880 ering->tx_pending = sky2->tx_pending;
2881}
2882
2883static int sky2_set_ringparam(struct net_device *dev,
2884 struct ethtool_ringparam *ering)
2885{
2886 struct sky2_port *sky2 = netdev_priv(dev);
2887 int err = 0;
2888
2889 if (ering->rx_pending > RX_MAX_PENDING ||
2890 ering->rx_pending < 8 ||
2891 ering->tx_pending < MAX_SKB_TX_LE ||
2892 ering->tx_pending > TX_RING_SIZE - 1)
2893 return -EINVAL;
2894
2895 if (netif_running(dev))
2896 sky2_down(dev);
2897
2898 sky2->rx_pending = ering->rx_pending;
2899 sky2->tx_pending = ering->tx_pending;
2900
Stephen Hemminger1b537562005-12-20 15:08:07 -08002901 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002902 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002903 if (err)
2904 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08002905 else
2906 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002907 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002908
2909 return err;
2910}
2911
Stephen Hemminger793b8832005-09-14 16:06:14 -07002912static int sky2_get_regs_len(struct net_device *dev)
2913{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002914 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002915}
2916
2917/*
2918 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002919 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002920 */
2921static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2922 void *p)
2923{
2924 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002925 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002926
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002927 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002928 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002929 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002930
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002931 memcpy_fromio(p, io, B3_RAM_ADDR);
2932
2933 memcpy_fromio(p + B3_RI_WTO_R1,
2934 io + B3_RI_WTO_R1,
2935 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002936}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937
2938static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002939 .get_settings = sky2_get_settings,
2940 .set_settings = sky2_set_settings,
2941 .get_drvinfo = sky2_get_drvinfo,
2942 .get_msglevel = sky2_get_msglevel,
2943 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002944 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002945 .get_regs_len = sky2_get_regs_len,
2946 .get_regs = sky2_get_regs,
2947 .get_link = ethtool_op_get_link,
2948 .get_sg = ethtool_op_get_sg,
2949 .set_sg = ethtool_op_set_sg,
2950 .get_tx_csum = ethtool_op_get_tx_csum,
2951 .set_tx_csum = ethtool_op_set_tx_csum,
2952 .get_tso = ethtool_op_get_tso,
2953 .set_tso = ethtool_op_set_tso,
2954 .get_rx_csum = sky2_get_rx_csum,
2955 .set_rx_csum = sky2_set_rx_csum,
2956 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002957 .get_coalesce = sky2_get_coalesce,
2958 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002959 .get_ringparam = sky2_get_ringparam,
2960 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002961 .get_pauseparam = sky2_get_pauseparam,
2962 .set_pauseparam = sky2_set_pauseparam,
2963#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002964 .get_wol = sky2_get_wol,
2965 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002966#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002967 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002968 .get_stats_count = sky2_get_stats_count,
2969 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002970 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002971};
2972
2973/* Initialize network device */
2974static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2975 unsigned port, int highmem)
2976{
2977 struct sky2_port *sky2;
2978 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2979
2980 if (!dev) {
2981 printk(KERN_ERR "sky2 etherdev alloc failed");
2982 return NULL;
2983 }
2984
2985 SET_MODULE_OWNER(dev);
2986 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002987 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002988 dev->open = sky2_up;
2989 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002990 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002991 dev->hard_start_xmit = sky2_xmit_frame;
2992 dev->get_stats = sky2_get_stats;
2993 dev->set_multicast_list = sky2_set_multicast;
2994 dev->set_mac_address = sky2_set_mac_address;
2995 dev->change_mtu = sky2_change_mtu;
2996 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2997 dev->tx_timeout = sky2_tx_timeout;
2998 dev->watchdog_timeo = TX_WATCHDOG;
2999 if (port == 0)
3000 dev->poll = sky2_poll;
3001 dev->weight = NAPI_WEIGHT;
3002#ifdef CONFIG_NET_POLL_CONTROLLER
3003 dev->poll_controller = sky2_netpoll;
3004#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003005
3006 sky2 = netdev_priv(dev);
3007 sky2->netdev = dev;
3008 sky2->hw = hw;
3009 sky2->msg_enable = netif_msg_init(debug, default_msg);
3010
3011 spin_lock_init(&sky2->tx_lock);
3012 /* Auto speed and flow control */
3013 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003014 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003015 sky2->rx_pause = 1;
3016 sky2->duplex = -1;
3017 sky2->speed = -1;
3018 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003019
3020 /* Receive checksum disabled for Yukon XL
3021 * because of observed problems with incorrect
3022 * values when multiple packets are received in one interrupt
3023 */
3024 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
3025
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003026 INIT_WORK(&sky2->phy_task, sky2_phy_task, sky2);
3027 init_MUTEX(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003028 sky2->tx_pending = TX_DEF_PENDING;
3029 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003030 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031
3032 hw->dev[port] = dev;
3033
3034 sky2->port = port;
3035
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003036 dev->features |= NETIF_F_LLTX;
3037 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3038 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003039 if (highmem)
3040 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003041 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003043#ifdef SKY2_VLAN_TAG_USED
3044 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3045 dev->vlan_rx_register = sky2_vlan_rx_register;
3046 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3047#endif
3048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003049 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003050 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003051 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052
3053 /* device is off until link detection */
3054 netif_carrier_off(dev);
3055 netif_stop_queue(dev);
3056
3057 return dev;
3058}
3059
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003060static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003061{
3062 const struct sky2_port *sky2 = netdev_priv(dev);
3063
3064 if (netif_msg_probe(sky2))
3065 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3066 dev->name,
3067 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3068 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3069}
3070
Stephen Hemminger4d52b482006-01-30 11:38:00 -08003071/* Handle software interrupt used during MSI test */
3072static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3073 struct pt_regs *regs)
3074{
3075 struct sky2_hw *hw = dev_id;
3076 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3077
3078 if (status == 0)
3079 return IRQ_NONE;
3080
3081 if (status & Y2_IS_IRQ_SW) {
3082 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3083 hw->msi = 1;
3084 }
3085 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3086
3087 sky2_read32(hw, B0_IMSK);
3088 return IRQ_HANDLED;
3089}
3090
3091/* Test interrupt path by forcing a a software IRQ */
3092static int __devinit sky2_test_msi(struct sky2_hw *hw)
3093{
3094 struct pci_dev *pdev = hw->pdev;
3095 int i, err;
3096
3097 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3098
3099 err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
3100 if (err) {
3101 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3102 pci_name(pdev), pdev->irq);
3103 return err;
3104 }
3105
3106 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3107 wmb();
3108
3109 for (i = 0; i < 10; i++) {
3110 barrier();
3111 if (hw->msi)
3112 goto found;
3113 mdelay(1);
3114 }
3115
3116 err = -EOPNOTSUPP;
3117 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3118 found:
3119 sky2_write32(hw, B0_IMSK, 0);
3120
3121 free_irq(pdev->irq, hw);
3122
3123 return err;
3124}
3125
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126static int __devinit sky2_probe(struct pci_dev *pdev,
3127 const struct pci_device_id *ent)
3128{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003129 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003130 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003131 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003132
Stephen Hemminger793b8832005-09-14 16:06:14 -07003133 err = pci_enable_device(pdev);
3134 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003135 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3136 pci_name(pdev));
3137 goto err_out;
3138 }
3139
Stephen Hemminger793b8832005-09-14 16:06:14 -07003140 err = pci_request_regions(pdev, DRV_NAME);
3141 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003142 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3143 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003144 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003145 }
3146
3147 pci_set_master(pdev);
3148
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003149 /* Find power-management capability. */
3150 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3151 if (pm_cap == 0) {
3152 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3153 "aborting.\n");
3154 err = -EIO;
3155 goto err_out_free_regions;
3156 }
3157
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003158 if (sizeof(dma_addr_t) > sizeof(u32) &&
3159 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3160 using_dac = 1;
3161 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3162 if (err < 0) {
3163 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3164 "for consistent allocations\n", pci_name(pdev));
3165 goto err_out_free_regions;
3166 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003167
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003168 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3170 if (err) {
3171 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3172 pci_name(pdev));
3173 goto err_out_free_regions;
3174 }
3175 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003176
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003177#ifdef __BIG_ENDIAN
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003178 /* byte swap descriptors in hardware */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003179 {
3180 u32 reg;
3181
3182 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3183 reg |= PCI_REV_DESC;
3184 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3185 }
3186#endif
3187
3188 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003189 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003190 if (!hw) {
3191 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3192 pci_name(pdev));
3193 goto err_out_free_regions;
3194 }
3195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003196 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197
3198 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3199 if (!hw->regs) {
3200 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3201 pci_name(pdev));
3202 goto err_out_free_hw;
3203 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003204 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003206 /* ring for status responses */
3207 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3208 &hw->st_dma);
3209 if (!hw->st_le)
3210 goto err_out_iounmap;
3211
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212 err = sky2_reset(hw);
3213 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003214 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003215
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003216 printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
3217 DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger92f965e2005-12-09 11:34:53 -08003218 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003219 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003220
Stephen Hemminger793b8832005-09-14 16:06:14 -07003221 dev = sky2_init_netdev(hw, 0, using_dac);
3222 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223 goto err_out_free_pci;
3224
Stephen Hemminger793b8832005-09-14 16:06:14 -07003225 err = register_netdev(dev);
3226 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227 printk(KERN_ERR PFX "%s: cannot register net device\n",
3228 pci_name(pdev));
3229 goto err_out_free_netdev;
3230 }
3231
3232 sky2_show_addr(dev);
3233
3234 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3235 if (register_netdev(dev1) == 0)
3236 sky2_show_addr(dev1);
3237 else {
3238 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003239 printk(KERN_WARNING PFX
3240 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003241 hw->dev[1] = NULL;
3242 free_netdev(dev1);
3243 }
3244 }
3245
Stephen Hemminger4d52b482006-01-30 11:38:00 -08003246 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3247 err = sky2_test_msi(hw);
3248 if (err == -EOPNOTSUPP) {
3249 /* MSI test failed, go back to INTx mode */
3250 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3251 "switching to INTx mode. Please report this failure to "
3252 "the PCI maintainer and include system chipset information.\n",
3253 pci_name(pdev));
3254 pci_disable_msi(pdev);
3255 }
3256 else if (err)
3257 goto err_out_unregister;
3258 }
3259
Stephen Hemmingerdb992c92006-01-30 11:37:59 -08003260 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ | SA_SAMPLE_RANDOM,
3261 DRV_NAME, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003262 if (err) {
3263 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3264 pci_name(pdev), pdev->irq);
3265 goto err_out_unregister;
3266 }
3267
3268 hw->intr_mask = Y2_IS_BASE;
3269 sky2_write32(hw, B0_IMSK, hw->intr_mask);
3270
3271 pci_set_drvdata(pdev, hw);
3272
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003273 return 0;
3274
Stephen Hemminger793b8832005-09-14 16:06:14 -07003275err_out_unregister:
Stephen Hemminger4d52b482006-01-30 11:38:00 -08003276 if (hw->msi)
3277 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003278 if (dev1) {
3279 unregister_netdev(dev1);
3280 free_netdev(dev1);
3281 }
3282 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003283err_out_free_netdev:
3284 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003286 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003287 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3288err_out_iounmap:
3289 iounmap(hw->regs);
3290err_out_free_hw:
3291 kfree(hw);
3292err_out_free_regions:
3293 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295err_out:
3296 return err;
3297}
3298
3299static void __devexit sky2_remove(struct pci_dev *pdev)
3300{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003301 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003302 struct net_device *dev0, *dev1;
3303
Stephen Hemminger793b8832005-09-14 16:06:14 -07003304 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003305 return;
3306
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003308 dev1 = hw->dev[1];
3309 if (dev1)
3310 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311 unregister_netdev(dev0);
3312
Stephen Hemminger793b8832005-09-14 16:06:14 -07003313 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003314 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003315 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003316 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003317 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003318
3319 free_irq(pdev->irq, hw);
Stephen Hemminger4d52b482006-01-30 11:38:00 -08003320 if (hw->msi)
3321 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003322 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003323 pci_release_regions(pdev);
3324 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003325
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003326 if (dev1)
3327 free_netdev(dev1);
3328 free_netdev(dev0);
3329 iounmap(hw->regs);
3330 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003332 pci_set_drvdata(pdev, NULL);
3333}
3334
3335#ifdef CONFIG_PM
3336static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3337{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003338 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003339 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003340
3341 for (i = 0; i < 2; i++) {
3342 struct net_device *dev = hw->dev[i];
3343
3344 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003345 if (!netif_running(dev))
3346 continue;
3347
3348 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003350 }
3351 }
3352
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003353 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003354}
3355
3356static int sky2_resume(struct pci_dev *pdev)
3357{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003358 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003359 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003360
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003361 pci_restore_state(pdev);
3362 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003363 err = sky2_set_power_state(hw, PCI_D0);
3364 if (err)
3365 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003366
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003367 err = sky2_reset(hw);
3368 if (err)
3369 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370
3371 for (i = 0; i < 2; i++) {
3372 struct net_device *dev = hw->dev[i];
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003373 if (dev && netif_running(dev)) {
3374 netif_device_attach(dev);
3375 err = sky2_up(dev);
3376 if (err) {
3377 printk(KERN_ERR PFX "%s: could not up: %d\n",
3378 dev->name, err);
3379 dev_close(dev);
3380 break;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003381 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382 }
3383 }
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003384out:
3385 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003386}
3387#endif
3388
3389static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003390 .name = DRV_NAME,
3391 .id_table = sky2_id_table,
3392 .probe = sky2_probe,
3393 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003395 .suspend = sky2_suspend,
3396 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003397#endif
3398};
3399
3400static int __init sky2_init_module(void)
3401{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003402 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003403}
3404
3405static void __exit sky2_cleanup_module(void)
3406{
3407 pci_unregister_driver(&sky2_driver);
3408}
3409
3410module_init(sky2_init_module);
3411module_exit(sky2_cleanup_module);
3412
3413MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3414MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3415MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003416MODULE_VERSION(DRV_VERSION);