blob: 194a5696a82cb5b9e8b909966f54320bc778adfc [file] [log] [blame]
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
9 * Copyright (c) 2016 Advanced Micro Devices, Inc.
10 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
59 * Copyright (c) 2016 Advanced Micro Devices, Inc.
60 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
117#include <linux/module.h>
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600118#include <linux/device.h>
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600119#include <linux/kmod.h>
120#include <linux/mdio.h>
121#include <linux/phy.h>
Tom Lendacky53a10242018-05-23 11:38:46 -0500122#include <linux/ethtool.h>
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600123
124#include "xgbe.h"
125#include "xgbe-common.h"
126
127#define XGBE_PHY_PORT_SPEED_100 BIT(0)
128#define XGBE_PHY_PORT_SPEED_1000 BIT(1)
129#define XGBE_PHY_PORT_SPEED_2500 BIT(2)
130#define XGBE_PHY_PORT_SPEED_10000 BIT(3)
131
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600132#define XGBE_MUTEX_RELEASE 0x80000000
133
134#define XGBE_SFP_DIRECT 7
135
136/* I2C target addresses */
137#define XGBE_SFP_SERIAL_ID_ADDRESS 0x50
138#define XGBE_SFP_DIAG_INFO_ADDRESS 0x51
139#define XGBE_SFP_PHY_ADDRESS 0x56
140#define XGBE_GPIO_ADDRESS_PCA9555 0x20
141
142/* SFP sideband signal indicators */
143#define XGBE_GPIO_NO_TX_FAULT BIT(0)
144#define XGBE_GPIO_NO_RATE_SELECT BIT(1)
145#define XGBE_GPIO_NO_MOD_ABSENT BIT(2)
146#define XGBE_GPIO_NO_RX_LOS BIT(3)
147
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600148/* Rate-change complete wait/retry count */
149#define XGBE_RATECHANGE_COUNT 500
150
Tom Lendacky96f4d432018-04-23 11:43:17 -0500151/* CDR delay values for KR support (in usec) */
152#define XGBE_CDR_DELAY_INIT 10000
153#define XGBE_CDR_DELAY_INC 10000
154#define XGBE_CDR_DELAY_MAX 100000
155
156/* RRC frequency during link status check */
157#define XGBE_RRC_FREQUENCY 10
158
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600159enum xgbe_port_mode {
160 XGBE_PORT_MODE_RSVD = 0,
161 XGBE_PORT_MODE_BACKPLANE,
162 XGBE_PORT_MODE_BACKPLANE_2500,
163 XGBE_PORT_MODE_1000BASE_T,
164 XGBE_PORT_MODE_1000BASE_X,
165 XGBE_PORT_MODE_NBASE_T,
166 XGBE_PORT_MODE_10GBASE_T,
167 XGBE_PORT_MODE_10GBASE_R,
168 XGBE_PORT_MODE_SFP,
169 XGBE_PORT_MODE_MAX,
170};
171
172enum xgbe_conn_type {
173 XGBE_CONN_TYPE_NONE = 0,
174 XGBE_CONN_TYPE_SFP,
175 XGBE_CONN_TYPE_MDIO,
Lendacky, Thomas5a4e4c82016-11-17 08:43:37 -0600176 XGBE_CONN_TYPE_RSVD1,
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600177 XGBE_CONN_TYPE_BACKPLANE,
178 XGBE_CONN_TYPE_MAX,
179};
180
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600181/* SFP/SFP+ related definitions */
182enum xgbe_sfp_comm {
183 XGBE_SFP_COMM_DIRECT = 0,
184 XGBE_SFP_COMM_PCA9545,
185};
186
187enum xgbe_sfp_cable {
188 XGBE_SFP_CABLE_UNKNOWN = 0,
189 XGBE_SFP_CABLE_ACTIVE,
190 XGBE_SFP_CABLE_PASSIVE,
191};
192
193enum xgbe_sfp_base {
194 XGBE_SFP_BASE_UNKNOWN = 0,
195 XGBE_SFP_BASE_1000_T,
196 XGBE_SFP_BASE_1000_SX,
197 XGBE_SFP_BASE_1000_LX,
198 XGBE_SFP_BASE_1000_CX,
199 XGBE_SFP_BASE_10000_SR,
200 XGBE_SFP_BASE_10000_LR,
201 XGBE_SFP_BASE_10000_LRM,
202 XGBE_SFP_BASE_10000_ER,
203 XGBE_SFP_BASE_10000_CR,
204};
205
206enum xgbe_sfp_speed {
207 XGBE_SFP_SPEED_UNKNOWN = 0,
208 XGBE_SFP_SPEED_100_1000,
209 XGBE_SFP_SPEED_1000,
210 XGBE_SFP_SPEED_10000,
211};
212
213/* SFP Serial ID Base ID values relative to an offset of 0 */
214#define XGBE_SFP_BASE_ID 0
215#define XGBE_SFP_ID_SFP 0x03
216
217#define XGBE_SFP_BASE_EXT_ID 1
218#define XGBE_SFP_EXT_ID_SFP 0x04
219
220#define XGBE_SFP_BASE_10GBE_CC 3
221#define XGBE_SFP_BASE_10GBE_CC_SR BIT(4)
222#define XGBE_SFP_BASE_10GBE_CC_LR BIT(5)
223#define XGBE_SFP_BASE_10GBE_CC_LRM BIT(6)
224#define XGBE_SFP_BASE_10GBE_CC_ER BIT(7)
225
226#define XGBE_SFP_BASE_1GBE_CC 6
227#define XGBE_SFP_BASE_1GBE_CC_SX BIT(0)
228#define XGBE_SFP_BASE_1GBE_CC_LX BIT(1)
229#define XGBE_SFP_BASE_1GBE_CC_CX BIT(2)
230#define XGBE_SFP_BASE_1GBE_CC_T BIT(3)
231
232#define XGBE_SFP_BASE_CABLE 8
233#define XGBE_SFP_BASE_CABLE_PASSIVE BIT(2)
234#define XGBE_SFP_BASE_CABLE_ACTIVE BIT(3)
235
236#define XGBE_SFP_BASE_BR 12
237#define XGBE_SFP_BASE_BR_1GBE_MIN 0x0a
238#define XGBE_SFP_BASE_BR_1GBE_MAX 0x0d
239#define XGBE_SFP_BASE_BR_10GBE_MIN 0x64
240#define XGBE_SFP_BASE_BR_10GBE_MAX 0x68
241
242#define XGBE_SFP_BASE_CU_CABLE_LEN 18
243
244#define XGBE_SFP_BASE_VENDOR_NAME 20
245#define XGBE_SFP_BASE_VENDOR_NAME_LEN 16
246#define XGBE_SFP_BASE_VENDOR_PN 40
247#define XGBE_SFP_BASE_VENDOR_PN_LEN 16
248#define XGBE_SFP_BASE_VENDOR_REV 56
249#define XGBE_SFP_BASE_VENDOR_REV_LEN 4
250
251#define XGBE_SFP_BASE_CC 63
252
253/* SFP Serial ID Extended ID values relative to an offset of 64 */
254#define XGBE_SFP_BASE_VENDOR_SN 4
255#define XGBE_SFP_BASE_VENDOR_SN_LEN 16
256
Tom Lendacky117df652018-04-23 11:43:34 -0500257#define XGBE_SFP_EXTD_OPT1 1
258#define XGBE_SFP_EXTD_OPT1_RX_LOS BIT(1)
259#define XGBE_SFP_EXTD_OPT1_TX_FAULT BIT(3)
260
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600261#define XGBE_SFP_EXTD_DIAG 28
262#define XGBE_SFP_EXTD_DIAG_ADDR_CHANGE BIT(2)
263
264#define XGBE_SFP_EXTD_SFF_8472 30
265
266#define XGBE_SFP_EXTD_CC 31
267
268struct xgbe_sfp_eeprom {
269 u8 base[64];
270 u8 extd[32];
271 u8 vendor[32];
272};
273
Tom Lendacky53a10242018-05-23 11:38:46 -0500274#define XGBE_SFP_DIAGS_SUPPORTED(_x) \
275 ((_x)->extd[XGBE_SFP_EXTD_SFF_8472] && \
276 !((_x)->extd[XGBE_SFP_EXTD_DIAG] & XGBE_SFP_EXTD_DIAG_ADDR_CHANGE))
277
278#define XGBE_SFP_EEPROM_BASE_LEN 256
279#define XGBE_SFP_EEPROM_DIAG_LEN 256
280#define XGBE_SFP_EEPROM_MAX (XGBE_SFP_EEPROM_BASE_LEN + \
281 XGBE_SFP_EEPROM_DIAG_LEN)
282
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600283#define XGBE_BEL_FUSE_VENDOR "BEL-FUSE "
284#define XGBE_BEL_FUSE_PARTNO "1GBT-SFP06 "
285
286struct xgbe_sfp_ascii {
287 union {
288 char vendor[XGBE_SFP_BASE_VENDOR_NAME_LEN + 1];
289 char partno[XGBE_SFP_BASE_VENDOR_PN_LEN + 1];
290 char rev[XGBE_SFP_BASE_VENDOR_REV_LEN + 1];
291 char serno[XGBE_SFP_BASE_VENDOR_SN_LEN + 1];
292 } u;
293};
294
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600295/* MDIO PHY reset types */
296enum xgbe_mdio_reset {
297 XGBE_MDIO_RESET_NONE = 0,
298 XGBE_MDIO_RESET_I2C_GPIO,
299 XGBE_MDIO_RESET_INT_GPIO,
300 XGBE_MDIO_RESET_MAX,
301};
302
Lendacky, Thomasd7445d12016-11-10 17:11:41 -0600303/* Re-driver related definitions */
304enum xgbe_phy_redrv_if {
305 XGBE_PHY_REDRV_IF_MDIO = 0,
306 XGBE_PHY_REDRV_IF_I2C,
307 XGBE_PHY_REDRV_IF_MAX,
308};
309
310enum xgbe_phy_redrv_model {
311 XGBE_PHY_REDRV_MODEL_4223 = 0,
312 XGBE_PHY_REDRV_MODEL_4227,
313 XGBE_PHY_REDRV_MODEL_MAX,
314};
315
316enum xgbe_phy_redrv_mode {
317 XGBE_PHY_REDRV_MODE_CX = 5,
318 XGBE_PHY_REDRV_MODE_SR = 9,
319};
320
321#define XGBE_PHY_REDRV_MODE_REG 0x12b0
322
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600323/* PHY related configuration information */
324struct xgbe_phy_data {
325 enum xgbe_port_mode port_mode;
326
327 unsigned int port_id;
328
329 unsigned int port_speeds;
330
331 enum xgbe_conn_type conn_type;
332
333 enum xgbe_mode cur_mode;
334 enum xgbe_mode start_mode;
335
336 unsigned int rrc_count;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600337
338 unsigned int mdio_addr;
339
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600340 /* SFP Support */
341 enum xgbe_sfp_comm sfp_comm;
342 unsigned int sfp_mux_address;
343 unsigned int sfp_mux_channel;
344
345 unsigned int sfp_gpio_address;
346 unsigned int sfp_gpio_mask;
Tom Lendacky117df652018-04-23 11:43:34 -0500347 unsigned int sfp_gpio_inputs;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600348 unsigned int sfp_gpio_rx_los;
349 unsigned int sfp_gpio_tx_fault;
350 unsigned int sfp_gpio_mod_absent;
351 unsigned int sfp_gpio_rate_select;
352
353 unsigned int sfp_rx_los;
354 unsigned int sfp_tx_fault;
355 unsigned int sfp_mod_absent;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600356 unsigned int sfp_changed;
357 unsigned int sfp_phy_avail;
358 unsigned int sfp_cable_len;
359 enum xgbe_sfp_base sfp_base;
360 enum xgbe_sfp_cable sfp_cable;
361 enum xgbe_sfp_speed sfp_speed;
362 struct xgbe_sfp_eeprom sfp_eeprom;
363
364 /* External PHY support */
365 enum xgbe_mdio_mode phydev_mode;
366 struct mii_bus *mii;
367 struct phy_device *phydev;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600368 enum xgbe_mdio_reset mdio_reset;
369 unsigned int mdio_reset_addr;
370 unsigned int mdio_reset_gpio;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -0600371
372 /* Re-driver support */
373 unsigned int redrv;
374 unsigned int redrv_if;
375 unsigned int redrv_addr;
376 unsigned int redrv_lane;
377 unsigned int redrv_model;
Tom Lendacky96f4d432018-04-23 11:43:17 -0500378
379 /* KR AN support */
380 unsigned int phy_cdr_notrack;
381 unsigned int phy_cdr_delay;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600382};
383
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600384/* I2C, MDIO and GPIO lines are muxed, so only one device at a time */
385static DEFINE_MUTEX(xgbe_phy_comm_lock);
386
387static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata);
388
389static int xgbe_phy_i2c_xfer(struct xgbe_prv_data *pdata,
390 struct xgbe_i2c_op *i2c_op)
391{
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600392 return pdata->i2c_if.i2c_xfer(pdata, i2c_op);
393}
394
Lendacky, Thomasd7445d12016-11-10 17:11:41 -0600395static int xgbe_phy_redrv_write(struct xgbe_prv_data *pdata, unsigned int reg,
396 unsigned int val)
397{
398 struct xgbe_phy_data *phy_data = pdata->phy_data;
399 struct xgbe_i2c_op i2c_op;
400 __be16 *redrv_val;
401 u8 redrv_data[5], csum;
402 unsigned int i, retry;
403 int ret;
404
405 /* High byte of register contains read/write indicator */
406 redrv_data[0] = ((reg >> 8) & 0xff) << 1;
407 redrv_data[1] = reg & 0xff;
408 redrv_val = (__be16 *)&redrv_data[2];
409 *redrv_val = cpu_to_be16(val);
410
411 /* Calculate 1 byte checksum */
412 csum = 0;
413 for (i = 0; i < 4; i++) {
414 csum += redrv_data[i];
415 if (redrv_data[i] > csum)
416 csum++;
417 }
418 redrv_data[4] = ~csum;
419
420 retry = 1;
421again1:
422 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
423 i2c_op.target = phy_data->redrv_addr;
424 i2c_op.len = sizeof(redrv_data);
425 i2c_op.buf = redrv_data;
426 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
427 if (ret) {
428 if ((ret == -EAGAIN) && retry--)
429 goto again1;
430
431 return ret;
432 }
433
434 retry = 1;
435again2:
436 i2c_op.cmd = XGBE_I2C_CMD_READ;
437 i2c_op.target = phy_data->redrv_addr;
438 i2c_op.len = 1;
439 i2c_op.buf = redrv_data;
440 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
441 if (ret) {
442 if ((ret == -EAGAIN) && retry--)
443 goto again2;
444
445 return ret;
446 }
447
448 if (redrv_data[0] != 0xff) {
449 netif_dbg(pdata, drv, pdata->netdev,
450 "Redriver write checksum error\n");
451 ret = -EIO;
452 }
453
454 return ret;
455}
456
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600457static int xgbe_phy_i2c_write(struct xgbe_prv_data *pdata, unsigned int target,
458 void *val, unsigned int val_len)
459{
460 struct xgbe_i2c_op i2c_op;
461 int retry, ret;
462
463 retry = 1;
464again:
465 /* Write the specfied register */
466 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
467 i2c_op.target = target;
468 i2c_op.len = val_len;
469 i2c_op.buf = val;
470 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
471 if ((ret == -EAGAIN) && retry--)
472 goto again;
473
474 return ret;
475}
476
477static int xgbe_phy_i2c_read(struct xgbe_prv_data *pdata, unsigned int target,
478 void *reg, unsigned int reg_len,
479 void *val, unsigned int val_len)
480{
481 struct xgbe_i2c_op i2c_op;
482 int retry, ret;
483
484 retry = 1;
485again1:
486 /* Set the specified register to read */
487 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
488 i2c_op.target = target;
489 i2c_op.len = reg_len;
490 i2c_op.buf = reg;
491 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
492 if (ret) {
493 if ((ret == -EAGAIN) && retry--)
494 goto again1;
495
496 return ret;
497 }
498
499 retry = 1;
500again2:
501 /* Read the specfied register */
502 i2c_op.cmd = XGBE_I2C_CMD_READ;
503 i2c_op.target = target;
504 i2c_op.len = val_len;
505 i2c_op.buf = val;
506 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
507 if ((ret == -EAGAIN) && retry--)
508 goto again2;
509
510 return ret;
511}
512
513static int xgbe_phy_sfp_put_mux(struct xgbe_prv_data *pdata)
514{
515 struct xgbe_phy_data *phy_data = pdata->phy_data;
516 struct xgbe_i2c_op i2c_op;
517 u8 mux_channel;
518
519 if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
520 return 0;
521
522 /* Select no mux channels */
523 mux_channel = 0;
524 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
525 i2c_op.target = phy_data->sfp_mux_address;
526 i2c_op.len = sizeof(mux_channel);
527 i2c_op.buf = &mux_channel;
528
529 return xgbe_phy_i2c_xfer(pdata, &i2c_op);
530}
531
532static int xgbe_phy_sfp_get_mux(struct xgbe_prv_data *pdata)
533{
534 struct xgbe_phy_data *phy_data = pdata->phy_data;
535 struct xgbe_i2c_op i2c_op;
536 u8 mux_channel;
537
538 if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
539 return 0;
540
541 /* Select desired mux channel */
542 mux_channel = 1 << phy_data->sfp_mux_channel;
543 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
544 i2c_op.target = phy_data->sfp_mux_address;
545 i2c_op.len = sizeof(mux_channel);
546 i2c_op.buf = &mux_channel;
547
548 return xgbe_phy_i2c_xfer(pdata, &i2c_op);
549}
550
551static void xgbe_phy_put_comm_ownership(struct xgbe_prv_data *pdata)
552{
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600553 mutex_unlock(&xgbe_phy_comm_lock);
554}
555
556static int xgbe_phy_get_comm_ownership(struct xgbe_prv_data *pdata)
557{
558 struct xgbe_phy_data *phy_data = pdata->phy_data;
559 unsigned long timeout;
560 unsigned int mutex_id;
561
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600562 /* The I2C and MDIO/GPIO bus is multiplexed between multiple devices,
563 * the driver needs to take the software mutex and then the hardware
564 * mutexes before being able to use the busses.
565 */
566 mutex_lock(&xgbe_phy_comm_lock);
567
568 /* Clear the mutexes */
569 XP_IOWRITE(pdata, XP_I2C_MUTEX, XGBE_MUTEX_RELEASE);
570 XP_IOWRITE(pdata, XP_MDIO_MUTEX, XGBE_MUTEX_RELEASE);
571
572 /* Mutex formats are the same for I2C and MDIO/GPIO */
573 mutex_id = 0;
574 XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ID, phy_data->port_id);
575 XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ACTIVE, 1);
576
577 timeout = jiffies + (5 * HZ);
578 while (time_before(jiffies, timeout)) {
579 /* Must be all zeroes in order to obtain the mutex */
580 if (XP_IOREAD(pdata, XP_I2C_MUTEX) ||
581 XP_IOREAD(pdata, XP_MDIO_MUTEX)) {
582 usleep_range(100, 200);
583 continue;
584 }
585
586 /* Obtain the mutex */
587 XP_IOWRITE(pdata, XP_I2C_MUTEX, mutex_id);
588 XP_IOWRITE(pdata, XP_MDIO_MUTEX, mutex_id);
589
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600590 return 0;
591 }
592
593 mutex_unlock(&xgbe_phy_comm_lock);
594
595 netdev_err(pdata->netdev, "unable to obtain hardware mutexes\n");
596
597 return -ETIMEDOUT;
598}
599
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600600static int xgbe_phy_mdio_mii_write(struct xgbe_prv_data *pdata, int addr,
601 int reg, u16 val)
602{
603 struct xgbe_phy_data *phy_data = pdata->phy_data;
604
605 if (reg & MII_ADDR_C45) {
606 if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
607 return -ENOTSUPP;
608 } else {
609 if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
610 return -ENOTSUPP;
611 }
612
613 return pdata->hw_if.write_ext_mii_regs(pdata, addr, reg, val);
614}
615
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600616static int xgbe_phy_i2c_mii_write(struct xgbe_prv_data *pdata, int reg, u16 val)
617{
618 __be16 *mii_val;
619 u8 mii_data[3];
620 int ret;
621
622 ret = xgbe_phy_sfp_get_mux(pdata);
623 if (ret)
624 return ret;
625
626 mii_data[0] = reg & 0xff;
627 mii_val = (__be16 *)&mii_data[1];
628 *mii_val = cpu_to_be16(val);
629
630 ret = xgbe_phy_i2c_write(pdata, XGBE_SFP_PHY_ADDRESS,
631 mii_data, sizeof(mii_data));
632
633 xgbe_phy_sfp_put_mux(pdata);
634
635 return ret;
636}
637
638static int xgbe_phy_mii_write(struct mii_bus *mii, int addr, int reg, u16 val)
639{
640 struct xgbe_prv_data *pdata = mii->priv;
641 struct xgbe_phy_data *phy_data = pdata->phy_data;
642 int ret;
643
644 ret = xgbe_phy_get_comm_ownership(pdata);
645 if (ret)
646 return ret;
647
648 if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
649 ret = xgbe_phy_i2c_mii_write(pdata, reg, val);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600650 else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
651 ret = xgbe_phy_mdio_mii_write(pdata, addr, reg, val);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600652 else
653 ret = -ENOTSUPP;
654
655 xgbe_phy_put_comm_ownership(pdata);
656
657 return ret;
658}
659
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600660static int xgbe_phy_mdio_mii_read(struct xgbe_prv_data *pdata, int addr,
661 int reg)
662{
663 struct xgbe_phy_data *phy_data = pdata->phy_data;
664
665 if (reg & MII_ADDR_C45) {
666 if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
667 return -ENOTSUPP;
668 } else {
669 if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
670 return -ENOTSUPP;
671 }
672
673 return pdata->hw_if.read_ext_mii_regs(pdata, addr, reg);
674}
675
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600676static int xgbe_phy_i2c_mii_read(struct xgbe_prv_data *pdata, int reg)
677{
678 __be16 mii_val;
679 u8 mii_reg;
680 int ret;
681
682 ret = xgbe_phy_sfp_get_mux(pdata);
683 if (ret)
684 return ret;
685
686 mii_reg = reg;
687 ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_PHY_ADDRESS,
688 &mii_reg, sizeof(mii_reg),
689 &mii_val, sizeof(mii_val));
690 if (!ret)
691 ret = be16_to_cpu(mii_val);
692
693 xgbe_phy_sfp_put_mux(pdata);
694
695 return ret;
696}
697
698static int xgbe_phy_mii_read(struct mii_bus *mii, int addr, int reg)
699{
700 struct xgbe_prv_data *pdata = mii->priv;
701 struct xgbe_phy_data *phy_data = pdata->phy_data;
702 int ret;
703
704 ret = xgbe_phy_get_comm_ownership(pdata);
705 if (ret)
706 return ret;
707
708 if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
709 ret = xgbe_phy_i2c_mii_read(pdata, reg);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600710 else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
711 ret = xgbe_phy_mdio_mii_read(pdata, addr, reg);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600712 else
713 ret = -ENOTSUPP;
714
715 xgbe_phy_put_comm_ownership(pdata);
716
717 return ret;
718}
719
720static void xgbe_phy_sfp_phy_settings(struct xgbe_prv_data *pdata)
721{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500722 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600723 struct xgbe_phy_data *phy_data = pdata->phy_data;
724
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500725 if (!phy_data->sfp_mod_absent && !phy_data->sfp_changed)
726 return;
727
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500728 XGBE_ZERO_SUP(lks);
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500729
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600730 if (phy_data->sfp_mod_absent) {
731 pdata->phy.speed = SPEED_UNKNOWN;
732 pdata->phy.duplex = DUPLEX_UNKNOWN;
733 pdata->phy.autoneg = AUTONEG_ENABLE;
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500734 pdata->phy.pause_autoneg = AUTONEG_ENABLE;
735
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500736 XGBE_SET_SUP(lks, Autoneg);
737 XGBE_SET_SUP(lks, Pause);
738 XGBE_SET_SUP(lks, Asym_Pause);
739 XGBE_SET_SUP(lks, TP);
740 XGBE_SET_SUP(lks, FIBRE);
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500741
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500742 XGBE_LM_COPY(lks, advertising, lks, supported);
Lendacky, Thomas2697ea52017-02-28 15:03:10 -0600743
744 return;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600745 }
746
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600747 switch (phy_data->sfp_base) {
748 case XGBE_SFP_BASE_1000_T:
749 case XGBE_SFP_BASE_1000_SX:
750 case XGBE_SFP_BASE_1000_LX:
751 case XGBE_SFP_BASE_1000_CX:
752 pdata->phy.speed = SPEED_UNKNOWN;
753 pdata->phy.duplex = DUPLEX_UNKNOWN;
754 pdata->phy.autoneg = AUTONEG_ENABLE;
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500755 pdata->phy.pause_autoneg = AUTONEG_ENABLE;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500756 XGBE_SET_SUP(lks, Autoneg);
757 XGBE_SET_SUP(lks, Pause);
758 XGBE_SET_SUP(lks, Asym_Pause);
759 if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T) {
760 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
761 XGBE_SET_SUP(lks, 100baseT_Full);
762 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
763 XGBE_SET_SUP(lks, 1000baseT_Full);
764 } else {
765 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
766 XGBE_SET_SUP(lks, 1000baseX_Full);
767 }
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600768 break;
769 case XGBE_SFP_BASE_10000_SR:
770 case XGBE_SFP_BASE_10000_LR:
771 case XGBE_SFP_BASE_10000_LRM:
772 case XGBE_SFP_BASE_10000_ER:
773 case XGBE_SFP_BASE_10000_CR:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600774 pdata->phy.speed = SPEED_10000;
775 pdata->phy.duplex = DUPLEX_FULL;
776 pdata->phy.autoneg = AUTONEG_DISABLE;
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500777 pdata->phy.pause_autoneg = AUTONEG_DISABLE;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500778 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
779 switch (phy_data->sfp_base) {
780 case XGBE_SFP_BASE_10000_SR:
781 XGBE_SET_SUP(lks, 10000baseSR_Full);
782 break;
783 case XGBE_SFP_BASE_10000_LR:
784 XGBE_SET_SUP(lks, 10000baseLR_Full);
785 break;
786 case XGBE_SFP_BASE_10000_LRM:
787 XGBE_SET_SUP(lks, 10000baseLRM_Full);
788 break;
789 case XGBE_SFP_BASE_10000_ER:
790 XGBE_SET_SUP(lks, 10000baseER_Full);
791 break;
792 case XGBE_SFP_BASE_10000_CR:
793 XGBE_SET_SUP(lks, 10000baseCR_Full);
794 break;
795 default:
796 break;
797 }
798 }
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500799 break;
800 default:
801 pdata->phy.speed = SPEED_UNKNOWN;
802 pdata->phy.duplex = DUPLEX_UNKNOWN;
803 pdata->phy.autoneg = AUTONEG_DISABLE;
804 pdata->phy.pause_autoneg = AUTONEG_DISABLE;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600805 break;
806 }
807
808 switch (phy_data->sfp_base) {
809 case XGBE_SFP_BASE_1000_T:
810 case XGBE_SFP_BASE_1000_CX:
811 case XGBE_SFP_BASE_10000_CR:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500812 XGBE_SET_SUP(lks, TP);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600813 break;
814 default:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500815 XGBE_SET_SUP(lks, FIBRE);
816 break;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600817 }
818
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500819 XGBE_LM_COPY(lks, advertising, lks, supported);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600820}
821
822static bool xgbe_phy_sfp_bit_rate(struct xgbe_sfp_eeprom *sfp_eeprom,
823 enum xgbe_sfp_speed sfp_speed)
824{
825 u8 *sfp_base, min, max;
826
827 sfp_base = sfp_eeprom->base;
828
829 switch (sfp_speed) {
830 case XGBE_SFP_SPEED_1000:
831 min = XGBE_SFP_BASE_BR_1GBE_MIN;
832 max = XGBE_SFP_BASE_BR_1GBE_MAX;
833 break;
834 case XGBE_SFP_SPEED_10000:
835 min = XGBE_SFP_BASE_BR_10GBE_MIN;
836 max = XGBE_SFP_BASE_BR_10GBE_MAX;
837 break;
838 default:
839 return false;
840 }
841
842 return ((sfp_base[XGBE_SFP_BASE_BR] >= min) &&
843 (sfp_base[XGBE_SFP_BASE_BR] <= max));
844}
845
846static void xgbe_phy_free_phy_device(struct xgbe_prv_data *pdata)
847{
848 struct xgbe_phy_data *phy_data = pdata->phy_data;
849
850 if (phy_data->phydev) {
851 phy_detach(phy_data->phydev);
852 phy_device_remove(phy_data->phydev);
853 phy_device_free(phy_data->phydev);
854 phy_data->phydev = NULL;
855 }
856}
857
858static bool xgbe_phy_finisar_phy_quirks(struct xgbe_prv_data *pdata)
859{
860 struct xgbe_phy_data *phy_data = pdata->phy_data;
861 unsigned int phy_id = phy_data->phydev->phy_id;
862
Tom Lendackye722ec82018-05-23 11:39:39 -0500863 if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
864 return false;
865
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600866 if ((phy_id & 0xfffffff0) != 0x01ff0cc0)
867 return false;
868
869 /* Enable Base-T AN */
870 phy_write(phy_data->phydev, 0x16, 0x0001);
871 phy_write(phy_data->phydev, 0x00, 0x9140);
872 phy_write(phy_data->phydev, 0x16, 0x0000);
873
874 /* Enable SGMII at 100Base-T/1000Base-T Full Duplex */
875 phy_write(phy_data->phydev, 0x1b, 0x9084);
876 phy_write(phy_data->phydev, 0x09, 0x0e00);
877 phy_write(phy_data->phydev, 0x00, 0x8140);
878 phy_write(phy_data->phydev, 0x04, 0x0d01);
879 phy_write(phy_data->phydev, 0x00, 0x9140);
880
881 phy_data->phydev->supported = PHY_GBIT_FEATURES;
882 phy_data->phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
883 phy_data->phydev->advertising = phy_data->phydev->supported;
884
885 netif_dbg(pdata, drv, pdata->netdev,
886 "Finisar PHY quirk in place\n");
887
888 return true;
889}
890
Tom Lendackye722ec82018-05-23 11:39:39 -0500891static bool xgbe_phy_belfuse_phy_quirks(struct xgbe_prv_data *pdata)
892{
893 struct xgbe_phy_data *phy_data = pdata->phy_data;
894 struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
895 unsigned int phy_id = phy_data->phydev->phy_id;
896 int reg;
897
898 if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
899 return false;
900
901 if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
902 XGBE_BEL_FUSE_VENDOR, XGBE_SFP_BASE_VENDOR_NAME_LEN))
903 return false;
904
905 if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
906 XGBE_BEL_FUSE_PARTNO, XGBE_SFP_BASE_VENDOR_PN_LEN))
907 return false;
908
909 if ((phy_id & 0xfffffff0) != 0x03625d10)
910 return false;
911
912 /* Disable RGMII mode */
913 phy_write(phy_data->phydev, 0x18, 0x7007);
914 reg = phy_read(phy_data->phydev, 0x18);
915 phy_write(phy_data->phydev, 0x18, reg & ~0x0080);
916
917 /* Enable fiber register bank */
918 phy_write(phy_data->phydev, 0x1c, 0x7c00);
919 reg = phy_read(phy_data->phydev, 0x1c);
920 reg &= 0x03ff;
921 reg &= ~0x0001;
922 phy_write(phy_data->phydev, 0x1c, 0x8000 | 0x7c00 | reg | 0x0001);
923
924 /* Power down SerDes */
925 reg = phy_read(phy_data->phydev, 0x00);
926 phy_write(phy_data->phydev, 0x00, reg | 0x00800);
927
928 /* Configure SGMII-to-Copper mode */
929 phy_write(phy_data->phydev, 0x1c, 0x7c00);
930 reg = phy_read(phy_data->phydev, 0x1c);
931 reg &= 0x03ff;
932 reg &= ~0x0006;
933 phy_write(phy_data->phydev, 0x1c, 0x8000 | 0x7c00 | reg | 0x0004);
934
935 /* Power up SerDes */
936 reg = phy_read(phy_data->phydev, 0x00);
937 phy_write(phy_data->phydev, 0x00, reg & ~0x00800);
938
939 /* Enable copper register bank */
940 phy_write(phy_data->phydev, 0x1c, 0x7c00);
941 reg = phy_read(phy_data->phydev, 0x1c);
942 reg &= 0x03ff;
943 reg &= ~0x0001;
944 phy_write(phy_data->phydev, 0x1c, 0x8000 | 0x7c00 | reg);
945
946 /* Power up SerDes */
947 reg = phy_read(phy_data->phydev, 0x00);
948 phy_write(phy_data->phydev, 0x00, reg & ~0x00800);
949
950 phy_data->phydev->supported = PHY_GBIT_FEATURES;
951 phy_data->phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
952 phy_data->phydev->advertising = phy_data->phydev->supported;
953
954 netif_dbg(pdata, drv, pdata->netdev,
955 "BelFuse PHY quirk in place\n");
956
957 return true;
958}
959
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600960static void xgbe_phy_external_phy_quirks(struct xgbe_prv_data *pdata)
961{
Tom Lendackye722ec82018-05-23 11:39:39 -0500962 if (xgbe_phy_belfuse_phy_quirks(pdata))
963 return;
964
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600965 if (xgbe_phy_finisar_phy_quirks(pdata))
966 return;
967}
968
969static int xgbe_phy_find_phy_device(struct xgbe_prv_data *pdata)
970{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500971 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600972 struct xgbe_phy_data *phy_data = pdata->phy_data;
973 struct phy_device *phydev;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500974 u32 advertising;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600975 int ret;
976
977 /* If we already have a PHY, just return */
978 if (phy_data->phydev)
979 return 0;
980
981 /* Check for the use of an external PHY */
982 if (phy_data->phydev_mode == XGBE_MDIO_MODE_NONE)
983 return 0;
984
985 /* For SFP, only use an external PHY if available */
986 if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
987 !phy_data->sfp_phy_avail)
988 return 0;
989
Lendacky, Thomasb42c6762017-02-28 15:03:01 -0600990 /* Set the proper MDIO mode for the PHY */
991 ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
992 phy_data->phydev_mode);
993 if (ret) {
994 netdev_err(pdata->netdev,
995 "mdio port/clause not compatible (%u/%u)\n",
996 phy_data->mdio_addr, phy_data->phydev_mode);
997 return ret;
998 }
999
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001000 /* Create and connect to the PHY device */
1001 phydev = get_phy_device(phy_data->mii, phy_data->mdio_addr,
1002 (phy_data->phydev_mode == XGBE_MDIO_MODE_CL45));
1003 if (IS_ERR(phydev)) {
1004 netdev_err(pdata->netdev, "get_phy_device failed\n");
1005 return -ENODEV;
1006 }
1007 netif_dbg(pdata, drv, pdata->netdev, "external PHY id is %#010x\n",
1008 phydev->phy_id);
1009
1010 /*TODO: If c45, add request_module based on one of the MMD ids? */
1011
1012 ret = phy_device_register(phydev);
1013 if (ret) {
1014 netdev_err(pdata->netdev, "phy_device_register failed\n");
1015 phy_device_free(phydev);
1016 return ret;
1017 }
1018
1019 ret = phy_attach_direct(pdata->netdev, phydev, phydev->dev_flags,
1020 PHY_INTERFACE_MODE_SGMII);
1021 if (ret) {
1022 netdev_err(pdata->netdev, "phy_attach_direct failed\n");
1023 phy_device_remove(phydev);
1024 phy_device_free(phydev);
1025 return ret;
1026 }
1027 phy_data->phydev = phydev;
1028
1029 xgbe_phy_external_phy_quirks(pdata);
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001030
1031 ethtool_convert_link_mode_to_legacy_u32(&advertising,
1032 lks->link_modes.advertising);
1033 phydev->advertising &= advertising;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001034
1035 phy_start_aneg(phy_data->phydev);
1036
1037 return 0;
1038}
1039
1040static void xgbe_phy_sfp_external_phy(struct xgbe_prv_data *pdata)
1041{
1042 struct xgbe_phy_data *phy_data = pdata->phy_data;
1043 int ret;
1044
1045 if (!phy_data->sfp_changed)
1046 return;
1047
1048 phy_data->sfp_phy_avail = 0;
1049
1050 if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
1051 return;
1052
1053 /* Check access to the PHY by reading CTRL1 */
1054 ret = xgbe_phy_i2c_mii_read(pdata, MII_BMCR);
1055 if (ret < 0)
1056 return;
1057
1058 /* Successfully accessed the PHY */
1059 phy_data->sfp_phy_avail = 1;
1060}
1061
Tom Lendacky117df652018-04-23 11:43:34 -05001062static bool xgbe_phy_check_sfp_rx_los(struct xgbe_phy_data *phy_data)
1063{
1064 u8 *sfp_extd = phy_data->sfp_eeprom.extd;
1065
1066 if (!(sfp_extd[XGBE_SFP_EXTD_OPT1] & XGBE_SFP_EXTD_OPT1_RX_LOS))
1067 return false;
1068
1069 if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_RX_LOS)
1070 return false;
1071
1072 if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_rx_los))
1073 return true;
1074
1075 return false;
1076}
1077
1078static bool xgbe_phy_check_sfp_tx_fault(struct xgbe_phy_data *phy_data)
1079{
1080 u8 *sfp_extd = phy_data->sfp_eeprom.extd;
1081
1082 if (!(sfp_extd[XGBE_SFP_EXTD_OPT1] & XGBE_SFP_EXTD_OPT1_TX_FAULT))
1083 return false;
1084
1085 if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_TX_FAULT)
1086 return false;
1087
1088 if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_tx_fault))
1089 return true;
1090
1091 return false;
1092}
1093
1094static bool xgbe_phy_check_sfp_mod_absent(struct xgbe_phy_data *phy_data)
1095{
1096 if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_MOD_ABSENT)
1097 return false;
1098
1099 if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_mod_absent))
1100 return true;
1101
1102 return false;
1103}
1104
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001105static void xgbe_phy_sfp_parse_eeprom(struct xgbe_prv_data *pdata)
1106{
1107 struct xgbe_phy_data *phy_data = pdata->phy_data;
1108 struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
1109 u8 *sfp_base;
1110
1111 sfp_base = sfp_eeprom->base;
1112
1113 if (sfp_base[XGBE_SFP_BASE_ID] != XGBE_SFP_ID_SFP)
1114 return;
1115
1116 if (sfp_base[XGBE_SFP_BASE_EXT_ID] != XGBE_SFP_EXT_ID_SFP)
1117 return;
1118
Tom Lendacky117df652018-04-23 11:43:34 -05001119 /* Update transceiver signals (eeprom extd/options) */
1120 phy_data->sfp_tx_fault = xgbe_phy_check_sfp_tx_fault(phy_data);
1121 phy_data->sfp_rx_los = xgbe_phy_check_sfp_rx_los(phy_data);
1122
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001123 /* Assume ACTIVE cable unless told it is PASSIVE */
1124 if (sfp_base[XGBE_SFP_BASE_CABLE] & XGBE_SFP_BASE_CABLE_PASSIVE) {
1125 phy_data->sfp_cable = XGBE_SFP_CABLE_PASSIVE;
1126 phy_data->sfp_cable_len = sfp_base[XGBE_SFP_BASE_CU_CABLE_LEN];
1127 } else {
1128 phy_data->sfp_cable = XGBE_SFP_CABLE_ACTIVE;
1129 }
1130
1131 /* Determine the type of SFP */
1132 if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_SR)
1133 phy_data->sfp_base = XGBE_SFP_BASE_10000_SR;
1134 else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LR)
1135 phy_data->sfp_base = XGBE_SFP_BASE_10000_LR;
1136 else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LRM)
1137 phy_data->sfp_base = XGBE_SFP_BASE_10000_LRM;
1138 else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_ER)
1139 phy_data->sfp_base = XGBE_SFP_BASE_10000_ER;
1140 else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_SX)
1141 phy_data->sfp_base = XGBE_SFP_BASE_1000_SX;
1142 else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_LX)
1143 phy_data->sfp_base = XGBE_SFP_BASE_1000_LX;
1144 else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_CX)
1145 phy_data->sfp_base = XGBE_SFP_BASE_1000_CX;
1146 else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_T)
1147 phy_data->sfp_base = XGBE_SFP_BASE_1000_T;
1148 else if ((phy_data->sfp_cable == XGBE_SFP_CABLE_PASSIVE) &&
1149 xgbe_phy_sfp_bit_rate(sfp_eeprom, XGBE_SFP_SPEED_10000))
1150 phy_data->sfp_base = XGBE_SFP_BASE_10000_CR;
1151
1152 switch (phy_data->sfp_base) {
1153 case XGBE_SFP_BASE_1000_T:
1154 phy_data->sfp_speed = XGBE_SFP_SPEED_100_1000;
1155 break;
1156 case XGBE_SFP_BASE_1000_SX:
1157 case XGBE_SFP_BASE_1000_LX:
1158 case XGBE_SFP_BASE_1000_CX:
1159 phy_data->sfp_speed = XGBE_SFP_SPEED_1000;
1160 break;
1161 case XGBE_SFP_BASE_10000_SR:
1162 case XGBE_SFP_BASE_10000_LR:
1163 case XGBE_SFP_BASE_10000_LRM:
1164 case XGBE_SFP_BASE_10000_ER:
1165 case XGBE_SFP_BASE_10000_CR:
1166 phy_data->sfp_speed = XGBE_SFP_SPEED_10000;
1167 break;
1168 default:
1169 break;
1170 }
1171}
1172
1173static void xgbe_phy_sfp_eeprom_info(struct xgbe_prv_data *pdata,
1174 struct xgbe_sfp_eeprom *sfp_eeprom)
1175{
1176 struct xgbe_sfp_ascii sfp_ascii;
1177 char *sfp_data = (char *)&sfp_ascii;
1178
1179 netif_dbg(pdata, drv, pdata->netdev, "SFP detected:\n");
1180 memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
1181 XGBE_SFP_BASE_VENDOR_NAME_LEN);
1182 sfp_data[XGBE_SFP_BASE_VENDOR_NAME_LEN] = '\0';
1183 netif_dbg(pdata, drv, pdata->netdev, " vendor: %s\n",
1184 sfp_data);
1185
1186 memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
1187 XGBE_SFP_BASE_VENDOR_PN_LEN);
1188 sfp_data[XGBE_SFP_BASE_VENDOR_PN_LEN] = '\0';
1189 netif_dbg(pdata, drv, pdata->netdev, " part number: %s\n",
1190 sfp_data);
1191
1192 memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_REV],
1193 XGBE_SFP_BASE_VENDOR_REV_LEN);
1194 sfp_data[XGBE_SFP_BASE_VENDOR_REV_LEN] = '\0';
1195 netif_dbg(pdata, drv, pdata->netdev, " revision level: %s\n",
1196 sfp_data);
1197
1198 memcpy(sfp_data, &sfp_eeprom->extd[XGBE_SFP_BASE_VENDOR_SN],
1199 XGBE_SFP_BASE_VENDOR_SN_LEN);
1200 sfp_data[XGBE_SFP_BASE_VENDOR_SN_LEN] = '\0';
1201 netif_dbg(pdata, drv, pdata->netdev, " serial number: %s\n",
1202 sfp_data);
1203}
1204
1205static bool xgbe_phy_sfp_verify_eeprom(u8 cc_in, u8 *buf, unsigned int len)
1206{
1207 u8 cc;
1208
1209 for (cc = 0; len; buf++, len--)
1210 cc += *buf;
1211
1212 return (cc == cc_in) ? true : false;
1213}
1214
1215static int xgbe_phy_sfp_read_eeprom(struct xgbe_prv_data *pdata)
1216{
1217 struct xgbe_phy_data *phy_data = pdata->phy_data;
1218 struct xgbe_sfp_eeprom sfp_eeprom;
1219 u8 eeprom_addr;
1220 int ret;
1221
1222 ret = xgbe_phy_sfp_get_mux(pdata);
1223 if (ret) {
Lendacky, Thomas45a20052017-06-28 13:42:35 -05001224 dev_err_once(pdata->dev, "%s: I2C error setting SFP MUX\n",
1225 netdev_name(pdata->netdev));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001226 return ret;
1227 }
1228
1229 /* Read the SFP serial ID eeprom */
1230 eeprom_addr = 0;
1231 ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
1232 &eeprom_addr, sizeof(eeprom_addr),
1233 &sfp_eeprom, sizeof(sfp_eeprom));
1234 if (ret) {
Lendacky, Thomas45a20052017-06-28 13:42:35 -05001235 dev_err_once(pdata->dev, "%s: I2C error reading SFP EEPROM\n",
1236 netdev_name(pdata->netdev));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001237 goto put;
1238 }
1239
1240 /* Validate the contents read */
1241 if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.base[XGBE_SFP_BASE_CC],
1242 sfp_eeprom.base,
1243 sizeof(sfp_eeprom.base) - 1)) {
1244 ret = -EINVAL;
1245 goto put;
1246 }
1247
1248 if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.extd[XGBE_SFP_EXTD_CC],
1249 sfp_eeprom.extd,
1250 sizeof(sfp_eeprom.extd) - 1)) {
1251 ret = -EINVAL;
1252 goto put;
1253 }
1254
1255 /* Check for an added or changed SFP */
1256 if (memcmp(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom))) {
1257 phy_data->sfp_changed = 1;
1258
1259 if (netif_msg_drv(pdata))
1260 xgbe_phy_sfp_eeprom_info(pdata, &sfp_eeprom);
1261
1262 memcpy(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom));
1263
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001264 xgbe_phy_free_phy_device(pdata);
1265 } else {
1266 phy_data->sfp_changed = 0;
1267 }
1268
1269put:
1270 xgbe_phy_sfp_put_mux(pdata);
1271
1272 return ret;
1273}
1274
1275static void xgbe_phy_sfp_signals(struct xgbe_prv_data *pdata)
1276{
1277 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001278 u8 gpio_reg, gpio_ports[2];
1279 int ret;
1280
1281 /* Read the input port registers */
1282 gpio_reg = 0;
1283 ret = xgbe_phy_i2c_read(pdata, phy_data->sfp_gpio_address,
1284 &gpio_reg, sizeof(gpio_reg),
1285 gpio_ports, sizeof(gpio_ports));
1286 if (ret) {
Lendacky, Thomas45a20052017-06-28 13:42:35 -05001287 dev_err_once(pdata->dev, "%s: I2C error reading SFP GPIOs\n",
1288 netdev_name(pdata->netdev));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001289 return;
1290 }
1291
Tom Lendacky117df652018-04-23 11:43:34 -05001292 phy_data->sfp_gpio_inputs = (gpio_ports[1] << 8) | gpio_ports[0];
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001293
Tom Lendacky117df652018-04-23 11:43:34 -05001294 phy_data->sfp_mod_absent = xgbe_phy_check_sfp_mod_absent(phy_data);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001295}
1296
1297static void xgbe_phy_sfp_mod_absent(struct xgbe_prv_data *pdata)
1298{
1299 struct xgbe_phy_data *phy_data = pdata->phy_data;
1300
1301 xgbe_phy_free_phy_device(pdata);
1302
1303 phy_data->sfp_mod_absent = 1;
1304 phy_data->sfp_phy_avail = 0;
1305 memset(&phy_data->sfp_eeprom, 0, sizeof(phy_data->sfp_eeprom));
1306}
1307
1308static void xgbe_phy_sfp_reset(struct xgbe_phy_data *phy_data)
1309{
1310 phy_data->sfp_rx_los = 0;
1311 phy_data->sfp_tx_fault = 0;
1312 phy_data->sfp_mod_absent = 1;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001313 phy_data->sfp_base = XGBE_SFP_BASE_UNKNOWN;
1314 phy_data->sfp_cable = XGBE_SFP_CABLE_UNKNOWN;
1315 phy_data->sfp_speed = XGBE_SFP_SPEED_UNKNOWN;
1316}
1317
1318static void xgbe_phy_sfp_detect(struct xgbe_prv_data *pdata)
1319{
1320 struct xgbe_phy_data *phy_data = pdata->phy_data;
1321 int ret;
1322
1323 /* Reset the SFP signals and info */
1324 xgbe_phy_sfp_reset(phy_data);
1325
1326 ret = xgbe_phy_get_comm_ownership(pdata);
1327 if (ret)
1328 return;
1329
1330 /* Read the SFP signals and check for module presence */
1331 xgbe_phy_sfp_signals(pdata);
1332 if (phy_data->sfp_mod_absent) {
1333 xgbe_phy_sfp_mod_absent(pdata);
1334 goto put;
1335 }
1336
1337 ret = xgbe_phy_sfp_read_eeprom(pdata);
1338 if (ret) {
1339 /* Treat any error as if there isn't an SFP plugged in */
1340 xgbe_phy_sfp_reset(phy_data);
1341 xgbe_phy_sfp_mod_absent(pdata);
1342 goto put;
1343 }
1344
1345 xgbe_phy_sfp_parse_eeprom(pdata);
1346
1347 xgbe_phy_sfp_external_phy(pdata);
1348
1349put:
1350 xgbe_phy_sfp_phy_settings(pdata);
1351
1352 xgbe_phy_put_comm_ownership(pdata);
1353}
1354
Tom Lendacky53a10242018-05-23 11:38:46 -05001355static int xgbe_phy_module_eeprom(struct xgbe_prv_data *pdata,
1356 struct ethtool_eeprom *eeprom, u8 *data)
1357{
1358 struct xgbe_phy_data *phy_data = pdata->phy_data;
1359 u8 eeprom_addr, eeprom_data[XGBE_SFP_EEPROM_MAX];
1360 struct xgbe_sfp_eeprom *sfp_eeprom;
1361 unsigned int i, j, rem;
1362 int ret;
1363
1364 rem = eeprom->len;
1365
1366 if (!eeprom->len) {
1367 ret = -EINVAL;
1368 goto done;
1369 }
1370
1371 if ((eeprom->offset + eeprom->len) > XGBE_SFP_EEPROM_MAX) {
1372 ret = -EINVAL;
1373 goto done;
1374 }
1375
1376 if (phy_data->port_mode != XGBE_PORT_MODE_SFP) {
1377 ret = -ENXIO;
1378 goto done;
1379 }
1380
1381 if (!netif_running(pdata->netdev)) {
1382 ret = -EIO;
1383 goto done;
1384 }
1385
1386 if (phy_data->sfp_mod_absent) {
1387 ret = -EIO;
1388 goto done;
1389 }
1390
1391 ret = xgbe_phy_get_comm_ownership(pdata);
1392 if (ret) {
1393 ret = -EIO;
1394 goto done;
1395 }
1396
1397 ret = xgbe_phy_sfp_get_mux(pdata);
1398 if (ret) {
1399 netdev_err(pdata->netdev, "I2C error setting SFP MUX\n");
1400 ret = -EIO;
1401 goto put_own;
1402 }
1403
1404 /* Read the SFP serial ID eeprom */
1405 eeprom_addr = 0;
1406 ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
1407 &eeprom_addr, sizeof(eeprom_addr),
1408 eeprom_data, XGBE_SFP_EEPROM_BASE_LEN);
1409 if (ret) {
1410 netdev_err(pdata->netdev,
1411 "I2C error reading SFP EEPROM\n");
1412 ret = -EIO;
1413 goto put_mux;
1414 }
1415
1416 sfp_eeprom = (struct xgbe_sfp_eeprom *)eeprom_data;
1417
1418 if (XGBE_SFP_DIAGS_SUPPORTED(sfp_eeprom)) {
1419 /* Read the SFP diagnostic eeprom */
1420 eeprom_addr = 0;
1421 ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_DIAG_INFO_ADDRESS,
1422 &eeprom_addr, sizeof(eeprom_addr),
1423 eeprom_data + XGBE_SFP_EEPROM_BASE_LEN,
1424 XGBE_SFP_EEPROM_DIAG_LEN);
1425 if (ret) {
1426 netdev_err(pdata->netdev,
1427 "I2C error reading SFP DIAGS\n");
1428 ret = -EIO;
1429 goto put_mux;
1430 }
1431 }
1432
1433 for (i = 0, j = eeprom->offset; i < eeprom->len; i++, j++) {
1434 if ((j >= XGBE_SFP_EEPROM_BASE_LEN) &&
1435 !XGBE_SFP_DIAGS_SUPPORTED(sfp_eeprom))
1436 break;
1437
1438 data[i] = eeprom_data[j];
1439 rem--;
1440 }
1441
1442put_mux:
1443 xgbe_phy_sfp_put_mux(pdata);
1444
1445put_own:
1446 xgbe_phy_put_comm_ownership(pdata);
1447
1448done:
1449 eeprom->len -= rem;
1450
1451 return ret;
1452}
1453
1454static int xgbe_phy_module_info(struct xgbe_prv_data *pdata,
1455 struct ethtool_modinfo *modinfo)
1456{
1457 struct xgbe_phy_data *phy_data = pdata->phy_data;
1458
1459 if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
1460 return -ENXIO;
1461
1462 if (!netif_running(pdata->netdev))
1463 return -EIO;
1464
1465 if (phy_data->sfp_mod_absent)
1466 return -EIO;
1467
1468 if (XGBE_SFP_DIAGS_SUPPORTED(&phy_data->sfp_eeprom)) {
1469 modinfo->type = ETH_MODULE_SFF_8472;
1470 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
1471 } else {
1472 modinfo->type = ETH_MODULE_SFF_8079;
1473 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
1474 }
1475
1476 return 0;
1477}
1478
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001479static void xgbe_phy_phydev_flowctrl(struct xgbe_prv_data *pdata)
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001480{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001481 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001482 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001483 u16 lcl_adv = 0, rmt_adv = 0;
1484 u8 fc;
1485
1486 pdata->phy.tx_pause = 0;
1487 pdata->phy.rx_pause = 0;
1488
1489 if (!phy_data->phydev)
1490 return;
1491
1492 if (phy_data->phydev->advertising & ADVERTISED_Pause)
1493 lcl_adv |= ADVERTISE_PAUSE_CAP;
1494 if (phy_data->phydev->advertising & ADVERTISED_Asym_Pause)
1495 lcl_adv |= ADVERTISE_PAUSE_ASYM;
1496
1497 if (phy_data->phydev->pause) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001498 XGBE_SET_LP_ADV(lks, Pause);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001499 rmt_adv |= LPA_PAUSE_CAP;
1500 }
1501 if (phy_data->phydev->asym_pause) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001502 XGBE_SET_LP_ADV(lks, Asym_Pause);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001503 rmt_adv |= LPA_PAUSE_ASYM;
1504 }
1505
1506 fc = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
1507 if (fc & FLOW_CTRL_TX)
1508 pdata->phy.tx_pause = 1;
1509 if (fc & FLOW_CTRL_RX)
1510 pdata->phy.rx_pause = 1;
1511}
1512
1513static enum xgbe_mode xgbe_phy_an37_sgmii_outcome(struct xgbe_prv_data *pdata)
1514{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001515 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001516 enum xgbe_mode mode;
1517
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001518 XGBE_SET_LP_ADV(lks, Autoneg);
1519 XGBE_SET_LP_ADV(lks, TP);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001520
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001521 /* Use external PHY to determine flow control */
1522 if (pdata->phy.pause_autoneg)
1523 xgbe_phy_phydev_flowctrl(pdata);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001524
1525 switch (pdata->an_status & XGBE_SGMII_AN_LINK_SPEED) {
1526 case XGBE_SGMII_AN_LINK_SPEED_100:
1527 if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001528 XGBE_SET_LP_ADV(lks, 100baseT_Full);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001529 mode = XGBE_MODE_SGMII_100;
1530 } else {
1531 /* Half-duplex not supported */
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001532 XGBE_SET_LP_ADV(lks, 100baseT_Half);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001533 mode = XGBE_MODE_UNKNOWN;
1534 }
1535 break;
1536 case XGBE_SGMII_AN_LINK_SPEED_1000:
1537 if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001538 XGBE_SET_LP_ADV(lks, 1000baseT_Full);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001539 mode = XGBE_MODE_SGMII_1000;
1540 } else {
1541 /* Half-duplex not supported */
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001542 XGBE_SET_LP_ADV(lks, 1000baseT_Half);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001543 mode = XGBE_MODE_UNKNOWN;
1544 }
1545 break;
1546 default:
1547 mode = XGBE_MODE_UNKNOWN;
1548 }
1549
1550 return mode;
1551}
1552
1553static enum xgbe_mode xgbe_phy_an37_outcome(struct xgbe_prv_data *pdata)
1554{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001555 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001556 enum xgbe_mode mode;
1557 unsigned int ad_reg, lp_reg;
1558
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001559 XGBE_SET_LP_ADV(lks, Autoneg);
1560 XGBE_SET_LP_ADV(lks, FIBRE);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001561
1562 /* Compare Advertisement and Link Partner register */
1563 ad_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
1564 lp_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_LP_ABILITY);
1565 if (lp_reg & 0x100)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001566 XGBE_SET_LP_ADV(lks, Pause);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001567 if (lp_reg & 0x80)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001568 XGBE_SET_LP_ADV(lks, Asym_Pause);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001569
1570 if (pdata->phy.pause_autoneg) {
1571 /* Set flow control based on auto-negotiation result */
1572 pdata->phy.tx_pause = 0;
1573 pdata->phy.rx_pause = 0;
1574
1575 if (ad_reg & lp_reg & 0x100) {
1576 pdata->phy.tx_pause = 1;
1577 pdata->phy.rx_pause = 1;
1578 } else if (ad_reg & lp_reg & 0x80) {
1579 if (ad_reg & 0x100)
1580 pdata->phy.rx_pause = 1;
1581 else if (lp_reg & 0x100)
1582 pdata->phy.tx_pause = 1;
1583 }
1584 }
1585
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001586 if (lp_reg & 0x20)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001587 XGBE_SET_LP_ADV(lks, 1000baseX_Full);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001588
1589 /* Half duplex is not supported */
1590 ad_reg &= lp_reg;
1591 mode = (ad_reg & 0x20) ? XGBE_MODE_X : XGBE_MODE_UNKNOWN;
1592
1593 return mode;
1594}
1595
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001596static enum xgbe_mode xgbe_phy_an73_redrv_outcome(struct xgbe_prv_data *pdata)
1597{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001598 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001599 struct xgbe_phy_data *phy_data = pdata->phy_data;
1600 enum xgbe_mode mode;
1601 unsigned int ad_reg, lp_reg;
1602
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001603 XGBE_SET_LP_ADV(lks, Autoneg);
1604 XGBE_SET_LP_ADV(lks, Backplane);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001605
1606 /* Use external PHY to determine flow control */
1607 if (pdata->phy.pause_autoneg)
1608 xgbe_phy_phydev_flowctrl(pdata);
1609
1610 /* Compare Advertisement and Link Partner register 2 */
1611 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
1612 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
1613 if (lp_reg & 0x80)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001614 XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001615 if (lp_reg & 0x20)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001616 XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001617
1618 ad_reg &= lp_reg;
1619 if (ad_reg & 0x80) {
1620 switch (phy_data->port_mode) {
1621 case XGBE_PORT_MODE_BACKPLANE:
1622 mode = XGBE_MODE_KR;
1623 break;
1624 default:
1625 mode = XGBE_MODE_SFI;
1626 break;
1627 }
1628 } else if (ad_reg & 0x20) {
1629 switch (phy_data->port_mode) {
1630 case XGBE_PORT_MODE_BACKPLANE:
1631 mode = XGBE_MODE_KX_1000;
1632 break;
1633 case XGBE_PORT_MODE_1000BASE_X:
1634 mode = XGBE_MODE_X;
1635 break;
1636 case XGBE_PORT_MODE_SFP:
1637 switch (phy_data->sfp_base) {
1638 case XGBE_SFP_BASE_1000_T:
1639 if (phy_data->phydev &&
1640 (phy_data->phydev->speed == SPEED_100))
1641 mode = XGBE_MODE_SGMII_100;
1642 else
1643 mode = XGBE_MODE_SGMII_1000;
1644 break;
1645 case XGBE_SFP_BASE_1000_SX:
1646 case XGBE_SFP_BASE_1000_LX:
1647 case XGBE_SFP_BASE_1000_CX:
1648 default:
1649 mode = XGBE_MODE_X;
1650 break;
1651 }
1652 break;
1653 default:
1654 if (phy_data->phydev &&
1655 (phy_data->phydev->speed == SPEED_100))
1656 mode = XGBE_MODE_SGMII_100;
1657 else
1658 mode = XGBE_MODE_SGMII_1000;
1659 break;
1660 }
1661 } else {
1662 mode = XGBE_MODE_UNKNOWN;
1663 }
1664
1665 /* Compare Advertisement and Link Partner register 3 */
1666 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
1667 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
1668 if (lp_reg & 0xc000)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001669 XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001670
1671 return mode;
1672}
1673
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001674static enum xgbe_mode xgbe_phy_an73_outcome(struct xgbe_prv_data *pdata)
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001675{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001676 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001677 enum xgbe_mode mode;
1678 unsigned int ad_reg, lp_reg;
1679
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001680 XGBE_SET_LP_ADV(lks, Autoneg);
1681 XGBE_SET_LP_ADV(lks, Backplane);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001682
1683 /* Compare Advertisement and Link Partner register 1 */
1684 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
1685 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
1686 if (lp_reg & 0x400)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001687 XGBE_SET_LP_ADV(lks, Pause);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001688 if (lp_reg & 0x800)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001689 XGBE_SET_LP_ADV(lks, Asym_Pause);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001690
1691 if (pdata->phy.pause_autoneg) {
1692 /* Set flow control based on auto-negotiation result */
1693 pdata->phy.tx_pause = 0;
1694 pdata->phy.rx_pause = 0;
1695
1696 if (ad_reg & lp_reg & 0x400) {
1697 pdata->phy.tx_pause = 1;
1698 pdata->phy.rx_pause = 1;
1699 } else if (ad_reg & lp_reg & 0x800) {
1700 if (ad_reg & 0x400)
1701 pdata->phy.rx_pause = 1;
1702 else if (lp_reg & 0x400)
1703 pdata->phy.tx_pause = 1;
1704 }
1705 }
1706
1707 /* Compare Advertisement and Link Partner register 2 */
1708 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
1709 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
1710 if (lp_reg & 0x80)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001711 XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001712 if (lp_reg & 0x20)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001713 XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001714
1715 ad_reg &= lp_reg;
1716 if (ad_reg & 0x80)
1717 mode = XGBE_MODE_KR;
1718 else if (ad_reg & 0x20)
1719 mode = XGBE_MODE_KX_1000;
1720 else
1721 mode = XGBE_MODE_UNKNOWN;
1722
1723 /* Compare Advertisement and Link Partner register 3 */
1724 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
1725 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
1726 if (lp_reg & 0xc000)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001727 XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001728
1729 return mode;
1730}
1731
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001732static enum xgbe_mode xgbe_phy_an_outcome(struct xgbe_prv_data *pdata)
1733{
1734 switch (pdata->an_mode) {
1735 case XGBE_AN_MODE_CL73:
1736 return xgbe_phy_an73_outcome(pdata);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001737 case XGBE_AN_MODE_CL73_REDRV:
1738 return xgbe_phy_an73_redrv_outcome(pdata);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001739 case XGBE_AN_MODE_CL37:
1740 return xgbe_phy_an37_outcome(pdata);
1741 case XGBE_AN_MODE_CL37_SGMII:
1742 return xgbe_phy_an37_sgmii_outcome(pdata);
1743 default:
1744 return XGBE_MODE_UNKNOWN;
1745 }
1746}
1747
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001748static void xgbe_phy_an_advertising(struct xgbe_prv_data *pdata,
1749 struct ethtool_link_ksettings *dlks)
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001750{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001751 struct ethtool_link_ksettings *slks = &pdata->phy.lks;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001752 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001753
1754 XGBE_LM_COPY(dlks, advertising, slks, advertising);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001755
1756 /* Without a re-driver, just return current advertising */
1757 if (!phy_data->redrv)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001758 return;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001759
1760 /* With the KR re-driver we need to advertise a single speed */
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001761 XGBE_CLR_ADV(dlks, 1000baseKX_Full);
1762 XGBE_CLR_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001763
Tom Lendacky41874622018-05-23 11:39:31 -05001764 /* Advertise FEC support is present */
1765 if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
1766 XGBE_SET_ADV(dlks, 10000baseR_FEC);
1767
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001768 switch (phy_data->port_mode) {
1769 case XGBE_PORT_MODE_BACKPLANE:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001770 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001771 break;
1772 case XGBE_PORT_MODE_BACKPLANE_2500:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001773 XGBE_SET_ADV(dlks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001774 break;
1775 case XGBE_PORT_MODE_1000BASE_T:
1776 case XGBE_PORT_MODE_1000BASE_X:
1777 case XGBE_PORT_MODE_NBASE_T:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001778 XGBE_SET_ADV(dlks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001779 break;
1780 case XGBE_PORT_MODE_10GBASE_T:
1781 if (phy_data->phydev &&
1782 (phy_data->phydev->speed == SPEED_10000))
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001783 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001784 else
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001785 XGBE_SET_ADV(dlks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001786 break;
1787 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001788 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001789 break;
1790 case XGBE_PORT_MODE_SFP:
1791 switch (phy_data->sfp_base) {
1792 case XGBE_SFP_BASE_1000_T:
1793 case XGBE_SFP_BASE_1000_SX:
1794 case XGBE_SFP_BASE_1000_LX:
1795 case XGBE_SFP_BASE_1000_CX:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001796 XGBE_SET_ADV(dlks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001797 break;
1798 default:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001799 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001800 break;
1801 }
1802 break;
1803 default:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001804 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001805 break;
1806 }
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001807}
1808
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001809static int xgbe_phy_an_config(struct xgbe_prv_data *pdata)
1810{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001811 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001812 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001813 u32 advertising;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001814 int ret;
1815
1816 ret = xgbe_phy_find_phy_device(pdata);
1817 if (ret)
1818 return ret;
1819
1820 if (!phy_data->phydev)
1821 return 0;
1822
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001823 ethtool_convert_link_mode_to_legacy_u32(&advertising,
1824 lks->link_modes.advertising);
1825
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001826 phy_data->phydev->autoneg = pdata->phy.autoneg;
1827 phy_data->phydev->advertising = phy_data->phydev->supported &
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001828 advertising;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001829
1830 if (pdata->phy.autoneg != AUTONEG_ENABLE) {
1831 phy_data->phydev->speed = pdata->phy.speed;
1832 phy_data->phydev->duplex = pdata->phy.duplex;
1833 }
1834
1835 ret = phy_start_aneg(phy_data->phydev);
1836
1837 return ret;
1838}
1839
1840static enum xgbe_an_mode xgbe_phy_an_sfp_mode(struct xgbe_phy_data *phy_data)
1841{
1842 switch (phy_data->sfp_base) {
1843 case XGBE_SFP_BASE_1000_T:
1844 return XGBE_AN_MODE_CL37_SGMII;
1845 case XGBE_SFP_BASE_1000_SX:
1846 case XGBE_SFP_BASE_1000_LX:
1847 case XGBE_SFP_BASE_1000_CX:
1848 return XGBE_AN_MODE_CL37;
1849 default:
1850 return XGBE_AN_MODE_NONE;
1851 }
1852}
1853
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001854static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata)
1855{
1856 struct xgbe_phy_data *phy_data = pdata->phy_data;
1857
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001858 /* A KR re-driver will always require CL73 AN */
1859 if (phy_data->redrv)
1860 return XGBE_AN_MODE_CL73_REDRV;
1861
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001862 switch (phy_data->port_mode) {
1863 case XGBE_PORT_MODE_BACKPLANE:
1864 return XGBE_AN_MODE_CL73;
1865 case XGBE_PORT_MODE_BACKPLANE_2500:
1866 return XGBE_AN_MODE_NONE;
1867 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06001868 return XGBE_AN_MODE_CL37_SGMII;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001869 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06001870 return XGBE_AN_MODE_CL37;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001871 case XGBE_PORT_MODE_NBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06001872 return XGBE_AN_MODE_CL37_SGMII;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001873 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06001874 return XGBE_AN_MODE_CL73;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001875 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001876 return XGBE_AN_MODE_NONE;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001877 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001878 return xgbe_phy_an_sfp_mode(phy_data);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001879 default:
1880 return XGBE_AN_MODE_NONE;
1881 }
1882}
1883
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001884static int xgbe_phy_set_redrv_mode_mdio(struct xgbe_prv_data *pdata,
1885 enum xgbe_phy_redrv_mode mode)
1886{
1887 struct xgbe_phy_data *phy_data = pdata->phy_data;
1888 u16 redrv_reg, redrv_val;
1889
1890 redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
1891 redrv_val = (u16)mode;
1892
1893 return pdata->hw_if.write_ext_mii_regs(pdata, phy_data->redrv_addr,
1894 redrv_reg, redrv_val);
1895}
1896
1897static int xgbe_phy_set_redrv_mode_i2c(struct xgbe_prv_data *pdata,
1898 enum xgbe_phy_redrv_mode mode)
1899{
1900 struct xgbe_phy_data *phy_data = pdata->phy_data;
1901 unsigned int redrv_reg;
1902 int ret;
1903
1904 /* Calculate the register to write */
1905 redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
1906
1907 ret = xgbe_phy_redrv_write(pdata, redrv_reg, mode);
1908
1909 return ret;
1910}
1911
1912static void xgbe_phy_set_redrv_mode(struct xgbe_prv_data *pdata)
1913{
1914 struct xgbe_phy_data *phy_data = pdata->phy_data;
1915 enum xgbe_phy_redrv_mode mode;
1916 int ret;
1917
1918 if (!phy_data->redrv)
1919 return;
1920
1921 mode = XGBE_PHY_REDRV_MODE_CX;
1922 if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
1923 (phy_data->sfp_base != XGBE_SFP_BASE_1000_CX) &&
1924 (phy_data->sfp_base != XGBE_SFP_BASE_10000_CR))
1925 mode = XGBE_PHY_REDRV_MODE_SR;
1926
1927 ret = xgbe_phy_get_comm_ownership(pdata);
1928 if (ret)
1929 return;
1930
1931 if (phy_data->redrv_if)
1932 xgbe_phy_set_redrv_mode_i2c(pdata, mode);
1933 else
1934 xgbe_phy_set_redrv_mode_mdio(pdata, mode);
1935
1936 xgbe_phy_put_comm_ownership(pdata);
1937}
1938
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001939static void xgbe_phy_perform_ratechange(struct xgbe_prv_data *pdata,
1940 unsigned int cmd, unsigned int sub_cmd)
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001941{
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001942 unsigned int s0 = 0;
1943 unsigned int wait;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001944
1945 /* Log if a previous command did not complete */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001946 if (XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
1947 netif_dbg(pdata, link, pdata->netdev,
1948 "firmware mailbox not ready for command\n");
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001949
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001950 /* Construct the command */
1951 XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, cmd);
1952 XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, sub_cmd);
1953
1954 /* Issue the command */
1955 XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
1956 XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
1957 XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001958
1959 /* Wait for command to complete */
1960 wait = XGBE_RATECHANGE_COUNT;
1961 while (wait--) {
1962 if (!XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
1963 return;
1964
1965 usleep_range(1000, 2000);
1966 }
1967
1968 netif_dbg(pdata, link, pdata->netdev,
1969 "firmware mailbox command did not complete\n");
1970}
1971
1972static void xgbe_phy_rrc(struct xgbe_prv_data *pdata)
1973{
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001974 /* Receiver Reset Cycle */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001975 xgbe_phy_perform_ratechange(pdata, 5, 0);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001976
1977 netif_dbg(pdata, link, pdata->netdev, "receiver reset complete\n");
1978}
1979
1980static void xgbe_phy_power_off(struct xgbe_prv_data *pdata)
1981{
1982 struct xgbe_phy_data *phy_data = pdata->phy_data;
1983
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001984 /* Power off */
1985 xgbe_phy_perform_ratechange(pdata, 0, 0);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001986
1987 phy_data->cur_mode = XGBE_MODE_UNKNOWN;
1988
1989 netif_dbg(pdata, link, pdata->netdev, "phy powered off\n");
1990}
1991
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001992static void xgbe_phy_sfi_mode(struct xgbe_prv_data *pdata)
1993{
1994 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001995
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001996 xgbe_phy_set_redrv_mode(pdata);
1997
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001998 /* 10G/SFI */
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001999 if (phy_data->sfp_cable != XGBE_SFP_CABLE_PASSIVE) {
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002000 xgbe_phy_perform_ratechange(pdata, 3, 0);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002001 } else {
2002 if (phy_data->sfp_cable_len <= 1)
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002003 xgbe_phy_perform_ratechange(pdata, 3, 1);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002004 else if (phy_data->sfp_cable_len <= 3)
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002005 xgbe_phy_perform_ratechange(pdata, 3, 2);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002006 else
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002007 xgbe_phy_perform_ratechange(pdata, 3, 3);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002008 }
2009
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002010 phy_data->cur_mode = XGBE_MODE_SFI;
2011
2012 netif_dbg(pdata, link, pdata->netdev, "10GbE SFI mode set\n");
2013}
2014
2015static void xgbe_phy_x_mode(struct xgbe_prv_data *pdata)
2016{
2017 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002018
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002019 xgbe_phy_set_redrv_mode(pdata);
2020
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002021 /* 1G/X */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002022 xgbe_phy_perform_ratechange(pdata, 1, 3);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002023
2024 phy_data->cur_mode = XGBE_MODE_X;
2025
2026 netif_dbg(pdata, link, pdata->netdev, "1GbE X mode set\n");
2027}
2028
2029static void xgbe_phy_sgmii_1000_mode(struct xgbe_prv_data *pdata)
2030{
2031 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002032
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002033 xgbe_phy_set_redrv_mode(pdata);
2034
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002035 /* 1G/SGMII */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002036 xgbe_phy_perform_ratechange(pdata, 1, 2);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002037
2038 phy_data->cur_mode = XGBE_MODE_SGMII_1000;
2039
2040 netif_dbg(pdata, link, pdata->netdev, "1GbE SGMII mode set\n");
2041}
2042
2043static void xgbe_phy_sgmii_100_mode(struct xgbe_prv_data *pdata)
2044{
2045 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002046
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002047 xgbe_phy_set_redrv_mode(pdata);
2048
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002049 /* 100M/SGMII */
2050 xgbe_phy_perform_ratechange(pdata, 1, 1);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002051
2052 phy_data->cur_mode = XGBE_MODE_SGMII_100;
2053
2054 netif_dbg(pdata, link, pdata->netdev, "100MbE SGMII mode set\n");
2055}
2056
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002057static void xgbe_phy_kr_mode(struct xgbe_prv_data *pdata)
2058{
2059 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002060
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002061 xgbe_phy_set_redrv_mode(pdata);
2062
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002063 /* 10G/KR */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002064 xgbe_phy_perform_ratechange(pdata, 4, 0);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002065
2066 phy_data->cur_mode = XGBE_MODE_KR;
2067
2068 netif_dbg(pdata, link, pdata->netdev, "10GbE KR mode set\n");
2069}
2070
2071static void xgbe_phy_kx_2500_mode(struct xgbe_prv_data *pdata)
2072{
2073 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002074
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002075 xgbe_phy_set_redrv_mode(pdata);
2076
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002077 /* 2.5G/KX */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002078 xgbe_phy_perform_ratechange(pdata, 2, 0);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002079
2080 phy_data->cur_mode = XGBE_MODE_KX_2500;
2081
2082 netif_dbg(pdata, link, pdata->netdev, "2.5GbE KX mode set\n");
2083}
2084
2085static void xgbe_phy_kx_1000_mode(struct xgbe_prv_data *pdata)
2086{
2087 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002088
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002089 xgbe_phy_set_redrv_mode(pdata);
2090
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002091 /* 1G/KX */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002092 xgbe_phy_perform_ratechange(pdata, 1, 3);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002093
2094 phy_data->cur_mode = XGBE_MODE_KX_1000;
2095
2096 netif_dbg(pdata, link, pdata->netdev, "1GbE KX mode set\n");
2097}
2098
2099static enum xgbe_mode xgbe_phy_cur_mode(struct xgbe_prv_data *pdata)
2100{
2101 struct xgbe_phy_data *phy_data = pdata->phy_data;
2102
2103 return phy_data->cur_mode;
2104}
2105
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002106static enum xgbe_mode xgbe_phy_switch_baset_mode(struct xgbe_prv_data *pdata)
2107{
2108 struct xgbe_phy_data *phy_data = pdata->phy_data;
2109
2110 /* No switching if not 10GBase-T */
2111 if (phy_data->port_mode != XGBE_PORT_MODE_10GBASE_T)
2112 return xgbe_phy_cur_mode(pdata);
2113
2114 switch (xgbe_phy_cur_mode(pdata)) {
2115 case XGBE_MODE_SGMII_100:
2116 case XGBE_MODE_SGMII_1000:
2117 return XGBE_MODE_KR;
2118 case XGBE_MODE_KR:
2119 default:
2120 return XGBE_MODE_SGMII_1000;
2121 }
2122}
2123
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002124static enum xgbe_mode xgbe_phy_switch_bp_2500_mode(struct xgbe_prv_data *pdata)
2125{
2126 return XGBE_MODE_KX_2500;
2127}
2128
2129static enum xgbe_mode xgbe_phy_switch_bp_mode(struct xgbe_prv_data *pdata)
2130{
2131 /* If we are in KR switch to KX, and vice-versa */
2132 switch (xgbe_phy_cur_mode(pdata)) {
2133 case XGBE_MODE_KX_1000:
2134 return XGBE_MODE_KR;
2135 case XGBE_MODE_KR:
2136 default:
2137 return XGBE_MODE_KX_1000;
2138 }
2139}
2140
2141static enum xgbe_mode xgbe_phy_switch_mode(struct xgbe_prv_data *pdata)
2142{
2143 struct xgbe_phy_data *phy_data = pdata->phy_data;
2144
2145 switch (phy_data->port_mode) {
2146 case XGBE_PORT_MODE_BACKPLANE:
2147 return xgbe_phy_switch_bp_mode(pdata);
2148 case XGBE_PORT_MODE_BACKPLANE_2500:
2149 return xgbe_phy_switch_bp_2500_mode(pdata);
2150 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002151 case XGBE_PORT_MODE_NBASE_T:
2152 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002153 return xgbe_phy_switch_baset_mode(pdata);
2154 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002155 case XGBE_PORT_MODE_10GBASE_R:
2156 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002157 /* No switching, so just return current mode */
2158 return xgbe_phy_cur_mode(pdata);
2159 default:
2160 return XGBE_MODE_UNKNOWN;
2161 }
2162}
2163
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002164static enum xgbe_mode xgbe_phy_get_basex_mode(struct xgbe_phy_data *phy_data,
2165 int speed)
2166{
2167 switch (speed) {
2168 case SPEED_1000:
2169 return XGBE_MODE_X;
2170 case SPEED_10000:
2171 return XGBE_MODE_KR;
2172 default:
2173 return XGBE_MODE_UNKNOWN;
2174 }
2175}
2176
2177static enum xgbe_mode xgbe_phy_get_baset_mode(struct xgbe_phy_data *phy_data,
2178 int speed)
2179{
2180 switch (speed) {
2181 case SPEED_100:
2182 return XGBE_MODE_SGMII_100;
2183 case SPEED_1000:
2184 return XGBE_MODE_SGMII_1000;
Lendacky, Thomased3333f2017-06-28 13:42:25 -05002185 case SPEED_2500:
2186 return XGBE_MODE_KX_2500;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002187 case SPEED_10000:
2188 return XGBE_MODE_KR;
2189 default:
2190 return XGBE_MODE_UNKNOWN;
2191 }
2192}
2193
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002194static enum xgbe_mode xgbe_phy_get_sfp_mode(struct xgbe_phy_data *phy_data,
2195 int speed)
2196{
2197 switch (speed) {
2198 case SPEED_100:
2199 return XGBE_MODE_SGMII_100;
2200 case SPEED_1000:
2201 if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
2202 return XGBE_MODE_SGMII_1000;
2203 else
2204 return XGBE_MODE_X;
2205 case SPEED_10000:
2206 case SPEED_UNKNOWN:
2207 return XGBE_MODE_SFI;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002208 default:
2209 return XGBE_MODE_UNKNOWN;
2210 }
2211}
2212
2213static enum xgbe_mode xgbe_phy_get_bp_2500_mode(int speed)
2214{
2215 switch (speed) {
2216 case SPEED_2500:
2217 return XGBE_MODE_KX_2500;
2218 default:
2219 return XGBE_MODE_UNKNOWN;
2220 }
2221}
2222
2223static enum xgbe_mode xgbe_phy_get_bp_mode(int speed)
2224{
2225 switch (speed) {
2226 case SPEED_1000:
2227 return XGBE_MODE_KX_1000;
2228 case SPEED_10000:
2229 return XGBE_MODE_KR;
2230 default:
2231 return XGBE_MODE_UNKNOWN;
2232 }
2233}
2234
2235static enum xgbe_mode xgbe_phy_get_mode(struct xgbe_prv_data *pdata,
2236 int speed)
2237{
2238 struct xgbe_phy_data *phy_data = pdata->phy_data;
2239
2240 switch (phy_data->port_mode) {
2241 case XGBE_PORT_MODE_BACKPLANE:
2242 return xgbe_phy_get_bp_mode(speed);
2243 case XGBE_PORT_MODE_BACKPLANE_2500:
2244 return xgbe_phy_get_bp_2500_mode(speed);
2245 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002246 case XGBE_PORT_MODE_NBASE_T:
2247 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002248 return xgbe_phy_get_baset_mode(phy_data, speed);
2249 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002250 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002251 return xgbe_phy_get_basex_mode(phy_data, speed);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002252 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002253 return xgbe_phy_get_sfp_mode(phy_data, speed);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002254 default:
2255 return XGBE_MODE_UNKNOWN;
2256 }
2257}
2258
2259static void xgbe_phy_set_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
2260{
2261 switch (mode) {
2262 case XGBE_MODE_KX_1000:
2263 xgbe_phy_kx_1000_mode(pdata);
2264 break;
2265 case XGBE_MODE_KX_2500:
2266 xgbe_phy_kx_2500_mode(pdata);
2267 break;
2268 case XGBE_MODE_KR:
2269 xgbe_phy_kr_mode(pdata);
2270 break;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002271 case XGBE_MODE_SGMII_100:
2272 xgbe_phy_sgmii_100_mode(pdata);
2273 break;
2274 case XGBE_MODE_SGMII_1000:
2275 xgbe_phy_sgmii_1000_mode(pdata);
2276 break;
2277 case XGBE_MODE_X:
2278 xgbe_phy_x_mode(pdata);
2279 break;
2280 case XGBE_MODE_SFI:
2281 xgbe_phy_sfi_mode(pdata);
2282 break;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002283 default:
2284 break;
2285 }
2286}
2287
2288static bool xgbe_phy_check_mode(struct xgbe_prv_data *pdata,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002289 enum xgbe_mode mode, bool advert)
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002290{
2291 if (pdata->phy.autoneg == AUTONEG_ENABLE) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002292 return advert;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002293 } else {
2294 enum xgbe_mode cur_mode;
2295
2296 cur_mode = xgbe_phy_get_mode(pdata, pdata->phy.speed);
2297 if (cur_mode == mode)
2298 return true;
2299 }
2300
2301 return false;
2302}
2303
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002304static bool xgbe_phy_use_basex_mode(struct xgbe_prv_data *pdata,
2305 enum xgbe_mode mode)
2306{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002307 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2308
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002309 switch (mode) {
2310 case XGBE_MODE_X:
2311 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002312 XGBE_ADV(lks, 1000baseX_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002313 case XGBE_MODE_KR:
2314 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002315 XGBE_ADV(lks, 10000baseKR_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002316 default:
2317 return false;
2318 }
2319}
2320
2321static bool xgbe_phy_use_baset_mode(struct xgbe_prv_data *pdata,
2322 enum xgbe_mode mode)
2323{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002324 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2325
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002326 switch (mode) {
2327 case XGBE_MODE_SGMII_100:
2328 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002329 XGBE_ADV(lks, 100baseT_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002330 case XGBE_MODE_SGMII_1000:
2331 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002332 XGBE_ADV(lks, 1000baseT_Full));
Lendacky, Thomased3333f2017-06-28 13:42:25 -05002333 case XGBE_MODE_KX_2500:
2334 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002335 XGBE_ADV(lks, 2500baseT_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002336 case XGBE_MODE_KR:
2337 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002338 XGBE_ADV(lks, 10000baseT_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002339 default:
2340 return false;
2341 }
2342}
2343
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002344static bool xgbe_phy_use_sfp_mode(struct xgbe_prv_data *pdata,
2345 enum xgbe_mode mode)
2346{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002347 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002348 struct xgbe_phy_data *phy_data = pdata->phy_data;
2349
2350 switch (mode) {
2351 case XGBE_MODE_X:
2352 if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
2353 return false;
2354 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002355 XGBE_ADV(lks, 1000baseX_Full));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002356 case XGBE_MODE_SGMII_100:
2357 if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
2358 return false;
2359 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002360 XGBE_ADV(lks, 100baseT_Full));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002361 case XGBE_MODE_SGMII_1000:
2362 if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
2363 return false;
2364 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002365 XGBE_ADV(lks, 1000baseT_Full));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002366 case XGBE_MODE_SFI:
Lendacky, Thomas56503d52017-06-28 13:41:40 -05002367 if (phy_data->sfp_mod_absent)
2368 return true;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002369 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002370 XGBE_ADV(lks, 10000baseSR_Full) ||
2371 XGBE_ADV(lks, 10000baseLR_Full) ||
2372 XGBE_ADV(lks, 10000baseLRM_Full) ||
2373 XGBE_ADV(lks, 10000baseER_Full) ||
2374 XGBE_ADV(lks, 10000baseCR_Full));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002375 default:
2376 return false;
2377 }
2378}
2379
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002380static bool xgbe_phy_use_bp_2500_mode(struct xgbe_prv_data *pdata,
2381 enum xgbe_mode mode)
2382{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002383 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2384
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002385 switch (mode) {
2386 case XGBE_MODE_KX_2500:
2387 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002388 XGBE_ADV(lks, 2500baseX_Full));
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002389 default:
2390 return false;
2391 }
2392}
2393
2394static bool xgbe_phy_use_bp_mode(struct xgbe_prv_data *pdata,
2395 enum xgbe_mode mode)
2396{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002397 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2398
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002399 switch (mode) {
2400 case XGBE_MODE_KX_1000:
2401 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002402 XGBE_ADV(lks, 1000baseKX_Full));
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002403 case XGBE_MODE_KR:
2404 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002405 XGBE_ADV(lks, 10000baseKR_Full));
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002406 default:
2407 return false;
2408 }
2409}
2410
2411static bool xgbe_phy_use_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
2412{
2413 struct xgbe_phy_data *phy_data = pdata->phy_data;
2414
2415 switch (phy_data->port_mode) {
2416 case XGBE_PORT_MODE_BACKPLANE:
2417 return xgbe_phy_use_bp_mode(pdata, mode);
2418 case XGBE_PORT_MODE_BACKPLANE_2500:
2419 return xgbe_phy_use_bp_2500_mode(pdata, mode);
2420 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002421 case XGBE_PORT_MODE_NBASE_T:
2422 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002423 return xgbe_phy_use_baset_mode(pdata, mode);
2424 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002425 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002426 return xgbe_phy_use_basex_mode(pdata, mode);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002427 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002428 return xgbe_phy_use_sfp_mode(pdata, mode);
2429 default:
2430 return false;
2431 }
2432}
2433
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002434static bool xgbe_phy_valid_speed_basex_mode(struct xgbe_phy_data *phy_data,
2435 int speed)
2436{
2437 switch (speed) {
2438 case SPEED_1000:
2439 return (phy_data->port_mode == XGBE_PORT_MODE_1000BASE_X);
2440 case SPEED_10000:
2441 return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_R);
2442 default:
2443 return false;
2444 }
2445}
2446
2447static bool xgbe_phy_valid_speed_baset_mode(struct xgbe_phy_data *phy_data,
2448 int speed)
2449{
2450 switch (speed) {
2451 case SPEED_100:
2452 case SPEED_1000:
2453 return true;
Lendacky, Thomased3333f2017-06-28 13:42:25 -05002454 case SPEED_2500:
2455 return (phy_data->port_mode == XGBE_PORT_MODE_NBASE_T);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002456 case SPEED_10000:
2457 return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_T);
2458 default:
2459 return false;
2460 }
2461}
2462
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002463static bool xgbe_phy_valid_speed_sfp_mode(struct xgbe_phy_data *phy_data,
2464 int speed)
2465{
2466 switch (speed) {
2467 case SPEED_100:
2468 return (phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000);
2469 case SPEED_1000:
2470 return ((phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000) ||
2471 (phy_data->sfp_speed == XGBE_SFP_SPEED_1000));
2472 case SPEED_10000:
2473 return (phy_data->sfp_speed == XGBE_SFP_SPEED_10000);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002474 default:
2475 return false;
2476 }
2477}
2478
2479static bool xgbe_phy_valid_speed_bp_2500_mode(int speed)
2480{
2481 switch (speed) {
2482 case SPEED_2500:
2483 return true;
2484 default:
2485 return false;
2486 }
2487}
2488
2489static bool xgbe_phy_valid_speed_bp_mode(int speed)
2490{
2491 switch (speed) {
2492 case SPEED_1000:
2493 case SPEED_10000:
2494 return true;
2495 default:
2496 return false;
2497 }
2498}
2499
2500static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
2501{
2502 struct xgbe_phy_data *phy_data = pdata->phy_data;
2503
2504 switch (phy_data->port_mode) {
2505 case XGBE_PORT_MODE_BACKPLANE:
2506 return xgbe_phy_valid_speed_bp_mode(speed);
2507 case XGBE_PORT_MODE_BACKPLANE_2500:
2508 return xgbe_phy_valid_speed_bp_2500_mode(speed);
2509 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002510 case XGBE_PORT_MODE_NBASE_T:
2511 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002512 return xgbe_phy_valid_speed_baset_mode(phy_data, speed);
2513 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002514 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002515 return xgbe_phy_valid_speed_basex_mode(phy_data, speed);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002516 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002517 return xgbe_phy_valid_speed_sfp_mode(phy_data, speed);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002518 default:
2519 return false;
2520 }
2521}
2522
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002523static int xgbe_phy_link_status(struct xgbe_prv_data *pdata, int *an_restart)
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002524{
2525 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas8c5385c2016-11-14 16:39:16 -06002526 unsigned int reg;
2527 int ret;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002528
2529 *an_restart = 0;
2530
2531 if (phy_data->port_mode == XGBE_PORT_MODE_SFP) {
2532 /* Check SFP signals */
2533 xgbe_phy_sfp_detect(pdata);
2534
2535 if (phy_data->sfp_changed) {
2536 *an_restart = 1;
2537 return 0;
2538 }
2539
2540 if (phy_data->sfp_mod_absent || phy_data->sfp_rx_los)
2541 return 0;
2542 }
2543
2544 if (phy_data->phydev) {
2545 /* Check external PHY */
2546 ret = phy_read_status(phy_data->phydev);
2547 if (ret < 0)
2548 return 0;
2549
2550 if ((pdata->phy.autoneg == AUTONEG_ENABLE) &&
2551 !phy_aneg_done(phy_data->phydev))
2552 return 0;
2553
2554 if (!phy_data->phydev->link)
2555 return 0;
2556 }
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002557
2558 /* Link status is latched low, so read once to clear
2559 * and then read again to get current state
2560 */
2561 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
2562 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
2563 if (reg & MDIO_STAT1_LSTATUS)
2564 return 1;
2565
2566 /* No link, attempt a receiver reset cycle */
Tom Lendacky96f4d432018-04-23 11:43:17 -05002567 if (phy_data->rrc_count++ > XGBE_RRC_FREQUENCY) {
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002568 phy_data->rrc_count = 0;
2569 xgbe_phy_rrc(pdata);
2570 }
2571
2572 return 0;
2573}
2574
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002575static void xgbe_phy_sfp_gpio_setup(struct xgbe_prv_data *pdata)
2576{
2577 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002578
2579 phy_data->sfp_gpio_address = XGBE_GPIO_ADDRESS_PCA9555 +
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002580 XP_GET_BITS(pdata->pp3, XP_PROP_3,
2581 GPIO_ADDR);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002582
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002583 phy_data->sfp_gpio_mask = XP_GET_BITS(pdata->pp3, XP_PROP_3,
2584 GPIO_MASK);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002585
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002586 phy_data->sfp_gpio_rx_los = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002587 GPIO_RX_LOS);
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002588 phy_data->sfp_gpio_tx_fault = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002589 GPIO_TX_FAULT);
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002590 phy_data->sfp_gpio_mod_absent = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002591 GPIO_MOD_ABS);
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002592 phy_data->sfp_gpio_rate_select = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002593 GPIO_RATE_SELECT);
2594
2595 if (netif_msg_probe(pdata)) {
2596 dev_dbg(pdata->dev, "SFP: gpio_address=%#x\n",
2597 phy_data->sfp_gpio_address);
2598 dev_dbg(pdata->dev, "SFP: gpio_mask=%#x\n",
2599 phy_data->sfp_gpio_mask);
2600 dev_dbg(pdata->dev, "SFP: gpio_rx_los=%u\n",
2601 phy_data->sfp_gpio_rx_los);
2602 dev_dbg(pdata->dev, "SFP: gpio_tx_fault=%u\n",
2603 phy_data->sfp_gpio_tx_fault);
2604 dev_dbg(pdata->dev, "SFP: gpio_mod_absent=%u\n",
2605 phy_data->sfp_gpio_mod_absent);
2606 dev_dbg(pdata->dev, "SFP: gpio_rate_select=%u\n",
2607 phy_data->sfp_gpio_rate_select);
2608 }
2609}
2610
2611static void xgbe_phy_sfp_comm_setup(struct xgbe_prv_data *pdata)
2612{
2613 struct xgbe_phy_data *phy_data = pdata->phy_data;
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002614 unsigned int mux_addr_hi, mux_addr_lo;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002615
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002616 mux_addr_hi = XP_GET_BITS(pdata->pp4, XP_PROP_4, MUX_ADDR_HI);
2617 mux_addr_lo = XP_GET_BITS(pdata->pp4, XP_PROP_4, MUX_ADDR_LO);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002618 if (mux_addr_lo == XGBE_SFP_DIRECT)
2619 return;
2620
2621 phy_data->sfp_comm = XGBE_SFP_COMM_PCA9545;
2622 phy_data->sfp_mux_address = (mux_addr_hi << 2) + mux_addr_lo;
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002623 phy_data->sfp_mux_channel = XP_GET_BITS(pdata->pp4, XP_PROP_4,
2624 MUX_CHAN);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002625
2626 if (netif_msg_probe(pdata)) {
2627 dev_dbg(pdata->dev, "SFP: mux_address=%#x\n",
2628 phy_data->sfp_mux_address);
2629 dev_dbg(pdata->dev, "SFP: mux_channel=%u\n",
2630 phy_data->sfp_mux_channel);
2631 }
2632}
2633
2634static void xgbe_phy_sfp_setup(struct xgbe_prv_data *pdata)
2635{
2636 xgbe_phy_sfp_comm_setup(pdata);
2637 xgbe_phy_sfp_gpio_setup(pdata);
2638}
2639
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002640static int xgbe_phy_int_mdio_reset(struct xgbe_prv_data *pdata)
2641{
2642 struct xgbe_phy_data *phy_data = pdata->phy_data;
2643 unsigned int ret;
2644
2645 ret = pdata->hw_if.set_gpio(pdata, phy_data->mdio_reset_gpio);
2646 if (ret)
2647 return ret;
2648
2649 ret = pdata->hw_if.clr_gpio(pdata, phy_data->mdio_reset_gpio);
2650
2651 return ret;
2652}
2653
2654static int xgbe_phy_i2c_mdio_reset(struct xgbe_prv_data *pdata)
2655{
2656 struct xgbe_phy_data *phy_data = pdata->phy_data;
2657 u8 gpio_reg, gpio_ports[2], gpio_data[3];
2658 int ret;
2659
2660 /* Read the output port registers */
2661 gpio_reg = 2;
2662 ret = xgbe_phy_i2c_read(pdata, phy_data->mdio_reset_addr,
2663 &gpio_reg, sizeof(gpio_reg),
2664 gpio_ports, sizeof(gpio_ports));
2665 if (ret)
2666 return ret;
2667
2668 /* Prepare to write the GPIO data */
2669 gpio_data[0] = 2;
2670 gpio_data[1] = gpio_ports[0];
2671 gpio_data[2] = gpio_ports[1];
2672
2673 /* Set the GPIO pin */
2674 if (phy_data->mdio_reset_gpio < 8)
2675 gpio_data[1] |= (1 << (phy_data->mdio_reset_gpio % 8));
2676 else
2677 gpio_data[2] |= (1 << (phy_data->mdio_reset_gpio % 8));
2678
2679 /* Write the output port registers */
2680 ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
2681 gpio_data, sizeof(gpio_data));
2682 if (ret)
2683 return ret;
2684
2685 /* Clear the GPIO pin */
2686 if (phy_data->mdio_reset_gpio < 8)
2687 gpio_data[1] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
2688 else
2689 gpio_data[2] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
2690
2691 /* Write the output port registers */
2692 ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
2693 gpio_data, sizeof(gpio_data));
2694
2695 return ret;
2696}
2697
2698static int xgbe_phy_mdio_reset(struct xgbe_prv_data *pdata)
2699{
2700 struct xgbe_phy_data *phy_data = pdata->phy_data;
2701 int ret;
2702
2703 if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
2704 return 0;
2705
2706 ret = xgbe_phy_get_comm_ownership(pdata);
2707 if (ret)
2708 return ret;
2709
2710 if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO)
2711 ret = xgbe_phy_i2c_mdio_reset(pdata);
2712 else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO)
2713 ret = xgbe_phy_int_mdio_reset(pdata);
2714
2715 xgbe_phy_put_comm_ownership(pdata);
2716
2717 return ret;
2718}
2719
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002720static bool xgbe_phy_redrv_error(struct xgbe_phy_data *phy_data)
2721{
2722 if (!phy_data->redrv)
2723 return false;
2724
2725 if (phy_data->redrv_if >= XGBE_PHY_REDRV_IF_MAX)
2726 return true;
2727
2728 switch (phy_data->redrv_model) {
2729 case XGBE_PHY_REDRV_MODEL_4223:
2730 if (phy_data->redrv_lane > 3)
2731 return true;
2732 break;
2733 case XGBE_PHY_REDRV_MODEL_4227:
2734 if (phy_data->redrv_lane > 1)
2735 return true;
2736 break;
2737 default:
2738 return true;
2739 }
2740
2741 return false;
2742}
2743
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002744static int xgbe_phy_mdio_reset_setup(struct xgbe_prv_data *pdata)
2745{
2746 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002747
2748 if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
2749 return 0;
2750
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002751 phy_data->mdio_reset = XP_GET_BITS(pdata->pp3, XP_PROP_3, MDIO_RESET);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002752 switch (phy_data->mdio_reset) {
2753 case XGBE_MDIO_RESET_NONE:
2754 case XGBE_MDIO_RESET_I2C_GPIO:
2755 case XGBE_MDIO_RESET_INT_GPIO:
2756 break;
2757 default:
2758 dev_err(pdata->dev, "unsupported MDIO reset (%#x)\n",
2759 phy_data->mdio_reset);
2760 return -EINVAL;
2761 }
2762
2763 if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO) {
2764 phy_data->mdio_reset_addr = XGBE_GPIO_ADDRESS_PCA9555 +
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002765 XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002766 MDIO_RESET_I2C_ADDR);
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002767 phy_data->mdio_reset_gpio = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002768 MDIO_RESET_I2C_GPIO);
2769 } else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO) {
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002770 phy_data->mdio_reset_gpio = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002771 MDIO_RESET_INT_GPIO);
2772 }
2773
2774 return 0;
2775}
2776
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002777static bool xgbe_phy_port_mode_mismatch(struct xgbe_prv_data *pdata)
2778{
2779 struct xgbe_phy_data *phy_data = pdata->phy_data;
2780
2781 switch (phy_data->port_mode) {
2782 case XGBE_PORT_MODE_BACKPLANE:
2783 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2784 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
2785 return false;
2786 break;
2787 case XGBE_PORT_MODE_BACKPLANE_2500:
2788 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500)
2789 return false;
2790 break;
2791 case XGBE_PORT_MODE_1000BASE_T:
2792 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2793 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000))
2794 return false;
2795 break;
2796 case XGBE_PORT_MODE_1000BASE_X:
2797 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
2798 return false;
2799 break;
2800 case XGBE_PORT_MODE_NBASE_T:
2801 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2802 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2803 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500))
2804 return false;
2805 break;
2806 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002807 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2808 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002809 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
2810 return false;
2811 break;
2812 case XGBE_PORT_MODE_10GBASE_R:
2813 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
2814 return false;
2815 break;
2816 case XGBE_PORT_MODE_SFP:
2817 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2818 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2819 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
2820 return false;
2821 break;
2822 default:
2823 break;
2824 }
2825
2826 return true;
2827}
2828
2829static bool xgbe_phy_conn_type_mismatch(struct xgbe_prv_data *pdata)
2830{
2831 struct xgbe_phy_data *phy_data = pdata->phy_data;
2832
2833 switch (phy_data->port_mode) {
2834 case XGBE_PORT_MODE_BACKPLANE:
2835 case XGBE_PORT_MODE_BACKPLANE_2500:
2836 if (phy_data->conn_type == XGBE_CONN_TYPE_BACKPLANE)
2837 return false;
2838 break;
2839 case XGBE_PORT_MODE_1000BASE_T:
2840 case XGBE_PORT_MODE_1000BASE_X:
2841 case XGBE_PORT_MODE_NBASE_T:
2842 case XGBE_PORT_MODE_10GBASE_T:
2843 case XGBE_PORT_MODE_10GBASE_R:
2844 if (phy_data->conn_type == XGBE_CONN_TYPE_MDIO)
2845 return false;
2846 break;
2847 case XGBE_PORT_MODE_SFP:
2848 if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
2849 return false;
2850 break;
2851 default:
2852 break;
2853 }
2854
2855 return true;
2856}
2857
2858static bool xgbe_phy_port_enabled(struct xgbe_prv_data *pdata)
2859{
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002860 if (!XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_SPEEDS))
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002861 return false;
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002862 if (!XP_GET_BITS(pdata->pp0, XP_PROP_0, CONN_TYPE))
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002863 return false;
2864
2865 return true;
2866}
2867
Tom Lendacky96f4d432018-04-23 11:43:17 -05002868static void xgbe_phy_cdr_track(struct xgbe_prv_data *pdata)
2869{
2870 struct xgbe_phy_data *phy_data = pdata->phy_data;
2871
2872 if (!pdata->debugfs_an_cdr_workaround)
2873 return;
2874
2875 if (!phy_data->phy_cdr_notrack)
2876 return;
2877
2878 usleep_range(phy_data->phy_cdr_delay,
2879 phy_data->phy_cdr_delay + 500);
2880
2881 XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_VEND2_PMA_CDR_CONTROL,
2882 XGBE_PMA_CDR_TRACK_EN_MASK,
2883 XGBE_PMA_CDR_TRACK_EN_ON);
2884
2885 phy_data->phy_cdr_notrack = 0;
2886}
2887
2888static void xgbe_phy_cdr_notrack(struct xgbe_prv_data *pdata)
2889{
2890 struct xgbe_phy_data *phy_data = pdata->phy_data;
2891
2892 if (!pdata->debugfs_an_cdr_workaround)
2893 return;
2894
2895 if (phy_data->phy_cdr_notrack)
2896 return;
2897
2898 XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_VEND2_PMA_CDR_CONTROL,
2899 XGBE_PMA_CDR_TRACK_EN_MASK,
2900 XGBE_PMA_CDR_TRACK_EN_OFF);
2901
2902 xgbe_phy_rrc(pdata);
2903
2904 phy_data->phy_cdr_notrack = 1;
2905}
2906
2907static void xgbe_phy_kr_training_post(struct xgbe_prv_data *pdata)
2908{
2909 if (!pdata->debugfs_an_cdr_track_early)
2910 xgbe_phy_cdr_track(pdata);
2911}
2912
2913static void xgbe_phy_kr_training_pre(struct xgbe_prv_data *pdata)
2914{
2915 if (pdata->debugfs_an_cdr_track_early)
2916 xgbe_phy_cdr_track(pdata);
2917}
2918
2919static void xgbe_phy_an_post(struct xgbe_prv_data *pdata)
2920{
2921 struct xgbe_phy_data *phy_data = pdata->phy_data;
2922
2923 switch (pdata->an_mode) {
2924 case XGBE_AN_MODE_CL73:
2925 case XGBE_AN_MODE_CL73_REDRV:
2926 if (phy_data->cur_mode != XGBE_MODE_KR)
2927 break;
2928
2929 xgbe_phy_cdr_track(pdata);
2930
2931 switch (pdata->an_result) {
2932 case XGBE_AN_READY:
2933 case XGBE_AN_COMPLETE:
2934 break;
2935 default:
2936 if (phy_data->phy_cdr_delay < XGBE_CDR_DELAY_MAX)
2937 phy_data->phy_cdr_delay += XGBE_CDR_DELAY_INC;
2938 else
2939 phy_data->phy_cdr_delay = XGBE_CDR_DELAY_INIT;
2940 break;
2941 }
2942 break;
2943 default:
2944 break;
2945 }
2946}
2947
2948static void xgbe_phy_an_pre(struct xgbe_prv_data *pdata)
2949{
2950 struct xgbe_phy_data *phy_data = pdata->phy_data;
2951
2952 switch (pdata->an_mode) {
2953 case XGBE_AN_MODE_CL73:
2954 case XGBE_AN_MODE_CL73_REDRV:
2955 if (phy_data->cur_mode != XGBE_MODE_KR)
2956 break;
2957
2958 xgbe_phy_cdr_notrack(pdata);
2959 break;
2960 default:
2961 break;
2962 }
2963}
2964
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002965static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
2966{
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002967 struct xgbe_phy_data *phy_data = pdata->phy_data;
2968
2969 /* If we have an external PHY, free it */
2970 xgbe_phy_free_phy_device(pdata);
2971
2972 /* Reset SFP data */
2973 xgbe_phy_sfp_reset(phy_data);
2974 xgbe_phy_sfp_mod_absent(pdata);
2975
Tom Lendacky96f4d432018-04-23 11:43:17 -05002976 /* Reset CDR support */
2977 xgbe_phy_cdr_track(pdata);
2978
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002979 /* Power off the PHY */
2980 xgbe_phy_power_off(pdata);
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -06002981
2982 /* Stop the I2C controller */
2983 pdata->i2c_if.i2c_stop(pdata);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002984}
2985
2986static int xgbe_phy_start(struct xgbe_prv_data *pdata)
2987{
2988 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -06002989 int ret;
2990
2991 /* Start the I2C controller */
2992 ret = pdata->i2c_if.i2c_start(pdata);
2993 if (ret)
2994 return ret;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002995
Lendacky, Thomasb42c6762017-02-28 15:03:01 -06002996 /* Set the proper MDIO mode for the re-driver */
2997 if (phy_data->redrv && !phy_data->redrv_if) {
2998 ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
2999 XGBE_MDIO_MODE_CL22);
3000 if (ret) {
3001 netdev_err(pdata->netdev,
3002 "redriver mdio port not compatible (%u)\n",
3003 phy_data->redrv_addr);
3004 return ret;
3005 }
3006 }
3007
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003008 /* Start in highest supported mode */
3009 xgbe_phy_set_mode(pdata, phy_data->start_mode);
3010
Tom Lendacky96f4d432018-04-23 11:43:17 -05003011 /* Reset CDR support */
3012 xgbe_phy_cdr_track(pdata);
3013
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003014 /* After starting the I2C controller, we can check for an SFP */
3015 switch (phy_data->port_mode) {
3016 case XGBE_PORT_MODE_SFP:
3017 xgbe_phy_sfp_detect(pdata);
3018 break;
3019 default:
3020 break;
3021 }
3022
3023 /* If we have an external PHY, start it */
3024 ret = xgbe_phy_find_phy_device(pdata);
3025 if (ret)
3026 goto err_i2c;
3027
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003028 return 0;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003029
3030err_i2c:
3031 pdata->i2c_if.i2c_stop(pdata);
3032
3033 return ret;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003034}
3035
3036static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
3037{
3038 struct xgbe_phy_data *phy_data = pdata->phy_data;
3039 enum xgbe_mode cur_mode;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003040 int ret;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003041
3042 /* Reset by power cycling the PHY */
3043 cur_mode = phy_data->cur_mode;
3044 xgbe_phy_power_off(pdata);
3045 xgbe_phy_set_mode(pdata, cur_mode);
3046
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003047 if (!phy_data->phydev)
3048 return 0;
3049
3050 /* Reset the external PHY */
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003051 ret = xgbe_phy_mdio_reset(pdata);
3052 if (ret)
3053 return ret;
3054
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003055 return phy_init_hw(phy_data->phydev);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003056}
3057
3058static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
3059{
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003060 struct xgbe_phy_data *phy_data = pdata->phy_data;
3061
3062 /* Unregister for driving external PHYs */
3063 mdiobus_unregister(phy_data->mii);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003064}
3065
3066static int xgbe_phy_init(struct xgbe_prv_data *pdata)
3067{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003068 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003069 struct xgbe_phy_data *phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003070 struct mii_bus *mii;
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -06003071 int ret;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003072
3073 /* Check if enabled */
3074 if (!xgbe_phy_port_enabled(pdata)) {
3075 dev_info(pdata->dev, "device is not enabled\n");
3076 return -ENODEV;
3077 }
3078
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -06003079 /* Initialize the I2C controller */
3080 ret = pdata->i2c_if.i2c_init(pdata);
3081 if (ret)
3082 return ret;
3083
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003084 phy_data = devm_kzalloc(pdata->dev, sizeof(*phy_data), GFP_KERNEL);
3085 if (!phy_data)
3086 return -ENOMEM;
3087 pdata->phy_data = phy_data;
3088
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05003089 phy_data->port_mode = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_MODE);
3090 phy_data->port_id = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_ID);
3091 phy_data->port_speeds = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_SPEEDS);
3092 phy_data->conn_type = XP_GET_BITS(pdata->pp0, XP_PROP_0, CONN_TYPE);
3093 phy_data->mdio_addr = XP_GET_BITS(pdata->pp0, XP_PROP_0, MDIO_ADDR);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003094 if (netif_msg_probe(pdata)) {
3095 dev_dbg(pdata->dev, "port mode=%u\n", phy_data->port_mode);
3096 dev_dbg(pdata->dev, "port id=%u\n", phy_data->port_id);
3097 dev_dbg(pdata->dev, "port speeds=%#x\n", phy_data->port_speeds);
3098 dev_dbg(pdata->dev, "conn type=%u\n", phy_data->conn_type);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003099 dev_dbg(pdata->dev, "mdio addr=%u\n", phy_data->mdio_addr);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003100 }
3101
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05003102 phy_data->redrv = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_PRESENT);
3103 phy_data->redrv_if = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_IF);
3104 phy_data->redrv_addr = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_ADDR);
3105 phy_data->redrv_lane = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_LANE);
3106 phy_data->redrv_model = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_MODEL);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06003107 if (phy_data->redrv && netif_msg_probe(pdata)) {
3108 dev_dbg(pdata->dev, "redrv present\n");
3109 dev_dbg(pdata->dev, "redrv i/f=%u\n", phy_data->redrv_if);
3110 dev_dbg(pdata->dev, "redrv addr=%#x\n", phy_data->redrv_addr);
3111 dev_dbg(pdata->dev, "redrv lane=%u\n", phy_data->redrv_lane);
3112 dev_dbg(pdata->dev, "redrv model=%u\n", phy_data->redrv_model);
3113 }
3114
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003115 /* Validate the connection requested */
3116 if (xgbe_phy_conn_type_mismatch(pdata)) {
3117 dev_err(pdata->dev, "phy mode/connection mismatch (%#x/%#x)\n",
3118 phy_data->port_mode, phy_data->conn_type);
Lendacky, Thomas5a4e4c82016-11-17 08:43:37 -06003119 return -EINVAL;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003120 }
3121
3122 /* Validate the mode requested */
3123 if (xgbe_phy_port_mode_mismatch(pdata)) {
3124 dev_err(pdata->dev, "phy mode/speed mismatch (%#x/%#x)\n",
3125 phy_data->port_mode, phy_data->port_speeds);
3126 return -EINVAL;
3127 }
3128
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003129 /* Check for and validate MDIO reset support */
3130 ret = xgbe_phy_mdio_reset_setup(pdata);
3131 if (ret)
3132 return ret;
3133
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06003134 /* Validate the re-driver information */
3135 if (xgbe_phy_redrv_error(phy_data)) {
3136 dev_err(pdata->dev, "phy re-driver settings error\n");
3137 return -EINVAL;
3138 }
3139 pdata->kr_redrv = phy_data->redrv;
3140
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003141 /* Indicate current mode is unknown */
3142 phy_data->cur_mode = XGBE_MODE_UNKNOWN;
3143
3144 /* Initialize supported features */
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003145 XGBE_ZERO_SUP(lks);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003146
3147 switch (phy_data->port_mode) {
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003148 /* Backplane support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003149 case XGBE_PORT_MODE_BACKPLANE:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003150 XGBE_SET_SUP(lks, Autoneg);
3151 XGBE_SET_SUP(lks, Pause);
3152 XGBE_SET_SUP(lks, Asym_Pause);
3153 XGBE_SET_SUP(lks, Backplane);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003154 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003155 XGBE_SET_SUP(lks, 1000baseKX_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003156 phy_data->start_mode = XGBE_MODE_KX_1000;
3157 }
3158 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003159 XGBE_SET_SUP(lks, 10000baseKR_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003160 if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003161 XGBE_SET_SUP(lks, 10000baseR_FEC);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003162 phy_data->start_mode = XGBE_MODE_KR;
3163 }
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003164
3165 phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003166 break;
3167 case XGBE_PORT_MODE_BACKPLANE_2500:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003168 XGBE_SET_SUP(lks, Pause);
3169 XGBE_SET_SUP(lks, Asym_Pause);
3170 XGBE_SET_SUP(lks, Backplane);
3171 XGBE_SET_SUP(lks, 2500baseX_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003172 phy_data->start_mode = XGBE_MODE_KX_2500;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003173
3174 phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003175 break;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003176
3177 /* MDIO 1GBase-T support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003178 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003179 XGBE_SET_SUP(lks, Autoneg);
3180 XGBE_SET_SUP(lks, Pause);
3181 XGBE_SET_SUP(lks, Asym_Pause);
3182 XGBE_SET_SUP(lks, TP);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003183 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003184 XGBE_SET_SUP(lks, 100baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003185 phy_data->start_mode = XGBE_MODE_SGMII_100;
3186 }
3187 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003188 XGBE_SET_SUP(lks, 1000baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003189 phy_data->start_mode = XGBE_MODE_SGMII_1000;
3190 }
3191
3192 phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
3193 break;
3194
3195 /* MDIO Base-X support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003196 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003197 XGBE_SET_SUP(lks, Autoneg);
3198 XGBE_SET_SUP(lks, Pause);
3199 XGBE_SET_SUP(lks, Asym_Pause);
3200 XGBE_SET_SUP(lks, FIBRE);
3201 XGBE_SET_SUP(lks, 1000baseX_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003202 phy_data->start_mode = XGBE_MODE_X;
3203
3204 phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
3205 break;
3206
3207 /* MDIO NBase-T support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003208 case XGBE_PORT_MODE_NBASE_T:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003209 XGBE_SET_SUP(lks, Autoneg);
3210 XGBE_SET_SUP(lks, Pause);
3211 XGBE_SET_SUP(lks, Asym_Pause);
3212 XGBE_SET_SUP(lks, TP);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003213 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003214 XGBE_SET_SUP(lks, 100baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003215 phy_data->start_mode = XGBE_MODE_SGMII_100;
3216 }
3217 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003218 XGBE_SET_SUP(lks, 1000baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003219 phy_data->start_mode = XGBE_MODE_SGMII_1000;
3220 }
3221 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003222 XGBE_SET_SUP(lks, 2500baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003223 phy_data->start_mode = XGBE_MODE_KX_2500;
3224 }
3225
3226 phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
3227 break;
3228
3229 /* 10GBase-T support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003230 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003231 XGBE_SET_SUP(lks, Autoneg);
3232 XGBE_SET_SUP(lks, Pause);
3233 XGBE_SET_SUP(lks, Asym_Pause);
3234 XGBE_SET_SUP(lks, TP);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003235 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003236 XGBE_SET_SUP(lks, 100baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003237 phy_data->start_mode = XGBE_MODE_SGMII_100;
3238 }
3239 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003240 XGBE_SET_SUP(lks, 1000baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003241 phy_data->start_mode = XGBE_MODE_SGMII_1000;
3242 }
3243 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003244 XGBE_SET_SUP(lks, 10000baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003245 phy_data->start_mode = XGBE_MODE_KR;
3246 }
3247
Lendacky, Thomas3b1ded42017-08-18 09:02:18 -05003248 phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003249 break;
3250
3251 /* 10GBase-R support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003252 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003253 XGBE_SET_SUP(lks, Autoneg);
3254 XGBE_SET_SUP(lks, Pause);
3255 XGBE_SET_SUP(lks, Asym_Pause);
3256 XGBE_SET_SUP(lks, FIBRE);
3257 XGBE_SET_SUP(lks, 10000baseSR_Full);
3258 XGBE_SET_SUP(lks, 10000baseLR_Full);
3259 XGBE_SET_SUP(lks, 10000baseLRM_Full);
3260 XGBE_SET_SUP(lks, 10000baseER_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003261 if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003262 XGBE_SET_SUP(lks, 10000baseR_FEC);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003263 phy_data->start_mode = XGBE_MODE_SFI;
3264
3265 phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
3266 break;
3267
3268 /* SFP support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003269 case XGBE_PORT_MODE_SFP:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003270 XGBE_SET_SUP(lks, Autoneg);
3271 XGBE_SET_SUP(lks, Pause);
3272 XGBE_SET_SUP(lks, Asym_Pause);
3273 XGBE_SET_SUP(lks, TP);
3274 XGBE_SET_SUP(lks, FIBRE);
3275 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003276 phy_data->start_mode = XGBE_MODE_SGMII_100;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003277 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003278 phy_data->start_mode = XGBE_MODE_SGMII_1000;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003279 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003280 phy_data->start_mode = XGBE_MODE_SFI;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003281
3282 phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
3283
3284 xgbe_phy_sfp_setup(pdata);
3285 break;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003286 default:
3287 return -EINVAL;
3288 }
3289
3290 if (netif_msg_probe(pdata))
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003291 dev_dbg(pdata->dev, "phy supported=0x%*pb\n",
3292 __ETHTOOL_LINK_MODE_MASK_NBITS,
3293 lks->link_modes.supported);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003294
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06003295 if ((phy_data->conn_type & XGBE_CONN_TYPE_MDIO) &&
3296 (phy_data->phydev_mode != XGBE_MDIO_MODE_NONE)) {
3297 ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
3298 phy_data->phydev_mode);
3299 if (ret) {
3300 dev_err(pdata->dev,
3301 "mdio port/clause not compatible (%d/%u)\n",
3302 phy_data->mdio_addr, phy_data->phydev_mode);
3303 return -EINVAL;
3304 }
3305 }
3306
3307 if (phy_data->redrv && !phy_data->redrv_if) {
3308 ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
3309 XGBE_MDIO_MODE_CL22);
3310 if (ret) {
3311 dev_err(pdata->dev,
3312 "redriver mdio port not compatible (%u)\n",
3313 phy_data->redrv_addr);
3314 return -EINVAL;
3315 }
3316 }
3317
Tom Lendacky96f4d432018-04-23 11:43:17 -05003318 phy_data->phy_cdr_delay = XGBE_CDR_DELAY_INIT;
3319
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003320 /* Register for driving external PHYs */
3321 mii = devm_mdiobus_alloc(pdata->dev);
3322 if (!mii) {
3323 dev_err(pdata->dev, "mdiobus_alloc failed\n");
3324 return -ENOMEM;
3325 }
3326
3327 mii->priv = pdata;
3328 mii->name = "amd-xgbe-mii";
3329 mii->read = xgbe_phy_mii_read;
3330 mii->write = xgbe_phy_mii_write;
3331 mii->parent = pdata->dev;
3332 mii->phy_mask = ~0;
3333 snprintf(mii->id, sizeof(mii->id), "%s", dev_name(pdata->dev));
3334 ret = mdiobus_register(mii);
3335 if (ret) {
3336 dev_err(pdata->dev, "mdiobus_register failed\n");
3337 return ret;
3338 }
3339 phy_data->mii = mii;
3340
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003341 return 0;
3342}
3343
3344void xgbe_init_function_ptrs_phy_v2(struct xgbe_phy_if *phy_if)
3345{
3346 struct xgbe_phy_impl_if *phy_impl = &phy_if->phy_impl;
3347
3348 phy_impl->init = xgbe_phy_init;
3349 phy_impl->exit = xgbe_phy_exit;
3350
3351 phy_impl->reset = xgbe_phy_reset;
3352 phy_impl->start = xgbe_phy_start;
3353 phy_impl->stop = xgbe_phy_stop;
3354
3355 phy_impl->link_status = xgbe_phy_link_status;
3356
3357 phy_impl->valid_speed = xgbe_phy_valid_speed;
3358
3359 phy_impl->use_mode = xgbe_phy_use_mode;
3360 phy_impl->set_mode = xgbe_phy_set_mode;
3361 phy_impl->get_mode = xgbe_phy_get_mode;
3362 phy_impl->switch_mode = xgbe_phy_switch_mode;
3363 phy_impl->cur_mode = xgbe_phy_cur_mode;
3364
3365 phy_impl->an_mode = xgbe_phy_an_mode;
3366
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003367 phy_impl->an_config = xgbe_phy_an_config;
3368
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06003369 phy_impl->an_advertising = xgbe_phy_an_advertising;
3370
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003371 phy_impl->an_outcome = xgbe_phy_an_outcome;
Tom Lendacky96f4d432018-04-23 11:43:17 -05003372
3373 phy_impl->an_pre = xgbe_phy_an_pre;
3374 phy_impl->an_post = xgbe_phy_an_post;
3375
3376 phy_impl->kr_training_pre = xgbe_phy_kr_training_pre;
3377 phy_impl->kr_training_post = xgbe_phy_kr_training_post;
Tom Lendacky53a10242018-05-23 11:38:46 -05003378
3379 phy_impl->module_info = xgbe_phy_module_info;
3380 phy_impl->module_eeprom = xgbe_phy_module_eeprom;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003381}