blob: dd747f6c519bb2c0e977e6877362a82abe544ec6 [file] [log] [blame]
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
9 * Copyright (c) 2016 Advanced Micro Devices, Inc.
10 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
59 * Copyright (c) 2016 Advanced Micro Devices, Inc.
60 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
117#include <linux/module.h>
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600118#include <linux/device.h>
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600119#include <linux/kmod.h>
120#include <linux/mdio.h>
121#include <linux/phy.h>
Tom Lendacky53a10242018-05-23 11:38:46 -0500122#include <linux/ethtool.h>
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600123
124#include "xgbe.h"
125#include "xgbe-common.h"
126
127#define XGBE_PHY_PORT_SPEED_100 BIT(0)
128#define XGBE_PHY_PORT_SPEED_1000 BIT(1)
129#define XGBE_PHY_PORT_SPEED_2500 BIT(2)
130#define XGBE_PHY_PORT_SPEED_10000 BIT(3)
131
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600132#define XGBE_MUTEX_RELEASE 0x80000000
133
134#define XGBE_SFP_DIRECT 7
135
136/* I2C target addresses */
137#define XGBE_SFP_SERIAL_ID_ADDRESS 0x50
138#define XGBE_SFP_DIAG_INFO_ADDRESS 0x51
139#define XGBE_SFP_PHY_ADDRESS 0x56
140#define XGBE_GPIO_ADDRESS_PCA9555 0x20
141
142/* SFP sideband signal indicators */
143#define XGBE_GPIO_NO_TX_FAULT BIT(0)
144#define XGBE_GPIO_NO_RATE_SELECT BIT(1)
145#define XGBE_GPIO_NO_MOD_ABSENT BIT(2)
146#define XGBE_GPIO_NO_RX_LOS BIT(3)
147
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600148/* Rate-change complete wait/retry count */
149#define XGBE_RATECHANGE_COUNT 500
150
Tom Lendacky96f4d432018-04-23 11:43:17 -0500151/* CDR delay values for KR support (in usec) */
152#define XGBE_CDR_DELAY_INIT 10000
153#define XGBE_CDR_DELAY_INC 10000
154#define XGBE_CDR_DELAY_MAX 100000
155
156/* RRC frequency during link status check */
157#define XGBE_RRC_FREQUENCY 10
158
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600159enum xgbe_port_mode {
160 XGBE_PORT_MODE_RSVD = 0,
161 XGBE_PORT_MODE_BACKPLANE,
162 XGBE_PORT_MODE_BACKPLANE_2500,
163 XGBE_PORT_MODE_1000BASE_T,
164 XGBE_PORT_MODE_1000BASE_X,
165 XGBE_PORT_MODE_NBASE_T,
166 XGBE_PORT_MODE_10GBASE_T,
167 XGBE_PORT_MODE_10GBASE_R,
168 XGBE_PORT_MODE_SFP,
169 XGBE_PORT_MODE_MAX,
170};
171
172enum xgbe_conn_type {
173 XGBE_CONN_TYPE_NONE = 0,
174 XGBE_CONN_TYPE_SFP,
175 XGBE_CONN_TYPE_MDIO,
Lendacky, Thomas5a4e4c82016-11-17 08:43:37 -0600176 XGBE_CONN_TYPE_RSVD1,
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600177 XGBE_CONN_TYPE_BACKPLANE,
178 XGBE_CONN_TYPE_MAX,
179};
180
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600181/* SFP/SFP+ related definitions */
182enum xgbe_sfp_comm {
183 XGBE_SFP_COMM_DIRECT = 0,
184 XGBE_SFP_COMM_PCA9545,
185};
186
187enum xgbe_sfp_cable {
188 XGBE_SFP_CABLE_UNKNOWN = 0,
189 XGBE_SFP_CABLE_ACTIVE,
190 XGBE_SFP_CABLE_PASSIVE,
191};
192
193enum xgbe_sfp_base {
194 XGBE_SFP_BASE_UNKNOWN = 0,
195 XGBE_SFP_BASE_1000_T,
196 XGBE_SFP_BASE_1000_SX,
197 XGBE_SFP_BASE_1000_LX,
198 XGBE_SFP_BASE_1000_CX,
199 XGBE_SFP_BASE_10000_SR,
200 XGBE_SFP_BASE_10000_LR,
201 XGBE_SFP_BASE_10000_LRM,
202 XGBE_SFP_BASE_10000_ER,
203 XGBE_SFP_BASE_10000_CR,
204};
205
206enum xgbe_sfp_speed {
207 XGBE_SFP_SPEED_UNKNOWN = 0,
208 XGBE_SFP_SPEED_100_1000,
209 XGBE_SFP_SPEED_1000,
210 XGBE_SFP_SPEED_10000,
211};
212
213/* SFP Serial ID Base ID values relative to an offset of 0 */
214#define XGBE_SFP_BASE_ID 0
215#define XGBE_SFP_ID_SFP 0x03
216
217#define XGBE_SFP_BASE_EXT_ID 1
218#define XGBE_SFP_EXT_ID_SFP 0x04
219
220#define XGBE_SFP_BASE_10GBE_CC 3
221#define XGBE_SFP_BASE_10GBE_CC_SR BIT(4)
222#define XGBE_SFP_BASE_10GBE_CC_LR BIT(5)
223#define XGBE_SFP_BASE_10GBE_CC_LRM BIT(6)
224#define XGBE_SFP_BASE_10GBE_CC_ER BIT(7)
225
226#define XGBE_SFP_BASE_1GBE_CC 6
227#define XGBE_SFP_BASE_1GBE_CC_SX BIT(0)
228#define XGBE_SFP_BASE_1GBE_CC_LX BIT(1)
229#define XGBE_SFP_BASE_1GBE_CC_CX BIT(2)
230#define XGBE_SFP_BASE_1GBE_CC_T BIT(3)
231
232#define XGBE_SFP_BASE_CABLE 8
233#define XGBE_SFP_BASE_CABLE_PASSIVE BIT(2)
234#define XGBE_SFP_BASE_CABLE_ACTIVE BIT(3)
235
236#define XGBE_SFP_BASE_BR 12
237#define XGBE_SFP_BASE_BR_1GBE_MIN 0x0a
238#define XGBE_SFP_BASE_BR_1GBE_MAX 0x0d
239#define XGBE_SFP_BASE_BR_10GBE_MIN 0x64
240#define XGBE_SFP_BASE_BR_10GBE_MAX 0x68
241
242#define XGBE_SFP_BASE_CU_CABLE_LEN 18
243
244#define XGBE_SFP_BASE_VENDOR_NAME 20
245#define XGBE_SFP_BASE_VENDOR_NAME_LEN 16
246#define XGBE_SFP_BASE_VENDOR_PN 40
247#define XGBE_SFP_BASE_VENDOR_PN_LEN 16
248#define XGBE_SFP_BASE_VENDOR_REV 56
249#define XGBE_SFP_BASE_VENDOR_REV_LEN 4
250
251#define XGBE_SFP_BASE_CC 63
252
253/* SFP Serial ID Extended ID values relative to an offset of 64 */
254#define XGBE_SFP_BASE_VENDOR_SN 4
255#define XGBE_SFP_BASE_VENDOR_SN_LEN 16
256
Tom Lendacky117df652018-04-23 11:43:34 -0500257#define XGBE_SFP_EXTD_OPT1 1
258#define XGBE_SFP_EXTD_OPT1_RX_LOS BIT(1)
259#define XGBE_SFP_EXTD_OPT1_TX_FAULT BIT(3)
260
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600261#define XGBE_SFP_EXTD_DIAG 28
262#define XGBE_SFP_EXTD_DIAG_ADDR_CHANGE BIT(2)
263
264#define XGBE_SFP_EXTD_SFF_8472 30
265
266#define XGBE_SFP_EXTD_CC 31
267
268struct xgbe_sfp_eeprom {
269 u8 base[64];
270 u8 extd[32];
271 u8 vendor[32];
272};
273
Tom Lendacky53a10242018-05-23 11:38:46 -0500274#define XGBE_SFP_DIAGS_SUPPORTED(_x) \
275 ((_x)->extd[XGBE_SFP_EXTD_SFF_8472] && \
276 !((_x)->extd[XGBE_SFP_EXTD_DIAG] & XGBE_SFP_EXTD_DIAG_ADDR_CHANGE))
277
278#define XGBE_SFP_EEPROM_BASE_LEN 256
279#define XGBE_SFP_EEPROM_DIAG_LEN 256
280#define XGBE_SFP_EEPROM_MAX (XGBE_SFP_EEPROM_BASE_LEN + \
281 XGBE_SFP_EEPROM_DIAG_LEN)
282
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600283#define XGBE_BEL_FUSE_VENDOR "BEL-FUSE "
284#define XGBE_BEL_FUSE_PARTNO "1GBT-SFP06 "
285
286struct xgbe_sfp_ascii {
287 union {
288 char vendor[XGBE_SFP_BASE_VENDOR_NAME_LEN + 1];
289 char partno[XGBE_SFP_BASE_VENDOR_PN_LEN + 1];
290 char rev[XGBE_SFP_BASE_VENDOR_REV_LEN + 1];
291 char serno[XGBE_SFP_BASE_VENDOR_SN_LEN + 1];
292 } u;
293};
294
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600295/* MDIO PHY reset types */
296enum xgbe_mdio_reset {
297 XGBE_MDIO_RESET_NONE = 0,
298 XGBE_MDIO_RESET_I2C_GPIO,
299 XGBE_MDIO_RESET_INT_GPIO,
300 XGBE_MDIO_RESET_MAX,
301};
302
Lendacky, Thomasd7445d12016-11-10 17:11:41 -0600303/* Re-driver related definitions */
304enum xgbe_phy_redrv_if {
305 XGBE_PHY_REDRV_IF_MDIO = 0,
306 XGBE_PHY_REDRV_IF_I2C,
307 XGBE_PHY_REDRV_IF_MAX,
308};
309
310enum xgbe_phy_redrv_model {
311 XGBE_PHY_REDRV_MODEL_4223 = 0,
312 XGBE_PHY_REDRV_MODEL_4227,
313 XGBE_PHY_REDRV_MODEL_MAX,
314};
315
316enum xgbe_phy_redrv_mode {
317 XGBE_PHY_REDRV_MODE_CX = 5,
318 XGBE_PHY_REDRV_MODE_SR = 9,
319};
320
321#define XGBE_PHY_REDRV_MODE_REG 0x12b0
322
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600323/* PHY related configuration information */
324struct xgbe_phy_data {
325 enum xgbe_port_mode port_mode;
326
327 unsigned int port_id;
328
329 unsigned int port_speeds;
330
331 enum xgbe_conn_type conn_type;
332
333 enum xgbe_mode cur_mode;
334 enum xgbe_mode start_mode;
335
336 unsigned int rrc_count;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600337
338 unsigned int mdio_addr;
339
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600340 /* SFP Support */
341 enum xgbe_sfp_comm sfp_comm;
342 unsigned int sfp_mux_address;
343 unsigned int sfp_mux_channel;
344
345 unsigned int sfp_gpio_address;
346 unsigned int sfp_gpio_mask;
Tom Lendacky117df652018-04-23 11:43:34 -0500347 unsigned int sfp_gpio_inputs;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600348 unsigned int sfp_gpio_rx_los;
349 unsigned int sfp_gpio_tx_fault;
350 unsigned int sfp_gpio_mod_absent;
351 unsigned int sfp_gpio_rate_select;
352
353 unsigned int sfp_rx_los;
354 unsigned int sfp_tx_fault;
355 unsigned int sfp_mod_absent;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600356 unsigned int sfp_changed;
357 unsigned int sfp_phy_avail;
358 unsigned int sfp_cable_len;
359 enum xgbe_sfp_base sfp_base;
360 enum xgbe_sfp_cable sfp_cable;
361 enum xgbe_sfp_speed sfp_speed;
362 struct xgbe_sfp_eeprom sfp_eeprom;
363
364 /* External PHY support */
365 enum xgbe_mdio_mode phydev_mode;
366 struct mii_bus *mii;
367 struct phy_device *phydev;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600368 enum xgbe_mdio_reset mdio_reset;
369 unsigned int mdio_reset_addr;
370 unsigned int mdio_reset_gpio;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -0600371
372 /* Re-driver support */
373 unsigned int redrv;
374 unsigned int redrv_if;
375 unsigned int redrv_addr;
376 unsigned int redrv_lane;
377 unsigned int redrv_model;
Tom Lendacky96f4d432018-04-23 11:43:17 -0500378
379 /* KR AN support */
380 unsigned int phy_cdr_notrack;
381 unsigned int phy_cdr_delay;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600382};
383
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600384/* I2C, MDIO and GPIO lines are muxed, so only one device at a time */
385static DEFINE_MUTEX(xgbe_phy_comm_lock);
386
387static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata);
388
389static int xgbe_phy_i2c_xfer(struct xgbe_prv_data *pdata,
390 struct xgbe_i2c_op *i2c_op)
391{
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600392 return pdata->i2c_if.i2c_xfer(pdata, i2c_op);
393}
394
Lendacky, Thomasd7445d12016-11-10 17:11:41 -0600395static int xgbe_phy_redrv_write(struct xgbe_prv_data *pdata, unsigned int reg,
396 unsigned int val)
397{
398 struct xgbe_phy_data *phy_data = pdata->phy_data;
399 struct xgbe_i2c_op i2c_op;
400 __be16 *redrv_val;
401 u8 redrv_data[5], csum;
402 unsigned int i, retry;
403 int ret;
404
405 /* High byte of register contains read/write indicator */
406 redrv_data[0] = ((reg >> 8) & 0xff) << 1;
407 redrv_data[1] = reg & 0xff;
408 redrv_val = (__be16 *)&redrv_data[2];
409 *redrv_val = cpu_to_be16(val);
410
411 /* Calculate 1 byte checksum */
412 csum = 0;
413 for (i = 0; i < 4; i++) {
414 csum += redrv_data[i];
415 if (redrv_data[i] > csum)
416 csum++;
417 }
418 redrv_data[4] = ~csum;
419
420 retry = 1;
421again1:
422 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
423 i2c_op.target = phy_data->redrv_addr;
424 i2c_op.len = sizeof(redrv_data);
425 i2c_op.buf = redrv_data;
426 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
427 if (ret) {
428 if ((ret == -EAGAIN) && retry--)
429 goto again1;
430
431 return ret;
432 }
433
434 retry = 1;
435again2:
436 i2c_op.cmd = XGBE_I2C_CMD_READ;
437 i2c_op.target = phy_data->redrv_addr;
438 i2c_op.len = 1;
439 i2c_op.buf = redrv_data;
440 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
441 if (ret) {
442 if ((ret == -EAGAIN) && retry--)
443 goto again2;
444
445 return ret;
446 }
447
448 if (redrv_data[0] != 0xff) {
449 netif_dbg(pdata, drv, pdata->netdev,
450 "Redriver write checksum error\n");
451 ret = -EIO;
452 }
453
454 return ret;
455}
456
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600457static int xgbe_phy_i2c_write(struct xgbe_prv_data *pdata, unsigned int target,
458 void *val, unsigned int val_len)
459{
460 struct xgbe_i2c_op i2c_op;
461 int retry, ret;
462
463 retry = 1;
464again:
465 /* Write the specfied register */
466 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
467 i2c_op.target = target;
468 i2c_op.len = val_len;
469 i2c_op.buf = val;
470 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
471 if ((ret == -EAGAIN) && retry--)
472 goto again;
473
474 return ret;
475}
476
477static int xgbe_phy_i2c_read(struct xgbe_prv_data *pdata, unsigned int target,
478 void *reg, unsigned int reg_len,
479 void *val, unsigned int val_len)
480{
481 struct xgbe_i2c_op i2c_op;
482 int retry, ret;
483
484 retry = 1;
485again1:
486 /* Set the specified register to read */
487 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
488 i2c_op.target = target;
489 i2c_op.len = reg_len;
490 i2c_op.buf = reg;
491 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
492 if (ret) {
493 if ((ret == -EAGAIN) && retry--)
494 goto again1;
495
496 return ret;
497 }
498
499 retry = 1;
500again2:
501 /* Read the specfied register */
502 i2c_op.cmd = XGBE_I2C_CMD_READ;
503 i2c_op.target = target;
504 i2c_op.len = val_len;
505 i2c_op.buf = val;
506 ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
507 if ((ret == -EAGAIN) && retry--)
508 goto again2;
509
510 return ret;
511}
512
513static int xgbe_phy_sfp_put_mux(struct xgbe_prv_data *pdata)
514{
515 struct xgbe_phy_data *phy_data = pdata->phy_data;
516 struct xgbe_i2c_op i2c_op;
517 u8 mux_channel;
518
519 if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
520 return 0;
521
522 /* Select no mux channels */
523 mux_channel = 0;
524 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
525 i2c_op.target = phy_data->sfp_mux_address;
526 i2c_op.len = sizeof(mux_channel);
527 i2c_op.buf = &mux_channel;
528
529 return xgbe_phy_i2c_xfer(pdata, &i2c_op);
530}
531
532static int xgbe_phy_sfp_get_mux(struct xgbe_prv_data *pdata)
533{
534 struct xgbe_phy_data *phy_data = pdata->phy_data;
535 struct xgbe_i2c_op i2c_op;
536 u8 mux_channel;
537
538 if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
539 return 0;
540
541 /* Select desired mux channel */
542 mux_channel = 1 << phy_data->sfp_mux_channel;
543 i2c_op.cmd = XGBE_I2C_CMD_WRITE;
544 i2c_op.target = phy_data->sfp_mux_address;
545 i2c_op.len = sizeof(mux_channel);
546 i2c_op.buf = &mux_channel;
547
548 return xgbe_phy_i2c_xfer(pdata, &i2c_op);
549}
550
551static void xgbe_phy_put_comm_ownership(struct xgbe_prv_data *pdata)
552{
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600553 mutex_unlock(&xgbe_phy_comm_lock);
554}
555
556static int xgbe_phy_get_comm_ownership(struct xgbe_prv_data *pdata)
557{
558 struct xgbe_phy_data *phy_data = pdata->phy_data;
559 unsigned long timeout;
560 unsigned int mutex_id;
561
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600562 /* The I2C and MDIO/GPIO bus is multiplexed between multiple devices,
563 * the driver needs to take the software mutex and then the hardware
564 * mutexes before being able to use the busses.
565 */
566 mutex_lock(&xgbe_phy_comm_lock);
567
568 /* Clear the mutexes */
569 XP_IOWRITE(pdata, XP_I2C_MUTEX, XGBE_MUTEX_RELEASE);
570 XP_IOWRITE(pdata, XP_MDIO_MUTEX, XGBE_MUTEX_RELEASE);
571
572 /* Mutex formats are the same for I2C and MDIO/GPIO */
573 mutex_id = 0;
574 XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ID, phy_data->port_id);
575 XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ACTIVE, 1);
576
577 timeout = jiffies + (5 * HZ);
578 while (time_before(jiffies, timeout)) {
579 /* Must be all zeroes in order to obtain the mutex */
580 if (XP_IOREAD(pdata, XP_I2C_MUTEX) ||
581 XP_IOREAD(pdata, XP_MDIO_MUTEX)) {
582 usleep_range(100, 200);
583 continue;
584 }
585
586 /* Obtain the mutex */
587 XP_IOWRITE(pdata, XP_I2C_MUTEX, mutex_id);
588 XP_IOWRITE(pdata, XP_MDIO_MUTEX, mutex_id);
589
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600590 return 0;
591 }
592
593 mutex_unlock(&xgbe_phy_comm_lock);
594
595 netdev_err(pdata->netdev, "unable to obtain hardware mutexes\n");
596
597 return -ETIMEDOUT;
598}
599
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600600static int xgbe_phy_mdio_mii_write(struct xgbe_prv_data *pdata, int addr,
601 int reg, u16 val)
602{
603 struct xgbe_phy_data *phy_data = pdata->phy_data;
604
605 if (reg & MII_ADDR_C45) {
606 if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
607 return -ENOTSUPP;
608 } else {
609 if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
610 return -ENOTSUPP;
611 }
612
613 return pdata->hw_if.write_ext_mii_regs(pdata, addr, reg, val);
614}
615
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600616static int xgbe_phy_i2c_mii_write(struct xgbe_prv_data *pdata, int reg, u16 val)
617{
618 __be16 *mii_val;
619 u8 mii_data[3];
620 int ret;
621
622 ret = xgbe_phy_sfp_get_mux(pdata);
623 if (ret)
624 return ret;
625
626 mii_data[0] = reg & 0xff;
627 mii_val = (__be16 *)&mii_data[1];
628 *mii_val = cpu_to_be16(val);
629
630 ret = xgbe_phy_i2c_write(pdata, XGBE_SFP_PHY_ADDRESS,
631 mii_data, sizeof(mii_data));
632
633 xgbe_phy_sfp_put_mux(pdata);
634
635 return ret;
636}
637
638static int xgbe_phy_mii_write(struct mii_bus *mii, int addr, int reg, u16 val)
639{
640 struct xgbe_prv_data *pdata = mii->priv;
641 struct xgbe_phy_data *phy_data = pdata->phy_data;
642 int ret;
643
644 ret = xgbe_phy_get_comm_ownership(pdata);
645 if (ret)
646 return ret;
647
648 if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
649 ret = xgbe_phy_i2c_mii_write(pdata, reg, val);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600650 else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
651 ret = xgbe_phy_mdio_mii_write(pdata, addr, reg, val);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600652 else
653 ret = -ENOTSUPP;
654
655 xgbe_phy_put_comm_ownership(pdata);
656
657 return ret;
658}
659
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600660static int xgbe_phy_mdio_mii_read(struct xgbe_prv_data *pdata, int addr,
661 int reg)
662{
663 struct xgbe_phy_data *phy_data = pdata->phy_data;
664
665 if (reg & MII_ADDR_C45) {
666 if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
667 return -ENOTSUPP;
668 } else {
669 if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
670 return -ENOTSUPP;
671 }
672
673 return pdata->hw_if.read_ext_mii_regs(pdata, addr, reg);
674}
675
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600676static int xgbe_phy_i2c_mii_read(struct xgbe_prv_data *pdata, int reg)
677{
678 __be16 mii_val;
679 u8 mii_reg;
680 int ret;
681
682 ret = xgbe_phy_sfp_get_mux(pdata);
683 if (ret)
684 return ret;
685
686 mii_reg = reg;
687 ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_PHY_ADDRESS,
688 &mii_reg, sizeof(mii_reg),
689 &mii_val, sizeof(mii_val));
690 if (!ret)
691 ret = be16_to_cpu(mii_val);
692
693 xgbe_phy_sfp_put_mux(pdata);
694
695 return ret;
696}
697
698static int xgbe_phy_mii_read(struct mii_bus *mii, int addr, int reg)
699{
700 struct xgbe_prv_data *pdata = mii->priv;
701 struct xgbe_phy_data *phy_data = pdata->phy_data;
702 int ret;
703
704 ret = xgbe_phy_get_comm_ownership(pdata);
705 if (ret)
706 return ret;
707
708 if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
709 ret = xgbe_phy_i2c_mii_read(pdata, reg);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600710 else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
711 ret = xgbe_phy_mdio_mii_read(pdata, addr, reg);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600712 else
713 ret = -ENOTSUPP;
714
715 xgbe_phy_put_comm_ownership(pdata);
716
717 return ret;
718}
719
720static void xgbe_phy_sfp_phy_settings(struct xgbe_prv_data *pdata)
721{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500722 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600723 struct xgbe_phy_data *phy_data = pdata->phy_data;
724
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500725 if (!phy_data->sfp_mod_absent && !phy_data->sfp_changed)
726 return;
727
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500728 XGBE_ZERO_SUP(lks);
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500729
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600730 if (phy_data->sfp_mod_absent) {
731 pdata->phy.speed = SPEED_UNKNOWN;
732 pdata->phy.duplex = DUPLEX_UNKNOWN;
733 pdata->phy.autoneg = AUTONEG_ENABLE;
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500734 pdata->phy.pause_autoneg = AUTONEG_ENABLE;
735
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500736 XGBE_SET_SUP(lks, Autoneg);
737 XGBE_SET_SUP(lks, Pause);
738 XGBE_SET_SUP(lks, Asym_Pause);
739 XGBE_SET_SUP(lks, TP);
740 XGBE_SET_SUP(lks, FIBRE);
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500741
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500742 XGBE_LM_COPY(lks, advertising, lks, supported);
Lendacky, Thomas2697ea52017-02-28 15:03:10 -0600743
744 return;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600745 }
746
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600747 switch (phy_data->sfp_base) {
748 case XGBE_SFP_BASE_1000_T:
749 case XGBE_SFP_BASE_1000_SX:
750 case XGBE_SFP_BASE_1000_LX:
751 case XGBE_SFP_BASE_1000_CX:
752 pdata->phy.speed = SPEED_UNKNOWN;
753 pdata->phy.duplex = DUPLEX_UNKNOWN;
754 pdata->phy.autoneg = AUTONEG_ENABLE;
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500755 pdata->phy.pause_autoneg = AUTONEG_ENABLE;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500756 XGBE_SET_SUP(lks, Autoneg);
757 XGBE_SET_SUP(lks, Pause);
758 XGBE_SET_SUP(lks, Asym_Pause);
759 if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T) {
760 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
761 XGBE_SET_SUP(lks, 100baseT_Full);
762 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
763 XGBE_SET_SUP(lks, 1000baseT_Full);
764 } else {
765 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
766 XGBE_SET_SUP(lks, 1000baseX_Full);
767 }
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600768 break;
769 case XGBE_SFP_BASE_10000_SR:
770 case XGBE_SFP_BASE_10000_LR:
771 case XGBE_SFP_BASE_10000_LRM:
772 case XGBE_SFP_BASE_10000_ER:
773 case XGBE_SFP_BASE_10000_CR:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600774 pdata->phy.speed = SPEED_10000;
775 pdata->phy.duplex = DUPLEX_FULL;
776 pdata->phy.autoneg = AUTONEG_DISABLE;
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500777 pdata->phy.pause_autoneg = AUTONEG_DISABLE;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500778 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
779 switch (phy_data->sfp_base) {
780 case XGBE_SFP_BASE_10000_SR:
781 XGBE_SET_SUP(lks, 10000baseSR_Full);
782 break;
783 case XGBE_SFP_BASE_10000_LR:
784 XGBE_SET_SUP(lks, 10000baseLR_Full);
785 break;
786 case XGBE_SFP_BASE_10000_LRM:
787 XGBE_SET_SUP(lks, 10000baseLRM_Full);
788 break;
789 case XGBE_SFP_BASE_10000_ER:
790 XGBE_SET_SUP(lks, 10000baseER_Full);
791 break;
792 case XGBE_SFP_BASE_10000_CR:
793 XGBE_SET_SUP(lks, 10000baseCR_Full);
794 break;
795 default:
796 break;
797 }
798 }
Lendacky, Thomas56503d52017-06-28 13:41:40 -0500799 break;
800 default:
801 pdata->phy.speed = SPEED_UNKNOWN;
802 pdata->phy.duplex = DUPLEX_UNKNOWN;
803 pdata->phy.autoneg = AUTONEG_DISABLE;
804 pdata->phy.pause_autoneg = AUTONEG_DISABLE;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600805 break;
806 }
807
808 switch (phy_data->sfp_base) {
809 case XGBE_SFP_BASE_1000_T:
810 case XGBE_SFP_BASE_1000_CX:
811 case XGBE_SFP_BASE_10000_CR:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500812 XGBE_SET_SUP(lks, TP);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600813 break;
814 default:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500815 XGBE_SET_SUP(lks, FIBRE);
816 break;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600817 }
818
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500819 XGBE_LM_COPY(lks, advertising, lks, supported);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600820}
821
822static bool xgbe_phy_sfp_bit_rate(struct xgbe_sfp_eeprom *sfp_eeprom,
823 enum xgbe_sfp_speed sfp_speed)
824{
825 u8 *sfp_base, min, max;
826
827 sfp_base = sfp_eeprom->base;
828
829 switch (sfp_speed) {
830 case XGBE_SFP_SPEED_1000:
831 min = XGBE_SFP_BASE_BR_1GBE_MIN;
832 max = XGBE_SFP_BASE_BR_1GBE_MAX;
833 break;
834 case XGBE_SFP_SPEED_10000:
835 min = XGBE_SFP_BASE_BR_10GBE_MIN;
836 max = XGBE_SFP_BASE_BR_10GBE_MAX;
837 break;
838 default:
839 return false;
840 }
841
842 return ((sfp_base[XGBE_SFP_BASE_BR] >= min) &&
843 (sfp_base[XGBE_SFP_BASE_BR] <= max));
844}
845
846static void xgbe_phy_free_phy_device(struct xgbe_prv_data *pdata)
847{
848 struct xgbe_phy_data *phy_data = pdata->phy_data;
849
850 if (phy_data->phydev) {
851 phy_detach(phy_data->phydev);
852 phy_device_remove(phy_data->phydev);
853 phy_device_free(phy_data->phydev);
854 phy_data->phydev = NULL;
855 }
856}
857
858static bool xgbe_phy_finisar_phy_quirks(struct xgbe_prv_data *pdata)
859{
860 struct xgbe_phy_data *phy_data = pdata->phy_data;
861 unsigned int phy_id = phy_data->phydev->phy_id;
862
863 if ((phy_id & 0xfffffff0) != 0x01ff0cc0)
864 return false;
865
866 /* Enable Base-T AN */
867 phy_write(phy_data->phydev, 0x16, 0x0001);
868 phy_write(phy_data->phydev, 0x00, 0x9140);
869 phy_write(phy_data->phydev, 0x16, 0x0000);
870
871 /* Enable SGMII at 100Base-T/1000Base-T Full Duplex */
872 phy_write(phy_data->phydev, 0x1b, 0x9084);
873 phy_write(phy_data->phydev, 0x09, 0x0e00);
874 phy_write(phy_data->phydev, 0x00, 0x8140);
875 phy_write(phy_data->phydev, 0x04, 0x0d01);
876 phy_write(phy_data->phydev, 0x00, 0x9140);
877
878 phy_data->phydev->supported = PHY_GBIT_FEATURES;
879 phy_data->phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
880 phy_data->phydev->advertising = phy_data->phydev->supported;
881
882 netif_dbg(pdata, drv, pdata->netdev,
883 "Finisar PHY quirk in place\n");
884
885 return true;
886}
887
888static void xgbe_phy_external_phy_quirks(struct xgbe_prv_data *pdata)
889{
890 if (xgbe_phy_finisar_phy_quirks(pdata))
891 return;
892}
893
894static int xgbe_phy_find_phy_device(struct xgbe_prv_data *pdata)
895{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500896 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600897 struct xgbe_phy_data *phy_data = pdata->phy_data;
898 struct phy_device *phydev;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500899 u32 advertising;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600900 int ret;
901
902 /* If we already have a PHY, just return */
903 if (phy_data->phydev)
904 return 0;
905
906 /* Check for the use of an external PHY */
907 if (phy_data->phydev_mode == XGBE_MDIO_MODE_NONE)
908 return 0;
909
910 /* For SFP, only use an external PHY if available */
911 if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
912 !phy_data->sfp_phy_avail)
913 return 0;
914
Lendacky, Thomasb42c6762017-02-28 15:03:01 -0600915 /* Set the proper MDIO mode for the PHY */
916 ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
917 phy_data->phydev_mode);
918 if (ret) {
919 netdev_err(pdata->netdev,
920 "mdio port/clause not compatible (%u/%u)\n",
921 phy_data->mdio_addr, phy_data->phydev_mode);
922 return ret;
923 }
924
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600925 /* Create and connect to the PHY device */
926 phydev = get_phy_device(phy_data->mii, phy_data->mdio_addr,
927 (phy_data->phydev_mode == XGBE_MDIO_MODE_CL45));
928 if (IS_ERR(phydev)) {
929 netdev_err(pdata->netdev, "get_phy_device failed\n");
930 return -ENODEV;
931 }
932 netif_dbg(pdata, drv, pdata->netdev, "external PHY id is %#010x\n",
933 phydev->phy_id);
934
935 /*TODO: If c45, add request_module based on one of the MMD ids? */
936
937 ret = phy_device_register(phydev);
938 if (ret) {
939 netdev_err(pdata->netdev, "phy_device_register failed\n");
940 phy_device_free(phydev);
941 return ret;
942 }
943
944 ret = phy_attach_direct(pdata->netdev, phydev, phydev->dev_flags,
945 PHY_INTERFACE_MODE_SGMII);
946 if (ret) {
947 netdev_err(pdata->netdev, "phy_attach_direct failed\n");
948 phy_device_remove(phydev);
949 phy_device_free(phydev);
950 return ret;
951 }
952 phy_data->phydev = phydev;
953
954 xgbe_phy_external_phy_quirks(pdata);
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -0500955
956 ethtool_convert_link_mode_to_legacy_u32(&advertising,
957 lks->link_modes.advertising);
958 phydev->advertising &= advertising;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -0600959
960 phy_start_aneg(phy_data->phydev);
961
962 return 0;
963}
964
965static void xgbe_phy_sfp_external_phy(struct xgbe_prv_data *pdata)
966{
967 struct xgbe_phy_data *phy_data = pdata->phy_data;
968 int ret;
969
970 if (!phy_data->sfp_changed)
971 return;
972
973 phy_data->sfp_phy_avail = 0;
974
975 if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
976 return;
977
978 /* Check access to the PHY by reading CTRL1 */
979 ret = xgbe_phy_i2c_mii_read(pdata, MII_BMCR);
980 if (ret < 0)
981 return;
982
983 /* Successfully accessed the PHY */
984 phy_data->sfp_phy_avail = 1;
985}
986
Tom Lendacky117df652018-04-23 11:43:34 -0500987static bool xgbe_phy_check_sfp_rx_los(struct xgbe_phy_data *phy_data)
988{
989 u8 *sfp_extd = phy_data->sfp_eeprom.extd;
990
991 if (!(sfp_extd[XGBE_SFP_EXTD_OPT1] & XGBE_SFP_EXTD_OPT1_RX_LOS))
992 return false;
993
994 if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_RX_LOS)
995 return false;
996
997 if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_rx_los))
998 return true;
999
1000 return false;
1001}
1002
1003static bool xgbe_phy_check_sfp_tx_fault(struct xgbe_phy_data *phy_data)
1004{
1005 u8 *sfp_extd = phy_data->sfp_eeprom.extd;
1006
1007 if (!(sfp_extd[XGBE_SFP_EXTD_OPT1] & XGBE_SFP_EXTD_OPT1_TX_FAULT))
1008 return false;
1009
1010 if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_TX_FAULT)
1011 return false;
1012
1013 if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_tx_fault))
1014 return true;
1015
1016 return false;
1017}
1018
1019static bool xgbe_phy_check_sfp_mod_absent(struct xgbe_phy_data *phy_data)
1020{
1021 if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_MOD_ABSENT)
1022 return false;
1023
1024 if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_mod_absent))
1025 return true;
1026
1027 return false;
1028}
1029
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001030static bool xgbe_phy_belfuse_parse_quirks(struct xgbe_prv_data *pdata)
1031{
1032 struct xgbe_phy_data *phy_data = pdata->phy_data;
1033 struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
1034
1035 if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
1036 XGBE_BEL_FUSE_VENDOR, XGBE_SFP_BASE_VENDOR_NAME_LEN))
1037 return false;
1038
1039 if (!memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
1040 XGBE_BEL_FUSE_PARTNO, XGBE_SFP_BASE_VENDOR_PN_LEN)) {
1041 phy_data->sfp_base = XGBE_SFP_BASE_1000_SX;
1042 phy_data->sfp_cable = XGBE_SFP_CABLE_ACTIVE;
1043 phy_data->sfp_speed = XGBE_SFP_SPEED_1000;
1044 if (phy_data->sfp_changed)
1045 netif_dbg(pdata, drv, pdata->netdev,
1046 "Bel-Fuse SFP quirk in place\n");
1047 return true;
1048 }
1049
1050 return false;
1051}
1052
1053static bool xgbe_phy_sfp_parse_quirks(struct xgbe_prv_data *pdata)
1054{
1055 if (xgbe_phy_belfuse_parse_quirks(pdata))
1056 return true;
1057
1058 return false;
1059}
1060
1061static void xgbe_phy_sfp_parse_eeprom(struct xgbe_prv_data *pdata)
1062{
1063 struct xgbe_phy_data *phy_data = pdata->phy_data;
1064 struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
1065 u8 *sfp_base;
1066
1067 sfp_base = sfp_eeprom->base;
1068
1069 if (sfp_base[XGBE_SFP_BASE_ID] != XGBE_SFP_ID_SFP)
1070 return;
1071
1072 if (sfp_base[XGBE_SFP_BASE_EXT_ID] != XGBE_SFP_EXT_ID_SFP)
1073 return;
1074
Tom Lendacky117df652018-04-23 11:43:34 -05001075 /* Update transceiver signals (eeprom extd/options) */
1076 phy_data->sfp_tx_fault = xgbe_phy_check_sfp_tx_fault(phy_data);
1077 phy_data->sfp_rx_los = xgbe_phy_check_sfp_rx_los(phy_data);
1078
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001079 if (xgbe_phy_sfp_parse_quirks(pdata))
1080 return;
1081
1082 /* Assume ACTIVE cable unless told it is PASSIVE */
1083 if (sfp_base[XGBE_SFP_BASE_CABLE] & XGBE_SFP_BASE_CABLE_PASSIVE) {
1084 phy_data->sfp_cable = XGBE_SFP_CABLE_PASSIVE;
1085 phy_data->sfp_cable_len = sfp_base[XGBE_SFP_BASE_CU_CABLE_LEN];
1086 } else {
1087 phy_data->sfp_cable = XGBE_SFP_CABLE_ACTIVE;
1088 }
1089
1090 /* Determine the type of SFP */
1091 if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_SR)
1092 phy_data->sfp_base = XGBE_SFP_BASE_10000_SR;
1093 else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LR)
1094 phy_data->sfp_base = XGBE_SFP_BASE_10000_LR;
1095 else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LRM)
1096 phy_data->sfp_base = XGBE_SFP_BASE_10000_LRM;
1097 else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_ER)
1098 phy_data->sfp_base = XGBE_SFP_BASE_10000_ER;
1099 else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_SX)
1100 phy_data->sfp_base = XGBE_SFP_BASE_1000_SX;
1101 else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_LX)
1102 phy_data->sfp_base = XGBE_SFP_BASE_1000_LX;
1103 else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_CX)
1104 phy_data->sfp_base = XGBE_SFP_BASE_1000_CX;
1105 else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_T)
1106 phy_data->sfp_base = XGBE_SFP_BASE_1000_T;
1107 else if ((phy_data->sfp_cable == XGBE_SFP_CABLE_PASSIVE) &&
1108 xgbe_phy_sfp_bit_rate(sfp_eeprom, XGBE_SFP_SPEED_10000))
1109 phy_data->sfp_base = XGBE_SFP_BASE_10000_CR;
1110
1111 switch (phy_data->sfp_base) {
1112 case XGBE_SFP_BASE_1000_T:
1113 phy_data->sfp_speed = XGBE_SFP_SPEED_100_1000;
1114 break;
1115 case XGBE_SFP_BASE_1000_SX:
1116 case XGBE_SFP_BASE_1000_LX:
1117 case XGBE_SFP_BASE_1000_CX:
1118 phy_data->sfp_speed = XGBE_SFP_SPEED_1000;
1119 break;
1120 case XGBE_SFP_BASE_10000_SR:
1121 case XGBE_SFP_BASE_10000_LR:
1122 case XGBE_SFP_BASE_10000_LRM:
1123 case XGBE_SFP_BASE_10000_ER:
1124 case XGBE_SFP_BASE_10000_CR:
1125 phy_data->sfp_speed = XGBE_SFP_SPEED_10000;
1126 break;
1127 default:
1128 break;
1129 }
1130}
1131
1132static void xgbe_phy_sfp_eeprom_info(struct xgbe_prv_data *pdata,
1133 struct xgbe_sfp_eeprom *sfp_eeprom)
1134{
1135 struct xgbe_sfp_ascii sfp_ascii;
1136 char *sfp_data = (char *)&sfp_ascii;
1137
1138 netif_dbg(pdata, drv, pdata->netdev, "SFP detected:\n");
1139 memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
1140 XGBE_SFP_BASE_VENDOR_NAME_LEN);
1141 sfp_data[XGBE_SFP_BASE_VENDOR_NAME_LEN] = '\0';
1142 netif_dbg(pdata, drv, pdata->netdev, " vendor: %s\n",
1143 sfp_data);
1144
1145 memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
1146 XGBE_SFP_BASE_VENDOR_PN_LEN);
1147 sfp_data[XGBE_SFP_BASE_VENDOR_PN_LEN] = '\0';
1148 netif_dbg(pdata, drv, pdata->netdev, " part number: %s\n",
1149 sfp_data);
1150
1151 memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_REV],
1152 XGBE_SFP_BASE_VENDOR_REV_LEN);
1153 sfp_data[XGBE_SFP_BASE_VENDOR_REV_LEN] = '\0';
1154 netif_dbg(pdata, drv, pdata->netdev, " revision level: %s\n",
1155 sfp_data);
1156
1157 memcpy(sfp_data, &sfp_eeprom->extd[XGBE_SFP_BASE_VENDOR_SN],
1158 XGBE_SFP_BASE_VENDOR_SN_LEN);
1159 sfp_data[XGBE_SFP_BASE_VENDOR_SN_LEN] = '\0';
1160 netif_dbg(pdata, drv, pdata->netdev, " serial number: %s\n",
1161 sfp_data);
1162}
1163
1164static bool xgbe_phy_sfp_verify_eeprom(u8 cc_in, u8 *buf, unsigned int len)
1165{
1166 u8 cc;
1167
1168 for (cc = 0; len; buf++, len--)
1169 cc += *buf;
1170
1171 return (cc == cc_in) ? true : false;
1172}
1173
1174static int xgbe_phy_sfp_read_eeprom(struct xgbe_prv_data *pdata)
1175{
1176 struct xgbe_phy_data *phy_data = pdata->phy_data;
1177 struct xgbe_sfp_eeprom sfp_eeprom;
1178 u8 eeprom_addr;
1179 int ret;
1180
1181 ret = xgbe_phy_sfp_get_mux(pdata);
1182 if (ret) {
Lendacky, Thomas45a20052017-06-28 13:42:35 -05001183 dev_err_once(pdata->dev, "%s: I2C error setting SFP MUX\n",
1184 netdev_name(pdata->netdev));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001185 return ret;
1186 }
1187
1188 /* Read the SFP serial ID eeprom */
1189 eeprom_addr = 0;
1190 ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
1191 &eeprom_addr, sizeof(eeprom_addr),
1192 &sfp_eeprom, sizeof(sfp_eeprom));
1193 if (ret) {
Lendacky, Thomas45a20052017-06-28 13:42:35 -05001194 dev_err_once(pdata->dev, "%s: I2C error reading SFP EEPROM\n",
1195 netdev_name(pdata->netdev));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001196 goto put;
1197 }
1198
1199 /* Validate the contents read */
1200 if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.base[XGBE_SFP_BASE_CC],
1201 sfp_eeprom.base,
1202 sizeof(sfp_eeprom.base) - 1)) {
1203 ret = -EINVAL;
1204 goto put;
1205 }
1206
1207 if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.extd[XGBE_SFP_EXTD_CC],
1208 sfp_eeprom.extd,
1209 sizeof(sfp_eeprom.extd) - 1)) {
1210 ret = -EINVAL;
1211 goto put;
1212 }
1213
1214 /* Check for an added or changed SFP */
1215 if (memcmp(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom))) {
1216 phy_data->sfp_changed = 1;
1217
1218 if (netif_msg_drv(pdata))
1219 xgbe_phy_sfp_eeprom_info(pdata, &sfp_eeprom);
1220
1221 memcpy(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom));
1222
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001223 xgbe_phy_free_phy_device(pdata);
1224 } else {
1225 phy_data->sfp_changed = 0;
1226 }
1227
1228put:
1229 xgbe_phy_sfp_put_mux(pdata);
1230
1231 return ret;
1232}
1233
1234static void xgbe_phy_sfp_signals(struct xgbe_prv_data *pdata)
1235{
1236 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001237 u8 gpio_reg, gpio_ports[2];
1238 int ret;
1239
1240 /* Read the input port registers */
1241 gpio_reg = 0;
1242 ret = xgbe_phy_i2c_read(pdata, phy_data->sfp_gpio_address,
1243 &gpio_reg, sizeof(gpio_reg),
1244 gpio_ports, sizeof(gpio_ports));
1245 if (ret) {
Lendacky, Thomas45a20052017-06-28 13:42:35 -05001246 dev_err_once(pdata->dev, "%s: I2C error reading SFP GPIOs\n",
1247 netdev_name(pdata->netdev));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001248 return;
1249 }
1250
Tom Lendacky117df652018-04-23 11:43:34 -05001251 phy_data->sfp_gpio_inputs = (gpio_ports[1] << 8) | gpio_ports[0];
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001252
Tom Lendacky117df652018-04-23 11:43:34 -05001253 phy_data->sfp_mod_absent = xgbe_phy_check_sfp_mod_absent(phy_data);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001254}
1255
1256static void xgbe_phy_sfp_mod_absent(struct xgbe_prv_data *pdata)
1257{
1258 struct xgbe_phy_data *phy_data = pdata->phy_data;
1259
1260 xgbe_phy_free_phy_device(pdata);
1261
1262 phy_data->sfp_mod_absent = 1;
1263 phy_data->sfp_phy_avail = 0;
1264 memset(&phy_data->sfp_eeprom, 0, sizeof(phy_data->sfp_eeprom));
1265}
1266
1267static void xgbe_phy_sfp_reset(struct xgbe_phy_data *phy_data)
1268{
1269 phy_data->sfp_rx_los = 0;
1270 phy_data->sfp_tx_fault = 0;
1271 phy_data->sfp_mod_absent = 1;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001272 phy_data->sfp_base = XGBE_SFP_BASE_UNKNOWN;
1273 phy_data->sfp_cable = XGBE_SFP_CABLE_UNKNOWN;
1274 phy_data->sfp_speed = XGBE_SFP_SPEED_UNKNOWN;
1275}
1276
1277static void xgbe_phy_sfp_detect(struct xgbe_prv_data *pdata)
1278{
1279 struct xgbe_phy_data *phy_data = pdata->phy_data;
1280 int ret;
1281
1282 /* Reset the SFP signals and info */
1283 xgbe_phy_sfp_reset(phy_data);
1284
1285 ret = xgbe_phy_get_comm_ownership(pdata);
1286 if (ret)
1287 return;
1288
1289 /* Read the SFP signals and check for module presence */
1290 xgbe_phy_sfp_signals(pdata);
1291 if (phy_data->sfp_mod_absent) {
1292 xgbe_phy_sfp_mod_absent(pdata);
1293 goto put;
1294 }
1295
1296 ret = xgbe_phy_sfp_read_eeprom(pdata);
1297 if (ret) {
1298 /* Treat any error as if there isn't an SFP plugged in */
1299 xgbe_phy_sfp_reset(phy_data);
1300 xgbe_phy_sfp_mod_absent(pdata);
1301 goto put;
1302 }
1303
1304 xgbe_phy_sfp_parse_eeprom(pdata);
1305
1306 xgbe_phy_sfp_external_phy(pdata);
1307
1308put:
1309 xgbe_phy_sfp_phy_settings(pdata);
1310
1311 xgbe_phy_put_comm_ownership(pdata);
1312}
1313
Tom Lendacky53a10242018-05-23 11:38:46 -05001314static int xgbe_phy_module_eeprom(struct xgbe_prv_data *pdata,
1315 struct ethtool_eeprom *eeprom, u8 *data)
1316{
1317 struct xgbe_phy_data *phy_data = pdata->phy_data;
1318 u8 eeprom_addr, eeprom_data[XGBE_SFP_EEPROM_MAX];
1319 struct xgbe_sfp_eeprom *sfp_eeprom;
1320 unsigned int i, j, rem;
1321 int ret;
1322
1323 rem = eeprom->len;
1324
1325 if (!eeprom->len) {
1326 ret = -EINVAL;
1327 goto done;
1328 }
1329
1330 if ((eeprom->offset + eeprom->len) > XGBE_SFP_EEPROM_MAX) {
1331 ret = -EINVAL;
1332 goto done;
1333 }
1334
1335 if (phy_data->port_mode != XGBE_PORT_MODE_SFP) {
1336 ret = -ENXIO;
1337 goto done;
1338 }
1339
1340 if (!netif_running(pdata->netdev)) {
1341 ret = -EIO;
1342 goto done;
1343 }
1344
1345 if (phy_data->sfp_mod_absent) {
1346 ret = -EIO;
1347 goto done;
1348 }
1349
1350 ret = xgbe_phy_get_comm_ownership(pdata);
1351 if (ret) {
1352 ret = -EIO;
1353 goto done;
1354 }
1355
1356 ret = xgbe_phy_sfp_get_mux(pdata);
1357 if (ret) {
1358 netdev_err(pdata->netdev, "I2C error setting SFP MUX\n");
1359 ret = -EIO;
1360 goto put_own;
1361 }
1362
1363 /* Read the SFP serial ID eeprom */
1364 eeprom_addr = 0;
1365 ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
1366 &eeprom_addr, sizeof(eeprom_addr),
1367 eeprom_data, XGBE_SFP_EEPROM_BASE_LEN);
1368 if (ret) {
1369 netdev_err(pdata->netdev,
1370 "I2C error reading SFP EEPROM\n");
1371 ret = -EIO;
1372 goto put_mux;
1373 }
1374
1375 sfp_eeprom = (struct xgbe_sfp_eeprom *)eeprom_data;
1376
1377 if (XGBE_SFP_DIAGS_SUPPORTED(sfp_eeprom)) {
1378 /* Read the SFP diagnostic eeprom */
1379 eeprom_addr = 0;
1380 ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_DIAG_INFO_ADDRESS,
1381 &eeprom_addr, sizeof(eeprom_addr),
1382 eeprom_data + XGBE_SFP_EEPROM_BASE_LEN,
1383 XGBE_SFP_EEPROM_DIAG_LEN);
1384 if (ret) {
1385 netdev_err(pdata->netdev,
1386 "I2C error reading SFP DIAGS\n");
1387 ret = -EIO;
1388 goto put_mux;
1389 }
1390 }
1391
1392 for (i = 0, j = eeprom->offset; i < eeprom->len; i++, j++) {
1393 if ((j >= XGBE_SFP_EEPROM_BASE_LEN) &&
1394 !XGBE_SFP_DIAGS_SUPPORTED(sfp_eeprom))
1395 break;
1396
1397 data[i] = eeprom_data[j];
1398 rem--;
1399 }
1400
1401put_mux:
1402 xgbe_phy_sfp_put_mux(pdata);
1403
1404put_own:
1405 xgbe_phy_put_comm_ownership(pdata);
1406
1407done:
1408 eeprom->len -= rem;
1409
1410 return ret;
1411}
1412
1413static int xgbe_phy_module_info(struct xgbe_prv_data *pdata,
1414 struct ethtool_modinfo *modinfo)
1415{
1416 struct xgbe_phy_data *phy_data = pdata->phy_data;
1417
1418 if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
1419 return -ENXIO;
1420
1421 if (!netif_running(pdata->netdev))
1422 return -EIO;
1423
1424 if (phy_data->sfp_mod_absent)
1425 return -EIO;
1426
1427 if (XGBE_SFP_DIAGS_SUPPORTED(&phy_data->sfp_eeprom)) {
1428 modinfo->type = ETH_MODULE_SFF_8472;
1429 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
1430 } else {
1431 modinfo->type = ETH_MODULE_SFF_8079;
1432 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
1433 }
1434
1435 return 0;
1436}
1437
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001438static void xgbe_phy_phydev_flowctrl(struct xgbe_prv_data *pdata)
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001439{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001440 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001441 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001442 u16 lcl_adv = 0, rmt_adv = 0;
1443 u8 fc;
1444
1445 pdata->phy.tx_pause = 0;
1446 pdata->phy.rx_pause = 0;
1447
1448 if (!phy_data->phydev)
1449 return;
1450
1451 if (phy_data->phydev->advertising & ADVERTISED_Pause)
1452 lcl_adv |= ADVERTISE_PAUSE_CAP;
1453 if (phy_data->phydev->advertising & ADVERTISED_Asym_Pause)
1454 lcl_adv |= ADVERTISE_PAUSE_ASYM;
1455
1456 if (phy_data->phydev->pause) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001457 XGBE_SET_LP_ADV(lks, Pause);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001458 rmt_adv |= LPA_PAUSE_CAP;
1459 }
1460 if (phy_data->phydev->asym_pause) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001461 XGBE_SET_LP_ADV(lks, Asym_Pause);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001462 rmt_adv |= LPA_PAUSE_ASYM;
1463 }
1464
1465 fc = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
1466 if (fc & FLOW_CTRL_TX)
1467 pdata->phy.tx_pause = 1;
1468 if (fc & FLOW_CTRL_RX)
1469 pdata->phy.rx_pause = 1;
1470}
1471
1472static enum xgbe_mode xgbe_phy_an37_sgmii_outcome(struct xgbe_prv_data *pdata)
1473{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001474 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001475 enum xgbe_mode mode;
1476
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001477 XGBE_SET_LP_ADV(lks, Autoneg);
1478 XGBE_SET_LP_ADV(lks, TP);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001479
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001480 /* Use external PHY to determine flow control */
1481 if (pdata->phy.pause_autoneg)
1482 xgbe_phy_phydev_flowctrl(pdata);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001483
1484 switch (pdata->an_status & XGBE_SGMII_AN_LINK_SPEED) {
1485 case XGBE_SGMII_AN_LINK_SPEED_100:
1486 if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001487 XGBE_SET_LP_ADV(lks, 100baseT_Full);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001488 mode = XGBE_MODE_SGMII_100;
1489 } else {
1490 /* Half-duplex not supported */
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001491 XGBE_SET_LP_ADV(lks, 100baseT_Half);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001492 mode = XGBE_MODE_UNKNOWN;
1493 }
1494 break;
1495 case XGBE_SGMII_AN_LINK_SPEED_1000:
1496 if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001497 XGBE_SET_LP_ADV(lks, 1000baseT_Full);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001498 mode = XGBE_MODE_SGMII_1000;
1499 } else {
1500 /* Half-duplex not supported */
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001501 XGBE_SET_LP_ADV(lks, 1000baseT_Half);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001502 mode = XGBE_MODE_UNKNOWN;
1503 }
1504 break;
1505 default:
1506 mode = XGBE_MODE_UNKNOWN;
1507 }
1508
1509 return mode;
1510}
1511
1512static enum xgbe_mode xgbe_phy_an37_outcome(struct xgbe_prv_data *pdata)
1513{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001514 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001515 enum xgbe_mode mode;
1516 unsigned int ad_reg, lp_reg;
1517
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001518 XGBE_SET_LP_ADV(lks, Autoneg);
1519 XGBE_SET_LP_ADV(lks, FIBRE);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001520
1521 /* Compare Advertisement and Link Partner register */
1522 ad_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
1523 lp_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_LP_ABILITY);
1524 if (lp_reg & 0x100)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001525 XGBE_SET_LP_ADV(lks, Pause);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001526 if (lp_reg & 0x80)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001527 XGBE_SET_LP_ADV(lks, Asym_Pause);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001528
1529 if (pdata->phy.pause_autoneg) {
1530 /* Set flow control based on auto-negotiation result */
1531 pdata->phy.tx_pause = 0;
1532 pdata->phy.rx_pause = 0;
1533
1534 if (ad_reg & lp_reg & 0x100) {
1535 pdata->phy.tx_pause = 1;
1536 pdata->phy.rx_pause = 1;
1537 } else if (ad_reg & lp_reg & 0x80) {
1538 if (ad_reg & 0x100)
1539 pdata->phy.rx_pause = 1;
1540 else if (lp_reg & 0x100)
1541 pdata->phy.tx_pause = 1;
1542 }
1543 }
1544
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001545 if (lp_reg & 0x20)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001546 XGBE_SET_LP_ADV(lks, 1000baseX_Full);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001547
1548 /* Half duplex is not supported */
1549 ad_reg &= lp_reg;
1550 mode = (ad_reg & 0x20) ? XGBE_MODE_X : XGBE_MODE_UNKNOWN;
1551
1552 return mode;
1553}
1554
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001555static enum xgbe_mode xgbe_phy_an73_redrv_outcome(struct xgbe_prv_data *pdata)
1556{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001557 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001558 struct xgbe_phy_data *phy_data = pdata->phy_data;
1559 enum xgbe_mode mode;
1560 unsigned int ad_reg, lp_reg;
1561
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001562 XGBE_SET_LP_ADV(lks, Autoneg);
1563 XGBE_SET_LP_ADV(lks, Backplane);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001564
1565 /* Use external PHY to determine flow control */
1566 if (pdata->phy.pause_autoneg)
1567 xgbe_phy_phydev_flowctrl(pdata);
1568
1569 /* Compare Advertisement and Link Partner register 2 */
1570 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
1571 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
1572 if (lp_reg & 0x80)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001573 XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001574 if (lp_reg & 0x20)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001575 XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001576
1577 ad_reg &= lp_reg;
1578 if (ad_reg & 0x80) {
1579 switch (phy_data->port_mode) {
1580 case XGBE_PORT_MODE_BACKPLANE:
1581 mode = XGBE_MODE_KR;
1582 break;
1583 default:
1584 mode = XGBE_MODE_SFI;
1585 break;
1586 }
1587 } else if (ad_reg & 0x20) {
1588 switch (phy_data->port_mode) {
1589 case XGBE_PORT_MODE_BACKPLANE:
1590 mode = XGBE_MODE_KX_1000;
1591 break;
1592 case XGBE_PORT_MODE_1000BASE_X:
1593 mode = XGBE_MODE_X;
1594 break;
1595 case XGBE_PORT_MODE_SFP:
1596 switch (phy_data->sfp_base) {
1597 case XGBE_SFP_BASE_1000_T:
1598 if (phy_data->phydev &&
1599 (phy_data->phydev->speed == SPEED_100))
1600 mode = XGBE_MODE_SGMII_100;
1601 else
1602 mode = XGBE_MODE_SGMII_1000;
1603 break;
1604 case XGBE_SFP_BASE_1000_SX:
1605 case XGBE_SFP_BASE_1000_LX:
1606 case XGBE_SFP_BASE_1000_CX:
1607 default:
1608 mode = XGBE_MODE_X;
1609 break;
1610 }
1611 break;
1612 default:
1613 if (phy_data->phydev &&
1614 (phy_data->phydev->speed == SPEED_100))
1615 mode = XGBE_MODE_SGMII_100;
1616 else
1617 mode = XGBE_MODE_SGMII_1000;
1618 break;
1619 }
1620 } else {
1621 mode = XGBE_MODE_UNKNOWN;
1622 }
1623
1624 /* Compare Advertisement and Link Partner register 3 */
1625 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
1626 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
1627 if (lp_reg & 0xc000)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001628 XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001629
1630 return mode;
1631}
1632
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001633static enum xgbe_mode xgbe_phy_an73_outcome(struct xgbe_prv_data *pdata)
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001634{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001635 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001636 enum xgbe_mode mode;
1637 unsigned int ad_reg, lp_reg;
1638
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001639 XGBE_SET_LP_ADV(lks, Autoneg);
1640 XGBE_SET_LP_ADV(lks, Backplane);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001641
1642 /* Compare Advertisement and Link Partner register 1 */
1643 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
1644 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
1645 if (lp_reg & 0x400)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001646 XGBE_SET_LP_ADV(lks, Pause);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001647 if (lp_reg & 0x800)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001648 XGBE_SET_LP_ADV(lks, Asym_Pause);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001649
1650 if (pdata->phy.pause_autoneg) {
1651 /* Set flow control based on auto-negotiation result */
1652 pdata->phy.tx_pause = 0;
1653 pdata->phy.rx_pause = 0;
1654
1655 if (ad_reg & lp_reg & 0x400) {
1656 pdata->phy.tx_pause = 1;
1657 pdata->phy.rx_pause = 1;
1658 } else if (ad_reg & lp_reg & 0x800) {
1659 if (ad_reg & 0x400)
1660 pdata->phy.rx_pause = 1;
1661 else if (lp_reg & 0x400)
1662 pdata->phy.tx_pause = 1;
1663 }
1664 }
1665
1666 /* Compare Advertisement and Link Partner register 2 */
1667 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
1668 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
1669 if (lp_reg & 0x80)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001670 XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001671 if (lp_reg & 0x20)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001672 XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001673
1674 ad_reg &= lp_reg;
1675 if (ad_reg & 0x80)
1676 mode = XGBE_MODE_KR;
1677 else if (ad_reg & 0x20)
1678 mode = XGBE_MODE_KX_1000;
1679 else
1680 mode = XGBE_MODE_UNKNOWN;
1681
1682 /* Compare Advertisement and Link Partner register 3 */
1683 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
1684 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
1685 if (lp_reg & 0xc000)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001686 XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001687
1688 return mode;
1689}
1690
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001691static enum xgbe_mode xgbe_phy_an_outcome(struct xgbe_prv_data *pdata)
1692{
1693 switch (pdata->an_mode) {
1694 case XGBE_AN_MODE_CL73:
1695 return xgbe_phy_an73_outcome(pdata);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001696 case XGBE_AN_MODE_CL73_REDRV:
1697 return xgbe_phy_an73_redrv_outcome(pdata);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001698 case XGBE_AN_MODE_CL37:
1699 return xgbe_phy_an37_outcome(pdata);
1700 case XGBE_AN_MODE_CL37_SGMII:
1701 return xgbe_phy_an37_sgmii_outcome(pdata);
1702 default:
1703 return XGBE_MODE_UNKNOWN;
1704 }
1705}
1706
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001707static void xgbe_phy_an_advertising(struct xgbe_prv_data *pdata,
1708 struct ethtool_link_ksettings *dlks)
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001709{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001710 struct ethtool_link_ksettings *slks = &pdata->phy.lks;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001711 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001712
1713 XGBE_LM_COPY(dlks, advertising, slks, advertising);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001714
1715 /* Without a re-driver, just return current advertising */
1716 if (!phy_data->redrv)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001717 return;
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001718
1719 /* With the KR re-driver we need to advertise a single speed */
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001720 XGBE_CLR_ADV(dlks, 1000baseKX_Full);
1721 XGBE_CLR_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001722
Tom Lendacky41874622018-05-23 11:39:31 -05001723 /* Advertise FEC support is present */
1724 if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
1725 XGBE_SET_ADV(dlks, 10000baseR_FEC);
1726
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001727 switch (phy_data->port_mode) {
1728 case XGBE_PORT_MODE_BACKPLANE:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001729 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001730 break;
1731 case XGBE_PORT_MODE_BACKPLANE_2500:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001732 XGBE_SET_ADV(dlks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001733 break;
1734 case XGBE_PORT_MODE_1000BASE_T:
1735 case XGBE_PORT_MODE_1000BASE_X:
1736 case XGBE_PORT_MODE_NBASE_T:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001737 XGBE_SET_ADV(dlks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001738 break;
1739 case XGBE_PORT_MODE_10GBASE_T:
1740 if (phy_data->phydev &&
1741 (phy_data->phydev->speed == SPEED_10000))
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001742 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001743 else
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001744 XGBE_SET_ADV(dlks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001745 break;
1746 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001747 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001748 break;
1749 case XGBE_PORT_MODE_SFP:
1750 switch (phy_data->sfp_base) {
1751 case XGBE_SFP_BASE_1000_T:
1752 case XGBE_SFP_BASE_1000_SX:
1753 case XGBE_SFP_BASE_1000_LX:
1754 case XGBE_SFP_BASE_1000_CX:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001755 XGBE_SET_ADV(dlks, 1000baseKX_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001756 break;
1757 default:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001758 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001759 break;
1760 }
1761 break;
1762 default:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001763 XGBE_SET_ADV(dlks, 10000baseKR_Full);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001764 break;
1765 }
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001766}
1767
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001768static int xgbe_phy_an_config(struct xgbe_prv_data *pdata)
1769{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001770 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001771 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001772 u32 advertising;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001773 int ret;
1774
1775 ret = xgbe_phy_find_phy_device(pdata);
1776 if (ret)
1777 return ret;
1778
1779 if (!phy_data->phydev)
1780 return 0;
1781
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001782 ethtool_convert_link_mode_to_legacy_u32(&advertising,
1783 lks->link_modes.advertising);
1784
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001785 phy_data->phydev->autoneg = pdata->phy.autoneg;
1786 phy_data->phydev->advertising = phy_data->phydev->supported &
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05001787 advertising;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001788
1789 if (pdata->phy.autoneg != AUTONEG_ENABLE) {
1790 phy_data->phydev->speed = pdata->phy.speed;
1791 phy_data->phydev->duplex = pdata->phy.duplex;
1792 }
1793
1794 ret = phy_start_aneg(phy_data->phydev);
1795
1796 return ret;
1797}
1798
1799static enum xgbe_an_mode xgbe_phy_an_sfp_mode(struct xgbe_phy_data *phy_data)
1800{
1801 switch (phy_data->sfp_base) {
1802 case XGBE_SFP_BASE_1000_T:
1803 return XGBE_AN_MODE_CL37_SGMII;
1804 case XGBE_SFP_BASE_1000_SX:
1805 case XGBE_SFP_BASE_1000_LX:
1806 case XGBE_SFP_BASE_1000_CX:
1807 return XGBE_AN_MODE_CL37;
1808 default:
1809 return XGBE_AN_MODE_NONE;
1810 }
1811}
1812
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001813static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata)
1814{
1815 struct xgbe_phy_data *phy_data = pdata->phy_data;
1816
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001817 /* A KR re-driver will always require CL73 AN */
1818 if (phy_data->redrv)
1819 return XGBE_AN_MODE_CL73_REDRV;
1820
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001821 switch (phy_data->port_mode) {
1822 case XGBE_PORT_MODE_BACKPLANE:
1823 return XGBE_AN_MODE_CL73;
1824 case XGBE_PORT_MODE_BACKPLANE_2500:
1825 return XGBE_AN_MODE_NONE;
1826 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06001827 return XGBE_AN_MODE_CL37_SGMII;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001828 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06001829 return XGBE_AN_MODE_CL37;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001830 case XGBE_PORT_MODE_NBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06001831 return XGBE_AN_MODE_CL37_SGMII;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001832 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06001833 return XGBE_AN_MODE_CL73;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001834 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001835 return XGBE_AN_MODE_NONE;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001836 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001837 return xgbe_phy_an_sfp_mode(phy_data);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001838 default:
1839 return XGBE_AN_MODE_NONE;
1840 }
1841}
1842
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001843static int xgbe_phy_set_redrv_mode_mdio(struct xgbe_prv_data *pdata,
1844 enum xgbe_phy_redrv_mode mode)
1845{
1846 struct xgbe_phy_data *phy_data = pdata->phy_data;
1847 u16 redrv_reg, redrv_val;
1848
1849 redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
1850 redrv_val = (u16)mode;
1851
1852 return pdata->hw_if.write_ext_mii_regs(pdata, phy_data->redrv_addr,
1853 redrv_reg, redrv_val);
1854}
1855
1856static int xgbe_phy_set_redrv_mode_i2c(struct xgbe_prv_data *pdata,
1857 enum xgbe_phy_redrv_mode mode)
1858{
1859 struct xgbe_phy_data *phy_data = pdata->phy_data;
1860 unsigned int redrv_reg;
1861 int ret;
1862
1863 /* Calculate the register to write */
1864 redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
1865
1866 ret = xgbe_phy_redrv_write(pdata, redrv_reg, mode);
1867
1868 return ret;
1869}
1870
1871static void xgbe_phy_set_redrv_mode(struct xgbe_prv_data *pdata)
1872{
1873 struct xgbe_phy_data *phy_data = pdata->phy_data;
1874 enum xgbe_phy_redrv_mode mode;
1875 int ret;
1876
1877 if (!phy_data->redrv)
1878 return;
1879
1880 mode = XGBE_PHY_REDRV_MODE_CX;
1881 if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
1882 (phy_data->sfp_base != XGBE_SFP_BASE_1000_CX) &&
1883 (phy_data->sfp_base != XGBE_SFP_BASE_10000_CR))
1884 mode = XGBE_PHY_REDRV_MODE_SR;
1885
1886 ret = xgbe_phy_get_comm_ownership(pdata);
1887 if (ret)
1888 return;
1889
1890 if (phy_data->redrv_if)
1891 xgbe_phy_set_redrv_mode_i2c(pdata, mode);
1892 else
1893 xgbe_phy_set_redrv_mode_mdio(pdata, mode);
1894
1895 xgbe_phy_put_comm_ownership(pdata);
1896}
1897
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001898static void xgbe_phy_perform_ratechange(struct xgbe_prv_data *pdata,
1899 unsigned int cmd, unsigned int sub_cmd)
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001900{
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001901 unsigned int s0 = 0;
1902 unsigned int wait;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001903
1904 /* Log if a previous command did not complete */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001905 if (XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
1906 netif_dbg(pdata, link, pdata->netdev,
1907 "firmware mailbox not ready for command\n");
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001908
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001909 /* Construct the command */
1910 XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, cmd);
1911 XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, sub_cmd);
1912
1913 /* Issue the command */
1914 XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
1915 XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
1916 XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001917
1918 /* Wait for command to complete */
1919 wait = XGBE_RATECHANGE_COUNT;
1920 while (wait--) {
1921 if (!XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
1922 return;
1923
1924 usleep_range(1000, 2000);
1925 }
1926
1927 netif_dbg(pdata, link, pdata->netdev,
1928 "firmware mailbox command did not complete\n");
1929}
1930
1931static void xgbe_phy_rrc(struct xgbe_prv_data *pdata)
1932{
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001933 /* Receiver Reset Cycle */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001934 xgbe_phy_perform_ratechange(pdata, 5, 0);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001935
1936 netif_dbg(pdata, link, pdata->netdev, "receiver reset complete\n");
1937}
1938
1939static void xgbe_phy_power_off(struct xgbe_prv_data *pdata)
1940{
1941 struct xgbe_phy_data *phy_data = pdata->phy_data;
1942
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001943 /* Power off */
1944 xgbe_phy_perform_ratechange(pdata, 0, 0);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001945
1946 phy_data->cur_mode = XGBE_MODE_UNKNOWN;
1947
1948 netif_dbg(pdata, link, pdata->netdev, "phy powered off\n");
1949}
1950
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001951static void xgbe_phy_sfi_mode(struct xgbe_prv_data *pdata)
1952{
1953 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001954
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001955 xgbe_phy_set_redrv_mode(pdata);
1956
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001957 /* 10G/SFI */
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001958 if (phy_data->sfp_cable != XGBE_SFP_CABLE_PASSIVE) {
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001959 xgbe_phy_perform_ratechange(pdata, 3, 0);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001960 } else {
1961 if (phy_data->sfp_cable_len <= 1)
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001962 xgbe_phy_perform_ratechange(pdata, 3, 1);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001963 else if (phy_data->sfp_cable_len <= 3)
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001964 xgbe_phy_perform_ratechange(pdata, 3, 2);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001965 else
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001966 xgbe_phy_perform_ratechange(pdata, 3, 3);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001967 }
1968
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001969 phy_data->cur_mode = XGBE_MODE_SFI;
1970
1971 netif_dbg(pdata, link, pdata->netdev, "10GbE SFI mode set\n");
1972}
1973
1974static void xgbe_phy_x_mode(struct xgbe_prv_data *pdata)
1975{
1976 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001977
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001978 xgbe_phy_set_redrv_mode(pdata);
1979
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001980 /* 1G/X */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001981 xgbe_phy_perform_ratechange(pdata, 1, 3);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001982
1983 phy_data->cur_mode = XGBE_MODE_X;
1984
1985 netif_dbg(pdata, link, pdata->netdev, "1GbE X mode set\n");
1986}
1987
1988static void xgbe_phy_sgmii_1000_mode(struct xgbe_prv_data *pdata)
1989{
1990 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001991
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06001992 xgbe_phy_set_redrv_mode(pdata);
1993
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001994 /* 1G/SGMII */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05001995 xgbe_phy_perform_ratechange(pdata, 1, 2);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06001996
1997 phy_data->cur_mode = XGBE_MODE_SGMII_1000;
1998
1999 netif_dbg(pdata, link, pdata->netdev, "1GbE SGMII mode set\n");
2000}
2001
2002static void xgbe_phy_sgmii_100_mode(struct xgbe_prv_data *pdata)
2003{
2004 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002005
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002006 xgbe_phy_set_redrv_mode(pdata);
2007
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002008 /* 100M/SGMII */
2009 xgbe_phy_perform_ratechange(pdata, 1, 1);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002010
2011 phy_data->cur_mode = XGBE_MODE_SGMII_100;
2012
2013 netif_dbg(pdata, link, pdata->netdev, "100MbE SGMII mode set\n");
2014}
2015
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002016static void xgbe_phy_kr_mode(struct xgbe_prv_data *pdata)
2017{
2018 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002019
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002020 xgbe_phy_set_redrv_mode(pdata);
2021
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002022 /* 10G/KR */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002023 xgbe_phy_perform_ratechange(pdata, 4, 0);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002024
2025 phy_data->cur_mode = XGBE_MODE_KR;
2026
2027 netif_dbg(pdata, link, pdata->netdev, "10GbE KR mode set\n");
2028}
2029
2030static void xgbe_phy_kx_2500_mode(struct xgbe_prv_data *pdata)
2031{
2032 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002033
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002034 xgbe_phy_set_redrv_mode(pdata);
2035
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002036 /* 2.5G/KX */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002037 xgbe_phy_perform_ratechange(pdata, 2, 0);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002038
2039 phy_data->cur_mode = XGBE_MODE_KX_2500;
2040
2041 netif_dbg(pdata, link, pdata->netdev, "2.5GbE KX mode set\n");
2042}
2043
2044static void xgbe_phy_kx_1000_mode(struct xgbe_prv_data *pdata)
2045{
2046 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002047
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002048 xgbe_phy_set_redrv_mode(pdata);
2049
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002050 /* 1G/KX */
Lendacky, Thomas549b32a2017-06-28 13:41:32 -05002051 xgbe_phy_perform_ratechange(pdata, 1, 3);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002052
2053 phy_data->cur_mode = XGBE_MODE_KX_1000;
2054
2055 netif_dbg(pdata, link, pdata->netdev, "1GbE KX mode set\n");
2056}
2057
2058static enum xgbe_mode xgbe_phy_cur_mode(struct xgbe_prv_data *pdata)
2059{
2060 struct xgbe_phy_data *phy_data = pdata->phy_data;
2061
2062 return phy_data->cur_mode;
2063}
2064
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002065static enum xgbe_mode xgbe_phy_switch_baset_mode(struct xgbe_prv_data *pdata)
2066{
2067 struct xgbe_phy_data *phy_data = pdata->phy_data;
2068
2069 /* No switching if not 10GBase-T */
2070 if (phy_data->port_mode != XGBE_PORT_MODE_10GBASE_T)
2071 return xgbe_phy_cur_mode(pdata);
2072
2073 switch (xgbe_phy_cur_mode(pdata)) {
2074 case XGBE_MODE_SGMII_100:
2075 case XGBE_MODE_SGMII_1000:
2076 return XGBE_MODE_KR;
2077 case XGBE_MODE_KR:
2078 default:
2079 return XGBE_MODE_SGMII_1000;
2080 }
2081}
2082
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002083static enum xgbe_mode xgbe_phy_switch_bp_2500_mode(struct xgbe_prv_data *pdata)
2084{
2085 return XGBE_MODE_KX_2500;
2086}
2087
2088static enum xgbe_mode xgbe_phy_switch_bp_mode(struct xgbe_prv_data *pdata)
2089{
2090 /* If we are in KR switch to KX, and vice-versa */
2091 switch (xgbe_phy_cur_mode(pdata)) {
2092 case XGBE_MODE_KX_1000:
2093 return XGBE_MODE_KR;
2094 case XGBE_MODE_KR:
2095 default:
2096 return XGBE_MODE_KX_1000;
2097 }
2098}
2099
2100static enum xgbe_mode xgbe_phy_switch_mode(struct xgbe_prv_data *pdata)
2101{
2102 struct xgbe_phy_data *phy_data = pdata->phy_data;
2103
2104 switch (phy_data->port_mode) {
2105 case XGBE_PORT_MODE_BACKPLANE:
2106 return xgbe_phy_switch_bp_mode(pdata);
2107 case XGBE_PORT_MODE_BACKPLANE_2500:
2108 return xgbe_phy_switch_bp_2500_mode(pdata);
2109 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002110 case XGBE_PORT_MODE_NBASE_T:
2111 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002112 return xgbe_phy_switch_baset_mode(pdata);
2113 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002114 case XGBE_PORT_MODE_10GBASE_R:
2115 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002116 /* No switching, so just return current mode */
2117 return xgbe_phy_cur_mode(pdata);
2118 default:
2119 return XGBE_MODE_UNKNOWN;
2120 }
2121}
2122
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002123static enum xgbe_mode xgbe_phy_get_basex_mode(struct xgbe_phy_data *phy_data,
2124 int speed)
2125{
2126 switch (speed) {
2127 case SPEED_1000:
2128 return XGBE_MODE_X;
2129 case SPEED_10000:
2130 return XGBE_MODE_KR;
2131 default:
2132 return XGBE_MODE_UNKNOWN;
2133 }
2134}
2135
2136static enum xgbe_mode xgbe_phy_get_baset_mode(struct xgbe_phy_data *phy_data,
2137 int speed)
2138{
2139 switch (speed) {
2140 case SPEED_100:
2141 return XGBE_MODE_SGMII_100;
2142 case SPEED_1000:
2143 return XGBE_MODE_SGMII_1000;
Lendacky, Thomased3333f2017-06-28 13:42:25 -05002144 case SPEED_2500:
2145 return XGBE_MODE_KX_2500;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002146 case SPEED_10000:
2147 return XGBE_MODE_KR;
2148 default:
2149 return XGBE_MODE_UNKNOWN;
2150 }
2151}
2152
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002153static enum xgbe_mode xgbe_phy_get_sfp_mode(struct xgbe_phy_data *phy_data,
2154 int speed)
2155{
2156 switch (speed) {
2157 case SPEED_100:
2158 return XGBE_MODE_SGMII_100;
2159 case SPEED_1000:
2160 if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
2161 return XGBE_MODE_SGMII_1000;
2162 else
2163 return XGBE_MODE_X;
2164 case SPEED_10000:
2165 case SPEED_UNKNOWN:
2166 return XGBE_MODE_SFI;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002167 default:
2168 return XGBE_MODE_UNKNOWN;
2169 }
2170}
2171
2172static enum xgbe_mode xgbe_phy_get_bp_2500_mode(int speed)
2173{
2174 switch (speed) {
2175 case SPEED_2500:
2176 return XGBE_MODE_KX_2500;
2177 default:
2178 return XGBE_MODE_UNKNOWN;
2179 }
2180}
2181
2182static enum xgbe_mode xgbe_phy_get_bp_mode(int speed)
2183{
2184 switch (speed) {
2185 case SPEED_1000:
2186 return XGBE_MODE_KX_1000;
2187 case SPEED_10000:
2188 return XGBE_MODE_KR;
2189 default:
2190 return XGBE_MODE_UNKNOWN;
2191 }
2192}
2193
2194static enum xgbe_mode xgbe_phy_get_mode(struct xgbe_prv_data *pdata,
2195 int speed)
2196{
2197 struct xgbe_phy_data *phy_data = pdata->phy_data;
2198
2199 switch (phy_data->port_mode) {
2200 case XGBE_PORT_MODE_BACKPLANE:
2201 return xgbe_phy_get_bp_mode(speed);
2202 case XGBE_PORT_MODE_BACKPLANE_2500:
2203 return xgbe_phy_get_bp_2500_mode(speed);
2204 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002205 case XGBE_PORT_MODE_NBASE_T:
2206 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002207 return xgbe_phy_get_baset_mode(phy_data, speed);
2208 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002209 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002210 return xgbe_phy_get_basex_mode(phy_data, speed);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002211 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002212 return xgbe_phy_get_sfp_mode(phy_data, speed);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002213 default:
2214 return XGBE_MODE_UNKNOWN;
2215 }
2216}
2217
2218static void xgbe_phy_set_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
2219{
2220 switch (mode) {
2221 case XGBE_MODE_KX_1000:
2222 xgbe_phy_kx_1000_mode(pdata);
2223 break;
2224 case XGBE_MODE_KX_2500:
2225 xgbe_phy_kx_2500_mode(pdata);
2226 break;
2227 case XGBE_MODE_KR:
2228 xgbe_phy_kr_mode(pdata);
2229 break;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002230 case XGBE_MODE_SGMII_100:
2231 xgbe_phy_sgmii_100_mode(pdata);
2232 break;
2233 case XGBE_MODE_SGMII_1000:
2234 xgbe_phy_sgmii_1000_mode(pdata);
2235 break;
2236 case XGBE_MODE_X:
2237 xgbe_phy_x_mode(pdata);
2238 break;
2239 case XGBE_MODE_SFI:
2240 xgbe_phy_sfi_mode(pdata);
2241 break;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002242 default:
2243 break;
2244 }
2245}
2246
2247static bool xgbe_phy_check_mode(struct xgbe_prv_data *pdata,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002248 enum xgbe_mode mode, bool advert)
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002249{
2250 if (pdata->phy.autoneg == AUTONEG_ENABLE) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002251 return advert;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002252 } else {
2253 enum xgbe_mode cur_mode;
2254
2255 cur_mode = xgbe_phy_get_mode(pdata, pdata->phy.speed);
2256 if (cur_mode == mode)
2257 return true;
2258 }
2259
2260 return false;
2261}
2262
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002263static bool xgbe_phy_use_basex_mode(struct xgbe_prv_data *pdata,
2264 enum xgbe_mode mode)
2265{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002266 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2267
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002268 switch (mode) {
2269 case XGBE_MODE_X:
2270 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002271 XGBE_ADV(lks, 1000baseX_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002272 case XGBE_MODE_KR:
2273 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002274 XGBE_ADV(lks, 10000baseKR_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002275 default:
2276 return false;
2277 }
2278}
2279
2280static bool xgbe_phy_use_baset_mode(struct xgbe_prv_data *pdata,
2281 enum xgbe_mode mode)
2282{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002283 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2284
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002285 switch (mode) {
2286 case XGBE_MODE_SGMII_100:
2287 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002288 XGBE_ADV(lks, 100baseT_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002289 case XGBE_MODE_SGMII_1000:
2290 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002291 XGBE_ADV(lks, 1000baseT_Full));
Lendacky, Thomased3333f2017-06-28 13:42:25 -05002292 case XGBE_MODE_KX_2500:
2293 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002294 XGBE_ADV(lks, 2500baseT_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002295 case XGBE_MODE_KR:
2296 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002297 XGBE_ADV(lks, 10000baseT_Full));
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002298 default:
2299 return false;
2300 }
2301}
2302
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002303static bool xgbe_phy_use_sfp_mode(struct xgbe_prv_data *pdata,
2304 enum xgbe_mode mode)
2305{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002306 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002307 struct xgbe_phy_data *phy_data = pdata->phy_data;
2308
2309 switch (mode) {
2310 case XGBE_MODE_X:
2311 if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
2312 return false;
2313 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002314 XGBE_ADV(lks, 1000baseX_Full));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002315 case XGBE_MODE_SGMII_100:
2316 if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
2317 return false;
2318 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002319 XGBE_ADV(lks, 100baseT_Full));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002320 case XGBE_MODE_SGMII_1000:
2321 if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
2322 return false;
2323 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002324 XGBE_ADV(lks, 1000baseT_Full));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002325 case XGBE_MODE_SFI:
Lendacky, Thomas56503d52017-06-28 13:41:40 -05002326 if (phy_data->sfp_mod_absent)
2327 return true;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002328 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002329 XGBE_ADV(lks, 10000baseSR_Full) ||
2330 XGBE_ADV(lks, 10000baseLR_Full) ||
2331 XGBE_ADV(lks, 10000baseLRM_Full) ||
2332 XGBE_ADV(lks, 10000baseER_Full) ||
2333 XGBE_ADV(lks, 10000baseCR_Full));
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002334 default:
2335 return false;
2336 }
2337}
2338
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002339static bool xgbe_phy_use_bp_2500_mode(struct xgbe_prv_data *pdata,
2340 enum xgbe_mode mode)
2341{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002342 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2343
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002344 switch (mode) {
2345 case XGBE_MODE_KX_2500:
2346 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002347 XGBE_ADV(lks, 2500baseX_Full));
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002348 default:
2349 return false;
2350 }
2351}
2352
2353static bool xgbe_phy_use_bp_mode(struct xgbe_prv_data *pdata,
2354 enum xgbe_mode mode)
2355{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002356 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2357
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002358 switch (mode) {
2359 case XGBE_MODE_KX_1000:
2360 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002361 XGBE_ADV(lks, 1000baseKX_Full));
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002362 case XGBE_MODE_KR:
2363 return xgbe_phy_check_mode(pdata, mode,
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05002364 XGBE_ADV(lks, 10000baseKR_Full));
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002365 default:
2366 return false;
2367 }
2368}
2369
2370static bool xgbe_phy_use_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
2371{
2372 struct xgbe_phy_data *phy_data = pdata->phy_data;
2373
2374 switch (phy_data->port_mode) {
2375 case XGBE_PORT_MODE_BACKPLANE:
2376 return xgbe_phy_use_bp_mode(pdata, mode);
2377 case XGBE_PORT_MODE_BACKPLANE_2500:
2378 return xgbe_phy_use_bp_2500_mode(pdata, mode);
2379 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002380 case XGBE_PORT_MODE_NBASE_T:
2381 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002382 return xgbe_phy_use_baset_mode(pdata, mode);
2383 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002384 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002385 return xgbe_phy_use_basex_mode(pdata, mode);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002386 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002387 return xgbe_phy_use_sfp_mode(pdata, mode);
2388 default:
2389 return false;
2390 }
2391}
2392
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002393static bool xgbe_phy_valid_speed_basex_mode(struct xgbe_phy_data *phy_data,
2394 int speed)
2395{
2396 switch (speed) {
2397 case SPEED_1000:
2398 return (phy_data->port_mode == XGBE_PORT_MODE_1000BASE_X);
2399 case SPEED_10000:
2400 return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_R);
2401 default:
2402 return false;
2403 }
2404}
2405
2406static bool xgbe_phy_valid_speed_baset_mode(struct xgbe_phy_data *phy_data,
2407 int speed)
2408{
2409 switch (speed) {
2410 case SPEED_100:
2411 case SPEED_1000:
2412 return true;
Lendacky, Thomased3333f2017-06-28 13:42:25 -05002413 case SPEED_2500:
2414 return (phy_data->port_mode == XGBE_PORT_MODE_NBASE_T);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002415 case SPEED_10000:
2416 return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_T);
2417 default:
2418 return false;
2419 }
2420}
2421
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002422static bool xgbe_phy_valid_speed_sfp_mode(struct xgbe_phy_data *phy_data,
2423 int speed)
2424{
2425 switch (speed) {
2426 case SPEED_100:
2427 return (phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000);
2428 case SPEED_1000:
2429 return ((phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000) ||
2430 (phy_data->sfp_speed == XGBE_SFP_SPEED_1000));
2431 case SPEED_10000:
2432 return (phy_data->sfp_speed == XGBE_SFP_SPEED_10000);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002433 default:
2434 return false;
2435 }
2436}
2437
2438static bool xgbe_phy_valid_speed_bp_2500_mode(int speed)
2439{
2440 switch (speed) {
2441 case SPEED_2500:
2442 return true;
2443 default:
2444 return false;
2445 }
2446}
2447
2448static bool xgbe_phy_valid_speed_bp_mode(int speed)
2449{
2450 switch (speed) {
2451 case SPEED_1000:
2452 case SPEED_10000:
2453 return true;
2454 default:
2455 return false;
2456 }
2457}
2458
2459static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
2460{
2461 struct xgbe_phy_data *phy_data = pdata->phy_data;
2462
2463 switch (phy_data->port_mode) {
2464 case XGBE_PORT_MODE_BACKPLANE:
2465 return xgbe_phy_valid_speed_bp_mode(speed);
2466 case XGBE_PORT_MODE_BACKPLANE_2500:
2467 return xgbe_phy_valid_speed_bp_2500_mode(speed);
2468 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002469 case XGBE_PORT_MODE_NBASE_T:
2470 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002471 return xgbe_phy_valid_speed_baset_mode(phy_data, speed);
2472 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002473 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002474 return xgbe_phy_valid_speed_basex_mode(phy_data, speed);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002475 case XGBE_PORT_MODE_SFP:
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002476 return xgbe_phy_valid_speed_sfp_mode(phy_data, speed);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002477 default:
2478 return false;
2479 }
2480}
2481
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002482static int xgbe_phy_link_status(struct xgbe_prv_data *pdata, int *an_restart)
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002483{
2484 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas8c5385c2016-11-14 16:39:16 -06002485 unsigned int reg;
2486 int ret;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002487
2488 *an_restart = 0;
2489
2490 if (phy_data->port_mode == XGBE_PORT_MODE_SFP) {
2491 /* Check SFP signals */
2492 xgbe_phy_sfp_detect(pdata);
2493
2494 if (phy_data->sfp_changed) {
2495 *an_restart = 1;
2496 return 0;
2497 }
2498
2499 if (phy_data->sfp_mod_absent || phy_data->sfp_rx_los)
2500 return 0;
2501 }
2502
2503 if (phy_data->phydev) {
2504 /* Check external PHY */
2505 ret = phy_read_status(phy_data->phydev);
2506 if (ret < 0)
2507 return 0;
2508
2509 if ((pdata->phy.autoneg == AUTONEG_ENABLE) &&
2510 !phy_aneg_done(phy_data->phydev))
2511 return 0;
2512
2513 if (!phy_data->phydev->link)
2514 return 0;
2515 }
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002516
2517 /* Link status is latched low, so read once to clear
2518 * and then read again to get current state
2519 */
2520 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
2521 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
2522 if (reg & MDIO_STAT1_LSTATUS)
2523 return 1;
2524
2525 /* No link, attempt a receiver reset cycle */
Tom Lendacky96f4d432018-04-23 11:43:17 -05002526 if (phy_data->rrc_count++ > XGBE_RRC_FREQUENCY) {
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002527 phy_data->rrc_count = 0;
2528 xgbe_phy_rrc(pdata);
2529 }
2530
2531 return 0;
2532}
2533
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002534static void xgbe_phy_sfp_gpio_setup(struct xgbe_prv_data *pdata)
2535{
2536 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002537
2538 phy_data->sfp_gpio_address = XGBE_GPIO_ADDRESS_PCA9555 +
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002539 XP_GET_BITS(pdata->pp3, XP_PROP_3,
2540 GPIO_ADDR);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002541
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002542 phy_data->sfp_gpio_mask = XP_GET_BITS(pdata->pp3, XP_PROP_3,
2543 GPIO_MASK);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002544
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002545 phy_data->sfp_gpio_rx_los = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002546 GPIO_RX_LOS);
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002547 phy_data->sfp_gpio_tx_fault = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002548 GPIO_TX_FAULT);
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002549 phy_data->sfp_gpio_mod_absent = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002550 GPIO_MOD_ABS);
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002551 phy_data->sfp_gpio_rate_select = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002552 GPIO_RATE_SELECT);
2553
2554 if (netif_msg_probe(pdata)) {
2555 dev_dbg(pdata->dev, "SFP: gpio_address=%#x\n",
2556 phy_data->sfp_gpio_address);
2557 dev_dbg(pdata->dev, "SFP: gpio_mask=%#x\n",
2558 phy_data->sfp_gpio_mask);
2559 dev_dbg(pdata->dev, "SFP: gpio_rx_los=%u\n",
2560 phy_data->sfp_gpio_rx_los);
2561 dev_dbg(pdata->dev, "SFP: gpio_tx_fault=%u\n",
2562 phy_data->sfp_gpio_tx_fault);
2563 dev_dbg(pdata->dev, "SFP: gpio_mod_absent=%u\n",
2564 phy_data->sfp_gpio_mod_absent);
2565 dev_dbg(pdata->dev, "SFP: gpio_rate_select=%u\n",
2566 phy_data->sfp_gpio_rate_select);
2567 }
2568}
2569
2570static void xgbe_phy_sfp_comm_setup(struct xgbe_prv_data *pdata)
2571{
2572 struct xgbe_phy_data *phy_data = pdata->phy_data;
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002573 unsigned int mux_addr_hi, mux_addr_lo;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002574
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002575 mux_addr_hi = XP_GET_BITS(pdata->pp4, XP_PROP_4, MUX_ADDR_HI);
2576 mux_addr_lo = XP_GET_BITS(pdata->pp4, XP_PROP_4, MUX_ADDR_LO);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002577 if (mux_addr_lo == XGBE_SFP_DIRECT)
2578 return;
2579
2580 phy_data->sfp_comm = XGBE_SFP_COMM_PCA9545;
2581 phy_data->sfp_mux_address = (mux_addr_hi << 2) + mux_addr_lo;
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002582 phy_data->sfp_mux_channel = XP_GET_BITS(pdata->pp4, XP_PROP_4,
2583 MUX_CHAN);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002584
2585 if (netif_msg_probe(pdata)) {
2586 dev_dbg(pdata->dev, "SFP: mux_address=%#x\n",
2587 phy_data->sfp_mux_address);
2588 dev_dbg(pdata->dev, "SFP: mux_channel=%u\n",
2589 phy_data->sfp_mux_channel);
2590 }
2591}
2592
2593static void xgbe_phy_sfp_setup(struct xgbe_prv_data *pdata)
2594{
2595 xgbe_phy_sfp_comm_setup(pdata);
2596 xgbe_phy_sfp_gpio_setup(pdata);
2597}
2598
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002599static int xgbe_phy_int_mdio_reset(struct xgbe_prv_data *pdata)
2600{
2601 struct xgbe_phy_data *phy_data = pdata->phy_data;
2602 unsigned int ret;
2603
2604 ret = pdata->hw_if.set_gpio(pdata, phy_data->mdio_reset_gpio);
2605 if (ret)
2606 return ret;
2607
2608 ret = pdata->hw_if.clr_gpio(pdata, phy_data->mdio_reset_gpio);
2609
2610 return ret;
2611}
2612
2613static int xgbe_phy_i2c_mdio_reset(struct xgbe_prv_data *pdata)
2614{
2615 struct xgbe_phy_data *phy_data = pdata->phy_data;
2616 u8 gpio_reg, gpio_ports[2], gpio_data[3];
2617 int ret;
2618
2619 /* Read the output port registers */
2620 gpio_reg = 2;
2621 ret = xgbe_phy_i2c_read(pdata, phy_data->mdio_reset_addr,
2622 &gpio_reg, sizeof(gpio_reg),
2623 gpio_ports, sizeof(gpio_ports));
2624 if (ret)
2625 return ret;
2626
2627 /* Prepare to write the GPIO data */
2628 gpio_data[0] = 2;
2629 gpio_data[1] = gpio_ports[0];
2630 gpio_data[2] = gpio_ports[1];
2631
2632 /* Set the GPIO pin */
2633 if (phy_data->mdio_reset_gpio < 8)
2634 gpio_data[1] |= (1 << (phy_data->mdio_reset_gpio % 8));
2635 else
2636 gpio_data[2] |= (1 << (phy_data->mdio_reset_gpio % 8));
2637
2638 /* Write the output port registers */
2639 ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
2640 gpio_data, sizeof(gpio_data));
2641 if (ret)
2642 return ret;
2643
2644 /* Clear the GPIO pin */
2645 if (phy_data->mdio_reset_gpio < 8)
2646 gpio_data[1] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
2647 else
2648 gpio_data[2] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
2649
2650 /* Write the output port registers */
2651 ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
2652 gpio_data, sizeof(gpio_data));
2653
2654 return ret;
2655}
2656
2657static int xgbe_phy_mdio_reset(struct xgbe_prv_data *pdata)
2658{
2659 struct xgbe_phy_data *phy_data = pdata->phy_data;
2660 int ret;
2661
2662 if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
2663 return 0;
2664
2665 ret = xgbe_phy_get_comm_ownership(pdata);
2666 if (ret)
2667 return ret;
2668
2669 if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO)
2670 ret = xgbe_phy_i2c_mdio_reset(pdata);
2671 else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO)
2672 ret = xgbe_phy_int_mdio_reset(pdata);
2673
2674 xgbe_phy_put_comm_ownership(pdata);
2675
2676 return ret;
2677}
2678
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06002679static bool xgbe_phy_redrv_error(struct xgbe_phy_data *phy_data)
2680{
2681 if (!phy_data->redrv)
2682 return false;
2683
2684 if (phy_data->redrv_if >= XGBE_PHY_REDRV_IF_MAX)
2685 return true;
2686
2687 switch (phy_data->redrv_model) {
2688 case XGBE_PHY_REDRV_MODEL_4223:
2689 if (phy_data->redrv_lane > 3)
2690 return true;
2691 break;
2692 case XGBE_PHY_REDRV_MODEL_4227:
2693 if (phy_data->redrv_lane > 1)
2694 return true;
2695 break;
2696 default:
2697 return true;
2698 }
2699
2700 return false;
2701}
2702
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002703static int xgbe_phy_mdio_reset_setup(struct xgbe_prv_data *pdata)
2704{
2705 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002706
2707 if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
2708 return 0;
2709
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002710 phy_data->mdio_reset = XP_GET_BITS(pdata->pp3, XP_PROP_3, MDIO_RESET);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002711 switch (phy_data->mdio_reset) {
2712 case XGBE_MDIO_RESET_NONE:
2713 case XGBE_MDIO_RESET_I2C_GPIO:
2714 case XGBE_MDIO_RESET_INT_GPIO:
2715 break;
2716 default:
2717 dev_err(pdata->dev, "unsupported MDIO reset (%#x)\n",
2718 phy_data->mdio_reset);
2719 return -EINVAL;
2720 }
2721
2722 if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO) {
2723 phy_data->mdio_reset_addr = XGBE_GPIO_ADDRESS_PCA9555 +
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002724 XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002725 MDIO_RESET_I2C_ADDR);
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002726 phy_data->mdio_reset_gpio = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002727 MDIO_RESET_I2C_GPIO);
2728 } else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO) {
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002729 phy_data->mdio_reset_gpio = XP_GET_BITS(pdata->pp3, XP_PROP_3,
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002730 MDIO_RESET_INT_GPIO);
2731 }
2732
2733 return 0;
2734}
2735
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002736static bool xgbe_phy_port_mode_mismatch(struct xgbe_prv_data *pdata)
2737{
2738 struct xgbe_phy_data *phy_data = pdata->phy_data;
2739
2740 switch (phy_data->port_mode) {
2741 case XGBE_PORT_MODE_BACKPLANE:
2742 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2743 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
2744 return false;
2745 break;
2746 case XGBE_PORT_MODE_BACKPLANE_2500:
2747 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500)
2748 return false;
2749 break;
2750 case XGBE_PORT_MODE_1000BASE_T:
2751 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2752 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000))
2753 return false;
2754 break;
2755 case XGBE_PORT_MODE_1000BASE_X:
2756 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
2757 return false;
2758 break;
2759 case XGBE_PORT_MODE_NBASE_T:
2760 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2761 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2762 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500))
2763 return false;
2764 break;
2765 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002766 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2767 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002768 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
2769 return false;
2770 break;
2771 case XGBE_PORT_MODE_10GBASE_R:
2772 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
2773 return false;
2774 break;
2775 case XGBE_PORT_MODE_SFP:
2776 if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2777 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2778 (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
2779 return false;
2780 break;
2781 default:
2782 break;
2783 }
2784
2785 return true;
2786}
2787
2788static bool xgbe_phy_conn_type_mismatch(struct xgbe_prv_data *pdata)
2789{
2790 struct xgbe_phy_data *phy_data = pdata->phy_data;
2791
2792 switch (phy_data->port_mode) {
2793 case XGBE_PORT_MODE_BACKPLANE:
2794 case XGBE_PORT_MODE_BACKPLANE_2500:
2795 if (phy_data->conn_type == XGBE_CONN_TYPE_BACKPLANE)
2796 return false;
2797 break;
2798 case XGBE_PORT_MODE_1000BASE_T:
2799 case XGBE_PORT_MODE_1000BASE_X:
2800 case XGBE_PORT_MODE_NBASE_T:
2801 case XGBE_PORT_MODE_10GBASE_T:
2802 case XGBE_PORT_MODE_10GBASE_R:
2803 if (phy_data->conn_type == XGBE_CONN_TYPE_MDIO)
2804 return false;
2805 break;
2806 case XGBE_PORT_MODE_SFP:
2807 if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
2808 return false;
2809 break;
2810 default:
2811 break;
2812 }
2813
2814 return true;
2815}
2816
2817static bool xgbe_phy_port_enabled(struct xgbe_prv_data *pdata)
2818{
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002819 if (!XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_SPEEDS))
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002820 return false;
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05002821 if (!XP_GET_BITS(pdata->pp0, XP_PROP_0, CONN_TYPE))
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002822 return false;
2823
2824 return true;
2825}
2826
Tom Lendacky96f4d432018-04-23 11:43:17 -05002827static void xgbe_phy_cdr_track(struct xgbe_prv_data *pdata)
2828{
2829 struct xgbe_phy_data *phy_data = pdata->phy_data;
2830
2831 if (!pdata->debugfs_an_cdr_workaround)
2832 return;
2833
2834 if (!phy_data->phy_cdr_notrack)
2835 return;
2836
2837 usleep_range(phy_data->phy_cdr_delay,
2838 phy_data->phy_cdr_delay + 500);
2839
2840 XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_VEND2_PMA_CDR_CONTROL,
2841 XGBE_PMA_CDR_TRACK_EN_MASK,
2842 XGBE_PMA_CDR_TRACK_EN_ON);
2843
2844 phy_data->phy_cdr_notrack = 0;
2845}
2846
2847static void xgbe_phy_cdr_notrack(struct xgbe_prv_data *pdata)
2848{
2849 struct xgbe_phy_data *phy_data = pdata->phy_data;
2850
2851 if (!pdata->debugfs_an_cdr_workaround)
2852 return;
2853
2854 if (phy_data->phy_cdr_notrack)
2855 return;
2856
2857 XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_VEND2_PMA_CDR_CONTROL,
2858 XGBE_PMA_CDR_TRACK_EN_MASK,
2859 XGBE_PMA_CDR_TRACK_EN_OFF);
2860
2861 xgbe_phy_rrc(pdata);
2862
2863 phy_data->phy_cdr_notrack = 1;
2864}
2865
2866static void xgbe_phy_kr_training_post(struct xgbe_prv_data *pdata)
2867{
2868 if (!pdata->debugfs_an_cdr_track_early)
2869 xgbe_phy_cdr_track(pdata);
2870}
2871
2872static void xgbe_phy_kr_training_pre(struct xgbe_prv_data *pdata)
2873{
2874 if (pdata->debugfs_an_cdr_track_early)
2875 xgbe_phy_cdr_track(pdata);
2876}
2877
2878static void xgbe_phy_an_post(struct xgbe_prv_data *pdata)
2879{
2880 struct xgbe_phy_data *phy_data = pdata->phy_data;
2881
2882 switch (pdata->an_mode) {
2883 case XGBE_AN_MODE_CL73:
2884 case XGBE_AN_MODE_CL73_REDRV:
2885 if (phy_data->cur_mode != XGBE_MODE_KR)
2886 break;
2887
2888 xgbe_phy_cdr_track(pdata);
2889
2890 switch (pdata->an_result) {
2891 case XGBE_AN_READY:
2892 case XGBE_AN_COMPLETE:
2893 break;
2894 default:
2895 if (phy_data->phy_cdr_delay < XGBE_CDR_DELAY_MAX)
2896 phy_data->phy_cdr_delay += XGBE_CDR_DELAY_INC;
2897 else
2898 phy_data->phy_cdr_delay = XGBE_CDR_DELAY_INIT;
2899 break;
2900 }
2901 break;
2902 default:
2903 break;
2904 }
2905}
2906
2907static void xgbe_phy_an_pre(struct xgbe_prv_data *pdata)
2908{
2909 struct xgbe_phy_data *phy_data = pdata->phy_data;
2910
2911 switch (pdata->an_mode) {
2912 case XGBE_AN_MODE_CL73:
2913 case XGBE_AN_MODE_CL73_REDRV:
2914 if (phy_data->cur_mode != XGBE_MODE_KR)
2915 break;
2916
2917 xgbe_phy_cdr_notrack(pdata);
2918 break;
2919 default:
2920 break;
2921 }
2922}
2923
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002924static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
2925{
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002926 struct xgbe_phy_data *phy_data = pdata->phy_data;
2927
2928 /* If we have an external PHY, free it */
2929 xgbe_phy_free_phy_device(pdata);
2930
2931 /* Reset SFP data */
2932 xgbe_phy_sfp_reset(phy_data);
2933 xgbe_phy_sfp_mod_absent(pdata);
2934
Tom Lendacky96f4d432018-04-23 11:43:17 -05002935 /* Reset CDR support */
2936 xgbe_phy_cdr_track(pdata);
2937
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002938 /* Power off the PHY */
2939 xgbe_phy_power_off(pdata);
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -06002940
2941 /* Stop the I2C controller */
2942 pdata->i2c_if.i2c_stop(pdata);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002943}
2944
2945static int xgbe_phy_start(struct xgbe_prv_data *pdata)
2946{
2947 struct xgbe_phy_data *phy_data = pdata->phy_data;
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -06002948 int ret;
2949
2950 /* Start the I2C controller */
2951 ret = pdata->i2c_if.i2c_start(pdata);
2952 if (ret)
2953 return ret;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002954
Lendacky, Thomasb42c6762017-02-28 15:03:01 -06002955 /* Set the proper MDIO mode for the re-driver */
2956 if (phy_data->redrv && !phy_data->redrv_if) {
2957 ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
2958 XGBE_MDIO_MODE_CL22);
2959 if (ret) {
2960 netdev_err(pdata->netdev,
2961 "redriver mdio port not compatible (%u)\n",
2962 phy_data->redrv_addr);
2963 return ret;
2964 }
2965 }
2966
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002967 /* Start in highest supported mode */
2968 xgbe_phy_set_mode(pdata, phy_data->start_mode);
2969
Tom Lendacky96f4d432018-04-23 11:43:17 -05002970 /* Reset CDR support */
2971 xgbe_phy_cdr_track(pdata);
2972
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002973 /* After starting the I2C controller, we can check for an SFP */
2974 switch (phy_data->port_mode) {
2975 case XGBE_PORT_MODE_SFP:
2976 xgbe_phy_sfp_detect(pdata);
2977 break;
2978 default:
2979 break;
2980 }
2981
2982 /* If we have an external PHY, start it */
2983 ret = xgbe_phy_find_phy_device(pdata);
2984 if (ret)
2985 goto err_i2c;
2986
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002987 return 0;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06002988
2989err_i2c:
2990 pdata->i2c_if.i2c_stop(pdata);
2991
2992 return ret;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06002993}
2994
2995static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
2996{
2997 struct xgbe_phy_data *phy_data = pdata->phy_data;
2998 enum xgbe_mode cur_mode;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06002999 int ret;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003000
3001 /* Reset by power cycling the PHY */
3002 cur_mode = phy_data->cur_mode;
3003 xgbe_phy_power_off(pdata);
3004 xgbe_phy_set_mode(pdata, cur_mode);
3005
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003006 if (!phy_data->phydev)
3007 return 0;
3008
3009 /* Reset the external PHY */
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003010 ret = xgbe_phy_mdio_reset(pdata);
3011 if (ret)
3012 return ret;
3013
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003014 return phy_init_hw(phy_data->phydev);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003015}
3016
3017static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
3018{
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003019 struct xgbe_phy_data *phy_data = pdata->phy_data;
3020
3021 /* Unregister for driving external PHYs */
3022 mdiobus_unregister(phy_data->mii);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003023}
3024
3025static int xgbe_phy_init(struct xgbe_prv_data *pdata)
3026{
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003027 struct ethtool_link_ksettings *lks = &pdata->phy.lks;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003028 struct xgbe_phy_data *phy_data;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003029 struct mii_bus *mii;
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -06003030 int ret;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003031
3032 /* Check if enabled */
3033 if (!xgbe_phy_port_enabled(pdata)) {
3034 dev_info(pdata->dev, "device is not enabled\n");
3035 return -ENODEV;
3036 }
3037
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -06003038 /* Initialize the I2C controller */
3039 ret = pdata->i2c_if.i2c_init(pdata);
3040 if (ret)
3041 return ret;
3042
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003043 phy_data = devm_kzalloc(pdata->dev, sizeof(*phy_data), GFP_KERNEL);
3044 if (!phy_data)
3045 return -ENOMEM;
3046 pdata->phy_data = phy_data;
3047
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05003048 phy_data->port_mode = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_MODE);
3049 phy_data->port_id = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_ID);
3050 phy_data->port_speeds = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_SPEEDS);
3051 phy_data->conn_type = XP_GET_BITS(pdata->pp0, XP_PROP_0, CONN_TYPE);
3052 phy_data->mdio_addr = XP_GET_BITS(pdata->pp0, XP_PROP_0, MDIO_ADDR);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003053 if (netif_msg_probe(pdata)) {
3054 dev_dbg(pdata->dev, "port mode=%u\n", phy_data->port_mode);
3055 dev_dbg(pdata->dev, "port id=%u\n", phy_data->port_id);
3056 dev_dbg(pdata->dev, "port speeds=%#x\n", phy_data->port_speeds);
3057 dev_dbg(pdata->dev, "conn type=%u\n", phy_data->conn_type);
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003058 dev_dbg(pdata->dev, "mdio addr=%u\n", phy_data->mdio_addr);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003059 }
3060
Tom Lendackyb93c3ab2018-05-23 11:38:20 -05003061 phy_data->redrv = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_PRESENT);
3062 phy_data->redrv_if = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_IF);
3063 phy_data->redrv_addr = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_ADDR);
3064 phy_data->redrv_lane = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_LANE);
3065 phy_data->redrv_model = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_MODEL);
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06003066 if (phy_data->redrv && netif_msg_probe(pdata)) {
3067 dev_dbg(pdata->dev, "redrv present\n");
3068 dev_dbg(pdata->dev, "redrv i/f=%u\n", phy_data->redrv_if);
3069 dev_dbg(pdata->dev, "redrv addr=%#x\n", phy_data->redrv_addr);
3070 dev_dbg(pdata->dev, "redrv lane=%u\n", phy_data->redrv_lane);
3071 dev_dbg(pdata->dev, "redrv model=%u\n", phy_data->redrv_model);
3072 }
3073
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003074 /* Validate the connection requested */
3075 if (xgbe_phy_conn_type_mismatch(pdata)) {
3076 dev_err(pdata->dev, "phy mode/connection mismatch (%#x/%#x)\n",
3077 phy_data->port_mode, phy_data->conn_type);
Lendacky, Thomas5a4e4c82016-11-17 08:43:37 -06003078 return -EINVAL;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003079 }
3080
3081 /* Validate the mode requested */
3082 if (xgbe_phy_port_mode_mismatch(pdata)) {
3083 dev_err(pdata->dev, "phy mode/speed mismatch (%#x/%#x)\n",
3084 phy_data->port_mode, phy_data->port_speeds);
3085 return -EINVAL;
3086 }
3087
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003088 /* Check for and validate MDIO reset support */
3089 ret = xgbe_phy_mdio_reset_setup(pdata);
3090 if (ret)
3091 return ret;
3092
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06003093 /* Validate the re-driver information */
3094 if (xgbe_phy_redrv_error(phy_data)) {
3095 dev_err(pdata->dev, "phy re-driver settings error\n");
3096 return -EINVAL;
3097 }
3098 pdata->kr_redrv = phy_data->redrv;
3099
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003100 /* Indicate current mode is unknown */
3101 phy_data->cur_mode = XGBE_MODE_UNKNOWN;
3102
3103 /* Initialize supported features */
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003104 XGBE_ZERO_SUP(lks);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003105
3106 switch (phy_data->port_mode) {
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003107 /* Backplane support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003108 case XGBE_PORT_MODE_BACKPLANE:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003109 XGBE_SET_SUP(lks, Autoneg);
3110 XGBE_SET_SUP(lks, Pause);
3111 XGBE_SET_SUP(lks, Asym_Pause);
3112 XGBE_SET_SUP(lks, Backplane);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003113 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003114 XGBE_SET_SUP(lks, 1000baseKX_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003115 phy_data->start_mode = XGBE_MODE_KX_1000;
3116 }
3117 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003118 XGBE_SET_SUP(lks, 10000baseKR_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003119 if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003120 XGBE_SET_SUP(lks, 10000baseR_FEC);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003121 phy_data->start_mode = XGBE_MODE_KR;
3122 }
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003123
3124 phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003125 break;
3126 case XGBE_PORT_MODE_BACKPLANE_2500:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003127 XGBE_SET_SUP(lks, Pause);
3128 XGBE_SET_SUP(lks, Asym_Pause);
3129 XGBE_SET_SUP(lks, Backplane);
3130 XGBE_SET_SUP(lks, 2500baseX_Full);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003131 phy_data->start_mode = XGBE_MODE_KX_2500;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003132
3133 phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003134 break;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003135
3136 /* MDIO 1GBase-T support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003137 case XGBE_PORT_MODE_1000BASE_T:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003138 XGBE_SET_SUP(lks, Autoneg);
3139 XGBE_SET_SUP(lks, Pause);
3140 XGBE_SET_SUP(lks, Asym_Pause);
3141 XGBE_SET_SUP(lks, TP);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003142 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003143 XGBE_SET_SUP(lks, 100baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003144 phy_data->start_mode = XGBE_MODE_SGMII_100;
3145 }
3146 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003147 XGBE_SET_SUP(lks, 1000baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003148 phy_data->start_mode = XGBE_MODE_SGMII_1000;
3149 }
3150
3151 phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
3152 break;
3153
3154 /* MDIO Base-X support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003155 case XGBE_PORT_MODE_1000BASE_X:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003156 XGBE_SET_SUP(lks, Autoneg);
3157 XGBE_SET_SUP(lks, Pause);
3158 XGBE_SET_SUP(lks, Asym_Pause);
3159 XGBE_SET_SUP(lks, FIBRE);
3160 XGBE_SET_SUP(lks, 1000baseX_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003161 phy_data->start_mode = XGBE_MODE_X;
3162
3163 phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
3164 break;
3165
3166 /* MDIO NBase-T support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003167 case XGBE_PORT_MODE_NBASE_T:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003168 XGBE_SET_SUP(lks, Autoneg);
3169 XGBE_SET_SUP(lks, Pause);
3170 XGBE_SET_SUP(lks, Asym_Pause);
3171 XGBE_SET_SUP(lks, TP);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003172 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003173 XGBE_SET_SUP(lks, 100baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003174 phy_data->start_mode = XGBE_MODE_SGMII_100;
3175 }
3176 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003177 XGBE_SET_SUP(lks, 1000baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003178 phy_data->start_mode = XGBE_MODE_SGMII_1000;
3179 }
3180 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003181 XGBE_SET_SUP(lks, 2500baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003182 phy_data->start_mode = XGBE_MODE_KX_2500;
3183 }
3184
3185 phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
3186 break;
3187
3188 /* 10GBase-T support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003189 case XGBE_PORT_MODE_10GBASE_T:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003190 XGBE_SET_SUP(lks, Autoneg);
3191 XGBE_SET_SUP(lks, Pause);
3192 XGBE_SET_SUP(lks, Asym_Pause);
3193 XGBE_SET_SUP(lks, TP);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003194 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003195 XGBE_SET_SUP(lks, 100baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003196 phy_data->start_mode = XGBE_MODE_SGMII_100;
3197 }
3198 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003199 XGBE_SET_SUP(lks, 1000baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003200 phy_data->start_mode = XGBE_MODE_SGMII_1000;
3201 }
3202 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003203 XGBE_SET_SUP(lks, 10000baseT_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003204 phy_data->start_mode = XGBE_MODE_KR;
3205 }
3206
Lendacky, Thomas3b1ded42017-08-18 09:02:18 -05003207 phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003208 break;
3209
3210 /* 10GBase-R support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003211 case XGBE_PORT_MODE_10GBASE_R:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003212 XGBE_SET_SUP(lks, Autoneg);
3213 XGBE_SET_SUP(lks, Pause);
3214 XGBE_SET_SUP(lks, Asym_Pause);
3215 XGBE_SET_SUP(lks, FIBRE);
3216 XGBE_SET_SUP(lks, 10000baseSR_Full);
3217 XGBE_SET_SUP(lks, 10000baseLR_Full);
3218 XGBE_SET_SUP(lks, 10000baseLRM_Full);
3219 XGBE_SET_SUP(lks, 10000baseER_Full);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003220 if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003221 XGBE_SET_SUP(lks, 10000baseR_FEC);
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -06003222 phy_data->start_mode = XGBE_MODE_SFI;
3223
3224 phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
3225 break;
3226
3227 /* SFP support */
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003228 case XGBE_PORT_MODE_SFP:
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003229 XGBE_SET_SUP(lks, Autoneg);
3230 XGBE_SET_SUP(lks, Pause);
3231 XGBE_SET_SUP(lks, Asym_Pause);
3232 XGBE_SET_SUP(lks, TP);
3233 XGBE_SET_SUP(lks, FIBRE);
3234 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003235 phy_data->start_mode = XGBE_MODE_SGMII_100;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003236 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003237 phy_data->start_mode = XGBE_MODE_SGMII_1000;
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003238 if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003239 phy_data->start_mode = XGBE_MODE_SFI;
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003240
3241 phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
3242
3243 xgbe_phy_sfp_setup(pdata);
3244 break;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003245 default:
3246 return -EINVAL;
3247 }
3248
3249 if (netif_msg_probe(pdata))
Lendacky, Thomas85f9feb2017-08-18 09:03:55 -05003250 dev_dbg(pdata->dev, "phy supported=0x%*pb\n",
3251 __ETHTOOL_LINK_MODE_MASK_NBITS,
3252 lks->link_modes.supported);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003253
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06003254 if ((phy_data->conn_type & XGBE_CONN_TYPE_MDIO) &&
3255 (phy_data->phydev_mode != XGBE_MDIO_MODE_NONE)) {
3256 ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
3257 phy_data->phydev_mode);
3258 if (ret) {
3259 dev_err(pdata->dev,
3260 "mdio port/clause not compatible (%d/%u)\n",
3261 phy_data->mdio_addr, phy_data->phydev_mode);
3262 return -EINVAL;
3263 }
3264 }
3265
3266 if (phy_data->redrv && !phy_data->redrv_if) {
3267 ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
3268 XGBE_MDIO_MODE_CL22);
3269 if (ret) {
3270 dev_err(pdata->dev,
3271 "redriver mdio port not compatible (%u)\n",
3272 phy_data->redrv_addr);
3273 return -EINVAL;
3274 }
3275 }
3276
Tom Lendacky96f4d432018-04-23 11:43:17 -05003277 phy_data->phy_cdr_delay = XGBE_CDR_DELAY_INIT;
3278
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003279 /* Register for driving external PHYs */
3280 mii = devm_mdiobus_alloc(pdata->dev);
3281 if (!mii) {
3282 dev_err(pdata->dev, "mdiobus_alloc failed\n");
3283 return -ENOMEM;
3284 }
3285
3286 mii->priv = pdata;
3287 mii->name = "amd-xgbe-mii";
3288 mii->read = xgbe_phy_mii_read;
3289 mii->write = xgbe_phy_mii_write;
3290 mii->parent = pdata->dev;
3291 mii->phy_mask = ~0;
3292 snprintf(mii->id, sizeof(mii->id), "%s", dev_name(pdata->dev));
3293 ret = mdiobus_register(mii);
3294 if (ret) {
3295 dev_err(pdata->dev, "mdiobus_register failed\n");
3296 return ret;
3297 }
3298 phy_data->mii = mii;
3299
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003300 return 0;
3301}
3302
3303void xgbe_init_function_ptrs_phy_v2(struct xgbe_phy_if *phy_if)
3304{
3305 struct xgbe_phy_impl_if *phy_impl = &phy_if->phy_impl;
3306
3307 phy_impl->init = xgbe_phy_init;
3308 phy_impl->exit = xgbe_phy_exit;
3309
3310 phy_impl->reset = xgbe_phy_reset;
3311 phy_impl->start = xgbe_phy_start;
3312 phy_impl->stop = xgbe_phy_stop;
3313
3314 phy_impl->link_status = xgbe_phy_link_status;
3315
3316 phy_impl->valid_speed = xgbe_phy_valid_speed;
3317
3318 phy_impl->use_mode = xgbe_phy_use_mode;
3319 phy_impl->set_mode = xgbe_phy_set_mode;
3320 phy_impl->get_mode = xgbe_phy_get_mode;
3321 phy_impl->switch_mode = xgbe_phy_switch_mode;
3322 phy_impl->cur_mode = xgbe_phy_cur_mode;
3323
3324 phy_impl->an_mode = xgbe_phy_an_mode;
3325
Lendacky, Thomasabf0a1c2016-11-10 17:10:58 -06003326 phy_impl->an_config = xgbe_phy_an_config;
3327
Lendacky, Thomasd7445d12016-11-10 17:11:41 -06003328 phy_impl->an_advertising = xgbe_phy_an_advertising;
3329
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003330 phy_impl->an_outcome = xgbe_phy_an_outcome;
Tom Lendacky96f4d432018-04-23 11:43:17 -05003331
3332 phy_impl->an_pre = xgbe_phy_an_pre;
3333 phy_impl->an_post = xgbe_phy_an_post;
3334
3335 phy_impl->kr_training_pre = xgbe_phy_kr_training_pre;
3336 phy_impl->kr_training_post = xgbe_phy_kr_training_post;
Tom Lendacky53a10242018-05-23 11:38:46 -05003337
3338 phy_impl->module_info = xgbe_phy_module_info;
3339 phy_impl->module_eeprom = xgbe_phy_module_eeprom;
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06003340}