blob: 5e8e31743a28d6b6e2d4a8447de6410a7b984709 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002/*
3 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
4 *
5 * Multi-channel Audio Serial Port Driver
6 *
7 * Author: Nirmal Pandey <n-pandey@ti.com>,
8 * Suresh Rajashekara <suresh.r@ti.com>
9 * Steve Chen <schen@.mvista.com>
10 *
11 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
12 * Copyright: (C) 2009 Texas Instruments, India
Chaithrika U Sb67f4482009-06-05 06:28:40 -040013 */
14
15#include <linux/init.h>
16#include <linux/module.h>
17#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040019#include <linux/delay.h>
20#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020021#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053022#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053023#include <linux/of.h>
24#include <linux/of_platform.h>
25#include <linux/of_device.h>
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020026#include <linux/platform_data/davinci_asp.h>
Jyri Sarhaa75a0532015-03-20 13:31:08 +020027#include <linux/math64.h>
Peter Ujfalusica3d9432018-11-16 15:41:39 +020028#include <linux/bitmap.h>
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +020029#include <linux/gpio/driver.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040030
Daniel Mack64792852014-03-27 11:27:40 +010031#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040032#include <sound/core.h>
33#include <sound/pcm.h>
34#include <sound/pcm_params.h>
35#include <sound/initval.h>
36#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020037#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030039#include "edma-pcm.h"
Peter Ujfalusif2055e12018-12-17 14:21:34 +020040#include "sdma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Arnd Bergmann8ca51042019-03-07 11:11:30 +010045#ifdef CONFIG_PM
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030046static u32 context_regs[] = {
47 DAVINCI_MCASP_TXFMCTL_REG,
48 DAVINCI_MCASP_RXFMCTL_REG,
49 DAVINCI_MCASP_TXFMT_REG,
50 DAVINCI_MCASP_RXFMT_REG,
51 DAVINCI_MCASP_ACLKXCTL_REG,
52 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030053 DAVINCI_MCASP_AHCLKXCTL_REG,
54 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030055 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +020056 DAVINCI_MCASP_PFUNC_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030057 DAVINCI_MCASP_RXMASK_REG,
58 DAVINCI_MCASP_TXMASK_REG,
59 DAVINCI_MCASP_RXTDM_REG,
60 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030061};
62
Peter Ujfalusi790bb942014-02-03 14:51:52 +020063struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030064 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030065 u32 afifo_regs[2]; /* for read/write fifo control registers */
66 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +020067 bool pm_state;
Peter Ujfalusi790bb942014-02-03 14:51:52 +020068};
Arnd Bergmann8ca51042019-03-07 11:11:30 +010069#endif
Peter Ujfalusi790bb942014-02-03 14:51:52 +020070
Jyri Sarhaa75a0532015-03-20 13:31:08 +020071struct davinci_mcasp_ruledata {
72 struct davinci_mcasp *mcasp;
73 int serializers;
74};
75
Peter Ujfalusi70091a32013-11-14 11:35:29 +020076struct davinci_mcasp {
Peter Ujfalusi453c4992013-11-14 11:35:34 +020077 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020078 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020079 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020080 struct device *dev;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020081 struct snd_pcm_substream *substreams[2];
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +020082 unsigned int dai_fmt;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020083
84 /* McASP specific data */
85 int tdm_slots;
Jyri Sarhadd55ff82015-09-09 21:27:44 +030086 u32 tdm_mask[2];
87 int slot_width;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020088 u8 op_mode;
Peter Ujfalusibc184542018-11-16 15:41:41 +020089 u8 dismod;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020090 u8 num_serializer;
91 u8 *serial_dir;
92 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020093 u8 bclk_div;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020094 int streams;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020095 u32 irq_request[2];
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020096 int dma_request[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020097
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020098 int sysclk_freq;
99 bool bclk_master;
100
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200101 unsigned long pdir; /* Pin direction bitfield */
102
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200103 /* McASP FIFO related */
104 u8 txnumevt;
105 u8 rxnumevt;
106
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200107 bool dat_port;
108
Peter Ujfalusi11277832014-11-10 12:32:16 +0200109 /* Used for comstraint setting on the second stream */
110 u32 channels;
111
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +0200112#ifdef CONFIG_GPIOLIB
113 struct gpio_chip gpio_chip;
114#endif
115
Peter Ujfalusi61754712019-01-03 16:05:50 +0200116#ifdef CONFIG_PM
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200117 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200118#endif
Jyri Sarhaa75a0532015-03-20 13:31:08 +0200119
120 struct davinci_mcasp_ruledata ruledata[2];
Jyri Sarha5935a052015-04-23 16:16:05 +0300121 struct snd_pcm_hw_constraint_list chconstr[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200122};
123
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200124static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
125 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128 __raw_writel(__raw_readl(reg) | val, reg);
129}
130
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200131static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
132 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400133{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400135 __raw_writel((__raw_readl(reg) & ~(val)), reg);
136}
137
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200138static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
139 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200141 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400142 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
143}
144
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200145static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
146 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400147{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200148 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400149}
150
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200151static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400152{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200153 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400154}
155
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200156static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400157{
158 int i = 0;
159
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200160 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400161
162 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
163 /* loop count is to avoid the lock-up */
164 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200165 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400166 break;
167 }
168
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200169 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400170 printk(KERN_ERR "GBLCTL write error\n");
171}
172
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200173static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
174{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200175 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
176 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200177
178 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
179}
180
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200181static inline void mcasp_set_clk_pdir(struct davinci_mcasp *mcasp, bool enable)
182{
183 u32 bit = PIN_BIT_AMUTE;
184
185 for_each_set_bit_from(bit, &mcasp->pdir, PIN_BIT_AFSR + 1) {
186 if (enable)
187 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
188 else
189 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
190 }
191}
192
193static inline void mcasp_set_axr_pdir(struct davinci_mcasp *mcasp, bool enable)
194{
195 u32 bit;
196
197 for_each_set_bit(bit, &mcasp->pdir, PIN_BIT_AFSR) {
198 if (enable)
199 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
200 else
201 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
202 }
203}
204
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200205static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400206{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200207 if (mcasp->rxnumevt) { /* enable FIFO */
208 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
209
210 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
211 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
212 }
213
Peter Ujfalusi44982732014-10-29 13:55:45 +0200214 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200215 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
216 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200217 /*
218 * When ASYNC == 0 the transmit and receive sections operate
219 * synchronously from the transmit clock and frame sync. We need to make
220 * sure that the TX signlas are enabled when starting reception.
221 */
222 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200223 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
224 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200225 }
226
Peter Ujfalusi44982732014-10-29 13:55:45 +0200227 /* Activate serializer(s) */
Peter Ujfalusi1003c272018-11-16 15:41:38 +0200228 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200229 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200230 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200231 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200232 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200233 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200234 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200235 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200236
237 /* enable receive IRQs */
238 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
239 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400240}
241
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200242static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400243{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400244 u32 cnt;
245
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200246 if (mcasp->txnumevt) { /* enable FIFO */
247 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
248
249 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
250 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
251 }
252
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200253 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200254 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
255 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200256 mcasp_set_clk_pdir(mcasp, true);
257
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200258 /* Activate serializer(s) */
Peter Ujfalusi1003c272018-11-16 15:41:38 +0200259 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200260 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400261
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200262 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400263 cnt = 0;
Peter Ujfalusie2a0c9f2015-12-11 13:06:24 +0200264 while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
265 (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400266 cnt++;
267
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200268 mcasp_set_axr_pdir(mcasp, true);
269
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200270 /* Release TX state machine */
271 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
272 /* Release Frame Sync generator */
273 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200274
275 /* enable transmit IRQs */
276 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
277 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400278}
279
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200280static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400281{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200282 mcasp->streams++;
283
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200284 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200285 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200286 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200287 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400288}
289
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200290static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400291{
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200292 /* disable IRQ sources */
293 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
294 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
295
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200296 /*
297 * In synchronous mode stop the TX clocks if no other stream is
298 * running
299 */
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200300 if (mcasp_is_synchronous(mcasp) && !mcasp->streams) {
301 mcasp_set_clk_pdir(mcasp, false);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200302 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200303 }
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200304
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200305 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
306 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200307
308 if (mcasp->rxnumevt) { /* disable FIFO */
309 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
310
311 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
312 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400313}
314
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200315static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400316{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200317 u32 val = 0;
318
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200319 /* disable IRQ sources */
320 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
321 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
322
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200323 /*
324 * In synchronous mode keep TX clocks running if the capture stream is
325 * still running.
326 */
327 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
328 val = TXHCLKRST | TXCLKRST | TXFSRST;
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200329 else
330 mcasp_set_clk_pdir(mcasp, false);
331
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200332
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200333 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
334 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200335
336 if (mcasp->txnumevt) { /* disable FIFO */
337 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
338
339 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
340 }
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200341
342 mcasp_set_axr_pdir(mcasp, false);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400343}
344
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200345static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400346{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200347 mcasp->streams--;
348
Peter Ujfalusi03808662014-10-29 13:55:46 +0200349 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200350 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200351 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200352 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400353}
354
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200355static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
356{
357 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
358 struct snd_pcm_substream *substream;
359 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
360 u32 handled_mask = 0;
361 u32 stat;
362
363 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
364 if (stat & XUNDRN & irq_mask) {
365 dev_warn(mcasp->dev, "Transmit buffer underflow\n");
366 handled_mask |= XUNDRN;
367
368 substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
Takashi Iwaidae35d12018-07-04 16:01:43 +0200369 if (substream)
370 snd_pcm_stop_xrun(substream);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200371 }
372
373 if (!handled_mask)
374 dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
375 stat);
376
377 if (stat & XRERR)
378 handled_mask |= XRERR;
379
380 /* Ack the handled event only */
381 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
382
383 return IRQ_RETVAL(handled_mask);
384}
385
386static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
387{
388 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
389 struct snd_pcm_substream *substream;
390 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
391 u32 handled_mask = 0;
392 u32 stat;
393
394 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
395 if (stat & ROVRN & irq_mask) {
396 dev_warn(mcasp->dev, "Receive buffer overflow\n");
397 handled_mask |= ROVRN;
398
399 substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
Takashi Iwaidae35d12018-07-04 16:01:43 +0200400 if (substream)
401 snd_pcm_stop_xrun(substream);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200402 }
403
404 if (!handled_mask)
405 dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
406 stat);
407
408 if (stat & XRERR)
409 handled_mask |= XRERR;
410
411 /* Ack the handled event only */
412 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
413
414 return IRQ_RETVAL(handled_mask);
415}
416
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +0200417static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
418{
419 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
420 irqreturn_t ret = IRQ_NONE;
421
422 if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
423 ret = davinci_mcasp_tx_irq_handler(irq, data);
424
425 if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
426 ret |= davinci_mcasp_rx_irq_handler(irq, data);
427
428 return ret;
429}
430
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400431static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
432 unsigned int fmt)
433{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200434 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200435 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300436 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300437 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300438 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400439
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +0200440 if (!fmt)
441 return 0;
442
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200443 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200444 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300445 case SND_SOC_DAIFMT_DSP_A:
446 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
447 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300448 /* 1st data bit occur one ACLK cycle after the frame sync */
449 data_delay = 1;
450 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200451 case SND_SOC_DAIFMT_DSP_B:
452 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200453 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
454 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300455 /* No delay after FS */
456 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200457 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300458 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200459 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200460 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
461 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300462 /* 1st data bit occur one ACLK cycle after the frame sync */
463 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300464 /* FS need to be inverted */
465 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200466 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300467 case SND_SOC_DAIFMT_LEFT_J:
468 /* configure a full-word SYNC pulse (LRCLK) */
469 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
470 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
471 /* No delay after FS */
472 data_delay = 0;
473 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300474 default:
475 ret = -EINVAL;
476 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200477 }
478
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300479 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
480 FSXDLY(3));
481 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
482 FSRDLY(3));
483
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400484 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
485 case SND_SOC_DAIFMT_CBS_CFS:
486 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200487 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
488 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400489
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200490 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
491 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400492
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200493 /* BCLK */
494 set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
495 set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
496 /* Frame Sync */
497 set_bit(PIN_BIT_AFSX, &mcasp->pdir);
498 set_bit(PIN_BIT_AFSR, &mcasp->pdir);
499
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200500 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400501 break;
Peter Ujfalusi226e2f12015-02-12 16:41:26 +0200502 case SND_SOC_DAIFMT_CBS_CFM:
503 /* codec is clock slave and frame master */
504 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
505 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
506
507 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
508 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
509
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200510 /* BCLK */
511 set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
512 set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
513 /* Frame Sync */
514 clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
515 clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
516
Peter Ujfalusi226e2f12015-02-12 16:41:26 +0200517 mcasp->bclk_master = 1;
518 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400519 case SND_SOC_DAIFMT_CBM_CFS:
520 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200521 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
522 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400523
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200524 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
525 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400526
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200527 /* BCLK */
528 clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
529 clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
530 /* Frame Sync */
531 set_bit(PIN_BIT_AFSX, &mcasp->pdir);
532 set_bit(PIN_BIT_AFSR, &mcasp->pdir);
533
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200534 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400535 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400536 case SND_SOC_DAIFMT_CBM_CFM:
537 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200538 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
539 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400540
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200541 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
542 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400543
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200544 /* BCLK */
545 clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
546 clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
547 /* Frame Sync */
548 clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
549 clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
550
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200551 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400552 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400553 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200554 ret = -EINVAL;
555 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400556 }
557
558 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
559 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200560 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300561 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300562 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400563 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400564 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200565 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300566 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300567 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400568 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400569 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200570 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300571 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300572 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400573 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400574 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200575 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200576 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300577 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400578 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400579 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200580 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300581 goto out;
582 }
583
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300584 if (inv_fs)
585 fs_pol_rising = !fs_pol_rising;
586
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300587 if (fs_pol_rising) {
588 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
589 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
590 } else {
591 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
592 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400593 }
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +0200594
595 mcasp->dai_fmt = fmt;
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200596out:
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200597 pm_runtime_put(mcasp->dev);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200598 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400599}
600
Peter Ujfalusi226e73e2016-05-09 13:42:30 +0300601static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
Jyri Sarha88135432014-08-06 16:47:16 +0300602 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200603{
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200604 pm_runtime_get_sync(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200605 switch (div_id) {
Peter Ujfalusi20d4b102016-05-09 13:42:29 +0300606 case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200607 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200608 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200609 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200610 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
611 break;
612
Peter Ujfalusi20d4b102016-05-09 13:42:29 +0300613 case MCASP_CLKDIV_BCLK: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200614 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200615 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200616 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200617 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300618 if (explicit)
619 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200620 break;
621
Peter Ujfalusi20d4b102016-05-09 13:42:29 +0300622 case MCASP_CLKDIV_BCLK_FS_RATIO:
623 /*
Jyri Sarha14a998b2015-09-17 10:39:05 +0300624 * BCLK/LRCLK ratio descries how many bit-clock cycles
625 * fit into one frame. The clock ratio is given for a
626 * full period of data (for I2S format both left and
627 * right channels), so it has to be divided by number
628 * of tdm-slots (for I2S - divided by 2).
629 * Instead of storing this ratio, we calculate a new
630 * tdm_slot width by dividing the the ratio by the
631 * number of configured tdm slots.
632 */
633 mcasp->slot_width = div / mcasp->tdm_slots;
634 if (div % mcasp->tdm_slots)
635 dev_warn(mcasp->dev,
636 "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
637 __func__, div, mcasp->tdm_slots);
Daniel Mack1b3bc062012-12-05 18:20:38 +0100638 break;
639
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200640 default:
641 return -EINVAL;
642 }
643
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200644 pm_runtime_put(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200645 return 0;
646}
647
Jyri Sarha88135432014-08-06 16:47:16 +0300648static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
649 int div)
650{
Peter Ujfalusi226e73e2016-05-09 13:42:30 +0300651 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
652
653 return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
Jyri Sarha88135432014-08-06 16:47:16 +0300654}
655
Daniel Mack5b66aa22012-10-04 15:08:41 +0200656static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
657 unsigned int freq, int dir)
658{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200659 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200660
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200661 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200662 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200663 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
664 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200665 set_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200666 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200667 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
668 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200669 clear_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200670 }
671
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200672 mcasp->sysclk_freq = freq;
673
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200674 pm_runtime_put(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200675 return 0;
676}
677
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300678/* All serializers must have equal number of channels */
679static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
680 int serializers)
681{
682 struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
683 unsigned int *list = (unsigned int *) cl->list;
684 int slots = mcasp->tdm_slots;
685 int i, count = 0;
686
687 if (mcasp->tdm_mask[stream])
688 slots = hweight32(mcasp->tdm_mask[stream]);
689
Peter Ujfalusie4798d22017-05-11 09:58:22 +0300690 for (i = 1; i <= slots; i++)
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300691 list[count++] = i;
692
693 for (i = 2; i <= serializers; i++)
694 list[count++] = i*slots;
695
696 cl->count = count;
697
698 return 0;
699}
700
701static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
702{
703 int rx_serializers = 0, tx_serializers = 0, ret, i;
704
705 for (i = 0; i < mcasp->num_serializer; i++)
706 if (mcasp->serial_dir[i] == TX_MODE)
707 tx_serializers++;
708 else if (mcasp->serial_dir[i] == RX_MODE)
709 rx_serializers++;
710
711 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
712 tx_serializers);
713 if (ret)
714 return ret;
715
716 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
717 rx_serializers);
718
719 return ret;
720}
721
722
723static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
724 unsigned int tx_mask,
725 unsigned int rx_mask,
726 int slots, int slot_width)
727{
728 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
729
730 dev_dbg(mcasp->dev,
731 "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
732 __func__, tx_mask, rx_mask, slots, slot_width);
733
734 if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
735 dev_err(mcasp->dev,
736 "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
737 tx_mask, rx_mask, slots);
738 return -EINVAL;
739 }
740
741 if (slot_width &&
742 (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
743 dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
744 __func__, slot_width);
745 return -EINVAL;
746 }
747
748 mcasp->tdm_slots = slots;
Andreas Dannenberg1bdd5932015-11-09 12:19:19 -0600749 mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
750 mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300751 mcasp->slot_width = slot_width;
752
753 return davinci_mcasp_set_ch_constraints(mcasp);
754}
755
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200756static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Jyri Sarha14a998b2015-09-17 10:39:05 +0300757 int sample_width)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400758{
Daniel Mackba764b32012-12-05 18:20:37 +0100759 u32 fmt;
Jyri Sarha14a998b2015-09-17 10:39:05 +0300760 u32 tx_rotate = (sample_width / 4) & 0x7;
761 u32 mask = (1ULL << sample_width) - 1;
762 u32 slot_width = sample_width;
763
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300764 /*
765 * For captured data we should not rotate, inversion and masking is
766 * enoguh to get the data to the right position:
767 * Format data from bus after reverse (XRBUF)
768 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
769 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
770 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
771 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
772 */
773 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400774
Daniel Mack1b3bc062012-12-05 18:20:38 +0100775 /*
Jyri Sarha14a998b2015-09-17 10:39:05 +0300776 * Setting the tdm slot width either with set_clkdiv() or
777 * set_tdm_slot() allows us to for example send 32 bits per
778 * channel to the codec, while only 16 of them carry audio
779 * payload.
Daniel Mack1b3bc062012-12-05 18:20:38 +0100780 */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300781 if (mcasp->slot_width) {
Peter Ujfalusid742b922014-11-10 12:32:19 +0200782 /*
Jyri Sarha14a998b2015-09-17 10:39:05 +0300783 * When we have more bclk then it is needed for the
784 * data, we need to use the rotation to move the
785 * received samples to have correct alignment.
Peter Ujfalusid742b922014-11-10 12:32:19 +0200786 */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300787 slot_width = mcasp->slot_width;
788 rx_rotate = (slot_width - sample_width) / 4;
Peter Ujfalusid742b922014-11-10 12:32:19 +0200789 }
Daniel Mack1b3bc062012-12-05 18:20:38 +0100790
Daniel Mackba764b32012-12-05 18:20:37 +0100791 /* mapping of the XSSZ bit-field as described in the datasheet */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300792 fmt = (slot_width >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400793
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200794 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200795 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
796 RXSSZ(0x0F));
797 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
798 TXSSZ(0x0F));
799 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
800 TXROT(7));
801 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
802 RXROT(7));
803 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200804 }
805
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200806 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400807
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400808 return 0;
809}
810
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200811static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300812 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400813{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300814 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400815 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400816 u8 tx_ser = 0;
817 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200818 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100819 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusi72383192015-09-14 16:06:48 +0300820 int active_serializers, numevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200821 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400822 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300823 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200824 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400825
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400826 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200827 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
828 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400829 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200830 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
831 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400832 }
833
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200834 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200835 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
836 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200837 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100838 tx_ser < max_active_serializers) {
Misael Lopez Cruz19db62e2015-06-08 16:03:47 +0300839 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
Peter Ujfalusibc184542018-11-16 15:41:41 +0200840 mcasp->dismod, DISMOD_MASK);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200841 set_bit(PIN_BIT_AXR(i), &mcasp->pdir);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400842 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200843 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100844 rx_ser < max_active_serializers) {
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200845 clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400846 rx_ser++;
Vishal Thanki096a8f82018-05-11 14:33:37 +0200847 } else if (mcasp->serial_dir[i] == INACTIVE_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200848 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
849 SRMOD_INACTIVE, SRMOD_MASK);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200850 clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
851 } else if (mcasp->serial_dir[i] == TX_MODE) {
852 /* Unused TX pins, clear PDIR */
Peter Ujfalusibc184542018-11-16 15:41:41 +0200853 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
854 mcasp->dismod, DISMOD_MASK);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200855 clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400856 }
857 }
858
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300859 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
860 active_serializers = tx_ser;
861 numevt = mcasp->txnumevt;
862 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
863 } else {
864 active_serializers = rx_ser;
865 numevt = mcasp->rxnumevt;
866 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
867 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100868
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300869 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200870 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300871 "enabled in mcasp (%d)\n", channels,
872 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100873 return -EINVAL;
874 }
875
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300876 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300877 if (!numevt) {
878 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300879 if (active_serializers > 1) {
880 /*
881 * If more than one serializers are in use we have one
882 * DMA request to provide data for all serializers.
883 * For example if three serializers are enabled the DMA
884 * need to transfer three words per DMA request.
885 */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300886 dma_data->maxburst = active_serializers;
887 } else {
Peter Ujfalusi33445642014-04-01 15:55:12 +0300888 dma_data->maxburst = 0;
889 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300890 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300891 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400892
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300893 if (period_words % active_serializers) {
894 dev_err(mcasp->dev, "Invalid combination of period words and "
895 "active serializers: %d, %d\n", period_words,
896 active_serializers);
897 return -EINVAL;
898 }
899
900 /*
901 * Calculate the optimal AFIFO depth for platform side:
902 * The number of words for numevt need to be in steps of active
903 * serializers.
904 */
Peter Ujfalusi72383192015-09-14 16:06:48 +0300905 numevt = (numevt / active_serializers) * active_serializers;
906
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300907 while (period_words % numevt && numevt > 0)
908 numevt -= active_serializers;
909 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300910 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400911
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300912 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
913 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100914
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300915 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300916 if (numevt == 1)
917 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300918 dma_data->maxburst = numevt;
919
Michal Bachraty2952b272013-02-28 16:07:08 +0100920 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400921}
922
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200923static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
924 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400925{
926 int i, active_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200927 int total_slots;
928 int active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400929 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200930 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400931
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200932 total_slots = mcasp->tdm_slots;
933
934 /*
935 * If more than one serializer is needed, then use them with
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300936 * all the specified tdm_slots. Otherwise, one serializer can
937 * cope with the transaction using just as many slots as there
938 * are channels in the stream.
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200939 */
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300940 if (mcasp->tdm_mask[stream]) {
941 active_slots = hweight32(mcasp->tdm_mask[stream]);
942 active_serializers = (channels + active_slots - 1) /
943 active_slots;
944 if (active_serializers == 1) {
945 active_slots = channels;
946 for (i = 0; i < total_slots; i++) {
947 if ((1 << i) & mcasp->tdm_mask[stream]) {
948 mask |= (1 << i);
949 if (--active_slots <= 0)
950 break;
951 }
952 }
953 }
954 } else {
955 active_serializers = (channels + total_slots - 1) / total_slots;
956 if (active_serializers == 1)
957 active_slots = channels;
958 else
959 active_slots = total_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200960
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300961 for (i = 0; i < active_slots; i++)
962 mask |= (1 << i);
963 }
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200964 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400965
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200966 if (!mcasp->dat_port)
967 busel = TXSEL;
968
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300969 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
970 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
971 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
972 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
973 FSXMOD(total_slots), FSXMOD(0x1FF));
974 } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
975 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
976 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
977 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
978 FSRMOD(total_slots), FSRMOD(0x1FF));
Peter Ujfalusi0ad7d3a2015-11-23 12:51:53 +0200979 /*
980 * If McASP is set to be TX/RX synchronous and the playback is
981 * not running already we need to configure the TX slots in
982 * order to have correct FSX on the bus
983 */
984 if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
985 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
986 FSXMOD(total_slots), FSXMOD(0x1FF));
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300987 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400988
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200989 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400990}
991
992/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100993static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
994 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400995{
Daniel Mack64792852014-03-27 11:27:40 +0100996 u32 cs_value = 0;
997 u8 *cs_bytes = (u8*) &cs_value;
998
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400999 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
1000 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001001 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001002
1003 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001004 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001005
1006 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001007 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001008
1009 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001010 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001011
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001012 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001013
1014 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001015 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001016
1017 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001018 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001019
Daniel Mack64792852014-03-27 11:27:40 +01001020 /* Set S/PDIF channel status bits */
1021 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
1022 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
1023
1024 switch (rate) {
1025 case 22050:
1026 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
1027 break;
1028 case 24000:
1029 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
1030 break;
1031 case 32000:
1032 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
1033 break;
1034 case 44100:
1035 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
1036 break;
1037 case 48000:
1038 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
1039 break;
1040 case 88200:
1041 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
1042 break;
1043 case 96000:
1044 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
1045 break;
1046 case 176400:
1047 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
1048 break;
1049 case 192000:
1050 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
1051 break;
1052 default:
1053 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
1054 return -EINVAL;
1055 }
1056
1057 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
1058 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
1059
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001060 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001061}
1062
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001063static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001064 unsigned int bclk_freq, bool set)
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001065{
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001066 int error_ppm;
Peter Ujfalusiddecd142016-05-09 13:42:32 +03001067 unsigned int sysclk_freq = mcasp->sysclk_freq;
1068 u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
1069 int div = sysclk_freq / bclk_freq;
1070 int rem = sysclk_freq % bclk_freq;
1071 int aux_div = 1;
1072
1073 if (div > (ACLKXDIV_MASK + 1)) {
1074 if (reg & AHCLKXE) {
1075 aux_div = div / (ACLKXDIV_MASK + 1);
1076 if (div % (ACLKXDIV_MASK + 1))
1077 aux_div++;
1078
1079 sysclk_freq /= aux_div;
1080 div = sysclk_freq / bclk_freq;
1081 rem = sysclk_freq % bclk_freq;
1082 } else if (set) {
1083 dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
1084 sysclk_freq);
1085 }
1086 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001087
1088 if (rem != 0) {
1089 if (div == 0 ||
Peter Ujfalusiddecd142016-05-09 13:42:32 +03001090 ((sysclk_freq / div) - bclk_freq) >
1091 (bclk_freq - (sysclk_freq / (div+1)))) {
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001092 div++;
1093 rem = rem - bclk_freq;
1094 }
1095 }
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001096 error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
1097 (int)bclk_freq)) / div - 1000000;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001098
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001099 if (set) {
1100 if (error_ppm)
1101 dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
1102 error_ppm);
1103
1104 __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
Peter Ujfalusiddecd142016-05-09 13:42:32 +03001105 if (reg & AHCLKXE)
1106 __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
1107 aux_div, 0);
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001108 }
1109
1110 return error_ppm;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001111}
1112
Peter Ujfalusi5fcb4572018-08-31 11:24:56 +03001113static inline u32 davinci_mcasp_tx_delay(struct davinci_mcasp *mcasp)
1114{
1115 if (!mcasp->txnumevt)
1116 return 0;
1117
1118 return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_WFIFOSTS_OFFSET);
1119}
1120
1121static inline u32 davinci_mcasp_rx_delay(struct davinci_mcasp *mcasp)
1122{
1123 if (!mcasp->rxnumevt)
1124 return 0;
1125
1126 return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_RFIFOSTS_OFFSET);
1127}
1128
1129static snd_pcm_sframes_t davinci_mcasp_delay(
1130 struct snd_pcm_substream *substream,
1131 struct snd_soc_dai *cpu_dai)
1132{
1133 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1134 u32 fifo_use;
1135
1136 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1137 fifo_use = davinci_mcasp_tx_delay(mcasp);
1138 else
1139 fifo_use = davinci_mcasp_rx_delay(mcasp);
1140
1141 /*
1142 * Divide the used locations with the channel count to get the
1143 * FIFO usage in samples (don't care about partial samples in the
1144 * buffer).
1145 */
1146 return fifo_use / substream->runtime->channels;
1147}
1148
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001149static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
1150 struct snd_pcm_hw_params *params,
1151 struct snd_soc_dai *cpu_dai)
1152{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001153 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001154 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +02001155 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001156 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001157 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001158
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +02001159 ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
1160 if (ret)
1161 return ret;
1162
Daniel Mack82675252014-07-16 14:04:41 +02001163 /*
1164 * If mcasp is BCLK master, and a BCLK divider was not provided by
1165 * the machine driver, we need to calculate the ratio.
1166 */
1167 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarha1f114f72015-04-23 16:16:04 +03001168 int slots = mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001169 int rate = params_rate(params);
1170 int sbits = params_width(params);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001171
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001172 if (mcasp->slot_width)
1173 sbits = mcasp->slot_width;
1174
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001175 davinci_mcasp_calc_clk_div(mcasp, rate * sbits * slots, true);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001176 }
1177
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001178 ret = mcasp_common_hw_param(mcasp, substream->stream,
1179 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +02001180 if (ret)
1181 return ret;
1182
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001183 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +01001184 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001185 else
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +02001186 ret = mcasp_i2s_hw_param(mcasp, substream->stream,
1187 channels);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001188
1189 if (ret)
1190 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001191
1192 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001193 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001194 case SNDRV_PCM_FORMAT_S8:
Daniel Mackba764b32012-12-05 18:20:37 +01001195 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001196 break;
1197
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001198 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001199 case SNDRV_PCM_FORMAT_S16_LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001200 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001201 break;
1202
Daniel Mack21eb24d2012-10-09 09:35:16 +02001203 case SNDRV_PCM_FORMAT_U24_3LE:
1204 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001205 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +02001206 break;
1207
Daniel Mack6b7fa012012-10-09 11:56:40 +02001208 case SNDRV_PCM_FORMAT_U24_LE:
1209 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +03001210 word_length = 24;
1211 break;
1212
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001213 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001214 case SNDRV_PCM_FORMAT_S32_LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001215 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001216 break;
1217
1218 default:
1219 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
1220 return -EINVAL;
1221 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -04001222
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001223 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001224
Peter Ujfalusi11277832014-11-10 12:32:16 +02001225 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
1226 mcasp->channels = channels;
1227
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001228 return 0;
1229}
1230
1231static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
1232 int cmd, struct snd_soc_dai *cpu_dai)
1233{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001234 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001235 int ret = 0;
1236
1237 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001238 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +05301239 case SNDRV_PCM_TRIGGER_START:
1240 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001241 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001242 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001243 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +05301244 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001245 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001246 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001247 break;
1248
1249 default:
1250 ret = -EINVAL;
1251 }
1252
1253 return ret;
1254}
1255
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001256static const unsigned int davinci_mcasp_dai_rates[] = {
1257 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
1258 88200, 96000, 176400, 192000,
1259};
1260
1261#define DAVINCI_MAX_RATE_ERROR_PPM 1000
1262
1263static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
1264 struct snd_pcm_hw_rule *rule)
1265{
1266 struct davinci_mcasp_ruledata *rd = rule->private;
1267 struct snd_interval *ri =
1268 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
1269 int sbits = params_width(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001270 int slots = rd->mcasp->tdm_slots;
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001271 struct snd_interval range;
1272 int i;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001273
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001274 if (rd->mcasp->slot_width)
1275 sbits = rd->mcasp->slot_width;
1276
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001277 snd_interval_any(&range);
1278 range.empty = 1;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001279
1280 for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001281 if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
Jyri Sarha1f114f72015-04-23 16:16:04 +03001282 uint bclk_freq = sbits*slots*
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001283 davinci_mcasp_dai_rates[i];
1284 int ppm;
1285
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001286 ppm = davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq,
1287 false);
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001288 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1289 if (range.empty) {
1290 range.min = davinci_mcasp_dai_rates[i];
1291 range.empty = 0;
1292 }
1293 range.max = davinci_mcasp_dai_rates[i];
1294 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001295 }
1296 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001297
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001298 dev_dbg(rd->mcasp->dev,
1299 "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
1300 ri->min, ri->max, range.min, range.max, sbits, slots);
1301
1302 return snd_interval_refine(hw_param_interval(params, rule->var),
1303 &range);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001304}
1305
1306static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
1307 struct snd_pcm_hw_rule *rule)
1308{
1309 struct davinci_mcasp_ruledata *rd = rule->private;
1310 struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
1311 struct snd_mask nfmt;
1312 int rate = params_rate(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001313 int slots = rd->mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001314 int i, count = 0;
1315
1316 snd_mask_none(&nfmt);
1317
Peter Ujfalusi9be072a2016-09-01 10:05:12 +03001318 for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001319 if (snd_mask_test(fmt, i)) {
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001320 uint sbits = snd_pcm_format_width(i);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001321 int ppm;
1322
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001323 if (rd->mcasp->slot_width)
1324 sbits = rd->mcasp->slot_width;
1325
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001326 ppm = davinci_mcasp_calc_clk_div(rd->mcasp,
1327 sbits * slots * rate,
1328 false);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001329 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1330 snd_mask_set(&nfmt, i);
1331 count++;
1332 }
1333 }
1334 }
1335 dev_dbg(rd->mcasp->dev,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001336 "%d possible sample format for %d Hz and %d tdm slots\n",
1337 count, rate, slots);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001338
1339 return snd_mask_refine(fmt, &nfmt);
1340}
1341
Peter Ujfalusid43c17d2018-01-05 12:18:07 +02001342static int davinci_mcasp_hw_rule_min_periodsize(
1343 struct snd_pcm_hw_params *params, struct snd_pcm_hw_rule *rule)
1344{
1345 struct snd_interval *period_size = hw_param_interval(params,
1346 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
1347 struct snd_interval frames;
1348
1349 snd_interval_any(&frames);
1350 frames.min = 64;
1351 frames.integer = 1;
1352
1353 return snd_interval_refine(period_size, &frames);
1354}
1355
Peter Ujfalusi11277832014-11-10 12:32:16 +02001356static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
1357 struct snd_soc_dai *cpu_dai)
1358{
1359 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001360 struct davinci_mcasp_ruledata *ruledata =
1361 &mcasp->ruledata[substream->stream];
Peter Ujfalusi11277832014-11-10 12:32:16 +02001362 u32 max_channels = 0;
1363 int i, dir;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001364 int tdm_slots = mcasp->tdm_slots;
1365
Peter Ujfalusi19357362016-05-09 13:39:14 +03001366 /* Do not allow more then one stream per direction */
1367 if (mcasp->substreams[substream->stream])
1368 return -EBUSY;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001369
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001370 mcasp->substreams[substream->stream] = substream;
1371
Peter Ujfalusi19357362016-05-09 13:39:14 +03001372 if (mcasp->tdm_mask[substream->stream])
1373 tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
1374
Peter Ujfalusi11277832014-11-10 12:32:16 +02001375 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1376 return 0;
1377
1378 /*
1379 * Limit the maximum allowed channels for the first stream:
1380 * number of serializers for the direction * tdm slots per serializer
1381 */
1382 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1383 dir = TX_MODE;
1384 else
1385 dir = RX_MODE;
1386
1387 for (i = 0; i < mcasp->num_serializer; i++) {
1388 if (mcasp->serial_dir[i] == dir)
1389 max_channels++;
1390 }
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001391 ruledata->serializers = max_channels;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001392 max_channels *= tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001393 /*
1394 * If the already active stream has less channels than the calculated
1395 * limnit based on the seirializers * tdm_slots, we need to use that as
1396 * a constraint for the second stream.
1397 * Otherwise (first stream or less allowed channels) we use the
1398 * calculated constraint.
1399 */
1400 if (mcasp->channels && mcasp->channels < max_channels)
1401 max_channels = mcasp->channels;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001402 /*
1403 * But we can always allow channels upto the amount of
1404 * the available tdm_slots.
1405 */
1406 if (max_channels < tdm_slots)
1407 max_channels = tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001408
1409 snd_pcm_hw_constraint_minmax(substream->runtime,
1410 SNDRV_PCM_HW_PARAM_CHANNELS,
Peter Ujfalusie4798d22017-05-11 09:58:22 +03001411 0, max_channels);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001412
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001413 snd_pcm_hw_constraint_list(substream->runtime,
1414 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1415 &mcasp->chconstr[substream->stream]);
1416
1417 if (mcasp->slot_width)
1418 snd_pcm_hw_constraint_minmax(substream->runtime,
1419 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
1420 8, mcasp->slot_width);
Jyri Sarha5935a052015-04-23 16:16:05 +03001421
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001422 /*
1423 * If we rely on implicit BCLK divider setting we should
1424 * set constraints based on what we can provide.
1425 */
1426 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
1427 int ret;
1428
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001429 ruledata->mcasp = mcasp;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001430
1431 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1432 SNDRV_PCM_HW_PARAM_RATE,
1433 davinci_mcasp_hw_rule_rate,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001434 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001435 SNDRV_PCM_HW_PARAM_FORMAT, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001436 if (ret)
1437 return ret;
1438 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1439 SNDRV_PCM_HW_PARAM_FORMAT,
1440 davinci_mcasp_hw_rule_format,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001441 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001442 SNDRV_PCM_HW_PARAM_RATE, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001443 if (ret)
1444 return ret;
1445 }
1446
Peter Ujfalusid43c17d2018-01-05 12:18:07 +02001447 snd_pcm_hw_rule_add(substream->runtime, 0,
1448 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
1449 davinci_mcasp_hw_rule_min_periodsize, NULL,
1450 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, -1);
1451
Peter Ujfalusi11277832014-11-10 12:32:16 +02001452 return 0;
1453}
1454
1455static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
1456 struct snd_soc_dai *cpu_dai)
1457{
1458 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1459
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001460 mcasp->substreams[substream->stream] = NULL;
1461
Peter Ujfalusi11277832014-11-10 12:32:16 +02001462 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1463 return;
1464
1465 if (!cpu_dai->active)
1466 mcasp->channels = 0;
1467}
1468
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001469static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001470 .startup = davinci_mcasp_startup,
1471 .shutdown = davinci_mcasp_shutdown,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001472 .trigger = davinci_mcasp_trigger,
Peter Ujfalusi5fcb4572018-08-31 11:24:56 +03001473 .delay = davinci_mcasp_delay,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001474 .hw_params = davinci_mcasp_hw_params,
1475 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +02001476 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +02001477 .set_sysclk = davinci_mcasp_set_sysclk,
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001478 .set_tdm_slot = davinci_mcasp_set_tdm_slot,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001479};
1480
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001481static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
1482{
1483 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1484
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001485 dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1486 dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001487
1488 return 0;
1489}
1490
Peter Ujfalusied29cd52013-11-14 11:35:22 +02001491#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
1492
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001493#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
1494 SNDRV_PCM_FMTBIT_U8 | \
1495 SNDRV_PCM_FMTBIT_S16_LE | \
1496 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +02001497 SNDRV_PCM_FMTBIT_S24_LE | \
1498 SNDRV_PCM_FMTBIT_U24_LE | \
1499 SNDRV_PCM_FMTBIT_S24_3LE | \
1500 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001501 SNDRV_PCM_FMTBIT_S32_LE | \
1502 SNDRV_PCM_FMTBIT_U32_LE)
1503
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001504static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001505 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001506 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001507 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001508 .playback = {
Peter Ujfalusie4798d22017-05-11 09:58:22 +03001509 .channels_min = 1,
Michal Bachraty2952b272013-02-28 16:07:08 +01001510 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001511 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001512 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001513 },
1514 .capture = {
Peter Ujfalusie4798d22017-05-11 09:58:22 +03001515 .channels_min = 1,
Michal Bachraty2952b272013-02-28 16:07:08 +01001516 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001517 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001518 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001519 },
1520 .ops = &davinci_mcasp_dai_ops,
1521
Peter Ujfalusid75249f2014-11-10 12:32:18 +02001522 .symmetric_samplebits = 1,
Jyri Sarha295c3402015-09-09 21:27:42 +03001523 .symmetric_rates = 1,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001524 },
1525 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +02001526 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001527 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001528 .playback = {
1529 .channels_min = 1,
1530 .channels_max = 384,
1531 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001532 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001533 },
1534 .ops = &davinci_mcasp_dai_ops,
1535 },
1536
1537};
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001538
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001539static const struct snd_soc_component_driver davinci_mcasp_component = {
1540 .name = "davinci-mcasp",
1541};
1542
Jyri Sarha256ba182013-10-18 18:37:42 +03001543/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001544static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001545 .tx_dma_offset = 0x400,
1546 .rx_dma_offset = 0x400,
Jyri Sarha256ba182013-10-18 18:37:42 +03001547 .version = MCASP_VERSION_1,
1548};
1549
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001550static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001551 .tx_dma_offset = 0x2000,
1552 .rx_dma_offset = 0x2000,
Jyri Sarha256ba182013-10-18 18:37:42 +03001553 .version = MCASP_VERSION_2,
1554};
1555
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001556static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001557 .tx_dma_offset = 0,
1558 .rx_dma_offset = 0,
Jyri Sarha256ba182013-10-18 18:37:42 +03001559 .version = MCASP_VERSION_3,
1560};
1561
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001562static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03001563 /* The CFG port offset will be calculated if it is needed */
1564 .tx_dma_offset = 0,
1565 .rx_dma_offset = 0,
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001566 .version = MCASP_VERSION_4,
1567};
1568
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301569static const struct of_device_id mcasp_dt_ids[] = {
1570 {
1571 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001572 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301573 },
1574 {
1575 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001576 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301577 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301578 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001579 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001580 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301581 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001582 {
1583 .compatible = "ti,dra7-mcasp-audio",
1584 .data = &dra7_mcasp_pdata,
1585 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301586 { /* sentinel */ }
1587};
1588MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1589
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001590static int mcasp_reparent_fck(struct platform_device *pdev)
1591{
1592 struct device_node *node = pdev->dev.of_node;
1593 struct clk *gfclk, *parent_clk;
1594 const char *parent_name;
1595 int ret;
1596
1597 if (!node)
1598 return 0;
1599
1600 parent_name = of_get_property(node, "fck_parent", NULL);
1601 if (!parent_name)
1602 return 0;
1603
Peter Ujfalusic6702542016-01-27 15:02:49 +02001604 dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
1605
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001606 gfclk = clk_get(&pdev->dev, "fck");
1607 if (IS_ERR(gfclk)) {
1608 dev_err(&pdev->dev, "failed to get fck\n");
1609 return PTR_ERR(gfclk);
1610 }
1611
1612 parent_clk = clk_get(NULL, parent_name);
1613 if (IS_ERR(parent_clk)) {
1614 dev_err(&pdev->dev, "failed to get parent clock\n");
1615 ret = PTR_ERR(parent_clk);
1616 goto err1;
1617 }
1618
1619 ret = clk_set_parent(gfclk, parent_clk);
1620 if (ret) {
1621 dev_err(&pdev->dev, "failed to reparent fck\n");
1622 goto err2;
1623 }
1624
1625err2:
1626 clk_put(parent_clk);
1627err1:
1628 clk_put(gfclk);
1629 return ret;
1630}
1631
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001632static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301633 struct platform_device *pdev)
1634{
1635 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001636 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301637 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301638 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001639 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301640
1641 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301642 u32 val;
1643 int i, ret = 0;
1644
1645 if (pdev->dev.platform_data) {
1646 pdata = pdev->dev.platform_data;
Peter Ujfalusibc184542018-11-16 15:41:41 +02001647 pdata->dismod = DISMOD_LOW;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301648 return pdata;
1649 } else if (match) {
Peter Ujfalusi272ee032016-06-02 12:55:24 +03001650 pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
1651 GFP_KERNEL);
1652 if (!pdata) {
Peter Ujfalusi272ee032016-06-02 12:55:24 +03001653 ret = -ENOMEM;
1654 return pdata;
1655 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301656 } else {
1657 /* control shouldn't reach here. something is wrong */
1658 ret = -EINVAL;
1659 goto nodata;
1660 }
1661
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301662 ret = of_property_read_u32(np, "op-mode", &val);
1663 if (ret >= 0)
1664 pdata->op_mode = val;
1665
1666 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001667 if (ret >= 0) {
1668 if (val < 2 || val > 32) {
1669 dev_err(&pdev->dev,
1670 "tdm-slots must be in rage [2-32]\n");
1671 ret = -EINVAL;
1672 goto nodata;
1673 }
1674
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301675 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001676 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301677
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301678 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1679 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301680 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001681 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1682 (sizeof(*of_serial_dir) * val),
1683 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301684 if (!of_serial_dir) {
1685 ret = -ENOMEM;
1686 goto nodata;
1687 }
1688
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001689 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301690 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1691
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001692 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301693 pdata->serial_dir = of_serial_dir;
1694 }
1695
Jyri Sarha4023fe62013-10-18 18:37:43 +03001696 ret = of_property_match_string(np, "dma-names", "tx");
1697 if (ret < 0)
1698 goto nodata;
1699
1700 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1701 &dma_spec);
1702 if (ret < 0)
1703 goto nodata;
1704
1705 pdata->tx_dma_channel = dma_spec.args[0];
1706
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001707 /* RX is not valid in DIT mode */
1708 if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
1709 ret = of_property_match_string(np, "dma-names", "rx");
1710 if (ret < 0)
1711 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001712
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001713 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1714 &dma_spec);
1715 if (ret < 0)
1716 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001717
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001718 pdata->rx_dma_channel = dma_spec.args[0];
1719 }
Jyri Sarha4023fe62013-10-18 18:37:43 +03001720
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301721 ret = of_property_read_u32(np, "tx-num-evt", &val);
1722 if (ret >= 0)
1723 pdata->txnumevt = val;
1724
1725 ret = of_property_read_u32(np, "rx-num-evt", &val);
1726 if (ret >= 0)
1727 pdata->rxnumevt = val;
1728
1729 ret = of_property_read_u32(np, "sram-size-playback", &val);
1730 if (ret >= 0)
1731 pdata->sram_size_playback = val;
1732
1733 ret = of_property_read_u32(np, "sram-size-capture", &val);
1734 if (ret >= 0)
1735 pdata->sram_size_capture = val;
1736
Peter Ujfalusibc184542018-11-16 15:41:41 +02001737 ret = of_property_read_u32(np, "dismod", &val);
1738 if (ret >= 0) {
1739 if (val == 0 || val == 2 || val == 3) {
1740 pdata->dismod = DISMOD_VAL(val);
1741 } else {
1742 dev_warn(&pdev->dev, "Invalid dismod value: %u\n", val);
1743 pdata->dismod = DISMOD_LOW;
1744 }
1745 } else {
1746 pdata->dismod = DISMOD_LOW;
1747 }
1748
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301749 return pdata;
1750
1751nodata:
1752 if (ret < 0) {
1753 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1754 ret);
1755 pdata = NULL;
1756 }
1757 return pdata;
1758}
1759
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001760enum {
1761 PCM_EDMA,
1762 PCM_SDMA,
1763};
1764static const char *sdma_prefix = "ti,omap";
1765
1766static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
1767{
1768 struct dma_chan *chan;
1769 const char *tmp;
1770 int ret = PCM_EDMA;
1771
1772 if (!mcasp->dev->of_node)
1773 return PCM_EDMA;
1774
1775 tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
1776 chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
1777 if (IS_ERR(chan)) {
1778 if (PTR_ERR(chan) != -EPROBE_DEFER)
1779 dev_err(mcasp->dev,
1780 "Can't verify DMA configuration (%ld)\n",
1781 PTR_ERR(chan));
1782 return PTR_ERR(chan);
1783 }
Takashi Iwaibefff4f2017-09-07 10:59:17 +02001784 if (WARN_ON(!chan->device || !chan->device->dev))
1785 return -EINVAL;
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001786
1787 if (chan->device->dev->of_node)
1788 ret = of_property_read_string(chan->device->dev->of_node,
1789 "compatible", &tmp);
1790 else
1791 dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
1792
1793 dma_release_channel(chan);
1794 if (ret)
1795 return ret;
1796
1797 dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
1798 if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
1799 return PCM_SDMA;
1800
1801 return PCM_EDMA;
1802}
1803
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03001804static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
1805{
1806 int i;
1807 u32 offset = 0;
1808
1809 if (pdata->version != MCASP_VERSION_4)
1810 return pdata->tx_dma_offset;
1811
1812 for (i = 0; i < pdata->num_serializer; i++) {
1813 if (pdata->serial_dir[i] == TX_MODE) {
1814 if (!offset) {
1815 offset = DAVINCI_MCASP_TXBUF_REG(i);
1816 } else {
1817 pr_err("%s: Only one serializer allowed!\n",
1818 __func__);
1819 break;
1820 }
1821 }
1822 }
1823
1824 return offset;
1825}
1826
1827static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
1828{
1829 int i;
1830 u32 offset = 0;
1831
1832 if (pdata->version != MCASP_VERSION_4)
1833 return pdata->rx_dma_offset;
1834
1835 for (i = 0; i < pdata->num_serializer; i++) {
1836 if (pdata->serial_dir[i] == RX_MODE) {
1837 if (!offset) {
1838 offset = DAVINCI_MCASP_RXBUF_REG(i);
1839 } else {
1840 pr_err("%s: Only one serializer allowed!\n",
1841 __func__);
1842 break;
1843 }
1844 }
1845 }
1846
1847 return offset;
1848}
1849
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +02001850#ifdef CONFIG_GPIOLIB
1851static int davinci_mcasp_gpio_request(struct gpio_chip *chip, unsigned offset)
1852{
1853 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1854
1855 if (mcasp->num_serializer && offset < mcasp->num_serializer &&
1856 mcasp->serial_dir[offset] != INACTIVE_MODE) {
1857 dev_err(mcasp->dev, "AXR%u pin is used for audio\n", offset);
1858 return -EBUSY;
1859 }
1860
1861 /* Do not change the PIN yet */
1862
1863 return pm_runtime_get_sync(mcasp->dev);
1864}
1865
1866static void davinci_mcasp_gpio_free(struct gpio_chip *chip, unsigned offset)
1867{
1868 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1869
1870 /* Set the direction to input */
1871 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
1872
1873 /* Set the pin as McASP pin */
1874 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
1875
1876 pm_runtime_put_sync(mcasp->dev);
1877}
1878
1879static int davinci_mcasp_gpio_direction_out(struct gpio_chip *chip,
1880 unsigned offset, int value)
1881{
1882 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1883 u32 val;
1884
1885 if (value)
1886 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
1887 else
1888 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
1889
1890 val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
1891 if (!(val & BIT(offset))) {
1892 /* Set the pin as GPIO pin */
1893 mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
1894
1895 /* Set the direction to output */
1896 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
1897 }
1898
1899 return 0;
1900}
1901
1902static void davinci_mcasp_gpio_set(struct gpio_chip *chip, unsigned offset,
1903 int value)
1904{
1905 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1906
1907 if (value)
1908 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
1909 else
1910 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
1911}
1912
1913static int davinci_mcasp_gpio_direction_in(struct gpio_chip *chip,
1914 unsigned offset)
1915{
1916 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1917 u32 val;
1918
1919 val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
1920 if (!(val & BIT(offset))) {
1921 /* Set the direction to input */
1922 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
1923
1924 /* Set the pin as GPIO pin */
1925 mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
1926 }
1927
1928 return 0;
1929}
1930
1931static int davinci_mcasp_gpio_get(struct gpio_chip *chip, unsigned offset)
1932{
1933 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1934 u32 val;
1935
1936 val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDSET_REG);
1937 if (val & BIT(offset))
1938 return 1;
1939
1940 return 0;
1941}
1942
1943static int davinci_mcasp_gpio_get_direction(struct gpio_chip *chip,
1944 unsigned offset)
1945{
1946 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1947 u32 val;
1948
1949 val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
1950 if (val & BIT(offset))
1951 return 0;
1952
1953 return 1;
1954}
1955
1956static const struct gpio_chip davinci_mcasp_template_chip = {
1957 .owner = THIS_MODULE,
1958 .request = davinci_mcasp_gpio_request,
1959 .free = davinci_mcasp_gpio_free,
1960 .direction_output = davinci_mcasp_gpio_direction_out,
1961 .set = davinci_mcasp_gpio_set,
1962 .direction_input = davinci_mcasp_gpio_direction_in,
1963 .get = davinci_mcasp_gpio_get,
1964 .get_direction = davinci_mcasp_gpio_get_direction,
1965 .base = -1,
1966 .ngpio = 32,
1967};
1968
1969static int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
1970{
1971 if (!of_property_read_bool(mcasp->dev->of_node, "gpio-controller"))
1972 return 0;
1973
1974 mcasp->gpio_chip = davinci_mcasp_template_chip;
1975 mcasp->gpio_chip.label = dev_name(mcasp->dev);
1976 mcasp->gpio_chip.parent = mcasp->dev;
1977#ifdef CONFIG_OF_GPIO
1978 mcasp->gpio_chip.of_node = mcasp->dev->of_node;
1979#endif
1980
1981 return devm_gpiochip_add_data(mcasp->dev, &mcasp->gpio_chip, mcasp);
1982}
1983
1984#else /* CONFIG_GPIOLIB */
1985static inline int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
1986{
1987 return 0;
1988}
1989#endif /* CONFIG_GPIOLIB */
1990
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001991static int davinci_mcasp_probe(struct platform_device *pdev)
1992{
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001993 struct snd_dmaengine_dai_dma_data *dma_data;
Axel Lin508a43f2015-08-24 16:47:36 +08001994 struct resource *mem, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001995 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001996 struct davinci_mcasp *mcasp;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001997 char *irq_name;
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001998 int *dma;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001999 int irq;
Julia Lawall96d31e22011-12-29 17:51:21 +01002000 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002001
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05302002 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
2003 dev_err(&pdev->dev, "No platform data supplied\n");
2004 return -EINVAL;
2005 }
2006
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002007 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01002008 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002009 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002010 return -ENOMEM;
2011
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05302012 pdata = davinci_mcasp_set_pdata_from_of(pdev);
2013 if (!pdata) {
2014 dev_err(&pdev->dev, "no platform data\n");
2015 return -EINVAL;
2016 }
2017
Jyri Sarha256ba182013-10-18 18:37:42 +03002018 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002019 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002020 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03002021 "\"mpu\" mem resource not found, using index 0\n");
2022 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2023 if (!mem) {
2024 dev_err(&pdev->dev, "no mem resource?\n");
2025 return -ENODEV;
2026 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002027 }
2028
Axel Lin508a43f2015-08-24 16:47:36 +08002029 mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
2030 if (IS_ERR(mcasp->base))
2031 return PTR_ERR(mcasp->base);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002032
Hebbar, Gururaja10884342012-08-08 20:40:32 +05302033 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002034
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002035 mcasp->op_mode = pdata->op_mode;
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +02002036 /* sanity check for tdm slots parameter */
2037 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
2038 if (pdata->tdm_slots < 2) {
2039 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
2040 pdata->tdm_slots);
2041 mcasp->tdm_slots = 2;
2042 } else if (pdata->tdm_slots > 32) {
2043 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
2044 pdata->tdm_slots);
2045 mcasp->tdm_slots = 32;
2046 } else {
2047 mcasp->tdm_slots = pdata->tdm_slots;
2048 }
2049 }
2050
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002051 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusi61754712019-01-03 16:05:50 +02002052#ifdef CONFIG_PM
Kees Cooka86854d2018-06-12 14:07:58 -07002053 mcasp->context.xrsr_regs = devm_kcalloc(&pdev->dev,
2054 mcasp->num_serializer, sizeof(u32),
Peter Ujfalusif114ce62014-10-01 16:02:12 +03002055 GFP_KERNEL);
Christophe Jaillet4243e042017-08-27 08:46:50 +02002056 if (!mcasp->context.xrsr_regs) {
2057 ret = -ENOMEM;
2058 goto err;
2059 }
Peter Ujfalusif114ce62014-10-01 16:02:12 +03002060#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002061 mcasp->serial_dir = pdata->serial_dir;
2062 mcasp->version = pdata->version;
2063 mcasp->txnumevt = pdata->txnumevt;
2064 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusibc184542018-11-16 15:41:41 +02002065 mcasp->dismod = pdata->dismod;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02002066
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002067 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002068
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02002069 irq = platform_get_irq_byname(pdev, "common");
2070 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03002071 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02002072 dev_name(&pdev->dev));
Arvind Yadav0c8b7942017-09-20 15:36:09 +05302073 if (!irq_name) {
2074 ret = -ENOMEM;
2075 goto err;
2076 }
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02002077 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
2078 davinci_mcasp_common_irq_handler,
Peter Ujfalusi8f511ff2015-02-02 14:38:32 +02002079 IRQF_ONESHOT | IRQF_SHARED,
2080 irq_name, mcasp);
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02002081 if (ret) {
2082 dev_err(&pdev->dev, "common IRQ request failed\n");
2083 goto err;
2084 }
2085
2086 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
2087 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
2088 }
2089
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002090 irq = platform_get_irq_byname(pdev, "rx");
2091 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03002092 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002093 dev_name(&pdev->dev));
Arvind Yadav0c8b7942017-09-20 15:36:09 +05302094 if (!irq_name) {
2095 ret = -ENOMEM;
2096 goto err;
2097 }
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002098 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
2099 davinci_mcasp_rx_irq_handler,
2100 IRQF_ONESHOT, irq_name, mcasp);
2101 if (ret) {
2102 dev_err(&pdev->dev, "RX IRQ request failed\n");
2103 goto err;
2104 }
2105
2106 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
2107 }
2108
2109 irq = platform_get_irq_byname(pdev, "tx");
2110 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03002111 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002112 dev_name(&pdev->dev));
Arvind Yadav0c8b7942017-09-20 15:36:09 +05302113 if (!irq_name) {
2114 ret = -ENOMEM;
2115 goto err;
2116 }
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002117 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
2118 davinci_mcasp_tx_irq_handler,
2119 IRQF_ONESHOT, irq_name, mcasp);
2120 if (ret) {
2121 dev_err(&pdev->dev, "TX IRQ request failed\n");
2122 goto err;
2123 }
2124
2125 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
2126 }
2127
Jyri Sarha256ba182013-10-18 18:37:42 +03002128 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002129 if (dat)
2130 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03002131
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02002132 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002133 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002134 dma_data->addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002135 else
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03002136 dma_data->addr = mem->start + davinci_mcasp_txdma_offset(pdata);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002137
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002138 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002139 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03002140 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002141 *dma = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03002142 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002143 *dma = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07002144
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02002145 /* dmaengine filter data for DT and non-DT boot */
2146 if (pdev->dev.of_node)
2147 dma_data->filter_data = "tx";
2148 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002149 dma_data->filter_data = dma;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02002150
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002151 /* RX is not valid in DIT mode */
2152 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002153 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002154 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002155 dma_data->addr = dat->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002156 else
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03002157 dma_data->addr =
2158 mem->start + davinci_mcasp_rxdma_offset(pdata);
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002159
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002160 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002161 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
2162 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002163 *dma = res->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002164 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002165 *dma = pdata->rx_dma_channel;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002166
2167 /* dmaengine filter data for DT and non-DT boot */
2168 if (pdev->dev.of_node)
2169 dma_data->filter_data = "rx";
2170 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002171 dma_data->filter_data = dma;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002172 }
Peter Ujfalusi453c4992013-11-14 11:35:34 +02002173
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002174 if (mcasp->version < MCASP_VERSION_3) {
2175 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02002176 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002177 mcasp->dat_port = true;
2178 } else {
2179 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
2180 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002181
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002182 /* Allocate memory for long enough list for all possible
2183 * scenarios. Maximum number tdm slots is 32 and there cannot
2184 * be more serializers than given in the configuration. The
2185 * serializer directions could be taken into account, but it
2186 * would make code much more complex and save only couple of
2187 * bytes.
2188 */
2189 mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
Kees Cooka86854d2018-06-12 14:07:58 -07002190 devm_kcalloc(mcasp->dev,
2191 32 + mcasp->num_serializer - 1,
2192 sizeof(unsigned int),
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002193 GFP_KERNEL);
2194
2195 mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
Kees Cooka86854d2018-06-12 14:07:58 -07002196 devm_kcalloc(mcasp->dev,
2197 32 + mcasp->num_serializer - 1,
2198 sizeof(unsigned int),
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002199 GFP_KERNEL);
2200
2201 if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
Christophe Jaillet1b8b68b2017-09-16 07:40:29 +02002202 !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list) {
2203 ret = -ENOMEM;
2204 goto err;
2205 }
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002206
2207 ret = davinci_mcasp_set_ch_constraints(mcasp);
Jyri Sarha5935a052015-04-23 16:16:05 +03002208 if (ret)
2209 goto err;
2210
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002211 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02002212
2213 mcasp_reparent_fck(pdev);
2214
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +02002215 /* All PINS as McASP */
2216 pm_runtime_get_sync(mcasp->dev);
2217 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
2218 pm_runtime_put(mcasp->dev);
2219
2220 ret = davinci_mcasp_init_gpiochip(mcasp);
2221 if (ret)
2222 goto err;
2223
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002224 ret = devm_snd_soc_register_component(&pdev->dev,
2225 &davinci_mcasp_component,
2226 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002227
2228 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002229 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05302230
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03002231 ret = davinci_mcasp_get_dma_type(mcasp);
2232 switch (ret) {
2233 case PCM_EDMA:
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03002234 ret = edma_pcm_platform_register(&pdev->dev);
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03002235 break;
2236 case PCM_SDMA:
Peter Ujfalusi077a4032018-05-09 14:03:55 +03002237 ret = sdma_pcm_platform_register(&pdev->dev, NULL, NULL);
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03002238 break;
2239 default:
2240 dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
2241 case -EPROBE_DEFER:
2242 goto err;
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03002243 break;
2244 }
2245
2246 if (ret) {
2247 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002248 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05302249 }
2250
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002251 return 0;
2252
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002253err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05302254 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002255 return ret;
2256}
2257
2258static int davinci_mcasp_remove(struct platform_device *pdev)
2259{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05302260 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002261
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002262 return 0;
2263}
2264
Peter Ujfalusi61754712019-01-03 16:05:50 +02002265#ifdef CONFIG_PM
2266static int davinci_mcasp_runtime_suspend(struct device *dev)
2267{
2268 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
2269 struct davinci_mcasp_context *context = &mcasp->context;
2270 u32 reg;
2271 int i;
2272
2273 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
2274 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
2275
2276 if (mcasp->txnumevt) {
2277 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
2278 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
2279 }
2280 if (mcasp->rxnumevt) {
2281 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
2282 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
2283 }
2284
2285 for (i = 0; i < mcasp->num_serializer; i++)
2286 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
2287 DAVINCI_MCASP_XRSRCTL_REG(i));
2288
2289 return 0;
2290}
2291
2292static int davinci_mcasp_runtime_resume(struct device *dev)
2293{
2294 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
2295 struct davinci_mcasp_context *context = &mcasp->context;
2296 u32 reg;
2297 int i;
2298
2299 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
2300 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
2301
2302 if (mcasp->txnumevt) {
2303 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
2304 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
2305 }
2306 if (mcasp->rxnumevt) {
2307 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
2308 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
2309 }
2310
2311 for (i = 0; i < mcasp->num_serializer; i++)
2312 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
2313 context->xrsr_regs[i]);
2314
2315 return 0;
2316}
2317
2318#endif
2319
2320static const struct dev_pm_ops davinci_mcasp_pm_ops = {
2321 SET_RUNTIME_PM_OPS(davinci_mcasp_runtime_suspend,
2322 davinci_mcasp_runtime_resume,
2323 NULL)
2324};
2325
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002326static struct platform_driver davinci_mcasp_driver = {
2327 .probe = davinci_mcasp_probe,
2328 .remove = davinci_mcasp_remove,
2329 .driver = {
2330 .name = "davinci-mcasp",
Peter Ujfalusi61754712019-01-03 16:05:50 +02002331 .pm = &davinci_mcasp_pm_ops,
Sachin Kamatea421eb2013-05-22 16:53:37 +05302332 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002333 },
2334};
2335
Axel Linf9b8a512011-11-25 10:09:27 +08002336module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002337
2338MODULE_AUTHOR("Steve Chen");
2339MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
2340MODULE_LICENSE("GPL");