blob: f70db8412c7ccb17915b7cf914677d2e1da24f70 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020029#include <linux/platform_data/davinci_asp.h>
Jyri Sarhaa75a0532015-03-20 13:31:08 +020030#include <linux/math64.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031
Daniel Mack64792852014-03-27 11:27:40 +010032#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040033#include <sound/core.h>
34#include <sound/pcm.h>
35#include <sound/pcm_params.h>
36#include <sound/initval.h>
37#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020038#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040039
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Peter Ujfalusi077a4032018-05-09 14:03:55 +030041#include "../omap/sdma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040042#include "davinci-mcasp.h"
43
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030044#define MCASP_MAX_AFIFO_DEPTH 64
45
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030046static u32 context_regs[] = {
47 DAVINCI_MCASP_TXFMCTL_REG,
48 DAVINCI_MCASP_RXFMCTL_REG,
49 DAVINCI_MCASP_TXFMT_REG,
50 DAVINCI_MCASP_RXFMT_REG,
51 DAVINCI_MCASP_ACLKXCTL_REG,
52 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030053 DAVINCI_MCASP_AHCLKXCTL_REG,
54 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030055 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030056 DAVINCI_MCASP_RXMASK_REG,
57 DAVINCI_MCASP_TXMASK_REG,
58 DAVINCI_MCASP_RXTDM_REG,
59 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030060};
61
Peter Ujfalusi790bb942014-02-03 14:51:52 +020062struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030063 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030064 u32 afifo_regs[2]; /* for read/write fifo control registers */
65 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +020066 bool pm_state;
Peter Ujfalusi790bb942014-02-03 14:51:52 +020067};
68
Jyri Sarhaa75a0532015-03-20 13:31:08 +020069struct davinci_mcasp_ruledata {
70 struct davinci_mcasp *mcasp;
71 int serializers;
72};
73
Peter Ujfalusi70091a32013-11-14 11:35:29 +020074struct davinci_mcasp {
Peter Ujfalusi453c4992013-11-14 11:35:34 +020075 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020076 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020077 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020078 struct device *dev;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020079 struct snd_pcm_substream *substreams[2];
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +020080 unsigned int dai_fmt;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081
82 /* McASP specific data */
83 int tdm_slots;
Jyri Sarhadd55ff82015-09-09 21:27:44 +030084 u32 tdm_mask[2];
85 int slot_width;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020086 u8 op_mode;
87 u8 num_serializer;
88 u8 *serial_dir;
89 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020090 u8 bclk_div;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020091 int streams;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020092 u32 irq_request[2];
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020093 int dma_request[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020094
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020095 int sysclk_freq;
96 bool bclk_master;
97
Peter Ujfalusi21400a72013-11-14 11:35:26 +020098 /* McASP FIFO related */
99 u8 txnumevt;
100 u8 rxnumevt;
101
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200102 bool dat_port;
103
Peter Ujfalusi11277832014-11-10 12:32:16 +0200104 /* Used for comstraint setting on the second stream */
105 u32 channels;
106
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200107#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200108 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200109#endif
Jyri Sarhaa75a0532015-03-20 13:31:08 +0200110
111 struct davinci_mcasp_ruledata ruledata[2];
Jyri Sarha5935a052015-04-23 16:16:05 +0300112 struct snd_pcm_hw_constraint_list chconstr[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200113};
114
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
116 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400117{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119 __raw_writel(__raw_readl(reg) | val, reg);
120}
121
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
123 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400124{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126 __raw_writel((__raw_readl(reg) & ~(val)), reg);
127}
128
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200129static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
130 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200132 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400133 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
134}
135
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200136static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
137 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400138{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140}
141
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200142static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400143{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200144 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400145}
146
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200147static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400148{
149 int i = 0;
150
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200151 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400152
153 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
154 /* loop count is to avoid the lock-up */
155 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200156 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400157 break;
158 }
159
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200160 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400161 printk(KERN_ERR "GBLCTL write error\n");
162}
163
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200164static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
165{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
167 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200168
169 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
170}
171
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200172static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400173{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200174 if (mcasp->rxnumevt) { /* enable FIFO */
175 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
176
177 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
178 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
179 }
180
Peter Ujfalusi44982732014-10-29 13:55:45 +0200181 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200182 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
183 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200184 /*
185 * When ASYNC == 0 the transmit and receive sections operate
186 * synchronously from the transmit clock and frame sync. We need to make
187 * sure that the TX signlas are enabled when starting reception.
188 */
189 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200190 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
191 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200192 }
193
Peter Ujfalusi44982732014-10-29 13:55:45 +0200194 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200195 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200196 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200197 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200198 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200199 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200200 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200201 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200202
203 /* enable receive IRQs */
204 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
205 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400206}
207
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200208static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400209{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400210 u32 cnt;
211
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200212 if (mcasp->txnumevt) { /* enable FIFO */
213 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
214
215 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
216 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
217 }
218
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200219 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200220 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
221 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200222 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200223 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400224
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200225 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400226 cnt = 0;
Peter Ujfalusie2a0c9f2015-12-11 13:06:24 +0200227 while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
228 (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400229 cnt++;
230
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200231 /* Release TX state machine */
232 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
233 /* Release Frame Sync generator */
234 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200235
236 /* enable transmit IRQs */
237 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
238 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400239}
240
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200241static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400242{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200243 mcasp->streams++;
244
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200245 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200246 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200247 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400249}
250
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200251static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400252{
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200253 /* disable IRQ sources */
254 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
255 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
256
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200257 /*
258 * In synchronous mode stop the TX clocks if no other stream is
259 * running
260 */
261 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200262 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200263
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200264 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
265 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200266
267 if (mcasp->rxnumevt) { /* disable FIFO */
268 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
269
270 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
271 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400272}
273
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200274static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400275{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200276 u32 val = 0;
277
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200278 /* disable IRQ sources */
279 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
280 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
281
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200282 /*
283 * In synchronous mode keep TX clocks running if the capture stream is
284 * still running.
285 */
286 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
287 val = TXHCLKRST | TXCLKRST | TXFSRST;
288
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200289 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
290 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200291
292 if (mcasp->txnumevt) { /* disable FIFO */
293 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
294
295 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
296 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400297}
298
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200299static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400300{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200301 mcasp->streams--;
302
Peter Ujfalusi03808662014-10-29 13:55:46 +0200303 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200304 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200305 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200306 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400307}
308
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200309static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
310{
311 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
312 struct snd_pcm_substream *substream;
313 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
314 u32 handled_mask = 0;
315 u32 stat;
316
317 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
318 if (stat & XUNDRN & irq_mask) {
319 dev_warn(mcasp->dev, "Transmit buffer underflow\n");
320 handled_mask |= XUNDRN;
321
322 substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
Takashi Iwaidae35d12018-07-04 16:01:43 +0200323 if (substream)
324 snd_pcm_stop_xrun(substream);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200325 }
326
327 if (!handled_mask)
328 dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
329 stat);
330
331 if (stat & XRERR)
332 handled_mask |= XRERR;
333
334 /* Ack the handled event only */
335 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
336
337 return IRQ_RETVAL(handled_mask);
338}
339
340static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
341{
342 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
343 struct snd_pcm_substream *substream;
344 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
345 u32 handled_mask = 0;
346 u32 stat;
347
348 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
349 if (stat & ROVRN & irq_mask) {
350 dev_warn(mcasp->dev, "Receive buffer overflow\n");
351 handled_mask |= ROVRN;
352
353 substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
Takashi Iwaidae35d12018-07-04 16:01:43 +0200354 if (substream)
355 snd_pcm_stop_xrun(substream);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200356 }
357
358 if (!handled_mask)
359 dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
360 stat);
361
362 if (stat & XRERR)
363 handled_mask |= XRERR;
364
365 /* Ack the handled event only */
366 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
367
368 return IRQ_RETVAL(handled_mask);
369}
370
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +0200371static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
372{
373 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
374 irqreturn_t ret = IRQ_NONE;
375
376 if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
377 ret = davinci_mcasp_tx_irq_handler(irq, data);
378
379 if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
380 ret |= davinci_mcasp_rx_irq_handler(irq, data);
381
382 return ret;
383}
384
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400385static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
386 unsigned int fmt)
387{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200388 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200389 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300390 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300391 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300392 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400393
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +0200394 if (!fmt)
395 return 0;
396
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200397 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200398 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300399 case SND_SOC_DAIFMT_DSP_A:
400 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
401 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300402 /* 1st data bit occur one ACLK cycle after the frame sync */
403 data_delay = 1;
404 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200405 case SND_SOC_DAIFMT_DSP_B:
406 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200407 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
408 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300409 /* No delay after FS */
410 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200411 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300412 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200413 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200414 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
415 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300416 /* 1st data bit occur one ACLK cycle after the frame sync */
417 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300418 /* FS need to be inverted */
419 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200420 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300421 case SND_SOC_DAIFMT_LEFT_J:
422 /* configure a full-word SYNC pulse (LRCLK) */
423 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
424 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
425 /* No delay after FS */
426 data_delay = 0;
427 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300428 default:
429 ret = -EINVAL;
430 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200431 }
432
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300433 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
434 FSXDLY(3));
435 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
436 FSRDLY(3));
437
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400438 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
439 case SND_SOC_DAIFMT_CBS_CFS:
440 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200441 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
442 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400443
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200444 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
445 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400446
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200447 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
448 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200449 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400450 break;
Peter Ujfalusi226e2f12015-02-12 16:41:26 +0200451 case SND_SOC_DAIFMT_CBS_CFM:
452 /* codec is clock slave and frame master */
453 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
454 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
455
456 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
457 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
458
459 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
460 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
461 mcasp->bclk_master = 1;
462 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400463 case SND_SOC_DAIFMT_CBM_CFS:
464 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200465 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
466 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400467
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200468 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
469 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400470
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200471 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
472 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200473 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400474 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400475 case SND_SOC_DAIFMT_CBM_CFM:
476 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200477 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
478 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400479
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200480 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
481 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400482
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200483 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
Jim Lodes823ecdd2016-04-25 11:08:10 -0500484 ACLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200485 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400486 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400487 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200488 ret = -EINVAL;
489 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400490 }
491
492 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
493 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200494 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300495 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300496 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400497 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400498 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200499 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300500 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300501 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400502 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400503 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200504 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300505 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300506 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400507 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400508 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200509 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200510 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300511 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400512 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400513 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200514 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300515 goto out;
516 }
517
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300518 if (inv_fs)
519 fs_pol_rising = !fs_pol_rising;
520
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300521 if (fs_pol_rising) {
522 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
523 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
524 } else {
525 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
526 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400527 }
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +0200528
529 mcasp->dai_fmt = fmt;
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200530out:
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200531 pm_runtime_put(mcasp->dev);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200532 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400533}
534
Peter Ujfalusi226e73e2016-05-09 13:42:30 +0300535static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
Jyri Sarha88135432014-08-06 16:47:16 +0300536 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200537{
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200538 pm_runtime_get_sync(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200539 switch (div_id) {
Peter Ujfalusi20d4b102016-05-09 13:42:29 +0300540 case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200541 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200542 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200543 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200544 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
545 break;
546
Peter Ujfalusi20d4b102016-05-09 13:42:29 +0300547 case MCASP_CLKDIV_BCLK: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200548 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200549 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200550 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200551 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300552 if (explicit)
553 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200554 break;
555
Peter Ujfalusi20d4b102016-05-09 13:42:29 +0300556 case MCASP_CLKDIV_BCLK_FS_RATIO:
557 /*
Jyri Sarha14a998b2015-09-17 10:39:05 +0300558 * BCLK/LRCLK ratio descries how many bit-clock cycles
559 * fit into one frame. The clock ratio is given for a
560 * full period of data (for I2S format both left and
561 * right channels), so it has to be divided by number
562 * of tdm-slots (for I2S - divided by 2).
563 * Instead of storing this ratio, we calculate a new
564 * tdm_slot width by dividing the the ratio by the
565 * number of configured tdm slots.
566 */
567 mcasp->slot_width = div / mcasp->tdm_slots;
568 if (div % mcasp->tdm_slots)
569 dev_warn(mcasp->dev,
570 "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
571 __func__, div, mcasp->tdm_slots);
Daniel Mack1b3bc062012-12-05 18:20:38 +0100572 break;
573
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200574 default:
575 return -EINVAL;
576 }
577
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200578 pm_runtime_put(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200579 return 0;
580}
581
Jyri Sarha88135432014-08-06 16:47:16 +0300582static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
583 int div)
584{
Peter Ujfalusi226e73e2016-05-09 13:42:30 +0300585 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
586
587 return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
Jyri Sarha88135432014-08-06 16:47:16 +0300588}
589
Daniel Mack5b66aa22012-10-04 15:08:41 +0200590static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
591 unsigned int freq, int dir)
592{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200593 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200594
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200595 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200596 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200597 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
598 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
599 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200600 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200601 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
602 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
603 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200604 }
605
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200606 mcasp->sysclk_freq = freq;
607
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200608 pm_runtime_put(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200609 return 0;
610}
611
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300612/* All serializers must have equal number of channels */
613static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
614 int serializers)
615{
616 struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
617 unsigned int *list = (unsigned int *) cl->list;
618 int slots = mcasp->tdm_slots;
619 int i, count = 0;
620
621 if (mcasp->tdm_mask[stream])
622 slots = hweight32(mcasp->tdm_mask[stream]);
623
Peter Ujfalusie4798d22017-05-11 09:58:22 +0300624 for (i = 1; i <= slots; i++)
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300625 list[count++] = i;
626
627 for (i = 2; i <= serializers; i++)
628 list[count++] = i*slots;
629
630 cl->count = count;
631
632 return 0;
633}
634
635static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
636{
637 int rx_serializers = 0, tx_serializers = 0, ret, i;
638
639 for (i = 0; i < mcasp->num_serializer; i++)
640 if (mcasp->serial_dir[i] == TX_MODE)
641 tx_serializers++;
642 else if (mcasp->serial_dir[i] == RX_MODE)
643 rx_serializers++;
644
645 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
646 tx_serializers);
647 if (ret)
648 return ret;
649
650 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
651 rx_serializers);
652
653 return ret;
654}
655
656
657static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
658 unsigned int tx_mask,
659 unsigned int rx_mask,
660 int slots, int slot_width)
661{
662 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
663
664 dev_dbg(mcasp->dev,
665 "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
666 __func__, tx_mask, rx_mask, slots, slot_width);
667
668 if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
669 dev_err(mcasp->dev,
670 "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
671 tx_mask, rx_mask, slots);
672 return -EINVAL;
673 }
674
675 if (slot_width &&
676 (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
677 dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
678 __func__, slot_width);
679 return -EINVAL;
680 }
681
682 mcasp->tdm_slots = slots;
Andreas Dannenberg1bdd5932015-11-09 12:19:19 -0600683 mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
684 mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300685 mcasp->slot_width = slot_width;
686
687 return davinci_mcasp_set_ch_constraints(mcasp);
688}
689
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200690static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Jyri Sarha14a998b2015-09-17 10:39:05 +0300691 int sample_width)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400692{
Daniel Mackba764b32012-12-05 18:20:37 +0100693 u32 fmt;
Jyri Sarha14a998b2015-09-17 10:39:05 +0300694 u32 tx_rotate = (sample_width / 4) & 0x7;
695 u32 mask = (1ULL << sample_width) - 1;
696 u32 slot_width = sample_width;
697
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300698 /*
699 * For captured data we should not rotate, inversion and masking is
700 * enoguh to get the data to the right position:
701 * Format data from bus after reverse (XRBUF)
702 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
703 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
704 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
705 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
706 */
707 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400708
Daniel Mack1b3bc062012-12-05 18:20:38 +0100709 /*
Jyri Sarha14a998b2015-09-17 10:39:05 +0300710 * Setting the tdm slot width either with set_clkdiv() or
711 * set_tdm_slot() allows us to for example send 32 bits per
712 * channel to the codec, while only 16 of them carry audio
713 * payload.
Daniel Mack1b3bc062012-12-05 18:20:38 +0100714 */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300715 if (mcasp->slot_width) {
Peter Ujfalusid742b922014-11-10 12:32:19 +0200716 /*
Jyri Sarha14a998b2015-09-17 10:39:05 +0300717 * When we have more bclk then it is needed for the
718 * data, we need to use the rotation to move the
719 * received samples to have correct alignment.
Peter Ujfalusid742b922014-11-10 12:32:19 +0200720 */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300721 slot_width = mcasp->slot_width;
722 rx_rotate = (slot_width - sample_width) / 4;
Peter Ujfalusid742b922014-11-10 12:32:19 +0200723 }
Daniel Mack1b3bc062012-12-05 18:20:38 +0100724
Daniel Mackba764b32012-12-05 18:20:37 +0100725 /* mapping of the XSSZ bit-field as described in the datasheet */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300726 fmt = (slot_width >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400727
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200728 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200729 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
730 RXSSZ(0x0F));
731 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
732 TXSSZ(0x0F));
733 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
734 TXROT(7));
735 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
736 RXROT(7));
737 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200738 }
739
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200740 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400741
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400742 return 0;
743}
744
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200745static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300746 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400747{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300748 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400749 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400750 u8 tx_ser = 0;
751 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200752 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100753 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusi72383192015-09-14 16:06:48 +0300754 int active_serializers, numevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200755 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400756 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300757 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200758 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400759
760 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200761 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400762
763 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200764 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
765 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400766 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200767 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
768 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400769 }
770
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200771 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200772 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
773 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200774 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100775 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200776 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Misael Lopez Cruz19db62e2015-06-08 16:03:47 +0300777 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
778 DISMOD_LOW, DISMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400779 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200780 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100781 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200782 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400783 rx_ser++;
Vishal Thanki096a8f82018-05-11 14:33:37 +0200784 } else if (mcasp->serial_dir[i] == INACTIVE_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200785 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
786 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400787 }
788 }
789
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300790 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
791 active_serializers = tx_ser;
792 numevt = mcasp->txnumevt;
793 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
794 } else {
795 active_serializers = rx_ser;
796 numevt = mcasp->rxnumevt;
797 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
798 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100799
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300800 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200801 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300802 "enabled in mcasp (%d)\n", channels,
803 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100804 return -EINVAL;
805 }
806
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300807 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300808 if (!numevt) {
809 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300810 if (active_serializers > 1) {
811 /*
812 * If more than one serializers are in use we have one
813 * DMA request to provide data for all serializers.
814 * For example if three serializers are enabled the DMA
815 * need to transfer three words per DMA request.
816 */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300817 dma_data->maxburst = active_serializers;
818 } else {
Peter Ujfalusi33445642014-04-01 15:55:12 +0300819 dma_data->maxburst = 0;
820 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300821 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300822 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400823
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300824 if (period_words % active_serializers) {
825 dev_err(mcasp->dev, "Invalid combination of period words and "
826 "active serializers: %d, %d\n", period_words,
827 active_serializers);
828 return -EINVAL;
829 }
830
831 /*
832 * Calculate the optimal AFIFO depth for platform side:
833 * The number of words for numevt need to be in steps of active
834 * serializers.
835 */
Peter Ujfalusi72383192015-09-14 16:06:48 +0300836 numevt = (numevt / active_serializers) * active_serializers;
837
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300838 while (period_words % numevt && numevt > 0)
839 numevt -= active_serializers;
840 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300841 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400842
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300843 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
844 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100845
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300846 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300847 if (numevt == 1)
848 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300849 dma_data->maxburst = numevt;
850
Michal Bachraty2952b272013-02-28 16:07:08 +0100851 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400852}
853
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200854static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
855 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400856{
857 int i, active_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200858 int total_slots;
859 int active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400860 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200861 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400862
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200863 total_slots = mcasp->tdm_slots;
864
865 /*
866 * If more than one serializer is needed, then use them with
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300867 * all the specified tdm_slots. Otherwise, one serializer can
868 * cope with the transaction using just as many slots as there
869 * are channels in the stream.
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200870 */
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300871 if (mcasp->tdm_mask[stream]) {
872 active_slots = hweight32(mcasp->tdm_mask[stream]);
873 active_serializers = (channels + active_slots - 1) /
874 active_slots;
875 if (active_serializers == 1) {
876 active_slots = channels;
877 for (i = 0; i < total_slots; i++) {
878 if ((1 << i) & mcasp->tdm_mask[stream]) {
879 mask |= (1 << i);
880 if (--active_slots <= 0)
881 break;
882 }
883 }
884 }
885 } else {
886 active_serializers = (channels + total_slots - 1) / total_slots;
887 if (active_serializers == 1)
888 active_slots = channels;
889 else
890 active_slots = total_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200891
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300892 for (i = 0; i < active_slots; i++)
893 mask |= (1 << i);
894 }
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200895 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400896
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200897 if (!mcasp->dat_port)
898 busel = TXSEL;
899
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300900 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
901 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
902 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
903 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
904 FSXMOD(total_slots), FSXMOD(0x1FF));
905 } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
906 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
907 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
908 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
909 FSRMOD(total_slots), FSRMOD(0x1FF));
Peter Ujfalusi0ad7d3a2015-11-23 12:51:53 +0200910 /*
911 * If McASP is set to be TX/RX synchronous and the playback is
912 * not running already we need to configure the TX slots in
913 * order to have correct FSX on the bus
914 */
915 if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
916 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
917 FSXMOD(total_slots), FSXMOD(0x1FF));
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300918 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400919
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200920 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400921}
922
923/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100924static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
925 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400926{
Daniel Mack64792852014-03-27 11:27:40 +0100927 u32 cs_value = 0;
928 u8 *cs_bytes = (u8*) &cs_value;
929
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400930 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
931 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200932 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400933
934 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200935 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400936
937 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200938 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400939
940 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200941 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400942
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200943 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400944
945 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200946 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400947
948 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200949 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200950
Daniel Mack64792852014-03-27 11:27:40 +0100951 /* Set S/PDIF channel status bits */
952 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
953 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
954
955 switch (rate) {
956 case 22050:
957 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
958 break;
959 case 24000:
960 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
961 break;
962 case 32000:
963 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
964 break;
965 case 44100:
966 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
967 break;
968 case 48000:
969 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
970 break;
971 case 88200:
972 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
973 break;
974 case 96000:
975 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
976 break;
977 case 176400:
978 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
979 break;
980 case 192000:
981 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
982 break;
983 default:
984 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
985 return -EINVAL;
986 }
987
988 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
989 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
990
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200991 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400992}
993
Jyri Sarhaa75a0532015-03-20 13:31:08 +0200994static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +0300995 unsigned int bclk_freq, bool set)
Jyri Sarhaa75a0532015-03-20 13:31:08 +0200996{
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +0300997 int error_ppm;
Peter Ujfalusiddecd142016-05-09 13:42:32 +0300998 unsigned int sysclk_freq = mcasp->sysclk_freq;
999 u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
1000 int div = sysclk_freq / bclk_freq;
1001 int rem = sysclk_freq % bclk_freq;
1002 int aux_div = 1;
1003
1004 if (div > (ACLKXDIV_MASK + 1)) {
1005 if (reg & AHCLKXE) {
1006 aux_div = div / (ACLKXDIV_MASK + 1);
1007 if (div % (ACLKXDIV_MASK + 1))
1008 aux_div++;
1009
1010 sysclk_freq /= aux_div;
1011 div = sysclk_freq / bclk_freq;
1012 rem = sysclk_freq % bclk_freq;
1013 } else if (set) {
1014 dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
1015 sysclk_freq);
1016 }
1017 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001018
1019 if (rem != 0) {
1020 if (div == 0 ||
Peter Ujfalusiddecd142016-05-09 13:42:32 +03001021 ((sysclk_freq / div) - bclk_freq) >
1022 (bclk_freq - (sysclk_freq / (div+1)))) {
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001023 div++;
1024 rem = rem - bclk_freq;
1025 }
1026 }
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001027 error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
1028 (int)bclk_freq)) / div - 1000000;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001029
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001030 if (set) {
1031 if (error_ppm)
1032 dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
1033 error_ppm);
1034
1035 __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
Peter Ujfalusiddecd142016-05-09 13:42:32 +03001036 if (reg & AHCLKXE)
1037 __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
1038 aux_div, 0);
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001039 }
1040
1041 return error_ppm;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001042}
1043
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001044static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
1045 struct snd_pcm_hw_params *params,
1046 struct snd_soc_dai *cpu_dai)
1047{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001048 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001049 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +02001050 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001051 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001052 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001053
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +02001054 ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
1055 if (ret)
1056 return ret;
1057
Daniel Mack82675252014-07-16 14:04:41 +02001058 /*
1059 * If mcasp is BCLK master, and a BCLK divider was not provided by
1060 * the machine driver, we need to calculate the ratio.
1061 */
1062 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarha1f114f72015-04-23 16:16:04 +03001063 int slots = mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001064 int rate = params_rate(params);
1065 int sbits = params_width(params);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001066
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001067 if (mcasp->slot_width)
1068 sbits = mcasp->slot_width;
1069
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001070 davinci_mcasp_calc_clk_div(mcasp, rate * sbits * slots, true);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001071 }
1072
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001073 ret = mcasp_common_hw_param(mcasp, substream->stream,
1074 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +02001075 if (ret)
1076 return ret;
1077
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001078 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +01001079 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001080 else
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +02001081 ret = mcasp_i2s_hw_param(mcasp, substream->stream,
1082 channels);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001083
1084 if (ret)
1085 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001086
1087 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001088 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001089 case SNDRV_PCM_FORMAT_S8:
Daniel Mackba764b32012-12-05 18:20:37 +01001090 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001091 break;
1092
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001093 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001094 case SNDRV_PCM_FORMAT_S16_LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001095 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001096 break;
1097
Daniel Mack21eb24d2012-10-09 09:35:16 +02001098 case SNDRV_PCM_FORMAT_U24_3LE:
1099 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001100 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +02001101 break;
1102
Daniel Mack6b7fa012012-10-09 11:56:40 +02001103 case SNDRV_PCM_FORMAT_U24_LE:
1104 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +03001105 word_length = 24;
1106 break;
1107
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001108 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001109 case SNDRV_PCM_FORMAT_S32_LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001110 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001111 break;
1112
1113 default:
1114 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
1115 return -EINVAL;
1116 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -04001117
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001118 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001119
Peter Ujfalusi11277832014-11-10 12:32:16 +02001120 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
1121 mcasp->channels = channels;
1122
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001123 return 0;
1124}
1125
1126static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
1127 int cmd, struct snd_soc_dai *cpu_dai)
1128{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001129 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001130 int ret = 0;
1131
1132 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001133 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +05301134 case SNDRV_PCM_TRIGGER_START:
1135 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001136 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001137 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001138 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +05301139 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001140 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001141 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001142 break;
1143
1144 default:
1145 ret = -EINVAL;
1146 }
1147
1148 return ret;
1149}
1150
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001151static const unsigned int davinci_mcasp_dai_rates[] = {
1152 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
1153 88200, 96000, 176400, 192000,
1154};
1155
1156#define DAVINCI_MAX_RATE_ERROR_PPM 1000
1157
1158static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
1159 struct snd_pcm_hw_rule *rule)
1160{
1161 struct davinci_mcasp_ruledata *rd = rule->private;
1162 struct snd_interval *ri =
1163 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
1164 int sbits = params_width(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001165 int slots = rd->mcasp->tdm_slots;
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001166 struct snd_interval range;
1167 int i;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001168
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001169 if (rd->mcasp->slot_width)
1170 sbits = rd->mcasp->slot_width;
1171
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001172 snd_interval_any(&range);
1173 range.empty = 1;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001174
1175 for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001176 if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
Jyri Sarha1f114f72015-04-23 16:16:04 +03001177 uint bclk_freq = sbits*slots*
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001178 davinci_mcasp_dai_rates[i];
1179 int ppm;
1180
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001181 ppm = davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq,
1182 false);
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001183 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1184 if (range.empty) {
1185 range.min = davinci_mcasp_dai_rates[i];
1186 range.empty = 0;
1187 }
1188 range.max = davinci_mcasp_dai_rates[i];
1189 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001190 }
1191 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001192
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001193 dev_dbg(rd->mcasp->dev,
1194 "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
1195 ri->min, ri->max, range.min, range.max, sbits, slots);
1196
1197 return snd_interval_refine(hw_param_interval(params, rule->var),
1198 &range);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001199}
1200
1201static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
1202 struct snd_pcm_hw_rule *rule)
1203{
1204 struct davinci_mcasp_ruledata *rd = rule->private;
1205 struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
1206 struct snd_mask nfmt;
1207 int rate = params_rate(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001208 int slots = rd->mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001209 int i, count = 0;
1210
1211 snd_mask_none(&nfmt);
1212
Peter Ujfalusi9be072a2016-09-01 10:05:12 +03001213 for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001214 if (snd_mask_test(fmt, i)) {
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001215 uint sbits = snd_pcm_format_width(i);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001216 int ppm;
1217
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001218 if (rd->mcasp->slot_width)
1219 sbits = rd->mcasp->slot_width;
1220
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001221 ppm = davinci_mcasp_calc_clk_div(rd->mcasp,
1222 sbits * slots * rate,
1223 false);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001224 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1225 snd_mask_set(&nfmt, i);
1226 count++;
1227 }
1228 }
1229 }
1230 dev_dbg(rd->mcasp->dev,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001231 "%d possible sample format for %d Hz and %d tdm slots\n",
1232 count, rate, slots);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001233
1234 return snd_mask_refine(fmt, &nfmt);
1235}
1236
Peter Ujfalusid43c17d2018-01-05 12:18:07 +02001237static int davinci_mcasp_hw_rule_min_periodsize(
1238 struct snd_pcm_hw_params *params, struct snd_pcm_hw_rule *rule)
1239{
1240 struct snd_interval *period_size = hw_param_interval(params,
1241 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
1242 struct snd_interval frames;
1243
1244 snd_interval_any(&frames);
1245 frames.min = 64;
1246 frames.integer = 1;
1247
1248 return snd_interval_refine(period_size, &frames);
1249}
1250
Peter Ujfalusi11277832014-11-10 12:32:16 +02001251static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
1252 struct snd_soc_dai *cpu_dai)
1253{
1254 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001255 struct davinci_mcasp_ruledata *ruledata =
1256 &mcasp->ruledata[substream->stream];
Peter Ujfalusi11277832014-11-10 12:32:16 +02001257 u32 max_channels = 0;
1258 int i, dir;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001259 int tdm_slots = mcasp->tdm_slots;
1260
Peter Ujfalusi19357362016-05-09 13:39:14 +03001261 /* Do not allow more then one stream per direction */
1262 if (mcasp->substreams[substream->stream])
1263 return -EBUSY;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001264
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001265 mcasp->substreams[substream->stream] = substream;
1266
Peter Ujfalusi19357362016-05-09 13:39:14 +03001267 if (mcasp->tdm_mask[substream->stream])
1268 tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
1269
Peter Ujfalusi11277832014-11-10 12:32:16 +02001270 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1271 return 0;
1272
1273 /*
1274 * Limit the maximum allowed channels for the first stream:
1275 * number of serializers for the direction * tdm slots per serializer
1276 */
1277 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1278 dir = TX_MODE;
1279 else
1280 dir = RX_MODE;
1281
1282 for (i = 0; i < mcasp->num_serializer; i++) {
1283 if (mcasp->serial_dir[i] == dir)
1284 max_channels++;
1285 }
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001286 ruledata->serializers = max_channels;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001287 max_channels *= tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001288 /*
1289 * If the already active stream has less channels than the calculated
1290 * limnit based on the seirializers * tdm_slots, we need to use that as
1291 * a constraint for the second stream.
1292 * Otherwise (first stream or less allowed channels) we use the
1293 * calculated constraint.
1294 */
1295 if (mcasp->channels && mcasp->channels < max_channels)
1296 max_channels = mcasp->channels;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001297 /*
1298 * But we can always allow channels upto the amount of
1299 * the available tdm_slots.
1300 */
1301 if (max_channels < tdm_slots)
1302 max_channels = tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001303
1304 snd_pcm_hw_constraint_minmax(substream->runtime,
1305 SNDRV_PCM_HW_PARAM_CHANNELS,
Peter Ujfalusie4798d22017-05-11 09:58:22 +03001306 0, max_channels);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001307
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001308 snd_pcm_hw_constraint_list(substream->runtime,
1309 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1310 &mcasp->chconstr[substream->stream]);
1311
1312 if (mcasp->slot_width)
1313 snd_pcm_hw_constraint_minmax(substream->runtime,
1314 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
1315 8, mcasp->slot_width);
Jyri Sarha5935a052015-04-23 16:16:05 +03001316
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001317 /*
1318 * If we rely on implicit BCLK divider setting we should
1319 * set constraints based on what we can provide.
1320 */
1321 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
1322 int ret;
1323
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001324 ruledata->mcasp = mcasp;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001325
1326 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1327 SNDRV_PCM_HW_PARAM_RATE,
1328 davinci_mcasp_hw_rule_rate,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001329 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001330 SNDRV_PCM_HW_PARAM_FORMAT, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001331 if (ret)
1332 return ret;
1333 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1334 SNDRV_PCM_HW_PARAM_FORMAT,
1335 davinci_mcasp_hw_rule_format,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001336 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001337 SNDRV_PCM_HW_PARAM_RATE, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001338 if (ret)
1339 return ret;
1340 }
1341
Peter Ujfalusid43c17d2018-01-05 12:18:07 +02001342 snd_pcm_hw_rule_add(substream->runtime, 0,
1343 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
1344 davinci_mcasp_hw_rule_min_periodsize, NULL,
1345 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, -1);
1346
Peter Ujfalusi11277832014-11-10 12:32:16 +02001347 return 0;
1348}
1349
1350static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
1351 struct snd_soc_dai *cpu_dai)
1352{
1353 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1354
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001355 mcasp->substreams[substream->stream] = NULL;
1356
Peter Ujfalusi11277832014-11-10 12:32:16 +02001357 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1358 return;
1359
1360 if (!cpu_dai->active)
1361 mcasp->channels = 0;
1362}
1363
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001364static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001365 .startup = davinci_mcasp_startup,
1366 .shutdown = davinci_mcasp_shutdown,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001367 .trigger = davinci_mcasp_trigger,
1368 .hw_params = davinci_mcasp_hw_params,
1369 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +02001370 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +02001371 .set_sysclk = davinci_mcasp_set_sysclk,
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001372 .set_tdm_slot = davinci_mcasp_set_tdm_slot,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001373};
1374
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001375static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
1376{
1377 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1378
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001379 dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1380 dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001381
1382 return 0;
1383}
1384
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001385#ifdef CONFIG_PM_SLEEP
1386static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
1387{
1388 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001389 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001390 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001391 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001392
Peter Ujfalusi27796e72015-04-30 11:57:41 +03001393 context->pm_state = pm_runtime_active(mcasp->dev);
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001394 if (!context->pm_state)
1395 pm_runtime_get_sync(mcasp->dev);
1396
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001397 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1398 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001399
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001400 if (mcasp->txnumevt) {
1401 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1402 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
1403 }
1404 if (mcasp->rxnumevt) {
1405 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1406 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
1407 }
1408
1409 for (i = 0; i < mcasp->num_serializer; i++)
1410 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
1411 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001412
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001413 pm_runtime_put_sync(mcasp->dev);
1414
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001415 return 0;
1416}
1417
1418static int davinci_mcasp_resume(struct snd_soc_dai *dai)
1419{
1420 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001421 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001422 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001423 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001424
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001425 pm_runtime_get_sync(mcasp->dev);
1426
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001427 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1428 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001429
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001430 if (mcasp->txnumevt) {
1431 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1432 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
1433 }
1434 if (mcasp->rxnumevt) {
1435 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1436 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
1437 }
1438
1439 for (i = 0; i < mcasp->num_serializer; i++)
1440 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
1441 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001442
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001443 if (!context->pm_state)
1444 pm_runtime_put_sync(mcasp->dev);
1445
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001446 return 0;
1447}
1448#else
1449#define davinci_mcasp_suspend NULL
1450#define davinci_mcasp_resume NULL
1451#endif
1452
Peter Ujfalusied29cd52013-11-14 11:35:22 +02001453#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
1454
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001455#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
1456 SNDRV_PCM_FMTBIT_U8 | \
1457 SNDRV_PCM_FMTBIT_S16_LE | \
1458 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +02001459 SNDRV_PCM_FMTBIT_S24_LE | \
1460 SNDRV_PCM_FMTBIT_U24_LE | \
1461 SNDRV_PCM_FMTBIT_S24_3LE | \
1462 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001463 SNDRV_PCM_FMTBIT_S32_LE | \
1464 SNDRV_PCM_FMTBIT_U32_LE)
1465
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001466static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001467 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001468 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001469 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001470 .suspend = davinci_mcasp_suspend,
1471 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001472 .playback = {
Peter Ujfalusie4798d22017-05-11 09:58:22 +03001473 .channels_min = 1,
Michal Bachraty2952b272013-02-28 16:07:08 +01001474 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001475 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001476 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001477 },
1478 .capture = {
Peter Ujfalusie4798d22017-05-11 09:58:22 +03001479 .channels_min = 1,
Michal Bachraty2952b272013-02-28 16:07:08 +01001480 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001481 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001482 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001483 },
1484 .ops = &davinci_mcasp_dai_ops,
1485
Peter Ujfalusid75249f2014-11-10 12:32:18 +02001486 .symmetric_samplebits = 1,
Jyri Sarha295c3402015-09-09 21:27:42 +03001487 .symmetric_rates = 1,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001488 },
1489 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +02001490 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001491 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001492 .playback = {
1493 .channels_min = 1,
1494 .channels_max = 384,
1495 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001496 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001497 },
1498 .ops = &davinci_mcasp_dai_ops,
1499 },
1500
1501};
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001502
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001503static const struct snd_soc_component_driver davinci_mcasp_component = {
1504 .name = "davinci-mcasp",
1505};
1506
Jyri Sarha256ba182013-10-18 18:37:42 +03001507/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001508static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001509 .tx_dma_offset = 0x400,
1510 .rx_dma_offset = 0x400,
Jyri Sarha256ba182013-10-18 18:37:42 +03001511 .version = MCASP_VERSION_1,
1512};
1513
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001514static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001515 .tx_dma_offset = 0x2000,
1516 .rx_dma_offset = 0x2000,
Jyri Sarha256ba182013-10-18 18:37:42 +03001517 .version = MCASP_VERSION_2,
1518};
1519
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001520static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001521 .tx_dma_offset = 0,
1522 .rx_dma_offset = 0,
Jyri Sarha256ba182013-10-18 18:37:42 +03001523 .version = MCASP_VERSION_3,
1524};
1525
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001526static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03001527 /* The CFG port offset will be calculated if it is needed */
1528 .tx_dma_offset = 0,
1529 .rx_dma_offset = 0,
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001530 .version = MCASP_VERSION_4,
1531};
1532
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301533static const struct of_device_id mcasp_dt_ids[] = {
1534 {
1535 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001536 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301537 },
1538 {
1539 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001540 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301541 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301542 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001543 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001544 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301545 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001546 {
1547 .compatible = "ti,dra7-mcasp-audio",
1548 .data = &dra7_mcasp_pdata,
1549 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301550 { /* sentinel */ }
1551};
1552MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1553
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001554static int mcasp_reparent_fck(struct platform_device *pdev)
1555{
1556 struct device_node *node = pdev->dev.of_node;
1557 struct clk *gfclk, *parent_clk;
1558 const char *parent_name;
1559 int ret;
1560
1561 if (!node)
1562 return 0;
1563
1564 parent_name = of_get_property(node, "fck_parent", NULL);
1565 if (!parent_name)
1566 return 0;
1567
Peter Ujfalusic6702542016-01-27 15:02:49 +02001568 dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
1569
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001570 gfclk = clk_get(&pdev->dev, "fck");
1571 if (IS_ERR(gfclk)) {
1572 dev_err(&pdev->dev, "failed to get fck\n");
1573 return PTR_ERR(gfclk);
1574 }
1575
1576 parent_clk = clk_get(NULL, parent_name);
1577 if (IS_ERR(parent_clk)) {
1578 dev_err(&pdev->dev, "failed to get parent clock\n");
1579 ret = PTR_ERR(parent_clk);
1580 goto err1;
1581 }
1582
1583 ret = clk_set_parent(gfclk, parent_clk);
1584 if (ret) {
1585 dev_err(&pdev->dev, "failed to reparent fck\n");
1586 goto err2;
1587 }
1588
1589err2:
1590 clk_put(parent_clk);
1591err1:
1592 clk_put(gfclk);
1593 return ret;
1594}
1595
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001596static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301597 struct platform_device *pdev)
1598{
1599 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001600 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301601 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301602 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001603 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301604
1605 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301606 u32 val;
1607 int i, ret = 0;
1608
1609 if (pdev->dev.platform_data) {
1610 pdata = pdev->dev.platform_data;
1611 return pdata;
1612 } else if (match) {
Peter Ujfalusi272ee032016-06-02 12:55:24 +03001613 pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
1614 GFP_KERNEL);
1615 if (!pdata) {
Peter Ujfalusi272ee032016-06-02 12:55:24 +03001616 ret = -ENOMEM;
1617 return pdata;
1618 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301619 } else {
1620 /* control shouldn't reach here. something is wrong */
1621 ret = -EINVAL;
1622 goto nodata;
1623 }
1624
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301625 ret = of_property_read_u32(np, "op-mode", &val);
1626 if (ret >= 0)
1627 pdata->op_mode = val;
1628
1629 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001630 if (ret >= 0) {
1631 if (val < 2 || val > 32) {
1632 dev_err(&pdev->dev,
1633 "tdm-slots must be in rage [2-32]\n");
1634 ret = -EINVAL;
1635 goto nodata;
1636 }
1637
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301638 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001639 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301640
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301641 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1642 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301643 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001644 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1645 (sizeof(*of_serial_dir) * val),
1646 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301647 if (!of_serial_dir) {
1648 ret = -ENOMEM;
1649 goto nodata;
1650 }
1651
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001652 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301653 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1654
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001655 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301656 pdata->serial_dir = of_serial_dir;
1657 }
1658
Jyri Sarha4023fe62013-10-18 18:37:43 +03001659 ret = of_property_match_string(np, "dma-names", "tx");
1660 if (ret < 0)
1661 goto nodata;
1662
1663 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1664 &dma_spec);
1665 if (ret < 0)
1666 goto nodata;
1667
1668 pdata->tx_dma_channel = dma_spec.args[0];
1669
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001670 /* RX is not valid in DIT mode */
1671 if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
1672 ret = of_property_match_string(np, "dma-names", "rx");
1673 if (ret < 0)
1674 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001675
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001676 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1677 &dma_spec);
1678 if (ret < 0)
1679 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001680
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001681 pdata->rx_dma_channel = dma_spec.args[0];
1682 }
Jyri Sarha4023fe62013-10-18 18:37:43 +03001683
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301684 ret = of_property_read_u32(np, "tx-num-evt", &val);
1685 if (ret >= 0)
1686 pdata->txnumevt = val;
1687
1688 ret = of_property_read_u32(np, "rx-num-evt", &val);
1689 if (ret >= 0)
1690 pdata->rxnumevt = val;
1691
1692 ret = of_property_read_u32(np, "sram-size-playback", &val);
1693 if (ret >= 0)
1694 pdata->sram_size_playback = val;
1695
1696 ret = of_property_read_u32(np, "sram-size-capture", &val);
1697 if (ret >= 0)
1698 pdata->sram_size_capture = val;
1699
1700 return pdata;
1701
1702nodata:
1703 if (ret < 0) {
1704 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1705 ret);
1706 pdata = NULL;
1707 }
1708 return pdata;
1709}
1710
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001711enum {
1712 PCM_EDMA,
1713 PCM_SDMA,
1714};
1715static const char *sdma_prefix = "ti,omap";
1716
1717static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
1718{
1719 struct dma_chan *chan;
1720 const char *tmp;
1721 int ret = PCM_EDMA;
1722
1723 if (!mcasp->dev->of_node)
1724 return PCM_EDMA;
1725
1726 tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
1727 chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
1728 if (IS_ERR(chan)) {
1729 if (PTR_ERR(chan) != -EPROBE_DEFER)
1730 dev_err(mcasp->dev,
1731 "Can't verify DMA configuration (%ld)\n",
1732 PTR_ERR(chan));
1733 return PTR_ERR(chan);
1734 }
Takashi Iwaibefff4f2017-09-07 10:59:17 +02001735 if (WARN_ON(!chan->device || !chan->device->dev))
1736 return -EINVAL;
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001737
1738 if (chan->device->dev->of_node)
1739 ret = of_property_read_string(chan->device->dev->of_node,
1740 "compatible", &tmp);
1741 else
1742 dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
1743
1744 dma_release_channel(chan);
1745 if (ret)
1746 return ret;
1747
1748 dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
1749 if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
1750 return PCM_SDMA;
1751
1752 return PCM_EDMA;
1753}
1754
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03001755static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
1756{
1757 int i;
1758 u32 offset = 0;
1759
1760 if (pdata->version != MCASP_VERSION_4)
1761 return pdata->tx_dma_offset;
1762
1763 for (i = 0; i < pdata->num_serializer; i++) {
1764 if (pdata->serial_dir[i] == TX_MODE) {
1765 if (!offset) {
1766 offset = DAVINCI_MCASP_TXBUF_REG(i);
1767 } else {
1768 pr_err("%s: Only one serializer allowed!\n",
1769 __func__);
1770 break;
1771 }
1772 }
1773 }
1774
1775 return offset;
1776}
1777
1778static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
1779{
1780 int i;
1781 u32 offset = 0;
1782
1783 if (pdata->version != MCASP_VERSION_4)
1784 return pdata->rx_dma_offset;
1785
1786 for (i = 0; i < pdata->num_serializer; i++) {
1787 if (pdata->serial_dir[i] == RX_MODE) {
1788 if (!offset) {
1789 offset = DAVINCI_MCASP_RXBUF_REG(i);
1790 } else {
1791 pr_err("%s: Only one serializer allowed!\n",
1792 __func__);
1793 break;
1794 }
1795 }
1796 }
1797
1798 return offset;
1799}
1800
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001801static int davinci_mcasp_probe(struct platform_device *pdev)
1802{
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001803 struct snd_dmaengine_dai_dma_data *dma_data;
Axel Lin508a43f2015-08-24 16:47:36 +08001804 struct resource *mem, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001805 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001806 struct davinci_mcasp *mcasp;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001807 char *irq_name;
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001808 int *dma;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001809 int irq;
Julia Lawall96d31e22011-12-29 17:51:21 +01001810 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001811
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301812 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1813 dev_err(&pdev->dev, "No platform data supplied\n");
1814 return -EINVAL;
1815 }
1816
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001817 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001818 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001819 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001820 return -ENOMEM;
1821
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301822 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1823 if (!pdata) {
1824 dev_err(&pdev->dev, "no platform data\n");
1825 return -EINVAL;
1826 }
1827
Jyri Sarha256ba182013-10-18 18:37:42 +03001828 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001829 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001830 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001831 "\"mpu\" mem resource not found, using index 0\n");
1832 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1833 if (!mem) {
1834 dev_err(&pdev->dev, "no mem resource?\n");
1835 return -ENODEV;
1836 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001837 }
1838
Axel Lin508a43f2015-08-24 16:47:36 +08001839 mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
1840 if (IS_ERR(mcasp->base))
1841 return PTR_ERR(mcasp->base);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001842
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301843 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001844
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001845 mcasp->op_mode = pdata->op_mode;
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +02001846 /* sanity check for tdm slots parameter */
1847 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
1848 if (pdata->tdm_slots < 2) {
1849 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1850 pdata->tdm_slots);
1851 mcasp->tdm_slots = 2;
1852 } else if (pdata->tdm_slots > 32) {
1853 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1854 pdata->tdm_slots);
1855 mcasp->tdm_slots = 32;
1856 } else {
1857 mcasp->tdm_slots = pdata->tdm_slots;
1858 }
1859 }
1860
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001861 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001862#ifdef CONFIG_PM_SLEEP
Kees Cooka86854d2018-06-12 14:07:58 -07001863 mcasp->context.xrsr_regs = devm_kcalloc(&pdev->dev,
1864 mcasp->num_serializer, sizeof(u32),
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001865 GFP_KERNEL);
Christophe Jaillet4243e042017-08-27 08:46:50 +02001866 if (!mcasp->context.xrsr_regs) {
1867 ret = -ENOMEM;
1868 goto err;
1869 }
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001870#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001871 mcasp->serial_dir = pdata->serial_dir;
1872 mcasp->version = pdata->version;
1873 mcasp->txnumevt = pdata->txnumevt;
1874 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001875
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001876 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001877
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001878 irq = platform_get_irq_byname(pdev, "common");
1879 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03001880 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001881 dev_name(&pdev->dev));
Arvind Yadav0c8b7942017-09-20 15:36:09 +05301882 if (!irq_name) {
1883 ret = -ENOMEM;
1884 goto err;
1885 }
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001886 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1887 davinci_mcasp_common_irq_handler,
Peter Ujfalusi8f511ff2015-02-02 14:38:32 +02001888 IRQF_ONESHOT | IRQF_SHARED,
1889 irq_name, mcasp);
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001890 if (ret) {
1891 dev_err(&pdev->dev, "common IRQ request failed\n");
1892 goto err;
1893 }
1894
1895 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1896 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1897 }
1898
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001899 irq = platform_get_irq_byname(pdev, "rx");
1900 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03001901 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001902 dev_name(&pdev->dev));
Arvind Yadav0c8b7942017-09-20 15:36:09 +05301903 if (!irq_name) {
1904 ret = -ENOMEM;
1905 goto err;
1906 }
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001907 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1908 davinci_mcasp_rx_irq_handler,
1909 IRQF_ONESHOT, irq_name, mcasp);
1910 if (ret) {
1911 dev_err(&pdev->dev, "RX IRQ request failed\n");
1912 goto err;
1913 }
1914
1915 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1916 }
1917
1918 irq = platform_get_irq_byname(pdev, "tx");
1919 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03001920 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001921 dev_name(&pdev->dev));
Arvind Yadav0c8b7942017-09-20 15:36:09 +05301922 if (!irq_name) {
1923 ret = -ENOMEM;
1924 goto err;
1925 }
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001926 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1927 davinci_mcasp_tx_irq_handler,
1928 IRQF_ONESHOT, irq_name, mcasp);
1929 if (ret) {
1930 dev_err(&pdev->dev, "TX IRQ request failed\n");
1931 goto err;
1932 }
1933
1934 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1935 }
1936
Jyri Sarha256ba182013-10-18 18:37:42 +03001937 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001938 if (dat)
1939 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001940
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001941 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001942 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001943 dma_data->addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001944 else
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03001945 dma_data->addr = mem->start + davinci_mcasp_txdma_offset(pdata);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001946
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001947 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001948 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001949 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001950 *dma = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001951 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001952 *dma = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001953
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001954 /* dmaengine filter data for DT and non-DT boot */
1955 if (pdev->dev.of_node)
1956 dma_data->filter_data = "tx";
1957 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001958 dma_data->filter_data = dma;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001959
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001960 /* RX is not valid in DIT mode */
1961 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001962 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001963 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001964 dma_data->addr = dat->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001965 else
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03001966 dma_data->addr =
1967 mem->start + davinci_mcasp_rxdma_offset(pdata);
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001968
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001969 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001970 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1971 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001972 *dma = res->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001973 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001974 *dma = pdata->rx_dma_channel;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001975
1976 /* dmaengine filter data for DT and non-DT boot */
1977 if (pdev->dev.of_node)
1978 dma_data->filter_data = "rx";
1979 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001980 dma_data->filter_data = dma;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001981 }
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001982
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001983 if (mcasp->version < MCASP_VERSION_3) {
1984 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001985 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001986 mcasp->dat_port = true;
1987 } else {
1988 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1989 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001990
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001991 /* Allocate memory for long enough list for all possible
1992 * scenarios. Maximum number tdm slots is 32 and there cannot
1993 * be more serializers than given in the configuration. The
1994 * serializer directions could be taken into account, but it
1995 * would make code much more complex and save only couple of
1996 * bytes.
1997 */
1998 mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
Kees Cooka86854d2018-06-12 14:07:58 -07001999 devm_kcalloc(mcasp->dev,
2000 32 + mcasp->num_serializer - 1,
2001 sizeof(unsigned int),
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002002 GFP_KERNEL);
2003
2004 mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
Kees Cooka86854d2018-06-12 14:07:58 -07002005 devm_kcalloc(mcasp->dev,
2006 32 + mcasp->num_serializer - 1,
2007 sizeof(unsigned int),
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002008 GFP_KERNEL);
2009
2010 if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
Christophe Jaillet1b8b68b2017-09-16 07:40:29 +02002011 !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list) {
2012 ret = -ENOMEM;
2013 goto err;
2014 }
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002015
2016 ret = davinci_mcasp_set_ch_constraints(mcasp);
Jyri Sarha5935a052015-04-23 16:16:05 +03002017 if (ret)
2018 goto err;
2019
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002020 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02002021
2022 mcasp_reparent_fck(pdev);
2023
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002024 ret = devm_snd_soc_register_component(&pdev->dev,
2025 &davinci_mcasp_component,
2026 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002027
2028 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002029 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05302030
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03002031 ret = davinci_mcasp_get_dma_type(mcasp);
2032 switch (ret) {
2033 case PCM_EDMA:
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03002034#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
2035 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
2036 IS_MODULE(CONFIG_SND_EDMA_SOC))
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03002037 ret = edma_pcm_platform_register(&pdev->dev);
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03002038#else
2039 dev_err(&pdev->dev, "Missing SND_EDMA_SOC\n");
2040 ret = -EINVAL;
2041 goto err;
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03002042#endif
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03002043 break;
2044 case PCM_SDMA:
Peter Ujfalusi077a4032018-05-09 14:03:55 +03002045#if IS_BUILTIN(CONFIG_SND_SDMA_SOC) || \
Jyri Sarha7f28f352014-06-13 12:49:59 +03002046 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
Peter Ujfalusi077a4032018-05-09 14:03:55 +03002047 IS_MODULE(CONFIG_SND_SDMA_SOC))
2048 ret = sdma_pcm_platform_register(&pdev->dev, NULL, NULL);
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03002049#else
2050 dev_err(&pdev->dev, "Missing SND_SDMA_SOC\n");
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03002051 ret = -EINVAL;
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03002052 goto err;
2053#endif
2054 break;
2055 default:
2056 dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
2057 case -EPROBE_DEFER:
2058 goto err;
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03002059 break;
2060 }
2061
2062 if (ret) {
2063 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002064 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05302065 }
2066
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002067 return 0;
2068
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002069err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05302070 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002071 return ret;
2072}
2073
2074static int davinci_mcasp_remove(struct platform_device *pdev)
2075{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05302076 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002077
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002078 return 0;
2079}
2080
2081static struct platform_driver davinci_mcasp_driver = {
2082 .probe = davinci_mcasp_probe,
2083 .remove = davinci_mcasp_remove,
2084 .driver = {
2085 .name = "davinci-mcasp",
Sachin Kamatea421eb2013-05-22 16:53:37 +05302086 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002087 },
2088};
2089
Axel Linf9b8a512011-11-25 10:09:27 +08002090module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002091
2092MODULE_AUTHOR("Steve Chen");
2093MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
2094MODULE_LICENSE("GPL");