blob: cfd87e662fcf42de30a116e9f439937a64f1769b [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
John Crispin171bb2f2011-03-30 09:27:47 +02002/*
John Crispin171bb2f2011-03-30 09:27:47 +02003 *
John Crispin97b92102016-05-05 09:57:56 +02004 * Copyright (C) 2010 John Crispin <john@phrozen.org>
John Crispin171bb2f2011-03-30 09:27:47 +02005 * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
6 */
7
8#include <linux/interrupt.h>
9#include <linux/ioport.h>
John Crispin3645da02012-04-17 10:18:32 +020010#include <linux/sched.h>
11#include <linux/irqdomain.h>
12#include <linux/of_platform.h>
13#include <linux/of_address.h>
14#include <linux/of_irq.h>
John Crispin171bb2f2011-03-30 09:27:47 +020015
16#include <asm/bootinfo.h>
17#include <asm/irq_cpu.h>
18
19#include <lantiq_soc.h>
20#include <irq.h>
21
John Crispin3645da02012-04-17 10:18:32 +020022/* register definitions - internal irqs */
John Crispin171bb2f2011-03-30 09:27:47 +020023#define LTQ_ICU_IM0_ISR 0x0000
24#define LTQ_ICU_IM0_IER 0x0008
25#define LTQ_ICU_IM0_IOSR 0x0010
26#define LTQ_ICU_IM0_IRSR 0x0018
27#define LTQ_ICU_IM0_IMR 0x0020
28#define LTQ_ICU_IM1_ISR 0x0028
29#define LTQ_ICU_OFFSET (LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR)
30
John Crispin3645da02012-04-17 10:18:32 +020031/* register definitions - external irqs */
John Crispin171bb2f2011-03-30 09:27:47 +020032#define LTQ_EIU_EXIN_C 0x0000
33#define LTQ_EIU_EXIN_INIC 0x0004
John Crispin26365622013-01-19 08:54:27 +000034#define LTQ_EIU_EXIN_INC 0x0008
John Crispin171bb2f2011-03-30 09:27:47 +020035#define LTQ_EIU_EXIN_INEN 0x000C
36
John Crispin26365622013-01-19 08:54:27 +000037/* number of external interrupts */
John Crispin171bb2f2011-03-30 09:27:47 +020038#define MAX_EIU 6
39
John Crispin59c11572012-05-02 12:27:37 +020040/* the performance counter */
41#define LTQ_PERF_IRQ (INT_NUM_IM4_IRL0 + 31)
42
John Crispin3645da02012-04-17 10:18:32 +020043/*
44 * irqs generated by devices attached to the EBU need to be acked in
John Crispin171bb2f2011-03-30 09:27:47 +020045 * a special manner
46 */
47#define LTQ_ICU_EBU_IRQ 22
48
John Crispin61fa9692012-08-16 11:39:57 +000049#define ltq_icu_w32(m, x, y) ltq_w32((x), ltq_icu_membase[m] + (y))
50#define ltq_icu_r32(m, x) ltq_r32(ltq_icu_membase[m] + (x))
John Crispin171bb2f2011-03-30 09:27:47 +020051
52#define ltq_eiu_w32(x, y) ltq_w32((x), ltq_eiu_membase + (y))
53#define ltq_eiu_r32(x) ltq_r32(ltq_eiu_membase + (x))
54
John Crispina8d096e2012-04-30 11:33:05 +020055/* our 2 ipi interrupts for VSMP */
56#define MIPS_CPU_IPI_RESCHED_IRQ 0
57#define MIPS_CPU_IPI_CALL_IRQ 1
58
John Crispin3645da02012-04-17 10:18:32 +020059/* we have a cascade of 8 irqs */
60#define MIPS_CPU_IRQ_CASCADE 8
61
John Crispin3645da02012-04-17 10:18:32 +020062static int exin_avail;
John Crispinfe46e502016-06-09 17:09:51 +020063static u32 ltq_eiu_irq[MAX_EIU];
John Crispin61fa9692012-08-16 11:39:57 +000064static void __iomem *ltq_icu_membase[MAX_IM];
John Crispin171bb2f2011-03-30 09:27:47 +020065static void __iomem *ltq_eiu_membase;
John Crispinc2c9c782012-08-16 08:09:20 +000066static struct irq_domain *ltq_domain;
Andrew Brestickera669efc2014-09-18 14:47:12 -070067static int ltq_perfcount_irq;
John Crispin171bb2f2011-03-30 09:27:47 +020068
John Crispin26365622013-01-19 08:54:27 +000069int ltq_eiu_get_irq(int exin)
70{
71 if (exin < exin_avail)
John Crispinfe46e502016-06-09 17:09:51 +020072 return ltq_eiu_irq[exin];
John Crispin26365622013-01-19 08:54:27 +000073 return -1;
74}
75
John Crispin171bb2f2011-03-30 09:27:47 +020076void ltq_disable_irq(struct irq_data *d)
77{
78 u32 ier = LTQ_ICU_IM0_IER;
John Crispin3645da02012-04-17 10:18:32 +020079 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +000080 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +020081
John Crispin3645da02012-04-17 10:18:32 +020082 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +000083 ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
John Crispin171bb2f2011-03-30 09:27:47 +020084}
85
86void ltq_mask_and_ack_irq(struct irq_data *d)
87{
88 u32 ier = LTQ_ICU_IM0_IER;
89 u32 isr = LTQ_ICU_IM0_ISR;
John Crispin3645da02012-04-17 10:18:32 +020090 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +000091 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +020092
John Crispin3645da02012-04-17 10:18:32 +020093 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +000094 ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
95 ltq_icu_w32(im, BIT(offset), isr);
John Crispin171bb2f2011-03-30 09:27:47 +020096}
97
98static void ltq_ack_irq(struct irq_data *d)
99{
100 u32 isr = LTQ_ICU_IM0_ISR;
John Crispin3645da02012-04-17 10:18:32 +0200101 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +0000102 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +0200103
John Crispin3645da02012-04-17 10:18:32 +0200104 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +0000105 ltq_icu_w32(im, BIT(offset), isr);
John Crispin171bb2f2011-03-30 09:27:47 +0200106}
107
108void ltq_enable_irq(struct irq_data *d)
109{
110 u32 ier = LTQ_ICU_IM0_IER;
John Crispin3645da02012-04-17 10:18:32 +0200111 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +0000112 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +0200113
John Crispin3645da02012-04-17 10:18:32 +0200114 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +0000115 ltq_icu_w32(im, ltq_icu_r32(im, ier) | BIT(offset), ier);
John Crispin171bb2f2011-03-30 09:27:47 +0200116}
117
John Crispin26365622013-01-19 08:54:27 +0000118static int ltq_eiu_settype(struct irq_data *d, unsigned int type)
119{
120 int i;
121
John Crispinf97e5e82016-06-09 17:09:52 +0200122 for (i = 0; i < exin_avail; i++) {
John Crispinfe46e502016-06-09 17:09:51 +0200123 if (d->hwirq == ltq_eiu_irq[i]) {
John Crispin26365622013-01-19 08:54:27 +0000124 int val = 0;
125 int edge = 0;
126
127 switch (type) {
128 case IRQF_TRIGGER_NONE:
129 break;
130 case IRQF_TRIGGER_RISING:
131 val = 1;
132 edge = 1;
133 break;
134 case IRQF_TRIGGER_FALLING:
135 val = 2;
136 edge = 1;
137 break;
138 case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING:
139 val = 3;
140 edge = 1;
141 break;
142 case IRQF_TRIGGER_HIGH:
143 val = 5;
144 break;
145 case IRQF_TRIGGER_LOW:
146 val = 6;
147 break;
148 default:
149 pr_err("invalid type %d for irq %ld\n",
150 type, d->hwirq);
151 return -EINVAL;
152 }
153
154 if (edge)
155 irq_set_handler(d->hwirq, handle_edge_irq);
156
157 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_C) |
158 (val << (i * 4)), LTQ_EIU_EXIN_C);
159 }
160 }
161
162 return 0;
163}
164
John Crispin171bb2f2011-03-30 09:27:47 +0200165static unsigned int ltq_startup_eiu_irq(struct irq_data *d)
166{
167 int i;
John Crispin171bb2f2011-03-30 09:27:47 +0200168
169 ltq_enable_irq(d);
John Crispinf97e5e82016-06-09 17:09:52 +0200170 for (i = 0; i < exin_avail; i++) {
John Crispinfe46e502016-06-09 17:09:51 +0200171 if (d->hwirq == ltq_eiu_irq[i]) {
John Crispin26365622013-01-19 08:54:27 +0000172 /* by default we are low level triggered */
173 ltq_eiu_settype(d, IRQF_TRIGGER_LOW);
John Crispin171bb2f2011-03-30 09:27:47 +0200174 /* clear all pending */
John Crispin26365622013-01-19 08:54:27 +0000175 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i),
176 LTQ_EIU_EXIN_INC);
John Crispin171bb2f2011-03-30 09:27:47 +0200177 /* enable */
John Crispin3645da02012-04-17 10:18:32 +0200178 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i),
John Crispin171bb2f2011-03-30 09:27:47 +0200179 LTQ_EIU_EXIN_INEN);
180 break;
181 }
182 }
183
184 return 0;
185}
186
187static void ltq_shutdown_eiu_irq(struct irq_data *d)
188{
189 int i;
John Crispin171bb2f2011-03-30 09:27:47 +0200190
191 ltq_disable_irq(d);
John Crispinf97e5e82016-06-09 17:09:52 +0200192 for (i = 0; i < exin_avail; i++) {
John Crispinfe46e502016-06-09 17:09:51 +0200193 if (d->hwirq == ltq_eiu_irq[i]) {
John Crispin171bb2f2011-03-30 09:27:47 +0200194 /* disable */
John Crispin3645da02012-04-17 10:18:32 +0200195 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i),
John Crispin171bb2f2011-03-30 09:27:47 +0200196 LTQ_EIU_EXIN_INEN);
197 break;
198 }
199 }
200}
201
202static struct irq_chip ltq_irq_type = {
Sudip Mukherjee891ab062016-06-16 21:46:08 +0100203 .name = "icu",
John Crispin171bb2f2011-03-30 09:27:47 +0200204 .irq_enable = ltq_enable_irq,
205 .irq_disable = ltq_disable_irq,
206 .irq_unmask = ltq_enable_irq,
207 .irq_ack = ltq_ack_irq,
208 .irq_mask = ltq_disable_irq,
209 .irq_mask_ack = ltq_mask_and_ack_irq,
210};
211
212static struct irq_chip ltq_eiu_type = {
Sudip Mukherjee891ab062016-06-16 21:46:08 +0100213 .name = "eiu",
John Crispin171bb2f2011-03-30 09:27:47 +0200214 .irq_startup = ltq_startup_eiu_irq,
215 .irq_shutdown = ltq_shutdown_eiu_irq,
216 .irq_enable = ltq_enable_irq,
217 .irq_disable = ltq_disable_irq,
218 .irq_unmask = ltq_enable_irq,
219 .irq_ack = ltq_ack_irq,
220 .irq_mask = ltq_disable_irq,
221 .irq_mask_ack = ltq_mask_and_ack_irq,
John Crispin26365622013-01-19 08:54:27 +0000222 .irq_set_type = ltq_eiu_settype,
John Crispin171bb2f2011-03-30 09:27:47 +0200223};
224
Hauke Mehrtens2b4dba52019-01-06 19:44:11 +0100225static void ltq_hw_irq_handler(struct irq_desc *desc)
John Crispin171bb2f2011-03-30 09:27:47 +0200226{
Hauke Mehrtens2b4dba52019-01-06 19:44:11 +0100227 int module = irq_desc_get_irq(desc) - 2;
John Crispin171bb2f2011-03-30 09:27:47 +0200228 u32 irq;
Hauke Mehrtens2b4dba52019-01-06 19:44:11 +0100229 int hwirq;
John Crispin171bb2f2011-03-30 09:27:47 +0200230
John Crispin61fa9692012-08-16 11:39:57 +0000231 irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR);
John Crispin171bb2f2011-03-30 09:27:47 +0200232 if (irq == 0)
233 return;
234
John Crispin3645da02012-04-17 10:18:32 +0200235 /*
236 * silicon bug causes only the msb set to 1 to be valid. all
John Crispin171bb2f2011-03-30 09:27:47 +0200237 * other bits might be bogus
238 */
239 irq = __fls(irq);
Hauke Mehrtens2b4dba52019-01-06 19:44:11 +0100240 hwirq = irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module);
241 generic_handle_irq(irq_linear_revmap(ltq_domain, hwirq));
John Crispin171bb2f2011-03-30 09:27:47 +0200242
243 /* if this is a EBU irq, we need to ack it or get a deadlock */
John Crispin3645da02012-04-17 10:18:32 +0200244 if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT)
John Crispin171bb2f2011-03-30 09:27:47 +0200245 ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10,
246 LTQ_EBU_PCC_ISTAT);
247}
248
John Crispin3645da02012-04-17 10:18:32 +0200249static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
250{
251 struct irq_chip *chip = &ltq_irq_type;
252 int i;
253
John Crispin9c1628b2012-08-16 08:09:21 +0000254 if (hw < MIPS_CPU_IRQ_CASCADE)
255 return 0;
256
John Crispin3645da02012-04-17 10:18:32 +0200257 for (i = 0; i < exin_avail; i++)
John Crispinfe46e502016-06-09 17:09:51 +0200258 if (hw == ltq_eiu_irq[i])
John Crispin3645da02012-04-17 10:18:32 +0200259 chip = &ltq_eiu_type;
260
Hauke Mehrtens7bf0d5e2016-06-06 23:28:33 +0200261 irq_set_chip_and_handler(irq, chip, handle_level_irq);
John Crispin3645da02012-04-17 10:18:32 +0200262
263 return 0;
264}
265
266static const struct irq_domain_ops irq_domain_ops = {
267 .xlate = irq_domain_xlate_onetwocell,
268 .map = icu_map,
269};
270
John Crispin3645da02012-04-17 10:18:32 +0200271int __init icu_of_init(struct device_node *node, struct device_node *parent)
John Crispin171bb2f2011-03-30 09:27:47 +0200272{
John Crispin3645da02012-04-17 10:18:32 +0200273 struct device_node *eiu_node;
274 struct resource res;
John Crispin26365622013-01-19 08:54:27 +0000275 int i, ret;
John Crispin171bb2f2011-03-30 09:27:47 +0200276
John Crispin61fa9692012-08-16 11:39:57 +0000277 for (i = 0; i < MAX_IM; i++) {
278 if (of_address_to_resource(node, i, &res))
279 panic("Failed to get icu memory range");
John Crispin171bb2f2011-03-30 09:27:47 +0200280
Hauke Mehrtens6e807852015-10-28 23:37:44 +0100281 if (!request_mem_region(res.start, resource_size(&res),
282 res.name))
John Crispin61fa9692012-08-16 11:39:57 +0000283 pr_err("Failed to request icu memory");
John Crispin171bb2f2011-03-30 09:27:47 +0200284
John Crispin61fa9692012-08-16 11:39:57 +0000285 ltq_icu_membase[i] = ioremap_nocache(res.start,
286 resource_size(&res));
287 if (!ltq_icu_membase[i])
288 panic("Failed to remap icu memory");
289 }
John Crispin171bb2f2011-03-30 09:27:47 +0200290
John Crispin16f70b52012-05-02 12:27:36 +0200291 /* turn off all irqs by default */
John Crispin61fa9692012-08-16 11:39:57 +0000292 for (i = 0; i < MAX_IM; i++) {
John Crispin16f70b52012-05-02 12:27:36 +0200293 /* make sure all irqs are turned off by default */
John Crispin61fa9692012-08-16 11:39:57 +0000294 ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER);
John Crispin16f70b52012-05-02 12:27:36 +0200295 /* clear all possibly pending interrupts */
John Crispin61fa9692012-08-16 11:39:57 +0000296 ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR);
John Crispin16f70b52012-05-02 12:27:36 +0200297 }
John Crispin171bb2f2011-03-30 09:27:47 +0200298
299 mips_cpu_irq_init();
300
John Crispin61fa9692012-08-16 11:39:57 +0000301 for (i = 0; i < MAX_IM; i++)
Felix Fietkau6c356ed2017-01-19 12:28:22 +0100302 irq_set_chained_handler(i + 2, ltq_hw_irq_handler);
John Crispin171bb2f2011-03-30 09:27:47 +0200303
John Crispinc2c9c782012-08-16 08:09:20 +0000304 ltq_domain = irq_domain_add_linear(node,
John Crispin61fa9692012-08-16 11:39:57 +0000305 (MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE,
John Crispin3645da02012-04-17 10:18:32 +0200306 &irq_domain_ops, 0);
John Crispin171bb2f2011-03-30 09:27:47 +0200307
John Crispin59c11572012-05-02 12:27:37 +0200308 /* tell oprofile which irq to use */
Andrew Brestickera669efc2014-09-18 14:47:12 -0700309 ltq_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ);
John Crispinc2c9c782012-08-16 08:09:20 +0000310
John Crispind32caf92014-09-11 19:25:25 +0200311 /* the external interrupts are optional and xway only */
312 eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway");
313 if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) {
314 /* find out how many external irq sources we have */
John Crispinfe46e502016-06-09 17:09:51 +0200315 exin_avail = of_property_count_u32_elems(eiu_node,
316 "lantiq,eiu-irqs");
John Crispind32caf92014-09-11 19:25:25 +0200317
318 if (exin_avail > MAX_EIU)
319 exin_avail = MAX_EIU;
320
John Crispinfe46e502016-06-09 17:09:51 +0200321 ret = of_property_read_u32_array(eiu_node, "lantiq,eiu-irqs",
John Crispind32caf92014-09-11 19:25:25 +0200322 ltq_eiu_irq, exin_avail);
John Crispinfe46e502016-06-09 17:09:51 +0200323 if (ret)
John Crispind32caf92014-09-11 19:25:25 +0200324 panic("failed to load external irq resources");
325
Hauke Mehrtens6e807852015-10-28 23:37:44 +0100326 if (!request_mem_region(res.start, resource_size(&res),
327 res.name))
John Crispind32caf92014-09-11 19:25:25 +0200328 pr_err("Failed to request eiu memory");
329
330 ltq_eiu_membase = ioremap_nocache(res.start,
331 resource_size(&res));
332 if (!ltq_eiu_membase)
333 panic("Failed to remap eiu memory");
334 }
335
John Crispin3645da02012-04-17 10:18:32 +0200336 return 0;
John Crispin171bb2f2011-03-30 09:27:47 +0200337}
338
Andrew Brestickera669efc2014-09-18 14:47:12 -0700339int get_c0_perfcount_int(void)
340{
341 return ltq_perfcount_irq;
342}
Felix Fietkau0cb09852015-07-23 18:59:52 +0200343EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
Andrew Brestickera669efc2014-09-18 14:47:12 -0700344
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000345unsigned int get_c0_compare_int(void)
John Crispin171bb2f2011-03-30 09:27:47 +0200346{
Hauke Mehrtens390d1b42019-01-06 19:44:12 +0100347 return CP0_LEGACY_COMPARE_IRQ;
John Crispin171bb2f2011-03-30 09:27:47 +0200348}
John Crispin3645da02012-04-17 10:18:32 +0200349
350static struct of_device_id __initdata of_irq_ids[] = {
351 { .compatible = "lantiq,icu", .data = icu_of_init },
352 {},
353};
354
355void __init arch_init_irq(void)
356{
357 of_irq_init(of_irq_ids);
358}