John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 1 | /* |
| 2 | * This program is free software; you can redistribute it and/or modify it |
| 3 | * under the terms of the GNU General Public License version 2 as published |
| 4 | * by the Free Software Foundation. |
| 5 | * |
John Crispin | 97b9210 | 2016-05-05 09:57:56 +0200 | [diff] [blame] | 6 | * Copyright (C) 2010 John Crispin <john@phrozen.org> |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 7 | * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com> |
| 8 | */ |
| 9 | |
| 10 | #include <linux/interrupt.h> |
| 11 | #include <linux/ioport.h> |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 12 | #include <linux/sched.h> |
| 13 | #include <linux/irqdomain.h> |
| 14 | #include <linux/of_platform.h> |
| 15 | #include <linux/of_address.h> |
| 16 | #include <linux/of_irq.h> |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 17 | |
| 18 | #include <asm/bootinfo.h> |
| 19 | #include <asm/irq_cpu.h> |
| 20 | |
| 21 | #include <lantiq_soc.h> |
| 22 | #include <irq.h> |
| 23 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 24 | /* register definitions - internal irqs */ |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 25 | #define LTQ_ICU_IM0_ISR 0x0000 |
| 26 | #define LTQ_ICU_IM0_IER 0x0008 |
| 27 | #define LTQ_ICU_IM0_IOSR 0x0010 |
| 28 | #define LTQ_ICU_IM0_IRSR 0x0018 |
| 29 | #define LTQ_ICU_IM0_IMR 0x0020 |
| 30 | #define LTQ_ICU_IM1_ISR 0x0028 |
| 31 | #define LTQ_ICU_OFFSET (LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR) |
| 32 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 33 | /* register definitions - external irqs */ |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 34 | #define LTQ_EIU_EXIN_C 0x0000 |
| 35 | #define LTQ_EIU_EXIN_INIC 0x0004 |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 36 | #define LTQ_EIU_EXIN_INC 0x0008 |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 37 | #define LTQ_EIU_EXIN_INEN 0x000C |
| 38 | |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 39 | /* number of external interrupts */ |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 40 | #define MAX_EIU 6 |
| 41 | |
John Crispin | 59c1157 | 2012-05-02 12:27:37 +0200 | [diff] [blame] | 42 | /* the performance counter */ |
| 43 | #define LTQ_PERF_IRQ (INT_NUM_IM4_IRL0 + 31) |
| 44 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 45 | /* |
| 46 | * irqs generated by devices attached to the EBU need to be acked in |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 47 | * a special manner |
| 48 | */ |
| 49 | #define LTQ_ICU_EBU_IRQ 22 |
| 50 | |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 51 | #define ltq_icu_w32(m, x, y) ltq_w32((x), ltq_icu_membase[m] + (y)) |
| 52 | #define ltq_icu_r32(m, x) ltq_r32(ltq_icu_membase[m] + (x)) |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 53 | |
| 54 | #define ltq_eiu_w32(x, y) ltq_w32((x), ltq_eiu_membase + (y)) |
| 55 | #define ltq_eiu_r32(x) ltq_r32(ltq_eiu_membase + (x)) |
| 56 | |
John Crispin | a8d096e | 2012-04-30 11:33:05 +0200 | [diff] [blame] | 57 | /* our 2 ipi interrupts for VSMP */ |
| 58 | #define MIPS_CPU_IPI_RESCHED_IRQ 0 |
| 59 | #define MIPS_CPU_IPI_CALL_IRQ 1 |
| 60 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 61 | /* we have a cascade of 8 irqs */ |
| 62 | #define MIPS_CPU_IRQ_CASCADE 8 |
| 63 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 64 | static int exin_avail; |
John Crispin | fe46e50 | 2016-06-09 17:09:51 +0200 | [diff] [blame] | 65 | static u32 ltq_eiu_irq[MAX_EIU]; |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 66 | static void __iomem *ltq_icu_membase[MAX_IM]; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 67 | static void __iomem *ltq_eiu_membase; |
John Crispin | c2c9c78 | 2012-08-16 08:09:20 +0000 | [diff] [blame] | 68 | static struct irq_domain *ltq_domain; |
Andrew Bresticker | a669efc | 2014-09-18 14:47:12 -0700 | [diff] [blame] | 69 | static int ltq_perfcount_irq; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 70 | |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 71 | int ltq_eiu_get_irq(int exin) |
| 72 | { |
| 73 | if (exin < exin_avail) |
John Crispin | fe46e50 | 2016-06-09 17:09:51 +0200 | [diff] [blame] | 74 | return ltq_eiu_irq[exin]; |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 75 | return -1; |
| 76 | } |
| 77 | |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 78 | void ltq_disable_irq(struct irq_data *d) |
| 79 | { |
| 80 | u32 ier = LTQ_ICU_IM0_IER; |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 81 | int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 82 | int im = offset / INT_NUM_IM_OFFSET; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 83 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 84 | offset %= INT_NUM_IM_OFFSET; |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 85 | ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 86 | } |
| 87 | |
| 88 | void ltq_mask_and_ack_irq(struct irq_data *d) |
| 89 | { |
| 90 | u32 ier = LTQ_ICU_IM0_IER; |
| 91 | u32 isr = LTQ_ICU_IM0_ISR; |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 92 | int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 93 | int im = offset / INT_NUM_IM_OFFSET; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 94 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 95 | offset %= INT_NUM_IM_OFFSET; |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 96 | ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier); |
| 97 | ltq_icu_w32(im, BIT(offset), isr); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 98 | } |
| 99 | |
| 100 | static void ltq_ack_irq(struct irq_data *d) |
| 101 | { |
| 102 | u32 isr = LTQ_ICU_IM0_ISR; |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 103 | int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 104 | int im = offset / INT_NUM_IM_OFFSET; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 105 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 106 | offset %= INT_NUM_IM_OFFSET; |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 107 | ltq_icu_w32(im, BIT(offset), isr); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 108 | } |
| 109 | |
| 110 | void ltq_enable_irq(struct irq_data *d) |
| 111 | { |
| 112 | u32 ier = LTQ_ICU_IM0_IER; |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 113 | int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 114 | int im = offset / INT_NUM_IM_OFFSET; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 115 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 116 | offset %= INT_NUM_IM_OFFSET; |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 117 | ltq_icu_w32(im, ltq_icu_r32(im, ier) | BIT(offset), ier); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 118 | } |
| 119 | |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 120 | static int ltq_eiu_settype(struct irq_data *d, unsigned int type) |
| 121 | { |
| 122 | int i; |
| 123 | |
John Crispin | f97e5e8 | 2016-06-09 17:09:52 +0200 | [diff] [blame] | 124 | for (i = 0; i < exin_avail; i++) { |
John Crispin | fe46e50 | 2016-06-09 17:09:51 +0200 | [diff] [blame] | 125 | if (d->hwirq == ltq_eiu_irq[i]) { |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 126 | int val = 0; |
| 127 | int edge = 0; |
| 128 | |
| 129 | switch (type) { |
| 130 | case IRQF_TRIGGER_NONE: |
| 131 | break; |
| 132 | case IRQF_TRIGGER_RISING: |
| 133 | val = 1; |
| 134 | edge = 1; |
| 135 | break; |
| 136 | case IRQF_TRIGGER_FALLING: |
| 137 | val = 2; |
| 138 | edge = 1; |
| 139 | break; |
| 140 | case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING: |
| 141 | val = 3; |
| 142 | edge = 1; |
| 143 | break; |
| 144 | case IRQF_TRIGGER_HIGH: |
| 145 | val = 5; |
| 146 | break; |
| 147 | case IRQF_TRIGGER_LOW: |
| 148 | val = 6; |
| 149 | break; |
| 150 | default: |
| 151 | pr_err("invalid type %d for irq %ld\n", |
| 152 | type, d->hwirq); |
| 153 | return -EINVAL; |
| 154 | } |
| 155 | |
| 156 | if (edge) |
| 157 | irq_set_handler(d->hwirq, handle_edge_irq); |
| 158 | |
| 159 | ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_C) | |
| 160 | (val << (i * 4)), LTQ_EIU_EXIN_C); |
| 161 | } |
| 162 | } |
| 163 | |
| 164 | return 0; |
| 165 | } |
| 166 | |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 167 | static unsigned int ltq_startup_eiu_irq(struct irq_data *d) |
| 168 | { |
| 169 | int i; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 170 | |
| 171 | ltq_enable_irq(d); |
John Crispin | f97e5e8 | 2016-06-09 17:09:52 +0200 | [diff] [blame] | 172 | for (i = 0; i < exin_avail; i++) { |
John Crispin | fe46e50 | 2016-06-09 17:09:51 +0200 | [diff] [blame] | 173 | if (d->hwirq == ltq_eiu_irq[i]) { |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 174 | /* by default we are low level triggered */ |
| 175 | ltq_eiu_settype(d, IRQF_TRIGGER_LOW); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 176 | /* clear all pending */ |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 177 | ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i), |
| 178 | LTQ_EIU_EXIN_INC); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 179 | /* enable */ |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 180 | ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i), |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 181 | LTQ_EIU_EXIN_INEN); |
| 182 | break; |
| 183 | } |
| 184 | } |
| 185 | |
| 186 | return 0; |
| 187 | } |
| 188 | |
| 189 | static void ltq_shutdown_eiu_irq(struct irq_data *d) |
| 190 | { |
| 191 | int i; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 192 | |
| 193 | ltq_disable_irq(d); |
John Crispin | f97e5e8 | 2016-06-09 17:09:52 +0200 | [diff] [blame] | 194 | for (i = 0; i < exin_avail; i++) { |
John Crispin | fe46e50 | 2016-06-09 17:09:51 +0200 | [diff] [blame] | 195 | if (d->hwirq == ltq_eiu_irq[i]) { |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 196 | /* disable */ |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 197 | ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i), |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 198 | LTQ_EIU_EXIN_INEN); |
| 199 | break; |
| 200 | } |
| 201 | } |
| 202 | } |
| 203 | |
| 204 | static struct irq_chip ltq_irq_type = { |
Sudip Mukherjee | 891ab06 | 2016-06-16 21:46:08 +0100 | [diff] [blame] | 205 | .name = "icu", |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 206 | .irq_enable = ltq_enable_irq, |
| 207 | .irq_disable = ltq_disable_irq, |
| 208 | .irq_unmask = ltq_enable_irq, |
| 209 | .irq_ack = ltq_ack_irq, |
| 210 | .irq_mask = ltq_disable_irq, |
| 211 | .irq_mask_ack = ltq_mask_and_ack_irq, |
| 212 | }; |
| 213 | |
| 214 | static struct irq_chip ltq_eiu_type = { |
Sudip Mukherjee | 891ab06 | 2016-06-16 21:46:08 +0100 | [diff] [blame] | 215 | .name = "eiu", |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 216 | .irq_startup = ltq_startup_eiu_irq, |
| 217 | .irq_shutdown = ltq_shutdown_eiu_irq, |
| 218 | .irq_enable = ltq_enable_irq, |
| 219 | .irq_disable = ltq_disable_irq, |
| 220 | .irq_unmask = ltq_enable_irq, |
| 221 | .irq_ack = ltq_ack_irq, |
| 222 | .irq_mask = ltq_disable_irq, |
| 223 | .irq_mask_ack = ltq_mask_and_ack_irq, |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 224 | .irq_set_type = ltq_eiu_settype, |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 225 | }; |
| 226 | |
Hauke Mehrtens | 2b4dba5 | 2019-01-06 19:44:11 +0100 | [diff] [blame^] | 227 | static void ltq_hw_irq_handler(struct irq_desc *desc) |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 228 | { |
Hauke Mehrtens | 2b4dba5 | 2019-01-06 19:44:11 +0100 | [diff] [blame^] | 229 | int module = irq_desc_get_irq(desc) - 2; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 230 | u32 irq; |
Hauke Mehrtens | 2b4dba5 | 2019-01-06 19:44:11 +0100 | [diff] [blame^] | 231 | int hwirq; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 232 | |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 233 | irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 234 | if (irq == 0) |
| 235 | return; |
| 236 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 237 | /* |
| 238 | * silicon bug causes only the msb set to 1 to be valid. all |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 239 | * other bits might be bogus |
| 240 | */ |
| 241 | irq = __fls(irq); |
Hauke Mehrtens | 2b4dba5 | 2019-01-06 19:44:11 +0100 | [diff] [blame^] | 242 | hwirq = irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module); |
| 243 | generic_handle_irq(irq_linear_revmap(ltq_domain, hwirq)); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 244 | |
| 245 | /* if this is a EBU irq, we need to ack it or get a deadlock */ |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 246 | if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT) |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 247 | ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10, |
| 248 | LTQ_EBU_PCC_ISTAT); |
| 249 | } |
| 250 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 251 | static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw) |
| 252 | { |
| 253 | struct irq_chip *chip = <q_irq_type; |
| 254 | int i; |
| 255 | |
John Crispin | 9c1628b | 2012-08-16 08:09:21 +0000 | [diff] [blame] | 256 | if (hw < MIPS_CPU_IRQ_CASCADE) |
| 257 | return 0; |
| 258 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 259 | for (i = 0; i < exin_avail; i++) |
John Crispin | fe46e50 | 2016-06-09 17:09:51 +0200 | [diff] [blame] | 260 | if (hw == ltq_eiu_irq[i]) |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 261 | chip = <q_eiu_type; |
| 262 | |
Hauke Mehrtens | 7bf0d5e | 2016-06-06 23:28:33 +0200 | [diff] [blame] | 263 | irq_set_chip_and_handler(irq, chip, handle_level_irq); |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 264 | |
| 265 | return 0; |
| 266 | } |
| 267 | |
| 268 | static const struct irq_domain_ops irq_domain_ops = { |
| 269 | .xlate = irq_domain_xlate_onetwocell, |
| 270 | .map = icu_map, |
| 271 | }; |
| 272 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 273 | int __init icu_of_init(struct device_node *node, struct device_node *parent) |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 274 | { |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 275 | struct device_node *eiu_node; |
| 276 | struct resource res; |
John Crispin | 2636562 | 2013-01-19 08:54:27 +0000 | [diff] [blame] | 277 | int i, ret; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 278 | |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 279 | for (i = 0; i < MAX_IM; i++) { |
| 280 | if (of_address_to_resource(node, i, &res)) |
| 281 | panic("Failed to get icu memory range"); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 282 | |
Hauke Mehrtens | 6e80785 | 2015-10-28 23:37:44 +0100 | [diff] [blame] | 283 | if (!request_mem_region(res.start, resource_size(&res), |
| 284 | res.name)) |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 285 | pr_err("Failed to request icu memory"); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 286 | |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 287 | ltq_icu_membase[i] = ioremap_nocache(res.start, |
| 288 | resource_size(&res)); |
| 289 | if (!ltq_icu_membase[i]) |
| 290 | panic("Failed to remap icu memory"); |
| 291 | } |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 292 | |
John Crispin | 16f70b5 | 2012-05-02 12:27:36 +0200 | [diff] [blame] | 293 | /* turn off all irqs by default */ |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 294 | for (i = 0; i < MAX_IM; i++) { |
John Crispin | 16f70b5 | 2012-05-02 12:27:36 +0200 | [diff] [blame] | 295 | /* make sure all irqs are turned off by default */ |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 296 | ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER); |
John Crispin | 16f70b5 | 2012-05-02 12:27:36 +0200 | [diff] [blame] | 297 | /* clear all possibly pending interrupts */ |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 298 | ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR); |
John Crispin | 16f70b5 | 2012-05-02 12:27:36 +0200 | [diff] [blame] | 299 | } |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 300 | |
| 301 | mips_cpu_irq_init(); |
| 302 | |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 303 | for (i = 0; i < MAX_IM; i++) |
Felix Fietkau | 6c356ed | 2017-01-19 12:28:22 +0100 | [diff] [blame] | 304 | irq_set_chained_handler(i + 2, ltq_hw_irq_handler); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 305 | |
John Crispin | c2c9c78 | 2012-08-16 08:09:20 +0000 | [diff] [blame] | 306 | ltq_domain = irq_domain_add_linear(node, |
John Crispin | 61fa969 | 2012-08-16 11:39:57 +0000 | [diff] [blame] | 307 | (MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE, |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 308 | &irq_domain_ops, 0); |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 309 | |
John Crispin | 59c1157 | 2012-05-02 12:27:37 +0200 | [diff] [blame] | 310 | /* tell oprofile which irq to use */ |
Andrew Bresticker | a669efc | 2014-09-18 14:47:12 -0700 | [diff] [blame] | 311 | ltq_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ); |
John Crispin | c2c9c78 | 2012-08-16 08:09:20 +0000 | [diff] [blame] | 312 | |
| 313 | /* |
| 314 | * if the timer irq is not one of the mips irqs we need to |
| 315 | * create a mapping |
| 316 | */ |
| 317 | if (MIPS_CPU_TIMER_IRQ != 7) |
| 318 | irq_create_mapping(ltq_domain, MIPS_CPU_TIMER_IRQ); |
| 319 | |
John Crispin | d32caf9 | 2014-09-11 19:25:25 +0200 | [diff] [blame] | 320 | /* the external interrupts are optional and xway only */ |
| 321 | eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway"); |
| 322 | if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) { |
| 323 | /* find out how many external irq sources we have */ |
John Crispin | fe46e50 | 2016-06-09 17:09:51 +0200 | [diff] [blame] | 324 | exin_avail = of_property_count_u32_elems(eiu_node, |
| 325 | "lantiq,eiu-irqs"); |
John Crispin | d32caf9 | 2014-09-11 19:25:25 +0200 | [diff] [blame] | 326 | |
| 327 | if (exin_avail > MAX_EIU) |
| 328 | exin_avail = MAX_EIU; |
| 329 | |
John Crispin | fe46e50 | 2016-06-09 17:09:51 +0200 | [diff] [blame] | 330 | ret = of_property_read_u32_array(eiu_node, "lantiq,eiu-irqs", |
John Crispin | d32caf9 | 2014-09-11 19:25:25 +0200 | [diff] [blame] | 331 | ltq_eiu_irq, exin_avail); |
John Crispin | fe46e50 | 2016-06-09 17:09:51 +0200 | [diff] [blame] | 332 | if (ret) |
John Crispin | d32caf9 | 2014-09-11 19:25:25 +0200 | [diff] [blame] | 333 | panic("failed to load external irq resources"); |
| 334 | |
Hauke Mehrtens | 6e80785 | 2015-10-28 23:37:44 +0100 | [diff] [blame] | 335 | if (!request_mem_region(res.start, resource_size(&res), |
| 336 | res.name)) |
John Crispin | d32caf9 | 2014-09-11 19:25:25 +0200 | [diff] [blame] | 337 | pr_err("Failed to request eiu memory"); |
| 338 | |
| 339 | ltq_eiu_membase = ioremap_nocache(res.start, |
| 340 | resource_size(&res)); |
| 341 | if (!ltq_eiu_membase) |
| 342 | panic("Failed to remap eiu memory"); |
| 343 | } |
| 344 | |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 345 | return 0; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 346 | } |
| 347 | |
Andrew Bresticker | a669efc | 2014-09-18 14:47:12 -0700 | [diff] [blame] | 348 | int get_c0_perfcount_int(void) |
| 349 | { |
| 350 | return ltq_perfcount_irq; |
| 351 | } |
Felix Fietkau | 0cb0985 | 2015-07-23 18:59:52 +0200 | [diff] [blame] | 352 | EXPORT_SYMBOL_GPL(get_c0_perfcount_int); |
Andrew Bresticker | a669efc | 2014-09-18 14:47:12 -0700 | [diff] [blame] | 353 | |
Paul Gortmaker | 078a55f | 2013-06-18 13:38:59 +0000 | [diff] [blame] | 354 | unsigned int get_c0_compare_int(void) |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 355 | { |
John Crispin | c2c9c78 | 2012-08-16 08:09:20 +0000 | [diff] [blame] | 356 | return MIPS_CPU_TIMER_IRQ; |
John Crispin | 171bb2f | 2011-03-30 09:27:47 +0200 | [diff] [blame] | 357 | } |
John Crispin | 3645da0 | 2012-04-17 10:18:32 +0200 | [diff] [blame] | 358 | |
| 359 | static struct of_device_id __initdata of_irq_ids[] = { |
| 360 | { .compatible = "lantiq,icu", .data = icu_of_init }, |
| 361 | {}, |
| 362 | }; |
| 363 | |
| 364 | void __init arch_init_irq(void) |
| 365 | { |
| 366 | of_irq_init(of_irq_ids); |
| 367 | } |