blob: 918804c7c1a499243560c311c68f2fc48c473b96 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Vineet Gupta3be80aa2013-01-18 15:12:17 +05302/*
3 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
Vineet Gupta3be80aa2013-01-18 15:12:17 +05304 */
5
6#ifndef __ARC_ASM_CACHE_H
7#define __ARC_ASM_CACHE_H
8
9/* In case $$ not config, setup a dummy number for rest of kernel */
10#ifndef CONFIG_ARC_CACHE_LINE_SHIFT
11#define L1_CACHE_SHIFT 6
12#else
13#define L1_CACHE_SHIFT CONFIG_ARC_CACHE_LINE_SHIFT
14#endif
15
16#define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
Vineet Gupta63d2dfd2013-09-05 13:17:49 +053017#define CACHE_LINE_MASK (~(L1_CACHE_BYTES - 1))
Vineet Gupta95d69762013-01-18 15:12:19 +053018
Vineet Guptada1677b2013-05-14 13:28:17 +053019/*
Vineet Guptac4aa49d2014-09-19 01:28:24 +053020 * ARC700 doesn't cache any access in top 1G (0xc000_0000 to 0xFFFF_FFFF)
Vineet Guptada1677b2013-05-14 13:28:17 +053021 * Ideal for wiring memory mapped peripherals as we don't need to do
22 * explicit uncached accesses (LD.di/ST.di) hence more portable drivers
23 */
24#define ARC_UNCACHED_ADDR_SPACE 0xc0000000
25
Vineet Gupta95d69762013-01-18 15:12:19 +053026#ifndef __ASSEMBLY__
27
28/* Uncached access macros */
29#define arc_read_uncached_32(ptr) \
30({ \
31 unsigned int __ret; \
32 __asm__ __volatile__( \
33 " ld.di %0, [%1] \n" \
34 : "=r"(__ret) \
35 : "r"(ptr)); \
36 __ret; \
37})
38
39#define arc_write_uncached_32(ptr, data)\
40({ \
41 __asm__ __volatile__( \
42 " st.di %0, [%1] \n" \
43 : \
44 : "r"(data), "r"(ptr)); \
45})
46
Alexey Brodkin9f82e902017-07-18 17:31:24 +030047/* Largest line length for either L1 or L2 is 128 bytes */
Eugeniy Paltseveb277732018-07-26 16:15:43 +030048#define SMP_CACHE_BYTES 128
49#define cache_line_size() SMP_CACHE_BYTES
50#define ARCH_DMA_MINALIGN SMP_CACHE_BYTES
Vineet Gupta95d69762013-01-18 15:12:19 +053051
Alexey Brodkinb6835ea2019-02-08 13:55:19 +030052/*
53 * Make sure slab-allocated buffers are 64-bit aligned when atomic64_t uses
54 * ARCv2 64-bit atomics (LLOCKD/SCONDD). This guarantess runtime 64-bit
55 * alignment for any atomic64_t embedded in buffer.
56 * Default ARCH_SLAB_MINALIGN is __alignof__(long long) which has a relaxed
57 * value of 4 (and not 8) in ARC ABI.
58 */
59#if defined(CONFIG_ARC_HAS_LL64) && defined(CONFIG_ARC_HAS_LLSC)
60#define ARCH_SLAB_MINALIGN 8
61#endif
62
Vineet Gupta95d69762013-01-18 15:12:19 +053063extern void arc_cache_init(void);
64extern char *arc_cache_mumbojumbo(int cpu_id, char *buf, int len);
Vineet Gupta07b9b652013-09-05 19:19:06 +053065extern void read_decode_cache_bcr(void);
Vineet Guptada1677b2013-05-14 13:28:17 +053066
Vineet Guptacf986d42016-10-13 15:58:59 -070067extern int ioc_enable;
Vineet Gupta26c01c42016-08-26 15:41:29 -070068extern unsigned long perip_base, perip_end;
Alexey Brodkinf2b0b252015-05-25 19:54:28 +030069
Vineet Guptada1677b2013-05-14 13:28:17 +053070#endif /* !__ASSEMBLY__ */
Vineet Gupta95d69762013-01-18 15:12:19 +053071
Vineet Guptaef680cd2014-03-07 18:08:11 +053072/* Instruction cache related Auxiliary registers */
73#define ARC_REG_IC_BCR 0x77 /* Build Config reg */
74#define ARC_REG_IC_IVIC 0x10
75#define ARC_REG_IC_CTRL 0x11
Vineet Gupta0d771172014-08-29 10:55:15 +053076#define ARC_REG_IC_IVIR 0x16
77#define ARC_REG_IC_ENDR 0x17
Vineet Guptaef680cd2014-03-07 18:08:11 +053078#define ARC_REG_IC_IVIL 0x19
Vineet Guptaef680cd2014-03-07 18:08:11 +053079#define ARC_REG_IC_PTAG 0x1E
Vineet Gupta5a364c22015-02-06 18:44:57 +030080#define ARC_REG_IC_PTAG_HI 0x1F
Vineet Guptaef680cd2014-03-07 18:08:11 +053081
82/* Bit val in IC_CTRL */
Vineet Gupta8c47f832016-06-22 16:01:19 +053083#define IC_CTRL_DIS 0x1
Vineet Guptaef680cd2014-03-07 18:08:11 +053084
85/* Data cache related Auxiliary registers */
86#define ARC_REG_DC_BCR 0x72 /* Build Config reg */
87#define ARC_REG_DC_IVDC 0x47
88#define ARC_REG_DC_CTRL 0x48
89#define ARC_REG_DC_IVDL 0x4A
90#define ARC_REG_DC_FLSH 0x4B
91#define ARC_REG_DC_FLDL 0x4C
Vineet Gupta0d771172014-08-29 10:55:15 +053092#define ARC_REG_DC_STARTR 0x4D
93#define ARC_REG_DC_ENDR 0x4E
Vineet Guptaef680cd2014-03-07 18:08:11 +053094#define ARC_REG_DC_PTAG 0x5C
Vineet Gupta5a364c22015-02-06 18:44:57 +030095#define ARC_REG_DC_PTAG_HI 0x5F
Vineet Guptaef680cd2014-03-07 18:08:11 +053096
97/* Bit val in DC_CTRL */
Vineet Gupta8c47f832016-06-22 16:01:19 +053098#define DC_CTRL_DIS 0x001
99#define DC_CTRL_INV_MODE_FLUSH 0x040
100#define DC_CTRL_FLUSH_STATUS 0x100
Vineet Gupta0d771172014-08-29 10:55:15 +0530101#define DC_CTRL_RGN_OP_INV 0x200
Vineet Guptaf734a312017-05-02 16:23:57 -0700102#define DC_CTRL_RGN_OP_MSK 0x200
Vineet Guptaef680cd2014-03-07 18:08:11 +0530103
Vineet Guptad1f317d2015-04-06 17:23:57 +0530104/*System-level cache (L2 cache) related Auxiliary registers */
105#define ARC_REG_SLC_CFG 0x901
Vineet Gupta795f4552015-04-03 12:37:07 +0300106#define ARC_REG_SLC_CTRL 0x903
107#define ARC_REG_SLC_FLUSH 0x904
108#define ARC_REG_SLC_INVALIDATE 0x905
Vineet Guptaae0b63d2017-08-01 10:23:27 +0530109#define ARC_AUX_SLC_IVDL 0x910
110#define ARC_AUX_SLC_FLDL 0x912
Vineet Gupta795f4552015-04-03 12:37:07 +0300111#define ARC_REG_SLC_RGN_START 0x914
Alexey Brodkin7d79cee2017-08-01 12:58:47 +0300112#define ARC_REG_SLC_RGN_START1 0x915
Vineet Gupta795f4552015-04-03 12:37:07 +0300113#define ARC_REG_SLC_RGN_END 0x916
Alexey Brodkin7d79cee2017-08-01 12:58:47 +0300114#define ARC_REG_SLC_RGN_END1 0x917
Vineet Gupta795f4552015-04-03 12:37:07 +0300115
116/* Bit val in SLC_CONTROL */
Vineet Guptad4911cd2016-06-22 15:43:22 +0530117#define SLC_CTRL_DIS 0x001
Vineet Gupta795f4552015-04-03 12:37:07 +0300118#define SLC_CTRL_IM 0x040
Vineet Gupta795f4552015-04-03 12:37:07 +0300119#define SLC_CTRL_BUSY 0x100
120#define SLC_CTRL_RGN_OP_INV 0x200
Vineet Guptad1f317d2015-04-06 17:23:57 +0530121
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300122/* IO coherency related Auxiliary registers */
123#define ARC_REG_IO_COH_ENABLE 0x500
Eugeniy Paltsev36243792018-10-04 16:12:12 +0300124#define ARC_IO_COH_ENABLE_BIT BIT(0)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300125#define ARC_REG_IO_COH_PARTIAL 0x501
Eugeniy Paltsev36243792018-10-04 16:12:12 +0300126#define ARC_IO_COH_PARTIAL_BIT BIT(0)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300127#define ARC_REG_IO_COH_AP0_BASE 0x508
128#define ARC_REG_IO_COH_AP0_SIZE 0x509
129
Vineet Gupta3be80aa2013-01-18 15:12:17 +0530130#endif /* _ASM_CACHE_H */