blob: 2ad77fb43639cd89fe2a00033790d565a2ff1935 [file] [log] [blame]
Vineet Gupta3be80aa2013-01-18 15:12:17 +05301/*
2 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef __ARC_ASM_CACHE_H
10#define __ARC_ASM_CACHE_H
11
12/* In case $$ not config, setup a dummy number for rest of kernel */
13#ifndef CONFIG_ARC_CACHE_LINE_SHIFT
14#define L1_CACHE_SHIFT 6
15#else
16#define L1_CACHE_SHIFT CONFIG_ARC_CACHE_LINE_SHIFT
17#endif
18
19#define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
Vineet Gupta63d2dfd2013-09-05 13:17:49 +053020#define CACHE_LINE_MASK (~(L1_CACHE_BYTES - 1))
Vineet Gupta95d69762013-01-18 15:12:19 +053021
Vineet Guptada1677b2013-05-14 13:28:17 +053022/*
Vineet Guptac4aa49d2014-09-19 01:28:24 +053023 * ARC700 doesn't cache any access in top 1G (0xc000_0000 to 0xFFFF_FFFF)
Vineet Guptada1677b2013-05-14 13:28:17 +053024 * Ideal for wiring memory mapped peripherals as we don't need to do
25 * explicit uncached accesses (LD.di/ST.di) hence more portable drivers
26 */
27#define ARC_UNCACHED_ADDR_SPACE 0xc0000000
28
Vineet Gupta95d69762013-01-18 15:12:19 +053029#ifndef __ASSEMBLY__
30
31/* Uncached access macros */
32#define arc_read_uncached_32(ptr) \
33({ \
34 unsigned int __ret; \
35 __asm__ __volatile__( \
36 " ld.di %0, [%1] \n" \
37 : "=r"(__ret) \
38 : "r"(ptr)); \
39 __ret; \
40})
41
42#define arc_write_uncached_32(ptr, data)\
43({ \
44 __asm__ __volatile__( \
45 " st.di %0, [%1] \n" \
46 : \
47 : "r"(data), "r"(ptr)); \
48})
49
Alexey Brodkin9f82e902017-07-18 17:31:24 +030050/* Largest line length for either L1 or L2 is 128 bytes */
Eugeniy Paltseveb277732018-07-26 16:15:43 +030051#define SMP_CACHE_BYTES 128
52#define cache_line_size() SMP_CACHE_BYTES
53#define ARCH_DMA_MINALIGN SMP_CACHE_BYTES
Vineet Gupta95d69762013-01-18 15:12:19 +053054
Alexey Brodkinb6835ea2019-02-08 13:55:19 +030055/*
56 * Make sure slab-allocated buffers are 64-bit aligned when atomic64_t uses
57 * ARCv2 64-bit atomics (LLOCKD/SCONDD). This guarantess runtime 64-bit
58 * alignment for any atomic64_t embedded in buffer.
59 * Default ARCH_SLAB_MINALIGN is __alignof__(long long) which has a relaxed
60 * value of 4 (and not 8) in ARC ABI.
61 */
62#if defined(CONFIG_ARC_HAS_LL64) && defined(CONFIG_ARC_HAS_LLSC)
63#define ARCH_SLAB_MINALIGN 8
64#endif
65
Vineet Gupta95d69762013-01-18 15:12:19 +053066extern void arc_cache_init(void);
67extern char *arc_cache_mumbojumbo(int cpu_id, char *buf, int len);
Vineet Gupta07b9b652013-09-05 19:19:06 +053068extern void read_decode_cache_bcr(void);
Vineet Guptada1677b2013-05-14 13:28:17 +053069
Vineet Guptacf986d42016-10-13 15:58:59 -070070extern int ioc_enable;
Vineet Gupta26c01c42016-08-26 15:41:29 -070071extern unsigned long perip_base, perip_end;
Alexey Brodkinf2b0b252015-05-25 19:54:28 +030072
Vineet Guptada1677b2013-05-14 13:28:17 +053073#endif /* !__ASSEMBLY__ */
Vineet Gupta95d69762013-01-18 15:12:19 +053074
Vineet Guptaef680cd2014-03-07 18:08:11 +053075/* Instruction cache related Auxiliary registers */
76#define ARC_REG_IC_BCR 0x77 /* Build Config reg */
77#define ARC_REG_IC_IVIC 0x10
78#define ARC_REG_IC_CTRL 0x11
Vineet Gupta0d771172014-08-29 10:55:15 +053079#define ARC_REG_IC_IVIR 0x16
80#define ARC_REG_IC_ENDR 0x17
Vineet Guptaef680cd2014-03-07 18:08:11 +053081#define ARC_REG_IC_IVIL 0x19
Vineet Guptaef680cd2014-03-07 18:08:11 +053082#define ARC_REG_IC_PTAG 0x1E
Vineet Gupta5a364c22015-02-06 18:44:57 +030083#define ARC_REG_IC_PTAG_HI 0x1F
Vineet Guptaef680cd2014-03-07 18:08:11 +053084
85/* Bit val in IC_CTRL */
Vineet Gupta8c47f832016-06-22 16:01:19 +053086#define IC_CTRL_DIS 0x1
Vineet Guptaef680cd2014-03-07 18:08:11 +053087
88/* Data cache related Auxiliary registers */
89#define ARC_REG_DC_BCR 0x72 /* Build Config reg */
90#define ARC_REG_DC_IVDC 0x47
91#define ARC_REG_DC_CTRL 0x48
92#define ARC_REG_DC_IVDL 0x4A
93#define ARC_REG_DC_FLSH 0x4B
94#define ARC_REG_DC_FLDL 0x4C
Vineet Gupta0d771172014-08-29 10:55:15 +053095#define ARC_REG_DC_STARTR 0x4D
96#define ARC_REG_DC_ENDR 0x4E
Vineet Guptaef680cd2014-03-07 18:08:11 +053097#define ARC_REG_DC_PTAG 0x5C
Vineet Gupta5a364c22015-02-06 18:44:57 +030098#define ARC_REG_DC_PTAG_HI 0x5F
Vineet Guptaef680cd2014-03-07 18:08:11 +053099
100/* Bit val in DC_CTRL */
Vineet Gupta8c47f832016-06-22 16:01:19 +0530101#define DC_CTRL_DIS 0x001
102#define DC_CTRL_INV_MODE_FLUSH 0x040
103#define DC_CTRL_FLUSH_STATUS 0x100
Vineet Gupta0d771172014-08-29 10:55:15 +0530104#define DC_CTRL_RGN_OP_INV 0x200
Vineet Guptaf734a312017-05-02 16:23:57 -0700105#define DC_CTRL_RGN_OP_MSK 0x200
Vineet Guptaef680cd2014-03-07 18:08:11 +0530106
Vineet Guptad1f317d2015-04-06 17:23:57 +0530107/*System-level cache (L2 cache) related Auxiliary registers */
108#define ARC_REG_SLC_CFG 0x901
Vineet Gupta795f4552015-04-03 12:37:07 +0300109#define ARC_REG_SLC_CTRL 0x903
110#define ARC_REG_SLC_FLUSH 0x904
111#define ARC_REG_SLC_INVALIDATE 0x905
Vineet Guptaae0b63d2017-08-01 10:23:27 +0530112#define ARC_AUX_SLC_IVDL 0x910
113#define ARC_AUX_SLC_FLDL 0x912
Vineet Gupta795f4552015-04-03 12:37:07 +0300114#define ARC_REG_SLC_RGN_START 0x914
Alexey Brodkin7d79cee2017-08-01 12:58:47 +0300115#define ARC_REG_SLC_RGN_START1 0x915
Vineet Gupta795f4552015-04-03 12:37:07 +0300116#define ARC_REG_SLC_RGN_END 0x916
Alexey Brodkin7d79cee2017-08-01 12:58:47 +0300117#define ARC_REG_SLC_RGN_END1 0x917
Vineet Gupta795f4552015-04-03 12:37:07 +0300118
119/* Bit val in SLC_CONTROL */
Vineet Guptad4911cd2016-06-22 15:43:22 +0530120#define SLC_CTRL_DIS 0x001
Vineet Gupta795f4552015-04-03 12:37:07 +0300121#define SLC_CTRL_IM 0x040
Vineet Gupta795f4552015-04-03 12:37:07 +0300122#define SLC_CTRL_BUSY 0x100
123#define SLC_CTRL_RGN_OP_INV 0x200
Vineet Guptad1f317d2015-04-06 17:23:57 +0530124
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300125/* IO coherency related Auxiliary registers */
126#define ARC_REG_IO_COH_ENABLE 0x500
Eugeniy Paltsev36243792018-10-04 16:12:12 +0300127#define ARC_IO_COH_ENABLE_BIT BIT(0)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300128#define ARC_REG_IO_COH_PARTIAL 0x501
Eugeniy Paltsev36243792018-10-04 16:12:12 +0300129#define ARC_IO_COH_PARTIAL_BIT BIT(0)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300130#define ARC_REG_IO_COH_AP0_BASE 0x508
131#define ARC_REG_IO_COH_AP0_SIZE 0x509
132
Vineet Gupta3be80aa2013-01-18 15:12:17 +0530133#endif /* _ASM_CACHE_H */