blob: f928795fd07a813e9f6f3e6d86f325b45561b3dc [file] [log] [blame]
Vineet Gupta820970a2015-03-06 14:08:20 +05301/*
2 * Copyright (C) 2014 Synopsys, Inc. (www.synopsys.com)
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 */
9
10#include <linux/interrupt.h>
11#include <linux/module.h>
12#include <linux/of.h>
13#include <linux/irqdomain.h>
14#include <linux/irqchip.h>
Vineet Gupta820970a2015-03-06 14:08:20 +053015#include <asm/irq.h>
16
Vineet Gupta179cf192017-02-01 09:44:33 -080017#define NR_EXCEPTIONS 16
18
19struct bcr_irq_arcv2 {
20#ifdef CONFIG_CPU_BIG_ENDIAN
21 unsigned int pad:3, firq:1, prio:4, exts:8, irqs:8, ver:8;
22#else
23 unsigned int ver:8, irqs:8, exts:8, prio:4, firq:1, pad:3;
24#endif
25};
Vineet Guptafe7b1092017-02-01 10:14:11 -080026
Vineet Gupta820970a2015-03-06 14:08:20 +053027/*
28 * Early Hardware specific Interrupt setup
29 * -Called very early (start_kernel -> setup_arch -> setup_processor)
30 * -Platform Independent (must for any ARC Core)
31 * -Needed for each CPU (hence not foldable into init_IRQ)
32 */
33void arc_init_IRQ(void)
34{
Yuriy Kolerovbe568e72017-01-31 14:45:24 +030035 unsigned int tmp, irq_prio, i;
Vineet Gupta179cf192017-02-01 09:44:33 -080036 struct bcr_irq_arcv2 irq_bcr;
Vineet Guptadec2b282016-02-07 12:54:35 +053037
Vineet Gupta820970a2015-03-06 14:08:20 +053038 struct aux_irq_ctrl {
39#ifdef CONFIG_CPU_BIG_ENDIAN
40 unsigned int res3:18, save_idx_regs:1, res2:1,
41 save_u_to_u:1, save_lp_regs:1, save_blink:1,
42 res:4, save_nr_gpr_pairs:5;
43#else
44 unsigned int save_nr_gpr_pairs:5, res:4,
45 save_blink:1, save_lp_regs:1, save_u_to_u:1,
46 res2:1, save_idx_regs:1, res3:18;
47#endif
48 } ictrl;
49
50 *(unsigned int *)&ictrl = 0;
51
52 ictrl.save_nr_gpr_pairs = 6; /* r0 to r11 (r12 saved manually) */
53 ictrl.save_blink = 1;
54 ictrl.save_lp_regs = 1; /* LP_COUNT, LP_START, LP_END */
55 ictrl.save_u_to_u = 0; /* user ctxt saved on kernel stack */
56 ictrl.save_idx_regs = 1; /* JLI, LDI, EI */
57
58 WRITE_AUX(AUX_IRQ_CTRL, ictrl);
59
Vineet Gupta820970a2015-03-06 14:08:20 +053060 /*
61 * ARCv2 core intc provides multiple interrupt priorities (upto 16).
62 * Typical builds though have only two levels (0-high, 1-low)
63 * Linux by default uses lower prio 1 for most irqs, reserving 0 for
64 * NMI style interrupts in future (say perf)
Vineet Gupta820970a2015-03-06 14:08:20 +053065 */
Vineet Guptadec2b282016-02-07 12:54:35 +053066
67 READ_BCR(ARC_REG_IRQ_BCR, irq_bcr);
68
69 irq_prio = irq_bcr.prio; /* Encoded as N-1 for N levels */
70 pr_info("archs-intc\t: %d priority levels (default %d)%s\n",
Vineet Gupta107177b2016-09-30 16:13:28 -070071 irq_prio + 1, ARCV2_IRQ_DEF_PRIO,
Vineet Guptadec2b282016-02-07 12:54:35 +053072 irq_bcr.firq ? " FIRQ (not used)":"");
73
Yuriy Kolerovbe568e72017-01-31 14:45:24 +030074 /*
75 * Set a default priority for all available interrupts to prevent
76 * switching of register banks if Fast IRQ and multiple register banks
77 * are supported by CPU.
78 */
79 for (i = NR_EXCEPTIONS; i < irq_bcr.irqs + NR_EXCEPTIONS; i++) {
80 write_aux_reg(AUX_IRQ_SELECT, i);
81 write_aux_reg(AUX_IRQ_PRIORITY, ARCV2_IRQ_DEF_PRIO);
82 }
83
Vineet Guptadec2b282016-02-07 12:54:35 +053084 /* setup status32, don't enable intr yet as kernel doesn't want */
Yuriy Kolerove98a7bf2017-01-31 14:45:21 +030085 tmp = read_aux_reg(ARC_REG_STATUS32);
Vineet Gupta107177b2016-09-30 16:13:28 -070086 tmp |= STATUS_AD_MASK | (ARCV2_IRQ_DEF_PRIO << 1);
Vineet Guptadec2b282016-02-07 12:54:35 +053087 tmp &= ~STATUS_IE_MASK;
Yuriy Kolerovbc0c7ec2016-09-12 18:55:03 +030088 asm volatile("kflag %0 \n"::"r"(tmp));
Vineet Gupta820970a2015-03-06 14:08:20 +053089}
90
91static void arcv2_irq_mask(struct irq_data *data)
92{
Yuriy Kolerov21632662016-12-28 11:46:24 +030093 write_aux_reg(AUX_IRQ_SELECT, data->hwirq);
Vineet Gupta820970a2015-03-06 14:08:20 +053094 write_aux_reg(AUX_IRQ_ENABLE, 0);
95}
96
97static void arcv2_irq_unmask(struct irq_data *data)
98{
Yuriy Kolerov21632662016-12-28 11:46:24 +030099 write_aux_reg(AUX_IRQ_SELECT, data->hwirq);
Vineet Gupta820970a2015-03-06 14:08:20 +0530100 write_aux_reg(AUX_IRQ_ENABLE, 1);
101}
102
103void arcv2_irq_enable(struct irq_data *data)
104{
105 /* set default priority */
Yuriy Kolerov21632662016-12-28 11:46:24 +0300106 write_aux_reg(AUX_IRQ_SELECT, data->hwirq);
Vineet Gupta107177b2016-09-30 16:13:28 -0700107 write_aux_reg(AUX_IRQ_PRIORITY, ARCV2_IRQ_DEF_PRIO);
Vineet Gupta820970a2015-03-06 14:08:20 +0530108
109 /*
110 * hw auto enables (linux unmask) all by default
111 * So no need to do IRQ_ENABLE here
112 * XXX: However OSCI LAN need it
113 */
114 write_aux_reg(AUX_IRQ_ENABLE, 1);
115}
116
117static struct irq_chip arcv2_irq_chip = {
118 .name = "ARCv2 core Intc",
119 .irq_mask = arcv2_irq_mask,
120 .irq_unmask = arcv2_irq_unmask,
121 .irq_enable = arcv2_irq_enable
122};
123
124static int arcv2_irq_map(struct irq_domain *d, unsigned int irq,
125 irq_hw_number_t hw)
126{
Vineet Gupta8eb09842015-12-11 15:54:03 +0530127 /*
128 * core intc IRQs [16, 23]:
129 * Statically assigned always private-per-core (Timers, WDT, IPI, PCT)
130 */
Vineet Gupta179cf192017-02-01 09:44:33 -0800131 if (hw < FIRST_EXT_IRQ) {
Vineet Gupta8eb09842015-12-11 15:54:03 +0530132 /*
133 * A subsequent request_percpu_irq() fails if percpu_devid is
134 * not set. That in turns sets NOAUTOEN, meaning each core needs
135 * to call enable_percpu_irq()
136 */
137 irq_set_percpu_devid(irq);
Vineet Gupta820970a2015-03-06 14:08:20 +0530138 irq_set_chip_and_handler(irq, &arcv2_irq_chip, handle_percpu_irq);
Vineet Gupta8eb09842015-12-11 15:54:03 +0530139 } else {
Vineet Gupta820970a2015-03-06 14:08:20 +0530140 irq_set_chip_and_handler(irq, &arcv2_irq_chip, handle_level_irq);
Vineet Gupta8eb09842015-12-11 15:54:03 +0530141 }
Vineet Gupta820970a2015-03-06 14:08:20 +0530142
143 return 0;
144}
145
146static const struct irq_domain_ops arcv2_irq_ops = {
147 .xlate = irq_domain_xlate_onecell,
148 .map = arcv2_irq_map,
149};
150
Vineet Gupta820970a2015-03-06 14:08:20 +0530151
152static int __init
153init_onchip_IRQ(struct device_node *intc, struct device_node *parent)
154{
Vineet Gupta1b0ccb82016-01-01 15:12:54 +0530155 struct irq_domain *root_domain;
Vineet Gupta179cf192017-02-01 09:44:33 -0800156 struct bcr_irq_arcv2 irq_bcr;
157 unsigned int nr_cpu_irqs;
158
159 READ_BCR(ARC_REG_IRQ_BCR, irq_bcr);
160 nr_cpu_irqs = irq_bcr.irqs + NR_EXCEPTIONS;
Vineet Gupta1b0ccb82016-01-01 15:12:54 +0530161
Vineet Gupta820970a2015-03-06 14:08:20 +0530162 if (parent)
163 panic("DeviceTree incore intc not a root irq controller\n");
164
Vineet Gupta179cf192017-02-01 09:44:33 -0800165 root_domain = irq_domain_add_linear(intc, nr_cpu_irqs, &arcv2_irq_ops, NULL);
Vineet Gupta820970a2015-03-06 14:08:20 +0530166 if (!root_domain)
167 panic("root irq domain not avail\n");
168
Vineet Gupta1b0ccb82016-01-01 15:12:54 +0530169 /*
170 * Needed for primary domain lookup to succeed
171 * This is a primary irqchip, and can never have a parent
172 */
Vineet Gupta820970a2015-03-06 14:08:20 +0530173 irq_set_default_host(root_domain);
174
Vineet Guptad21beff2016-01-28 09:40:10 +0530175#ifdef CONFIG_SMP
176 irq_create_mapping(root_domain, IPI_IRQ);
177#endif
178 irq_create_mapping(root_domain, SOFTIRQ_IRQ);
179
Vineet Gupta820970a2015-03-06 14:08:20 +0530180 return 0;
181}
182
183IRQCHIP_DECLARE(arc_intc, "snps,archs-intc", init_onchip_IRQ);