Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Contains CPU specific errata definitions |
| 3 | * |
| 4 | * Copyright (C) 2014 ARM Ltd. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 17 | */ |
| 18 | |
Arnd Bergmann | 94a5d87 | 2018-06-05 13:50:07 +0200 | [diff] [blame] | 19 | #include <linux/arm-smccc.h> |
| 20 | #include <linux/psci.h> |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 21 | #include <linux/types.h> |
| 22 | #include <asm/cpu.h> |
| 23 | #include <asm/cputype.h> |
| 24 | #include <asm/cpufeature.h> |
| 25 | |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 26 | static bool __maybe_unused |
Suzuki K Poulose | 92406f0 | 2016-04-22 12:25:31 +0100 | [diff] [blame] | 27 | is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope) |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 28 | { |
Ard Biesheuvel | e8002e0 | 2018-03-06 17:15:34 +0000 | [diff] [blame] | 29 | const struct arm64_midr_revidr *fix; |
| 30 | u32 midr = read_cpuid_id(), revidr; |
| 31 | |
Suzuki K Poulose | 92406f0 | 2016-04-22 12:25:31 +0100 | [diff] [blame] | 32 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
Suzuki K Poulose | 1df3105 | 2018-03-26 15:12:44 +0100 | [diff] [blame] | 33 | if (!is_midr_in_range(midr, &entry->midr_range)) |
Ard Biesheuvel | e8002e0 | 2018-03-06 17:15:34 +0000 | [diff] [blame] | 34 | return false; |
| 35 | |
| 36 | midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK; |
| 37 | revidr = read_cpuid(REVIDR_EL1); |
| 38 | for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++) |
| 39 | if (midr == fix->midr_rv && (revidr & fix->revidr_mask)) |
| 40 | return false; |
| 41 | |
| 42 | return true; |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 43 | } |
| 44 | |
Stephen Boyd | bb48711 | 2017-12-13 14:19:37 -0800 | [diff] [blame] | 45 | static bool __maybe_unused |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 46 | is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry, |
| 47 | int scope) |
| 48 | { |
| 49 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
| 50 | return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list); |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 51 | } |
| 52 | |
Stephen Boyd | bb48711 | 2017-12-13 14:19:37 -0800 | [diff] [blame] | 53 | static bool __maybe_unused |
| 54 | is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope) |
| 55 | { |
| 56 | u32 model; |
| 57 | |
| 58 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
| 59 | |
| 60 | model = read_cpuid_id(); |
| 61 | model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) | |
| 62 | MIDR_ARCHITECTURE_MASK; |
| 63 | |
Suzuki K Poulose | 1df3105 | 2018-03-26 15:12:44 +0100 | [diff] [blame] | 64 | return model == entry->midr_range.model; |
Stephen Boyd | bb48711 | 2017-12-13 14:19:37 -0800 | [diff] [blame] | 65 | } |
| 66 | |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 67 | static bool |
Suzuki K Poulose | 314d53d | 2018-07-04 23:07:46 +0100 | [diff] [blame] | 68 | has_mismatched_cache_type(const struct arm64_cpu_capabilities *entry, |
| 69 | int scope) |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 70 | { |
Will Deacon | 880f7cc | 2018-09-19 11:41:21 +0100 | [diff] [blame] | 71 | u64 mask = arm64_ftr_reg_ctrel0.strict_mask;; |
Suzuki K Poulose | 314d53d | 2018-07-04 23:07:46 +0100 | [diff] [blame] | 72 | |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 73 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
Suzuki K Poulose | 4c4a39d | 2018-07-04 23:07:45 +0100 | [diff] [blame] | 74 | return (read_cpuid_cachetype() & mask) != |
| 75 | (arm64_ftr_reg_ctrel0.sys_val & mask); |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 76 | } |
| 77 | |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 78 | static void |
| 79 | cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused) |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 80 | { |
Mark Rutland | 25be597 | 2018-07-11 14:56:38 +0100 | [diff] [blame] | 81 | sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0); |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 82 | } |
| 83 | |
Marc Zyngier | 4205a89 | 2018-03-13 12:40:39 +0000 | [diff] [blame] | 84 | atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1); |
| 85 | |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 86 | #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR |
| 87 | #include <asm/mmu_context.h> |
| 88 | #include <asm/cacheflush.h> |
| 89 | |
| 90 | DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data); |
| 91 | |
Marc Zyngier | e8b22d0f | 2018-04-10 11:36:45 +0100 | [diff] [blame] | 92 | #ifdef CONFIG_KVM_INDIRECT_VECTORS |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 93 | extern char __smccc_workaround_1_smc_start[]; |
| 94 | extern char __smccc_workaround_1_smc_end[]; |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 95 | |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 96 | static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start, |
| 97 | const char *hyp_vecs_end) |
| 98 | { |
| 99 | void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K); |
| 100 | int i; |
| 101 | |
| 102 | for (i = 0; i < SZ_2K; i += 0x80) |
| 103 | memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start); |
| 104 | |
Will Deacon | 3b8c9f1 | 2018-06-11 14:22:09 +0100 | [diff] [blame] | 105 | __flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K); |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 106 | } |
| 107 | |
| 108 | static void __install_bp_hardening_cb(bp_hardening_cb_t fn, |
| 109 | const char *hyp_vecs_start, |
| 110 | const char *hyp_vecs_end) |
| 111 | { |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 112 | static DEFINE_SPINLOCK(bp_lock); |
| 113 | int cpu, slot = -1; |
| 114 | |
| 115 | spin_lock(&bp_lock); |
| 116 | for_each_possible_cpu(cpu) { |
| 117 | if (per_cpu(bp_hardening_data.fn, cpu) == fn) { |
| 118 | slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu); |
| 119 | break; |
| 120 | } |
| 121 | } |
| 122 | |
| 123 | if (slot == -1) { |
Marc Zyngier | 4205a89 | 2018-03-13 12:40:39 +0000 | [diff] [blame] | 124 | slot = atomic_inc_return(&arm64_el2_vector_last_slot); |
| 125 | BUG_ON(slot >= BP_HARDEN_EL2_SLOTS); |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 126 | __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end); |
| 127 | } |
| 128 | |
| 129 | __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot); |
| 130 | __this_cpu_write(bp_hardening_data.fn, fn); |
| 131 | spin_unlock(&bp_lock); |
| 132 | } |
| 133 | #else |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 134 | #define __smccc_workaround_1_smc_start NULL |
| 135 | #define __smccc_workaround_1_smc_end NULL |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 136 | |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 137 | static void __install_bp_hardening_cb(bp_hardening_cb_t fn, |
| 138 | const char *hyp_vecs_start, |
| 139 | const char *hyp_vecs_end) |
| 140 | { |
| 141 | __this_cpu_write(bp_hardening_data.fn, fn); |
| 142 | } |
Marc Zyngier | e8b22d0f | 2018-04-10 11:36:45 +0100 | [diff] [blame] | 143 | #endif /* CONFIG_KVM_INDIRECT_VECTORS */ |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 144 | |
| 145 | static void install_bp_hardening_cb(const struct arm64_cpu_capabilities *entry, |
| 146 | bp_hardening_cb_t fn, |
| 147 | const char *hyp_vecs_start, |
| 148 | const char *hyp_vecs_end) |
| 149 | { |
| 150 | u64 pfr0; |
| 151 | |
| 152 | if (!entry->matches(entry, SCOPE_LOCAL_CPU)) |
| 153 | return; |
| 154 | |
| 155 | pfr0 = read_cpuid(ID_AA64PFR0_EL1); |
| 156 | if (cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_CSV2_SHIFT)) |
| 157 | return; |
| 158 | |
| 159 | __install_bp_hardening_cb(fn, hyp_vecs_start, hyp_vecs_end); |
| 160 | } |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 161 | |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 162 | #include <uapi/linux/psci.h> |
| 163 | #include <linux/arm-smccc.h> |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 164 | #include <linux/psci.h> |
| 165 | |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 166 | static void call_smc_arch_workaround_1(void) |
| 167 | { |
| 168 | arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL); |
| 169 | } |
| 170 | |
| 171 | static void call_hvc_arch_workaround_1(void) |
| 172 | { |
| 173 | arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL); |
| 174 | } |
| 175 | |
Shanker Donthineni | 4bc352f | 2018-04-10 11:36:42 +0100 | [diff] [blame] | 176 | static void qcom_link_stack_sanitization(void) |
| 177 | { |
| 178 | u64 tmp; |
| 179 | |
| 180 | asm volatile("mov %0, x30 \n" |
| 181 | ".rept 16 \n" |
| 182 | "bl . + 4 \n" |
| 183 | ".endr \n" |
| 184 | "mov x30, %0 \n" |
| 185 | : "=&r" (tmp)); |
| 186 | } |
| 187 | |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 188 | static void |
| 189 | enable_smccc_arch_workaround_1(const struct arm64_cpu_capabilities *entry) |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 190 | { |
| 191 | bp_hardening_cb_t cb; |
| 192 | void *smccc_start, *smccc_end; |
| 193 | struct arm_smccc_res res; |
Shanker Donthineni | 4bc352f | 2018-04-10 11:36:42 +0100 | [diff] [blame] | 194 | u32 midr = read_cpuid_id(); |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 195 | |
| 196 | if (!entry->matches(entry, SCOPE_LOCAL_CPU)) |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 197 | return; |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 198 | |
| 199 | if (psci_ops.smccc_version == SMCCC_VERSION_1_0) |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 200 | return; |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 201 | |
| 202 | switch (psci_ops.conduit) { |
| 203 | case PSCI_CONDUIT_HVC: |
| 204 | arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID, |
| 205 | ARM_SMCCC_ARCH_WORKAROUND_1, &res); |
Marc Zyngier | e21da1c | 2018-03-09 15:40:50 +0000 | [diff] [blame] | 206 | if ((int)res.a0 < 0) |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 207 | return; |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 208 | cb = call_hvc_arch_workaround_1; |
Marc Zyngier | 22765f3 | 2018-04-10 11:36:44 +0100 | [diff] [blame] | 209 | /* This is a guest, no need to patch KVM vectors */ |
| 210 | smccc_start = NULL; |
| 211 | smccc_end = NULL; |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 212 | break; |
| 213 | |
| 214 | case PSCI_CONDUIT_SMC: |
| 215 | arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID, |
| 216 | ARM_SMCCC_ARCH_WORKAROUND_1, &res); |
Marc Zyngier | e21da1c | 2018-03-09 15:40:50 +0000 | [diff] [blame] | 217 | if ((int)res.a0 < 0) |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 218 | return; |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 219 | cb = call_smc_arch_workaround_1; |
| 220 | smccc_start = __smccc_workaround_1_smc_start; |
| 221 | smccc_end = __smccc_workaround_1_smc_end; |
| 222 | break; |
| 223 | |
| 224 | default: |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 225 | return; |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 226 | } |
| 227 | |
Shanker Donthineni | 4bc352f | 2018-04-10 11:36:42 +0100 | [diff] [blame] | 228 | if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) || |
| 229 | ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1)) |
| 230 | cb = qcom_link_stack_sanitization; |
| 231 | |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 232 | install_bp_hardening_cb(entry, cb, smccc_start, smccc_end); |
| 233 | |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 234 | return; |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 235 | } |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 236 | #endif /* CONFIG_HARDEN_BRANCH_PREDICTOR */ |
| 237 | |
Marc Zyngier | 8e29062 | 2018-05-29 13:11:06 +0100 | [diff] [blame] | 238 | #ifdef CONFIG_ARM64_SSBD |
Marc Zyngier | 5cf9ce6 | 2018-05-29 13:11:07 +0100 | [diff] [blame] | 239 | DEFINE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required); |
| 240 | |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 241 | int ssbd_state __read_mostly = ARM64_SSBD_KERNEL; |
| 242 | |
| 243 | static const struct ssbd_options { |
| 244 | const char *str; |
| 245 | int state; |
| 246 | } ssbd_options[] = { |
| 247 | { "force-on", ARM64_SSBD_FORCE_ENABLE, }, |
| 248 | { "force-off", ARM64_SSBD_FORCE_DISABLE, }, |
| 249 | { "kernel", ARM64_SSBD_KERNEL, }, |
| 250 | }; |
| 251 | |
| 252 | static int __init ssbd_cfg(char *buf) |
| 253 | { |
| 254 | int i; |
| 255 | |
| 256 | if (!buf || !buf[0]) |
| 257 | return -EINVAL; |
| 258 | |
| 259 | for (i = 0; i < ARRAY_SIZE(ssbd_options); i++) { |
| 260 | int len = strlen(ssbd_options[i].str); |
| 261 | |
| 262 | if (strncmp(buf, ssbd_options[i].str, len)) |
| 263 | continue; |
| 264 | |
| 265 | ssbd_state = ssbd_options[i].state; |
| 266 | return 0; |
| 267 | } |
| 268 | |
| 269 | return -EINVAL; |
| 270 | } |
| 271 | early_param("ssbd", ssbd_cfg); |
| 272 | |
Marc Zyngier | 8e29062 | 2018-05-29 13:11:06 +0100 | [diff] [blame] | 273 | void __init arm64_update_smccc_conduit(struct alt_instr *alt, |
| 274 | __le32 *origptr, __le32 *updptr, |
| 275 | int nr_inst) |
| 276 | { |
| 277 | u32 insn; |
| 278 | |
| 279 | BUG_ON(nr_inst != 1); |
| 280 | |
| 281 | switch (psci_ops.conduit) { |
| 282 | case PSCI_CONDUIT_HVC: |
| 283 | insn = aarch64_insn_get_hvc_value(); |
| 284 | break; |
| 285 | case PSCI_CONDUIT_SMC: |
| 286 | insn = aarch64_insn_get_smc_value(); |
| 287 | break; |
| 288 | default: |
| 289 | return; |
| 290 | } |
| 291 | |
| 292 | *updptr = cpu_to_le32(insn); |
| 293 | } |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 294 | |
Marc Zyngier | 986372c | 2018-05-29 13:11:11 +0100 | [diff] [blame] | 295 | void __init arm64_enable_wa2_handling(struct alt_instr *alt, |
| 296 | __le32 *origptr, __le32 *updptr, |
| 297 | int nr_inst) |
| 298 | { |
| 299 | BUG_ON(nr_inst != 1); |
| 300 | /* |
| 301 | * Only allow mitigation on EL1 entry/exit and guest |
| 302 | * ARCH_WORKAROUND_2 handling if the SSBD state allows it to |
| 303 | * be flipped. |
| 304 | */ |
| 305 | if (arm64_get_ssbd_state() == ARM64_SSBD_KERNEL) |
| 306 | *updptr = cpu_to_le32(aarch64_insn_gen_nop()); |
| 307 | } |
| 308 | |
Marc Zyngier | 647d051 | 2018-05-29 13:11:12 +0100 | [diff] [blame] | 309 | void arm64_set_ssbd_mitigation(bool state) |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 310 | { |
Will Deacon | 8f04e8e | 2018-08-07 13:47:06 +0100 | [diff] [blame] | 311 | if (this_cpu_has_cap(ARM64_SSBS)) { |
| 312 | if (state) |
| 313 | asm volatile(SET_PSTATE_SSBS(0)); |
| 314 | else |
| 315 | asm volatile(SET_PSTATE_SSBS(1)); |
| 316 | return; |
| 317 | } |
| 318 | |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 319 | switch (psci_ops.conduit) { |
| 320 | case PSCI_CONDUIT_HVC: |
| 321 | arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL); |
| 322 | break; |
| 323 | |
| 324 | case PSCI_CONDUIT_SMC: |
| 325 | arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL); |
| 326 | break; |
| 327 | |
| 328 | default: |
| 329 | WARN_ON_ONCE(1); |
| 330 | break; |
| 331 | } |
| 332 | } |
| 333 | |
| 334 | static bool has_ssbd_mitigation(const struct arm64_cpu_capabilities *entry, |
| 335 | int scope) |
| 336 | { |
| 337 | struct arm_smccc_res res; |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 338 | bool required = true; |
| 339 | s32 val; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 340 | |
| 341 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
| 342 | |
Will Deacon | 8f04e8e | 2018-08-07 13:47:06 +0100 | [diff] [blame] | 343 | if (this_cpu_has_cap(ARM64_SSBS)) { |
| 344 | required = false; |
| 345 | goto out_printmsg; |
| 346 | } |
| 347 | |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 348 | if (psci_ops.smccc_version == SMCCC_VERSION_1_0) { |
| 349 | ssbd_state = ARM64_SSBD_UNKNOWN; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 350 | return false; |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 351 | } |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 352 | |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 353 | switch (psci_ops.conduit) { |
| 354 | case PSCI_CONDUIT_HVC: |
| 355 | arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID, |
| 356 | ARM_SMCCC_ARCH_WORKAROUND_2, &res); |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 357 | break; |
| 358 | |
| 359 | case PSCI_CONDUIT_SMC: |
| 360 | arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID, |
| 361 | ARM_SMCCC_ARCH_WORKAROUND_2, &res); |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 362 | break; |
| 363 | |
| 364 | default: |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 365 | ssbd_state = ARM64_SSBD_UNKNOWN; |
| 366 | return false; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 367 | } |
| 368 | |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 369 | val = (s32)res.a0; |
| 370 | |
| 371 | switch (val) { |
| 372 | case SMCCC_RET_NOT_SUPPORTED: |
| 373 | ssbd_state = ARM64_SSBD_UNKNOWN; |
| 374 | return false; |
| 375 | |
| 376 | case SMCCC_RET_NOT_REQUIRED: |
| 377 | pr_info_once("%s mitigation not required\n", entry->desc); |
| 378 | ssbd_state = ARM64_SSBD_MITIGATED; |
| 379 | return false; |
| 380 | |
| 381 | case SMCCC_RET_SUCCESS: |
| 382 | required = true; |
| 383 | break; |
| 384 | |
| 385 | case 1: /* Mitigation not required on this CPU */ |
| 386 | required = false; |
| 387 | break; |
| 388 | |
| 389 | default: |
| 390 | WARN_ON(1); |
| 391 | return false; |
| 392 | } |
| 393 | |
| 394 | switch (ssbd_state) { |
| 395 | case ARM64_SSBD_FORCE_DISABLE: |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 396 | arm64_set_ssbd_mitigation(false); |
| 397 | required = false; |
| 398 | break; |
| 399 | |
| 400 | case ARM64_SSBD_KERNEL: |
| 401 | if (required) { |
| 402 | __this_cpu_write(arm64_ssbd_callback_required, 1); |
| 403 | arm64_set_ssbd_mitigation(true); |
| 404 | } |
| 405 | break; |
| 406 | |
| 407 | case ARM64_SSBD_FORCE_ENABLE: |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 408 | arm64_set_ssbd_mitigation(true); |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 409 | required = true; |
| 410 | break; |
| 411 | |
| 412 | default: |
| 413 | WARN_ON(1); |
| 414 | break; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 415 | } |
| 416 | |
Will Deacon | 8f04e8e | 2018-08-07 13:47:06 +0100 | [diff] [blame] | 417 | out_printmsg: |
| 418 | switch (ssbd_state) { |
| 419 | case ARM64_SSBD_FORCE_DISABLE: |
| 420 | pr_info_once("%s disabled from command-line\n", entry->desc); |
| 421 | break; |
| 422 | |
| 423 | case ARM64_SSBD_FORCE_ENABLE: |
| 424 | pr_info_once("%s forced from command-line\n", entry->desc); |
| 425 | break; |
| 426 | } |
| 427 | |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 428 | return required; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 429 | } |
Marc Zyngier | 8e29062 | 2018-05-29 13:11:06 +0100 | [diff] [blame] | 430 | #endif /* CONFIG_ARM64_SSBD */ |
| 431 | |
Will Deacon | b8925ee | 2018-08-07 13:53:41 +0100 | [diff] [blame] | 432 | static void __maybe_unused |
| 433 | cpu_enable_cache_maint_trap(const struct arm64_cpu_capabilities *__unused) |
| 434 | { |
| 435 | sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCI, 0); |
| 436 | } |
| 437 | |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 438 | #define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \ |
| 439 | .matches = is_affected_midr_range, \ |
Suzuki K Poulose | 1df3105 | 2018-03-26 15:12:44 +0100 | [diff] [blame] | 440 | .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max) |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 441 | |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 442 | #define CAP_MIDR_ALL_VERSIONS(model) \ |
| 443 | .matches = is_affected_midr_range, \ |
Suzuki K Poulose | 1df3105 | 2018-03-26 15:12:44 +0100 | [diff] [blame] | 444 | .midr_range = MIDR_ALL_VERSIONS(model) |
Marc Zyngier | 06f1494 | 2017-02-01 14:38:46 +0000 | [diff] [blame] | 445 | |
Ard Biesheuvel | e8002e0 | 2018-03-06 17:15:34 +0000 | [diff] [blame] | 446 | #define MIDR_FIXED(rev, revidr_mask) \ |
| 447 | .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}} |
| 448 | |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 449 | #define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \ |
| 450 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \ |
| 451 | CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) |
| 452 | |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 453 | #define CAP_MIDR_RANGE_LIST(list) \ |
| 454 | .matches = is_affected_midr_range_list, \ |
| 455 | .midr_range_list = list |
| 456 | |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 457 | /* Errata affecting a range of revisions of given model variant */ |
| 458 | #define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \ |
| 459 | ERRATA_MIDR_RANGE(m, var, r_min, var, r_max) |
| 460 | |
| 461 | /* Errata affecting a single variant/revision of a model */ |
| 462 | #define ERRATA_MIDR_REV(model, var, rev) \ |
| 463 | ERRATA_MIDR_RANGE(model, var, rev, var, rev) |
| 464 | |
| 465 | /* Errata affecting all variants/revisions of a given a model */ |
| 466 | #define ERRATA_MIDR_ALL_VERSIONS(model) \ |
| 467 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \ |
| 468 | CAP_MIDR_ALL_VERSIONS(model) |
| 469 | |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 470 | /* Errata affecting a list of midr ranges, with same work around */ |
| 471 | #define ERRATA_MIDR_RANGE_LIST(midr_list) \ |
| 472 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \ |
| 473 | CAP_MIDR_RANGE_LIST(midr_list) |
| 474 | |
Suzuki K Poulose | ba7d923 | 2018-03-26 15:12:46 +0100 | [diff] [blame] | 475 | /* |
| 476 | * Generic helper for handling capabilties with multiple (match,enable) pairs |
| 477 | * of call backs, sharing the same capability bit. |
| 478 | * Iterate over each entry to see if at least one matches. |
| 479 | */ |
Will Deacon | 12eb369 | 2018-03-27 11:51:12 +0100 | [diff] [blame] | 480 | static bool __maybe_unused |
| 481 | multi_entry_cap_matches(const struct arm64_cpu_capabilities *entry, int scope) |
Suzuki K Poulose | ba7d923 | 2018-03-26 15:12:46 +0100 | [diff] [blame] | 482 | { |
| 483 | const struct arm64_cpu_capabilities *caps; |
| 484 | |
| 485 | for (caps = entry->match_list; caps->matches; caps++) |
| 486 | if (caps->matches(caps, scope)) |
| 487 | return true; |
| 488 | |
| 489 | return false; |
| 490 | } |
| 491 | |
| 492 | /* |
| 493 | * Take appropriate action for all matching entries in the shared capability |
| 494 | * entry. |
| 495 | */ |
Will Deacon | 12eb369 | 2018-03-27 11:51:12 +0100 | [diff] [blame] | 496 | static void __maybe_unused |
Suzuki K Poulose | ba7d923 | 2018-03-26 15:12:46 +0100 | [diff] [blame] | 497 | multi_entry_cap_cpu_enable(const struct arm64_cpu_capabilities *entry) |
| 498 | { |
| 499 | const struct arm64_cpu_capabilities *caps; |
| 500 | |
| 501 | for (caps = entry->match_list; caps->matches; caps++) |
| 502 | if (caps->matches(caps, SCOPE_LOCAL_CPU) && |
| 503 | caps->cpu_enable) |
| 504 | caps->cpu_enable(caps); |
| 505 | } |
| 506 | |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 507 | #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR |
| 508 | |
| 509 | /* |
| 510 | * List of CPUs where we need to issue a psci call to |
| 511 | * harden the branch predictor. |
| 512 | */ |
| 513 | static const struct midr_range arm64_bp_harden_smccc_cpus[] = { |
| 514 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A57), |
| 515 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A72), |
| 516 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A73), |
| 517 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A75), |
| 518 | MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN), |
| 519 | MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2), |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 520 | MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR_V1), |
| 521 | MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR), |
David Gilhooley | 0583a4e | 2018-05-08 15:49:43 -0700 | [diff] [blame] | 522 | MIDR_ALL_VERSIONS(MIDR_NVIDIA_DENVER), |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 523 | {}, |
| 524 | }; |
| 525 | |
| 526 | #endif |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 527 | |
Marc Zyngier | 8892b71 | 2018-04-10 11:36:43 +0100 | [diff] [blame] | 528 | #ifdef CONFIG_HARDEN_EL2_VECTORS |
| 529 | |
| 530 | static const struct midr_range arm64_harden_el2_vectors[] = { |
| 531 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A57), |
| 532 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A72), |
| 533 | {}, |
| 534 | }; |
| 535 | |
Marc Zyngier | dc6ed61 | 2018-03-28 12:46:07 +0100 | [diff] [blame] | 536 | #endif |
| 537 | |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 538 | const struct arm64_cpu_capabilities arm64_errata[] = { |
| 539 | #if defined(CONFIG_ARM64_ERRATUM_826319) || \ |
| 540 | defined(CONFIG_ARM64_ERRATUM_827319) || \ |
| 541 | defined(CONFIG_ARM64_ERRATUM_824069) |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 542 | { |
| 543 | /* Cortex-A53 r0p[012] */ |
| 544 | .desc = "ARM errata 826319, 827319, 824069", |
| 545 | .capability = ARM64_WORKAROUND_CLEAN_CACHE, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 546 | ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2), |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 547 | .cpu_enable = cpu_enable_cache_maint_trap, |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 548 | }, |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 549 | #endif |
| 550 | #ifdef CONFIG_ARM64_ERRATUM_819472 |
| 551 | { |
| 552 | /* Cortex-A53 r0p[01] */ |
| 553 | .desc = "ARM errata 819472", |
| 554 | .capability = ARM64_WORKAROUND_CLEAN_CACHE, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 555 | ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1), |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 556 | .cpu_enable = cpu_enable_cache_maint_trap, |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 557 | }, |
| 558 | #endif |
| 559 | #ifdef CONFIG_ARM64_ERRATUM_832075 |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 560 | { |
Andre Przywara | 5afaa1f | 2014-11-14 15:54:11 +0000 | [diff] [blame] | 561 | /* Cortex-A57 r0p0 - r1p2 */ |
| 562 | .desc = "ARM erratum 832075", |
| 563 | .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 564 | ERRATA_MIDR_RANGE(MIDR_CORTEX_A57, |
| 565 | 0, 0, |
| 566 | 1, 2), |
Andre Przywara | 5afaa1f | 2014-11-14 15:54:11 +0000 | [diff] [blame] | 567 | }, |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 568 | #endif |
Marc Zyngier | 498cd5c | 2015-11-16 10:28:18 +0000 | [diff] [blame] | 569 | #ifdef CONFIG_ARM64_ERRATUM_834220 |
| 570 | { |
| 571 | /* Cortex-A57 r0p0 - r1p2 */ |
| 572 | .desc = "ARM erratum 834220", |
| 573 | .capability = ARM64_WORKAROUND_834220, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 574 | ERRATA_MIDR_RANGE(MIDR_CORTEX_A57, |
| 575 | 0, 0, |
| 576 | 1, 2), |
Marc Zyngier | 498cd5c | 2015-11-16 10:28:18 +0000 | [diff] [blame] | 577 | }, |
| 578 | #endif |
Ard Biesheuvel | ca79acc | 2018-03-06 17:15:35 +0000 | [diff] [blame] | 579 | #ifdef CONFIG_ARM64_ERRATUM_843419 |
| 580 | { |
| 581 | /* Cortex-A53 r0p[01234] */ |
| 582 | .desc = "ARM erratum 843419", |
| 583 | .capability = ARM64_WORKAROUND_843419, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 584 | ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4), |
Ard Biesheuvel | ca79acc | 2018-03-06 17:15:35 +0000 | [diff] [blame] | 585 | MIDR_FIXED(0x4, BIT(8)), |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 586 | }, |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 587 | #endif |
| 588 | #ifdef CONFIG_ARM64_ERRATUM_845719 |
| 589 | { |
| 590 | /* Cortex-A53 r0p[01234] */ |
| 591 | .desc = "ARM erratum 845719", |
| 592 | .capability = ARM64_WORKAROUND_845719, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 593 | ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4), |
Marc Zyngier | 359b706 | 2015-03-27 13:09:23 +0000 | [diff] [blame] | 594 | }, |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 595 | #endif |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 596 | #ifdef CONFIG_CAVIUM_ERRATUM_23154 |
| 597 | { |
| 598 | /* Cavium ThunderX, pass 1.x */ |
| 599 | .desc = "Cavium erratum 23154", |
| 600 | .capability = ARM64_WORKAROUND_CAVIUM_23154, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 601 | ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1), |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 602 | }, |
| 603 | #endif |
Andrew Pinski | 104a0c0 | 2016-02-24 17:44:57 -0800 | [diff] [blame] | 604 | #ifdef CONFIG_CAVIUM_ERRATUM_27456 |
| 605 | { |
| 606 | /* Cavium ThunderX, T88 pass 1.x - 2.1 */ |
| 607 | .desc = "Cavium erratum 27456", |
| 608 | .capability = ARM64_WORKAROUND_CAVIUM_27456, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 609 | ERRATA_MIDR_RANGE(MIDR_THUNDERX, |
| 610 | 0, 0, |
| 611 | 1, 1), |
Andrew Pinski | 104a0c0 | 2016-02-24 17:44:57 -0800 | [diff] [blame] | 612 | }, |
Ganapatrao Kulkarni | 47c459b | 2016-07-07 10:18:17 +0530 | [diff] [blame] | 613 | { |
| 614 | /* Cavium ThunderX, T81 pass 1.0 */ |
| 615 | .desc = "Cavium erratum 27456", |
| 616 | .capability = ARM64_WORKAROUND_CAVIUM_27456, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 617 | ERRATA_MIDR_REV(MIDR_THUNDERX_81XX, 0, 0), |
Ganapatrao Kulkarni | 47c459b | 2016-07-07 10:18:17 +0530 | [diff] [blame] | 618 | }, |
Andrew Pinski | 104a0c0 | 2016-02-24 17:44:57 -0800 | [diff] [blame] | 619 | #endif |
David Daney | 690a341 | 2017-06-09 12:49:48 +0100 | [diff] [blame] | 620 | #ifdef CONFIG_CAVIUM_ERRATUM_30115 |
| 621 | { |
| 622 | /* Cavium ThunderX, T88 pass 1.x - 2.2 */ |
| 623 | .desc = "Cavium erratum 30115", |
| 624 | .capability = ARM64_WORKAROUND_CAVIUM_30115, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 625 | ERRATA_MIDR_RANGE(MIDR_THUNDERX, |
| 626 | 0, 0, |
| 627 | 1, 2), |
David Daney | 690a341 | 2017-06-09 12:49:48 +0100 | [diff] [blame] | 628 | }, |
| 629 | { |
| 630 | /* Cavium ThunderX, T81 pass 1.0 - 1.2 */ |
| 631 | .desc = "Cavium erratum 30115", |
| 632 | .capability = ARM64_WORKAROUND_CAVIUM_30115, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 633 | ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2), |
David Daney | 690a341 | 2017-06-09 12:49:48 +0100 | [diff] [blame] | 634 | }, |
| 635 | { |
| 636 | /* Cavium ThunderX, T83 pass 1.0 */ |
| 637 | .desc = "Cavium erratum 30115", |
| 638 | .capability = ARM64_WORKAROUND_CAVIUM_30115, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 639 | ERRATA_MIDR_REV(MIDR_THUNDERX_83XX, 0, 0), |
David Daney | 690a341 | 2017-06-09 12:49:48 +0100 | [diff] [blame] | 640 | }, |
| 641 | #endif |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 642 | { |
Will Deacon | 880f7cc | 2018-09-19 11:41:21 +0100 | [diff] [blame] | 643 | .desc = "Mismatched cache type (CTR_EL0)", |
Suzuki K Poulose | 314d53d | 2018-07-04 23:07:46 +0100 | [diff] [blame] | 644 | .capability = ARM64_MISMATCHED_CACHE_TYPE, |
| 645 | .matches = has_mismatched_cache_type, |
Suzuki K Poulose | 5b4747c | 2018-03-26 15:12:32 +0100 | [diff] [blame] | 646 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 647 | .cpu_enable = cpu_enable_trap_ctr_access, |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 648 | }, |
Christopher Covington | 38fd94b | 2017-02-08 15:08:37 -0500 | [diff] [blame] | 649 | #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003 |
| 650 | { |
| 651 | .desc = "Qualcomm Technologies Falkor erratum 1003", |
| 652 | .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 653 | ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0), |
Christopher Covington | 38fd94b | 2017-02-08 15:08:37 -0500 | [diff] [blame] | 654 | }, |
Stephen Boyd | bb48711 | 2017-12-13 14:19:37 -0800 | [diff] [blame] | 655 | { |
| 656 | .desc = "Qualcomm Technologies Kryo erratum 1003", |
| 657 | .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003, |
Suzuki K Poulose | 5b4747c | 2018-03-26 15:12:32 +0100 | [diff] [blame] | 658 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, |
Suzuki K Poulose | 1df3105 | 2018-03-26 15:12:44 +0100 | [diff] [blame] | 659 | .midr_range.model = MIDR_QCOM_KRYO, |
Stephen Boyd | bb48711 | 2017-12-13 14:19:37 -0800 | [diff] [blame] | 660 | .matches = is_kryo_midr, |
| 661 | }, |
Christopher Covington | 38fd94b | 2017-02-08 15:08:37 -0500 | [diff] [blame] | 662 | #endif |
Christopher Covington | d9ff80f | 2017-01-31 12:50:19 -0500 | [diff] [blame] | 663 | #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009 |
| 664 | { |
| 665 | .desc = "Qualcomm Technologies Falkor erratum 1009", |
| 666 | .capability = ARM64_WORKAROUND_REPEAT_TLBI, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 667 | ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0), |
Christopher Covington | d9ff80f | 2017-01-31 12:50:19 -0500 | [diff] [blame] | 668 | }, |
| 669 | #endif |
Marc Zyngier | eeb1efb | 2017-03-20 17:18:06 +0000 | [diff] [blame] | 670 | #ifdef CONFIG_ARM64_ERRATUM_858921 |
| 671 | { |
| 672 | /* Cortex-A73 all versions */ |
| 673 | .desc = "ARM erratum 858921", |
| 674 | .capability = ARM64_WORKAROUND_858921, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 675 | ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73), |
Marc Zyngier | eeb1efb | 2017-03-20 17:18:06 +0000 | [diff] [blame] | 676 | }, |
| 677 | #endif |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 678 | #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR |
| 679 | { |
| 680 | .capability = ARM64_HARDEN_BRANCH_PREDICTOR, |
Shanker Donthineni | 4bc352f | 2018-04-10 11:36:42 +0100 | [diff] [blame] | 681 | .cpu_enable = enable_smccc_arch_workaround_1, |
| 682 | ERRATA_MIDR_RANGE_LIST(arm64_bp_harden_smccc_cpus), |
Jayachandran C | f3d795d | 2018-01-19 04:22:47 -0800 | [diff] [blame] | 683 | }, |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 684 | #endif |
Marc Zyngier | 4b472ff | 2018-02-15 11:49:20 +0000 | [diff] [blame] | 685 | #ifdef CONFIG_HARDEN_EL2_VECTORS |
| 686 | { |
Marc Zyngier | 8892b71 | 2018-04-10 11:36:43 +0100 | [diff] [blame] | 687 | .desc = "EL2 vector hardening", |
Marc Zyngier | 4b472ff | 2018-02-15 11:49:20 +0000 | [diff] [blame] | 688 | .capability = ARM64_HARDEN_EL2_VECTORS, |
Marc Zyngier | 8892b71 | 2018-04-10 11:36:43 +0100 | [diff] [blame] | 689 | ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors), |
Marc Zyngier | 4b472ff | 2018-02-15 11:49:20 +0000 | [diff] [blame] | 690 | }, |
| 691 | #endif |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 692 | #ifdef CONFIG_ARM64_SSBD |
| 693 | { |
| 694 | .desc = "Speculative Store Bypass Disable", |
| 695 | .capability = ARM64_SSBD, |
| 696 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, |
| 697 | .matches = has_ssbd_mitigation, |
| 698 | }, |
| 699 | #endif |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 700 | { |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 701 | } |
| 702 | }; |