blob: 4cce6b224b87c1104daecfe0f4769344853b8dbf [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Jon Hunterb1538832012-09-28 11:43:30 -050038#include <linux/clk.h>
Suman Annaea05d2e2015-10-05 18:28:21 -050039#include <linux/clk-provider.h>
Axel Lin869dec12011-11-02 09:49:46 +080040#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010041#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053042#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053043#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053044#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050045#include <linux/of.h>
46#include <linux/of_device.h>
Jon Hunter40fc3bb2012-09-28 11:34:49 -050047#include <linux/platform_device.h>
48#include <linux/platform_data/dmtimer-omap.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053049
Keerthy5ca467c2018-02-15 11:31:44 +053050#include <clocksource/timer-ti-dm.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080051
Jon Hunterb7b4ff72012-06-05 12:34:51 -050052static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053053static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053054static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010055
Jon Hunter8fc7fcb2013-03-19 12:38:17 -050056enum {
57 REQUEST_ANY = 0,
58 REQUEST_BY_ID,
59 REQUEST_BY_CAP,
60 REQUEST_BY_NODE,
61};
62
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053063/**
64 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
65 * @timer: timer pointer over which read operation to perform
66 * @reg: lowest byte holds the register offset
67 *
68 * The posted mode bit is encoded in reg. Note that in posted mode write
69 * pending bit must be checked. Otherwise a read of a non completed write
70 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030071 */
72static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010073{
Tony Lindgrenee17f112011-09-16 15:44:20 -070074 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
75 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070076}
77
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053078/**
79 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
80 * @timer: timer pointer over which write operation is to perform
81 * @reg: lowest byte holds the register offset
82 * @value: data to write into the register
83 *
84 * The posted mode bit is encoded in reg. Note that in posted mode the write
85 * pending bit must be checked. Otherwise a write on a register which has a
86 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030087 */
88static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
89 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070090{
Tony Lindgrenee17f112011-09-16 15:44:20 -070091 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
92 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010093}
94
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053095static void omap_timer_restore_context(struct omap_dm_timer *timer)
96{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053097 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
98 timer->context.twer);
99 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
100 timer->context.tcrr);
101 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
102 timer->context.tldr);
103 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
104 timer->context.tmar);
105 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
106 timer->context.tsicr);
Victor Kamensky834cacf2014-04-15 20:37:47 +0300107 writel_relaxed(timer->context.tier, timer->irq_ena);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530108 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
109 timer->context.tclr);
110}
111
Jon Hunterae6672c2012-07-11 13:47:38 -0500112static int omap_dm_timer_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100113{
Jon Hunterae6672c2012-07-11 13:47:38 -0500114 u32 l, timeout = 100000;
Timo Teras77900a22006-06-26 16:16:12 -0700115
Jon Hunterae6672c2012-07-11 13:47:38 -0500116 if (timer->revision != 1)
117 return -EINVAL;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700118
Jon Hunterffc957b2012-07-06 16:46:35 -0500119 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
Jon Hunterae6672c2012-07-11 13:47:38 -0500120
121 do {
122 l = __omap_dm_timer_read(timer,
123 OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
124 } while (!l && timeout--);
125
126 if (!timeout) {
127 dev_err(&timer->pdev->dev, "Timer failed to reset\n");
128 return -ETIMEDOUT;
129 }
130
131 /* Configure timer for smart-idle mode */
132 l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
133 l |= 0x2 << 0x3;
134 __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
135
136 timer->posted = 0;
137
138 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700139}
140
Neil Armstrong31a74482015-11-02 12:14:14 +0100141static int omap_dm_timer_of_set_source(struct omap_dm_timer *timer)
142{
143 int ret;
144 struct clk *parent;
145
146 /*
147 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
148 * do not call clk_get() for these devices.
149 */
150 if (!timer->fclk)
151 return -ENODEV;
152
153 parent = clk_get(&timer->pdev->dev, NULL);
154 if (IS_ERR(parent))
155 return -ENODEV;
156
157 ret = clk_set_parent(timer->fclk, parent);
158 if (ret < 0)
159 pr_err("%s: failed to set parent\n", __func__);
160
161 clk_put(parent);
162
163 return ret;
164}
165
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100166static int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
167{
168 int ret;
Ladislav Michlad6e4b62018-02-23 11:14:22 +0100169 const char *parent_name;
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100170 struct clk *parent;
171 struct dmtimer_platform_data *pdata;
172
Ladislav Michlad6e4b62018-02-23 11:14:22 +0100173 if (unlikely(!timer) || IS_ERR(timer->fclk))
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100174 return -EINVAL;
175
Ladislav Michlad6e4b62018-02-23 11:14:22 +0100176 switch (source) {
177 case OMAP_TIMER_SRC_SYS_CLK:
178 parent_name = "timer_sys_ck";
179 break;
180 case OMAP_TIMER_SRC_32_KHZ:
181 parent_name = "timer_32k_ck";
182 break;
183 case OMAP_TIMER_SRC_EXT_CLK:
184 parent_name = "timer_ext_ck";
185 break;
186 default:
187 return -EINVAL;
188 }
189
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100190 pdata = timer->pdev->dev.platform_data;
191
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100192 /*
193 * FIXME: Used for OMAP1 devices only because they do not currently
194 * use the clock framework to set the parent clock. To be removed
195 * once OMAP1 migrated to using clock framework for dmtimers
196 */
197 if (pdata && pdata->set_timer_src)
198 return pdata->set_timer_src(timer->pdev, source);
199
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100200#if defined(CONFIG_COMMON_CLK)
201 /* Check if the clock has configurable parents */
202 if (clk_hw_get_num_parents(__clk_get_hw(timer->fclk)) < 2)
203 return 0;
204#endif
205
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100206 parent = clk_get(&timer->pdev->dev, parent_name);
207 if (IS_ERR(parent)) {
208 pr_err("%s: %s not found\n", __func__, parent_name);
209 return -EINVAL;
210 }
211
212 ret = clk_set_parent(timer->fclk, parent);
213 if (ret < 0)
214 pr_err("%s: failed to set %s as parent\n", __func__,
215 parent_name);
216
217 clk_put(parent);
218
219 return ret;
220}
221
222static void omap_dm_timer_enable(struct omap_dm_timer *timer)
223{
224 int c;
225
226 pm_runtime_get_sync(&timer->pdev->dev);
227
228 if (!(timer->capability & OMAP_TIMER_ALWON)) {
229 if (timer->get_context_loss_count) {
230 c = timer->get_context_loss_count(&timer->pdev->dev);
231 if (c != timer->ctx_loss_count) {
232 omap_timer_restore_context(timer);
233 timer->ctx_loss_count = c;
234 }
235 } else {
236 omap_timer_restore_context(timer);
237 }
238 }
239}
240
241static void omap_dm_timer_disable(struct omap_dm_timer *timer)
242{
243 pm_runtime_put_sync(&timer->pdev->dev);
244}
245
Jon Hunterb0cadb32012-09-28 12:21:09 -0500246static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700247{
Jon Hunterae6672c2012-07-11 13:47:38 -0500248 int rc;
249
Jon Hunterbca45802012-06-05 12:34:58 -0500250 /*
251 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
252 * do not call clk_get() for these devices.
253 */
254 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
255 timer->fclk = clk_get(&timer->pdev->dev, "fck");
Russell King86287952013-02-24 10:46:59 +0000256 if (WARN_ON_ONCE(IS_ERR(timer->fclk))) {
Jon Hunterbca45802012-06-05 12:34:58 -0500257 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
258 return -EINVAL;
259 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530260 }
261
Jon Hunter7b44cf22012-07-06 16:45:04 -0500262 omap_dm_timer_enable(timer);
263
Jon Hunterae6672c2012-07-11 13:47:38 -0500264 if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
265 rc = omap_dm_timer_reset(timer);
266 if (rc) {
267 omap_dm_timer_disable(timer);
268 return rc;
269 }
270 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530271
Jon Hunter7b44cf22012-07-06 16:45:04 -0500272 __omap_dm_timer_enable_posted(timer);
273 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530274
Neil Armstrong31a74482015-11-02 12:14:14 +0100275 rc = omap_dm_timer_of_set_source(timer);
276 if (rc == -ENODEV)
277 return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
278
279 return rc;
Timo Teras77900a22006-06-26 16:16:12 -0700280}
281
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500282static inline u32 omap_dm_timer_reserved_systimer(int id)
283{
284 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
285}
286
287int omap_dm_timer_reserve_systimer(int id)
288{
289 if (omap_dm_timer_reserved_systimer(id))
290 return -ENODEV;
291
292 omap_reserved_systimers |= (1 << (id - 1));
293
294 return 0;
295}
296
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500297static struct omap_dm_timer *_omap_dm_timer_request(int req_type, void *data)
Timo Teras77900a22006-06-26 16:16:12 -0700298{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530299 struct omap_dm_timer *timer = NULL, *t;
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500300 struct device_node *np = NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700301 unsigned long flags;
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500302 u32 cap = 0;
303 int id = 0;
304
305 switch (req_type) {
306 case REQUEST_BY_ID:
307 id = *(int *)data;
308 break;
309 case REQUEST_BY_CAP:
310 cap = *(u32 *)data;
311 break;
312 case REQUEST_BY_NODE:
313 np = (struct device_node *)data;
314 break;
315 default:
316 /* REQUEST_ANY */
317 break;
318 }
Timo Teras77900a22006-06-26 16:16:12 -0700319
320 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530321 list_for_each_entry(t, &omap_timer_list, node) {
322 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700323 continue;
324
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500325 switch (req_type) {
326 case REQUEST_BY_ID:
327 if (id == t->pdev->id) {
328 timer = t;
329 timer->reserved = 1;
330 goto found;
331 }
332 break;
333 case REQUEST_BY_CAP:
334 if (cap == (t->capability & cap)) {
335 /*
336 * If timer is not NULL, we have already found
Markus Elfring28fd7e92017-10-03 21:24:00 +0200337 * one timer. But it was not an exact match
338 * because it had more capabilities than what
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500339 * was required. Therefore, unreserve the last
340 * timer found and see if this one is a better
341 * match.
342 */
343 if (timer)
344 timer->reserved = 0;
345 timer = t;
346 timer->reserved = 1;
347
348 /* Exit loop early if we find an exact match */
349 if (t->capability == cap)
350 goto found;
351 }
352 break;
353 case REQUEST_BY_NODE:
354 if (np == t->pdev->dev.of_node) {
355 timer = t;
356 timer->reserved = 1;
357 goto found;
358 }
359 break;
360 default:
361 /* REQUEST_ANY */
362 timer = t;
363 timer->reserved = 1;
364 goto found;
365 }
Timo Teras77900a22006-06-26 16:16:12 -0700366 }
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500367found:
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300368 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530369
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500370 if (timer && omap_dm_timer_prepare(timer)) {
371 timer->reserved = 0;
372 timer = NULL;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530373 }
Timo Teras77900a22006-06-26 16:16:12 -0700374
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530375 if (!timer)
376 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700377
Timo Teras77900a22006-06-26 16:16:12 -0700378 return timer;
379}
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500380
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100381static struct omap_dm_timer *omap_dm_timer_request(void)
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500382{
383 return _omap_dm_timer_request(REQUEST_ANY, NULL);
384}
Timo Teras77900a22006-06-26 16:16:12 -0700385
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100386static struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100387{
Jon Hunter9725f442012-05-14 10:41:37 -0500388 /* Requesting timer by ID is not supported when device tree is used */
389 if (of_have_populated_dt()) {
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100390 pr_warn("%s: Please use omap_dm_timer_request_by_node()\n",
Jon Hunter9725f442012-05-14 10:41:37 -0500391 __func__);
392 return NULL;
393 }
394
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500395 return _omap_dm_timer_request(REQUEST_BY_ID, &id);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100396}
397
Jon Hunter373fe0b2012-09-06 15:28:00 -0500398/**
399 * omap_dm_timer_request_by_cap - Request a timer by capability
400 * @cap: Bit mask of capabilities to match
401 *
402 * Find a timer based upon capabilities bit mask. Callers of this function
403 * should use the definitions found in the plat/dmtimer.h file under the
404 * comment "timer capabilities used in hwmod database". Returns pointer to
405 * timer handle on success and a NULL pointer on failure.
406 */
407struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
408{
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500409 return _omap_dm_timer_request(REQUEST_BY_CAP, &cap);
Jon Hunter373fe0b2012-09-06 15:28:00 -0500410}
Jon Hunter373fe0b2012-09-06 15:28:00 -0500411
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500412/**
413 * omap_dm_timer_request_by_node - Request a timer by device-tree node
414 * @np: Pointer to device-tree timer node
415 *
416 * Request a timer based upon a device node pointer. Returns pointer to
417 * timer handle on success and a NULL pointer on failure.
418 */
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100419static struct omap_dm_timer *omap_dm_timer_request_by_node(struct device_node *np)
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500420{
421 if (!np)
422 return NULL;
423
424 return _omap_dm_timer_request(REQUEST_BY_NODE, np);
425}
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500426
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100427static int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700428{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530429 if (unlikely(!timer))
430 return -EINVAL;
431
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530432 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300433
Timo Teras77900a22006-06-26 16:16:12 -0700434 WARN_ON(!timer->reserved);
435 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530436 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700437}
438
439int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
440{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530441 if (timer)
442 return timer->irq;
443 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700444}
445
446#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700447#include <mach/hardware.h>
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100448
449static struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
450{
451 return NULL;
452}
453
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100454/**
455 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
456 * @inputmask: current value of idlect mask
457 */
458__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
459{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530460 int i = 0;
461 struct omap_dm_timer *timer = NULL;
462 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100463
464 /* If ARMXOR cannot be idled this function call is unnecessary */
465 if (!(inputmask & (1 << 1)))
466 return inputmask;
467
468 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530469 spin_lock_irqsave(&dm_timer_lock, flags);
470 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700471 u32 l;
472
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530473 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700474 if (l & OMAP_TIMER_CTRL_ST) {
475 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100476 inputmask &= ~(1 << 1);
477 else
478 inputmask &= ~(1 << 2);
479 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530480 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700481 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530482 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100483
484 return inputmask;
485}
486
Tony Lindgren140455f2010-02-12 12:26:48 -0800487#else
Timo Teras77900a22006-06-26 16:16:12 -0700488
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100489static struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700490{
Russell King86287952013-02-24 10:46:59 +0000491 if (timer && !IS_ERR(timer->fclk))
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530492 return timer->fclk;
493 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700494}
495
496__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
497{
498 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800499
500 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700501}
502
503#endif
504
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530505int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700506{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530507 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
508 pr_err("%s: timer not available or enabled.\n", __func__);
509 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530510 }
511
Timo Teras77900a22006-06-26 16:16:12 -0700512 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530513 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700514}
515
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100516static int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700517{
518 u32 l;
519
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530520 if (unlikely(!timer))
521 return -EINVAL;
522
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530523 omap_dm_timer_enable(timer);
524
Timo Teras77900a22006-06-26 16:16:12 -0700525 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
526 if (!(l & OMAP_TIMER_CTRL_ST)) {
527 l |= OMAP_TIMER_CTRL_ST;
528 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
529 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530530
531 /* Save the context */
532 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530533 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700534}
535
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100536static int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700537{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700538 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700539
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530540 if (unlikely(!timer))
541 return -EINVAL;
542
Jon Hunter66159752012-06-05 12:34:57 -0500543 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530544 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700545
Tony Lindgrenee17f112011-09-16 15:44:20 -0700546 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530547
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800548 /*
549 * Since the register values are computed and written within
550 * __omap_dm_timer_stop, we need to use read to retrieve the
551 * context.
552 */
553 timer->context.tclr =
554 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800555 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530556 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700557}
558
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100559static int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
560 unsigned int load)
Timo Teras77900a22006-06-26 16:16:12 -0700561{
562 u32 l;
563
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530564 if (unlikely(!timer))
565 return -EINVAL;
566
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530567 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700568 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
569 if (autoreload)
570 l |= OMAP_TIMER_CTRL_AR;
571 else
572 l &= ~OMAP_TIMER_CTRL_AR;
573 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
574 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300575
Timo Teras77900a22006-06-26 16:16:12 -0700576 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530577 /* Save the context */
578 timer->context.tclr = l;
579 timer->context.tldr = load;
580 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530581 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700582}
583
Richard Woodruff3fddd092008-07-03 12:24:30 +0300584/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530585int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300586 unsigned int load)
587{
588 u32 l;
589
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530590 if (unlikely(!timer))
591 return -EINVAL;
592
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530593 omap_dm_timer_enable(timer);
594
Richard Woodruff3fddd092008-07-03 12:24:30 +0300595 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800596 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300597 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800598 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
599 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300600 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800601 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300602 l |= OMAP_TIMER_CTRL_ST;
603
Tony Lindgrenee17f112011-09-16 15:44:20 -0700604 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530605
606 /* Save the context */
607 timer->context.tclr = l;
608 timer->context.tldr = load;
609 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530610 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300611}
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100612static int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
613 unsigned int match)
Timo Teras77900a22006-06-26 16:16:12 -0700614{
615 u32 l;
616
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530617 if (unlikely(!timer))
618 return -EINVAL;
619
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530620 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700621 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700622 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700623 l |= OMAP_TIMER_CTRL_CE;
624 else
625 l &= ~OMAP_TIMER_CTRL_CE;
Timo Teras77900a22006-06-26 16:16:12 -0700626 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Jon Hunter991ad162012-10-04 18:17:42 -0500627 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530628
629 /* Save the context */
630 timer->context.tclr = l;
631 timer->context.tmar = match;
632 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530633 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100634}
635
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100636static int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
637 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100638{
Timo Teras77900a22006-06-26 16:16:12 -0700639 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100640
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530641 if (unlikely(!timer))
642 return -EINVAL;
643
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530644 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700645 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
646 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
647 OMAP_TIMER_CTRL_PT | (0x03 << 10));
648 if (def_on)
649 l |= OMAP_TIMER_CTRL_SCPWM;
650 if (toggle)
651 l |= OMAP_TIMER_CTRL_PT;
652 l |= trigger << 10;
653 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530654
655 /* Save the context */
656 timer->context.tclr = l;
657 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530658 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700659}
660
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100661static int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer,
662 int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700663{
664 u32 l;
665
Ladislav Michl58a54f02018-02-23 11:15:01 +0100666 if (unlikely(!timer) || prescaler < -1 || prescaler > 7)
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530667 return -EINVAL;
668
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530669 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700670 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
671 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
Ladislav Michl58a54f02018-02-23 11:15:01 +0100672 if (prescaler >= 0) {
Timo Teras77900a22006-06-26 16:16:12 -0700673 l |= OMAP_TIMER_CTRL_PRE;
674 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100675 }
Timo Teras77900a22006-06-26 16:16:12 -0700676 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530677
678 /* Save the context */
679 timer->context.tclr = l;
680 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530681 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100682}
683
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100684static int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
685 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100686{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530687 if (unlikely(!timer))
688 return -EINVAL;
689
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530690 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700691 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530692
693 /* Save the context */
694 timer->context.tier = value;
695 timer->context.twer = value;
696 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530697 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100698}
699
Jon Hunter4249d962012-07-13 14:03:18 -0500700/**
701 * omap_dm_timer_set_int_disable - disable timer interrupts
702 * @timer: pointer to timer handle
703 * @mask: bit mask of interrupts to be disabled
704 *
705 * Disables the specified timer interrupts for a timer.
706 */
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100707static int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
Jon Hunter4249d962012-07-13 14:03:18 -0500708{
709 u32 l = mask;
710
711 if (unlikely(!timer))
712 return -EINVAL;
713
714 omap_dm_timer_enable(timer);
715
716 if (timer->revision == 1)
Victor Kamensky834cacf2014-04-15 20:37:47 +0300717 l = readl_relaxed(timer->irq_ena) & ~mask;
Jon Hunter4249d962012-07-13 14:03:18 -0500718
Victor Kamensky834cacf2014-04-15 20:37:47 +0300719 writel_relaxed(l, timer->irq_dis);
Jon Hunter4249d962012-07-13 14:03:18 -0500720 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
721 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
722
723 /* Save the context */
724 timer->context.tier &= ~mask;
725 timer->context.twer &= ~mask;
726 omap_dm_timer_disable(timer);
727 return 0;
728}
Jon Hunter4249d962012-07-13 14:03:18 -0500729
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100730static unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100731{
Timo Terasfa4bb622006-09-25 12:41:35 +0300732 unsigned int l;
733
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530734 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
735 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530736 return 0;
737 }
738
Victor Kamensky834cacf2014-04-15 20:37:47 +0300739 l = readl_relaxed(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300740
741 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100742}
743
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100744static int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100745{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530746 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
747 return -EINVAL;
748
Tony Lindgrenee17f112011-09-16 15:44:20 -0700749 __omap_dm_timer_write_status(timer, value);
Jon Hunter1eaff712012-10-04 17:01:14 -0500750
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530751 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100752}
753
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100754static unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100755{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530756 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
757 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530758 return 0;
759 }
760
Tony Lindgrenee17f112011-09-16 15:44:20 -0700761 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100762}
763
Ladislav Michl592ea6b2018-02-28 08:25:19 +0100764static int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700765{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530766 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
767 pr_err("%s: timer not available or enabled.\n", __func__);
768 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530769 }
770
Timo Terasfa4bb622006-09-25 12:41:35 +0300771 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530772
773 /* Save the context */
774 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530775 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700776}
777
Timo Teras77900a22006-06-26 16:16:12 -0700778int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100779{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530780 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100781
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530782 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530783 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300784 continue;
785
Timo Teras77900a22006-06-26 16:16:12 -0700786 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300787 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700788 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300789 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100790 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100791 return 0;
792}
793
Jon Hunterd1c6ccf2013-03-19 12:38:19 -0500794static const struct of_device_id omap_timer_match[];
795
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530796/**
797 * omap_dm_timer_probe - probe function called for every registered device
798 * @pdev: pointer to current timer platform device
799 *
800 * Called by driver framework at the end of device registration for all
801 * timer devices.
802 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800803static int omap_dm_timer_probe(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530804{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530805 unsigned long flags;
806 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530807 struct resource *mem, *irq;
808 struct device *dev = &pdev->dev;
Jon Hunterd1c6ccf2013-03-19 12:38:19 -0500809 const struct dmtimer_platform_data *pdata;
Suman Annaa76fc9d2015-03-16 20:14:02 -0500810 int ret;
Jon Hunterd1c6ccf2013-03-19 12:38:19 -0500811
Ladislav Michl1a3acad2018-02-15 11:31:49 +0530812 pdata = of_device_get_match_data(dev);
813 if (!pdata)
814 pdata = dev_get_platdata(dev);
815 else
816 dev->platform_data = (void *)pdata;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530817
Ladislav Michl1a3acad2018-02-15 11:31:49 +0530818 if (!pdata) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530819 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530820 return -ENODEV;
821 }
822
823 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
824 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530825 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530826 return -ENODEV;
827 }
828
829 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
830 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530831 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530832 return -ENODEV;
833 }
834
Markus Elfring16e7ea52017-10-03 20:46:48 +0200835 timer = devm_kzalloc(dev, sizeof(*timer), GFP_KERNEL);
Markus Elfringd6799502017-10-03 13:10:26 +0200836 if (!timer)
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530837 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530838
Russell King86287952013-02-24 10:46:59 +0000839 timer->fclk = ERR_PTR(-ENODEV);
Thierry Reding5857bd92013-01-21 11:08:55 +0100840 timer->io_base = devm_ioremap_resource(dev, mem);
841 if (IS_ERR(timer->io_base))
842 return PTR_ERR(timer->io_base);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530843
Jon Hunter9725f442012-05-14 10:41:37 -0500844 if (dev->of_node) {
845 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
846 timer->capability |= OMAP_TIMER_ALWON;
847 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
848 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
849 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
850 timer->capability |= OMAP_TIMER_HAS_PWM;
851 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
852 timer->capability |= OMAP_TIMER_SECURE;
853 } else {
854 timer->id = pdev->id;
855 timer->capability = pdata->timer_capability;
856 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800857 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500858 }
859
Jon Hunterd1c6ccf2013-03-19 12:38:19 -0500860 if (pdata)
861 timer->errata = pdata->timer_errata;
862
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530863 timer->irq = irq->start;
864 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530865
Tony Lindgrenba688782018-02-22 10:02:49 -0800866 pm_runtime_enable(dev);
867 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530868
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700869 if (!timer->reserved) {
Suman Annaa76fc9d2015-03-16 20:14:02 -0500870 ret = pm_runtime_get_sync(dev);
871 if (ret < 0) {
872 dev_err(dev, "%s: pm_runtime_get_sync failed!\n",
873 __func__);
874 goto err_get_sync;
875 }
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700876 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530877 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700878 }
879
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530880 /* add the timer element to the list */
881 spin_lock_irqsave(&dm_timer_lock, flags);
882 list_add_tail(&timer->node, &omap_timer_list);
883 spin_unlock_irqrestore(&dm_timer_lock, flags);
884
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530885 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530886
887 return 0;
Suman Annaa76fc9d2015-03-16 20:14:02 -0500888
889err_get_sync:
890 pm_runtime_put_noidle(dev);
891 pm_runtime_disable(dev);
892 return ret;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530893}
894
895/**
896 * omap_dm_timer_remove - cleanup a registered timer device
897 * @pdev: pointer to current timer platform device
898 *
899 * Called by driver framework whenever a timer device is unregistered.
900 * In addition to freeing platform resources it also deletes the timer
901 * entry from the local list.
902 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800903static int omap_dm_timer_remove(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530904{
905 struct omap_dm_timer *timer;
906 unsigned long flags;
907 int ret = -EINVAL;
908
909 spin_lock_irqsave(&dm_timer_lock, flags);
910 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500911 if (!strcmp(dev_name(&timer->pdev->dev),
912 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530913 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530914 ret = 0;
915 break;
916 }
917 spin_unlock_irqrestore(&dm_timer_lock, flags);
918
Suman Anna51b7e572015-03-16 20:14:03 -0500919 pm_runtime_disable(&pdev->dev);
920
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530921 return ret;
922}
923
Keerthy76234f72018-02-15 11:31:48 +0530924const static struct omap_dm_timer_ops dmtimer_ops = {
925 .request_by_node = omap_dm_timer_request_by_node,
926 .request_specific = omap_dm_timer_request_specific,
927 .request = omap_dm_timer_request,
928 .set_source = omap_dm_timer_set_source,
929 .get_irq = omap_dm_timer_get_irq,
930 .set_int_enable = omap_dm_timer_set_int_enable,
931 .set_int_disable = omap_dm_timer_set_int_disable,
932 .free = omap_dm_timer_free,
933 .enable = omap_dm_timer_enable,
934 .disable = omap_dm_timer_disable,
935 .get_fclk = omap_dm_timer_get_fclk,
936 .start = omap_dm_timer_start,
937 .stop = omap_dm_timer_stop,
938 .set_load = omap_dm_timer_set_load,
939 .set_match = omap_dm_timer_set_match,
940 .set_pwm = omap_dm_timer_set_pwm,
941 .set_prescaler = omap_dm_timer_set_prescaler,
942 .read_counter = omap_dm_timer_read_counter,
943 .write_counter = omap_dm_timer_write_counter,
944 .read_status = omap_dm_timer_read_status,
945 .write_status = omap_dm_timer_write_status,
946};
947
Jon Hunterd1c6ccf2013-03-19 12:38:19 -0500948static const struct dmtimer_platform_data omap3plus_pdata = {
949 .timer_errata = OMAP_TIMER_ERRATA_I103_I767,
Keerthy76234f72018-02-15 11:31:48 +0530950 .timer_ops = &dmtimer_ops,
Jon Hunterd1c6ccf2013-03-19 12:38:19 -0500951};
952
Jon Hunter9725f442012-05-14 10:41:37 -0500953static const struct of_device_id omap_timer_match[] = {
Jon Hunterd1c6ccf2013-03-19 12:38:19 -0500954 {
955 .compatible = "ti,omap2420-timer",
956 },
957 {
958 .compatible = "ti,omap3430-timer",
959 .data = &omap3plus_pdata,
960 },
961 {
962 .compatible = "ti,omap4430-timer",
963 .data = &omap3plus_pdata,
964 },
965 {
966 .compatible = "ti,omap5430-timer",
967 .data = &omap3plus_pdata,
968 },
969 {
970 .compatible = "ti,am335x-timer",
971 .data = &omap3plus_pdata,
972 },
973 {
974 .compatible = "ti,am335x-timer-1ms",
975 .data = &omap3plus_pdata,
976 },
Neil Armstrong8c0cabd2015-10-22 11:18:53 +0200977 {
978 .compatible = "ti,dm816-timer",
979 .data = &omap3plus_pdata,
980 },
Jon Hunter9725f442012-05-14 10:41:37 -0500981 {},
982};
983MODULE_DEVICE_TABLE(of, omap_timer_match);
984
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530985static struct platform_driver omap_dm_timer_driver = {
986 .probe = omap_dm_timer_probe,
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800987 .remove = omap_dm_timer_remove,
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530988 .driver = {
989 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500990 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530991 },
992};
993
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530994early_platform_init("earlytimer", &omap_dm_timer_driver);
Srinivas Kandagatlae4e9f7e2012-12-16 11:30:02 -0800995module_platform_driver(omap_dm_timer_driver);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530996
997MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
998MODULE_LICENSE("GPL");
999MODULE_ALIAS("platform:" DRIVER_NAME);
1000MODULE_AUTHOR("Texas Instruments Inc");