blob: 100cab059e4910593b1751f9dda8067b90a0d1df [file] [log] [blame]
Ben Skeggs94580292012-07-06 12:14:00 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs77145f12012-07-31 16:16:21 +100025#include <linux/console.h>
Lukas Wunnerc5fd9362015-04-19 17:18:01 +020026#include <linux/delay.h>
Ben Skeggs94580292012-07-06 12:14:00 +100027#include <linux/module.h>
28#include <linux/pci.h>
Dave Airlie5addcf02012-09-10 14:20:51 +100029#include <linux/pm_runtime.h>
30#include <linux/vga_switcheroo.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100031
Masahiro Yamadaae956212017-04-24 13:50:29 +090032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100034
Ben Skeggsebb945a2012-07-20 08:17:34 +100035#include <core/gpuobj.h>
Ilia Mirkinc33e05a2014-02-13 21:35:14 -050036#include <core/option.h>
Ben Skeggs7974dd12015-08-20 14:54:17 +100037#include <core/pci.h>
38#include <core/tegra.h>
Ben Skeggs94580292012-07-06 12:14:00 +100039
Ben Skeggs04b88672016-05-22 20:35:16 +100040#include <nvif/driver.h>
Ben Skeggsa7cf0182018-05-08 20:39:46 +100041#include <nvif/fifo.h>
Ben Skeggs37e1c452018-05-08 20:39:48 +100042#include <nvif/user.h>
Ben Skeggs04b88672016-05-22 20:35:16 +100043
Ben Skeggs923bc412015-11-08 12:23:16 +100044#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100045#include <nvif/cl0002.h>
Ben Skeggs8ed17302015-11-08 11:28:26 +100046#include <nvif/cla06f.h>
Ben Skeggs538b2692015-11-08 10:34:50 +100047#include <nvif/if0004.h>
48
Ben Skeggs4dc28132016-05-20 09:22:55 +100049#include "nouveau_drv.h"
Ben Skeggsebb945a2012-07-20 08:17:34 +100050#include "nouveau_dma.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100051#include "nouveau_ttm.h"
52#include "nouveau_gem.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100053#include "nouveau_vga.h"
Martin Peres8d021d72016-08-25 03:57:07 +030054#include "nouveau_led.h"
Ben Skeggsb9ed9192013-10-15 09:44:02 +100055#include "nouveau_hwmon.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100056#include "nouveau_acpi.h"
57#include "nouveau_bios.h"
58#include "nouveau_ioctl.h"
Ben Skeggsebb945a2012-07-20 08:17:34 +100059#include "nouveau_abi16.h"
60#include "nouveau_fbcon.h"
61#include "nouveau_fence.h"
Marcin Slusarz33b903e2013-02-08 21:42:13 +010062#include "nouveau_debugfs.h"
Ben Skeggs27111a22014-08-10 04:10:31 +100063#include "nouveau_usif.h"
Pierre Moreau703fa262014-08-18 22:43:24 +020064#include "nouveau_connector.h"
Alexandre Courbot055a65d2015-01-15 15:29:56 +090065#include "nouveau_platform.h"
Ben Skeggsebb945a2012-07-20 08:17:34 +100066
Ben Skeggs94580292012-07-06 12:14:00 +100067MODULE_PARM_DESC(config, "option string to pass to driver core");
68static char *nouveau_config;
69module_param_named(config, nouveau_config, charp, 0400);
70
71MODULE_PARM_DESC(debug, "debug string to pass to driver core");
72static char *nouveau_debug;
73module_param_named(debug, nouveau_debug, charp, 0400);
74
Ben Skeggsebb945a2012-07-20 08:17:34 +100075MODULE_PARM_DESC(noaccel, "disable kernel/abi16 acceleration");
76static int nouveau_noaccel = 0;
77module_param_named(noaccel, nouveau_noaccel, int, 0400);
78
Ben Skeggs94307382012-10-31 12:11:15 +100079MODULE_PARM_DESC(modeset, "enable driver (default: auto, "
80 "0 = disabled, 1 = enabled, 2 = headless)");
81int nouveau_modeset = -1;
Ben Skeggs77145f12012-07-31 16:16:21 +100082module_param_named(modeset, nouveau_modeset, int, 0400);
83
Lyude Pauleb493fb2018-07-03 16:31:41 -040084MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)");
85static int nouveau_atomic = 0;
86module_param_named(atomic, nouveau_atomic, int, 0400);
87
Dave Airlie5addcf02012-09-10 14:20:51 +100088MODULE_PARM_DESC(runpm, "disable (0), force enable (1), optimus only default (-1)");
Ben Skeggs321f5c52017-06-02 14:38:07 +100089static int nouveau_runtime_pm = -1;
Dave Airlie5addcf02012-09-10 14:20:51 +100090module_param_named(runpm, nouveau_runtime_pm, int, 0400);
91
David Herrmann915b4d12014-08-29 12:12:43 +020092static struct drm_driver driver_stub;
93static struct drm_driver driver_pci;
94static struct drm_driver driver_platform;
Ben Skeggs77145f12012-07-31 16:16:21 +100095
Ben Skeggs94580292012-07-06 12:14:00 +100096static u64
Alexandre Courbot420b9462014-02-17 15:17:26 +090097nouveau_pci_name(struct pci_dev *pdev)
Ben Skeggs94580292012-07-06 12:14:00 +100098{
99 u64 name = (u64)pci_domain_nr(pdev->bus) << 32;
100 name |= pdev->bus->number << 16;
101 name |= PCI_SLOT(pdev->devfn) << 8;
102 return name | PCI_FUNC(pdev->devfn);
103}
104
Alexandre Courbot420b9462014-02-17 15:17:26 +0900105static u64
106nouveau_platform_name(struct platform_device *platformdev)
107{
108 return platformdev->id;
109}
110
111static u64
112nouveau_name(struct drm_device *dev)
113{
114 if (dev->pdev)
115 return nouveau_pci_name(dev->pdev);
116 else
Laurent Pinchart76adb462016-12-18 00:01:19 +0200117 return nouveau_platform_name(to_platform_device(dev->dev));
Alexandre Courbot420b9462014-02-17 15:17:26 +0900118}
119
Ben Skeggs814a2322017-11-01 03:56:20 +1000120static inline bool
Ben Skeggs11e451e2018-05-08 20:39:47 +1000121nouveau_cli_work_ready(struct dma_fence *fence)
Ben Skeggs814a2322017-11-01 03:56:20 +1000122{
Ben Skeggs11e451e2018-05-08 20:39:47 +1000123 if (!dma_fence_is_signaled(fence))
124 return false;
Ben Skeggs814a2322017-11-01 03:56:20 +1000125 dma_fence_put(fence);
126 return true;
127}
128
129static void
Ben Skeggs11e451e2018-05-08 20:39:47 +1000130nouveau_cli_work(struct work_struct *w)
Ben Skeggs814a2322017-11-01 03:56:20 +1000131{
Ben Skeggs11e451e2018-05-08 20:39:47 +1000132 struct nouveau_cli *cli = container_of(w, typeof(*cli), work);
Ben Skeggs814a2322017-11-01 03:56:20 +1000133 struct nouveau_cli_work *work, *wtmp;
134 mutex_lock(&cli->lock);
135 list_for_each_entry_safe(work, wtmp, &cli->worker, head) {
Ben Skeggs11e451e2018-05-08 20:39:47 +1000136 if (!work->fence || nouveau_cli_work_ready(work->fence)) {
Ben Skeggs814a2322017-11-01 03:56:20 +1000137 list_del(&work->head);
138 work->func(work);
139 }
140 }
141 mutex_unlock(&cli->lock);
142}
143
144static void
145nouveau_cli_work_fence(struct dma_fence *fence, struct dma_fence_cb *cb)
146{
147 struct nouveau_cli_work *work = container_of(cb, typeof(*work), cb);
148 schedule_work(&work->cli->work);
149}
150
151void
152nouveau_cli_work_queue(struct nouveau_cli *cli, struct dma_fence *fence,
153 struct nouveau_cli_work *work)
154{
155 work->fence = dma_fence_get(fence);
156 work->cli = cli;
157 mutex_lock(&cli->lock);
158 list_add_tail(&work->head, &cli->worker);
Ben Skeggs814a2322017-11-01 03:56:20 +1000159 if (dma_fence_add_callback(fence, &work->cb, nouveau_cli_work_fence))
160 nouveau_cli_work_fence(fence, &work->cb);
Ben Skeggsb26a2312017-12-23 08:54:28 +1000161 mutex_unlock(&cli->lock);
Ben Skeggs814a2322017-11-01 03:56:20 +1000162}
163
164static void
Ben Skeggs20d8a882016-05-18 13:36:34 +1000165nouveau_cli_fini(struct nouveau_cli *cli)
Ben Skeggs94580292012-07-06 12:14:00 +1000166{
Ben Skeggs11e451e2018-05-08 20:39:47 +1000167 /* All our channels are dead now, which means all the fences they
168 * own are signalled, and all callback functions have been called.
169 *
170 * So, after flushing the workqueue, there should be nothing left.
171 */
172 flush_work(&cli->work);
173 WARN_ON(!list_empty(&cli->worker));
174
Ben Skeggs27111a22014-08-10 04:10:31 +1000175 usif_client_fini(cli);
Ben Skeggs24e83752017-11-01 03:56:19 +1000176 nouveau_vmm_fini(&cli->vmm);
Ben Skeggs01670a72017-11-01 03:56:19 +1000177 nvif_mmu_fini(&cli->mmu);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000178 nvif_device_fini(&cli->device);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000179 mutex_lock(&cli->drm->master.lock);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000180 nvif_client_fini(&cli->base);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000181 mutex_unlock(&cli->drm->master.lock);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000182}
183
184static int
185nouveau_cli_init(struct nouveau_drm *drm, const char *sname,
186 struct nouveau_cli *cli)
187{
Ben Skeggs01670a72017-11-01 03:56:19 +1000188 static const struct nvif_mclass
Ben Skeggs7f507622017-11-01 03:56:20 +1000189 mems[] = {
190 { NVIF_CLASS_MEM_GF100, -1 },
191 { NVIF_CLASS_MEM_NV50 , -1 },
192 { NVIF_CLASS_MEM_NV04 , -1 },
193 {}
194 };
195 static const struct nvif_mclass
Ben Skeggs01670a72017-11-01 03:56:19 +1000196 mmus[] = {
197 { NVIF_CLASS_MMU_GF100, -1 },
198 { NVIF_CLASS_MMU_NV50 , -1 },
199 { NVIF_CLASS_MMU_NV04 , -1 },
200 {}
201 };
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000202 static const struct nvif_mclass
203 vmms[] = {
204 { NVIF_CLASS_VMM_GP100, -1 },
205 { NVIF_CLASS_VMM_GM200, -1 },
206 { NVIF_CLASS_VMM_GF100, -1 },
207 { NVIF_CLASS_VMM_NV50 , -1 },
208 { NVIF_CLASS_VMM_NV04 , -1 },
209 {}
210 };
Ben Skeggs20d8a882016-05-18 13:36:34 +1000211 u64 device = nouveau_name(drm->dev);
212 int ret;
213
214 snprintf(cli->name, sizeof(cli->name), "%s", sname);
Ben Skeggse75c0912017-11-01 03:56:19 +1000215 cli->drm = drm;
Ben Skeggs20d8a882016-05-18 13:36:34 +1000216 mutex_init(&cli->mutex);
217 usif_client_init(cli);
218
Ben Skeggs814a2322017-11-01 03:56:20 +1000219 INIT_WORK(&cli->work, nouveau_cli_work);
220 INIT_LIST_HEAD(&cli->worker);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000221 mutex_init(&cli->lock);
222
223 if (cli == &drm->master) {
Ben Skeggs80e60972016-05-23 11:25:17 +1000224 ret = nvif_driver_init(NULL, nouveau_config, nouveau_debug,
225 cli->name, device, &cli->base);
226 } else {
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000227 mutex_lock(&drm->master.lock);
228 ret = nvif_client_init(&drm->master.base, cli->name, device,
Ben Skeggs80e60972016-05-23 11:25:17 +1000229 &cli->base);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000230 mutex_unlock(&drm->master.lock);
Ben Skeggs80e60972016-05-23 11:25:17 +1000231 }
Ben Skeggs20d8a882016-05-18 13:36:34 +1000232 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000233 NV_PRINTK(err, cli, "Client allocation failed: %d\n", ret);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000234 goto done;
235 }
236
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000237 ret = nvif_device_init(&cli->base.object, 0, NV_DEVICE,
238 &(struct nv_device_v0) {
239 .device = ~0,
240 }, sizeof(struct nv_device_v0),
241 &cli->device);
242 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000243 NV_PRINTK(err, cli, "Device allocation failed: %d\n", ret);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000244 goto done;
245 }
246
Ben Skeggs01670a72017-11-01 03:56:19 +1000247 ret = nvif_mclass(&cli->device.object, mmus);
248 if (ret < 0) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000249 NV_PRINTK(err, cli, "No supported MMU class\n");
Ben Skeggs01670a72017-11-01 03:56:19 +1000250 goto done;
251 }
252
253 ret = nvif_mmu_init(&cli->device.object, mmus[ret].oclass, &cli->mmu);
254 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000255 NV_PRINTK(err, cli, "MMU allocation failed: %d\n", ret);
Ben Skeggs01670a72017-11-01 03:56:19 +1000256 goto done;
257 }
258
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000259 ret = nvif_mclass(&cli->mmu.object, vmms);
260 if (ret < 0) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000261 NV_PRINTK(err, cli, "No supported VMM class\n");
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000262 goto done;
263 }
264
265 ret = nouveau_vmm_init(cli, vmms[ret].oclass, &cli->vmm);
266 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000267 NV_PRINTK(err, cli, "VMM allocation failed: %d\n", ret);
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000268 goto done;
269 }
270
Ben Skeggs7f507622017-11-01 03:56:20 +1000271 ret = nvif_mclass(&cli->mmu.object, mems);
272 if (ret < 0) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000273 NV_PRINTK(err, cli, "No supported MEM class\n");
Ben Skeggs7f507622017-11-01 03:56:20 +1000274 goto done;
275 }
276
277 cli->mem = &mems[ret];
Ben Skeggs7f507622017-11-01 03:56:20 +1000278 return 0;
Ben Skeggs20d8a882016-05-18 13:36:34 +1000279done:
280 if (ret)
281 nouveau_cli_fini(cli);
282 return ret;
Ben Skeggs94580292012-07-06 12:14:00 +1000283}
284
Ben Skeggsebb945a2012-07-20 08:17:34 +1000285static void
286nouveau_accel_fini(struct nouveau_drm *drm)
287{
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000288 nouveau_channel_idle(drm->channel);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000289 nvif_object_fini(&drm->ntfy);
Ben Skeggsf027f492015-08-20 14:54:17 +1000290 nvkm_gpuobj_del(&drm->notify);
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000291 nvif_notify_fini(&drm->flip);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000292 nvif_object_fini(&drm->nvsw);
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000293 nouveau_channel_del(&drm->channel);
294
295 nouveau_channel_idle(drm->cechan);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000296 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000297 nouveau_channel_del(&drm->cechan);
298
Ben Skeggsebb945a2012-07-20 08:17:34 +1000299 if (drm->fence)
300 nouveau_fence(drm)->dtor(drm);
301}
302
303static void
304nouveau_accel_init(struct nouveau_drm *drm)
305{
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000306 struct nvif_device *device = &drm->client.device;
Ben Skeggs41a63402015-08-20 14:54:16 +1000307 struct nvif_sclass *sclass;
Ben Skeggs49981042012-08-06 19:38:25 +1000308 u32 arg0, arg1;
Ben Skeggs41a63402015-08-20 14:54:16 +1000309 int ret, i, n;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000310
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000311 if (nouveau_noaccel)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000312 return;
313
Ben Skeggseb47db42018-05-08 20:39:46 +1000314 ret = nouveau_channels_init(drm);
315 if (ret)
316 return;
317
Ben Skeggs37e1c452018-05-08 20:39:48 +1000318 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_VOLTA) {
319 ret = nvif_user_init(device);
320 if (ret)
321 return;
322 }
323
Ben Skeggsebb945a2012-07-20 08:17:34 +1000324 /* initialise synchronisation routines */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000325 /*XXX: this is crap, but the fence/channel stuff is a little
326 * backwards in some places. this will be fixed.
327 */
Ben Skeggs41a63402015-08-20 14:54:16 +1000328 ret = n = nvif_object_sclass_get(&device->object, &sclass);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000329 if (ret < 0)
330 return;
331
Ben Skeggs41a63402015-08-20 14:54:16 +1000332 for (ret = -ENOSYS, i = 0; i < n; i++) {
333 switch (sclass[i].oclass) {
Ben Skeggsbbf89062014-08-10 04:10:25 +1000334 case NV03_CHANNEL_DMA:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000335 ret = nv04_fence_create(drm);
336 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000337 case NV10_CHANNEL_DMA:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000338 ret = nv10_fence_create(drm);
339 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000340 case NV17_CHANNEL_DMA:
341 case NV40_CHANNEL_DMA:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000342 ret = nv17_fence_create(drm);
343 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000344 case NV50_CHANNEL_GPFIFO:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000345 ret = nv50_fence_create(drm);
346 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000347 case G82_CHANNEL_GPFIFO:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000348 ret = nv84_fence_create(drm);
349 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000350 case FERMI_CHANNEL_GPFIFO:
351 case KEPLER_CHANNEL_GPFIFO_A:
Ben Skeggs63f8c9b2016-03-11 13:09:28 +1000352 case KEPLER_CHANNEL_GPFIFO_B:
Ben Skeggsa1020af2015-04-14 11:47:24 +1000353 case MAXWELL_CHANNEL_GPFIFO_A:
Ben Skeggse8ff9792016-07-09 10:41:01 +1000354 case PASCAL_CHANNEL_GPFIFO_A:
Ben Skeggs37e1c452018-05-08 20:39:48 +1000355 case VOLTA_CHANNEL_GPFIFO_A:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000356 ret = nvc0_fence_create(drm);
357 break;
358 default:
359 break;
360 }
361 }
362
Ben Skeggs41a63402015-08-20 14:54:16 +1000363 nvif_object_sclass_put(&sclass);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000364 if (ret) {
365 NV_ERROR(drm, "failed to initialise sync subsystem, %d\n", ret);
366 nouveau_accel_fini(drm);
367 return;
368 }
369
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000370 if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) {
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000371 ret = nouveau_channel_new(drm, &drm->client.device,
Ben Skeggsa7cf0182018-05-08 20:39:46 +1000372 nvif_fifo_runlist_ce(device), 0,
Ben Skeggs85532bd2018-12-11 14:50:02 +1000373 true, &drm->cechan);
Ben Skeggs49981042012-08-06 19:38:25 +1000374 if (ret)
375 NV_ERROR(drm, "failed to create ce channel, %d\n", ret);
376
Ben Skeggsa7cf0182018-05-08 20:39:46 +1000377 arg0 = nvif_fifo_runlist(device, NV_DEVICE_INFO_ENGINE_GR);
Ben Skeggs49469802012-11-22 13:43:55 +1000378 arg1 = 1;
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000379 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000380 if (device->info.chipset >= 0xa3 &&
381 device->info.chipset != 0xaa &&
382 device->info.chipset != 0xac) {
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000383 ret = nouveau_channel_new(drm, &drm->client.device,
Ben Skeggs85532bd2018-12-11 14:50:02 +1000384 NvDmaFB, NvDmaTT, false,
385 &drm->cechan);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000386 if (ret)
387 NV_ERROR(drm, "failed to create ce channel, %d\n", ret);
388
389 arg0 = NvDmaFB;
390 arg1 = NvDmaTT;
Ben Skeggs49981042012-08-06 19:38:25 +1000391 } else {
392 arg0 = NvDmaFB;
393 arg1 = NvDmaTT;
394 }
395
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000396 ret = nouveau_channel_new(drm, &drm->client.device,
Ben Skeggs85532bd2018-12-11 14:50:02 +1000397 arg0, arg1, false, &drm->channel);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000398 if (ret) {
399 NV_ERROR(drm, "failed to create kernel channel, %d\n", ret);
400 nouveau_accel_fini(drm);
401 return;
402 }
403
Ben Skeggs512fa0b2018-05-08 20:39:47 +1000404 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
405 ret = nvif_object_init(&drm->channel->user, NVDRM_NVSW,
406 nouveau_abi16_swclass(drm), NULL, 0,
407 &drm->nvsw);
Ben Skeggs69a61462013-11-13 10:58:51 +1000408 if (ret == 0) {
Ben Skeggs512fa0b2018-05-08 20:39:47 +1000409 ret = RING_SPACE(drm->channel, 2);
410 if (ret == 0) {
Ben Skeggs69a61462013-11-13 10:58:51 +1000411 BEGIN_NV04(drm->channel, NvSubSw, 0, 1);
Ben Skeggs512fa0b2018-05-08 20:39:47 +1000412 OUT_RING (drm->channel, drm->nvsw.handle);
413 }
414
415 ret = nvif_notify_init(&drm->nvsw,
416 nouveau_flip_complete,
417 false, NV04_NVSW_NTFY_UEVENT,
418 NULL, 0, 0, &drm->flip);
419 if (ret == 0)
420 ret = nvif_notify_get(&drm->flip);
421 if (ret) {
422 nouveau_accel_fini(drm);
423 return;
Ben Skeggs69a61462013-11-13 10:58:51 +1000424 }
425 }
Ben Skeggs898a2b32015-08-20 14:54:18 +1000426
Ben Skeggs898a2b32015-08-20 14:54:18 +1000427 if (ret) {
Ben Skeggs512fa0b2018-05-08 20:39:47 +1000428 NV_ERROR(drm, "failed to allocate sw class, %d\n", ret);
Ben Skeggs898a2b32015-08-20 14:54:18 +1000429 nouveau_accel_fini(drm);
430 return;
431 }
Ben Skeggs69a61462013-11-13 10:58:51 +1000432 }
433
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000434 if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000435 ret = nvkm_gpuobj_new(nvxx_device(&drm->client.device), 32, 0,
436 false, NULL, &drm->notify);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000437 if (ret) {
438 NV_ERROR(drm, "failed to allocate notifier, %d\n", ret);
439 nouveau_accel_fini(drm);
440 return;
441 }
442
Ben Skeggsa01ca782015-08-20 14:54:15 +1000443 ret = nvif_object_init(&drm->channel->user, NvNotify0,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000444 NV_DMA_IN_MEMORY,
445 &(struct nv_dma_v0) {
446 .target = NV_DMA_V0_TARGET_VRAM,
447 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000448 .start = drm->notify->addr,
449 .limit = drm->notify->addr + 31
Ben Skeggs4acfd702014-08-10 04:10:24 +1000450 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000451 &drm->ntfy);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000452 if (ret) {
453 nouveau_accel_fini(drm);
454 return;
455 }
456 }
457
458
Ben Skeggs49981042012-08-06 19:38:25 +1000459 nouveau_bo_move_init(drm);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000460}
461
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200462static int
Lyude Paulcfea88a2018-08-22 21:40:07 -0400463nouveau_drm_device_init(struct drm_device *dev)
Ben Skeggs94580292012-07-06 12:14:00 +1000464{
Ben Skeggs94580292012-07-06 12:14:00 +1000465 struct nouveau_drm *drm;
466 int ret;
467
Ben Skeggs20d8a882016-05-18 13:36:34 +1000468 if (!(drm = kzalloc(sizeof(*drm), GFP_KERNEL)))
469 return -ENOMEM;
470 dev->dev_private = drm;
471 drm->dev = dev;
472
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000473 ret = nouveau_cli_init(drm, "DRM-master", &drm->master);
474 if (ret)
Lyude Paulc4cee692018-08-22 21:40:06 -0400475 goto fail_alloc;
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000476
Ben Skeggs20d8a882016-05-18 13:36:34 +1000477 ret = nouveau_cli_init(drm, "DRM", &drm->client);
Ben Skeggs94580292012-07-06 12:14:00 +1000478 if (ret)
Lyude Paulc4cee692018-08-22 21:40:06 -0400479 goto fail_master;
Ben Skeggs94580292012-07-06 12:14:00 +1000480
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000481 dev->irq_enabled = true;
482
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000483 nvxx_client(&drm->client.base)->debug =
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000484 nvkm_dbgopt(nouveau_debug, "DRM");
Ben Skeggs77145f12012-07-31 16:16:21 +1000485
Ben Skeggs94580292012-07-06 12:14:00 +1000486 INIT_LIST_HEAD(&drm->clients);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000487 spin_lock_init(&drm->tile.lock);
Ben Skeggs94580292012-07-06 12:14:00 +1000488
Ben Skeggs77145f12012-07-31 16:16:21 +1000489 /* workaround an odd issue on nvc1 by disabling the device's
490 * nosnoop capability. hopefully won't cause issues until a
491 * better fix is found - assuming there is one...
492 */
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000493 if (drm->client.device.info.chipset == 0xc1)
494 nvif_mask(&drm->client.device.object, 0x00088080, 0x00000800, 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000495
Ben Skeggs77145f12012-07-31 16:16:21 +1000496 nouveau_vga_init(drm);
Ben Skeggscb75d972012-07-11 10:44:20 +1000497
Ben Skeggsebb945a2012-07-20 08:17:34 +1000498 ret = nouveau_ttm_init(drm);
Ben Skeggs94580292012-07-06 12:14:00 +1000499 if (ret)
Ben Skeggs77145f12012-07-31 16:16:21 +1000500 goto fail_ttm;
Ben Skeggs94580292012-07-06 12:14:00 +1000501
Ben Skeggs77145f12012-07-31 16:16:21 +1000502 ret = nouveau_bios_init(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000503 if (ret)
Ben Skeggs77145f12012-07-31 16:16:21 +1000504 goto fail_bios;
505
Ben Skeggs77145f12012-07-31 16:16:21 +1000506 ret = nouveau_display_create(dev);
507 if (ret)
508 goto fail_dispctor;
509
510 if (dev->mode_config.num_crtc) {
511 ret = nouveau_display_init(dev);
512 if (ret)
513 goto fail_dispinit;
514 }
515
Karol Herbstb126a202015-07-30 11:52:23 +0200516 nouveau_debugfs_init(drm);
Ben Skeggsb9ed9192013-10-15 09:44:02 +1000517 nouveau_hwmon_init(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000518 nouveau_accel_init(drm);
519 nouveau_fbcon_init(dev);
Martin Peres8d021d72016-08-25 03:57:07 +0300520 nouveau_led_init(dev);
Dave Airlie5addcf02012-09-10 14:20:51 +1000521
Ben Skeggs8fa43382017-06-02 14:49:45 +1000522 if (nouveau_pmops_runtime()) {
Dave Airlie5addcf02012-09-10 14:20:51 +1000523 pm_runtime_use_autosuspend(dev->dev);
524 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
525 pm_runtime_set_active(dev->dev);
526 pm_runtime_allow(dev->dev);
527 pm_runtime_mark_last_busy(dev->dev);
528 pm_runtime_put(dev->dev);
529 }
Lyude Paul7326ead2018-08-15 15:15:13 -0400530
Ben Skeggs94580292012-07-06 12:14:00 +1000531 return 0;
532
Ben Skeggs77145f12012-07-31 16:16:21 +1000533fail_dispinit:
534 nouveau_display_destroy(dev);
535fail_dispctor:
Ben Skeggs77145f12012-07-31 16:16:21 +1000536 nouveau_bios_takedown(dev);
537fail_bios:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000538 nouveau_ttm_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000539fail_ttm:
Ben Skeggs77145f12012-07-31 16:16:21 +1000540 nouveau_vga_fini(drm);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000541 nouveau_cli_fini(&drm->client);
Lyude Paulc4cee692018-08-22 21:40:06 -0400542fail_master:
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000543 nouveau_cli_fini(&drm->master);
Lyude Paulc4cee692018-08-22 21:40:06 -0400544fail_alloc:
Ben Skeggs20d8a882016-05-18 13:36:34 +1000545 kfree(drm);
Ben Skeggs94580292012-07-06 12:14:00 +1000546 return ret;
547}
548
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -0200549static void
Lyude Paulcfea88a2018-08-22 21:40:07 -0400550nouveau_drm_device_fini(struct drm_device *dev)
Ben Skeggs94580292012-07-06 12:14:00 +1000551{
Ben Skeggs77145f12012-07-31 16:16:21 +1000552 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs94580292012-07-06 12:14:00 +1000553
Ben Skeggs8fa43382017-06-02 14:49:45 +1000554 if (nouveau_pmops_runtime()) {
Lukas Wunnerc1b16b42016-06-08 18:47:27 +0200555 pm_runtime_get_sync(dev->dev);
Lukas Wunner55c868a2016-06-08 18:47:27 +0200556 pm_runtime_forbid(dev->dev);
Lukas Wunnerc1b16b42016-06-08 18:47:27 +0200557 }
558
Martin Peres8d021d72016-08-25 03:57:07 +0300559 nouveau_led_fini(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000560 nouveau_fbcon_fini(dev);
561 nouveau_accel_fini(drm);
Ben Skeggsb9ed9192013-10-15 09:44:02 +1000562 nouveau_hwmon_fini(dev);
Karol Herbstb126a202015-07-30 11:52:23 +0200563 nouveau_debugfs_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000564
Ben Skeggs94307382012-10-31 12:11:15 +1000565 if (dev->mode_config.num_crtc)
Lyude Paul2f7ca782018-08-07 17:32:48 -0400566 nouveau_display_fini(dev, false, false);
Ben Skeggs77145f12012-07-31 16:16:21 +1000567 nouveau_display_destroy(dev);
568
Ben Skeggs77145f12012-07-31 16:16:21 +1000569 nouveau_bios_takedown(dev);
Ben Skeggs94580292012-07-06 12:14:00 +1000570
Ben Skeggsebb945a2012-07-20 08:17:34 +1000571 nouveau_ttm_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000572 nouveau_vga_fini(drm);
Ben Skeggscb75d972012-07-11 10:44:20 +1000573
Ben Skeggs20d8a882016-05-18 13:36:34 +1000574 nouveau_cli_fini(&drm->client);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000575 nouveau_cli_fini(&drm->master);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000576 kfree(drm);
Ben Skeggs94580292012-07-06 12:14:00 +1000577}
578
Lyude Paulcfea88a2018-08-22 21:40:07 -0400579static int nouveau_drm_probe(struct pci_dev *pdev,
580 const struct pci_device_id *pent)
581{
582 struct nvkm_device *device;
583 struct drm_device *drm_dev;
584 struct apertures_struct *aper;
585 bool boot = false;
586 int ret;
587
588 if (vga_switcheroo_client_probe_defer(pdev))
589 return -EPROBE_DEFER;
590
591 /* We need to check that the chipset is supported before booting
592 * fbdev off the hardware, as there's no way to put it back.
593 */
594 ret = nvkm_device_pci_new(pdev, NULL, "error", true, false, 0, &device);
595 if (ret)
596 return ret;
597
598 nvkm_device_del(&device);
599
600 /* Remove conflicting drivers (vesafb, efifb etc). */
601 aper = alloc_apertures(3);
602 if (!aper)
603 return -ENOMEM;
604
605 aper->ranges[0].base = pci_resource_start(pdev, 1);
606 aper->ranges[0].size = pci_resource_len(pdev, 1);
607 aper->count = 1;
608
609 if (pci_resource_len(pdev, 2)) {
610 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
611 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
612 aper->count++;
613 }
614
615 if (pci_resource_len(pdev, 3)) {
616 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
617 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
618 aper->count++;
619 }
620
621#ifdef CONFIG_X86
622 boot = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
623#endif
624 if (nouveau_modeset != 2)
625 drm_fb_helper_remove_conflicting_framebuffers(aper, "nouveaufb", boot);
626 kfree(aper);
627
628 ret = nvkm_device_pci_new(pdev, nouveau_config, nouveau_debug,
629 true, true, ~0ULL, &device);
630 if (ret)
631 return ret;
632
633 pci_set_master(pdev);
634
635 if (nouveau_atomic)
636 driver_pci.driver_features |= DRIVER_ATOMIC;
637
638 drm_dev = drm_dev_alloc(&driver_pci, &pdev->dev);
639 if (IS_ERR(drm_dev)) {
640 ret = PTR_ERR(drm_dev);
641 goto fail_nvkm;
642 }
643
644 ret = pci_enable_device(pdev);
645 if (ret)
646 goto fail_drm;
647
648 drm_dev->pdev = pdev;
649 pci_set_drvdata(pdev, drm_dev);
650
651 ret = nouveau_drm_device_init(drm_dev);
652 if (ret)
653 goto fail_pci;
654
655 ret = drm_dev_register(drm_dev, pent->driver_data);
656 if (ret)
657 goto fail_drm_dev_init;
658
659 return 0;
660
661fail_drm_dev_init:
662 nouveau_drm_device_fini(drm_dev);
663fail_pci:
664 pci_disable_device(pdev);
665fail_drm:
666 drm_dev_put(drm_dev);
667fail_nvkm:
668 nvkm_device_del(&device);
669 return ret;
670}
671
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +0900672void
673nouveau_drm_device_remove(struct drm_device *dev)
Ben Skeggs94580292012-07-06 12:14:00 +1000674{
Lyude Paulcfea88a2018-08-22 21:40:07 -0400675 struct pci_dev *pdev = dev->pdev;
Ben Skeggs77145f12012-07-31 16:16:21 +1000676 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000677 struct nvkm_client *client;
Ben Skeggs76ecea52015-08-20 14:54:15 +1000678 struct nvkm_device *device;
Ben Skeggs77145f12012-07-31 16:16:21 +1000679
Lyude Paulcfea88a2018-08-22 21:40:07 -0400680 drm_dev_unregister(dev);
681
Ilia Mirkin7d3428c2014-01-29 19:53:00 -0500682 dev->irq_enabled = false;
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000683 client = nvxx_client(&drm->client.base);
Ben Skeggs4e7e62d2015-08-20 14:54:15 +1000684 device = nvkm_device_find(client->device);
Ben Skeggs77145f12012-07-31 16:16:21 +1000685
Lyude Paulcfea88a2018-08-22 21:40:07 -0400686 nouveau_drm_device_fini(dev);
687 pci_disable_device(pdev);
688 drm_dev_put(dev);
Ben Skeggse781dc82015-08-20 14:54:15 +1000689 nvkm_device_del(&device);
Ben Skeggs94580292012-07-06 12:14:00 +1000690}
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +0900691
692static void
693nouveau_drm_remove(struct pci_dev *pdev)
694{
695 struct drm_device *dev = pci_get_drvdata(pdev);
696
697 nouveau_drm_device_remove(dev);
698}
Ben Skeggs94580292012-07-06 12:14:00 +1000699
Marcin Slusarzcd897832013-01-27 15:01:55 +0100700static int
Dave Airlie05c63c22014-03-26 14:10:06 +1000701nouveau_do_suspend(struct drm_device *dev, bool runtime)
Ben Skeggs94580292012-07-06 12:14:00 +1000702{
Ben Skeggs77145f12012-07-31 16:16:21 +1000703 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs94580292012-07-06 12:14:00 +1000704 int ret;
705
Martin Peres8d021d72016-08-25 03:57:07 +0300706 nouveau_led_suspend(dev);
707
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000708 if (dev->mode_config.num_crtc) {
Ben Skeggs2d38a532017-08-14 08:40:55 +1000709 NV_DEBUG(drm, "suspending console...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000710 nouveau_fbcon_set_suspend(dev, 1);
Ben Skeggs2d38a532017-08-14 08:40:55 +1000711 NV_DEBUG(drm, "suspending display...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000712 ret = nouveau_display_suspend(dev, runtime);
Ben Skeggs94307382012-10-31 12:11:15 +1000713 if (ret)
714 return ret;
715 }
Ben Skeggs94580292012-07-06 12:14:00 +1000716
Ben Skeggs2d38a532017-08-14 08:40:55 +1000717 NV_DEBUG(drm, "evicting buffers...\n");
Ben Skeggsebb945a2012-07-20 08:17:34 +1000718 ttm_bo_evict_mm(&drm->ttm.bdev, TTM_PL_VRAM);
719
Ben Skeggs2d38a532017-08-14 08:40:55 +1000720 NV_DEBUG(drm, "waiting for kernel channels to go idle...\n");
Ben Skeggs81dff212013-05-07 08:33:10 +1000721 if (drm->cechan) {
722 ret = nouveau_channel_idle(drm->cechan);
723 if (ret)
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500724 goto fail_display;
Ben Skeggs81dff212013-05-07 08:33:10 +1000725 }
726
727 if (drm->channel) {
728 ret = nouveau_channel_idle(drm->channel);
729 if (ret)
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500730 goto fail_display;
Ben Skeggs81dff212013-05-07 08:33:10 +1000731 }
732
Ben Skeggs2d38a532017-08-14 08:40:55 +1000733 NV_DEBUG(drm, "suspending fence...\n");
Ben Skeggsebb945a2012-07-20 08:17:34 +1000734 if (drm->fence && nouveau_fence(drm)->suspend) {
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500735 if (!nouveau_fence(drm)->suspend(drm)) {
736 ret = -ENOMEM;
737 goto fail_display;
738 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000739 }
740
Ben Skeggs2d38a532017-08-14 08:40:55 +1000741 NV_DEBUG(drm, "suspending object tree...\n");
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000742 ret = nvif_client_suspend(&drm->master.base);
Ben Skeggs94580292012-07-06 12:14:00 +1000743 if (ret)
744 goto fail_client;
745
Ben Skeggs94580292012-07-06 12:14:00 +1000746 return 0;
747
748fail_client:
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500749 if (drm->fence && nouveau_fence(drm)->resume)
750 nouveau_fence(drm)->resume(drm);
751
752fail_display:
Ben Skeggs94307382012-10-31 12:11:15 +1000753 if (dev->mode_config.num_crtc) {
Ben Skeggs2d38a532017-08-14 08:40:55 +1000754 NV_DEBUG(drm, "resuming display...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000755 nouveau_display_resume(dev, runtime);
Ben Skeggs94307382012-10-31 12:11:15 +1000756 }
Ben Skeggs94580292012-07-06 12:14:00 +1000757 return ret;
758}
759
Marcin Slusarzcd897832013-01-27 15:01:55 +0100760static int
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000761nouveau_do_resume(struct drm_device *dev, bool runtime)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000762{
763 struct nouveau_drm *drm = nouveau_drm(dev);
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000764
Ben Skeggs2d38a532017-08-14 08:40:55 +1000765 NV_DEBUG(drm, "resuming object tree...\n");
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000766 nvif_client_resume(&drm->master.base);
Ben Skeggs94580292012-07-06 12:14:00 +1000767
Ben Skeggs2d38a532017-08-14 08:40:55 +1000768 NV_DEBUG(drm, "resuming fence...\n");
Ben Skeggs81dff212013-05-07 08:33:10 +1000769 if (drm->fence && nouveau_fence(drm)->resume)
770 nouveau_fence(drm)->resume(drm);
771
Ben Skeggs77145f12012-07-31 16:16:21 +1000772 nouveau_run_vbios_init(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +1000773
Ben Skeggs94307382012-10-31 12:11:15 +1000774 if (dev->mode_config.num_crtc) {
Ben Skeggs2d38a532017-08-14 08:40:55 +1000775 NV_DEBUG(drm, "resuming display...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000776 nouveau_display_resume(dev, runtime);
Ben Skeggs2d38a532017-08-14 08:40:55 +1000777 NV_DEBUG(drm, "resuming console...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000778 nouveau_fbcon_set_suspend(dev, 0);
Ben Skeggs94307382012-10-31 12:11:15 +1000779 }
Dave Airlie5addcf02012-09-10 14:20:51 +1000780
Martin Peres8d021d72016-08-25 03:57:07 +0300781 nouveau_led_resume(dev);
782
Ben Skeggs77145f12012-07-31 16:16:21 +1000783 return 0;
Ben Skeggs94580292012-07-06 12:14:00 +1000784}
785
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000786int
787nouveau_pmops_suspend(struct device *dev)
788{
789 struct pci_dev *pdev = to_pci_dev(dev);
790 struct drm_device *drm_dev = pci_get_drvdata(pdev);
791 int ret;
792
793 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
794 drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
795 return 0;
796
797 ret = nouveau_do_suspend(drm_dev, false);
798 if (ret)
799 return ret;
800
801 pci_save_state(pdev);
802 pci_disable_device(pdev);
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000803 pci_set_power_state(pdev, PCI_D3hot);
Lukas Wunnerc5fd9362015-04-19 17:18:01 +0200804 udelay(200);
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000805 return 0;
806}
807
808int
809nouveau_pmops_resume(struct device *dev)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000810{
811 struct pci_dev *pdev = to_pci_dev(dev);
812 struct drm_device *drm_dev = pci_get_drvdata(pdev);
813 int ret;
814
Dave Airlie5addcf02012-09-10 14:20:51 +1000815 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
816 drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000817 return 0;
818
819 pci_set_power_state(pdev, PCI_D0);
820 pci_restore_state(pdev);
821 ret = pci_enable_device(pdev);
822 if (ret)
823 return ret;
824 pci_set_master(pdev);
825
Hans de Goede0b2fe652016-11-21 17:50:55 +0100826 ret = nouveau_do_resume(drm_dev, false);
827
828 /* Monitors may have been connected / disconnected during suspend */
829 schedule_work(&nouveau_drm(drm_dev)->hpd_work);
830
831 return ret;
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000832}
833
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000834static int
835nouveau_pmops_freeze(struct device *dev)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000836{
837 struct pci_dev *pdev = to_pci_dev(dev);
838 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000839 return nouveau_do_suspend(drm_dev, false);
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000840}
841
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000842static int
843nouveau_pmops_thaw(struct device *dev)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000844{
845 struct pci_dev *pdev = to_pci_dev(dev);
846 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000847 return nouveau_do_resume(drm_dev, false);
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000848}
849
Ben Skeggs321f5c52017-06-02 14:38:07 +1000850bool
Arnd Bergmann54994732017-06-09 12:38:33 +0200851nouveau_pmops_runtime(void)
Ben Skeggs321f5c52017-06-02 14:38:07 +1000852{
853 if (nouveau_runtime_pm == -1)
854 return nouveau_is_optimus() || nouveau_is_v1_dsm();
855 return nouveau_runtime_pm == 1;
856}
857
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000858static int
859nouveau_pmops_runtime_suspend(struct device *dev)
860{
861 struct pci_dev *pdev = to_pci_dev(dev);
862 struct drm_device *drm_dev = pci_get_drvdata(pdev);
863 int ret;
864
Ben Skeggs321f5c52017-06-02 14:38:07 +1000865 if (!nouveau_pmops_runtime()) {
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000866 pm_runtime_forbid(dev);
867 return -EBUSY;
868 }
869
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000870 nouveau_switcheroo_optimus_dsm();
871 ret = nouveau_do_suspend(drm_dev, true);
872 pci_save_state(pdev);
873 pci_disable_device(pdev);
Dave Airlie8c863942014-12-08 10:33:52 +1000874 pci_ignore_hotplug(pdev);
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000875 pci_set_power_state(pdev, PCI_D3cold);
876 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
877 return ret;
878}
879
880static int
881nouveau_pmops_runtime_resume(struct device *dev)
882{
883 struct pci_dev *pdev = to_pci_dev(dev);
884 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000885 struct nvif_device *device = &nouveau_drm(drm_dev)->client.device;
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000886 int ret;
887
Ben Skeggs321f5c52017-06-02 14:38:07 +1000888 if (!nouveau_pmops_runtime()) {
889 pm_runtime_forbid(dev);
890 return -EBUSY;
891 }
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000892
893 pci_set_power_state(pdev, PCI_D0);
894 pci_restore_state(pdev);
895 ret = pci_enable_device(pdev);
896 if (ret)
897 return ret;
898 pci_set_master(pdev);
899
900 ret = nouveau_do_resume(drm_dev, true);
Lyude Paulcae9ff02017-01-11 21:25:23 -0500901
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000902 /* do magic */
Ben Skeggsa01ca782015-08-20 14:54:15 +1000903 nvif_mask(&device->object, 0x088488, (1 << 25), (1 << 25));
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000904 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
Hans de Goede0b2fe652016-11-21 17:50:55 +0100905
906 /* Monitors may have been connected / disconnected during suspend */
907 schedule_work(&nouveau_drm(drm_dev)->hpd_work);
908
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000909 return ret;
910}
911
912static int
913nouveau_pmops_runtime_idle(struct device *dev)
914{
Ben Skeggs321f5c52017-06-02 14:38:07 +1000915 if (!nouveau_pmops_runtime()) {
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000916 pm_runtime_forbid(dev);
917 return -EBUSY;
918 }
919
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000920 pm_runtime_mark_last_busy(dev);
921 pm_runtime_autosuspend(dev);
922 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
923 return 1;
924}
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000925
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200926static int
Ben Skeggsebb945a2012-07-20 08:17:34 +1000927nouveau_drm_open(struct drm_device *dev, struct drm_file *fpriv)
928{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000929 struct nouveau_drm *drm = nouveau_drm(dev);
930 struct nouveau_cli *cli;
Marcin Slusarza2896ce2012-12-09 15:45:21 +0100931 char name[32], tmpname[TASK_COMM_LEN];
Ben Skeggsebb945a2012-07-20 08:17:34 +1000932 int ret;
933
Dave Airlie5addcf02012-09-10 14:20:51 +1000934 /* need to bring up power immediately if opening device */
935 ret = pm_runtime_get_sync(dev->dev);
Alexandre Courbotb6c42852014-02-12 14:00:59 +0900936 if (ret < 0 && ret != -EACCES)
Dave Airlie5addcf02012-09-10 14:20:51 +1000937 return ret;
938
Marcin Slusarza2896ce2012-12-09 15:45:21 +0100939 get_task_comm(tmpname, current);
940 snprintf(name, sizeof(name), "%s[%d]", tmpname, pid_nr(fpriv->pid));
Ben Skeggsfa6df8c2012-09-12 13:09:23 +1000941
Lyude Paul922a8c82018-07-12 13:02:52 -0400942 if (!(cli = kzalloc(sizeof(*cli), GFP_KERNEL))) {
943 ret = -ENOMEM;
944 goto done;
945 }
Alexandre Courbot420b9462014-02-17 15:17:26 +0900946
Ben Skeggs20d8a882016-05-18 13:36:34 +1000947 ret = nouveau_cli_init(drm, name, cli);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000948 if (ret)
Ben Skeggs20d8a882016-05-18 13:36:34 +1000949 goto done;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000950
Ben Skeggs0ad72862014-08-10 04:10:22 +1000951 cli->base.super = false;
952
Ben Skeggsebb945a2012-07-20 08:17:34 +1000953 fpriv->driver_priv = cli;
954
955 mutex_lock(&drm->client.mutex);
956 list_add(&cli->head, &drm->clients);
957 mutex_unlock(&drm->client.mutex);
Dave Airlie5addcf02012-09-10 14:20:51 +1000958
Ben Skeggs20d8a882016-05-18 13:36:34 +1000959done:
960 if (ret && cli) {
961 nouveau_cli_fini(cli);
962 kfree(cli);
963 }
964
Dave Airlie5addcf02012-09-10 14:20:51 +1000965 pm_runtime_mark_last_busy(dev->dev);
966 pm_runtime_put_autosuspend(dev->dev);
Dave Airlie5addcf02012-09-10 14:20:51 +1000967 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000968}
969
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200970static void
Daniel Vetterf0e73ff2017-05-08 10:26:30 +0200971nouveau_drm_postclose(struct drm_device *dev, struct drm_file *fpriv)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000972{
973 struct nouveau_cli *cli = nouveau_cli(fpriv);
974 struct nouveau_drm *drm = nouveau_drm(dev);
975
Dave Airlie5addcf02012-09-10 14:20:51 +1000976 pm_runtime_get_sync(dev->dev);
977
Kamil Dudkaac8c7932015-07-15 17:18:15 +0200978 mutex_lock(&cli->mutex);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000979 if (cli->abi16)
980 nouveau_abi16_fini(cli->abi16);
Kamil Dudkaac8c7932015-07-15 17:18:15 +0200981 mutex_unlock(&cli->mutex);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000982
983 mutex_lock(&drm->client.mutex);
984 list_del(&cli->head);
985 mutex_unlock(&drm->client.mutex);
Dave Airlie5addcf02012-09-10 14:20:51 +1000986
Ben Skeggs20d8a882016-05-18 13:36:34 +1000987 nouveau_cli_fini(cli);
988 kfree(cli);
Dave Airlie5addcf02012-09-10 14:20:51 +1000989 pm_runtime_mark_last_busy(dev->dev);
990 pm_runtime_put_autosuspend(dev->dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000991}
992
Rob Clarkbaa70942013-08-02 13:27:49 -0400993static const struct drm_ioctl_desc
Ben Skeggs77145f12012-07-31 16:16:21 +1000994nouveau_ioctls[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200995 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_abi16_ioctl_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
996 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_abi16_ioctl_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
997 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_abi16_ioctl_channel_alloc, DRM_AUTH|DRM_RENDER_ALLOW),
998 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_abi16_ioctl_channel_free, DRM_AUTH|DRM_RENDER_ALLOW),
999 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_abi16_ioctl_grobj_alloc, DRM_AUTH|DRM_RENDER_ALLOW),
1000 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_abi16_ioctl_notifierobj_alloc, DRM_AUTH|DRM_RENDER_ALLOW),
1001 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_abi16_ioctl_gpuobj_free, DRM_AUTH|DRM_RENDER_ALLOW),
1002 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_AUTH|DRM_RENDER_ALLOW),
1003 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_AUTH|DRM_RENDER_ALLOW),
1004 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
1005 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
1006 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_AUTH|DRM_RENDER_ALLOW),
Ben Skeggs77145f12012-07-31 16:16:21 +10001007};
1008
Ben Skeggs27111a22014-08-10 04:10:31 +10001009long
1010nouveau_drm_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
Dave Airlie5addcf02012-09-10 14:20:51 +10001011{
Ben Skeggs27111a22014-08-10 04:10:31 +10001012 struct drm_file *filp = file->private_data;
1013 struct drm_device *dev = filp->minor->dev;
Dave Airlie5addcf02012-09-10 14:20:51 +10001014 long ret;
Dave Airlie5addcf02012-09-10 14:20:51 +10001015
1016 ret = pm_runtime_get_sync(dev->dev);
Alexandre Courbotb6c42852014-02-12 14:00:59 +09001017 if (ret < 0 && ret != -EACCES)
Dave Airlie5addcf02012-09-10 14:20:51 +10001018 return ret;
1019
Ben Skeggs27111a22014-08-10 04:10:31 +10001020 switch (_IOC_NR(cmd) - DRM_COMMAND_BASE) {
1021 case DRM_NOUVEAU_NVIF:
1022 ret = usif_ioctl(filp, (void __user *)arg, _IOC_SIZE(cmd));
1023 break;
1024 default:
1025 ret = drm_ioctl(file, cmd, arg);
1026 break;
1027 }
Dave Airlie5addcf02012-09-10 14:20:51 +10001028
1029 pm_runtime_mark_last_busy(dev->dev);
1030 pm_runtime_put_autosuspend(dev->dev);
1031 return ret;
1032}
Ben Skeggs27111a22014-08-10 04:10:31 +10001033
Ben Skeggs77145f12012-07-31 16:16:21 +10001034static const struct file_operations
1035nouveau_driver_fops = {
1036 .owner = THIS_MODULE,
1037 .open = drm_open,
1038 .release = drm_release,
Dave Airlie5addcf02012-09-10 14:20:51 +10001039 .unlocked_ioctl = nouveau_drm_ioctl,
Ben Skeggs77145f12012-07-31 16:16:21 +10001040 .mmap = nouveau_ttm_mmap,
1041 .poll = drm_poll,
Ben Skeggs77145f12012-07-31 16:16:21 +10001042 .read = drm_read,
1043#if defined(CONFIG_COMPAT)
1044 .compat_ioctl = nouveau_compat_ioctl,
1045#endif
1046 .llseek = noop_llseek,
1047};
1048
1049static struct drm_driver
David Herrmann915b4d12014-08-29 12:12:43 +02001050driver_stub = {
Ben Skeggs77145f12012-07-31 16:16:21 +10001051 .driver_features =
Peter Antoine0e975982015-06-23 08:18:49 +01001052 DRIVER_GEM | DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER |
1053 DRIVER_KMS_LEGACY_CONTEXT,
Ben Skeggs77145f12012-07-31 16:16:21 +10001054
Ben Skeggs77145f12012-07-31 16:16:21 +10001055 .open = nouveau_drm_open,
Ben Skeggs77145f12012-07-31 16:16:21 +10001056 .postclose = nouveau_drm_postclose,
1057 .lastclose = nouveau_vga_lastclose,
1058
Marcin Slusarz33b903e2013-02-08 21:42:13 +01001059#if defined(CONFIG_DEBUG_FS)
Karol Herbst56c101a2015-07-31 00:35:42 +02001060 .debugfs_init = nouveau_drm_debugfs_init,
Marcin Slusarz33b903e2013-02-08 21:42:13 +01001061#endif
1062
Ben Skeggs51cb4b32013-10-03 07:02:29 +10001063 .enable_vblank = nouveau_display_vblank_enable,
1064 .disable_vblank = nouveau_display_vblank_disable,
Ben Skeggsd83ef852013-11-14 13:37:49 +10001065 .get_scanout_position = nouveau_display_scanoutpos,
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02001066 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
Ben Skeggs77145f12012-07-31 16:16:21 +10001067
1068 .ioctls = nouveau_ioctls,
Rob Clarkbaa70942013-08-02 13:27:49 -04001069 .num_ioctls = ARRAY_SIZE(nouveau_ioctls),
Ben Skeggs77145f12012-07-31 16:16:21 +10001070 .fops = &nouveau_driver_fops,
1071
1072 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1073 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Aaron Plattnerab9ccb92013-01-15 20:47:43 +00001074 .gem_prime_export = drm_gem_prime_export,
1075 .gem_prime_import = drm_gem_prime_import,
1076 .gem_prime_pin = nouveau_gem_prime_pin,
Maarten Lankhorst3aac4502014-07-01 12:57:26 +02001077 .gem_prime_res_obj = nouveau_gem_prime_res_obj,
Maarten Lankhorst1af7c7d2013-06-27 13:38:19 +02001078 .gem_prime_unpin = nouveau_gem_prime_unpin,
Aaron Plattnerab9ccb92013-01-15 20:47:43 +00001079 .gem_prime_get_sg_table = nouveau_gem_prime_get_sg_table,
1080 .gem_prime_import_sg_table = nouveau_gem_prime_import_sg_table,
1081 .gem_prime_vmap = nouveau_gem_prime_vmap,
1082 .gem_prime_vunmap = nouveau_gem_prime_vunmap,
Ben Skeggs77145f12012-07-31 16:16:21 +10001083
Daniel Vettera51e6ac2016-05-30 19:53:00 +02001084 .gem_free_object_unlocked = nouveau_gem_object_del,
Ben Skeggs77145f12012-07-31 16:16:21 +10001085 .gem_open_object = nouveau_gem_object_open,
1086 .gem_close_object = nouveau_gem_object_close,
1087
1088 .dumb_create = nouveau_display_dumb_create,
1089 .dumb_map_offset = nouveau_display_dumb_map_offset,
Ben Skeggs77145f12012-07-31 16:16:21 +10001090
1091 .name = DRIVER_NAME,
1092 .desc = DRIVER_DESC,
1093#ifdef GIT_REVISION
1094 .date = GIT_REVISION,
1095#else
1096 .date = DRIVER_DATE,
1097#endif
1098 .major = DRIVER_MAJOR,
1099 .minor = DRIVER_MINOR,
1100 .patchlevel = DRIVER_PATCHLEVEL,
1101};
1102
Ben Skeggs94580292012-07-06 12:14:00 +10001103static struct pci_device_id
1104nouveau_drm_pci_table[] = {
1105 {
1106 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
1107 .class = PCI_BASE_CLASS_DISPLAY << 16,
1108 .class_mask = 0xff << 16,
1109 },
1110 {
1111 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS, PCI_ANY_ID),
1112 .class = PCI_BASE_CLASS_DISPLAY << 16,
1113 .class_mask = 0xff << 16,
1114 },
1115 {}
1116};
1117
Pierre Moreau703fa262014-08-18 22:43:24 +02001118static void nouveau_display_options(void)
1119{
1120 DRM_DEBUG_DRIVER("Loading Nouveau with parameters:\n");
1121
1122 DRM_DEBUG_DRIVER("... tv_disable : %d\n", nouveau_tv_disable);
1123 DRM_DEBUG_DRIVER("... ignorelid : %d\n", nouveau_ignorelid);
1124 DRM_DEBUG_DRIVER("... duallink : %d\n", nouveau_duallink);
1125 DRM_DEBUG_DRIVER("... nofbaccel : %d\n", nouveau_nofbaccel);
1126 DRM_DEBUG_DRIVER("... config : %s\n", nouveau_config);
1127 DRM_DEBUG_DRIVER("... debug : %s\n", nouveau_debug);
1128 DRM_DEBUG_DRIVER("... noaccel : %d\n", nouveau_noaccel);
1129 DRM_DEBUG_DRIVER("... modeset : %d\n", nouveau_modeset);
1130 DRM_DEBUG_DRIVER("... runpm : %d\n", nouveau_runtime_pm);
1131 DRM_DEBUG_DRIVER("... vram_pushbuf : %d\n", nouveau_vram_pushbuf);
Ben Skeggsf3a8b662016-11-04 11:44:21 +10001132 DRM_DEBUG_DRIVER("... hdmimhz : %d\n", nouveau_hdmimhz);
Pierre Moreau703fa262014-08-18 22:43:24 +02001133}
1134
Dave Airlie2d8b9cc2012-11-02 11:04:28 +10001135static const struct dev_pm_ops nouveau_pm_ops = {
1136 .suspend = nouveau_pmops_suspend,
1137 .resume = nouveau_pmops_resume,
1138 .freeze = nouveau_pmops_freeze,
1139 .thaw = nouveau_pmops_thaw,
1140 .poweroff = nouveau_pmops_freeze,
1141 .restore = nouveau_pmops_resume,
Dave Airlie5addcf02012-09-10 14:20:51 +10001142 .runtime_suspend = nouveau_pmops_runtime_suspend,
1143 .runtime_resume = nouveau_pmops_runtime_resume,
1144 .runtime_idle = nouveau_pmops_runtime_idle,
Dave Airlie2d8b9cc2012-11-02 11:04:28 +10001145};
1146
Ben Skeggs94580292012-07-06 12:14:00 +10001147static struct pci_driver
1148nouveau_drm_pci_driver = {
1149 .name = "nouveau",
1150 .id_table = nouveau_drm_pci_table,
1151 .probe = nouveau_drm_probe,
1152 .remove = nouveau_drm_remove,
Dave Airlie2d8b9cc2012-11-02 11:04:28 +10001153 .driver.pm = &nouveau_pm_ops,
Ben Skeggs94580292012-07-06 12:14:00 +10001154};
1155
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001156struct drm_device *
Alexandre Courbote396ecd2015-09-04 19:59:31 +09001157nouveau_platform_device_create(const struct nvkm_device_tegra_func *func,
1158 struct platform_device *pdev,
Ben Skeggs47b25052015-08-20 14:54:15 +10001159 struct nvkm_device **pdevice)
Alexandre Courbot420b9462014-02-17 15:17:26 +09001160{
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001161 struct drm_device *drm;
1162 int err;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001163
Alexandre Courbote396ecd2015-09-04 19:59:31 +09001164 err = nvkm_device_tegra_new(func, pdev, nouveau_config, nouveau_debug,
Ben Skeggs7974dd12015-08-20 14:54:17 +10001165 true, true, ~0ULL, pdevice);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001166 if (err)
Ben Skeggse781dc82015-08-20 14:54:15 +10001167 goto err_free;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001168
David Herrmann915b4d12014-08-29 12:12:43 +02001169 drm = drm_dev_alloc(&driver_platform, &pdev->dev);
Tom Gundersen0f288602016-09-21 16:59:19 +02001170 if (IS_ERR(drm)) {
1171 err = PTR_ERR(drm);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001172 goto err_free;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001173 }
1174
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001175 platform_set_drvdata(pdev, drm);
1176
1177 return drm;
1178
1179err_free:
Ben Skeggse781dc82015-08-20 14:54:15 +10001180 nvkm_device_del(pdevice);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001181
1182 return ERR_PTR(err);
Alexandre Courbot420b9462014-02-17 15:17:26 +09001183}
1184
Ben Skeggs94580292012-07-06 12:14:00 +10001185static int __init
1186nouveau_drm_init(void)
1187{
David Herrmann915b4d12014-08-29 12:12:43 +02001188 driver_pci = driver_stub;
David Herrmann915b4d12014-08-29 12:12:43 +02001189 driver_platform = driver_stub;
David Herrmann915b4d12014-08-29 12:12:43 +02001190
Pierre Moreau703fa262014-08-18 22:43:24 +02001191 nouveau_display_options();
1192
Ben Skeggs77145f12012-07-31 16:16:21 +10001193 if (nouveau_modeset == -1) {
Ben Skeggs77145f12012-07-31 16:16:21 +10001194 if (vgacon_text_force())
1195 nouveau_modeset = 0;
Ben Skeggs77145f12012-07-31 16:16:21 +10001196 }
1197
1198 if (!nouveau_modeset)
1199 return 0;
1200
Alexandre Courbot055a65d2015-01-15 15:29:56 +09001201#ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1202 platform_driver_register(&nouveau_platform_driver);
1203#endif
1204
Ben Skeggs77145f12012-07-31 16:16:21 +10001205 nouveau_register_dsm_handler();
Pierre Moreaudb1a0ae22016-12-08 00:57:08 +01001206 nouveau_backlight_ctor();
Daniel Vetter10631d72017-05-24 16:51:40 +02001207
1208#ifdef CONFIG_PCI
1209 return pci_register_driver(&nouveau_drm_pci_driver);
1210#else
1211 return 0;
1212#endif
Ben Skeggs94580292012-07-06 12:14:00 +10001213}
1214
1215static void __exit
1216nouveau_drm_exit(void)
1217{
Ben Skeggs77145f12012-07-31 16:16:21 +10001218 if (!nouveau_modeset)
1219 return;
1220
Daniel Vetter10631d72017-05-24 16:51:40 +02001221#ifdef CONFIG_PCI
1222 pci_unregister_driver(&nouveau_drm_pci_driver);
1223#endif
Pierre Moreaudb1a0ae22016-12-08 00:57:08 +01001224 nouveau_backlight_dtor();
Ben Skeggs77145f12012-07-31 16:16:21 +10001225 nouveau_unregister_dsm_handler();
Alexandre Courbot055a65d2015-01-15 15:29:56 +09001226
1227#ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1228 platform_driver_unregister(&nouveau_platform_driver);
1229#endif
Ben Skeggs94580292012-07-06 12:14:00 +10001230}
1231
1232module_init(nouveau_drm_init);
1233module_exit(nouveau_drm_exit);
1234
1235MODULE_DEVICE_TABLE(pci, nouveau_drm_pci_table);
Ben Skeggs77145f12012-07-31 16:16:21 +10001236MODULE_AUTHOR(DRIVER_AUTHOR);
1237MODULE_DESCRIPTION(DRIVER_DESC);
Ben Skeggs94580292012-07-06 12:14:00 +10001238MODULE_LICENSE("GPL and additional rights");