blob: 5d19ed07e99df29938d584e27274acb84f10af59 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Paul Gortmaker9f3b8082016-08-15 19:11:52 -040024#include <linux/extable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mm.h>
Ingo Molnar68e21be2017-02-01 19:08:20 +010026#include <linux/sched/mm.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010027#include <linux/sched/debug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/spinlock.h>
30#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000031#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020032#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010033#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050034#include <linux/kgdb.h>
35#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070036#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000037#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050038#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010039#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080040#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Paul Burtona13c9962015-09-22 10:15:22 -070042#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/bootinfo.h>
44#include <asm/branch.h>
45#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000046#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020048#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000049#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000051#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020052#include <asm/idle.h>
Paul Burtone83f7e02017-08-12 19:49:41 -070053#include <asm/mips-cps.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000054#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000055#include <asm/mipsregs.h>
56#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000058#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <asm/pgtable.h>
60#include <asm/ptrace.h>
61#include <asm/sections.h>
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +000062#include <asm/siginfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <asm/tlbdebug.h>
64#include <asm/traps.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080065#include <linux/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070066#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090069#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010070#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090072extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090073extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010074extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010075extern u32 handle_tlbl[];
76extern u32 handle_tlbs[];
77extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070078extern asmlinkage void handle_adel(void);
79extern asmlinkage void handle_ades(void);
80extern asmlinkage void handle_ibe(void);
81extern asmlinkage void handle_dbe(void);
82extern asmlinkage void handle_sys(void);
83extern asmlinkage void handle_bp(void);
84extern asmlinkage void handle_ri(void);
Huacai Chen5a341332017-03-16 21:00:26 +080085extern asmlinkage void handle_ri_rdhwr_tlbp(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090086extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087extern asmlinkage void handle_cpu(void);
88extern asmlinkage void handle_ov(void);
89extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000090extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000092extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000093extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094extern asmlinkage void handle_mdmx(void);
95extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000096extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000097extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098extern asmlinkage void handle_mcheck(void);
99extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +0100100extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102void (*board_be_init)(void);
103int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000104void (*board_nmi_handler_setup)(void);
105void (*board_ejtag_handler_setup)(void);
106void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000107void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000108void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200110static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900111{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100112 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900113 unsigned long addr;
114
115 printk("Call Trace:");
116#ifdef CONFIG_KALLSYMS
117 printk("\n");
118#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200119 while (!kstack_end(sp)) {
120 unsigned long __user *p =
121 (unsigned long __user *)(unsigned long)sp++;
122 if (__get_user(addr, p)) {
123 printk(" (Bad stack address)");
124 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100125 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200126 if (__kernel_text_address(addr))
127 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900128 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200129 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900130}
131
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900132#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900133int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900134static int __init set_raw_show_trace(char *str)
135{
136 raw_show_trace = 1;
137 return 1;
138}
139__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900140#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200141
Ralf Baechleeae23f22007-10-14 23:27:21 +0100142static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900143{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200144 unsigned long sp = regs->regs[29];
145 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900147
Vincent Wene909be82012-07-19 09:11:16 +0200148 if (!task)
149 task = current;
150
James Hogan81a76d72015-12-04 22:25:02 +0000151 if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200152 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900153 return;
154 }
155 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200156 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200157 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900158 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200159 } while (pc);
Matt Redfearnbcf084d2016-10-19 14:33:20 +0100160 pr_cont("\n");
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900161}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/*
164 * This routine abuses get_user()/put_user() to reference pointers
165 * with at least a bit of error checking ...
166 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100167static void show_stacktrace(struct task_struct *task,
168 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
170 const int field = 2 * sizeof(unsigned long);
171 long stackdata;
172 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900173 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 printk("Stack :");
176 i = 0;
177 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100178 if (i && ((i % (64 / field)) == 0)) {
179 pr_cont("\n");
180 printk(" ");
181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 if (i > 39) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100183 pr_cont(" ...");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 break;
185 }
186
187 if (__get_user(stackdata, sp++)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100188 pr_cont(" (Bad stack address)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 break;
190 }
191
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100192 pr_cont(" %0*lx", field, stackdata);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 i++;
194 }
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100195 pr_cont("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200196 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900197}
198
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900199void show_stack(struct task_struct *task, unsigned long *sp)
200{
201 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100202 mm_segment_t old_fs = get_fs();
James Hogan85423632017-06-29 15:05:04 +0100203
204 regs.cp0_status = KSU_KERNEL;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900205 if (sp) {
206 regs.regs[29] = (unsigned long)sp;
207 regs.regs[31] = 0;
208 regs.cp0_epc = 0;
209 } else {
210 if (task && task != current) {
211 regs.regs[29] = task->thread.reg29;
212 regs.regs[31] = 0;
213 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500214#ifdef CONFIG_KGDB_KDB
215 } else if (atomic_read(&kgdb_active) != -1 &&
216 kdb_current_regs) {
217 memcpy(&regs, kdb_current_regs, sizeof(regs));
218#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900219 } else {
220 prepare_frametrace(&regs);
221 }
222 }
James Hogan1e778632015-07-27 13:50:22 +0100223 /*
224 * show_stack() deals exclusively with kernel mode, so be sure to access
225 * the stack in the kernel (not user) address space.
226 */
227 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900228 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100229 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900232static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233{
234 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100235 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Matt Redfearn41000c52016-10-19 14:33:22 +0100237 printk("Code:");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Ralf Baechle39b8d522008-04-28 17:14:26 +0100239 if ((unsigned long)pc & 1)
240 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 for(i = -3 ; i < 6 ; i++) {
242 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100243 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Matt Redfearn41000c52016-10-19 14:33:22 +0100244 pr_cont(" (Bad address in epc)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 break;
246 }
Matt Redfearn41000c52016-10-19 14:33:22 +0100247 pr_cont("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 }
Matt Redfearn41000c52016-10-19 14:33:22 +0100249 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250}
251
Ralf Baechleeae23f22007-10-14 23:27:21 +0100252static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253{
254 const int field = 2 * sizeof(unsigned long);
255 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700256 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 int i;
258
Tejun Heoa43cb952013-04-30 15:27:17 -0700259 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261 /*
262 * Saved main processor registers
263 */
264 for (i = 0; i < 32; ) {
265 if ((i % 4) == 0)
266 printk("$%2d :", i);
267 if (i == 0)
Paul Burton752f5492016-10-19 14:33:23 +0100268 pr_cont(" %0*lx", field, 0UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 else if (i == 26 || i == 27)
Paul Burton752f5492016-10-19 14:33:23 +0100270 pr_cont(" %*s", field, "");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 else
Paul Burton752f5492016-10-19 14:33:23 +0100272 pr_cont(" %0*lx", field, regs->regs[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274 i++;
275 if ((i % 4) == 0)
Paul Burton752f5492016-10-19 14:33:23 +0100276 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 }
278
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100279#ifdef CONFIG_CPU_HAS_SMARTMIPS
280 printk("Acx : %0*lx\n", field, regs->acx);
281#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 printk("Hi : %0*lx\n", field, regs->hi);
283 printk("Lo : %0*lx\n", field, regs->lo);
284
285 /*
286 * Saved cp0 registers
287 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100288 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
289 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100290 printk("ra : %0*lx %pS\n", field, regs->regs[31],
291 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Ralf Baechle70342282013-01-22 12:59:30 +0100293 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Ralf Baechle1990e542013-06-26 17:06:34 +0200295 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000296 if (regs->cp0_status & ST0_KUO)
Paul Burton752f5492016-10-19 14:33:23 +0100297 pr_cont("KUo ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000298 if (regs->cp0_status & ST0_IEO)
Paul Burton752f5492016-10-19 14:33:23 +0100299 pr_cont("IEo ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000300 if (regs->cp0_status & ST0_KUP)
Paul Burton752f5492016-10-19 14:33:23 +0100301 pr_cont("KUp ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000302 if (regs->cp0_status & ST0_IEP)
Paul Burton752f5492016-10-19 14:33:23 +0100303 pr_cont("IEp ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000304 if (regs->cp0_status & ST0_KUC)
Paul Burton752f5492016-10-19 14:33:23 +0100305 pr_cont("KUc ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000306 if (regs->cp0_status & ST0_IEC)
Paul Burton752f5492016-10-19 14:33:23 +0100307 pr_cont("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200308 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000309 if (regs->cp0_status & ST0_KX)
Paul Burton752f5492016-10-19 14:33:23 +0100310 pr_cont("KX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000311 if (regs->cp0_status & ST0_SX)
Paul Burton752f5492016-10-19 14:33:23 +0100312 pr_cont("SX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000313 if (regs->cp0_status & ST0_UX)
Paul Burton752f5492016-10-19 14:33:23 +0100314 pr_cont("UX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000315 switch (regs->cp0_status & ST0_KSU) {
316 case KSU_USER:
Paul Burton752f5492016-10-19 14:33:23 +0100317 pr_cont("USER ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000318 break;
319 case KSU_SUPERVISOR:
Paul Burton752f5492016-10-19 14:33:23 +0100320 pr_cont("SUPERVISOR ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000321 break;
322 case KSU_KERNEL:
Paul Burton752f5492016-10-19 14:33:23 +0100323 pr_cont("KERNEL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000324 break;
325 default:
Paul Burton752f5492016-10-19 14:33:23 +0100326 pr_cont("BAD_MODE ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000327 break;
328 }
329 if (regs->cp0_status & ST0_ERL)
Paul Burton752f5492016-10-19 14:33:23 +0100330 pr_cont("ERL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000331 if (regs->cp0_status & ST0_EXL)
Paul Burton752f5492016-10-19 14:33:23 +0100332 pr_cont("EXL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000333 if (regs->cp0_status & ST0_IE)
Paul Burton752f5492016-10-19 14:33:23 +0100334 pr_cont("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 }
Paul Burton752f5492016-10-19 14:33:23 +0100336 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Petri Gynther37dd3812015-05-08 15:10:10 -0700338 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
339 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Petri Gynther37dd3812015-05-08 15:10:10 -0700341 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
343
Ralf Baechle9966db252007-10-11 23:46:17 +0100344 printk("PrId : %08x (%s)\n", read_c0_prid(),
345 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346}
347
Ralf Baechleeae23f22007-10-14 23:27:21 +0100348/*
349 * FIXME: really the generic show_regs should take a const pointer argument.
350 */
351void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100353 __show_regs((struct pt_regs *)regs);
354}
355
David Daneyc1bf2072010-08-03 11:22:20 -0700356void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100357{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100358 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100359 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100360
Ralf Baechleeae23f22007-10-14 23:27:21 +0100361 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100363 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
364 current->comm, current->pid, current_thread_info(), current,
365 field, current_thread_info()->tp_value);
366 if (cpu_has_userlocal) {
367 unsigned long tls;
368
369 tls = read_c0_userlocal();
370 if (tls != current_thread_info()->tp_value)
371 printk("*HwTLS: %0*lx\n", field, tls);
372 }
373
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100374 if (!user_mode(regs))
375 /* Necessary for getting the correct stack content */
376 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900377 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900378 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 printk("\n");
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100380 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381}
382
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000383static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
David Daney70dc6f02010-08-03 15:44:43 -0700385void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386{
387 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400388 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Nathan Lynch8742cd22011-09-30 13:49:35 -0500390 oops_enter();
391
Ralf Baechlee3b28832015-07-28 20:37:43 +0200392 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200393 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100394 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000397 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100398 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400399
Ralf Baechle178086c2005-10-13 17:07:54 +0100400 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030402 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000403 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200404
Nathan Lynch8742cd22011-09-30 13:49:35 -0500405 oops_exit();
406
Maxime Bizond4fd1982006-07-20 18:52:02 +0200407 if (in_interrupt())
408 panic("Fatal exception in interrupt");
409
Aaro Koskinen99a7a232016-03-09 22:08:42 +0200410 if (panic_on_oops)
Maxime Bizond4fd1982006-07-20 18:52:02 +0200411 panic("Fatal exception");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200412
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200413 if (regs && kexec_should_crash(current))
414 crash_kexec(regs);
415
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400416 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417}
418
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200419extern struct exception_table_entry __start___dbe_table[];
420extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000422__asm__(
423" .section __dbe_table, \"a\"\n"
424" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
426/* Given an address, look for it in the exception tables. */
427static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
428{
429 const struct exception_table_entry *e;
430
Thomas Meyera94c33d2017-07-10 15:51:58 -0700431 e = search_extable(__start___dbe_table,
432 __stop___dbe_table - __start___dbe_table, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 if (!e)
434 e = search_module_dbetables(addr);
435 return e;
436}
437
438asmlinkage void do_be(struct pt_regs *regs)
439{
440 const int field = 2 * sizeof(unsigned long);
441 const struct exception_table_entry *fixup = NULL;
442 int data = regs->cp0_cause & 4;
443 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200444 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200446 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100447 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 if (data && !user_mode(regs))
449 fixup = search_dbe_tables(exception_epc(regs));
450
451 if (fixup)
452 action = MIPS_BE_FIXUP;
453
454 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900455 action = board_be_handler(regs, fixup != NULL);
Paul Burtondabdc182016-10-05 18:18:17 +0100456 else
457 mips_cm_error_report();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
459 switch (action) {
460 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200461 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 case MIPS_BE_FIXUP:
463 if (fixup) {
464 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200465 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 }
467 break;
468 default:
469 break;
470 }
471
472 /*
473 * Assume it would be too dangerous to continue ...
474 */
475 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
476 data ? "Data" : "Instruction",
477 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200478 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200479 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200480 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 die_if_kernel("Oops", regs);
483 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200484
485out:
486 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487}
488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100490 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 */
492
493#define OPCODE 0xfc000000
494#define BASE 0x03e00000
495#define RT 0x001f0000
496#define OFFSET 0x0000ffff
497#define LL 0xc0000000
498#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100499#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000500#define SPEC3 0x7c000000
501#define RD 0x0000f800
502#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100503#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000504#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500506/* microMIPS definitions */
507#define MM_POOL32A_FUNC 0xfc00ffff
508#define MM_RDHWR 0x00006b3c
509#define MM_RS 0x001f0000
510#define MM_RT 0x03e00000
511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512/*
513 * The ll_bit is cleared by r*_switch.S
514 */
515
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200516unsigned int ll_bit;
517struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100519static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000521 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523
524 /*
525 * analyse the ll instruction that just caused a ri exception
526 * and put the referenced address to addr.
527 */
528
529 /* sign extend offset */
530 offset = opcode & OFFSET;
531 offset <<= 16;
532 offset >>= 16;
533
Ralf Baechlefe00f942005-03-01 19:22:29 +0000534 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000535 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100537 if ((unsigned long)vaddr & 3)
538 return SIGBUS;
539 if (get_user(value, vaddr))
540 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
542 preempt_disable();
543
544 if (ll_task == NULL || ll_task == current) {
545 ll_bit = 1;
546 } else {
547 ll_bit = 0;
548 }
549 ll_task = current;
550
551 preempt_enable();
552
553 regs->regs[(opcode & RT) >> 16] = value;
554
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100555 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556}
557
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100558static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000560 unsigned long __user *vaddr;
561 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563
564 /*
565 * analyse the sc instruction that just caused a ri exception
566 * and put the referenced address to addr.
567 */
568
569 /* sign extend offset */
570 offset = opcode & OFFSET;
571 offset <<= 16;
572 offset >>= 16;
573
Ralf Baechlefe00f942005-03-01 19:22:29 +0000574 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000575 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 reg = (opcode & RT) >> 16;
577
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100578 if ((unsigned long)vaddr & 3)
579 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
581 preempt_disable();
582
583 if (ll_bit == 0 || ll_task != current) {
584 regs->regs[reg] = 0;
585 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100586 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 }
588
589 preempt_enable();
590
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100591 if (put_user(regs->regs[reg], vaddr))
592 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
594 regs->regs[reg] = 1;
595
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100596 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597}
598
599/*
600 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
601 * opcodes are supposed to result in coprocessor unusable exceptions if
602 * executed on ll/sc-less processors. That's the theory. In practice a
603 * few processors such as NEC's VR4100 throw reserved instruction exceptions
604 * instead, so we're doing the emulation thing in both exception handlers.
605 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100606static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800608 if ((opcode & OPCODE) == LL) {
609 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200610 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100611 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800612 }
613 if ((opcode & OPCODE) == SC) {
614 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200615 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100616 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800617 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100619 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620}
621
Ralf Baechle3c370262005-04-13 17:43:59 +0000622/*
623 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100624 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000625 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500626static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000627{
Al Virodc8f6022006-01-12 01:06:07 -0800628 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000629
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500630 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
631 1, regs, 0);
632 switch (rd) {
James Hoganaff565a2016-06-15 19:29:52 +0100633 case MIPS_HWR_CPUNUM: /* CPU number */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500634 regs->regs[rt] = smp_processor_id();
635 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100636 case MIPS_HWR_SYNCISTEP: /* SYNCI length */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500637 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
638 current_cpu_data.icache.linesz);
639 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100640 case MIPS_HWR_CC: /* Read count register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500641 regs->regs[rt] = read_c0_count();
642 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100643 case MIPS_HWR_CCRES: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200644 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500645 case CPU_20KC:
646 case CPU_25KF:
647 regs->regs[rt] = 1;
648 break;
649 default:
650 regs->regs[rt] = 2;
651 }
652 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100653 case MIPS_HWR_ULR: /* Read UserLocal register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500654 regs->regs[rt] = ti->tp_value;
655 return 0;
656 default:
657 return -1;
658 }
659}
660
661static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
662{
Ralf Baechle3c370262005-04-13 17:43:59 +0000663 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
664 int rd = (opcode & RD) >> 11;
665 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500666
667 simulate_rdhwr(regs, rd, rt);
668 return 0;
669 }
670
671 /* Not ours. */
672 return -1;
673}
674
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +0000675static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500676{
677 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
678 int rd = (opcode & MM_RS) >> 16;
679 int rt = (opcode & MM_RT) >> 21;
680 simulate_rdhwr(regs, rd, rt);
681 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000682 }
683
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500684 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100685 return -1;
686}
Ralf Baechlee5679882006-11-30 01:14:47 +0000687
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100688static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
689{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800690 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
691 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200692 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100693 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800694 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100695
696 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000697}
698
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699asmlinkage void do_ov(struct pt_regs *regs)
700{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200701 enum ctx_state prev_state;
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000702 siginfo_t info = {
703 .si_signo = SIGFPE,
704 .si_code = FPE_INTOVF,
705 .si_addr = (void __user *)regs->cp0_epc,
706 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200708 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000709 die_if_kernel("Integer overflow", regs);
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200712 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713}
714
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100715/*
716 * Send SIGFPE according to FCSR Cause bits, which must have already
717 * been masked against Enable bits. This is impotant as Inexact can
718 * happen together with Overflow or Underflow, and `ptrace' can set
719 * any bits.
720 */
721void force_fcr31_sig(unsigned long fcr31, void __user *fault_addr,
722 struct task_struct *tsk)
723{
724 struct siginfo si = { .si_addr = fault_addr, .si_signo = SIGFPE };
725
726 if (fcr31 & FPU_CSR_INV_X)
727 si.si_code = FPE_FLTINV;
728 else if (fcr31 & FPU_CSR_DIV_X)
729 si.si_code = FPE_FLTDIV;
730 else if (fcr31 & FPU_CSR_OVF_X)
731 si.si_code = FPE_FLTOVF;
732 else if (fcr31 & FPU_CSR_UDF_X)
733 si.si_code = FPE_FLTUND;
734 else if (fcr31 & FPU_CSR_INE_X)
735 si.si_code = FPE_FLTRES;
Ralf Baechleb1237182017-08-07 21:14:18 +0200736
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100737 force_sig_info(SIGFPE, &si, tsk);
738}
739
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100740int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700741{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100742 struct siginfo si = { 0 };
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200743 struct vm_area_struct *vma;
Paul Burtonad70c132015-01-30 12:09:35 +0000744
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100745 switch (sig) {
746 case 0:
747 return 0;
748
749 case SIGFPE:
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100750 force_fcr31_sig(fcr31, fault_addr, current);
David Daney515b0292010-10-21 16:32:26 -0700751 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100752
753 case SIGBUS:
754 si.si_addr = fault_addr;
755 si.si_signo = sig;
756 si.si_code = BUS_ADRERR;
757 force_sig_info(sig, &si, current);
758 return 1;
759
760 case SIGSEGV:
761 si.si_addr = fault_addr;
762 si.si_signo = sig;
763 down_read(&current->mm->mmap_sem);
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200764 vma = find_vma(current->mm, (unsigned long)fault_addr);
765 if (vma && (vma->vm_start <= (unsigned long)fault_addr))
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100766 si.si_code = SEGV_ACCERR;
767 else
768 si.si_code = SEGV_MAPERR;
769 up_read(&current->mm->mmap_sem);
770 force_sig_info(sig, &si, current);
771 return 1;
772
773 default:
David Daney515b0292010-10-21 16:32:26 -0700774 force_sig(sig, current);
775 return 1;
David Daney515b0292010-10-21 16:32:26 -0700776 }
777}
778
Paul Burton4227a2d2014-09-11 08:30:20 +0100779static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
780 unsigned long old_epc, unsigned long old_ra)
781{
782 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100783 void __user *fault_addr;
784 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100785 int sig;
786
787 /* If it's obviously not an FP instruction, skip it */
788 switch (inst.i_format.opcode) {
789 case cop1_op:
790 case cop1x_op:
791 case lwc1_op:
792 case ldc1_op:
793 case swc1_op:
794 case sdc1_op:
795 break;
796
797 default:
798 return -1;
799 }
800
801 /*
802 * do_ri skipped over the instruction via compute_return_epc, undo
803 * that for the FPU emulator.
804 */
805 regs->cp0_epc = old_epc;
806 regs->regs[31] = old_ra;
807
808 /* Save the FP context to struct thread_struct */
809 lose_fpu(1);
810
811 /* Run the emulator */
812 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
813 &fault_addr);
814
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100815 /*
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100816 * We can't allow the emulated instruction to leave any
817 * enabled Cause bits set in $fcr31.
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100818 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100819 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
820 current->thread.fpu.fcr31 &= ~fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100821
822 /* Restore the hardware register state */
823 own_fpu(1);
824
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100825 /* Send a signal if required. */
826 process_fpemu_return(sig, fault_addr, fcr31);
827
Paul Burton4227a2d2014-09-11 08:30:20 +0100828 return 0;
829}
830
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831/*
832 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
833 */
834asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
835{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200836 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100837 void __user *fault_addr;
838 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100839
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200840 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200841 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200842 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200843 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000844
845 /* Clear FCSR.Cause before enabling interrupts */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100846 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~mask_fcr31_x(fcr31));
James Hogan64bedff2014-12-02 13:44:13 +0000847 local_irq_enable();
848
Chris Dearman57725f92006-06-30 23:35:28 +0100849 die_if_kernel("FP exception in kernel code", regs);
850
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000853 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 * software emulator on-board, let's use it...
855 *
856 * Force FPU to dump state into task/thread context. We're
857 * moving a lot of data here for what is probably a single
858 * instruction, but the alternative is to pre-decode the FP
859 * register operands before invoking the emulator, which seems
860 * a bit extreme for what should be an infrequent event.
861 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000862 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900863 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
865 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700866 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
867 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
869 /*
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100870 * We can't allow the emulated instruction to leave any
871 * enabled Cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100873 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
874 current->thread.fpu.fcr31 &= ~fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
876 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100877 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100878 } else {
879 sig = SIGFPE;
880 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100883 /* Send a signal if required. */
884 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200885
886out:
887 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888}
889
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000890void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
Ralf Baechledf270052008-04-20 16:28:54 +0100891 const char *str)
892{
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000893 siginfo_t info = { 0 };
Ralf Baechledf270052008-04-20 16:28:54 +0100894 char b[40];
895
Jason Wessel5dd11d52010-05-20 21:04:26 -0500896#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200897 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
898 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500899 return;
900#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
901
Ralf Baechlee3b28832015-07-28 20:37:43 +0200902 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200903 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500904 return;
905
Ralf Baechledf270052008-04-20 16:28:54 +0100906 /*
907 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
908 * insns, even for trap and break codes that indicate arithmetic
909 * failures. Weird ...
910 * But should we continue the brokenness??? --macro
911 */
912 switch (code) {
913 case BRK_OVERFLOW:
914 case BRK_DIVZERO:
915 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
916 die_if_kernel(b, regs);
917 if (code == BRK_DIVZERO)
918 info.si_code = FPE_INTDIV;
919 else
920 info.si_code = FPE_INTOVF;
921 info.si_signo = SIGFPE;
Ralf Baechledf270052008-04-20 16:28:54 +0100922 info.si_addr = (void __user *) regs->cp0_epc;
923 force_sig_info(SIGFPE, &info, current);
924 break;
925 case BRK_BUG:
926 die_if_kernel("Kernel bug detected", regs);
927 force_sig(SIGTRAP, current);
928 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000929 case BRK_MEMU:
930 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100931 * This breakpoint code is used by the FPU emulator to retake
932 * control of the CPU after executing the instruction from the
933 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000934 *
935 * Terminate if exception was recognized as a delay slot return
936 * otherwise handle as normal.
937 */
938 if (do_dsemulret(regs))
939 return;
940
941 die_if_kernel("Math emu break/trap", regs);
942 force_sig(SIGTRAP, current);
943 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100944 default:
945 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
946 die_if_kernel(b, regs);
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000947 if (si_code) {
948 info.si_signo = SIGTRAP;
949 info.si_code = si_code;
950 force_sig_info(SIGTRAP, &info, current);
951 } else {
952 force_sig(SIGTRAP, current);
953 }
Ralf Baechledf270052008-04-20 16:28:54 +0100954 }
955}
956
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957asmlinkage void do_bp(struct pt_regs *regs)
958{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100959 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200961 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000962 mm_segment_t seg;
963
964 seg = get_fs();
965 if (!user_mode(regs))
966 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200968 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200969 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500970 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100971 u16 instr[2];
972
973 if (__get_user(instr[0], (u16 __user *)epc))
974 goto out_sigsegv;
975
976 if (!cpu_has_mmips) {
977 /* MIPS16e mode */
978 bcode = (instr[0] >> 5) & 0x3f;
979 } else if (mm_insn_16bit(instr[0])) {
980 /* 16-bit microMIPS BREAK */
981 bcode = instr[0] & 0xf;
982 } else {
983 /* 32-bit microMIPS BREAK */
984 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500985 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000986 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100987 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500988 }
989 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100990 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500991 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100992 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500993 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
995 /*
996 * There is the ancient bug in the MIPS assemblers that the break
997 * code starts left to bit 16 instead to bit 6 in the opcode.
998 * Gas is bug-compatible, but not always, grrr...
999 * We handle both cases with a simple heuristics. --macro
1000 */
Ralf Baechledf270052008-04-20 16:28:54 +01001001 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +01001002 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003
David Daneyc1bf2072010-08-03 11:22:20 -07001004 /*
1005 * notify the kprobe handlers, if instruction is likely to
1006 * pertain to them.
1007 */
1008 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +02001009 case BRK_UPROBE:
1010 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
1011 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1012 goto out;
1013 else
1014 break;
1015 case BRK_UPROBE_XOL:
1016 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
1017 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1018 goto out;
1019 else
1020 break;
David Daneyc1bf2072010-08-03 11:22:20 -07001021 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001022 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001023 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001024 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001025 else
1026 break;
1027 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001028 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001029 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001030 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001031 else
1032 break;
1033 default:
1034 break;
1035 }
1036
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001037 do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001038
1039out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001040 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001041 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001042 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001043
1044out_sigsegv:
1045 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001046 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047}
1048
1049asmlinkage void do_tr(struct pt_regs *regs)
1050{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001051 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001052 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001053 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001054 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001055 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001057 seg = get_fs();
1058 if (!user_mode(regs))
1059 set_fs(get_ds());
1060
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001061 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001062 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001063 if (get_isa16_mode(regs->cp0_epc)) {
1064 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1065 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001066 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001067 opcode = (instr[0] << 16) | instr[1];
1068 /* Immediate versions don't provide a code. */
1069 if (!(opcode & OPCODE))
1070 tcode = (opcode >> 12) & ((1 << 4) - 1);
1071 } else {
1072 if (__get_user(opcode, (u32 __user *)epc))
1073 goto out_sigsegv;
1074 /* Immediate versions don't provide a code. */
1075 if (!(opcode & OPCODE))
1076 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001077 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001079 do_trap_or_bp(regs, tcode, 0, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001080
1081out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001082 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001083 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001084 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001085
1086out_sigsegv:
1087 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001088 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089}
1090
1091asmlinkage void do_ri(struct pt_regs *regs)
1092{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001093 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1094 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001095 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001096 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001097 unsigned int opcode = 0;
1098 int status = -1;
1099
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001100 /*
1101 * Avoid any kernel code. Just emulate the R2 instruction
1102 * as quickly as possible.
1103 */
1104 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001105 likely(user_mode(regs)) &&
1106 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001107 unsigned long fcr31 = 0;
1108
1109 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001110 switch (status) {
1111 case 0:
1112 case SIGEMT:
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001113 return;
1114 case SIGILL:
1115 goto no_r2_instr;
1116 default:
1117 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001118 &current->thread.cp0_baduaddr,
1119 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001120 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001121 }
1122 }
1123
1124no_r2_instr:
1125
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001126 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001127 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001128
Ralf Baechlee3b28832015-07-28 20:37:43 +02001129 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001130 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001131 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001132
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 die_if_kernel("Reserved instruction in kernel code", regs);
1134
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001135 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001136 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001137
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001138 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001139 if (unlikely(get_user(opcode, epc) < 0))
1140 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001141
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001142 if (!cpu_has_llsc && status < 0)
1143 status = simulate_llsc(regs, opcode);
1144
1145 if (status < 0)
1146 status = simulate_rdhwr_normal(regs, opcode);
1147
1148 if (status < 0)
1149 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001150
1151 if (status < 0)
1152 status = simulate_fp(regs, opcode, old_epc, old31);
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001153 } else if (cpu_has_mmips) {
1154 unsigned short mmop[2] = { 0 };
1155
1156 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1157 status = SIGSEGV;
1158 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1159 status = SIGSEGV;
1160 opcode = mmop[0];
1161 opcode = (opcode << 16) | mmop[1];
1162
1163 if (status < 0)
1164 status = simulate_rdhwr_mm(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001165 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001166
1167 if (status < 0)
1168 status = SIGILL;
1169
1170 if (unlikely(status > 0)) {
1171 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001172 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001173 force_sig(status, current);
1174 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001175
1176out:
1177 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178}
1179
Ralf Baechled223a862007-07-10 17:33:02 +01001180/*
1181 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1182 * emulated more than some threshold number of instructions, force migration to
1183 * a "CPU" that has FP support.
1184 */
1185static void mt_ase_fp_affinity(void)
1186{
1187#ifdef CONFIG_MIPS_MT_FPAFF
1188 if (mt_fpemul_threshold > 0 &&
1189 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1190 /*
1191 * If there's no FPU present, or if the application has already
1192 * restricted the allowed set to exclude any CPUs with FPUs,
1193 * we'll skip the procedure.
1194 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301195 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001196 cpumask_t tmask;
1197
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001198 current->thread.user_cpus_allowed
1199 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301200 cpumask_and(&tmask, &current->cpus_allowed,
1201 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001202 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001203 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001204 }
1205 }
1206#endif /* CONFIG_MIPS_MT_FPAFF */
1207}
1208
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001209/*
1210 * No lock; only written during early bootup by CPU 0.
1211 */
1212static RAW_NOTIFIER_HEAD(cu2_chain);
1213
1214int __ref register_cu2_notifier(struct notifier_block *nb)
1215{
1216 return raw_notifier_chain_register(&cu2_chain, nb);
1217}
1218
1219int cu2_notifier_call_chain(unsigned long val, void *v)
1220{
1221 return raw_notifier_call_chain(&cu2_chain, val, v);
1222}
1223
1224static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001225 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001226{
1227 struct pt_regs *regs = data;
1228
Jayachandran C83bee792013-06-10 06:30:01 +00001229 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001230 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001231 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001232
1233 return NOTIFY_OK;
1234}
1235
Paul Burton1db1af82014-01-27 15:23:11 +00001236static int enable_restore_fp_context(int msa)
1237{
Paul Burtonc9017752014-07-30 08:53:20 +01001238 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001239
Paul Burton97915542015-01-08 12:17:37 +00001240 /*
1241 * If an FP mode switch is currently underway, wait for it to
1242 * complete before proceeding.
1243 */
1244 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
David Howells5e4def22017-11-02 15:27:44 +00001245 atomic_t_wait, TASK_KILLABLE);
Paul Burton97915542015-01-08 12:17:37 +00001246
Paul Burton1db1af82014-01-27 15:23:11 +00001247 if (!used_math()) {
1248 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001249 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001250 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001251 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001252 enable_msa();
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001253 init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001254 set_thread_flag(TIF_USEDMSA);
1255 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001256 }
Paul Burton762a1f42014-07-11 16:44:35 +01001257 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001258 if (!err)
1259 set_used_math();
1260 return err;
1261 }
1262
1263 /*
1264 * This task has formerly used the FP context.
1265 *
1266 * If this thread has no live MSA vector context then we can simply
1267 * restore the scalar FP context. If it has live MSA vector context
1268 * (that is, it has or may have used MSA since last performing a
1269 * function call) then we'll need to restore the vector context. This
1270 * applies even if we're currently only executing a scalar FP
1271 * instruction. This is because if we were to later execute an MSA
1272 * instruction then we'd either have to:
1273 *
1274 * - Restore the vector context & clobber any registers modified by
1275 * scalar FP instructions between now & then.
1276 *
1277 * or
1278 *
1279 * - Not restore the vector context & lose the most significant bits
1280 * of all vector registers.
1281 *
1282 * Neither of those options is acceptable. We cannot restore the least
1283 * significant bits of the registers now & only restore the most
1284 * significant bits later because the most significant bits of any
1285 * vector registers whose aliased FP register is modified now will have
1286 * been zeroed. We'd have no way to know that when restoring the vector
1287 * context & thus may load an outdated value for the most significant
1288 * bits of a vector register.
1289 */
1290 if (!msa && !thread_msa_context_live())
1291 return own_fpu(1);
1292
1293 /*
1294 * This task is using or has previously used MSA. Thus we require
1295 * that Status.FR == 1.
1296 */
Paul Burton762a1f42014-07-11 16:44:35 +01001297 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001298 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001299 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001300 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001301 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001302
1303 enable_msa();
1304 write_msa_csr(current->thread.fpu.msacsr);
1305 set_thread_flag(TIF_USEDMSA);
1306
1307 /*
1308 * If this is the first time that the task is using MSA and it has
1309 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001310 * FP context which we shouldn't clobber. We do however need to clear
1311 * the upper 64b of each vector register so that this task has no
1312 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001313 */
Paul Burtonc9017752014-07-30 08:53:20 +01001314 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1315 if (!prior_msa && was_fpu_owner) {
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001316 init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001317
1318 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001319 }
Paul Burton1db1af82014-01-27 15:23:11 +00001320
Paul Burtonc9017752014-07-30 08:53:20 +01001321 if (!prior_msa) {
1322 /*
1323 * Restore the least significant 64b of each vector register
1324 * from the existing scalar FP context.
1325 */
1326 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001327
Paul Burtonc9017752014-07-30 08:53:20 +01001328 /*
1329 * The task has not formerly used MSA, so clear the upper 64b
1330 * of each vector register such that it cannot see data left
1331 * behind by another task.
1332 */
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001333 init_msa_upper();
Paul Burtonc9017752014-07-30 08:53:20 +01001334 } else {
1335 /* We need to restore the vector context. */
1336 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001337
Paul Burtonc9017752014-07-30 08:53:20 +01001338 /* Restore the scalar FP control & status register */
1339 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001340 write_32bit_cp1_register(CP1_STATUS,
1341 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001342 }
Paul Burton762a1f42014-07-11 16:44:35 +01001343
1344out:
1345 preempt_enable();
1346
Paul Burton1db1af82014-01-27 15:23:11 +00001347 return 0;
1348}
1349
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350asmlinkage void do_cpu(struct pt_regs *regs)
1351{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001352 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001353 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001354 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001355 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001356 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001357 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001359 int status, err;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001360 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001362 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1364
Jayachandran C83bee792013-06-10 06:30:01 +00001365 if (cpid != 2)
1366 die_if_kernel("do_cpu invoked from kernel context!", regs);
1367
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 switch (cpid) {
1369 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001370 epc = (unsigned int __user *)exception_epc(regs);
1371 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001372 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001373 opcode = 0;
1374 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001376 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001377 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001378
Maciej W. Rozycki10f6d99f2016-01-30 09:08:16 +00001379 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001380 if (unlikely(get_user(opcode, epc) < 0))
1381 status = SIGSEGV;
1382
1383 if (!cpu_has_llsc && status < 0)
1384 status = simulate_llsc(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001385 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001386
1387 if (status < 0)
1388 status = SIGILL;
1389
1390 if (unlikely(status > 0)) {
1391 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001392 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001393 force_sig(status, current);
1394 }
1395
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001396 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001398 case 3:
1399 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001400 * The COP3 opcode space and consequently the CP0.Status.CU3
1401 * bit and the CP0.Cause.CE=3 encoding have been removed as
1402 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1403 * up the space has been reused for COP1X instructions, that
1404 * are enabled by the CP0.Status.CU1 bit and consequently
1405 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1406 * exceptions. Some FPU-less processors that implement one
1407 * of these ISAs however use this code erroneously for COP1X
1408 * instructions. Therefore we redirect this trap to the FP
1409 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001410 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001411 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001412 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001413 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001414 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001415 /* Fall through. */
1416
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001418 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001420 if (raw_cpu_has_fpu && !err)
1421 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001423 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1424 &fault_addr);
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001425
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001426 /*
1427 * We can't allow the emulated instruction to leave
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +01001428 * any enabled Cause bits set in $fcr31.
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001429 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +01001430 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
1431 current->thread.fpu.fcr31 &= ~fcr31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001432
1433 /* Send a signal if required. */
1434 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1435 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001437 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
1439 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001440 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001441 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 }
1443
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001444 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445}
1446
James Hogan64bedff2014-12-02 13:44:13 +00001447asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001448{
1449 enum ctx_state prev_state;
1450
1451 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001452 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001453 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001454 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001455 goto out;
1456
1457 /* Clear MSACSR.Cause before enabling interrupts */
1458 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1459 local_irq_enable();
1460
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001461 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1462 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001463out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001464 exception_exit(prev_state);
1465}
1466
Paul Burton1db1af82014-01-27 15:23:11 +00001467asmlinkage void do_msa(struct pt_regs *regs)
1468{
1469 enum ctx_state prev_state;
1470 int err;
1471
1472 prev_state = exception_enter();
1473
1474 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1475 force_sig(SIGILL, current);
1476 goto out;
1477 }
1478
1479 die_if_kernel("do_msa invoked from kernel context!", regs);
1480
1481 err = enable_restore_fp_context(1);
1482 if (err)
1483 force_sig(SIGILL, current);
1484out:
1485 exception_exit(prev_state);
1486}
1487
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488asmlinkage void do_mdmx(struct pt_regs *regs)
1489{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001490 enum ctx_state prev_state;
1491
1492 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001494 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495}
1496
David Daney8bc6d052009-01-05 15:29:58 -08001497/*
1498 * Called with interrupts disabled.
1499 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500asmlinkage void do_watch(struct pt_regs *regs)
1501{
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001502 siginfo_t info = { .si_signo = SIGTRAP, .si_code = TRAP_HWBKPT };
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001503 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001504
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001505 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001507 * Clear WP (bit 22) bit of cause register so we don't loop
1508 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 */
James Hogane233c732016-03-01 22:19:38 +00001510 clear_c0_cause(CAUSEF_WP);
David Daneyb67b2b72008-09-23 00:08:45 -07001511
1512 /*
1513 * If the current thread has the watch registers loaded, save
1514 * their values and send SIGTRAP. Otherwise another thread
1515 * left the registers set, clear them and continue.
1516 */
1517 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1518 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001519 local_irq_enable();
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001520 force_sig_info(SIGTRAP, &info, current);
David Daney8bc6d052009-01-05 15:29:58 -08001521 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001522 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001523 local_irq_enable();
1524 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001525 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526}
1527
1528asmlinkage void do_mcheck(struct pt_regs *regs)
1529{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001530 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001531 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001532 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001533
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001534 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001536
1537 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001538 dump_tlb_regs();
1539 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001540 dump_tlb_all();
1541 }
1542
James Hogan55c723e2015-07-27 13:50:21 +01001543 if (!user_mode(regs))
1544 set_fs(KERNEL_DS);
1545
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001546 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001547
James Hogan55c723e2015-07-27 13:50:21 +01001548 set_fs(old_fs);
1549
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 /*
1551 * Some chips may have other causes of machine check (e.g. SB1
1552 * graduation timer)
1553 */
1554 panic("Caught Machine Check exception - %scaused by multiple "
1555 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001556 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557}
1558
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001559asmlinkage void do_mt(struct pt_regs *regs)
1560{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001561 int subcode;
1562
Ralf Baechle41c594a2006-04-05 09:45:45 +01001563 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1564 >> VPECONTROL_EXCPT_SHIFT;
1565 switch (subcode) {
1566 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001567 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001568 break;
1569 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001570 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001571 break;
1572 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001573 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001574 break;
1575 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001576 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001577 break;
1578 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001579 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001580 break;
1581 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001582 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001583 break;
1584 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001585 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001586 subcode);
1587 break;
1588 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001589 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1590
1591 force_sig(SIGILL, current);
1592}
1593
1594
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001595asmlinkage void do_dsp(struct pt_regs *regs)
1596{
1597 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001598 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001599
1600 force_sig(SIGILL, current);
1601}
1602
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603asmlinkage void do_reserved(struct pt_regs *regs)
1604{
1605 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001606 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 * caused by a new unknown cpu type or after another deadly
1608 * hard/software error.
1609 */
1610 show_regs(regs);
1611 panic("Caught reserved exception %ld - should not happen.",
1612 (regs->cp0_cause & 0x7f) >> 2);
1613}
1614
Ralf Baechle39b8d522008-04-28 17:14:26 +01001615static int __initdata l1parity = 1;
1616static int __init nol1parity(char *s)
1617{
1618 l1parity = 0;
1619 return 1;
1620}
1621__setup("nol1par", nol1parity);
1622static int __initdata l2parity = 1;
1623static int __init nol2parity(char *s)
1624{
1625 l2parity = 0;
1626 return 1;
1627}
1628__setup("nol2par", nol2parity);
1629
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630/*
1631 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1632 * it different ways.
1633 */
1634static inline void parity_protection_init(void)
1635{
Paul Burton35e6de32016-10-17 16:01:07 +01001636#define ERRCTL_PE 0x80000000
1637#define ERRCTL_L2P 0x00800000
1638
1639 if (mips_cm_revision() >= CM_REV_CM3) {
1640 ulong gcr_ectl, cp0_ectl;
1641
1642 /*
1643 * With CM3 systems we need to ensure that the L1 & L2
1644 * parity enables are set to the same value, since this
1645 * is presumed by the hardware engineers.
1646 *
1647 * If the user disabled either of L1 or L2 ECC checking,
1648 * disable both.
1649 */
1650 l1parity &= l2parity;
1651 l2parity &= l1parity;
1652
1653 /* Probe L1 ECC support */
1654 cp0_ectl = read_c0_ecc();
1655 write_c0_ecc(cp0_ectl | ERRCTL_PE);
1656 back_to_back_c0_hazard();
1657 cp0_ectl = read_c0_ecc();
1658
1659 /* Probe L2 ECC support */
1660 gcr_ectl = read_gcr_err_control();
1661
Paul Burton93c5bba52017-08-12 19:49:27 -07001662 if (!(gcr_ectl & CM_GCR_ERR_CONTROL_L2_ECC_SUPPORT) ||
Paul Burton35e6de32016-10-17 16:01:07 +01001663 !(cp0_ectl & ERRCTL_PE)) {
1664 /*
1665 * One of L1 or L2 ECC checking isn't supported,
1666 * so we cannot enable either.
1667 */
1668 l1parity = l2parity = 0;
1669 }
1670
1671 /* Configure L1 ECC checking */
1672 if (l1parity)
1673 cp0_ectl |= ERRCTL_PE;
1674 else
1675 cp0_ectl &= ~ERRCTL_PE;
1676 write_c0_ecc(cp0_ectl);
1677 back_to_back_c0_hazard();
1678 WARN_ON(!!(read_c0_ecc() & ERRCTL_PE) != l1parity);
1679
1680 /* Configure L2 ECC checking */
1681 if (l2parity)
Paul Burton93c5bba52017-08-12 19:49:27 -07001682 gcr_ectl |= CM_GCR_ERR_CONTROL_L2_ECC_EN;
Paul Burton35e6de32016-10-17 16:01:07 +01001683 else
Paul Burton93c5bba52017-08-12 19:49:27 -07001684 gcr_ectl &= ~CM_GCR_ERR_CONTROL_L2_ECC_EN;
Paul Burton35e6de32016-10-17 16:01:07 +01001685 write_gcr_err_control(gcr_ectl);
1686 gcr_ectl = read_gcr_err_control();
Paul Burton93c5bba52017-08-12 19:49:27 -07001687 gcr_ectl &= CM_GCR_ERR_CONTROL_L2_ECC_EN;
Paul Burton35e6de32016-10-17 16:01:07 +01001688 WARN_ON(!!gcr_ectl != l2parity);
1689
1690 pr_info("Cache parity protection %sabled\n",
1691 l1parity ? "en" : "dis");
1692 return;
1693 }
1694
Ralf Baechle10cc3522007-10-11 23:46:15 +01001695 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001697 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001698 case CPU_74K:
1699 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001700 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001701 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001702 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001703 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001704 case CPU_QEMU_GENERIC:
Paul Burton1091bfa2016-02-03 03:26:38 +00001705 case CPU_P6600:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001706 {
Ralf Baechle39b8d522008-04-28 17:14:26 +01001707 unsigned long errctl;
1708 unsigned int l1parity_present, l2parity_present;
1709
1710 errctl = read_c0_ecc();
1711 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1712
1713 /* probe L1 parity support */
1714 write_c0_ecc(errctl | ERRCTL_PE);
1715 back_to_back_c0_hazard();
1716 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1717
1718 /* probe L2 parity support */
1719 write_c0_ecc(errctl|ERRCTL_L2P);
1720 back_to_back_c0_hazard();
1721 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1722
1723 if (l1parity_present && l2parity_present) {
1724 if (l1parity)
1725 errctl |= ERRCTL_PE;
1726 if (l1parity ^ l2parity)
1727 errctl |= ERRCTL_L2P;
1728 } else if (l1parity_present) {
1729 if (l1parity)
1730 errctl |= ERRCTL_PE;
1731 } else if (l2parity_present) {
1732 if (l2parity)
1733 errctl |= ERRCTL_L2P;
1734 } else {
1735 /* No parity available */
1736 }
1737
1738 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1739
1740 write_c0_ecc(errctl);
1741 back_to_back_c0_hazard();
1742 errctl = read_c0_ecc();
1743 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1744
1745 if (l1parity_present)
1746 printk(KERN_INFO "Cache parity protection %sabled\n",
1747 (errctl & ERRCTL_PE) ? "en" : "dis");
1748
1749 if (l2parity_present) {
1750 if (l1parity_present && l1parity)
1751 errctl ^= ERRCTL_L2P;
1752 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1753 (errctl & ERRCTL_L2P) ? "en" : "dis");
1754 }
1755 }
1756 break;
1757
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001759 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001760 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001761 write_c0_ecc(0x80000000);
1762 back_to_back_c0_hazard();
1763 /* Set the PE bit (bit 31) in the c0_errctl register. */
1764 printk(KERN_INFO "Cache parity protection %sabled\n",
1765 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 break;
1767 case CPU_20KC:
1768 case CPU_25KF:
1769 /* Clear the DE bit (bit 16) in the c0_status register. */
1770 printk(KERN_INFO "Enable cache parity protection for "
1771 "MIPS 20KC/25KF CPUs.\n");
1772 clear_c0_status(ST0_DE);
1773 break;
1774 default:
1775 break;
1776 }
1777}
1778
1779asmlinkage void cache_parity_error(void)
1780{
1781 const int field = 2 * sizeof(unsigned long);
1782 unsigned int reg_val;
1783
1784 /* For the moment, report the problem and hang. */
1785 printk("Cache error exception:\n");
1786 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1787 reg_val = read_c0_cacheerr();
1788 printk("c0_cacheerr == %08x\n", reg_val);
1789
1790 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1791 reg_val & (1<<30) ? "secondary" : "primary",
1792 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001793 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001794 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001795 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1796 reg_val & (1<<29) ? "ED " : "",
1797 reg_val & (1<<28) ? "ET " : "",
1798 reg_val & (1<<27) ? "ES " : "",
1799 reg_val & (1<<26) ? "EE " : "",
1800 reg_val & (1<<25) ? "EB " : "",
1801 reg_val & (1<<24) ? "EI " : "",
1802 reg_val & (1<<23) ? "E1 " : "",
1803 reg_val & (1<<22) ? "E0 " : "");
1804 } else {
1805 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1806 reg_val & (1<<29) ? "ED " : "",
1807 reg_val & (1<<28) ? "ET " : "",
1808 reg_val & (1<<26) ? "EE " : "",
1809 reg_val & (1<<25) ? "EB " : "",
1810 reg_val & (1<<24) ? "EI " : "",
1811 reg_val & (1<<23) ? "E1 " : "",
1812 reg_val & (1<<22) ? "E0 " : "");
1813 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1815
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001816#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 if (reg_val & (1<<22))
1818 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1819
1820 if (reg_val & (1<<23))
1821 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1822#endif
1823
1824 panic("Can't handle the cache error!");
1825}
1826
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001827asmlinkage void do_ftlb(void)
1828{
1829 const int field = 2 * sizeof(unsigned long);
1830 unsigned int reg_val;
1831
1832 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001833 if ((cpu_has_mips_r2_r6) &&
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001834 (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
1835 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001836 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1837 read_c0_ecc());
1838 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1839 reg_val = read_c0_cacheerr();
1840 pr_err("c0_cacheerr == %08x\n", reg_val);
1841
1842 if ((reg_val & 0xc0000000) == 0xc0000000) {
1843 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1844 } else {
1845 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1846 reg_val & (1<<30) ? "secondary" : "primary",
1847 reg_val & (1<<31) ? "data" : "insn");
1848 }
1849 } else {
1850 pr_err("FTLB error exception\n");
1851 }
1852 /* Just print the cacheerr bits for now */
1853 cache_parity_error();
1854}
1855
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856/*
1857 * SDBBP EJTAG debug exception handler.
1858 * We skip the instruction and return to the next instruction.
1859 */
1860void ejtag_exception_handler(struct pt_regs *regs)
1861{
1862 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001863 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 unsigned int debug;
1865
Chris Dearman70ae6122006-06-30 12:32:37 +01001866 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 depc = read_c0_depc();
1868 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001869 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 if (debug & 0x80000000) {
1871 /*
1872 * In branch delay slot.
1873 * We cheat a little bit here and use EPC to calculate the
1874 * debug return address (DEPC). EPC is restored after the
1875 * calculation.
1876 */
1877 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001878 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001880 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 depc = regs->cp0_epc;
1882 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001883 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 } else
1885 depc += 4;
1886 write_c0_depc(depc);
1887
1888#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001889 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 write_c0_debug(debug | 0x100);
1891#endif
1892}
1893
1894/*
1895 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001896 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001898static RAW_NOTIFIER_HEAD(nmi_chain);
1899
1900int register_nmi_notifier(struct notifier_block *nb)
1901{
1902 return raw_notifier_chain_register(&nmi_chain, nb);
1903}
1904
Joe Perchesff2d8b12012-01-12 17:17:21 -08001905void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906{
Leonid Yegoshin83e4da12013-10-08 12:39:31 +01001907 char str[100];
1908
Petri Gynther7963b3f2015-10-19 11:49:52 -07001909 nmi_enter();
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001910 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001911 bust_spinlocks(1);
Leonid Yegoshin83e4da12013-10-08 12:39:31 +01001912 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1913 smp_processor_id(), regs->cp0_epc);
1914 regs->cp0_epc = read_c0_errorepc();
1915 die(str, regs);
Petri Gynther7963b3f2015-10-19 11:49:52 -07001916 nmi_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917}
1918
Ralf Baechlee01402b2005-07-14 15:57:16 +00001919#define VECTORSPACING 0x100 /* for EI/VI mode */
1920
1921unsigned long ebase;
James Hogan878edf02016-06-09 14:19:14 +01001922EXPORT_SYMBOL_GPL(ebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001924unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001926void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927{
1928 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001929 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001931#ifdef CONFIG_CPU_MICROMIPS
1932 /*
1933 * Only the TLB handlers are cache aligned with an even
1934 * address. All other handlers are on an odd address and
1935 * require no modification. Otherwise, MIPS32 mode will
1936 * be entered when handling any TLB exceptions. That
1937 * would be bad...since we must stay in microMIPS mode.
1938 */
1939 if (!(handler & 0x1))
1940 handler |= 1;
1941#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001942 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001945#ifdef CONFIG_CPU_MICROMIPS
1946 unsigned long jump_mask = ~((1 << 27) - 1);
1947#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001948 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001949#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001950 u32 *buf = (u32 *)(ebase + 0x200);
1951 unsigned int k0 = 26;
1952 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1953 uasm_i_j(&buf, handler & ~jump_mask);
1954 uasm_i_nop(&buf);
1955 } else {
1956 UASM_i_LA(&buf, k0, handler);
1957 uasm_i_jr(&buf, k0);
1958 uasm_i_nop(&buf);
1959 }
1960 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 }
1962 return (void *)old_handler;
1963}
1964
Ralf Baechle86a17082013-02-08 01:21:34 +01001965static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001966{
1967 show_regs(get_irq_regs());
1968 panic("Caught unexpected vectored interrupt.");
1969}
1970
Ralf Baechleef300e42007-05-06 18:31:18 +01001971static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001972{
1973 unsigned long handler;
1974 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001975 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001976 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001977 unsigned char *b;
1978
Ralf Baechleb72b7092009-03-30 14:49:44 +02001979 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001980
1981 if (addr == NULL) {
1982 handler = (unsigned long) do_default_vi;
1983 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001984 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001985 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001986 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001987
1988 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1989
Ralf Baechlef6771db2007-11-08 18:02:29 +00001990 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001991 panic("Shadow register set %d not supported", srs);
1992
1993 if (cpu_has_veic) {
1994 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001995 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001996 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001997 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001998 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001999 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002000 }
2001
2002 if (srs == 0) {
2003 /*
2004 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002005 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00002006 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002007 extern char except_vec_vi, except_vec_vi_lui;
2008 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002009 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02002010 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002011 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002012#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
2013 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
2014 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
2015#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002016 const int lui_offset = &except_vec_vi_lui - vec_start;
2017 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002018#endif
2019 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00002020
2021 if (handler_len > VECTORSPACING) {
2022 /*
2023 * Sigh... panicing won't help as the console
2024 * is probably not configured :(
2025 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002026 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00002027 }
2028
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002029 set_handler(((unsigned long)b - ebase), vec_start,
2030#ifdef CONFIG_CPU_MICROMIPS
2031 (handler_len - 1));
2032#else
2033 handler_len);
2034#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002035 h = (u16 *)(b + lui_offset);
2036 *h = (handler >> 16) & 0xffff;
2037 h = (u16 *)(b + ori_offset);
2038 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002039 local_flush_icache_range((unsigned long)b,
2040 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002041 }
2042 else {
2043 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002044 * In other cases jump directly to the interrupt handler. It
2045 * is the handler's responsibility to save registers if required
2046 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00002047 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002048 u32 insn;
2049
2050 h = (u16 *)b;
2051 /* j handler */
2052#ifdef CONFIG_CPU_MICROMIPS
2053 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
2054#else
2055 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
2056#endif
2057 h[0] = (insn >> 16) & 0xffff;
2058 h[1] = insn & 0xffff;
2059 h[2] = 0;
2060 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002061 local_flush_icache_range((unsigned long)b,
2062 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002063 }
2064
2065 return (void *)old_handler;
2066}
2067
Ralf Baechleef300e42007-05-06 18:31:18 +01002068void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002069{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002070 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002071}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002072
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073extern void tlb_init(void);
2074
Ralf Baechle42f77542007-10-18 17:48:11 +01002075/*
2076 * Timer interrupt
2077 */
2078int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002079EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002080int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002081
2082/*
2083 * Performance counter IRQ or -1 if shared with timer
2084 */
2085int cp0_perfcount_irq;
2086EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2087
James Hogan8f7ff022015-01-29 11:14:07 +00002088/*
2089 * Fast debug channel IRQ or -1 if not present
2090 */
2091int cp0_fdc_irq;
2092EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2093
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002094static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002095
2096static int __init ulri_disable(char *s)
2097{
2098 pr_info("Disabling ulri\n");
2099 noulri = 1;
2100
2101 return 1;
2102}
2103__setup("noulri", ulri_disable);
2104
James Hoganae4ce452014-03-04 10:20:43 +00002105/* configure STATUS register */
2106static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 /*
2109 * Disable coprocessors and select 32-bit or 64-bit addressing
2110 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2111 * flag that some firmware may have left set and the TS bit (for
2112 * IP27). Set XX for ISA IV code to work.
2113 */
James Hoganae4ce452014-03-04 10:20:43 +00002114 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002115#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2117#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002118 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002120 if (cpu_has_dsp)
2121 status_set |= ST0_MX;
2122
Ralf Baechleb38c7392006-02-07 01:20:43 +00002123 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002125}
2126
James Hoganb937ff62016-06-15 19:29:53 +01002127unsigned int hwrena;
2128EXPORT_SYMBOL_GPL(hwrena);
2129
James Hoganae4ce452014-03-04 10:20:43 +00002130/* configure HWRENA register */
2131static void configure_hwrena(void)
2132{
James Hoganb937ff62016-06-15 19:29:53 +01002133 hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002135 if (cpu_has_mips_r2_r6)
James Hoganaff565a2016-06-15 19:29:52 +01002136 hwrena |= MIPS_HWRENA_CPUNUM |
2137 MIPS_HWRENA_SYNCISTEP |
2138 MIPS_HWRENA_CC |
2139 MIPS_HWRENA_CCRES;
Ralf Baechlea3692022007-07-10 17:33:02 +01002140
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002141 if (!noulri && cpu_has_userlocal)
James Hoganaff565a2016-06-15 19:29:52 +01002142 hwrena |= MIPS_HWRENA_ULR;
Ralf Baechlea3692022007-07-10 17:33:02 +01002143
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002144 if (hwrena)
2145 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002146}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002147
James Hoganae4ce452014-03-04 10:20:43 +00002148static void configure_exception_vector(void)
2149{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002150 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002151 unsigned long sr = set_c0_status(ST0_BEV);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002152 /* If available, use WG to set top bits of EBASE */
2153 if (cpu_has_ebase_wg) {
2154#ifdef CONFIG_64BIT
2155 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2156#else
2157 write_c0_ebase(ebase | MIPS_EBASE_WG);
2158#endif
2159 }
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002160 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002161 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002162 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002163 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002164 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002165 if (cpu_has_divec) {
2166 if (cpu_has_mipsmt) {
2167 unsigned int vpflags = dvpe();
2168 set_c0_cause(CAUSEF_IV);
2169 evpe(vpflags);
2170 } else
2171 set_c0_cause(CAUSEF_IV);
2172 }
James Hoganae4ce452014-03-04 10:20:43 +00002173}
2174
2175void per_cpu_trap_init(bool is_boot_cpu)
2176{
2177 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002178
2179 configure_status();
2180 configure_hwrena();
2181
James Hoganae4ce452014-03-04 10:20:43 +00002182 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002183
2184 /*
2185 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2186 *
2187 * o read IntCtl.IPTI to determine the timer interrupt
2188 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002189 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002190 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002191 if (cpu_has_mips_r2_r6) {
Markos Chandras04d83f92016-02-03 03:15:22 +00002192 /*
2193 * We shouldn't trust a secondary core has a sane EBASE register
2194 * so use the one calculated by the boot CPU.
2195 */
Matt Redfearn4b22c692016-09-01 17:30:09 +01002196 if (!is_boot_cpu) {
2197 /* If available, use WG to set top bits of EBASE */
2198 if (cpu_has_ebase_wg) {
2199#ifdef CONFIG_64BIT
2200 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2201#else
2202 write_c0_ebase(ebase | MIPS_EBASE_WG);
2203#endif
2204 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002205 write_c0_ebase(ebase);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002206 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002207
David VomLehn010c1082009-12-21 17:49:22 -08002208 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2209 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2210 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002211 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2212 if (!cp0_fdc_irq)
2213 cp0_fdc_irq = -1;
2214
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002215 } else {
2216 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002217 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002218 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002219 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002220 }
2221
David Daney48c4ac92013-05-13 13:56:44 -07002222 if (!cpu_data[cpu].asid_cache)
Paul Burton4edf00a2016-05-06 14:36:23 +01002223 cpu_data[cpu].asid_cache = asid_first_version(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224
Vegard Nossumf1f10072017-02-27 14:30:07 -08002225 mmgrab(&init_mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 current->active_mm = &init_mm;
2227 BUG_ON(current->mm);
2228 enter_lazy_tlb(&init_mm, current);
2229
Markos Chandras761b4492015-06-24 09:29:20 +01002230 /* Boot CPU's cache setup in setup_arch(). */
2231 if (!is_boot_cpu)
2232 cpu_cache_init();
2233 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002234 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235}
2236
Ralf Baechlee01402b2005-07-14 15:57:16 +00002237/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002238void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002239{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002240#ifdef CONFIG_CPU_MICROMIPS
2241 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2242#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002243 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002244#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002245 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002246}
2247
Kees Cook06324662017-05-08 15:59:05 -07002248static const char panic_null_cerr[] =
2249 "Trying to set NULL cache error exception handler\n";
Ralf Baechle641e97f2007-10-11 23:46:05 +01002250
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002251/*
2252 * Install uncached CPU exception handler.
2253 * This is suitable only for the cache error exception which is the only
2254 * exception handler that is being run uncached.
2255 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002256void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002257 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002258{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002259 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002260
Ralf Baechle641e97f2007-10-11 23:46:05 +01002261 if (!addr)
2262 panic(panic_null_cerr);
2263
Ralf Baechlee01402b2005-07-14 15:57:16 +00002264 memcpy((void *)(uncached_ebase + offset), addr, size);
2265}
2266
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002267static int __initdata rdhwr_noopt;
2268static int __init set_rdhwr_noopt(char *str)
2269{
2270 rdhwr_noopt = 1;
2271 return 1;
2272}
2273
2274__setup("rdhwr_noopt", set_rdhwr_noopt);
2275
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276void __init trap_init(void)
2277{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002278 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002280 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002282
2283 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002285 if (cpu_has_veic || cpu_has_vint) {
2286 unsigned long size = 0x200 + VECTORSPACING*64;
James Hoganc195e072016-09-01 17:30:08 +01002287 phys_addr_t ebase_pa;
2288
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002289 ebase = (unsigned long)
2290 __alloc_bootmem(size, 1 << fls(size), 0);
James Hoganc195e072016-09-01 17:30:08 +01002291
2292 /*
2293 * Try to ensure ebase resides in KSeg0 if possible.
2294 *
2295 * It shouldn't generally be in XKPhys on MIPS64 to avoid
2296 * hitting a poorly defined exception base for Cache Errors.
2297 * The allocation is likely to be in the low 512MB of physical,
2298 * in which case we should be able to convert to KSeg0.
2299 *
2300 * EVA is special though as it allows segments to be rearranged
2301 * and to become uncached during cache error handling.
2302 */
2303 ebase_pa = __pa(ebase);
2304 if (!IS_ENABLED(CONFIG_EVA) && !WARN_ON(ebase_pa >= 0x20000000))
2305 ebase = CKSEG0ADDR(ebase_pa);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002306 } else {
Paul Burtona13c9962015-09-22 10:15:22 -07002307 ebase = CAC_BASE;
2308
James Hogan18022892016-09-01 17:30:07 +01002309 if (cpu_has_mips_r2_r6) {
2310 if (cpu_has_ebase_wg) {
2311#ifdef CONFIG_64BIT
2312 ebase = (read_c0_ebase_64() & ~0xfff);
2313#else
2314 ebase = (read_c0_ebase() & ~0xfff);
2315#endif
2316 } else {
2317 ebase += (read_c0_ebase() & 0x3ffff000);
2318 }
2319 }
David Daney566f74f2008-10-23 17:56:35 -07002320 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002321
Steven J. Hillc6213c62013-06-05 21:25:17 +00002322 if (cpu_has_mmips) {
2323 unsigned int config3 = read_c0_config3();
2324
2325 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2326 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2327 else
2328 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2329 }
2330
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002331 if (board_ebase_setup)
2332 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002333 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334
2335 /*
2336 * Copy the generic exception handlers to their final destination.
Adam Buchbinder92a76f62016-02-25 00:44:58 -08002337 * This will be overridden later as suitable for a particular
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338 * configuration.
2339 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002340 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341
2342 /*
2343 * Setup default vectors
2344 */
2345 for (i = 0; i <= 31; i++)
2346 set_except_vector(i, handle_reserved);
2347
2348 /*
2349 * Copy the EJTAG debug exception vector handler code to it's final
2350 * destination.
2351 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002352 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002353 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354
2355 /*
2356 * Only some CPUs have the watch exceptions.
2357 */
2358 if (cpu_has_watch)
James Hogan1b505de2015-12-16 23:49:35 +00002359 set_except_vector(EXCCODE_WATCH, handle_watch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360
2361 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002362 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002364 if (cpu_has_veic || cpu_has_vint) {
2365 int nvec = cpu_has_veic ? 64 : 8;
2366 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002367 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002368 }
2369 else if (cpu_has_divec)
2370 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
2372 /*
2373 * Some CPUs can enable/disable for cache parity detection, but does
2374 * it different ways.
2375 */
2376 parity_protection_init();
2377
2378 /*
2379 * The Data Bus Errors / Instruction Bus Errors are signaled
2380 * by external hardware. Therefore these two exceptions
2381 * may have board specific handlers.
2382 */
2383 if (board_be_init)
2384 board_be_init();
2385
James Hogan1b505de2015-12-16 23:49:35 +00002386 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2387 rollback_handle_int : handle_int);
2388 set_except_vector(EXCCODE_MOD, handle_tlbm);
2389 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2390 set_except_vector(EXCCODE_TLBS, handle_tlbs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391
James Hogan1b505de2015-12-16 23:49:35 +00002392 set_except_vector(EXCCODE_ADEL, handle_adel);
2393 set_except_vector(EXCCODE_ADES, handle_ades);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394
James Hogan1b505de2015-12-16 23:49:35 +00002395 set_except_vector(EXCCODE_IBE, handle_ibe);
2396 set_except_vector(EXCCODE_DBE, handle_dbe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397
James Hogan1b505de2015-12-16 23:49:35 +00002398 set_except_vector(EXCCODE_SYS, handle_sys);
2399 set_except_vector(EXCCODE_BP, handle_bp);
Huacai Chen5a341332017-03-16 21:00:26 +08002400
2401 if (rdhwr_noopt)
2402 set_except_vector(EXCCODE_RI, handle_ri);
2403 else {
2404 if (cpu_has_vtag_icache)
2405 set_except_vector(EXCCODE_RI, handle_ri_rdhwr_tlbp);
2406 else if (current_cpu_type() == CPU_LOONGSON3)
2407 set_except_vector(EXCCODE_RI, handle_ri_rdhwr_tlbp);
2408 else
2409 set_except_vector(EXCCODE_RI, handle_ri_rdhwr);
2410 }
2411
James Hogan1b505de2015-12-16 23:49:35 +00002412 set_except_vector(EXCCODE_CPU, handle_cpu);
2413 set_except_vector(EXCCODE_OV, handle_ov);
2414 set_except_vector(EXCCODE_TR, handle_tr);
2415 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416
Ralf Baechlee01402b2005-07-14 15:57:16 +00002417 if (board_nmi_handler_setup)
2418 board_nmi_handler_setup();
2419
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002420 if (cpu_has_fpu && !cpu_has_nofpuex)
James Hogan1b505de2015-12-16 23:49:35 +00002421 set_except_vector(EXCCODE_FPE, handle_fpe);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002422
James Hogan1b505de2015-12-16 23:49:35 +00002423 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002424
2425 if (cpu_has_rixiex) {
James Hogan1b505de2015-12-16 23:49:35 +00002426 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2427 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002428 }
2429
James Hogan1b505de2015-12-16 23:49:35 +00002430 set_except_vector(EXCCODE_MSADIS, handle_msa);
2431 set_except_vector(EXCCODE_MDMX, handle_mdmx);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002432
2433 if (cpu_has_mcheck)
James Hogan1b505de2015-12-16 23:49:35 +00002434 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002435
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002436 if (cpu_has_mipsmt)
James Hogan1b505de2015-12-16 23:49:35 +00002437 set_except_vector(EXCCODE_THREAD, handle_mt);
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002438
James Hogan1b505de2015-12-16 23:49:35 +00002439 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002440
David Daneyfcbf1df2012-05-15 00:04:46 -07002441 if (board_cache_error_setup)
2442 board_cache_error_setup();
2443
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002444 if (cpu_has_vce)
2445 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002446 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002447 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002448 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002449 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002450 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002451
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002452 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002453
2454 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002455
Ralf Baechle4483b152010-08-05 13:25:59 +01002456 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457}
James Hoganae4ce452014-03-04 10:20:43 +00002458
2459static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2460 void *v)
2461{
2462 switch (cmd) {
2463 case CPU_PM_ENTER_FAILED:
2464 case CPU_PM_EXIT:
2465 configure_status();
2466 configure_hwrena();
2467 configure_exception_vector();
2468
2469 /* Restore register with CPU number for TLB handlers */
2470 TLBMISS_HANDLER_RESTORE();
2471
2472 break;
2473 }
2474
2475 return NOTIFY_OK;
2476}
2477
2478static struct notifier_block trap_pm_notifier_block = {
2479 .notifier_call = trap_pm_notifier,
2480};
2481
2482static int __init trap_pm_init(void)
2483{
2484 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2485}
2486arch_initcall(trap_pm_init);