blob: 9af8df96ec4993a6c2a7baf20a454da2d5277ab1 [file] [log] [blame]
Andre Przywarae116a372014-11-14 15:54:09 +00001/*
2 * Contains CPU specific errata definitions
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Arnd Bergmann94a5d872018-06-05 13:50:07 +020019#include <linux/arm-smccc.h>
20#include <linux/psci.h>
Andre Przywarae116a372014-11-14 15:54:09 +000021#include <linux/types.h>
22#include <asm/cpu.h>
23#include <asm/cputype.h>
24#include <asm/cpufeature.h>
25
Andre Przywara301bcfa2014-11-14 15:54:10 +000026static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +010027is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope)
Andre Przywara301bcfa2014-11-14 15:54:10 +000028{
Ard Biesheuvele8002e02018-03-06 17:15:34 +000029 const struct arm64_midr_revidr *fix;
30 u32 midr = read_cpuid_id(), revidr;
31
Suzuki K Poulose92406f02016-04-22 12:25:31 +010032 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1df31052018-03-26 15:12:44 +010033 if (!is_midr_in_range(midr, &entry->midr_range))
Ard Biesheuvele8002e02018-03-06 17:15:34 +000034 return false;
35
36 midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK;
37 revidr = read_cpuid(REVIDR_EL1);
38 for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++)
39 if (midr == fix->midr_rv && (revidr & fix->revidr_mask))
40 return false;
41
42 return true;
Andre Przywara301bcfa2014-11-14 15:54:10 +000043}
44
Stephen Boydbb487112017-12-13 14:19:37 -080045static bool __maybe_unused
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +010046is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry,
47 int scope)
48{
49 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
50 return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list);
Andre Przywara301bcfa2014-11-14 15:54:10 +000051}
52
Stephen Boydbb487112017-12-13 14:19:37 -080053static bool __maybe_unused
54is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope)
55{
56 u32 model;
57
58 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
59
60 model = read_cpuid_id();
61 model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) |
62 MIDR_ARCHITECTURE_MASK;
63
Suzuki K Poulose1df31052018-03-26 15:12:44 +010064 return model == entry->midr_range.model;
Stephen Boydbb487112017-12-13 14:19:37 -080065}
66
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010067static bool
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010068has_mismatched_cache_type(const struct arm64_cpu_capabilities *entry,
69 int scope)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010070{
Suzuki K Poulose1602df02018-10-09 14:47:06 +010071 u64 mask = arm64_ftr_reg_ctrel0.strict_mask;
72 u64 sys = arm64_ftr_reg_ctrel0.sys_val & mask;
73 u64 ctr_raw, ctr_real;
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010074
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010075 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1602df02018-10-09 14:47:06 +010076
77 /*
78 * We want to make sure that all the CPUs in the system expose
79 * a consistent CTR_EL0 to make sure that applications behaves
80 * correctly with migration.
81 *
82 * If a CPU has CTR_EL0.IDC but does not advertise it via CTR_EL0 :
83 *
84 * 1) It is safe if the system doesn't support IDC, as CPU anyway
85 * reports IDC = 0, consistent with the rest.
86 *
87 * 2) If the system has IDC, it is still safe as we trap CTR_EL0
88 * access on this CPU via the ARM64_HAS_CACHE_IDC capability.
89 *
90 * So, we need to make sure either the raw CTR_EL0 or the effective
91 * CTR_EL0 matches the system's copy to allow a secondary CPU to boot.
92 */
93 ctr_raw = read_cpuid_cachetype() & mask;
94 ctr_real = read_cpuid_effective_cachetype() & mask;
95
96 return (ctr_real != sys) && (ctr_raw != sys);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010097}
98
Dave Martinc0cda3b2018-03-26 15:12:28 +010099static void
100cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100101{
Suzuki K Poulose4afe8e72018-10-09 14:47:07 +0100102 u64 mask = arm64_ftr_reg_ctrel0.strict_mask;
103
104 /* Trap CTR_EL0 access on this CPU, only if it has a mismatch */
105 if ((read_cpuid_cachetype() & mask) !=
106 (arm64_ftr_reg_ctrel0.sys_val & mask))
107 sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100108}
109
Marc Zyngier4205a892018-03-13 12:40:39 +0000110atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1);
111
Will Deacon0f15adb2018-01-03 11:17:58 +0000112#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
113#include <asm/mmu_context.h>
114#include <asm/cacheflush.h>
115
116DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data);
117
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +0100118#ifdef CONFIG_KVM_INDIRECT_VECTORS
Marc Zyngierb0922012018-02-06 17:56:20 +0000119extern char __smccc_workaround_1_smc_start[];
120extern char __smccc_workaround_1_smc_end[];
Will Deaconaa6acde2018-01-03 12:46:21 +0000121
Will Deacon0f15adb2018-01-03 11:17:58 +0000122static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start,
123 const char *hyp_vecs_end)
124{
125 void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K);
126 int i;
127
128 for (i = 0; i < SZ_2K; i += 0x80)
129 memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start);
130
Will Deacon3b8c9f12018-06-11 14:22:09 +0100131 __flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K);
Will Deacon0f15adb2018-01-03 11:17:58 +0000132}
133
134static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
135 const char *hyp_vecs_start,
136 const char *hyp_vecs_end)
137{
Will Deacon0f15adb2018-01-03 11:17:58 +0000138 static DEFINE_SPINLOCK(bp_lock);
139 int cpu, slot = -1;
140
141 spin_lock(&bp_lock);
142 for_each_possible_cpu(cpu) {
143 if (per_cpu(bp_hardening_data.fn, cpu) == fn) {
144 slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu);
145 break;
146 }
147 }
148
149 if (slot == -1) {
Marc Zyngier4205a892018-03-13 12:40:39 +0000150 slot = atomic_inc_return(&arm64_el2_vector_last_slot);
151 BUG_ON(slot >= BP_HARDEN_EL2_SLOTS);
Will Deacon0f15adb2018-01-03 11:17:58 +0000152 __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end);
153 }
154
155 __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot);
156 __this_cpu_write(bp_hardening_data.fn, fn);
157 spin_unlock(&bp_lock);
158}
159#else
Marc Zyngierb0922012018-02-06 17:56:20 +0000160#define __smccc_workaround_1_smc_start NULL
161#define __smccc_workaround_1_smc_end NULL
Will Deaconaa6acde2018-01-03 12:46:21 +0000162
Will Deacon0f15adb2018-01-03 11:17:58 +0000163static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
164 const char *hyp_vecs_start,
165 const char *hyp_vecs_end)
166{
167 __this_cpu_write(bp_hardening_data.fn, fn);
168}
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +0100169#endif /* CONFIG_KVM_INDIRECT_VECTORS */
Will Deacon0f15adb2018-01-03 11:17:58 +0000170
171static void install_bp_hardening_cb(const struct arm64_cpu_capabilities *entry,
172 bp_hardening_cb_t fn,
173 const char *hyp_vecs_start,
174 const char *hyp_vecs_end)
175{
176 u64 pfr0;
177
178 if (!entry->matches(entry, SCOPE_LOCAL_CPU))
179 return;
180
181 pfr0 = read_cpuid(ID_AA64PFR0_EL1);
182 if (cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_CSV2_SHIFT))
183 return;
184
185 __install_bp_hardening_cb(fn, hyp_vecs_start, hyp_vecs_end);
186}
Will Deaconaa6acde2018-01-03 12:46:21 +0000187
Marc Zyngierb0922012018-02-06 17:56:20 +0000188#include <uapi/linux/psci.h>
189#include <linux/arm-smccc.h>
Will Deaconaa6acde2018-01-03 12:46:21 +0000190#include <linux/psci.h>
191
Marc Zyngierb0922012018-02-06 17:56:20 +0000192static void call_smc_arch_workaround_1(void)
193{
194 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
195}
196
197static void call_hvc_arch_workaround_1(void)
198{
199 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
200}
201
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100202static void qcom_link_stack_sanitization(void)
203{
204 u64 tmp;
205
206 asm volatile("mov %0, x30 \n"
207 ".rept 16 \n"
208 "bl . + 4 \n"
209 ".endr \n"
210 "mov x30, %0 \n"
211 : "=&r" (tmp));
212}
213
Dave Martinc0cda3b2018-03-26 15:12:28 +0100214static void
215enable_smccc_arch_workaround_1(const struct arm64_cpu_capabilities *entry)
Marc Zyngierb0922012018-02-06 17:56:20 +0000216{
217 bp_hardening_cb_t cb;
218 void *smccc_start, *smccc_end;
219 struct arm_smccc_res res;
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100220 u32 midr = read_cpuid_id();
Marc Zyngierb0922012018-02-06 17:56:20 +0000221
222 if (!entry->matches(entry, SCOPE_LOCAL_CPU))
Dave Martinc0cda3b2018-03-26 15:12:28 +0100223 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000224
225 if (psci_ops.smccc_version == SMCCC_VERSION_1_0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100226 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000227
228 switch (psci_ops.conduit) {
229 case PSCI_CONDUIT_HVC:
230 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
231 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngiere21da1c2018-03-09 15:40:50 +0000232 if ((int)res.a0 < 0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100233 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000234 cb = call_hvc_arch_workaround_1;
Marc Zyngier22765f32018-04-10 11:36:44 +0100235 /* This is a guest, no need to patch KVM vectors */
236 smccc_start = NULL;
237 smccc_end = NULL;
Marc Zyngierb0922012018-02-06 17:56:20 +0000238 break;
239
240 case PSCI_CONDUIT_SMC:
241 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
242 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngiere21da1c2018-03-09 15:40:50 +0000243 if ((int)res.a0 < 0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100244 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000245 cb = call_smc_arch_workaround_1;
246 smccc_start = __smccc_workaround_1_smc_start;
247 smccc_end = __smccc_workaround_1_smc_end;
248 break;
249
250 default:
Dave Martinc0cda3b2018-03-26 15:12:28 +0100251 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000252 }
253
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100254 if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) ||
255 ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1))
256 cb = qcom_link_stack_sanitization;
257
Marc Zyngierb0922012018-02-06 17:56:20 +0000258 install_bp_hardening_cb(entry, cb, smccc_start, smccc_end);
259
Dave Martinc0cda3b2018-03-26 15:12:28 +0100260 return;
Will Deaconaa6acde2018-01-03 12:46:21 +0000261}
Will Deacon0f15adb2018-01-03 11:17:58 +0000262#endif /* CONFIG_HARDEN_BRANCH_PREDICTOR */
263
Marc Zyngier8e290622018-05-29 13:11:06 +0100264#ifdef CONFIG_ARM64_SSBD
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100265DEFINE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required);
266
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100267int ssbd_state __read_mostly = ARM64_SSBD_KERNEL;
268
269static const struct ssbd_options {
270 const char *str;
271 int state;
272} ssbd_options[] = {
273 { "force-on", ARM64_SSBD_FORCE_ENABLE, },
274 { "force-off", ARM64_SSBD_FORCE_DISABLE, },
275 { "kernel", ARM64_SSBD_KERNEL, },
276};
277
278static int __init ssbd_cfg(char *buf)
279{
280 int i;
281
282 if (!buf || !buf[0])
283 return -EINVAL;
284
285 for (i = 0; i < ARRAY_SIZE(ssbd_options); i++) {
286 int len = strlen(ssbd_options[i].str);
287
288 if (strncmp(buf, ssbd_options[i].str, len))
289 continue;
290
291 ssbd_state = ssbd_options[i].state;
292 return 0;
293 }
294
295 return -EINVAL;
296}
297early_param("ssbd", ssbd_cfg);
298
Marc Zyngier8e290622018-05-29 13:11:06 +0100299void __init arm64_update_smccc_conduit(struct alt_instr *alt,
300 __le32 *origptr, __le32 *updptr,
301 int nr_inst)
302{
303 u32 insn;
304
305 BUG_ON(nr_inst != 1);
306
307 switch (psci_ops.conduit) {
308 case PSCI_CONDUIT_HVC:
309 insn = aarch64_insn_get_hvc_value();
310 break;
311 case PSCI_CONDUIT_SMC:
312 insn = aarch64_insn_get_smc_value();
313 break;
314 default:
315 return;
316 }
317
318 *updptr = cpu_to_le32(insn);
319}
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100320
Marc Zyngier986372c2018-05-29 13:11:11 +0100321void __init arm64_enable_wa2_handling(struct alt_instr *alt,
322 __le32 *origptr, __le32 *updptr,
323 int nr_inst)
324{
325 BUG_ON(nr_inst != 1);
326 /*
327 * Only allow mitigation on EL1 entry/exit and guest
328 * ARCH_WORKAROUND_2 handling if the SSBD state allows it to
329 * be flipped.
330 */
331 if (arm64_get_ssbd_state() == ARM64_SSBD_KERNEL)
332 *updptr = cpu_to_le32(aarch64_insn_gen_nop());
333}
334
Marc Zyngier647d0512018-05-29 13:11:12 +0100335void arm64_set_ssbd_mitigation(bool state)
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100336{
Will Deacon8f04e8e2018-08-07 13:47:06 +0100337 if (this_cpu_has_cap(ARM64_SSBS)) {
338 if (state)
339 asm volatile(SET_PSTATE_SSBS(0));
340 else
341 asm volatile(SET_PSTATE_SSBS(1));
342 return;
343 }
344
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100345 switch (psci_ops.conduit) {
346 case PSCI_CONDUIT_HVC:
347 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
348 break;
349
350 case PSCI_CONDUIT_SMC:
351 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
352 break;
353
354 default:
355 WARN_ON_ONCE(1);
356 break;
357 }
358}
359
360static bool has_ssbd_mitigation(const struct arm64_cpu_capabilities *entry,
361 int scope)
362{
363 struct arm_smccc_res res;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100364 bool required = true;
365 s32 val;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100366
367 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
368
Will Deacon8f04e8e2018-08-07 13:47:06 +0100369 if (this_cpu_has_cap(ARM64_SSBS)) {
370 required = false;
371 goto out_printmsg;
372 }
373
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100374 if (psci_ops.smccc_version == SMCCC_VERSION_1_0) {
375 ssbd_state = ARM64_SSBD_UNKNOWN;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100376 return false;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100377 }
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100378
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100379 switch (psci_ops.conduit) {
380 case PSCI_CONDUIT_HVC:
381 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
382 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100383 break;
384
385 case PSCI_CONDUIT_SMC:
386 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
387 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100388 break;
389
390 default:
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100391 ssbd_state = ARM64_SSBD_UNKNOWN;
392 return false;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100393 }
394
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100395 val = (s32)res.a0;
396
397 switch (val) {
398 case SMCCC_RET_NOT_SUPPORTED:
399 ssbd_state = ARM64_SSBD_UNKNOWN;
400 return false;
401
402 case SMCCC_RET_NOT_REQUIRED:
403 pr_info_once("%s mitigation not required\n", entry->desc);
404 ssbd_state = ARM64_SSBD_MITIGATED;
405 return false;
406
407 case SMCCC_RET_SUCCESS:
408 required = true;
409 break;
410
411 case 1: /* Mitigation not required on this CPU */
412 required = false;
413 break;
414
415 default:
416 WARN_ON(1);
417 return false;
418 }
419
420 switch (ssbd_state) {
421 case ARM64_SSBD_FORCE_DISABLE:
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100422 arm64_set_ssbd_mitigation(false);
423 required = false;
424 break;
425
426 case ARM64_SSBD_KERNEL:
427 if (required) {
428 __this_cpu_write(arm64_ssbd_callback_required, 1);
429 arm64_set_ssbd_mitigation(true);
430 }
431 break;
432
433 case ARM64_SSBD_FORCE_ENABLE:
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100434 arm64_set_ssbd_mitigation(true);
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100435 required = true;
436 break;
437
438 default:
439 WARN_ON(1);
440 break;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100441 }
442
Will Deacon8f04e8e2018-08-07 13:47:06 +0100443out_printmsg:
444 switch (ssbd_state) {
445 case ARM64_SSBD_FORCE_DISABLE:
446 pr_info_once("%s disabled from command-line\n", entry->desc);
447 break;
448
449 case ARM64_SSBD_FORCE_ENABLE:
450 pr_info_once("%s forced from command-line\n", entry->desc);
451 break;
452 }
453
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100454 return required;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100455}
Marc Zyngier8e290622018-05-29 13:11:06 +0100456#endif /* CONFIG_ARM64_SSBD */
457
Will Deaconb8925ee2018-08-07 13:53:41 +0100458static void __maybe_unused
459cpu_enable_cache_maint_trap(const struct arm64_cpu_capabilities *__unused)
460{
461 sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCI, 0);
462}
463
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100464#define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
465 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100466 .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max)
Andre Przywara301bcfa2014-11-14 15:54:10 +0000467
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100468#define CAP_MIDR_ALL_VERSIONS(model) \
469 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100470 .midr_range = MIDR_ALL_VERSIONS(model)
Marc Zyngier06f14942017-02-01 14:38:46 +0000471
Ard Biesheuvele8002e02018-03-06 17:15:34 +0000472#define MIDR_FIXED(rev, revidr_mask) \
473 .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}}
474
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100475#define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
476 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
477 CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)
478
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100479#define CAP_MIDR_RANGE_LIST(list) \
480 .matches = is_affected_midr_range_list, \
481 .midr_range_list = list
482
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100483/* Errata affecting a range of revisions of given model variant */
484#define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \
485 ERRATA_MIDR_RANGE(m, var, r_min, var, r_max)
486
487/* Errata affecting a single variant/revision of a model */
488#define ERRATA_MIDR_REV(model, var, rev) \
489 ERRATA_MIDR_RANGE(model, var, rev, var, rev)
490
491/* Errata affecting all variants/revisions of a given a model */
492#define ERRATA_MIDR_ALL_VERSIONS(model) \
493 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
494 CAP_MIDR_ALL_VERSIONS(model)
495
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100496/* Errata affecting a list of midr ranges, with same work around */
497#define ERRATA_MIDR_RANGE_LIST(midr_list) \
498 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
499 CAP_MIDR_RANGE_LIST(midr_list)
500
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100501/*
502 * Generic helper for handling capabilties with multiple (match,enable) pairs
503 * of call backs, sharing the same capability bit.
504 * Iterate over each entry to see if at least one matches.
505 */
Will Deacon12eb3692018-03-27 11:51:12 +0100506static bool __maybe_unused
507multi_entry_cap_matches(const struct arm64_cpu_capabilities *entry, int scope)
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100508{
509 const struct arm64_cpu_capabilities *caps;
510
511 for (caps = entry->match_list; caps->matches; caps++)
512 if (caps->matches(caps, scope))
513 return true;
514
515 return false;
516}
517
518/*
519 * Take appropriate action for all matching entries in the shared capability
520 * entry.
521 */
Will Deacon12eb3692018-03-27 11:51:12 +0100522static void __maybe_unused
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100523multi_entry_cap_cpu_enable(const struct arm64_cpu_capabilities *entry)
524{
525 const struct arm64_cpu_capabilities *caps;
526
527 for (caps = entry->match_list; caps->matches; caps++)
528 if (caps->matches(caps, SCOPE_LOCAL_CPU) &&
529 caps->cpu_enable)
530 caps->cpu_enable(caps);
531}
532
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100533#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
534
535/*
536 * List of CPUs where we need to issue a psci call to
537 * harden the branch predictor.
538 */
539static const struct midr_range arm64_bp_harden_smccc_cpus[] = {
540 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
541 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
542 MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
543 MIDR_ALL_VERSIONS(MIDR_CORTEX_A75),
544 MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
545 MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100546 MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR_V1),
547 MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR),
David Gilhooley0583a4e2018-05-08 15:49:43 -0700548 MIDR_ALL_VERSIONS(MIDR_NVIDIA_DENVER),
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100549 {},
550};
551
552#endif
Andre Przywara301bcfa2014-11-14 15:54:10 +0000553
Marc Zyngier8892b712018-04-10 11:36:43 +0100554#ifdef CONFIG_HARDEN_EL2_VECTORS
555
556static const struct midr_range arm64_harden_el2_vectors[] = {
557 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
558 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
559 {},
560};
561
Marc Zyngierdc6ed612018-03-28 12:46:07 +0100562#endif
563
Andre Przywarae116a372014-11-14 15:54:09 +0000564const struct arm64_cpu_capabilities arm64_errata[] = {
565#if defined(CONFIG_ARM64_ERRATUM_826319) || \
566 defined(CONFIG_ARM64_ERRATUM_827319) || \
567 defined(CONFIG_ARM64_ERRATUM_824069)
Andre Przywara301bcfa2014-11-14 15:54:10 +0000568 {
569 /* Cortex-A53 r0p[012] */
570 .desc = "ARM errata 826319, 827319, 824069",
571 .capability = ARM64_WORKAROUND_CLEAN_CACHE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100572 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2),
Dave Martinc0cda3b2018-03-26 15:12:28 +0100573 .cpu_enable = cpu_enable_cache_maint_trap,
Andre Przywara301bcfa2014-11-14 15:54:10 +0000574 },
Andre Przywarac0a01b82014-11-14 15:54:12 +0000575#endif
576#ifdef CONFIG_ARM64_ERRATUM_819472
577 {
578 /* Cortex-A53 r0p[01] */
579 .desc = "ARM errata 819472",
580 .capability = ARM64_WORKAROUND_CLEAN_CACHE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100581 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1),
Dave Martinc0cda3b2018-03-26 15:12:28 +0100582 .cpu_enable = cpu_enable_cache_maint_trap,
Andre Przywarac0a01b82014-11-14 15:54:12 +0000583 },
584#endif
585#ifdef CONFIG_ARM64_ERRATUM_832075
Andre Przywara301bcfa2014-11-14 15:54:10 +0000586 {
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000587 /* Cortex-A57 r0p0 - r1p2 */
588 .desc = "ARM erratum 832075",
589 .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100590 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
591 0, 0,
592 1, 2),
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000593 },
Andre Przywarac0a01b82014-11-14 15:54:12 +0000594#endif
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000595#ifdef CONFIG_ARM64_ERRATUM_834220
596 {
597 /* Cortex-A57 r0p0 - r1p2 */
598 .desc = "ARM erratum 834220",
599 .capability = ARM64_WORKAROUND_834220,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100600 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
601 0, 0,
602 1, 2),
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000603 },
604#endif
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000605#ifdef CONFIG_ARM64_ERRATUM_843419
606 {
607 /* Cortex-A53 r0p[01234] */
608 .desc = "ARM erratum 843419",
609 .capability = ARM64_WORKAROUND_843419,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100610 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000611 MIDR_FIXED(0x4, BIT(8)),
Will Deacon905e8c52015-03-23 19:07:02 +0000612 },
Robert Richter6d4e11c2015-09-21 22:58:35 +0200613#endif
614#ifdef CONFIG_ARM64_ERRATUM_845719
615 {
616 /* Cortex-A53 r0p[01234] */
617 .desc = "ARM erratum 845719",
618 .capability = ARM64_WORKAROUND_845719,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100619 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Marc Zyngier359b7062015-03-27 13:09:23 +0000620 },
Andre Przywarae116a372014-11-14 15:54:09 +0000621#endif
Robert Richter6d4e11c2015-09-21 22:58:35 +0200622#ifdef CONFIG_CAVIUM_ERRATUM_23154
623 {
624 /* Cavium ThunderX, pass 1.x */
625 .desc = "Cavium erratum 23154",
626 .capability = ARM64_WORKAROUND_CAVIUM_23154,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100627 ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1),
Robert Richter6d4e11c2015-09-21 22:58:35 +0200628 },
629#endif
Andrew Pinski104a0c02016-02-24 17:44:57 -0800630#ifdef CONFIG_CAVIUM_ERRATUM_27456
631 {
632 /* Cavium ThunderX, T88 pass 1.x - 2.1 */
633 .desc = "Cavium erratum 27456",
634 .capability = ARM64_WORKAROUND_CAVIUM_27456,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100635 ERRATA_MIDR_RANGE(MIDR_THUNDERX,
636 0, 0,
637 1, 1),
Andrew Pinski104a0c02016-02-24 17:44:57 -0800638 },
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +0530639 {
640 /* Cavium ThunderX, T81 pass 1.0 */
641 .desc = "Cavium erratum 27456",
642 .capability = ARM64_WORKAROUND_CAVIUM_27456,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100643 ERRATA_MIDR_REV(MIDR_THUNDERX_81XX, 0, 0),
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +0530644 },
Andrew Pinski104a0c02016-02-24 17:44:57 -0800645#endif
David Daney690a3412017-06-09 12:49:48 +0100646#ifdef CONFIG_CAVIUM_ERRATUM_30115
647 {
648 /* Cavium ThunderX, T88 pass 1.x - 2.2 */
649 .desc = "Cavium erratum 30115",
650 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100651 ERRATA_MIDR_RANGE(MIDR_THUNDERX,
652 0, 0,
653 1, 2),
David Daney690a3412017-06-09 12:49:48 +0100654 },
655 {
656 /* Cavium ThunderX, T81 pass 1.0 - 1.2 */
657 .desc = "Cavium erratum 30115",
658 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100659 ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2),
David Daney690a3412017-06-09 12:49:48 +0100660 },
661 {
662 /* Cavium ThunderX, T83 pass 1.0 */
663 .desc = "Cavium erratum 30115",
664 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100665 ERRATA_MIDR_REV(MIDR_THUNDERX_83XX, 0, 0),
David Daney690a3412017-06-09 12:49:48 +0100666 },
667#endif
Andre Przywarae116a372014-11-14 15:54:09 +0000668 {
Will Deacon880f7cc2018-09-19 11:41:21 +0100669 .desc = "Mismatched cache type (CTR_EL0)",
Suzuki K Poulose314d53d2018-07-04 23:07:46 +0100670 .capability = ARM64_MISMATCHED_CACHE_TYPE,
671 .matches = has_mismatched_cache_type,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +0100672 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Dave Martinc0cda3b2018-03-26 15:12:28 +0100673 .cpu_enable = cpu_enable_trap_ctr_access,
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100674 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500675#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
676 {
677 .desc = "Qualcomm Technologies Falkor erratum 1003",
678 .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100679 ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
Christopher Covington38fd94b2017-02-08 15:08:37 -0500680 },
Stephen Boydbb487112017-12-13 14:19:37 -0800681 {
682 .desc = "Qualcomm Technologies Kryo erratum 1003",
683 .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +0100684 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100685 .midr_range.model = MIDR_QCOM_KRYO,
Stephen Boydbb487112017-12-13 14:19:37 -0800686 .matches = is_kryo_midr,
687 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500688#endif
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500689#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
690 {
691 .desc = "Qualcomm Technologies Falkor erratum 1009",
692 .capability = ARM64_WORKAROUND_REPEAT_TLBI,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100693 ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500694 },
695#endif
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000696#ifdef CONFIG_ARM64_ERRATUM_858921
697 {
698 /* Cortex-A73 all versions */
699 .desc = "ARM erratum 858921",
700 .capability = ARM64_WORKAROUND_858921,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100701 ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000702 },
703#endif
Will Deaconaa6acde2018-01-03 12:46:21 +0000704#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
705 {
706 .capability = ARM64_HARDEN_BRANCH_PREDICTOR,
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100707 .cpu_enable = enable_smccc_arch_workaround_1,
708 ERRATA_MIDR_RANGE_LIST(arm64_bp_harden_smccc_cpus),
Jayachandran Cf3d795d2018-01-19 04:22:47 -0800709 },
Will Deaconaa6acde2018-01-03 12:46:21 +0000710#endif
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000711#ifdef CONFIG_HARDEN_EL2_VECTORS
712 {
Marc Zyngier8892b712018-04-10 11:36:43 +0100713 .desc = "EL2 vector hardening",
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000714 .capability = ARM64_HARDEN_EL2_VECTORS,
Marc Zyngier8892b712018-04-10 11:36:43 +0100715 ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors),
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000716 },
717#endif
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100718#ifdef CONFIG_ARM64_SSBD
719 {
720 .desc = "Speculative Store Bypass Disable",
721 .capability = ARM64_SSBD,
722 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
723 .matches = has_ssbd_mitigation,
724 },
725#endif
Marc Zyngier95b861a42018-09-27 17:15:34 +0100726#ifdef CONFIG_ARM64_ERRATUM_1188873
727 {
728 /* Cortex-A76 r0p0 to r2p0 */
729 .desc = "ARM erratum 1188873",
730 .capability = ARM64_WORKAROUND_1188873,
731 ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 2, 0),
732 },
733#endif
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100734 {
Andre Przywarae116a372014-11-14 15:54:09 +0000735 }
736};