blob: 9303278efc1d7f12ff8e7750ce7ffef39bfb7840 [file] [log] [blame]
Thierry Reding5f60ed02013-02-28 08:08:01 +01001/*
2 * Copyright (C) 2013 Avionic Design GmbH
3 * Copyright (C) 2013 NVIDIA Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#include <linux/clk.h>
11#include <linux/host1x.h>
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030012#include <linux/iommu.h>
Thierry Reding5f60ed02013-02-28 08:08:01 +010013#include <linux/module.h>
14#include <linux/platform_device.h>
Stephen Warrenca480802013-11-06 16:20:54 -070015#include <linux/reset.h>
Thierry Reding306a7f92014-07-17 13:17:24 +020016
Thierry Reding72323982014-07-11 13:19:06 +020017#include <soc/tegra/pmc.h>
Thierry Reding5f60ed02013-02-28 08:08:01 +010018
19#include "drm.h"
20#include "gem.h"
21#include "gr3d.h"
22
23struct gr3d {
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030024 struct iommu_group *group;
Thierry Reding5f60ed02013-02-28 08:08:01 +010025 struct tegra_drm_client client;
26 struct host1x_channel *channel;
27 struct clk *clk_secondary;
28 struct clk *clk;
Stephen Warrenca480802013-11-06 16:20:54 -070029 struct reset_control *rst_secondary;
30 struct reset_control *rst;
Thierry Reding5f60ed02013-02-28 08:08:01 +010031
32 DECLARE_BITMAP(addr_regs, GR3D_NUM_REGS);
33};
34
35static inline struct gr3d *to_gr3d(struct tegra_drm_client *client)
36{
37 return container_of(client, struct gr3d, client);
38}
39
40static int gr3d_init(struct host1x_client *client)
41{
42 struct tegra_drm_client *drm = host1x_to_drm_client(client);
Thierry Reding9910f5c2014-05-22 09:57:15 +020043 struct drm_device *dev = dev_get_drvdata(client->parent);
Thierry Reding977386a2013-10-28 10:23:11 +010044 unsigned long flags = HOST1X_SYNCPT_HAS_BASE;
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030045 struct tegra_drm *tegra = dev->dev_private;
Thierry Reding5f60ed02013-02-28 08:08:01 +010046 struct gr3d *gr3d = to_gr3d(drm);
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030047 int err;
Thierry Reding5f60ed02013-02-28 08:08:01 +010048
49 gr3d->channel = host1x_channel_request(client->dev);
50 if (!gr3d->channel)
51 return -ENOMEM;
52
Thierry Reding617dd7c2017-08-30 12:48:31 +020053 client->syncpts[0] = host1x_syncpt_request(client, flags);
Thierry Reding5f60ed02013-02-28 08:08:01 +010054 if (!client->syncpts[0]) {
Thierry Reding230630b2018-05-04 15:08:49 +020055 err = -ENOMEM;
56 dev_err(client->dev, "failed to request syncpoint: %d\n", err);
57 goto put;
Thierry Reding5f60ed02013-02-28 08:08:01 +010058 }
59
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030060 if (tegra->domain) {
61 gr3d->group = iommu_group_get(client->dev);
62
63 if (gr3d->group) {
64 err = iommu_attach_group(tegra->domain, gr3d->group);
65 if (err < 0) {
66 dev_err(client->dev,
67 "failed to attach to domain: %d\n",
68 err);
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030069 iommu_group_put(gr3d->group);
Thierry Reding230630b2018-05-04 15:08:49 +020070 goto free;
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030071 }
72 }
73 }
74
Thierry Reding230630b2018-05-04 15:08:49 +020075 err = tegra_drm_register_client(dev->dev_private, drm);
76 if (err < 0) {
77 dev_err(client->dev, "failed to register client: %d\n", err);
78 goto detach;
79 }
80
81 return 0;
82
83detach:
84 if (gr3d->group) {
85 iommu_detach_group(tegra->domain, gr3d->group);
86 iommu_group_put(gr3d->group);
87 }
88free:
89 host1x_syncpt_free(client->syncpts[0]);
90put:
91 host1x_channel_put(gr3d->channel);
92 return err;
Thierry Reding5f60ed02013-02-28 08:08:01 +010093}
94
95static int gr3d_exit(struct host1x_client *client)
96{
97 struct tegra_drm_client *drm = host1x_to_drm_client(client);
Thierry Reding9910f5c2014-05-22 09:57:15 +020098 struct drm_device *dev = dev_get_drvdata(client->parent);
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030099 struct tegra_drm *tegra = dev->dev_private;
Thierry Reding5f60ed02013-02-28 08:08:01 +0100100 struct gr3d *gr3d = to_gr3d(drm);
101 int err;
102
Thierry Reding9910f5c2014-05-22 09:57:15 +0200103 err = tegra_drm_unregister_client(dev->dev_private, drm);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100104 if (err < 0)
105 return err;
106
107 host1x_syncpt_free(client->syncpts[0]);
Mikko Perttunen8474b022017-06-15 02:18:42 +0300108 host1x_channel_put(gr3d->channel);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100109
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +0300110 if (gr3d->group) {
111 iommu_detach_group(tegra->domain, gr3d->group);
112 iommu_group_put(gr3d->group);
113 }
114
Thierry Reding5f60ed02013-02-28 08:08:01 +0100115 return 0;
116}
117
118static const struct host1x_client_ops gr3d_client_ops = {
119 .init = gr3d_init,
120 .exit = gr3d_exit,
121};
122
123static int gr3d_open_channel(struct tegra_drm_client *client,
124 struct tegra_drm_context *context)
125{
126 struct gr3d *gr3d = to_gr3d(client);
127
128 context->channel = host1x_channel_get(gr3d->channel);
129 if (!context->channel)
130 return -ENOMEM;
131
132 return 0;
133}
134
135static void gr3d_close_channel(struct tegra_drm_context *context)
136{
137 host1x_channel_put(context->channel);
138}
139
140static int gr3d_is_addr_reg(struct device *dev, u32 class, u32 offset)
141{
142 struct gr3d *gr3d = dev_get_drvdata(dev);
143
144 switch (class) {
145 case HOST1X_CLASS_HOST1X:
146 if (offset == 0x2b)
147 return 1;
148
149 break;
150
151 case HOST1X_CLASS_GR3D:
152 if (offset >= GR3D_NUM_REGS)
153 break;
154
155 if (test_bit(offset, gr3d->addr_regs))
156 return 1;
157
158 break;
159 }
160
161 return 0;
162}
163
164static const struct tegra_drm_client_ops gr3d_ops = {
165 .open_channel = gr3d_open_channel,
166 .close_channel = gr3d_close_channel,
167 .is_addr_reg = gr3d_is_addr_reg,
168 .submit = tegra_drm_submit,
169};
170
171static const struct of_device_id tegra_gr3d_match[] = {
172 { .compatible = "nvidia,tegra114-gr3d" },
173 { .compatible = "nvidia,tegra30-gr3d" },
174 { .compatible = "nvidia,tegra20-gr3d" },
175 { }
176};
Stephen Warrenef707282014-06-18 16:21:55 -0600177MODULE_DEVICE_TABLE(of, tegra_gr3d_match);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100178
179static const u32 gr3d_addr_regs[] = {
180 GR3D_IDX_ATTRIBUTE( 0),
181 GR3D_IDX_ATTRIBUTE( 1),
182 GR3D_IDX_ATTRIBUTE( 2),
183 GR3D_IDX_ATTRIBUTE( 3),
184 GR3D_IDX_ATTRIBUTE( 4),
185 GR3D_IDX_ATTRIBUTE( 5),
186 GR3D_IDX_ATTRIBUTE( 6),
187 GR3D_IDX_ATTRIBUTE( 7),
188 GR3D_IDX_ATTRIBUTE( 8),
189 GR3D_IDX_ATTRIBUTE( 9),
190 GR3D_IDX_ATTRIBUTE(10),
191 GR3D_IDX_ATTRIBUTE(11),
192 GR3D_IDX_ATTRIBUTE(12),
193 GR3D_IDX_ATTRIBUTE(13),
194 GR3D_IDX_ATTRIBUTE(14),
195 GR3D_IDX_ATTRIBUTE(15),
196 GR3D_IDX_INDEX_BASE,
197 GR3D_QR_ZTAG_ADDR,
198 GR3D_QR_CTAG_ADDR,
199 GR3D_QR_CZ_ADDR,
200 GR3D_TEX_TEX_ADDR( 0),
201 GR3D_TEX_TEX_ADDR( 1),
202 GR3D_TEX_TEX_ADDR( 2),
203 GR3D_TEX_TEX_ADDR( 3),
204 GR3D_TEX_TEX_ADDR( 4),
205 GR3D_TEX_TEX_ADDR( 5),
206 GR3D_TEX_TEX_ADDR( 6),
207 GR3D_TEX_TEX_ADDR( 7),
208 GR3D_TEX_TEX_ADDR( 8),
209 GR3D_TEX_TEX_ADDR( 9),
210 GR3D_TEX_TEX_ADDR(10),
211 GR3D_TEX_TEX_ADDR(11),
212 GR3D_TEX_TEX_ADDR(12),
213 GR3D_TEX_TEX_ADDR(13),
214 GR3D_TEX_TEX_ADDR(14),
215 GR3D_TEX_TEX_ADDR(15),
216 GR3D_DW_MEMORY_OUTPUT_ADDRESS,
217 GR3D_GLOBAL_SURFADDR( 0),
218 GR3D_GLOBAL_SURFADDR( 1),
219 GR3D_GLOBAL_SURFADDR( 2),
220 GR3D_GLOBAL_SURFADDR( 3),
221 GR3D_GLOBAL_SURFADDR( 4),
222 GR3D_GLOBAL_SURFADDR( 5),
223 GR3D_GLOBAL_SURFADDR( 6),
224 GR3D_GLOBAL_SURFADDR( 7),
225 GR3D_GLOBAL_SURFADDR( 8),
226 GR3D_GLOBAL_SURFADDR( 9),
227 GR3D_GLOBAL_SURFADDR(10),
228 GR3D_GLOBAL_SURFADDR(11),
229 GR3D_GLOBAL_SURFADDR(12),
230 GR3D_GLOBAL_SURFADDR(13),
231 GR3D_GLOBAL_SURFADDR(14),
232 GR3D_GLOBAL_SURFADDR(15),
233 GR3D_GLOBAL_SPILLSURFADDR,
234 GR3D_GLOBAL_SURFOVERADDR( 0),
235 GR3D_GLOBAL_SURFOVERADDR( 1),
236 GR3D_GLOBAL_SURFOVERADDR( 2),
237 GR3D_GLOBAL_SURFOVERADDR( 3),
238 GR3D_GLOBAL_SURFOVERADDR( 4),
239 GR3D_GLOBAL_SURFOVERADDR( 5),
240 GR3D_GLOBAL_SURFOVERADDR( 6),
241 GR3D_GLOBAL_SURFOVERADDR( 7),
242 GR3D_GLOBAL_SURFOVERADDR( 8),
243 GR3D_GLOBAL_SURFOVERADDR( 9),
244 GR3D_GLOBAL_SURFOVERADDR(10),
245 GR3D_GLOBAL_SURFOVERADDR(11),
246 GR3D_GLOBAL_SURFOVERADDR(12),
247 GR3D_GLOBAL_SURFOVERADDR(13),
248 GR3D_GLOBAL_SURFOVERADDR(14),
249 GR3D_GLOBAL_SURFOVERADDR(15),
250 GR3D_GLOBAL_SAMP01SURFADDR( 0),
251 GR3D_GLOBAL_SAMP01SURFADDR( 1),
252 GR3D_GLOBAL_SAMP01SURFADDR( 2),
253 GR3D_GLOBAL_SAMP01SURFADDR( 3),
254 GR3D_GLOBAL_SAMP01SURFADDR( 4),
255 GR3D_GLOBAL_SAMP01SURFADDR( 5),
256 GR3D_GLOBAL_SAMP01SURFADDR( 6),
257 GR3D_GLOBAL_SAMP01SURFADDR( 7),
258 GR3D_GLOBAL_SAMP01SURFADDR( 8),
259 GR3D_GLOBAL_SAMP01SURFADDR( 9),
260 GR3D_GLOBAL_SAMP01SURFADDR(10),
261 GR3D_GLOBAL_SAMP01SURFADDR(11),
262 GR3D_GLOBAL_SAMP01SURFADDR(12),
263 GR3D_GLOBAL_SAMP01SURFADDR(13),
264 GR3D_GLOBAL_SAMP01SURFADDR(14),
265 GR3D_GLOBAL_SAMP01SURFADDR(15),
266 GR3D_GLOBAL_SAMP23SURFADDR( 0),
267 GR3D_GLOBAL_SAMP23SURFADDR( 1),
268 GR3D_GLOBAL_SAMP23SURFADDR( 2),
269 GR3D_GLOBAL_SAMP23SURFADDR( 3),
270 GR3D_GLOBAL_SAMP23SURFADDR( 4),
271 GR3D_GLOBAL_SAMP23SURFADDR( 5),
272 GR3D_GLOBAL_SAMP23SURFADDR( 6),
273 GR3D_GLOBAL_SAMP23SURFADDR( 7),
274 GR3D_GLOBAL_SAMP23SURFADDR( 8),
275 GR3D_GLOBAL_SAMP23SURFADDR( 9),
276 GR3D_GLOBAL_SAMP23SURFADDR(10),
277 GR3D_GLOBAL_SAMP23SURFADDR(11),
278 GR3D_GLOBAL_SAMP23SURFADDR(12),
279 GR3D_GLOBAL_SAMP23SURFADDR(13),
280 GR3D_GLOBAL_SAMP23SURFADDR(14),
281 GR3D_GLOBAL_SAMP23SURFADDR(15),
282};
283
284static int gr3d_probe(struct platform_device *pdev)
285{
286 struct device_node *np = pdev->dev.of_node;
287 struct host1x_syncpt **syncpts;
288 struct gr3d *gr3d;
289 unsigned int i;
290 int err;
291
292 gr3d = devm_kzalloc(&pdev->dev, sizeof(*gr3d), GFP_KERNEL);
293 if (!gr3d)
294 return -ENOMEM;
295
296 syncpts = devm_kzalloc(&pdev->dev, sizeof(*syncpts), GFP_KERNEL);
297 if (!syncpts)
298 return -ENOMEM;
299
300 gr3d->clk = devm_clk_get(&pdev->dev, NULL);
301 if (IS_ERR(gr3d->clk)) {
302 dev_err(&pdev->dev, "cannot get clock\n");
303 return PTR_ERR(gr3d->clk);
304 }
305
Stephen Warrenca480802013-11-06 16:20:54 -0700306 gr3d->rst = devm_reset_control_get(&pdev->dev, "3d");
307 if (IS_ERR(gr3d->rst)) {
308 dev_err(&pdev->dev, "cannot get reset\n");
309 return PTR_ERR(gr3d->rst);
310 }
311
Thierry Reding5f60ed02013-02-28 08:08:01 +0100312 if (of_device_is_compatible(np, "nvidia,tegra30-gr3d")) {
313 gr3d->clk_secondary = devm_clk_get(&pdev->dev, "3d2");
Christophe Jaillet87ba3e12016-07-03 08:18:57 +0200314 if (IS_ERR(gr3d->clk_secondary)) {
Thierry Reding5f60ed02013-02-28 08:08:01 +0100315 dev_err(&pdev->dev, "cannot get secondary clock\n");
Christophe Jaillet87ba3e12016-07-03 08:18:57 +0200316 return PTR_ERR(gr3d->clk_secondary);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100317 }
Stephen Warrenca480802013-11-06 16:20:54 -0700318
319 gr3d->rst_secondary = devm_reset_control_get(&pdev->dev,
320 "3d2");
321 if (IS_ERR(gr3d->rst_secondary)) {
322 dev_err(&pdev->dev, "cannot get secondary reset\n");
323 return PTR_ERR(gr3d->rst_secondary);
324 }
Thierry Reding5f60ed02013-02-28 08:08:01 +0100325 }
326
Stephen Warren80b28792013-11-06 15:45:46 -0700327 err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_3D, gr3d->clk,
328 gr3d->rst);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100329 if (err < 0) {
330 dev_err(&pdev->dev, "failed to power up 3D unit\n");
331 return err;
332 }
333
334 if (gr3d->clk_secondary) {
335 err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_3D1,
Stephen Warren80b28792013-11-06 15:45:46 -0700336 gr3d->clk_secondary,
337 gr3d->rst_secondary);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100338 if (err < 0) {
339 dev_err(&pdev->dev,
340 "failed to power up secondary 3D unit\n");
341 return err;
342 }
343 }
344
345 INIT_LIST_HEAD(&gr3d->client.base.list);
346 gr3d->client.base.ops = &gr3d_client_ops;
347 gr3d->client.base.dev = &pdev->dev;
348 gr3d->client.base.class = HOST1X_CLASS_GR3D;
349 gr3d->client.base.syncpts = syncpts;
350 gr3d->client.base.num_syncpts = 1;
351
352 INIT_LIST_HEAD(&gr3d->client.list);
353 gr3d->client.ops = &gr3d_ops;
354
355 err = host1x_client_register(&gr3d->client.base);
356 if (err < 0) {
357 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
358 err);
359 return err;
360 }
361
362 /* initialize address register map */
363 for (i = 0; i < ARRAY_SIZE(gr3d_addr_regs); i++)
364 set_bit(gr3d_addr_regs[i], gr3d->addr_regs);
365
366 platform_set_drvdata(pdev, gr3d);
367
368 return 0;
369}
370
371static int gr3d_remove(struct platform_device *pdev)
372{
373 struct gr3d *gr3d = platform_get_drvdata(pdev);
374 int err;
375
376 err = host1x_client_unregister(&gr3d->client.base);
377 if (err < 0) {
378 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
379 err);
380 return err;
381 }
382
383 if (gr3d->clk_secondary) {
384 tegra_powergate_power_off(TEGRA_POWERGATE_3D1);
385 clk_disable_unprepare(gr3d->clk_secondary);
386 }
387
388 tegra_powergate_power_off(TEGRA_POWERGATE_3D);
389 clk_disable_unprepare(gr3d->clk);
390
391 return 0;
392}
393
394struct platform_driver tegra_gr3d_driver = {
395 .driver = {
396 .name = "tegra-gr3d",
397 .of_match_table = tegra_gr3d_match,
398 },
399 .probe = gr3d_probe,
400 .remove = gr3d_remove,
401};