blob: ce5120683091a2fa5ac9e41c630aec19e33f0b53 [file] [log] [blame]
Thierry Reding5f60ed02013-02-28 08:08:01 +01001/*
2 * Copyright (C) 2013 Avionic Design GmbH
3 * Copyright (C) 2013 NVIDIA Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#include <linux/clk.h>
11#include <linux/host1x.h>
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030012#include <linux/iommu.h>
Thierry Reding5f60ed02013-02-28 08:08:01 +010013#include <linux/module.h>
14#include <linux/platform_device.h>
Stephen Warrenca480802013-11-06 16:20:54 -070015#include <linux/reset.h>
Thierry Reding306a7f92014-07-17 13:17:24 +020016
Thierry Reding72323982014-07-11 13:19:06 +020017#include <soc/tegra/pmc.h>
Thierry Reding5f60ed02013-02-28 08:08:01 +010018
19#include "drm.h"
20#include "gem.h"
21#include "gr3d.h"
22
23struct gr3d {
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030024 struct iommu_group *group;
Thierry Reding5f60ed02013-02-28 08:08:01 +010025 struct tegra_drm_client client;
26 struct host1x_channel *channel;
27 struct clk *clk_secondary;
28 struct clk *clk;
Stephen Warrenca480802013-11-06 16:20:54 -070029 struct reset_control *rst_secondary;
30 struct reset_control *rst;
Thierry Reding5f60ed02013-02-28 08:08:01 +010031
32 DECLARE_BITMAP(addr_regs, GR3D_NUM_REGS);
33};
34
35static inline struct gr3d *to_gr3d(struct tegra_drm_client *client)
36{
37 return container_of(client, struct gr3d, client);
38}
39
40static int gr3d_init(struct host1x_client *client)
41{
42 struct tegra_drm_client *drm = host1x_to_drm_client(client);
Thierry Reding9910f5c2014-05-22 09:57:15 +020043 struct drm_device *dev = dev_get_drvdata(client->parent);
Thierry Reding977386a2013-10-28 10:23:11 +010044 unsigned long flags = HOST1X_SYNCPT_HAS_BASE;
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030045 struct tegra_drm *tegra = dev->dev_private;
Thierry Reding5f60ed02013-02-28 08:08:01 +010046 struct gr3d *gr3d = to_gr3d(drm);
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030047 int err;
Thierry Reding5f60ed02013-02-28 08:08:01 +010048
49 gr3d->channel = host1x_channel_request(client->dev);
50 if (!gr3d->channel)
51 return -ENOMEM;
52
Thierry Reding617dd7c2017-08-30 12:48:31 +020053 client->syncpts[0] = host1x_syncpt_request(client, flags);
Thierry Reding5f60ed02013-02-28 08:08:01 +010054 if (!client->syncpts[0]) {
Mikko Perttunen8474b022017-06-15 02:18:42 +030055 host1x_channel_put(gr3d->channel);
Thierry Reding5f60ed02013-02-28 08:08:01 +010056 return -ENOMEM;
57 }
58
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030059 if (tegra->domain) {
60 gr3d->group = iommu_group_get(client->dev);
61
62 if (gr3d->group) {
63 err = iommu_attach_group(tegra->domain, gr3d->group);
64 if (err < 0) {
65 dev_err(client->dev,
66 "failed to attach to domain: %d\n",
67 err);
68 host1x_syncpt_free(client->syncpts[0]);
69 host1x_channel_put(gr3d->channel);
70 iommu_group_put(gr3d->group);
71 return err;
72 }
73 }
74 }
75
Thierry Reding9910f5c2014-05-22 09:57:15 +020076 return tegra_drm_register_client(dev->dev_private, drm);
Thierry Reding5f60ed02013-02-28 08:08:01 +010077}
78
79static int gr3d_exit(struct host1x_client *client)
80{
81 struct tegra_drm_client *drm = host1x_to_drm_client(client);
Thierry Reding9910f5c2014-05-22 09:57:15 +020082 struct drm_device *dev = dev_get_drvdata(client->parent);
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030083 struct tegra_drm *tegra = dev->dev_private;
Thierry Reding5f60ed02013-02-28 08:08:01 +010084 struct gr3d *gr3d = to_gr3d(drm);
85 int err;
86
Thierry Reding9910f5c2014-05-22 09:57:15 +020087 err = tegra_drm_unregister_client(dev->dev_private, drm);
Thierry Reding5f60ed02013-02-28 08:08:01 +010088 if (err < 0)
89 return err;
90
91 host1x_syncpt_free(client->syncpts[0]);
Mikko Perttunen8474b022017-06-15 02:18:42 +030092 host1x_channel_put(gr3d->channel);
Thierry Reding5f60ed02013-02-28 08:08:01 +010093
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030094 if (gr3d->group) {
95 iommu_detach_group(tegra->domain, gr3d->group);
96 iommu_group_put(gr3d->group);
97 }
98
Thierry Reding5f60ed02013-02-28 08:08:01 +010099 return 0;
100}
101
102static const struct host1x_client_ops gr3d_client_ops = {
103 .init = gr3d_init,
104 .exit = gr3d_exit,
105};
106
107static int gr3d_open_channel(struct tegra_drm_client *client,
108 struct tegra_drm_context *context)
109{
110 struct gr3d *gr3d = to_gr3d(client);
111
112 context->channel = host1x_channel_get(gr3d->channel);
113 if (!context->channel)
114 return -ENOMEM;
115
116 return 0;
117}
118
119static void gr3d_close_channel(struct tegra_drm_context *context)
120{
121 host1x_channel_put(context->channel);
122}
123
124static int gr3d_is_addr_reg(struct device *dev, u32 class, u32 offset)
125{
126 struct gr3d *gr3d = dev_get_drvdata(dev);
127
128 switch (class) {
129 case HOST1X_CLASS_HOST1X:
130 if (offset == 0x2b)
131 return 1;
132
133 break;
134
135 case HOST1X_CLASS_GR3D:
136 if (offset >= GR3D_NUM_REGS)
137 break;
138
139 if (test_bit(offset, gr3d->addr_regs))
140 return 1;
141
142 break;
143 }
144
145 return 0;
146}
147
148static const struct tegra_drm_client_ops gr3d_ops = {
149 .open_channel = gr3d_open_channel,
150 .close_channel = gr3d_close_channel,
151 .is_addr_reg = gr3d_is_addr_reg,
152 .submit = tegra_drm_submit,
153};
154
155static const struct of_device_id tegra_gr3d_match[] = {
156 { .compatible = "nvidia,tegra114-gr3d" },
157 { .compatible = "nvidia,tegra30-gr3d" },
158 { .compatible = "nvidia,tegra20-gr3d" },
159 { }
160};
Stephen Warrenef707282014-06-18 16:21:55 -0600161MODULE_DEVICE_TABLE(of, tegra_gr3d_match);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100162
163static const u32 gr3d_addr_regs[] = {
164 GR3D_IDX_ATTRIBUTE( 0),
165 GR3D_IDX_ATTRIBUTE( 1),
166 GR3D_IDX_ATTRIBUTE( 2),
167 GR3D_IDX_ATTRIBUTE( 3),
168 GR3D_IDX_ATTRIBUTE( 4),
169 GR3D_IDX_ATTRIBUTE( 5),
170 GR3D_IDX_ATTRIBUTE( 6),
171 GR3D_IDX_ATTRIBUTE( 7),
172 GR3D_IDX_ATTRIBUTE( 8),
173 GR3D_IDX_ATTRIBUTE( 9),
174 GR3D_IDX_ATTRIBUTE(10),
175 GR3D_IDX_ATTRIBUTE(11),
176 GR3D_IDX_ATTRIBUTE(12),
177 GR3D_IDX_ATTRIBUTE(13),
178 GR3D_IDX_ATTRIBUTE(14),
179 GR3D_IDX_ATTRIBUTE(15),
180 GR3D_IDX_INDEX_BASE,
181 GR3D_QR_ZTAG_ADDR,
182 GR3D_QR_CTAG_ADDR,
183 GR3D_QR_CZ_ADDR,
184 GR3D_TEX_TEX_ADDR( 0),
185 GR3D_TEX_TEX_ADDR( 1),
186 GR3D_TEX_TEX_ADDR( 2),
187 GR3D_TEX_TEX_ADDR( 3),
188 GR3D_TEX_TEX_ADDR( 4),
189 GR3D_TEX_TEX_ADDR( 5),
190 GR3D_TEX_TEX_ADDR( 6),
191 GR3D_TEX_TEX_ADDR( 7),
192 GR3D_TEX_TEX_ADDR( 8),
193 GR3D_TEX_TEX_ADDR( 9),
194 GR3D_TEX_TEX_ADDR(10),
195 GR3D_TEX_TEX_ADDR(11),
196 GR3D_TEX_TEX_ADDR(12),
197 GR3D_TEX_TEX_ADDR(13),
198 GR3D_TEX_TEX_ADDR(14),
199 GR3D_TEX_TEX_ADDR(15),
200 GR3D_DW_MEMORY_OUTPUT_ADDRESS,
201 GR3D_GLOBAL_SURFADDR( 0),
202 GR3D_GLOBAL_SURFADDR( 1),
203 GR3D_GLOBAL_SURFADDR( 2),
204 GR3D_GLOBAL_SURFADDR( 3),
205 GR3D_GLOBAL_SURFADDR( 4),
206 GR3D_GLOBAL_SURFADDR( 5),
207 GR3D_GLOBAL_SURFADDR( 6),
208 GR3D_GLOBAL_SURFADDR( 7),
209 GR3D_GLOBAL_SURFADDR( 8),
210 GR3D_GLOBAL_SURFADDR( 9),
211 GR3D_GLOBAL_SURFADDR(10),
212 GR3D_GLOBAL_SURFADDR(11),
213 GR3D_GLOBAL_SURFADDR(12),
214 GR3D_GLOBAL_SURFADDR(13),
215 GR3D_GLOBAL_SURFADDR(14),
216 GR3D_GLOBAL_SURFADDR(15),
217 GR3D_GLOBAL_SPILLSURFADDR,
218 GR3D_GLOBAL_SURFOVERADDR( 0),
219 GR3D_GLOBAL_SURFOVERADDR( 1),
220 GR3D_GLOBAL_SURFOVERADDR( 2),
221 GR3D_GLOBAL_SURFOVERADDR( 3),
222 GR3D_GLOBAL_SURFOVERADDR( 4),
223 GR3D_GLOBAL_SURFOVERADDR( 5),
224 GR3D_GLOBAL_SURFOVERADDR( 6),
225 GR3D_GLOBAL_SURFOVERADDR( 7),
226 GR3D_GLOBAL_SURFOVERADDR( 8),
227 GR3D_GLOBAL_SURFOVERADDR( 9),
228 GR3D_GLOBAL_SURFOVERADDR(10),
229 GR3D_GLOBAL_SURFOVERADDR(11),
230 GR3D_GLOBAL_SURFOVERADDR(12),
231 GR3D_GLOBAL_SURFOVERADDR(13),
232 GR3D_GLOBAL_SURFOVERADDR(14),
233 GR3D_GLOBAL_SURFOVERADDR(15),
234 GR3D_GLOBAL_SAMP01SURFADDR( 0),
235 GR3D_GLOBAL_SAMP01SURFADDR( 1),
236 GR3D_GLOBAL_SAMP01SURFADDR( 2),
237 GR3D_GLOBAL_SAMP01SURFADDR( 3),
238 GR3D_GLOBAL_SAMP01SURFADDR( 4),
239 GR3D_GLOBAL_SAMP01SURFADDR( 5),
240 GR3D_GLOBAL_SAMP01SURFADDR( 6),
241 GR3D_GLOBAL_SAMP01SURFADDR( 7),
242 GR3D_GLOBAL_SAMP01SURFADDR( 8),
243 GR3D_GLOBAL_SAMP01SURFADDR( 9),
244 GR3D_GLOBAL_SAMP01SURFADDR(10),
245 GR3D_GLOBAL_SAMP01SURFADDR(11),
246 GR3D_GLOBAL_SAMP01SURFADDR(12),
247 GR3D_GLOBAL_SAMP01SURFADDR(13),
248 GR3D_GLOBAL_SAMP01SURFADDR(14),
249 GR3D_GLOBAL_SAMP01SURFADDR(15),
250 GR3D_GLOBAL_SAMP23SURFADDR( 0),
251 GR3D_GLOBAL_SAMP23SURFADDR( 1),
252 GR3D_GLOBAL_SAMP23SURFADDR( 2),
253 GR3D_GLOBAL_SAMP23SURFADDR( 3),
254 GR3D_GLOBAL_SAMP23SURFADDR( 4),
255 GR3D_GLOBAL_SAMP23SURFADDR( 5),
256 GR3D_GLOBAL_SAMP23SURFADDR( 6),
257 GR3D_GLOBAL_SAMP23SURFADDR( 7),
258 GR3D_GLOBAL_SAMP23SURFADDR( 8),
259 GR3D_GLOBAL_SAMP23SURFADDR( 9),
260 GR3D_GLOBAL_SAMP23SURFADDR(10),
261 GR3D_GLOBAL_SAMP23SURFADDR(11),
262 GR3D_GLOBAL_SAMP23SURFADDR(12),
263 GR3D_GLOBAL_SAMP23SURFADDR(13),
264 GR3D_GLOBAL_SAMP23SURFADDR(14),
265 GR3D_GLOBAL_SAMP23SURFADDR(15),
266};
267
268static int gr3d_probe(struct platform_device *pdev)
269{
270 struct device_node *np = pdev->dev.of_node;
271 struct host1x_syncpt **syncpts;
272 struct gr3d *gr3d;
273 unsigned int i;
274 int err;
275
276 gr3d = devm_kzalloc(&pdev->dev, sizeof(*gr3d), GFP_KERNEL);
277 if (!gr3d)
278 return -ENOMEM;
279
280 syncpts = devm_kzalloc(&pdev->dev, sizeof(*syncpts), GFP_KERNEL);
281 if (!syncpts)
282 return -ENOMEM;
283
284 gr3d->clk = devm_clk_get(&pdev->dev, NULL);
285 if (IS_ERR(gr3d->clk)) {
286 dev_err(&pdev->dev, "cannot get clock\n");
287 return PTR_ERR(gr3d->clk);
288 }
289
Stephen Warrenca480802013-11-06 16:20:54 -0700290 gr3d->rst = devm_reset_control_get(&pdev->dev, "3d");
291 if (IS_ERR(gr3d->rst)) {
292 dev_err(&pdev->dev, "cannot get reset\n");
293 return PTR_ERR(gr3d->rst);
294 }
295
Thierry Reding5f60ed02013-02-28 08:08:01 +0100296 if (of_device_is_compatible(np, "nvidia,tegra30-gr3d")) {
297 gr3d->clk_secondary = devm_clk_get(&pdev->dev, "3d2");
Christophe Jaillet87ba3e12016-07-03 08:18:57 +0200298 if (IS_ERR(gr3d->clk_secondary)) {
Thierry Reding5f60ed02013-02-28 08:08:01 +0100299 dev_err(&pdev->dev, "cannot get secondary clock\n");
Christophe Jaillet87ba3e12016-07-03 08:18:57 +0200300 return PTR_ERR(gr3d->clk_secondary);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100301 }
Stephen Warrenca480802013-11-06 16:20:54 -0700302
303 gr3d->rst_secondary = devm_reset_control_get(&pdev->dev,
304 "3d2");
305 if (IS_ERR(gr3d->rst_secondary)) {
306 dev_err(&pdev->dev, "cannot get secondary reset\n");
307 return PTR_ERR(gr3d->rst_secondary);
308 }
Thierry Reding5f60ed02013-02-28 08:08:01 +0100309 }
310
Stephen Warren80b28792013-11-06 15:45:46 -0700311 err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_3D, gr3d->clk,
312 gr3d->rst);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100313 if (err < 0) {
314 dev_err(&pdev->dev, "failed to power up 3D unit\n");
315 return err;
316 }
317
318 if (gr3d->clk_secondary) {
319 err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_3D1,
Stephen Warren80b28792013-11-06 15:45:46 -0700320 gr3d->clk_secondary,
321 gr3d->rst_secondary);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100322 if (err < 0) {
323 dev_err(&pdev->dev,
324 "failed to power up secondary 3D unit\n");
325 return err;
326 }
327 }
328
329 INIT_LIST_HEAD(&gr3d->client.base.list);
330 gr3d->client.base.ops = &gr3d_client_ops;
331 gr3d->client.base.dev = &pdev->dev;
332 gr3d->client.base.class = HOST1X_CLASS_GR3D;
333 gr3d->client.base.syncpts = syncpts;
334 gr3d->client.base.num_syncpts = 1;
335
336 INIT_LIST_HEAD(&gr3d->client.list);
337 gr3d->client.ops = &gr3d_ops;
338
339 err = host1x_client_register(&gr3d->client.base);
340 if (err < 0) {
341 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
342 err);
343 return err;
344 }
345
346 /* initialize address register map */
347 for (i = 0; i < ARRAY_SIZE(gr3d_addr_regs); i++)
348 set_bit(gr3d_addr_regs[i], gr3d->addr_regs);
349
350 platform_set_drvdata(pdev, gr3d);
351
352 return 0;
353}
354
355static int gr3d_remove(struct platform_device *pdev)
356{
357 struct gr3d *gr3d = platform_get_drvdata(pdev);
358 int err;
359
360 err = host1x_client_unregister(&gr3d->client.base);
361 if (err < 0) {
362 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
363 err);
364 return err;
365 }
366
367 if (gr3d->clk_secondary) {
368 tegra_powergate_power_off(TEGRA_POWERGATE_3D1);
369 clk_disable_unprepare(gr3d->clk_secondary);
370 }
371
372 tegra_powergate_power_off(TEGRA_POWERGATE_3D);
373 clk_disable_unprepare(gr3d->clk);
374
375 return 0;
376}
377
378struct platform_driver tegra_gr3d_driver = {
379 .driver = {
380 .name = "tegra-gr3d",
381 .of_match_table = tegra_gr3d_match,
382 },
383 .probe = gr3d_probe,
384 .remove = gr3d_remove,
385};