blob: dd546d65a3830d819a48fc1463d55d1cc2110c18 [file] [log] [blame]
Hyok S. Choi75d90832006-03-27 14:58:25 +01001/*
2 * linux/arch/arm/kernel/head-nommu.S
3 *
4 * Copyright (C) 1994-2002 Russell King
5 * Copyright (C) 2003-2006 Hyok S. Choi
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Common kernel startup code (non-paged MM)
Hyok S. Choi75d90832006-03-27 14:58:25 +010012 *
13 */
Hyok S. Choi75d90832006-03-27 14:58:25 +010014#include <linux/linkage.h>
15#include <linux/init.h>
Vladimir Murzina0995c082017-10-16 12:54:05 +010016#include <linux/errno.h>
Hyok S. Choi75d90832006-03-27 14:58:25 +010017
18#include <asm/assembler.h>
Hyok S. Choi75d90832006-03-27 14:58:25 +010019#include <asm/ptrace.h>
Uwe Zeisberger2eb9d312006-05-05 15:11:14 +010020#include <asm/asm-offsets.h>
Jonathan Austin67c98452013-02-22 17:48:56 +000021#include <asm/memory.h>
Russell King15d07dc2012-03-28 18:30:01 +010022#include <asm/cp15.h>
Hyok S. Choi3b920ce2006-04-24 09:45:35 +010023#include <asm/thread_info.h>
Catalin Marinas55bdd692010-05-21 18:06:41 +010024#include <asm/v7m.h>
Jonathan Austin67c98452013-02-22 17:48:56 +000025#include <asm/mpu.h>
Jonathan Austin9dfc28b2013-04-18 18:37:24 +010026#include <asm/page.h>
Hyok S. Choi75d90832006-03-27 14:58:25 +010027
Hyok S. Choi75d90832006-03-27 14:58:25 +010028/*
29 * Kernel startup entry point.
30 * ---------------------------
31 *
32 * This is normally called from the decompressor code. The requirements
33 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
34 * r1 = machine nr.
35 *
36 * See linux/arch/arm/tools/mach-types for the complete list of machine
37 * numbers for r1.
38 *
39 */
Dave Martin540b5732011-07-13 15:53:30 +010040
Tim Abbott2abc1c52009-10-02 16:32:46 -040041 __HEAD
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +010042
43#ifdef CONFIG_CPU_THUMBONLY
44 .thumb
45ENTRY(stext)
46#else
47 .arm
Hyok S. Choi75d90832006-03-27 14:58:25 +010048ENTRY(stext)
Dave Martin540b5732011-07-13 15:53:30 +010049
Russell King14327c62015-04-21 14:17:25 +010050 THUMB( badr r9, 1f ) @ Kernel is always entered in ARM.
Dave Martin540b5732011-07-13 15:53:30 +010051 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
52 THUMB( .thumb ) @ switch to Thumb now.
53 THUMB(1: )
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +010054#endif
Dave Martin540b5732011-07-13 15:53:30 +010055
Catalin Marinasb86040a2009-07-24 12:32:54 +010056 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
Hyok S. Choi75d90832006-03-27 14:58:25 +010057 @ and irqs disabled
Catalin Marinas55bdd692010-05-21 18:06:41 +010058#if defined(CONFIG_CPU_CP15)
Hyok S. Choi75d90832006-03-27 14:58:25 +010059 mrc p15, 0, r9, c0, c0 @ get processor id
Catalin Marinas55bdd692010-05-21 18:06:41 +010060#elif defined(CONFIG_CPU_V7M)
61 ldr r9, =BASEADDR_V7M_SCB
62 ldr r9, [r9, V7M_SCB_CPUID]
63#else
64 ldr r9, =CONFIG_PROCESSOR_ID
Hyok S. Choif12d0d72006-09-26 17:36:37 +090065#endif
Hyok S. Choi75d90832006-03-27 14:58:25 +010066 bl __lookup_processor_type @ r5=procinfo r9=cpuid
67 movs r10, r5 @ invalid processor (r5=0)?
68 beq __error_p @ yes, error 'p'
Hyok S. Choi75d90832006-03-27 14:58:25 +010069
Jonathan Austin67c98452013-02-22 17:48:56 +000070#ifdef CONFIG_ARM_MPU
Jonathan Austin67c98452013-02-22 17:48:56 +000071 bl __setup_mpu
72#endif
Stefan Agner970d96f2015-06-02 20:43:24 +010073
Russell King14327c62015-04-21 14:17:25 +010074 badr lr, 1f @ return (PIC) address
Russell King0a9024e2015-04-19 20:28:53 +010075 ldr r12, [r10, #PROCINFO_INITFUNC]
76 add r12, r12, r10
77 ret r12
Vladimir Murzin22893aa2018-04-03 10:37:47 +0100781: ldr lr, =__mmap_switched
79 b __after_proc_init
Catalin Marinas93ed3972008-08-28 11:22:32 +010080ENDPROC(stext)
Hyok S. Choi75d90832006-03-27 14:58:25 +010081
Will Deacon01fafca2012-02-28 11:50:32 +000082#ifdef CONFIG_SMP
Russell King24491892013-07-31 11:37:17 +010083 .text
Will Deacon01fafca2012-02-28 11:50:32 +000084ENTRY(secondary_startup)
85 /*
86 * Common entry point for secondary CPUs.
87 *
88 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
89 * the processor type - there is no need to check the machine type
90 * as it has already been validated by the primary processor.
91 */
92 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
93#ifndef CONFIG_CPU_CP15
94 ldr r9, =CONFIG_PROCESSOR_ID
95#else
96 mrc p15, 0, r9, c0, c0 @ get processor id
97#endif
98 bl __lookup_processor_type @ r5=procinfo r9=cpuid
99 movs r10, r5 @ invalid processor?
100 beq __error_p @ yes, error 'p'
101
Stefan Agner970d96f2015-06-02 20:43:24 +0100102 ldr r7, __secondary_data
Jonathan Austineb083752013-02-22 18:51:30 +0000103
104#ifdef CONFIG_ARM_MPU
Vladimir Murzina0995c082017-10-16 12:54:05 +0100105 bl __secondary_setup_mpu @ Initialize the MPU
Jonathan Austineb083752013-02-22 18:51:30 +0000106#endif
107
Stefan Agner970d96f2015-06-02 20:43:24 +0100108 badr lr, 1f @ return (PIC) address
Russell King0a9024e2015-04-19 20:28:53 +0100109 ldr r12, [r10, #PROCINFO_INITFUNC]
110 add r12, r12, r10
111 ret r12
Stefan Agner970d96f2015-06-02 20:43:24 +01001121: bl __after_proc_init
Russell Kingb2c3e382015-04-04 20:09:46 +0100113 ldr sp, [r7, #12] @ set up the stack pointer
Will Deacon01fafca2012-02-28 11:50:32 +0000114 mov fp, #0
115 b secondary_start_kernel
Stefan Agner970d96f2015-06-02 20:43:24 +0100116ENDPROC(secondary_startup)
Will Deacon01fafca2012-02-28 11:50:32 +0000117
118 .type __secondary_data, %object
119__secondary_data:
120 .long secondary_data
Will Deacon01fafca2012-02-28 11:50:32 +0000121#endif /* CONFIG_SMP */
122
Hyok S. Choi75d90832006-03-27 14:58:25 +0100123/*
124 * Set the Control Register and Read the process ID.
125 */
Vladimir Murzin22893aa2018-04-03 10:37:47 +0100126 .text
Hyok S. Choi75d90832006-03-27 14:58:25 +0100127__after_proc_init:
Vladimir Murzin3c241212018-04-03 10:38:37 +0100128#ifdef CONFIG_ARM_MPU
129M_CLASS(movw r12, #:lower16:BASEADDR_V7M_SCB)
130M_CLASS(movt r12, #:upper16:BASEADDR_V7M_SCB)
131M_CLASS(ldr r3, [r12, 0x50])
132AR_CLASS(mrc p15, 0, r3, c0, c1, 4) @ Read ID_MMFR0
133 and r3, r3, #(MMFR0_PMSA) @ PMSA field
134 teq r3, #(MMFR0_PMSAv7) @ PMSA v7
Vladimir Murzin046835b2018-04-03 10:39:23 +0100135 beq 1f
136 teq r3, #(MMFR0_PMSAv8) @ PMSA v8
137 /*
138 * Memory region attributes for PMSAv8:
139 *
140 * n = AttrIndx[2:0]
141 * n MAIR
142 * DEVICE_nGnRnE 000 00000000
143 * NORMAL 001 11111111
144 */
145 ldreq r3, =PMSAv8_MAIR(0x00, PMSAv8_RGN_DEVICE_nGnRnE) | \
146 PMSAv8_MAIR(0xff, PMSAv8_RGN_NORMAL)
147AR_CLASS(mcreq p15, 0, r3, c10, c2, 0) @ MAIR 0
148M_CLASS(streq r3, [r12, #PMSAv8_MAIR0])
149 moveq r3, #0
150AR_CLASS(mcreq p15, 0, r3, c10, c2, 1) @ MAIR 1
151M_CLASS(streq r3, [r12, #PMSAv8_MAIR1])
152
1531:
Vladimir Murzin3c241212018-04-03 10:38:37 +0100154#endif
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900155#ifdef CONFIG_CPU_CP15
Catalin Marinas05efde92009-07-24 12:34:59 +0100156 /*
157 * CP15 system control register value returned in r0 from
158 * the CPU init function.
159 */
Vladimir Murzin3c241212018-04-03 10:38:37 +0100160
161#ifdef CONFIG_ARM_MPU
162 biceq r0, r0, #CR_BR @ Disable the 'default mem-map'
163 orreq r0, r0, #CR_M @ Set SCTRL.M (MPU on)
164#endif
Armando Visconti76e09202012-12-04 10:34:39 +0100165#if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
Hyok S. Choi75d90832006-03-27 14:58:25 +0100166 orr r0, r0, #CR_A
167#else
168 bic r0, r0, #CR_A
169#endif
170#ifdef CONFIG_CPU_DCACHE_DISABLE
171 bic r0, r0, #CR_C
172#endif
173#ifdef CONFIG_CPU_BPREDICT_DISABLE
174 bic r0, r0, #CR_Z
175#endif
176#ifdef CONFIG_CPU_ICACHE_DISABLE
177 bic r0, r0, #CR_I
178#endif
179 mcr p15, 0, r0, c1, c0, 0 @ write control reg
Vladimir Murzin3c241212018-04-03 10:38:37 +0100180 isb
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100181#elif defined (CONFIG_CPU_V7M)
Vladimir Murzin3c241212018-04-03 10:38:37 +0100182#ifdef CONFIG_ARM_MPU
183 ldreq r3, [r12, MPU_CTRL]
184 biceq r3, #MPU_CTRL_PRIVDEFENA
185 orreq r3, #MPU_CTRL_ENABLE
186 streq r3, [r12, MPU_CTRL]
187 isb
188#endif
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100189 /* For V7M systems we want to modify the CCR similarly to the SCTLR */
190#ifdef CONFIG_CPU_DCACHE_DISABLE
191 bic r0, r0, #V7M_SCB_CCR_DC
192#endif
193#ifdef CONFIG_CPU_BPREDICT_DISABLE
194 bic r0, r0, #V7M_SCB_CCR_BP
195#endif
196#ifdef CONFIG_CPU_ICACHE_DISABLE
197 bic r0, r0, #V7M_SCB_CCR_IC
198#endif
Vladimir Murzin3c241212018-04-03 10:38:37 +0100199 str r0, [r12, V7M_SCB_CCR]
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100200#endif /* CONFIG_CPU_CP15 elif CONFIG_CPU_V7M */
Stefan Agner970d96f2015-06-02 20:43:24 +0100201 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100202ENDPROC(__after_proc_init)
Hyok S. Choi3b920ce2006-04-24 09:45:35 +0100203 .ltorg
Hyok S. Choi75d90832006-03-27 14:58:25 +0100204
Jonathan Austin67c98452013-02-22 17:48:56 +0000205#ifdef CONFIG_ARM_MPU
206
207
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100208#ifndef CONFIG_CPU_V7M
Jonathan Austin67c98452013-02-22 17:48:56 +0000209/* Set which MPU region should be programmed */
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100210.macro set_region_nr tmp, rgnr, unused
Jonathan Austin67c98452013-02-22 17:48:56 +0000211 mov \tmp, \rgnr @ Use static region numbers
212 mcr p15, 0, \tmp, c6, c2, 0 @ Write RGNR
213.endm
214
215/* Setup a single MPU region, either D or I side (D-side for unified) */
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100216.macro setup_region bar, acr, sr, side = PMSAv7_DATA_SIDE, unused
Jonathan Austin67c98452013-02-22 17:48:56 +0000217 mcr p15, 0, \bar, c6, c1, (0 + \side) @ I/DRBAR
218 mcr p15, 0, \acr, c6, c1, (4 + \side) @ I/DRACR
219 mcr p15, 0, \sr, c6, c1, (2 + \side) @ I/DRSR
220.endm
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100221#else
222.macro set_region_nr tmp, rgnr, base
223 mov \tmp, \rgnr
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100224 str \tmp, [\base, #PMSAv7_RNR]
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100225.endm
Jonathan Austin67c98452013-02-22 17:48:56 +0000226
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100227.macro setup_region bar, acr, sr, unused, base
228 lsl \acr, \acr, #16
229 orr \acr, \acr, \sr
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100230 str \bar, [\base, #PMSAv7_RBAR]
231 str \acr, [\base, #PMSAv7_RASR]
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100232.endm
233
234#endif
Jonathan Austin67c98452013-02-22 17:48:56 +0000235/*
236 * Setup the MPU and initial MPU Regions. We create the following regions:
237 * Region 0: Use this for probing the MPU details, so leave disabled.
238 * Region 1: Background region - covers the whole of RAM as strongly ordered
239 * Region 2: Normal, Shared, cacheable for RAM. From PHYS_OFFSET, size from r6
Jonathan Austin9dfc28b2013-04-18 18:37:24 +0100240 * Region 3: Normal, shared, inaccessible from PL0 to protect the vectors page
Jonathan Austin67c98452013-02-22 17:48:56 +0000241 *
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100242 * r6: Value to be written to DRSR (and IRSR if required) for PMSAv7_RAM_REGION
Jonathan Austin67c98452013-02-22 17:48:56 +0000243*/
Vladimir Murzin22893aa2018-04-03 10:37:47 +0100244 __HEAD
Jonathan Austin67c98452013-02-22 17:48:56 +0000245
246ENTRY(__setup_mpu)
247
248 /* Probe for v7 PMSA compliance */
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100249M_CLASS(movw r12, #:lower16:BASEADDR_V7M_SCB)
250M_CLASS(movt r12, #:upper16:BASEADDR_V7M_SCB)
251
252AR_CLASS(mrc p15, 0, r0, c0, c1, 4) @ Read ID_MMFR0
253M_CLASS(ldr r0, [r12, 0x50])
Jonathan Austin67c98452013-02-22 17:48:56 +0000254 and r0, r0, #(MMFR0_PMSA) @ PMSA field
255 teq r0, #(MMFR0_PMSAv7) @ PMSA v7
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100256 beq __setup_pmsa_v7
Vladimir Murzin046835b2018-04-03 10:39:23 +0100257 teq r0, #(MMFR0_PMSAv8) @ PMSA v8
258 beq __setup_pmsa_v8
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100259
260 ret lr
261ENDPROC(__setup_mpu)
262
263ENTRY(__setup_pmsa_v7)
264 /* Calculate the size of a region covering just the kernel */
265 ldr r5, =PLAT_PHYS_OFFSET @ Region start: PHYS_OFFSET
266 ldr r6, =(_end) @ Cover whole kernel
267 sub r6, r6, r5 @ Minimum size of region to map
268 clz r6, r6 @ Region size must be 2^N...
269 rsb r6, r6, #31 @ ...so round up region size
270 lsl r6, r6, #PMSAv7_RSR_SZ @ Put size in right field
271 orr r6, r6, #(1 << PMSAv7_RSR_EN) @ Set region enabled bit
Jonathan Austin67c98452013-02-22 17:48:56 +0000272
273 /* Determine whether the D/I-side memory map is unified. We set the
274 * flags here and continue to use them for the rest of this function */
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100275AR_CLASS(mrc p15, 0, r0, c0, c0, 4) @ MPUIR
276M_CLASS(ldr r0, [r12, #MPU_TYPE])
Jonathan Austin67c98452013-02-22 17:48:56 +0000277 ands r5, r0, #MPUIR_DREGION_SZMASK @ 0 size d region => No MPU
Vladimir Murzina0995c082017-10-16 12:54:05 +0100278 bxeq lr
Jonathan Austin67c98452013-02-22 17:48:56 +0000279 tst r0, #MPUIR_nU @ MPUIR_nU = 0 for unified
280
281 /* Setup second region first to free up r6 */
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100282 set_region_nr r0, #PMSAv7_RAM_REGION, r12
Jonathan Austin67c98452013-02-22 17:48:56 +0000283 isb
284 /* Full access from PL0, PL1, shared for CONFIG_SMP, cacheable */
Russell Kingb713aa02013-12-10 19:21:08 +0000285 ldr r0, =PLAT_PHYS_OFFSET @ RAM starts at PHYS_OFFSET
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100286 ldr r5,=(PMSAv7_AP_PL1RW_PL0RW | PMSAv7_RGN_NORMAL)
Jonathan Austin67c98452013-02-22 17:48:56 +0000287
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100288 setup_region r0, r5, r6, PMSAv7_DATA_SIDE, r12 @ PHYS_OFFSET, shared, enabled
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100289 beq 1f @ Memory-map not unified
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100290 setup_region r0, r5, r6, PMSAv7_INSTR_SIDE, r12 @ PHYS_OFFSET, shared, enabled
Jonathan Austin67c98452013-02-22 17:48:56 +00002911: isb
292
293 /* First/background region */
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100294 set_region_nr r0, #PMSAv7_BG_REGION, r12
Jonathan Austin67c98452013-02-22 17:48:56 +0000295 isb
296 /* Execute Never, strongly ordered, inaccessible to PL0, rw PL1 */
297 mov r0, #0 @ BG region starts at 0x0
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100298 ldr r5,=(PMSAv7_ACR_XN | PMSAv7_RGN_STRONGLY_ORDERED | PMSAv7_AP_PL1RW_PL0NA)
299 mov r6, #PMSAv7_RSR_ALL_MEM @ 4GB region, enabled
Jonathan Austin67c98452013-02-22 17:48:56 +0000300
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100301 setup_region r0, r5, r6, PMSAv7_DATA_SIDE, r12 @ 0x0, BG region, enabled
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100302 beq 2f @ Memory-map not unified
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100303 setup_region r0, r5, r6, PMSAv7_INSTR_SIDE r12 @ 0x0, BG region, enabled
Jonathan Austin67c98452013-02-22 17:48:56 +00003042: isb
305
Vladimir Murzin21621832017-10-16 13:00:45 +0100306#ifdef CONFIG_XIP_KERNEL
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100307 set_region_nr r0, #PMSAv7_ROM_REGION, r12
Vladimir Murzin21621832017-10-16 13:00:45 +0100308 isb
309
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100310 ldr r5,=(PMSAv7_AP_PL1RO_PL0NA | PMSAv7_RGN_NORMAL)
Vladimir Murzin21621832017-10-16 13:00:45 +0100311
312 ldr r0, =CONFIG_XIP_PHYS_ADDR @ ROM start
313 ldr r6, =(_exiprom) @ ROM end
314 sub r6, r6, r0 @ Minimum size of region to map
315 clz r6, r6 @ Region size must be 2^N...
316 rsb r6, r6, #31 @ ...so round up region size
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100317 lsl r6, r6, #PMSAv7_RSR_SZ @ Put size in right field
318 orr r6, r6, #(1 << PMSAv7_RSR_EN) @ Set region enabled bit
Vladimir Murzin21621832017-10-16 13:00:45 +0100319
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100320 setup_region r0, r5, r6, PMSAv7_DATA_SIDE, r12 @ XIP_PHYS_ADDR, shared, enabled
Vladimir Murzin21621832017-10-16 13:00:45 +0100321 beq 3f @ Memory-map not unified
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100322 setup_region r0, r5, r6, PMSAv7_INSTR_SIDE, r12 @ XIP_PHYS_ADDR, shared, enabled
Vladimir Murzin21621832017-10-16 13:00:45 +01003233: isb
324#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100325 ret lr
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100326ENDPROC(__setup_pmsa_v7)
Vladimir Murzina0995c082017-10-16 12:54:05 +0100327
Vladimir Murzin046835b2018-04-03 10:39:23 +0100328ENTRY(__setup_pmsa_v8)
329 mov r0, #0
330AR_CLASS(mcr p15, 0, r0, c6, c2, 1) @ PRSEL
331M_CLASS(str r0, [r12, #PMSAv8_RNR])
332 isb
333
334#ifdef CONFIG_XIP_KERNEL
335 ldr r5, =CONFIG_XIP_PHYS_ADDR @ ROM start
336 ldr r6, =(_exiprom) @ ROM end
337 sub r6, r6, #1
338 bic r6, r6, #(PMSAv8_MINALIGN - 1)
339
340 orr r5, r5, #(PMSAv8_AP_PL1RW_PL0NA | PMSAv8_RGN_SHARED)
341 orr r6, r6, #(PMSAv8_LAR_IDX(PMSAv8_RGN_NORMAL) | PMSAv8_LAR_EN)
342
343AR_CLASS(mcr p15, 0, r5, c6, c8, 0) @ PRBAR0
344AR_CLASS(mcr p15, 0, r6, c6, c8, 1) @ PRLAR0
345M_CLASS(str r5, [r12, #PMSAv8_RBAR_A(0)])
346M_CLASS(str r6, [r12, #PMSAv8_RLAR_A(0)])
347#endif
348
349 ldr r5, =KERNEL_START
350 ldr r6, =KERNEL_END
351 sub r6, r6, #1
352 bic r6, r6, #(PMSAv8_MINALIGN - 1)
353
354 orr r5, r5, #(PMSAv8_AP_PL1RW_PL0NA | PMSAv8_RGN_SHARED)
355 orr r6, r6, #(PMSAv8_LAR_IDX(PMSAv8_RGN_NORMAL) | PMSAv8_LAR_EN)
356
357AR_CLASS(mcr p15, 0, r5, c6, c8, 4) @ PRBAR1
358AR_CLASS(mcr p15, 0, r6, c6, c8, 5) @ PRLAR1
359M_CLASS(str r5, [r12, #PMSAv8_RBAR_A(1)])
360M_CLASS(str r6, [r12, #PMSAv8_RLAR_A(1)])
361
362 /* Setup Background: 0x0 - min(KERNEL_START, XIP_PHYS_ADDR) */
363#ifdef CONFIG_XIP_KERNEL
364 ldr r6, =KERNEL_START
365 ldr r5, =CONFIG_XIP_PHYS_ADDR
366 cmp r6, r5
367 movcs r6, r5
368#else
369 ldr r6, =KERNEL_START
370#endif
371 cmp r6, #0
372 beq 1f
373
374 mov r5, #0
375 sub r6, r6, #1
376 bic r6, r6, #(PMSAv8_MINALIGN - 1)
377
378 orr r5, r5, #(PMSAv8_AP_PL1RW_PL0NA | PMSAv8_RGN_SHARED | PMSAv8_BAR_XN)
379 orr r6, r6, #(PMSAv8_LAR_IDX(PMSAv8_RGN_DEVICE_nGnRnE) | PMSAv8_LAR_EN)
380
381AR_CLASS(mcr p15, 0, r5, c6, c9, 0) @ PRBAR2
382AR_CLASS(mcr p15, 0, r6, c6, c9, 1) @ PRLAR2
383M_CLASS(str r5, [r12, #PMSAv8_RBAR_A(2)])
384M_CLASS(str r6, [r12, #PMSAv8_RLAR_A(2)])
385
3861:
387 /* Setup Background: max(KERNEL_END, _exiprom) - 0xffffffff */
388#ifdef CONFIG_XIP_KERNEL
389 ldr r5, =KERNEL_END
390 ldr r6, =(_exiprom)
391 cmp r5, r6
392 movcc r5, r6
393#else
394 ldr r5, =KERNEL_END
395#endif
396 mov r6, #0xffffffff
397 bic r6, r6, #(PMSAv8_MINALIGN - 1)
398
399 orr r5, r5, #(PMSAv8_AP_PL1RW_PL0NA | PMSAv8_RGN_SHARED | PMSAv8_BAR_XN)
400 orr r6, r6, #(PMSAv8_LAR_IDX(PMSAv8_RGN_DEVICE_nGnRnE) | PMSAv8_LAR_EN)
401
402AR_CLASS(mcr p15, 0, r5, c6, c9, 4) @ PRBAR3
403AR_CLASS(mcr p15, 0, r6, c6, c9, 5) @ PRLAR3
404M_CLASS(str r5, [r12, #PMSAv8_RBAR_A(3)])
405M_CLASS(str r6, [r12, #PMSAv8_RLAR_A(3)])
406
407#ifdef CONFIG_XIP_KERNEL
408 /* Setup Background: min(_exiprom, KERNEL_END) - max(KERNEL_START, XIP_PHYS_ADDR) */
409 ldr r5, =(_exiprom)
410 ldr r6, =KERNEL_END
411 cmp r5, r6
412 movcs r5, r6
413
414 ldr r6, =KERNEL_START
415 ldr r0, =CONFIG_XIP_PHYS_ADDR
416 cmp r6, r0
417 movcc r6, r0
418
419 sub r6, r6, #1
420 bic r6, r6, #(PMSAv8_MINALIGN - 1)
421
422 orr r5, r5, #(PMSAv8_AP_PL1RW_PL0NA | PMSAv8_RGN_SHARED | PMSAv8_BAR_XN)
423 orr r6, r6, #(PMSAv8_LAR_IDX(PMSAv8_RGN_DEVICE_nGnRnE) | PMSAv8_LAR_EN)
424
425#ifdef CONFIG_CPU_V7M
426 /* There is no alias for n == 4 */
427 mov r0, #4
428 str r0, [r12, #PMSAv8_RNR] @ PRSEL
429 isb
430
431 str r5, [r12, #PMSAv8_RBAR_A(0)]
432 str r6, [r12, #PMSAv8_RLAR_A(0)]
433#else
434 mcr p15, 0, r5, c6, c10, 1 @ PRBAR4
435 mcr p15, 0, r6, c6, c10, 2 @ PRLAR4
436#endif
437#endif
438 ret lr
439ENDPROC(__setup_pmsa_v8)
440
Vladimir Murzina0995c082017-10-16 12:54:05 +0100441#ifdef CONFIG_SMP
442/*
443 * r6: pointer at mpu_rgn_info
444 */
445
Vladimir Murzin22893aa2018-04-03 10:37:47 +0100446 .text
Vladimir Murzina0995c082017-10-16 12:54:05 +0100447ENTRY(__secondary_setup_mpu)
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100448 /* Use MPU region info supplied by __cpu_up */
449 ldr r6, [r7] @ get secondary_data.mpu_rgn_info
450
Vladimir Murzina0995c082017-10-16 12:54:05 +0100451 /* Probe for v7 PMSA compliance */
452 mrc p15, 0, r0, c0, c1, 4 @ Read ID_MMFR0
453 and r0, r0, #(MMFR0_PMSA) @ PMSA field
454 teq r0, #(MMFR0_PMSAv7) @ PMSA v7
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100455 beq __secondary_setup_pmsa_v7
Vladimir Murzin046835b2018-04-03 10:39:23 +0100456 teq r0, #(MMFR0_PMSAv8) @ PMSA v8
457 beq __secondary_setup_pmsa_v8
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100458 b __error_p
459ENDPROC(__secondary_setup_mpu)
Vladimir Murzina0995c082017-10-16 12:54:05 +0100460
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100461/*
462 * r6: pointer at mpu_rgn_info
463 */
464ENTRY(__secondary_setup_pmsa_v7)
Vladimir Murzina0995c082017-10-16 12:54:05 +0100465 /* Determine whether the D/I-side memory map is unified. We set the
466 * flags here and continue to use them for the rest of this function */
467 mrc p15, 0, r0, c0, c0, 4 @ MPUIR
468 ands r5, r0, #MPUIR_DREGION_SZMASK @ 0 size d region => No MPU
469 beq __error_p
470
471 ldr r4, [r6, #MPU_RNG_INFO_USED]
472 mov r5, #MPU_RNG_SIZE
473 add r3, r6, #MPU_RNG_INFO_RNGS
474 mla r3, r4, r5, r3
475
4761:
477 tst r0, #MPUIR_nU @ MPUIR_nU = 0 for unified
478 sub r3, r3, #MPU_RNG_SIZE
479 sub r4, r4, #1
480
481 set_region_nr r0, r4
482 isb
483
484 ldr r0, [r3, #MPU_RGN_DRBAR]
485 ldr r6, [r3, #MPU_RGN_DRSR]
486 ldr r5, [r3, #MPU_RGN_DRACR]
487
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100488 setup_region r0, r5, r6, PMSAv7_DATA_SIDE
Vladimir Murzina0995c082017-10-16 12:54:05 +0100489 beq 2f
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100490 setup_region r0, r5, r6, PMSAv7_INSTR_SIDE
Vladimir Murzina0995c082017-10-16 12:54:05 +01004912: isb
492
493 mrc p15, 0, r0, c0, c0, 4 @ Reevaluate the MPUIR
494 cmp r4, #0
495 bgt 1b
496
Vladimir Murzina0995c082017-10-16 12:54:05 +0100497 ret lr
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100498ENDPROC(__secondary_setup_pmsa_v7)
Vladimir Murzina0995c082017-10-16 12:54:05 +0100499
Vladimir Murzin046835b2018-04-03 10:39:23 +0100500ENTRY(__secondary_setup_pmsa_v8)
501 ldr r4, [r6, #MPU_RNG_INFO_USED]
502#ifndef CONFIG_XIP_KERNEL
503 add r4, r4, #1
504#endif
505 mov r5, #MPU_RNG_SIZE
506 add r3, r6, #MPU_RNG_INFO_RNGS
507 mla r3, r4, r5, r3
508
5091:
510 sub r3, r3, #MPU_RNG_SIZE
511 sub r4, r4, #1
512
513 mcr p15, 0, r4, c6, c2, 1 @ PRSEL
514 isb
515
516 ldr r5, [r3, #MPU_RGN_PRBAR]
517 ldr r6, [r3, #MPU_RGN_PRLAR]
518
519 mcr p15, 0, r5, c6, c3, 0 @ PRBAR
520 mcr p15, 0, r6, c6, c3, 1 @ PRLAR
521
522 cmp r4, #0
523 bgt 1b
524
525 ret lr
526ENDPROC(__secondary_setup_pmsa_v8)
Vladimir Murzina0995c082017-10-16 12:54:05 +0100527#endif /* CONFIG_SMP */
528#endif /* CONFIG_ARM_MPU */
Hyok S. Choi75d90832006-03-27 14:58:25 +0100529#include "head-common.S"