blob: 2f0f1ba6e23767061449da287332300f5454c7c6 [file] [log] [blame]
Hyok S. Choi75d90832006-03-27 14:58:25 +01001/*
2 * linux/arch/arm/kernel/head-nommu.S
3 *
4 * Copyright (C) 1994-2002 Russell King
5 * Copyright (C) 2003-2006 Hyok S. Choi
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Common kernel startup code (non-paged MM)
Hyok S. Choi75d90832006-03-27 14:58:25 +010012 *
13 */
Hyok S. Choi75d90832006-03-27 14:58:25 +010014#include <linux/linkage.h>
15#include <linux/init.h>
Vladimir Murzina0995c082017-10-16 12:54:05 +010016#include <linux/errno.h>
Hyok S. Choi75d90832006-03-27 14:58:25 +010017
18#include <asm/assembler.h>
Hyok S. Choi75d90832006-03-27 14:58:25 +010019#include <asm/ptrace.h>
Uwe Zeisberger2eb9d312006-05-05 15:11:14 +010020#include <asm/asm-offsets.h>
Jonathan Austin67c98452013-02-22 17:48:56 +000021#include <asm/memory.h>
Russell King15d07dc2012-03-28 18:30:01 +010022#include <asm/cp15.h>
Hyok S. Choi3b920ce2006-04-24 09:45:35 +010023#include <asm/thread_info.h>
Catalin Marinas55bdd692010-05-21 18:06:41 +010024#include <asm/v7m.h>
Jonathan Austin67c98452013-02-22 17:48:56 +000025#include <asm/mpu.h>
Jonathan Austin9dfc28b2013-04-18 18:37:24 +010026#include <asm/page.h>
Hyok S. Choi75d90832006-03-27 14:58:25 +010027
Hyok S. Choi75d90832006-03-27 14:58:25 +010028/*
29 * Kernel startup entry point.
30 * ---------------------------
31 *
32 * This is normally called from the decompressor code. The requirements
33 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
34 * r1 = machine nr.
35 *
36 * See linux/arch/arm/tools/mach-types for the complete list of machine
37 * numbers for r1.
38 *
39 */
Dave Martin540b5732011-07-13 15:53:30 +010040
Tim Abbott2abc1c52009-10-02 16:32:46 -040041 __HEAD
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +010042
43#ifdef CONFIG_CPU_THUMBONLY
44 .thumb
45ENTRY(stext)
46#else
47 .arm
Hyok S. Choi75d90832006-03-27 14:58:25 +010048ENTRY(stext)
Dave Martin540b5732011-07-13 15:53:30 +010049
Russell King14327c62015-04-21 14:17:25 +010050 THUMB( badr r9, 1f ) @ Kernel is always entered in ARM.
Dave Martin540b5732011-07-13 15:53:30 +010051 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
52 THUMB( .thumb ) @ switch to Thumb now.
53 THUMB(1: )
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +010054#endif
Dave Martin540b5732011-07-13 15:53:30 +010055
Catalin Marinasb86040a2009-07-24 12:32:54 +010056 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
Hyok S. Choi75d90832006-03-27 14:58:25 +010057 @ and irqs disabled
Catalin Marinas55bdd692010-05-21 18:06:41 +010058#if defined(CONFIG_CPU_CP15)
Hyok S. Choi75d90832006-03-27 14:58:25 +010059 mrc p15, 0, r9, c0, c0 @ get processor id
Catalin Marinas55bdd692010-05-21 18:06:41 +010060#elif defined(CONFIG_CPU_V7M)
61 ldr r9, =BASEADDR_V7M_SCB
62 ldr r9, [r9, V7M_SCB_CPUID]
63#else
64 ldr r9, =CONFIG_PROCESSOR_ID
Hyok S. Choif12d0d72006-09-26 17:36:37 +090065#endif
Hyok S. Choi75d90832006-03-27 14:58:25 +010066 bl __lookup_processor_type @ r5=procinfo r9=cpuid
67 movs r10, r5 @ invalid processor (r5=0)?
68 beq __error_p @ yes, error 'p'
Hyok S. Choi75d90832006-03-27 14:58:25 +010069
Jonathan Austin67c98452013-02-22 17:48:56 +000070#ifdef CONFIG_ARM_MPU
Jonathan Austin67c98452013-02-22 17:48:56 +000071 bl __setup_mpu
72#endif
Stefan Agner970d96f2015-06-02 20:43:24 +010073
Russell King14327c62015-04-21 14:17:25 +010074 badr lr, 1f @ return (PIC) address
Russell King0a9024e2015-04-19 20:28:53 +010075 ldr r12, [r10, #PROCINFO_INITFUNC]
76 add r12, r12, r10
77 ret r12
Vladimir Murzin22893aa2018-04-03 10:37:47 +0100781: ldr lr, =__mmap_switched
79 b __after_proc_init
Catalin Marinas93ed3972008-08-28 11:22:32 +010080ENDPROC(stext)
Hyok S. Choi75d90832006-03-27 14:58:25 +010081
Will Deacon01fafca2012-02-28 11:50:32 +000082#ifdef CONFIG_SMP
Russell King24491892013-07-31 11:37:17 +010083 .text
Will Deacon01fafca2012-02-28 11:50:32 +000084ENTRY(secondary_startup)
85 /*
86 * Common entry point for secondary CPUs.
87 *
88 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
89 * the processor type - there is no need to check the machine type
90 * as it has already been validated by the primary processor.
91 */
92 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
93#ifndef CONFIG_CPU_CP15
94 ldr r9, =CONFIG_PROCESSOR_ID
95#else
96 mrc p15, 0, r9, c0, c0 @ get processor id
97#endif
98 bl __lookup_processor_type @ r5=procinfo r9=cpuid
99 movs r10, r5 @ invalid processor?
100 beq __error_p @ yes, error 'p'
101
Stefan Agner970d96f2015-06-02 20:43:24 +0100102 ldr r7, __secondary_data
Jonathan Austineb083752013-02-22 18:51:30 +0000103
104#ifdef CONFIG_ARM_MPU
Vladimir Murzina0995c082017-10-16 12:54:05 +0100105 bl __secondary_setup_mpu @ Initialize the MPU
Jonathan Austineb083752013-02-22 18:51:30 +0000106#endif
107
Stefan Agner970d96f2015-06-02 20:43:24 +0100108 badr lr, 1f @ return (PIC) address
Russell King0a9024e2015-04-19 20:28:53 +0100109 ldr r12, [r10, #PROCINFO_INITFUNC]
110 add r12, r12, r10
111 ret r12
Stefan Agner970d96f2015-06-02 20:43:24 +01001121: bl __after_proc_init
Russell Kingb2c3e382015-04-04 20:09:46 +0100113 ldr sp, [r7, #12] @ set up the stack pointer
Will Deacon01fafca2012-02-28 11:50:32 +0000114 mov fp, #0
115 b secondary_start_kernel
Stefan Agner970d96f2015-06-02 20:43:24 +0100116ENDPROC(secondary_startup)
Will Deacon01fafca2012-02-28 11:50:32 +0000117
118 .type __secondary_data, %object
119__secondary_data:
120 .long secondary_data
Will Deacon01fafca2012-02-28 11:50:32 +0000121#endif /* CONFIG_SMP */
122
Hyok S. Choi75d90832006-03-27 14:58:25 +0100123/*
124 * Set the Control Register and Read the process ID.
125 */
Vladimir Murzin22893aa2018-04-03 10:37:47 +0100126 .text
Hyok S. Choi75d90832006-03-27 14:58:25 +0100127__after_proc_init:
Vladimir Murzin3c241212018-04-03 10:38:37 +0100128#ifdef CONFIG_ARM_MPU
129M_CLASS(movw r12, #:lower16:BASEADDR_V7M_SCB)
130M_CLASS(movt r12, #:upper16:BASEADDR_V7M_SCB)
131M_CLASS(ldr r3, [r12, 0x50])
132AR_CLASS(mrc p15, 0, r3, c0, c1, 4) @ Read ID_MMFR0
133 and r3, r3, #(MMFR0_PMSA) @ PMSA field
134 teq r3, #(MMFR0_PMSAv7) @ PMSA v7
135#endif
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900136#ifdef CONFIG_CPU_CP15
Catalin Marinas05efde92009-07-24 12:34:59 +0100137 /*
138 * CP15 system control register value returned in r0 from
139 * the CPU init function.
140 */
Vladimir Murzin3c241212018-04-03 10:38:37 +0100141
142#ifdef CONFIG_ARM_MPU
143 biceq r0, r0, #CR_BR @ Disable the 'default mem-map'
144 orreq r0, r0, #CR_M @ Set SCTRL.M (MPU on)
145#endif
Armando Visconti76e09202012-12-04 10:34:39 +0100146#if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
Hyok S. Choi75d90832006-03-27 14:58:25 +0100147 orr r0, r0, #CR_A
148#else
149 bic r0, r0, #CR_A
150#endif
151#ifdef CONFIG_CPU_DCACHE_DISABLE
152 bic r0, r0, #CR_C
153#endif
154#ifdef CONFIG_CPU_BPREDICT_DISABLE
155 bic r0, r0, #CR_Z
156#endif
157#ifdef CONFIG_CPU_ICACHE_DISABLE
158 bic r0, r0, #CR_I
159#endif
160 mcr p15, 0, r0, c1, c0, 0 @ write control reg
Vladimir Murzin3c241212018-04-03 10:38:37 +0100161 isb
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100162#elif defined (CONFIG_CPU_V7M)
Vladimir Murzin3c241212018-04-03 10:38:37 +0100163#ifdef CONFIG_ARM_MPU
164 ldreq r3, [r12, MPU_CTRL]
165 biceq r3, #MPU_CTRL_PRIVDEFENA
166 orreq r3, #MPU_CTRL_ENABLE
167 streq r3, [r12, MPU_CTRL]
168 isb
169#endif
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100170 /* For V7M systems we want to modify the CCR similarly to the SCTLR */
171#ifdef CONFIG_CPU_DCACHE_DISABLE
172 bic r0, r0, #V7M_SCB_CCR_DC
173#endif
174#ifdef CONFIG_CPU_BPREDICT_DISABLE
175 bic r0, r0, #V7M_SCB_CCR_BP
176#endif
177#ifdef CONFIG_CPU_ICACHE_DISABLE
178 bic r0, r0, #V7M_SCB_CCR_IC
179#endif
Vladimir Murzin3c241212018-04-03 10:38:37 +0100180 str r0, [r12, V7M_SCB_CCR]
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100181#endif /* CONFIG_CPU_CP15 elif CONFIG_CPU_V7M */
Stefan Agner970d96f2015-06-02 20:43:24 +0100182 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100183ENDPROC(__after_proc_init)
Hyok S. Choi3b920ce2006-04-24 09:45:35 +0100184 .ltorg
Hyok S. Choi75d90832006-03-27 14:58:25 +0100185
Jonathan Austin67c98452013-02-22 17:48:56 +0000186#ifdef CONFIG_ARM_MPU
187
188
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100189#ifndef CONFIG_CPU_V7M
Jonathan Austin67c98452013-02-22 17:48:56 +0000190/* Set which MPU region should be programmed */
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100191.macro set_region_nr tmp, rgnr, unused
Jonathan Austin67c98452013-02-22 17:48:56 +0000192 mov \tmp, \rgnr @ Use static region numbers
193 mcr p15, 0, \tmp, c6, c2, 0 @ Write RGNR
194.endm
195
196/* Setup a single MPU region, either D or I side (D-side for unified) */
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100197.macro setup_region bar, acr, sr, side = PMSAv7_DATA_SIDE, unused
Jonathan Austin67c98452013-02-22 17:48:56 +0000198 mcr p15, 0, \bar, c6, c1, (0 + \side) @ I/DRBAR
199 mcr p15, 0, \acr, c6, c1, (4 + \side) @ I/DRACR
200 mcr p15, 0, \sr, c6, c1, (2 + \side) @ I/DRSR
201.endm
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100202#else
203.macro set_region_nr tmp, rgnr, base
204 mov \tmp, \rgnr
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100205 str \tmp, [\base, #PMSAv7_RNR]
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100206.endm
Jonathan Austin67c98452013-02-22 17:48:56 +0000207
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100208.macro setup_region bar, acr, sr, unused, base
209 lsl \acr, \acr, #16
210 orr \acr, \acr, \sr
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100211 str \bar, [\base, #PMSAv7_RBAR]
212 str \acr, [\base, #PMSAv7_RASR]
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100213.endm
214
215#endif
Jonathan Austin67c98452013-02-22 17:48:56 +0000216/*
217 * Setup the MPU and initial MPU Regions. We create the following regions:
218 * Region 0: Use this for probing the MPU details, so leave disabled.
219 * Region 1: Background region - covers the whole of RAM as strongly ordered
220 * Region 2: Normal, Shared, cacheable for RAM. From PHYS_OFFSET, size from r6
Jonathan Austin9dfc28b2013-04-18 18:37:24 +0100221 * Region 3: Normal, shared, inaccessible from PL0 to protect the vectors page
Jonathan Austin67c98452013-02-22 17:48:56 +0000222 *
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100223 * r6: Value to be written to DRSR (and IRSR if required) for PMSAv7_RAM_REGION
Jonathan Austin67c98452013-02-22 17:48:56 +0000224*/
Vladimir Murzin22893aa2018-04-03 10:37:47 +0100225 __HEAD
Jonathan Austin67c98452013-02-22 17:48:56 +0000226
227ENTRY(__setup_mpu)
228
229 /* Probe for v7 PMSA compliance */
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100230M_CLASS(movw r12, #:lower16:BASEADDR_V7M_SCB)
231M_CLASS(movt r12, #:upper16:BASEADDR_V7M_SCB)
232
233AR_CLASS(mrc p15, 0, r0, c0, c1, 4) @ Read ID_MMFR0
234M_CLASS(ldr r0, [r12, 0x50])
Jonathan Austin67c98452013-02-22 17:48:56 +0000235 and r0, r0, #(MMFR0_PMSA) @ PMSA field
236 teq r0, #(MMFR0_PMSAv7) @ PMSA v7
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100237 beq __setup_pmsa_v7
238
239 ret lr
240ENDPROC(__setup_mpu)
241
242ENTRY(__setup_pmsa_v7)
243 /* Calculate the size of a region covering just the kernel */
244 ldr r5, =PLAT_PHYS_OFFSET @ Region start: PHYS_OFFSET
245 ldr r6, =(_end) @ Cover whole kernel
246 sub r6, r6, r5 @ Minimum size of region to map
247 clz r6, r6 @ Region size must be 2^N...
248 rsb r6, r6, #31 @ ...so round up region size
249 lsl r6, r6, #PMSAv7_RSR_SZ @ Put size in right field
250 orr r6, r6, #(1 << PMSAv7_RSR_EN) @ Set region enabled bit
Jonathan Austin67c98452013-02-22 17:48:56 +0000251
252 /* Determine whether the D/I-side memory map is unified. We set the
253 * flags here and continue to use them for the rest of this function */
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100254AR_CLASS(mrc p15, 0, r0, c0, c0, 4) @ MPUIR
255M_CLASS(ldr r0, [r12, #MPU_TYPE])
Jonathan Austin67c98452013-02-22 17:48:56 +0000256 ands r5, r0, #MPUIR_DREGION_SZMASK @ 0 size d region => No MPU
Vladimir Murzina0995c082017-10-16 12:54:05 +0100257 bxeq lr
Jonathan Austin67c98452013-02-22 17:48:56 +0000258 tst r0, #MPUIR_nU @ MPUIR_nU = 0 for unified
259
260 /* Setup second region first to free up r6 */
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100261 set_region_nr r0, #PMSAv7_RAM_REGION, r12
Jonathan Austin67c98452013-02-22 17:48:56 +0000262 isb
263 /* Full access from PL0, PL1, shared for CONFIG_SMP, cacheable */
Russell Kingb713aa02013-12-10 19:21:08 +0000264 ldr r0, =PLAT_PHYS_OFFSET @ RAM starts at PHYS_OFFSET
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100265 ldr r5,=(PMSAv7_AP_PL1RW_PL0RW | PMSAv7_RGN_NORMAL)
Jonathan Austin67c98452013-02-22 17:48:56 +0000266
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100267 setup_region r0, r5, r6, PMSAv7_DATA_SIDE, r12 @ PHYS_OFFSET, shared, enabled
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100268 beq 1f @ Memory-map not unified
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100269 setup_region r0, r5, r6, PMSAv7_INSTR_SIDE, r12 @ PHYS_OFFSET, shared, enabled
Jonathan Austin67c98452013-02-22 17:48:56 +00002701: isb
271
272 /* First/background region */
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100273 set_region_nr r0, #PMSAv7_BG_REGION, r12
Jonathan Austin67c98452013-02-22 17:48:56 +0000274 isb
275 /* Execute Never, strongly ordered, inaccessible to PL0, rw PL1 */
276 mov r0, #0 @ BG region starts at 0x0
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100277 ldr r5,=(PMSAv7_ACR_XN | PMSAv7_RGN_STRONGLY_ORDERED | PMSAv7_AP_PL1RW_PL0NA)
278 mov r6, #PMSAv7_RSR_ALL_MEM @ 4GB region, enabled
Jonathan Austin67c98452013-02-22 17:48:56 +0000279
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100280 setup_region r0, r5, r6, PMSAv7_DATA_SIDE, r12 @ 0x0, BG region, enabled
Vladimir Murzin9fcb01a2017-10-16 12:57:48 +0100281 beq 2f @ Memory-map not unified
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100282 setup_region r0, r5, r6, PMSAv7_INSTR_SIDE r12 @ 0x0, BG region, enabled
Jonathan Austin67c98452013-02-22 17:48:56 +00002832: isb
284
Vladimir Murzin21621832017-10-16 13:00:45 +0100285#ifdef CONFIG_XIP_KERNEL
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100286 set_region_nr r0, #PMSAv7_ROM_REGION, r12
Vladimir Murzin21621832017-10-16 13:00:45 +0100287 isb
288
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100289 ldr r5,=(PMSAv7_AP_PL1RO_PL0NA | PMSAv7_RGN_NORMAL)
Vladimir Murzin21621832017-10-16 13:00:45 +0100290
291 ldr r0, =CONFIG_XIP_PHYS_ADDR @ ROM start
292 ldr r6, =(_exiprom) @ ROM end
293 sub r6, r6, r0 @ Minimum size of region to map
294 clz r6, r6 @ Region size must be 2^N...
295 rsb r6, r6, #31 @ ...so round up region size
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100296 lsl r6, r6, #PMSAv7_RSR_SZ @ Put size in right field
297 orr r6, r6, #(1 << PMSAv7_RSR_EN) @ Set region enabled bit
Vladimir Murzin21621832017-10-16 13:00:45 +0100298
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100299 setup_region r0, r5, r6, PMSAv7_DATA_SIDE, r12 @ XIP_PHYS_ADDR, shared, enabled
Vladimir Murzin21621832017-10-16 13:00:45 +0100300 beq 3f @ Memory-map not unified
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100301 setup_region r0, r5, r6, PMSAv7_INSTR_SIDE, r12 @ XIP_PHYS_ADDR, shared, enabled
Vladimir Murzin21621832017-10-16 13:00:45 +01003023: isb
303#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100304 ret lr
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100305ENDPROC(__setup_pmsa_v7)
Vladimir Murzina0995c082017-10-16 12:54:05 +0100306
307#ifdef CONFIG_SMP
308/*
309 * r6: pointer at mpu_rgn_info
310 */
311
Vladimir Murzin22893aa2018-04-03 10:37:47 +0100312 .text
Vladimir Murzina0995c082017-10-16 12:54:05 +0100313ENTRY(__secondary_setup_mpu)
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100314 /* Use MPU region info supplied by __cpu_up */
315 ldr r6, [r7] @ get secondary_data.mpu_rgn_info
316
Vladimir Murzina0995c082017-10-16 12:54:05 +0100317 /* Probe for v7 PMSA compliance */
318 mrc p15, 0, r0, c0, c1, 4 @ Read ID_MMFR0
319 and r0, r0, #(MMFR0_PMSA) @ PMSA field
320 teq r0, #(MMFR0_PMSAv7) @ PMSA v7
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100321 beq __secondary_setup_pmsa_v7
322 b __error_p
323ENDPROC(__secondary_setup_mpu)
Vladimir Murzina0995c082017-10-16 12:54:05 +0100324
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100325/*
326 * r6: pointer at mpu_rgn_info
327 */
328ENTRY(__secondary_setup_pmsa_v7)
Vladimir Murzina0995c082017-10-16 12:54:05 +0100329 /* Determine whether the D/I-side memory map is unified. We set the
330 * flags here and continue to use them for the rest of this function */
331 mrc p15, 0, r0, c0, c0, 4 @ MPUIR
332 ands r5, r0, #MPUIR_DREGION_SZMASK @ 0 size d region => No MPU
333 beq __error_p
334
335 ldr r4, [r6, #MPU_RNG_INFO_USED]
336 mov r5, #MPU_RNG_SIZE
337 add r3, r6, #MPU_RNG_INFO_RNGS
338 mla r3, r4, r5, r3
339
3401:
341 tst r0, #MPUIR_nU @ MPUIR_nU = 0 for unified
342 sub r3, r3, #MPU_RNG_SIZE
343 sub r4, r4, #1
344
345 set_region_nr r0, r4
346 isb
347
348 ldr r0, [r3, #MPU_RGN_DRBAR]
349 ldr r6, [r3, #MPU_RGN_DRSR]
350 ldr r5, [r3, #MPU_RGN_DRACR]
351
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100352 setup_region r0, r5, r6, PMSAv7_DATA_SIDE
Vladimir Murzina0995c082017-10-16 12:54:05 +0100353 beq 2f
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100354 setup_region r0, r5, r6, PMSAv7_INSTR_SIDE
Vladimir Murzina0995c082017-10-16 12:54:05 +01003552: isb
356
357 mrc p15, 0, r0, c0, c0, 4 @ Reevaluate the MPUIR
358 cmp r4, #0
359 bgt 1b
360
Vladimir Murzina0995c082017-10-16 12:54:05 +0100361 ret lr
Vladimir Murzin9cfb5412018-04-03 10:36:37 +0100362ENDPROC(__secondary_setup_pmsa_v7)
Vladimir Murzina0995c082017-10-16 12:54:05 +0100363
364#endif /* CONFIG_SMP */
365#endif /* CONFIG_ARM_MPU */
Hyok S. Choi75d90832006-03-27 14:58:25 +0100366#include "head-common.S"