blob: 4d0c75b86b100ecc3f210c6df1d19a024daa9668 [file] [log] [blame]
Vineet Guptad8005e62013-01-18 15:12:18 +05301/*
2 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * vineetg: Jan 1011
9 * -sched_clock( ) no longer jiffies based. Uses the same clocksource
10 * as gtod
11 *
12 * Rajeshwarr/Vineetg: Mar 2008
13 * -Implemented CONFIG_GENERIC_TIME (rather deleted arch specific code)
14 * for arch independent gettimeofday()
15 * -Implemented CONFIG_GENERIC_CLOCKEVENTS as base for hrtimers
16 *
17 * Vineetg: Mar 2008: Forked off from time.c which now is time-jiff.c
18 */
19
20/* ARC700 has two 32bit independent prog Timers: TIMER0 and TIMER1
21 * Each can programmed to go from @count to @limit and optionally
22 * interrupt when that happens.
23 * A write to Control Register clears the Interrupt
24 *
25 * We've designated TIMER0 for events (clockevents)
26 * while TIMER1 for free running (clocksource)
27 *
28 * Newer ARC700 cores have 64bit clk fetching RTSC insn, preferred over TIMER1
Vineet Gupta565a9b42015-03-07 17:06:09 +053029 * which however is currently broken
Vineet Guptad8005e62013-01-18 15:12:18 +053030 */
31
Vineet Guptad8005e62013-01-18 15:12:18 +053032#include <linux/interrupt.h>
Noam Camus69fbd092016-01-14 12:20:08 +053033#include <linux/clk.h>
34#include <linux/clk-provider.h>
Vineet Guptad8005e62013-01-18 15:12:18 +053035#include <linux/clocksource.h>
36#include <linux/clockchips.h>
Noam Camuseec3c582016-01-01 15:48:49 +053037#include <linux/cpu.h>
Vineet Gupta77c8d0d2016-01-01 17:58:45 +053038#include <linux/of.h>
39#include <linux/of_irq.h>
Vineet Guptad8005e62013-01-18 15:12:18 +053040#include <asm/irq.h>
41#include <asm/arcregs.h>
Vineet Guptad8005e62013-01-18 15:12:18 +053042
Vineet Gupta72d72882014-12-24 18:41:55 +053043#include <asm/mcip.h>
44
Vineet Guptada1677b2013-05-14 13:28:17 +053045/* Timer related Aux registers */
46#define ARC_REG_TIMER0_LIMIT 0x23 /* timer 0 limit */
47#define ARC_REG_TIMER0_CTRL 0x22 /* timer 0 control */
48#define ARC_REG_TIMER0_CNT 0x21 /* timer 0 count */
49#define ARC_REG_TIMER1_LIMIT 0x102 /* timer 1 limit */
50#define ARC_REG_TIMER1_CTRL 0x101 /* timer 1 control */
51#define ARC_REG_TIMER1_CNT 0x100 /* timer 1 count */
52
Adam Buchbinder7423cc02016-02-23 15:24:55 -080053#define TIMER_CTRL_IE (1 << 0) /* Interrupt when Count reaches limit */
54#define TIMER_CTRL_NH (1 << 1) /* Count only when CPU NOT halted */
Vineet Guptada1677b2013-05-14 13:28:17 +053055
Vineet Guptad8005e62013-01-18 15:12:18 +053056#define ARC_TIMER_MAX 0xFFFFFFFF
57
Vineet Gupta77c8d0d2016-01-01 17:58:45 +053058static unsigned long arc_timer_freq;
59
60static int noinline arc_get_timer_clk(struct device_node *node)
61{
62 struct clk *clk;
63 int ret;
64
65 clk = of_clk_get(node, 0);
66 if (IS_ERR(clk)) {
67 pr_err("timer missing clk");
68 return PTR_ERR(clk);
69 }
70
71 ret = clk_prepare_enable(clk);
72 if (ret) {
73 pr_err("Couldn't enable parent clk\n");
74 return ret;
75 }
76
77 arc_timer_freq = clk_get_rate(clk);
78
79 return 0;
80}
81
Vineet Guptad8005e62013-01-18 15:12:18 +053082/********** Clock Source Device *********/
83
Vineet Gupta04421422016-10-31 14:26:41 -070084#ifdef CONFIG_ARC_TIMERS_64BIT
Vineet Gupta72d72882014-12-24 18:41:55 +053085
Vineet Guptae608b532016-01-01 18:05:48 +053086static cycle_t arc_read_gfrc(struct clocksource *cs)
Vineet Gupta72d72882014-12-24 18:41:55 +053087{
88 unsigned long flags;
Vineet Gupta2cd690e2016-11-03 11:38:52 -070089 u32 l, h;
Vineet Gupta72d72882014-12-24 18:41:55 +053090
91 local_irq_save(flags);
92
Vineet Guptad584f0f2016-01-22 14:27:50 +053093 __mcip_cmd(CMD_GFRC_READ_LO, 0);
Vineet Gupta2cd690e2016-11-03 11:38:52 -070094 l = read_aux_reg(ARC_REG_MCIP_READBACK);
Vineet Gupta72d72882014-12-24 18:41:55 +053095
Vineet Guptad584f0f2016-01-22 14:27:50 +053096 __mcip_cmd(CMD_GFRC_READ_HI, 0);
Vineet Gupta2cd690e2016-11-03 11:38:52 -070097 h = read_aux_reg(ARC_REG_MCIP_READBACK);
Vineet Gupta72d72882014-12-24 18:41:55 +053098
99 local_irq_restore(flags);
100
Vineet Gupta2cd690e2016-11-03 11:38:52 -0700101 return (((cycle_t)h) << 32) | l;
Vineet Gupta72d72882014-12-24 18:41:55 +0530102}
103
Vineet Guptae608b532016-01-01 18:05:48 +0530104static struct clocksource arc_counter_gfrc = {
Vineet Guptad584f0f2016-01-22 14:27:50 +0530105 .name = "ARConnect GFRC",
Vineet Gupta72d72882014-12-24 18:41:55 +0530106 .rating = 400,
Vineet Guptae608b532016-01-01 18:05:48 +0530107 .read = arc_read_gfrc,
Vineet Gupta72d72882014-12-24 18:41:55 +0530108 .mask = CLOCKSOURCE_MASK(64),
109 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
110};
111
Daniel Lezcano43d75602016-06-15 14:50:12 +0200112static int __init arc_cs_setup_gfrc(struct device_node *node)
Vineet Guptae608b532016-01-01 18:05:48 +0530113{
Vineet Guptaec7cb872016-10-31 13:02:31 -0700114 struct mcip_bcr mp;
Vineet Guptae608b532016-01-01 18:05:48 +0530115 int ret;
116
Vineet Guptaec7cb872016-10-31 13:02:31 -0700117 READ_BCR(ARC_REG_MCIP_BCR, mp);
118 if (!mp.gfrc) {
119 pr_warn("Global-64-bit-Ctr clocksource not detected");
Daniel Lezcano43d75602016-06-15 14:50:12 +0200120 return -ENXIO;
Vineet Guptaec7cb872016-10-31 13:02:31 -0700121 }
Vineet Guptae608b532016-01-01 18:05:48 +0530122
123 ret = arc_get_timer_clk(node);
124 if (ret)
Daniel Lezcano43d75602016-06-15 14:50:12 +0200125 return ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530126
Daniel Lezcano43d75602016-06-15 14:50:12 +0200127 return clocksource_register_hz(&arc_counter_gfrc, arc_timer_freq);
Vineet Guptae608b532016-01-01 18:05:48 +0530128}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200129CLOCKSOURCE_OF_DECLARE(arc_gfrc, "snps,archs-timer-gfrc", arc_cs_setup_gfrc);
Vineet Guptae608b532016-01-01 18:05:48 +0530130
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530131#define AUX_RTC_CTRL 0x103
132#define AUX_RTC_LOW 0x104
133#define AUX_RTC_HIGH 0x105
134
Vineet Guptae608b532016-01-01 18:05:48 +0530135static cycle_t arc_read_rtc(struct clocksource *cs)
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530136{
137 unsigned long status;
Vineet Gupta2cd690e2016-11-03 11:38:52 -0700138 u32 l, h;
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530139
Vineet Gupta922cc172016-10-31 14:09:52 -0700140 /*
141 * hardware has an internal state machine which tracks readout of
142 * low/high and updates the CTRL.status if
143 * - interrupt/exception taken between the two reads
144 * - high increments after low has been read
145 */
146 do {
Vineet Gupta2cd690e2016-11-03 11:38:52 -0700147 l = read_aux_reg(AUX_RTC_LOW);
148 h = read_aux_reg(AUX_RTC_HIGH);
Vineet Gupta922cc172016-10-31 14:09:52 -0700149 status = read_aux_reg(AUX_RTC_CTRL);
150 } while (!(status & _BITUL(31)));
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530151
Vineet Gupta2cd690e2016-11-03 11:38:52 -0700152 return (((cycle_t)h) << 32) | l;
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530153}
154
Vineet Guptae608b532016-01-01 18:05:48 +0530155static struct clocksource arc_counter_rtc = {
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530156 .name = "ARCv2 RTC",
157 .rating = 350,
Vineet Guptae608b532016-01-01 18:05:48 +0530158 .read = arc_read_rtc,
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530159 .mask = CLOCKSOURCE_MASK(64),
160 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
161};
162
Daniel Lezcano43d75602016-06-15 14:50:12 +0200163static int __init arc_cs_setup_rtc(struct device_node *node)
Vineet Guptae608b532016-01-01 18:05:48 +0530164{
Vineet Guptaec7cb872016-10-31 13:02:31 -0700165 struct bcr_timer timer;
Vineet Guptae608b532016-01-01 18:05:48 +0530166 int ret;
167
Vineet Guptaec7cb872016-10-31 13:02:31 -0700168 READ_BCR(ARC_REG_TIMERS_BCR, timer);
169 if (!timer.rtc) {
170 pr_warn("Local-64-bit-Ctr clocksource not detected");
Daniel Lezcano43d75602016-06-15 14:50:12 +0200171 return -ENXIO;
Vineet Guptaec7cb872016-10-31 13:02:31 -0700172 }
Vineet Guptae608b532016-01-01 18:05:48 +0530173
174 /* Local to CPU hence not usable in SMP */
Vineet Guptaec7cb872016-10-31 13:02:31 -0700175 if (IS_ENABLED(CONFIG_SMP)) {
176 pr_warn("Local-64-bit-Ctr not usable in SMP");
Daniel Lezcano43d75602016-06-15 14:50:12 +0200177 return -EINVAL;
Vineet Guptaec7cb872016-10-31 13:02:31 -0700178 }
Vineet Guptae608b532016-01-01 18:05:48 +0530179
180 ret = arc_get_timer_clk(node);
181 if (ret)
Daniel Lezcano43d75602016-06-15 14:50:12 +0200182 return ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530183
184 write_aux_reg(AUX_RTC_CTRL, 1);
185
Daniel Lezcano43d75602016-06-15 14:50:12 +0200186 return clocksource_register_hz(&arc_counter_rtc, arc_timer_freq);
Vineet Guptae608b532016-01-01 18:05:48 +0530187}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200188CLOCKSOURCE_OF_DECLARE(arc_rtc, "snps,archs-timer-rtc", arc_cs_setup_rtc);
Vineet Guptae608b532016-01-01 18:05:48 +0530189
190#endif
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530191
Vineet Guptad8005e62013-01-18 15:12:18 +0530192/*
Vineet Guptae608b532016-01-01 18:05:48 +0530193 * 32bit TIMER1 to keep counting monotonically and wraparound
Vineet Guptad8005e62013-01-18 15:12:18 +0530194 */
Vineet Guptad8005e62013-01-18 15:12:18 +0530195
Vineet Guptae608b532016-01-01 18:05:48 +0530196static cycle_t arc_read_timer1(struct clocksource *cs)
Vineet Guptad8005e62013-01-18 15:12:18 +0530197{
198 return (cycle_t) read_aux_reg(ARC_REG_TIMER1_CNT);
199}
200
Vineet Guptae608b532016-01-01 18:05:48 +0530201static struct clocksource arc_counter_timer1 = {
Vineet Guptad8005e62013-01-18 15:12:18 +0530202 .name = "ARC Timer1",
203 .rating = 300,
Vineet Guptae608b532016-01-01 18:05:48 +0530204 .read = arc_read_timer1,
Vineet Guptad8005e62013-01-18 15:12:18 +0530205 .mask = CLOCKSOURCE_MASK(32),
206 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
207};
208
Daniel Lezcano43d75602016-06-15 14:50:12 +0200209static int __init arc_cs_setup_timer1(struct device_node *node)
Vineet Guptae608b532016-01-01 18:05:48 +0530210{
211 int ret;
212
213 /* Local to CPU hence not usable in SMP */
214 if (IS_ENABLED(CONFIG_SMP))
Daniel Lezcano43d75602016-06-15 14:50:12 +0200215 return -EINVAL;
Vineet Guptae608b532016-01-01 18:05:48 +0530216
217 ret = arc_get_timer_clk(node);
218 if (ret)
Daniel Lezcano43d75602016-06-15 14:50:12 +0200219 return ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530220
221 write_aux_reg(ARC_REG_TIMER1_LIMIT, ARC_TIMER_MAX);
222 write_aux_reg(ARC_REG_TIMER1_CNT, 0);
223 write_aux_reg(ARC_REG_TIMER1_CTRL, TIMER_CTRL_NH);
224
Daniel Lezcano43d75602016-06-15 14:50:12 +0200225 return clocksource_register_hz(&arc_counter_timer1, arc_timer_freq);
Vineet Guptae608b532016-01-01 18:05:48 +0530226}
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530227
Vineet Guptad8005e62013-01-18 15:12:18 +0530228/********** Clock Event Device *********/
229
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530230static int arc_timer_irq;
Noam Camuseec3c582016-01-01 15:48:49 +0530231
Vineet Guptad8005e62013-01-18 15:12:18 +0530232/*
Vineet Guptac9a98e182014-06-25 17:14:03 +0530233 * Arm the timer to interrupt after @cycles
Vineet Guptad8005e62013-01-18 15:12:18 +0530234 * The distinction for oneshot/periodic is done in arc_event_timer_ack() below
235 */
Vineet Guptac9a98e182014-06-25 17:14:03 +0530236static void arc_timer_event_setup(unsigned int cycles)
Vineet Guptad8005e62013-01-18 15:12:18 +0530237{
Vineet Guptac9a98e182014-06-25 17:14:03 +0530238 write_aux_reg(ARC_REG_TIMER0_LIMIT, cycles);
Vineet Guptad8005e62013-01-18 15:12:18 +0530239 write_aux_reg(ARC_REG_TIMER0_CNT, 0); /* start from 0 */
240
241 write_aux_reg(ARC_REG_TIMER0_CTRL, TIMER_CTRL_IE | TIMER_CTRL_NH);
242}
243
Vineet Guptad8005e62013-01-18 15:12:18 +0530244
245static int arc_clkevent_set_next_event(unsigned long delta,
246 struct clock_event_device *dev)
247{
248 arc_timer_event_setup(delta);
249 return 0;
250}
251
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530252static int arc_clkevent_set_periodic(struct clock_event_device *dev)
Vineet Guptad8005e62013-01-18 15:12:18 +0530253{
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530254 /*
255 * At X Hz, 1 sec = 1000ms -> X cycles;
256 * 10ms -> X / 100 cycles
257 */
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530258 arc_timer_event_setup(arc_timer_freq / HZ);
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530259 return 0;
Vineet Guptad8005e62013-01-18 15:12:18 +0530260}
261
262static DEFINE_PER_CPU(struct clock_event_device, arc_clockevent_device) = {
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530263 .name = "ARC Timer0",
264 .features = CLOCK_EVT_FEAT_ONESHOT |
265 CLOCK_EVT_FEAT_PERIODIC,
266 .rating = 300,
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530267 .set_next_event = arc_clkevent_set_next_event,
268 .set_state_periodic = arc_clkevent_set_periodic,
Vineet Guptad8005e62013-01-18 15:12:18 +0530269};
270
271static irqreturn_t timer_irq_handler(int irq, void *dev_id)
272{
Vineet Guptaf8b34c32014-01-25 00:42:37 +0530273 /*
274 * Note that generic IRQ core could have passed @evt for @dev_id if
275 * irq_set_chip_and_handler() asked for handle_percpu_devid_irq()
276 */
277 struct clock_event_device *evt = this_cpu_ptr(&arc_clockevent_device);
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530278 int irq_reenable = clockevent_state_periodic(evt);
Vineet Guptad8005e62013-01-18 15:12:18 +0530279
Vineet Guptaf8b34c32014-01-25 00:42:37 +0530280 /*
281 * Any write to CTRL reg ACks the interrupt, we rewrite the
282 * Count when [N]ot [H]alted bit.
283 * And re-arm it if perioid by [I]nterrupt [E]nable bit
284 */
285 write_aux_reg(ARC_REG_TIMER0_CTRL, irq_reenable | TIMER_CTRL_NH);
286
287 evt->event_handler(evt);
288
Vineet Guptad8005e62013-01-18 15:12:18 +0530289 return IRQ_HANDLED;
290}
291
Anna-Maria Gleixnerecd80812016-07-13 17:17:07 +0000292
293static int arc_timer_starting_cpu(unsigned int cpu)
Vineet Guptad8005e62013-01-18 15:12:18 +0530294{
Vineet Gupta2d4899f2014-05-08 14:06:38 +0530295 struct clock_event_device *evt = this_cpu_ptr(&arc_clockevent_device);
Vineet Guptad8005e62013-01-18 15:12:18 +0530296
Noam Camuseec3c582016-01-01 15:48:49 +0530297 evt->cpumask = cpumask_of(smp_processor_id());
298
Anna-Maria Gleixnerecd80812016-07-13 17:17:07 +0000299 clockevents_config_and_register(evt, arc_timer_freq, 0, ARC_TIMER_MAX);
300 enable_percpu_irq(arc_timer_irq, 0);
301 return 0;
Noam Camuseec3c582016-01-01 15:48:49 +0530302}
303
Anna-Maria Gleixnerecd80812016-07-13 17:17:07 +0000304static int arc_timer_dying_cpu(unsigned int cpu)
305{
306 disable_percpu_irq(arc_timer_irq);
307 return 0;
308}
Noam Camuseec3c582016-01-01 15:48:49 +0530309
310/*
311 * clockevent setup for boot CPU
312 */
Daniel Lezcano43d75602016-06-15 14:50:12 +0200313static int __init arc_clockevent_setup(struct device_node *node)
Noam Camuseec3c582016-01-01 15:48:49 +0530314{
315 struct clock_event_device *evt = this_cpu_ptr(&arc_clockevent_device);
316 int ret;
317
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530318 arc_timer_irq = irq_of_parse_and_map(node, 0);
Daniel Lezcano43d75602016-06-15 14:50:12 +0200319 if (arc_timer_irq <= 0) {
320 pr_err("clockevent: missing irq");
321 return -EINVAL;
322 }
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530323
324 ret = arc_get_timer_clk(node);
Daniel Lezcano43d75602016-06-15 14:50:12 +0200325 if (ret) {
326 pr_err("clockevent: missing clk");
327 return ret;
328 }
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530329
Noam Camuseec3c582016-01-01 15:48:49 +0530330 /* Needs apriori irq_set_percpu_devid() done in intc map function */
331 ret = request_percpu_irq(arc_timer_irq, timer_irq_handler,
332 "Timer0 (per-cpu-tick)", evt);
Daniel Lezcano43d75602016-06-15 14:50:12 +0200333 if (ret) {
334 pr_err("clockevent: unable to request irq\n");
335 return ret;
336 }
Vineet Gupta56957942016-01-28 12:56:03 +0530337
Anna-Maria Gleixnerecd80812016-07-13 17:17:07 +0000338 ret = cpuhp_setup_state(CPUHP_AP_ARC_TIMER_STARTING,
339 "AP_ARC_TIMER_STARTING",
340 arc_timer_starting_cpu,
341 arc_timer_dying_cpu);
342 if (ret) {
343 pr_err("Failed to setup hotplug state");
344 return ret;
345 }
Daniel Lezcano43d75602016-06-15 14:50:12 +0200346 return 0;
Vineet Guptad8005e62013-01-18 15:12:18 +0530347}
Vineet Guptae608b532016-01-01 18:05:48 +0530348
Daniel Lezcano43d75602016-06-15 14:50:12 +0200349static int __init arc_of_timer_init(struct device_node *np)
Vineet Guptae608b532016-01-01 18:05:48 +0530350{
351 static int init_count = 0;
Daniel Lezcano43d75602016-06-15 14:50:12 +0200352 int ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530353
354 if (!init_count) {
355 init_count = 1;
Daniel Lezcano43d75602016-06-15 14:50:12 +0200356 ret = arc_clockevent_setup(np);
Vineet Guptae608b532016-01-01 18:05:48 +0530357 } else {
Daniel Lezcano43d75602016-06-15 14:50:12 +0200358 ret = arc_cs_setup_timer1(np);
Vineet Guptae608b532016-01-01 18:05:48 +0530359 }
Daniel Lezcano43d75602016-06-15 14:50:12 +0200360
361 return ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530362}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200363CLOCKSOURCE_OF_DECLARE(arc_clkevt, "snps,arc-timer", arc_of_timer_init);
Vineet Guptad8005e62013-01-18 15:12:18 +0530364
365/*
366 * Called from start_kernel() - boot CPU only
Vineet Guptad8005e62013-01-18 15:12:18 +0530367 */
368void __init time_init(void)
369{
Noam Camus69fbd092016-01-14 12:20:08 +0530370 of_clk_init(NULL);
371 clocksource_probe();
Vineet Guptad8005e62013-01-18 15:12:18 +0530372}