blob: c10390d1ddb6b32abe8d622870350f7be30c57df [file] [log] [blame]
Vineet Guptad8005e62013-01-18 15:12:18 +05301/*
2 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * vineetg: Jan 1011
9 * -sched_clock( ) no longer jiffies based. Uses the same clocksource
10 * as gtod
11 *
12 * Rajeshwarr/Vineetg: Mar 2008
13 * -Implemented CONFIG_GENERIC_TIME (rather deleted arch specific code)
14 * for arch independent gettimeofday()
15 * -Implemented CONFIG_GENERIC_CLOCKEVENTS as base for hrtimers
16 *
17 * Vineetg: Mar 2008: Forked off from time.c which now is time-jiff.c
18 */
19
20/* ARC700 has two 32bit independent prog Timers: TIMER0 and TIMER1
21 * Each can programmed to go from @count to @limit and optionally
22 * interrupt when that happens.
23 * A write to Control Register clears the Interrupt
24 *
25 * We've designated TIMER0 for events (clockevents)
26 * while TIMER1 for free running (clocksource)
27 *
28 * Newer ARC700 cores have 64bit clk fetching RTSC insn, preferred over TIMER1
Vineet Gupta565a9b42015-03-07 17:06:09 +053029 * which however is currently broken
Vineet Guptad8005e62013-01-18 15:12:18 +053030 */
31
Vineet Guptad8005e62013-01-18 15:12:18 +053032#include <linux/interrupt.h>
Noam Camus69fbd092016-01-14 12:20:08 +053033#include <linux/clk.h>
34#include <linux/clk-provider.h>
Vineet Guptad8005e62013-01-18 15:12:18 +053035#include <linux/clocksource.h>
36#include <linux/clockchips.h>
Noam Camuseec3c582016-01-01 15:48:49 +053037#include <linux/cpu.h>
Vineet Gupta77c8d0d2016-01-01 17:58:45 +053038#include <linux/of.h>
39#include <linux/of_irq.h>
Vineet Guptad8005e62013-01-18 15:12:18 +053040#include <asm/irq.h>
41#include <asm/arcregs.h>
Vineet Guptad8005e62013-01-18 15:12:18 +053042
Vineet Gupta72d72882014-12-24 18:41:55 +053043#include <asm/mcip.h>
44
Vineet Guptada1677b2013-05-14 13:28:17 +053045/* Timer related Aux registers */
46#define ARC_REG_TIMER0_LIMIT 0x23 /* timer 0 limit */
47#define ARC_REG_TIMER0_CTRL 0x22 /* timer 0 control */
48#define ARC_REG_TIMER0_CNT 0x21 /* timer 0 count */
49#define ARC_REG_TIMER1_LIMIT 0x102 /* timer 1 limit */
50#define ARC_REG_TIMER1_CTRL 0x101 /* timer 1 control */
51#define ARC_REG_TIMER1_CNT 0x100 /* timer 1 count */
52
Adam Buchbinder7423cc02016-02-23 15:24:55 -080053#define TIMER_CTRL_IE (1 << 0) /* Interrupt when Count reaches limit */
54#define TIMER_CTRL_NH (1 << 1) /* Count only when CPU NOT halted */
Vineet Guptada1677b2013-05-14 13:28:17 +053055
Vineet Guptad8005e62013-01-18 15:12:18 +053056#define ARC_TIMER_MAX 0xFFFFFFFF
57
Vineet Gupta77c8d0d2016-01-01 17:58:45 +053058static unsigned long arc_timer_freq;
59
60static int noinline arc_get_timer_clk(struct device_node *node)
61{
62 struct clk *clk;
63 int ret;
64
65 clk = of_clk_get(node, 0);
66 if (IS_ERR(clk)) {
67 pr_err("timer missing clk");
68 return PTR_ERR(clk);
69 }
70
71 ret = clk_prepare_enable(clk);
72 if (ret) {
73 pr_err("Couldn't enable parent clk\n");
74 return ret;
75 }
76
77 arc_timer_freq = clk_get_rate(clk);
78
79 return 0;
80}
81
Vineet Guptad8005e62013-01-18 15:12:18 +053082/********** Clock Source Device *********/
83
Vineet Guptad584f0f2016-01-22 14:27:50 +053084#ifdef CONFIG_ARC_HAS_GFRC
Vineet Gupta72d72882014-12-24 18:41:55 +053085
Vineet Guptae608b532016-01-01 18:05:48 +053086static cycle_t arc_read_gfrc(struct clocksource *cs)
Vineet Gupta72d72882014-12-24 18:41:55 +053087{
88 unsigned long flags;
89 union {
90#ifdef CONFIG_CPU_BIG_ENDIAN
91 struct { u32 h, l; };
92#else
93 struct { u32 l, h; };
94#endif
95 cycle_t full;
96 } stamp;
97
98 local_irq_save(flags);
99
Vineet Guptad584f0f2016-01-22 14:27:50 +0530100 __mcip_cmd(CMD_GFRC_READ_LO, 0);
Vineet Gupta72d72882014-12-24 18:41:55 +0530101 stamp.l = read_aux_reg(ARC_REG_MCIP_READBACK);
102
Vineet Guptad584f0f2016-01-22 14:27:50 +0530103 __mcip_cmd(CMD_GFRC_READ_HI, 0);
Vineet Gupta72d72882014-12-24 18:41:55 +0530104 stamp.h = read_aux_reg(ARC_REG_MCIP_READBACK);
105
106 local_irq_restore(flags);
107
108 return stamp.full;
109}
110
Vineet Guptae608b532016-01-01 18:05:48 +0530111static struct clocksource arc_counter_gfrc = {
Vineet Guptad584f0f2016-01-22 14:27:50 +0530112 .name = "ARConnect GFRC",
Vineet Gupta72d72882014-12-24 18:41:55 +0530113 .rating = 400,
Vineet Guptae608b532016-01-01 18:05:48 +0530114 .read = arc_read_gfrc,
Vineet Gupta72d72882014-12-24 18:41:55 +0530115 .mask = CLOCKSOURCE_MASK(64),
116 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
117};
118
Daniel Lezcano43d75602016-06-15 14:50:12 +0200119static int __init arc_cs_setup_gfrc(struct device_node *node)
Vineet Guptae608b532016-01-01 18:05:48 +0530120{
121 int exists = cpuinfo_arc700[0].extn.gfrc;
122 int ret;
123
124 if (WARN(!exists, "Global-64-bit-Ctr clocksource not detected"))
Daniel Lezcano43d75602016-06-15 14:50:12 +0200125 return -ENXIO;
Vineet Guptae608b532016-01-01 18:05:48 +0530126
127 ret = arc_get_timer_clk(node);
128 if (ret)
Daniel Lezcano43d75602016-06-15 14:50:12 +0200129 return ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530130
Daniel Lezcano43d75602016-06-15 14:50:12 +0200131 return clocksource_register_hz(&arc_counter_gfrc, arc_timer_freq);
Vineet Guptae608b532016-01-01 18:05:48 +0530132}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200133CLOCKSOURCE_OF_DECLARE(arc_gfrc, "snps,archs-timer-gfrc", arc_cs_setup_gfrc);
Vineet Guptae608b532016-01-01 18:05:48 +0530134
135#endif
Vineet Gupta72d72882014-12-24 18:41:55 +0530136
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530137#ifdef CONFIG_ARC_HAS_RTC
138
139#define AUX_RTC_CTRL 0x103
140#define AUX_RTC_LOW 0x104
141#define AUX_RTC_HIGH 0x105
142
Vineet Guptae608b532016-01-01 18:05:48 +0530143static cycle_t arc_read_rtc(struct clocksource *cs)
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530144{
145 unsigned long status;
146 union {
147#ifdef CONFIG_CPU_BIG_ENDIAN
148 struct { u32 high, low; };
149#else
150 struct { u32 low, high; };
151#endif
152 cycle_t full;
153 } stamp;
154
Vineet Gupta922cc172016-10-31 14:09:52 -0700155 /*
156 * hardware has an internal state machine which tracks readout of
157 * low/high and updates the CTRL.status if
158 * - interrupt/exception taken between the two reads
159 * - high increments after low has been read
160 */
161 do {
162 stamp.low = read_aux_reg(AUX_RTC_LOW);
163 stamp.high = read_aux_reg(AUX_RTC_HIGH);
164 status = read_aux_reg(AUX_RTC_CTRL);
165 } while (!(status & _BITUL(31)));
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530166
167 return stamp.full;
168}
169
Vineet Guptae608b532016-01-01 18:05:48 +0530170static struct clocksource arc_counter_rtc = {
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530171 .name = "ARCv2 RTC",
172 .rating = 350,
Vineet Guptae608b532016-01-01 18:05:48 +0530173 .read = arc_read_rtc,
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530174 .mask = CLOCKSOURCE_MASK(64),
175 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
176};
177
Daniel Lezcano43d75602016-06-15 14:50:12 +0200178static int __init arc_cs_setup_rtc(struct device_node *node)
Vineet Guptae608b532016-01-01 18:05:48 +0530179{
180 int exists = cpuinfo_arc700[smp_processor_id()].extn.rtc;
181 int ret;
182
183 if (WARN(!exists, "Local-64-bit-Ctr clocksource not detected"))
Daniel Lezcano43d75602016-06-15 14:50:12 +0200184 return -ENXIO;
Vineet Guptae608b532016-01-01 18:05:48 +0530185
186 /* Local to CPU hence not usable in SMP */
187 if (WARN(IS_ENABLED(CONFIG_SMP), "Local-64-bit-Ctr not usable in SMP"))
Daniel Lezcano43d75602016-06-15 14:50:12 +0200188 return -EINVAL;
Vineet Guptae608b532016-01-01 18:05:48 +0530189
190 ret = arc_get_timer_clk(node);
191 if (ret)
Daniel Lezcano43d75602016-06-15 14:50:12 +0200192 return ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530193
194 write_aux_reg(AUX_RTC_CTRL, 1);
195
Daniel Lezcano43d75602016-06-15 14:50:12 +0200196 return clocksource_register_hz(&arc_counter_rtc, arc_timer_freq);
Vineet Guptae608b532016-01-01 18:05:48 +0530197}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200198CLOCKSOURCE_OF_DECLARE(arc_rtc, "snps,archs-timer-rtc", arc_cs_setup_rtc);
Vineet Guptae608b532016-01-01 18:05:48 +0530199
200#endif
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530201
Vineet Guptad8005e62013-01-18 15:12:18 +0530202/*
Vineet Guptae608b532016-01-01 18:05:48 +0530203 * 32bit TIMER1 to keep counting monotonically and wraparound
Vineet Guptad8005e62013-01-18 15:12:18 +0530204 */
Vineet Guptad8005e62013-01-18 15:12:18 +0530205
Vineet Guptae608b532016-01-01 18:05:48 +0530206static cycle_t arc_read_timer1(struct clocksource *cs)
Vineet Guptad8005e62013-01-18 15:12:18 +0530207{
208 return (cycle_t) read_aux_reg(ARC_REG_TIMER1_CNT);
209}
210
Vineet Guptae608b532016-01-01 18:05:48 +0530211static struct clocksource arc_counter_timer1 = {
Vineet Guptad8005e62013-01-18 15:12:18 +0530212 .name = "ARC Timer1",
213 .rating = 300,
Vineet Guptae608b532016-01-01 18:05:48 +0530214 .read = arc_read_timer1,
Vineet Guptad8005e62013-01-18 15:12:18 +0530215 .mask = CLOCKSOURCE_MASK(32),
216 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
217};
218
Daniel Lezcano43d75602016-06-15 14:50:12 +0200219static int __init arc_cs_setup_timer1(struct device_node *node)
Vineet Guptae608b532016-01-01 18:05:48 +0530220{
221 int ret;
222
223 /* Local to CPU hence not usable in SMP */
224 if (IS_ENABLED(CONFIG_SMP))
Daniel Lezcano43d75602016-06-15 14:50:12 +0200225 return -EINVAL;
Vineet Guptae608b532016-01-01 18:05:48 +0530226
227 ret = arc_get_timer_clk(node);
228 if (ret)
Daniel Lezcano43d75602016-06-15 14:50:12 +0200229 return ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530230
231 write_aux_reg(ARC_REG_TIMER1_LIMIT, ARC_TIMER_MAX);
232 write_aux_reg(ARC_REG_TIMER1_CNT, 0);
233 write_aux_reg(ARC_REG_TIMER1_CTRL, TIMER_CTRL_NH);
234
Daniel Lezcano43d75602016-06-15 14:50:12 +0200235 return clocksource_register_hz(&arc_counter_timer1, arc_timer_freq);
Vineet Guptae608b532016-01-01 18:05:48 +0530236}
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530237
Vineet Guptad8005e62013-01-18 15:12:18 +0530238/********** Clock Event Device *********/
239
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530240static int arc_timer_irq;
Noam Camuseec3c582016-01-01 15:48:49 +0530241
Vineet Guptad8005e62013-01-18 15:12:18 +0530242/*
Vineet Guptac9a98e182014-06-25 17:14:03 +0530243 * Arm the timer to interrupt after @cycles
Vineet Guptad8005e62013-01-18 15:12:18 +0530244 * The distinction for oneshot/periodic is done in arc_event_timer_ack() below
245 */
Vineet Guptac9a98e182014-06-25 17:14:03 +0530246static void arc_timer_event_setup(unsigned int cycles)
Vineet Guptad8005e62013-01-18 15:12:18 +0530247{
Vineet Guptac9a98e182014-06-25 17:14:03 +0530248 write_aux_reg(ARC_REG_TIMER0_LIMIT, cycles);
Vineet Guptad8005e62013-01-18 15:12:18 +0530249 write_aux_reg(ARC_REG_TIMER0_CNT, 0); /* start from 0 */
250
251 write_aux_reg(ARC_REG_TIMER0_CTRL, TIMER_CTRL_IE | TIMER_CTRL_NH);
252}
253
Vineet Guptad8005e62013-01-18 15:12:18 +0530254
255static int arc_clkevent_set_next_event(unsigned long delta,
256 struct clock_event_device *dev)
257{
258 arc_timer_event_setup(delta);
259 return 0;
260}
261
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530262static int arc_clkevent_set_periodic(struct clock_event_device *dev)
Vineet Guptad8005e62013-01-18 15:12:18 +0530263{
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530264 /*
265 * At X Hz, 1 sec = 1000ms -> X cycles;
266 * 10ms -> X / 100 cycles
267 */
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530268 arc_timer_event_setup(arc_timer_freq / HZ);
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530269 return 0;
Vineet Guptad8005e62013-01-18 15:12:18 +0530270}
271
272static DEFINE_PER_CPU(struct clock_event_device, arc_clockevent_device) = {
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530273 .name = "ARC Timer0",
274 .features = CLOCK_EVT_FEAT_ONESHOT |
275 CLOCK_EVT_FEAT_PERIODIC,
276 .rating = 300,
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530277 .set_next_event = arc_clkevent_set_next_event,
278 .set_state_periodic = arc_clkevent_set_periodic,
Vineet Guptad8005e62013-01-18 15:12:18 +0530279};
280
281static irqreturn_t timer_irq_handler(int irq, void *dev_id)
282{
Vineet Guptaf8b34c32014-01-25 00:42:37 +0530283 /*
284 * Note that generic IRQ core could have passed @evt for @dev_id if
285 * irq_set_chip_and_handler() asked for handle_percpu_devid_irq()
286 */
287 struct clock_event_device *evt = this_cpu_ptr(&arc_clockevent_device);
Viresh Kumaraeec6cd2015-07-16 16:56:14 +0530288 int irq_reenable = clockevent_state_periodic(evt);
Vineet Guptad8005e62013-01-18 15:12:18 +0530289
Vineet Guptaf8b34c32014-01-25 00:42:37 +0530290 /*
291 * Any write to CTRL reg ACks the interrupt, we rewrite the
292 * Count when [N]ot [H]alted bit.
293 * And re-arm it if perioid by [I]nterrupt [E]nable bit
294 */
295 write_aux_reg(ARC_REG_TIMER0_CTRL, irq_reenable | TIMER_CTRL_NH);
296
297 evt->event_handler(evt);
298
Vineet Guptad8005e62013-01-18 15:12:18 +0530299 return IRQ_HANDLED;
300}
301
Anna-Maria Gleixnerecd80812016-07-13 17:17:07 +0000302
303static int arc_timer_starting_cpu(unsigned int cpu)
Vineet Guptad8005e62013-01-18 15:12:18 +0530304{
Vineet Gupta2d4899f2014-05-08 14:06:38 +0530305 struct clock_event_device *evt = this_cpu_ptr(&arc_clockevent_device);
Vineet Guptad8005e62013-01-18 15:12:18 +0530306
Noam Camuseec3c582016-01-01 15:48:49 +0530307 evt->cpumask = cpumask_of(smp_processor_id());
308
Anna-Maria Gleixnerecd80812016-07-13 17:17:07 +0000309 clockevents_config_and_register(evt, arc_timer_freq, 0, ARC_TIMER_MAX);
310 enable_percpu_irq(arc_timer_irq, 0);
311 return 0;
Noam Camuseec3c582016-01-01 15:48:49 +0530312}
313
Anna-Maria Gleixnerecd80812016-07-13 17:17:07 +0000314static int arc_timer_dying_cpu(unsigned int cpu)
315{
316 disable_percpu_irq(arc_timer_irq);
317 return 0;
318}
Noam Camuseec3c582016-01-01 15:48:49 +0530319
320/*
321 * clockevent setup for boot CPU
322 */
Daniel Lezcano43d75602016-06-15 14:50:12 +0200323static int __init arc_clockevent_setup(struct device_node *node)
Noam Camuseec3c582016-01-01 15:48:49 +0530324{
325 struct clock_event_device *evt = this_cpu_ptr(&arc_clockevent_device);
326 int ret;
327
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530328 arc_timer_irq = irq_of_parse_and_map(node, 0);
Daniel Lezcano43d75602016-06-15 14:50:12 +0200329 if (arc_timer_irq <= 0) {
330 pr_err("clockevent: missing irq");
331 return -EINVAL;
332 }
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530333
334 ret = arc_get_timer_clk(node);
Daniel Lezcano43d75602016-06-15 14:50:12 +0200335 if (ret) {
336 pr_err("clockevent: missing clk");
337 return ret;
338 }
Vineet Gupta77c8d0d2016-01-01 17:58:45 +0530339
Noam Camuseec3c582016-01-01 15:48:49 +0530340 /* Needs apriori irq_set_percpu_devid() done in intc map function */
341 ret = request_percpu_irq(arc_timer_irq, timer_irq_handler,
342 "Timer0 (per-cpu-tick)", evt);
Daniel Lezcano43d75602016-06-15 14:50:12 +0200343 if (ret) {
344 pr_err("clockevent: unable to request irq\n");
345 return ret;
346 }
Vineet Gupta56957942016-01-28 12:56:03 +0530347
Anna-Maria Gleixnerecd80812016-07-13 17:17:07 +0000348 ret = cpuhp_setup_state(CPUHP_AP_ARC_TIMER_STARTING,
349 "AP_ARC_TIMER_STARTING",
350 arc_timer_starting_cpu,
351 arc_timer_dying_cpu);
352 if (ret) {
353 pr_err("Failed to setup hotplug state");
354 return ret;
355 }
Daniel Lezcano43d75602016-06-15 14:50:12 +0200356 return 0;
Vineet Guptad8005e62013-01-18 15:12:18 +0530357}
Vineet Guptae608b532016-01-01 18:05:48 +0530358
Daniel Lezcano43d75602016-06-15 14:50:12 +0200359static int __init arc_of_timer_init(struct device_node *np)
Vineet Guptae608b532016-01-01 18:05:48 +0530360{
361 static int init_count = 0;
Daniel Lezcano43d75602016-06-15 14:50:12 +0200362 int ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530363
364 if (!init_count) {
365 init_count = 1;
Daniel Lezcano43d75602016-06-15 14:50:12 +0200366 ret = arc_clockevent_setup(np);
Vineet Guptae608b532016-01-01 18:05:48 +0530367 } else {
Daniel Lezcano43d75602016-06-15 14:50:12 +0200368 ret = arc_cs_setup_timer1(np);
Vineet Guptae608b532016-01-01 18:05:48 +0530369 }
Daniel Lezcano43d75602016-06-15 14:50:12 +0200370
371 return ret;
Vineet Guptae608b532016-01-01 18:05:48 +0530372}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200373CLOCKSOURCE_OF_DECLARE(arc_clkevt, "snps,arc-timer", arc_of_timer_init);
Vineet Guptad8005e62013-01-18 15:12:18 +0530374
375/*
376 * Called from start_kernel() - boot CPU only
Vineet Guptad8005e62013-01-18 15:12:18 +0530377 */
378void __init time_init(void)
379{
Noam Camus69fbd092016-01-14 12:20:08 +0530380 of_clk_init(NULL);
381 clocksource_probe();
Vineet Guptad8005e62013-01-18 15:12:18 +0530382}