blob: 66198cbe464daee6f6a3b37a5b9b842b35bbe026 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Aaron Durbin39928722006-12-07 02:14:01 +010026#include <linux/ioport.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070027#include <linux/cpu.h>
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020028#include <linux/clockchips.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010029#include <linux/acpi_pmtmr.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010030#include <linux/module.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070031#include <linux/dmi.h>
Suresh Siddha6e1cb382008-07-10 11:16:58 -070032#include <linux/dmar.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010033#include <linux/ftrace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35#include <asm/atomic.h>
36#include <asm/smp.h>
37#include <asm/mtrr.h>
38#include <asm/mpspec.h>
Yinghai Luefa25592008-08-19 20:50:36 -070039#include <asm/desc.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070040#include <asm/arch_hooks.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010041#include <asm/hpet.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/pgalloc.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070043#include <asm/i8253.h>
Andi Kleen75152112005-05-16 21:53:34 -070044#include <asm/nmi.h>
Andi Kleen95833c82006-01-11 22:44:36 +010045#include <asm/idle.h>
Andi Kleen73dea472006-02-03 21:50:50 +010046#include <asm/proto.h>
47#include <asm/timex.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020048#include <asm/apic.h>
Suresh Siddha6e1cb382008-07-10 11:16:58 -070049#include <asm/i8259.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Glauber Costadd46e3c2008-03-25 18:10:46 -030051#include <mach_apic.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070052#include <mach_apicdef.h>
53#include <mach_ipi.h>
Glauber Costa5af55732008-03-25 13:28:56 -030054
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070055/*
56 * Sanity check
57 */
58#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
59# error SPURIOUS_APIC_VECTOR definition error
60#endif
61
Yinghai Lub3c51172008-08-24 02:01:46 -070062#ifdef CONFIG_X86_32
63/*
64 * Knob to control our willingness to enable the local APIC.
65 *
66 * +1=force-enable
67 */
68static int force_enable_local_apic;
69/*
70 * APIC command line parameters
71 */
72static int __init parse_lapic(char *arg)
73{
74 force_enable_local_apic = 1;
75 return 0;
76}
77early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070078/* Local APIC was disabled by the BIOS and enabled by the kernel */
79static int enabled_via_apicbase;
80
Yinghai Lub3c51172008-08-24 02:01:46 -070081#endif
82
83#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +020084static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070085static __init int setup_apicpmtimer(char *s)
86{
87 apic_calibrate_pmtmr = 1;
88 notsc_setup(NULL);
89 return 0;
90}
91__setup("apicpmtimer", setup_apicpmtimer);
92#endif
93
Yinghai Lu49899ea2008-08-24 02:01:47 -070094#ifdef CONFIG_X86_64
95#define HAVE_X2APIC
96#endif
97
98#ifdef HAVE_X2APIC
Suresh Siddha89027d32008-07-10 11:16:56 -070099int x2apic;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700100/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530101static int x2apic_preenabled;
102static int disable_x2apic;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700103static __init int setup_nox2apic(char *str)
104{
105 disable_x2apic = 1;
106 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
107 return 0;
108}
109early_param("nox2apic", setup_nox2apic);
110#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Yinghai Lub3c51172008-08-24 02:01:46 -0700112unsigned long mp_lapic_addr;
113int disable_apic;
114/* Disable local APIC timer from the kernel commandline or via dmi quirk */
115static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100116/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700117int local_apic_timer_c2_ok;
118EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
119
Yinghai Luefa25592008-08-19 20:50:36 -0700120int first_system_vector = 0xfe;
121
122char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
123
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100124/*
125 * Debug level, exported for io_apic.c
126 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100127unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100128
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700129int pic_mode;
130
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400131/* Have we found an MP table */
132int smp_found_config;
133
Aaron Durbin39928722006-12-07 02:14:01 +0100134static struct resource lapic_resource = {
135 .name = "Local APIC",
136 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
137};
138
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200139static unsigned int calibration_result;
140
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200141static int lapic_next_event(unsigned long delta,
142 struct clock_event_device *evt);
143static void lapic_timer_setup(enum clock_event_mode mode,
144 struct clock_event_device *evt);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200145static void lapic_timer_broadcast(cpumask_t mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100146static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200147
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400148/*
149 * The local apic timer can be used for any function which is CPU local.
150 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200151static struct clock_event_device lapic_clockevent = {
152 .name = "lapic",
153 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
154 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
155 .shift = 32,
156 .set_mode = lapic_timer_setup,
157 .set_next_event = lapic_next_event,
158 .broadcast = lapic_timer_broadcast,
159 .rating = 100,
160 .irq = -1,
161};
162static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
163
Andi Kleend3432892008-01-30 13:33:17 +0100164static unsigned long apic_phys;
165
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100166/*
167 * Get the LAPIC version
168 */
169static inline int lapic_get_version(void)
170{
171 return GET_APIC_VERSION(apic_read(APIC_LVR));
172}
173
174/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400175 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100176 */
177static inline int lapic_is_integrated(void)
178{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400179#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100180 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400181#else
182 return APIC_INTEGRATED(lapic_get_version());
183#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100184}
185
186/*
187 * Check, whether this is a modern or a first generation APIC
188 */
189static int modern_apic(void)
190{
191 /* AMD systems use old APIC versions, so check the CPU */
192 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
193 boot_cpu_data.x86 >= 0xf)
194 return 1;
195 return lapic_get_version() >= 0x14;
196}
197
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400198/*
199 * Paravirt kernels also might be using these below ops. So we still
200 * use generic apic_read()/apic_write(), which might be pointing to different
201 * ops in PARAVIRT case.
202 */
Suresh Siddha1b374e42008-07-10 11:16:49 -0700203void xapic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100204{
205 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
206 cpu_relax();
207}
208
Suresh Siddha1b374e42008-07-10 11:16:49 -0700209u32 safe_xapic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100210{
211 u32 send_status;
212 int timeout;
213
214 timeout = 0;
215 do {
216 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
217 if (!send_status)
218 break;
219 udelay(100);
220 } while (timeout++ < 1000);
221
222 return send_status;
223}
224
Suresh Siddha1b374e42008-07-10 11:16:49 -0700225void xapic_icr_write(u32 low, u32 id)
226{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200227 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700228 apic_write(APIC_ICR, low);
229}
230
Jaswinder Singh Rajputec8c8422008-12-30 22:46:36 +0530231static u64 xapic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700232{
233 u32 icr1, icr2;
234
235 icr2 = apic_read(APIC_ICR2);
236 icr1 = apic_read(APIC_ICR);
237
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400238 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700239}
240
241static struct apic_ops xapic_ops = {
242 .read = native_apic_mem_read,
243 .write = native_apic_mem_write,
Suresh Siddha1b374e42008-07-10 11:16:49 -0700244 .icr_read = xapic_icr_read,
245 .icr_write = xapic_icr_write,
246 .wait_icr_idle = xapic_wait_icr_idle,
247 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
248};
249
250struct apic_ops __read_mostly *apic_ops = &xapic_ops;
Suresh Siddha1b374e42008-07-10 11:16:49 -0700251EXPORT_SYMBOL_GPL(apic_ops);
252
Yinghai Lu49899ea2008-08-24 02:01:47 -0700253#ifdef HAVE_X2APIC
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700254static void x2apic_wait_icr_idle(void)
255{
256 /* no need to wait for icr idle in x2apic */
257 return;
258}
259
260static u32 safe_x2apic_wait_icr_idle(void)
261{
262 /* no need to wait for icr idle in x2apic */
263 return 0;
264}
265
266void x2apic_icr_write(u32 low, u32 id)
267{
268 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
269}
270
Jaswinder Singh Rajputec8c8422008-12-30 22:46:36 +0530271static u64 x2apic_icr_read(void)
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700272{
273 unsigned long val;
274
275 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
276 return val;
277}
278
279static struct apic_ops x2apic_ops = {
280 .read = native_apic_msr_read,
281 .write = native_apic_msr_write,
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700282 .icr_read = x2apic_icr_read,
283 .icr_write = x2apic_icr_write,
284 .wait_icr_idle = x2apic_wait_icr_idle,
285 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
286};
Yinghai Lu49899ea2008-08-24 02:01:47 -0700287#endif
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700288
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100289/**
290 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
291 */
Jan Beuliche9427102008-01-30 13:31:24 +0100292void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100293{
294 unsigned int v;
295
296 /* unmask and set to NMI */
297 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200298
299 /* Level triggered for 82489DX (32bit mode) */
300 if (!lapic_is_integrated())
301 v |= APIC_LVT_LEVEL_TRIGGER;
302
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100303 apic_write(APIC_LVT0, v);
304}
305
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700306#ifdef CONFIG_X86_32
307/**
308 * get_physical_broadcast - Get number of physical broadcast IDs
309 */
310int get_physical_broadcast(void)
311{
312 return modern_apic() ? 0xff : 0xf;
313}
314#endif
315
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100316/**
317 * lapic_get_maxlvt - get the maximum number of local vector table entries
318 */
319int lapic_get_maxlvt(void)
320{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200321 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100322
323 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200324 /*
325 * - we always have APIC integrated on 64bit mode
326 * - 82489DXs do not report # of LVT entries
327 */
328 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100329}
330
331/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400332 * Local APIC timer
333 */
334
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400335/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400336#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200337
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100338/*
339 * This function sets up the local APIC timer, with a timeout of
340 * 'clocks' APIC bus clock. During calibration we actually call
341 * this function twice on the boot CPU, once with a bogus timeout
342 * value, second time for real. The other (noncalibrating) CPUs
343 * call this function only once, with the real, calibrated value.
344 *
345 * We do reads before writes even if unnecessary, to get around the
346 * P5 APIC double write bug.
347 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100348static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
349{
350 unsigned int lvtt_value, tmp_value;
351
352 lvtt_value = LOCAL_TIMER_VECTOR;
353 if (!oneshot)
354 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200355 if (!lapic_is_integrated())
356 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
357
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100358 if (!irqen)
359 lvtt_value |= APIC_LVT_MASKED;
360
361 apic_write(APIC_LVTT, lvtt_value);
362
363 /*
364 * Divide PICLK by 16
365 */
366 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400367 apic_write(APIC_TDCR,
368 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
369 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100370
371 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200372 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100373}
374
375/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100376 * Setup extended LVT, AMD specific (K8, family 10h)
377 *
378 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
379 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Robert Richter286f5712008-07-22 21:08:46 +0200380 *
381 * If mask=1, the LVT entry does not generate interrupts while mask=0
382 * enables the vector. See also the BKDGs.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100383 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100384
385#define APIC_EILVT_LVTOFF_MCE 0
386#define APIC_EILVT_LVTOFF_IBS 1
387
388static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100389{
Robert Richter7b83dae2008-01-30 13:30:40 +0100390 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100391 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
392
393 apic_write(reg, v);
394}
395
Robert Richter7b83dae2008-01-30 13:30:40 +0100396u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
397{
398 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
399 return APIC_EILVT_LVTOFF_MCE;
400}
401
402u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
403{
404 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
405 return APIC_EILVT_LVTOFF_IBS;
406}
Robert Richter6aa360e2008-07-23 15:28:14 +0200407EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
Robert Richter7b83dae2008-01-30 13:30:40 +0100408
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100409/*
410 * Program the next event, relative to now
411 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200412static int lapic_next_event(unsigned long delta,
413 struct clock_event_device *evt)
414{
415 apic_write(APIC_TMICT, delta);
416 return 0;
417}
418
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100419/*
420 * Setup the lapic timer in periodic or oneshot mode
421 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200422static void lapic_timer_setup(enum clock_event_mode mode,
423 struct clock_event_device *evt)
424{
425 unsigned long flags;
426 unsigned int v;
427
428 /* Lapic used as dummy for broadcast ? */
429 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
430 return;
431
432 local_irq_save(flags);
433
434 switch (mode) {
435 case CLOCK_EVT_MODE_PERIODIC:
436 case CLOCK_EVT_MODE_ONESHOT:
437 __setup_APIC_LVTT(calibration_result,
438 mode != CLOCK_EVT_MODE_PERIODIC, 1);
439 break;
440 case CLOCK_EVT_MODE_UNUSED:
441 case CLOCK_EVT_MODE_SHUTDOWN:
442 v = apic_read(APIC_LVTT);
443 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
444 apic_write(APIC_LVTT, v);
Thomas Gleixnera98f8fd2008-11-06 01:13:39 +0100445 apic_write(APIC_TMICT, 0xffffffff);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200446 break;
447 case CLOCK_EVT_MODE_RESUME:
448 /* Nothing to do here */
449 break;
450 }
451
452 local_irq_restore(flags);
453}
454
455/*
456 * Local APIC timer broadcast function
457 */
458static void lapic_timer_broadcast(cpumask_t mask)
459{
460#ifdef CONFIG_SMP
461 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
462#endif
463}
464
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100465/*
466 * Setup the local APIC timer for this CPU. Copy the initilized values
467 * of the boot CPU and register the clock event in the framework.
468 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700469static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200470{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100471 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
472
473 memcpy(levt, &lapic_clockevent, sizeof(*levt));
474 levt->cpumask = cpumask_of_cpu(smp_processor_id());
475
476 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200477}
478
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700479/*
480 * In this functions we calibrate APIC bus clocks to the external timer.
481 *
482 * We want to do the calibration only once since we want to have local timer
483 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
484 * frequency.
485 *
486 * This was previously done by reading the PIT/HPET and waiting for a wrap
487 * around to find out, that a tick has elapsed. I have a box, where the PIT
488 * readout is broken, so it never gets out of the wait loop again. This was
489 * also reported by others.
490 *
491 * Monitoring the jiffies value is inaccurate and the clockevents
492 * infrastructure allows us to do a simple substitution of the interrupt
493 * handler.
494 *
495 * The calibration routine also uses the pm_timer when possible, as the PIT
496 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
497 * back to normal later in the boot process).
498 */
499
500#define LAPIC_CAL_LOOPS (HZ/10)
501
502static __initdata int lapic_cal_loops = -1;
503static __initdata long lapic_cal_t1, lapic_cal_t2;
504static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
505static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
506static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
507
508/*
509 * Temporary interrupt handler.
510 */
511static void __init lapic_cal_handler(struct clock_event_device *dev)
512{
513 unsigned long long tsc = 0;
514 long tapic = apic_read(APIC_TMCCT);
515 unsigned long pm = acpi_pm_read_early();
516
517 if (cpu_has_tsc)
518 rdtscll(tsc);
519
520 switch (lapic_cal_loops++) {
521 case 0:
522 lapic_cal_t1 = tapic;
523 lapic_cal_tsc1 = tsc;
524 lapic_cal_pm1 = pm;
525 lapic_cal_j1 = jiffies;
526 break;
527
528 case LAPIC_CAL_LOOPS:
529 lapic_cal_t2 = tapic;
530 lapic_cal_tsc2 = tsc;
531 if (pm < lapic_cal_pm1)
532 pm += ACPI_PM_OVRRUN;
533 lapic_cal_pm2 = pm;
534 lapic_cal_j2 = jiffies;
535 break;
536 }
537}
538
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400539static int __init calibrate_by_pmtimer(long deltapm, long *delta)
540{
541 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
542 const long pm_thresh = pm_100ms / 100;
543 unsigned long mult;
544 u64 res;
545
546#ifndef CONFIG_X86_PM_TIMER
547 return -1;
548#endif
549
550 apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
551
552 /* Check, if the PM timer is available */
553 if (!deltapm)
554 return -1;
555
556 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
557
558 if (deltapm > (pm_100ms - pm_thresh) &&
559 deltapm < (pm_100ms + pm_thresh)) {
560 apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
561 } else {
562 res = (((u64)deltapm) * mult) >> 22;
563 do_div(res, 1000000);
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100564 pr_warning("APIC calibration not consistent "
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400565 "with PM Timer: %ldms instead of 100ms\n",
566 (long)res);
567 /* Correct the lapic counter value */
568 res = (((u64)(*delta)) * pm_100ms);
569 do_div(res, deltapm);
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100570 pr_info("APIC delta adjusted to PM-Timer: "
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400571 "%lu (%ld)\n", (unsigned long)res, *delta);
572 *delta = (long)res;
573 }
574
575 return 0;
576}
577
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700578static int __init calibrate_APIC_clock(void)
579{
580 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700581 void (*real_handler)(struct clock_event_device *dev);
582 unsigned long deltaj;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400583 long delta;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700584 int pm_referenced = 0;
585
586 local_irq_disable();
587
588 /* Replace the global interrupt handler */
589 real_handler = global_clock_event->event_handler;
590 global_clock_event->event_handler = lapic_cal_handler;
591
592 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400593 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700594 * can underflow in the 100ms detection time frame
595 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400596 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700597
598 /* Let the interrupts run */
599 local_irq_enable();
600
601 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
602 cpu_relax();
603
604 local_irq_disable();
605
606 /* Restore the real event handler */
607 global_clock_event->event_handler = real_handler;
608
609 /* Build delta t1-t2 as apic timer counts down */
610 delta = lapic_cal_t1 - lapic_cal_t2;
611 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
612
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400613 /* we trust the PM based calibration if possible */
614 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
615 &delta);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700616
617 /* Calculate the scaled math multiplication factor */
618 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
619 lapic_clockevent.shift);
620 lapic_clockevent.max_delta_ns =
621 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
622 lapic_clockevent.min_delta_ns =
623 clockevent_delta2ns(0xF, &lapic_clockevent);
624
625 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
626
627 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
628 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
629 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
630 calibration_result);
631
632 if (cpu_has_tsc) {
633 delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
634 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
635 "%ld.%04ld MHz.\n",
636 (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
637 (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
638 }
639
640 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
641 "%u.%04u MHz.\n",
642 calibration_result / (1000000 / HZ),
643 calibration_result % (1000000 / HZ));
644
645 /*
646 * Do a sanity check on the APIC calibration result
647 */
648 if (calibration_result < (1000000 / HZ)) {
649 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100650 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700651 return -1;
652 }
653
654 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
655
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400656 /*
657 * PM timer calibration failed or not turned on
658 * so lets try APIC timer based calibration
659 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700660 if (!pm_referenced) {
661 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
662
663 /*
664 * Setup the apic timer manually
665 */
666 levt->event_handler = lapic_cal_handler;
667 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
668 lapic_cal_loops = -1;
669
670 /* Let the interrupts run */
671 local_irq_enable();
672
673 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
674 cpu_relax();
675
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700676 /* Stop the lapic timer */
677 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
678
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700679 /* Jiffies delta */
680 deltaj = lapic_cal_j2 - lapic_cal_j1;
681 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
682
683 /* Check, if the jiffies result is consistent */
684 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
685 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
686 else
687 levt->features |= CLOCK_EVT_FEAT_DUMMY;
688 } else
689 local_irq_enable();
690
691 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100692 pr_warning("APIC timer disabled due to verification failure.\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700693 return -1;
694 }
695
696 return 0;
697}
698
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100699/*
700 * Setup the boot APIC
701 *
702 * Calibrate and verify the result.
703 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100704void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100706 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400707 * The local apic timer can be disabled via the kernel
708 * commandline or from the CPU detection code. Register the lapic
709 * timer as a dummy clock event source on SMP systems, so the
710 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100711 */
712 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100713 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100714 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100715 if (num_possible_cpus() > 1) {
716 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100717 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100718 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100719 return;
720 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200721
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400722 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
723 "calibrating APIC timer ...\n");
724
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400725 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100726 /* No broadcast on UP ! */
727 if (num_possible_cpus() > 1)
728 setup_APIC_timer();
729 return;
730 }
731
732 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100733 * If nmi_watchdog is set to IO_APIC, we need the
734 * PIT/HPET going. Otherwise register lapic as a dummy
735 * device.
736 */
737 if (nmi_watchdog != NMI_IO_APIC)
738 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
739 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100740 pr_warning("APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200741 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100742
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400743 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100744 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745}
746
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100747void __cpuinit setup_secondary_APIC_clock(void)
748{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100749 setup_APIC_timer();
750}
751
752/*
753 * The guts of the apic timer interrupt
754 */
755static void local_apic_timer_interrupt(void)
756{
757 int cpu = smp_processor_id();
758 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
759
760 /*
761 * Normally we should not be here till LAPIC has been initialized but
762 * in some cases like kdump, its possible that there is a pending LAPIC
763 * timer interrupt from previous kernel's context and is delivered in
764 * new kernel the moment interrupts are enabled.
765 *
766 * Interrupts are enabled early and LAPIC is setup much later, hence
767 * its possible that when we get here evt->event_handler is NULL.
768 * Check for event_handler being NULL and discard the interrupt as
769 * spurious.
770 */
771 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100772 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100773 /* Switch it off */
774 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
775 return;
776 }
777
778 /*
779 * the NMI deadlock-detector uses this.
780 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800781 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100782
783 evt->event_handler(evt);
784}
785
786/*
787 * Local APIC timer interrupt. This is the most natural way for doing
788 * local interrupts, but local timer interrupts can be emulated by
789 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
790 *
791 * [ if a single-CPU system runs an SMP kernel then we call the local
792 * interrupt as well. Thus we cannot inline the local irq ... ]
793 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100794void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100795{
796 struct pt_regs *old_regs = set_irq_regs(regs);
797
798 /*
799 * NOTE! We'd better ACK the irq immediately,
800 * because timer handling can be slow.
801 */
802 ack_APIC_irq();
803 /*
804 * update_process_times() expects us to have done irq_enter().
805 * Besides, if we don't timer interrupts ignore the global
806 * interrupt lock, which is the WrongThing (tm) to do.
807 */
808 exit_idle();
809 irq_enter();
810 local_apic_timer_interrupt();
811 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400812
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100813 set_irq_regs(old_regs);
814}
815
816int setup_profiling_timer(unsigned int multiplier)
817{
818 return -EINVAL;
819}
820
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100821/*
822 * Local APIC start and shutdown
823 */
824
825/**
826 * clear_local_APIC - shutdown the local APIC
827 *
828 * This is called, when a CPU is disabled and before rebooting, so the state of
829 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
830 * leftovers during boot.
831 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832void clear_local_APIC(void)
833{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400834 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100835 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
Andi Kleend3432892008-01-30 13:33:17 +0100837 /* APIC hasn't been mapped yet */
838 if (!apic_phys)
839 return;
840
841 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200843 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 * if the vector is zero. Mask LVTERR first to prevent this.
845 */
846 if (maxlvt >= 3) {
847 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100848 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 }
850 /*
851 * Careful: we have to set masks only first to deassert
852 * any level-triggered sources.
853 */
854 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100855 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100857 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100859 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 if (maxlvt >= 4) {
861 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100862 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 }
864
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400865 /* lets not touch this if we didn't frob it */
866#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
867 if (maxlvt >= 5) {
868 v = apic_read(APIC_LVTTHMR);
869 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
870 }
871#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 /*
873 * Clean APIC state for other OSs:
874 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100875 apic_write(APIC_LVTT, APIC_LVT_MASKED);
876 apic_write(APIC_LVT0, APIC_LVT_MASKED);
877 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100879 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100881 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400882
883 /* Integrated APIC (!82489DX) ? */
884 if (lapic_is_integrated()) {
885 if (maxlvt > 3)
886 /* Clear ESR due to Pentium errata 3AP and 11AP */
887 apic_write(APIC_ESR, 0);
888 apic_read(APIC_ESR);
889 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890}
891
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100892/**
893 * disable_local_APIC - clear and disable the local APIC
894 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895void disable_local_APIC(void)
896{
897 unsigned int value;
898
899 clear_local_APIC();
900
901 /*
902 * Disable APIC (implies clearing of registers
903 * for 82489DX!).
904 */
905 value = apic_read(APIC_SPIV);
906 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100907 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400908
909#ifdef CONFIG_X86_32
910 /*
911 * When LAPIC was disabled by the BIOS and enabled by the kernel,
912 * restore the disabled state.
913 */
914 if (enabled_via_apicbase) {
915 unsigned int l, h;
916
917 rdmsr(MSR_IA32_APICBASE, l, h);
918 l &= ~MSR_IA32_APICBASE_ENABLE;
919 wrmsr(MSR_IA32_APICBASE, l, h);
920 }
921#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922}
923
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400924/*
925 * If Linux enabled the LAPIC against the BIOS default disable it down before
926 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
927 * not power-off. Additionally clear all LVT entries before disable_local_APIC
928 * for the case where Linux didn't enable the LAPIC.
929 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700930void lapic_shutdown(void)
931{
932 unsigned long flags;
933
934 if (!cpu_has_apic)
935 return;
936
937 local_irq_save(flags);
938
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400939#ifdef CONFIG_X86_32
940 if (!enabled_via_apicbase)
941 clear_local_APIC();
942 else
943#endif
944 disable_local_APIC();
945
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700946
947 local_irq_restore(flags);
948}
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950/*
951 * This is to verify that we're looking at a real local APIC.
952 * Check these against your board if the CPUs aren't getting
953 * started for no apparent reason.
954 */
955int __init verify_local_APIC(void)
956{
957 unsigned int reg0, reg1;
958
959 /*
960 * The version register is read-only in a real APIC.
961 */
962 reg0 = apic_read(APIC_LVR);
963 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
964 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
965 reg1 = apic_read(APIC_LVR);
966 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
967
968 /*
969 * The two version reads above should print the same
970 * numbers. If the second one is different, then we
971 * poke at a non-APIC.
972 */
973 if (reg1 != reg0)
974 return 0;
975
976 /*
977 * Check if the version looks reasonably.
978 */
979 reg1 = GET_APIC_VERSION(reg0);
980 if (reg1 == 0x00 || reg1 == 0xff)
981 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +0100982 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 if (reg1 < 0x02 || reg1 == 0xff)
984 return 0;
985
986 /*
987 * The ID register is read/write in a real APIC.
988 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -0700989 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
991 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -0700992 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
994 apic_write(APIC_ID, reg0);
995 if (reg1 != (reg0 ^ APIC_ID_MASK))
996 return 0;
997
998 /*
999 * The next two are just to see if we have sane values.
1000 * They're only really relevant if we're in Virtual Wire
1001 * compatibility mode, but most boxes are anymore.
1002 */
1003 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001004 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 reg1 = apic_read(APIC_LVT1);
1006 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1007
1008 return 1;
1009}
1010
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001011/**
1012 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1013 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014void __init sync_Arb_IDs(void)
1015{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001016 /*
1017 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1018 * needed on AMD.
1019 */
1020 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 return;
1022
1023 /*
1024 * Wait for idle.
1025 */
1026 apic_wait_icr_idle();
1027
1028 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001029 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1030 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031}
1032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033/*
1034 * An initial setup of the virtual wire mode.
1035 */
1036void __init init_bsp_APIC(void)
1037{
Andi Kleen11a8e772006-01-11 22:46:51 +01001038 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
1040 /*
1041 * Don't do the setup now if we have a SMP BIOS as the
1042 * through-I/O-APIC virtual wire mode might be active.
1043 */
1044 if (smp_found_config || !cpu_has_apic)
1045 return;
1046
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 /*
1048 * Do not trust the local APIC being empty at bootup.
1049 */
1050 clear_local_APIC();
1051
1052 /*
1053 * Enable APIC.
1054 */
1055 value = apic_read(APIC_SPIV);
1056 value &= ~APIC_VECTOR_MASK;
1057 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001058
1059#ifdef CONFIG_X86_32
1060 /* This bit is reserved on P4/Xeon and should be cleared */
1061 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1062 (boot_cpu_data.x86 == 15))
1063 value &= ~APIC_SPIV_FOCUS_DISABLED;
1064 else
1065#endif
1066 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001068 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
1070 /*
1071 * Set up the virtual wire mode.
1072 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001073 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001075 if (!lapic_is_integrated()) /* 82489DX */
1076 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001077 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078}
1079
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001080static void __cpuinit lapic_setup_esr(void)
1081{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001082 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001083
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001084 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001085 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001086 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001087 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001088
1089 if (esr_disable) {
1090 /*
1091 * Something untraceable is creating bad interrupts on
1092 * secondary quads ... for the moment, just leave the
1093 * ESR disabled - we can't do anything useful with the
1094 * errors anyway - mbligh
1095 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001096 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001097 return;
1098 }
1099
1100 maxlvt = lapic_get_maxlvt();
1101 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1102 apic_write(APIC_ESR, 0);
1103 oldvalue = apic_read(APIC_ESR);
1104
1105 /* enables sending errors */
1106 value = ERROR_APIC_VECTOR;
1107 apic_write(APIC_LVTERR, value);
1108
1109 /*
1110 * spec says clear errors after enabling vector.
1111 */
1112 if (maxlvt > 3)
1113 apic_write(APIC_ESR, 0);
1114 value = apic_read(APIC_ESR);
1115 if (value != oldvalue)
1116 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1117 "vector: 0x%08x after: 0x%08x\n",
1118 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001119}
1120
1121
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001122/**
1123 * setup_local_APIC - setup the local APIC
1124 */
1125void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126{
Andi Kleen739f33b2008-01-30 13:30:40 +01001127 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001128 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001130#ifdef CONFIG_X86_32
1131 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Cyrill Gorcunov08ad7762008-09-14 11:55:38 +04001132 if (lapic_is_integrated() && esr_disable) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001133 apic_write(APIC_ESR, 0);
1134 apic_write(APIC_ESR, 0);
1135 apic_write(APIC_ESR, 0);
1136 apic_write(APIC_ESR, 0);
1137 }
1138#endif
1139
Jack Steinerac23d4e2008-03-28 14:12:16 -05001140 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 /*
1143 * Double-check whether this APIC is really registered.
1144 * This is meaningless in clustered apic mode, so we skip it.
1145 */
1146 if (!apic_id_registered())
1147 BUG();
1148
1149 /*
1150 * Intel recommends to set DFR, LDR and TPR before enabling
1151 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1152 * document number 292116). So here it goes...
1153 */
1154 init_apic_ldr();
1155
1156 /*
1157 * Set Task Priority to 'accept all'. We never change this
1158 * later on.
1159 */
1160 value = apic_read(APIC_TASKPRI);
1161 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001162 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163
1164 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001165 * After a crash, we no longer service the interrupts and a pending
1166 * interrupt from previous kernel might still have ISR bit set.
1167 *
1168 * Most probably by now CPU has serviced that pending interrupt and
1169 * it might not have done the ack_APIC_irq() because it thought,
1170 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1171 * does not clear the ISR bit and cpu thinks it has already serivced
1172 * the interrupt. Hence a vector might get locked. It was noticed
1173 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1174 */
1175 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1176 value = apic_read(APIC_ISR + i*0x10);
1177 for (j = 31; j >= 0; j--) {
1178 if (value & (1<<j))
1179 ack_APIC_irq();
1180 }
1181 }
1182
1183 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 * Now that we are all set up, enable the APIC
1185 */
1186 value = apic_read(APIC_SPIV);
1187 value &= ~APIC_VECTOR_MASK;
1188 /*
1189 * Enable APIC
1190 */
1191 value |= APIC_SPIV_APIC_ENABLED;
1192
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001193#ifdef CONFIG_X86_32
1194 /*
1195 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1196 * certain networking cards. If high frequency interrupts are
1197 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1198 * entry is masked/unmasked at a high rate as well then sooner or
1199 * later IOAPIC line gets 'stuck', no more interrupts are received
1200 * from the device. If focus CPU is disabled then the hang goes
1201 * away, oh well :-(
1202 *
1203 * [ This bug can be reproduced easily with a level-triggered
1204 * PCI Ne2000 networking cards and PII/PIII processors, dual
1205 * BX chipset. ]
1206 */
1207 /*
1208 * Actually disabling the focus CPU check just makes the hang less
1209 * frequent as it makes the interrupt distributon model be more
1210 * like LRU than MRU (the short-term load is more even across CPUs).
1211 * See also the comment in end_level_ioapic_irq(). --macro
1212 */
1213
1214 /*
1215 * - enable focus processor (bit==0)
1216 * - 64bit mode always use processor focus
1217 * so no need to set it
1218 */
1219 value &= ~APIC_SPIV_FOCUS_DISABLED;
1220#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001221
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 /*
1223 * Set spurious IRQ vector
1224 */
1225 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001226 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227
1228 /*
1229 * Set up LVT0, LVT1:
1230 *
1231 * set up through-local-APIC on the BP's LINT0. This is not
1232 * strictly necessary in pure symmetric-IO mode, but sometimes
1233 * we delegate interrupts to the 8259A.
1234 */
1235 /*
1236 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1237 */
1238 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001239 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001241 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001242 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 } else {
1244 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001245 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001246 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001248 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250 /*
1251 * only the BP should see the LINT1 NMI signal, obviously.
1252 */
1253 if (!smp_processor_id())
1254 value = APIC_DM_NMI;
1255 else
1256 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001257 if (!lapic_is_integrated()) /* 82489DX */
1258 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001259 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001260
Jack Steinerac23d4e2008-03-28 14:12:16 -05001261 preempt_enable();
Andi Kleen739f33b2008-01-30 13:30:40 +01001262}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
Andi Kleen739f33b2008-01-30 13:30:40 +01001264void __cpuinit end_local_APIC_setup(void)
1265{
1266 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001267
1268#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001269 {
1270 unsigned int value;
1271 /* Disable the local apic timer */
1272 value = apic_read(APIC_LVTT);
1273 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1274 apic_write(APIC_LVTT, value);
1275 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001276#endif
1277
Don Zickusf2802e72006-09-26 10:52:26 +02001278 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 apic_pm_activate();
1280}
1281
Yinghai Lu49899ea2008-08-24 02:01:47 -07001282#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001283void check_x2apic(void)
1284{
1285 int msr, msr2;
1286
1287 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1288
1289 if (msr & X2APIC_ENABLE) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001290 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001291 x2apic_preenabled = x2apic = 1;
1292 apic_ops = &x2apic_ops;
1293 }
1294}
1295
1296void enable_x2apic(void)
1297{
1298 int msr, msr2;
1299
1300 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1301 if (!(msr & X2APIC_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001302 pr_info("Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001303 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1304 }
1305}
1306
Al Viro2236d252008-11-22 17:37:34 +00001307void __init enable_IR_x2apic(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001308{
1309#ifdef CONFIG_INTR_REMAP
1310 int ret;
1311 unsigned long flags;
1312
1313 if (!cpu_has_x2apic)
1314 return;
1315
1316 if (!x2apic_preenabled && disable_x2apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001317 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1318 "because of nox2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001319 return;
1320 }
1321
1322 if (x2apic_preenabled && disable_x2apic)
1323 panic("Bios already enabled x2apic, can't enforce nox2apic");
1324
1325 if (!x2apic_preenabled && skip_ioapic_setup) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001326 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1327 "because of skipping io-apic setup\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001328 return;
1329 }
1330
1331 ret = dmar_table_init();
1332 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001333 pr_info("dmar_table_init() failed with %d:\n", ret);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001334
1335 if (x2apic_preenabled)
1336 panic("x2apic enabled by bios. But IR enabling failed");
1337 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001338 pr_info("Not enabling x2apic,Intr-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001339 return;
1340 }
1341
1342 local_irq_save(flags);
1343 mask_8259A();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001344
1345 ret = save_mask_IO_APIC_setup();
1346 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001347 pr_info("Saving IO-APIC state failed: %d\n", ret);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001348 goto end;
1349 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001350
1351 ret = enable_intr_remapping(1);
1352
1353 if (ret && x2apic_preenabled) {
1354 local_irq_restore(flags);
1355 panic("x2apic enabled by bios. But IR enabling failed");
1356 }
1357
1358 if (ret)
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001359 goto end_restore;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001360
1361 if (!x2apic) {
1362 x2apic = 1;
1363 apic_ops = &x2apic_ops;
1364 enable_x2apic();
1365 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001366
1367end_restore:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001368 if (ret)
1369 /*
1370 * IR enabling failed
1371 */
1372 restore_IO_APIC_setup();
1373 else
1374 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1375
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001376end:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001377 unmask_8259A();
1378 local_irq_restore(flags);
1379
1380 if (!ret) {
1381 if (!x2apic_preenabled)
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001382 pr_info("Enabled x2apic and interrupt-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001383 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001384 pr_info("Enabled Interrupt-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001385 } else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001386 pr_err("Failed to enable Interrupt-remapping and x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001387#else
1388 if (!cpu_has_x2apic)
1389 return;
1390
1391 if (x2apic_preenabled)
1392 panic("x2apic enabled prior OS handover,"
1393 " enable CONFIG_INTR_REMAP");
1394
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001395 pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1396 " and x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001397#endif
1398
1399 return;
1400}
Yinghai Lu49899ea2008-08-24 02:01:47 -07001401#endif /* HAVE_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001402
Yinghai Lube7a6562008-08-24 02:01:51 -07001403#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001404/*
1405 * Detect and enable local APICs on non-SMP boards.
1406 * Original code written by Keir Fraser.
1407 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1408 * not correctly set up (usually the APIC timer won't work etc.)
1409 */
1410static int __init detect_init_APIC(void)
1411{
1412 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001413 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001414 return -1;
1415 }
1416
1417 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001418 boot_cpu_physical_apicid = 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001419 return 0;
1420}
Yinghai Lube7a6562008-08-24 02:01:51 -07001421#else
1422/*
1423 * Detect and initialize APIC
1424 */
1425static int __init detect_init_APIC(void)
1426{
1427 u32 h, l, features;
1428
1429 /* Disabled by kernel option? */
1430 if (disable_apic)
1431 return -1;
1432
1433 switch (boot_cpu_data.x86_vendor) {
1434 case X86_VENDOR_AMD:
1435 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1436 (boot_cpu_data.x86 == 15))
1437 break;
1438 goto no_apic;
1439 case X86_VENDOR_INTEL:
1440 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1441 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1442 break;
1443 goto no_apic;
1444 default:
1445 goto no_apic;
1446 }
1447
1448 if (!cpu_has_apic) {
1449 /*
1450 * Over-ride BIOS and try to enable the local APIC only if
1451 * "lapic" specified.
1452 */
1453 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001454 pr_info("Local APIC disabled by BIOS -- "
1455 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001456 return -1;
1457 }
1458 /*
1459 * Some BIOSes disable the local APIC in the APIC_BASE
1460 * MSR. This can only be done in software for Intel P6 or later
1461 * and AMD K7 (Model > 1) or later.
1462 */
1463 rdmsr(MSR_IA32_APICBASE, l, h);
1464 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001465 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001466 l &= ~MSR_IA32_APICBASE_BASE;
1467 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1468 wrmsr(MSR_IA32_APICBASE, l, h);
1469 enabled_via_apicbase = 1;
1470 }
1471 }
1472 /*
1473 * The APIC feature bit should now be enabled
1474 * in `cpuid'
1475 */
1476 features = cpuid_edx(1);
1477 if (!(features & (1 << X86_FEATURE_APIC))) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001478 pr_warning("Could not enable APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001479 return -1;
1480 }
1481 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1482 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1483
1484 /* The BIOS may have set up the APIC at some other address */
1485 rdmsr(MSR_IA32_APICBASE, l, h);
1486 if (l & MSR_IA32_APICBASE_ENABLE)
1487 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1488
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001489 pr_info("Found and enabled local APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001490
1491 apic_pm_activate();
1492
1493 return 0;
1494
1495no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001496 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001497 return -1;
1498}
1499#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001500
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001501#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001502void __init early_init_lapic_mapping(void)
1503{
Thomas Gleixner431ee792008-05-12 15:43:35 +02001504 unsigned long phys_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001505
1506 /*
1507 * If no local APIC can be found then go out
1508 * : it means there is no mpatable and MADT
1509 */
1510 if (!smp_found_config)
1511 return;
1512
Thomas Gleixner431ee792008-05-12 15:43:35 +02001513 phys_addr = mp_lapic_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001514
Thomas Gleixner431ee792008-05-12 15:43:35 +02001515 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001516 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Thomas Gleixner431ee792008-05-12 15:43:35 +02001517 APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001518
1519 /*
1520 * Fetch the APIC ID of the BSP in case we have a
1521 * default configuration (or the MP table is broken).
1522 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001523 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001524}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001525#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001526
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001527/**
1528 * init_apic_mappings - initialize APIC mappings
1529 */
1530void __init init_apic_mappings(void)
1531{
Yinghai Lu49899ea2008-08-24 02:01:47 -07001532#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001533 if (x2apic) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001534 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001535 return;
1536 }
Yinghai Lu49899ea2008-08-24 02:01:47 -07001537#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001538
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001539 /*
1540 * If no local APIC can be found then set up a fake all
1541 * zeroes page to simulate the local APIC and another
1542 * one for the IO-APIC.
1543 */
1544 if (!smp_found_config && detect_init_APIC()) {
1545 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1546 apic_phys = __pa(apic_phys);
1547 } else
1548 apic_phys = mp_lapic_addr;
1549
1550 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
Yinghai Lu79c09692008-09-07 17:58:57 -07001551 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001552 APIC_BASE, apic_phys);
1553
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001554 /*
1555 * Fetch the APIC ID of the BSP in case we have a
1556 * default configuration (or the MP table is broken).
1557 */
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001558 if (boot_cpu_physical_apicid == -1U)
1559 boot_cpu_physical_apicid = read_apic_id();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001560}
1561
1562/*
1563 * This initializes the IO-APIC and APIC hardware if this is
1564 * a UP kernel.
1565 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001566int apic_version[MAX_APICS];
1567
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001568int __init APIC_init_uniprocessor(void)
1569{
Yinghai Lufa2bd352008-08-24 02:01:50 -07001570#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001571 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001572 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001573 return -1;
1574 }
1575 if (!cpu_has_apic) {
1576 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001577 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001578 return -1;
1579 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001580#else
1581 if (!smp_found_config && !cpu_has_apic)
1582 return -1;
1583
1584 /*
1585 * Complain if the BIOS pretends there is one.
1586 */
1587 if (!cpu_has_apic &&
1588 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001589 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1590 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001591 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1592 return -1;
1593 }
1594#endif
1595
Yinghai Lu49899ea2008-08-24 02:01:47 -07001596#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001597 enable_IR_x2apic();
Yinghai Lu49899ea2008-08-24 02:01:47 -07001598#endif
Yinghai Lufa2bd352008-08-24 02:01:50 -07001599#ifdef CONFIG_X86_64
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001600 setup_apic_routing();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001601#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001602
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001603 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001604 connect_bsp_APIC();
1605
Yinghai Lufa2bd352008-08-24 02:01:50 -07001606#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001607 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001608#else
1609 /*
1610 * Hack: In case of kdump, after a crash, kernel might be booting
1611 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1612 * might be zero if read from MP tables. Get it from LAPIC.
1613 */
1614# ifdef CONFIG_CRASH_DUMP
1615 boot_cpu_physical_apicid = read_apic_id();
1616# endif
1617#endif
1618 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001619 setup_local_APIC();
1620
Yinghai Lufa2bd352008-08-24 02:01:50 -07001621#ifdef CONFIG_X86_64
Andi Kleen739f33b2008-01-30 13:30:40 +01001622 /*
1623 * Now enable IO-APICs, actually call clear_IO_APIC
1624 * We need clear_IO_APIC before enabling vector on BP
1625 */
1626 if (!skip_ioapic_setup && nr_ioapics)
1627 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001628#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001629
Yinghai Lufa2bd352008-08-24 02:01:50 -07001630#ifdef CONFIG_X86_IO_APIC
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001631 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
Yinghai Lufa2bd352008-08-24 02:01:50 -07001632#endif
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001633 localise_nmi_watchdog();
Andi Kleen739f33b2008-01-30 13:30:40 +01001634 end_local_APIC_setup();
1635
Yinghai Lufa2bd352008-08-24 02:01:50 -07001636#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001637 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1638 setup_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001639# ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001640 else
1641 nr_ioapics = 0;
Yinghai Lufa2bd352008-08-24 02:01:50 -07001642# endif
1643#endif
1644
1645#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001646 setup_boot_APIC_clock();
1647 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001648#else
1649 setup_boot_clock();
1650#endif
1651
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001652 return 0;
1653}
1654
1655/*
1656 * Local APIC interrupts
1657 */
1658
1659/*
1660 * This interrupt should _never_ happen with our APIC/SMP architecture
1661 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001662void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001663{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001664 u32 v;
1665
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001666 exit_idle();
1667 irq_enter();
1668 /*
1669 * Check if this really is a spurious interrupt and ACK it
1670 * if it is a vectored one. Just in case...
1671 * Spurious interrupts should not be ACKed.
1672 */
1673 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1674 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1675 ack_APIC_irq();
1676
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001677 inc_irq_stat(irq_spurious_count);
1678
Yinghai Ludc1528d2008-08-24 02:01:53 -07001679 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001680 pr_info("spurious APIC interrupt on CPU#%d, "
1681 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001682 irq_exit();
1683}
1684
1685/*
1686 * This interrupt should never happen with our APIC/SMP architecture
1687 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001688void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001689{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001690 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001691
1692 exit_idle();
1693 irq_enter();
1694 /* First tickle the hardware, only then report what went on. -- REW */
1695 v = apic_read(APIC_ESR);
1696 apic_write(APIC_ESR, 0);
1697 v1 = apic_read(APIC_ESR);
1698 ack_APIC_irq();
1699 atomic_inc(&irq_err_count);
1700
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001701 /*
1702 * Here is what the APIC error bits mean:
1703 * 0: Send CS error
1704 * 1: Receive CS error
1705 * 2: Send accept error
1706 * 3: Receive accept error
1707 * 4: Reserved
1708 * 5: Send illegal vector
1709 * 6: Received illegal vector
1710 * 7: Illegal register address
1711 */
1712 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001713 smp_processor_id(), v , v1);
1714 irq_exit();
1715}
1716
Glauber Costab5841762008-05-28 13:38:28 -03001717/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001718 * connect_bsp_APIC - attach the APIC to the interrupt system
1719 */
Glauber Costab5841762008-05-28 13:38:28 -03001720void __init connect_bsp_APIC(void)
1721{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001722#ifdef CONFIG_X86_32
1723 if (pic_mode) {
1724 /*
1725 * Do not trust the local APIC being empty at bootup.
1726 */
1727 clear_local_APIC();
1728 /*
1729 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1730 * local APIC to INT and NMI lines.
1731 */
1732 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1733 "enabling APIC mode.\n");
1734 outb(0x70, 0x22);
1735 outb(0x01, 0x23);
1736 }
1737#endif
Glauber Costab5841762008-05-28 13:38:28 -03001738 enable_apic_mode();
1739}
1740
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001741/**
1742 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1743 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1744 *
1745 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1746 * APIC is disabled.
1747 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001748void disconnect_bsp_APIC(int virt_wire_setup)
1749{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001750 unsigned int value;
1751
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001752#ifdef CONFIG_X86_32
1753 if (pic_mode) {
1754 /*
1755 * Put the board back into PIC mode (has an effect only on
1756 * certain older boards). Note that APIC interrupts, including
1757 * IPIs, won't work beyond this point! The only exception are
1758 * INIT IPIs.
1759 */
1760 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1761 "entering PIC mode.\n");
1762 outb(0x70, 0x22);
1763 outb(0x00, 0x23);
1764 return;
1765 }
1766#endif
1767
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001768 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001769
1770 /* For the spurious interrupt use vector F, and enable it */
1771 value = apic_read(APIC_SPIV);
1772 value &= ~APIC_VECTOR_MASK;
1773 value |= APIC_SPIV_APIC_ENABLED;
1774 value |= 0xf;
1775 apic_write(APIC_SPIV, value);
1776
1777 if (!virt_wire_setup) {
1778 /*
1779 * For LVT0 make it edge triggered, active high,
1780 * external and enabled
1781 */
1782 value = apic_read(APIC_LVT0);
1783 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1784 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1785 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1786 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1787 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1788 apic_write(APIC_LVT0, value);
1789 } else {
1790 /* Disable LVT0 */
1791 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1792 }
1793
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001794 /*
1795 * For LVT1 make it edge triggered, active high,
1796 * nmi and enabled
1797 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001798 value = apic_read(APIC_LVT1);
1799 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1800 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1801 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1802 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1803 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1804 apic_write(APIC_LVT1, value);
1805}
1806
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001807void __cpuinit generic_processor_info(int apicid, int version)
1808{
1809 int cpu;
1810 cpumask_t tmp_map;
1811
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001812 /*
1813 * Validate version
1814 */
1815 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001816 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1817 "fixing up to 0x10. (tell your hw vendor)\n",
1818 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001819 version = 0x10;
1820 }
1821 apic_version[apicid] = version;
1822
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001823 if (num_processors >= NR_CPUS) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001824 pr_warning("WARNING: NR_CPUS limit of %i reached."
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001825 " Processor ignored.\n", NR_CPUS);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001826 return;
1827 }
1828
1829 num_processors++;
1830 cpus_complement(tmp_map, cpu_present_map);
1831 cpu = first_cpu(tmp_map);
1832
1833 physid_set(apicid, phys_cpu_present_map);
1834 if (apicid == boot_cpu_physical_apicid) {
1835 /*
1836 * x86_bios_cpu_apicid is required to have processors listed
1837 * in same order as logical cpu numbers. Hence the first
1838 * entry is BSP, and so on.
1839 */
1840 cpu = 0;
1841 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001842 if (apicid > max_physical_apicid)
1843 max_physical_apicid = apicid;
1844
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001845#ifdef CONFIG_X86_32
1846 /*
1847 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1848 * but we need to work other dependencies like SMP_SUSPEND etc
1849 * before this can be done without some confusion.
1850 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1851 * - Ashok Raj <ashok.raj@intel.com>
1852 */
1853 if (max_physical_apicid >= 8) {
1854 switch (boot_cpu_data.x86_vendor) {
1855 case X86_VENDOR_INTEL:
1856 if (!APIC_XAPIC(version)) {
1857 def_to_bigsmp = 0;
1858 break;
1859 }
1860 /* If P4 and above fall through */
1861 case X86_VENDOR_AMD:
1862 def_to_bigsmp = 1;
1863 }
1864 }
1865#endif
1866
1867#if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001868 /* are we being called early in kernel startup? */
Mike Travis23ca4bb2008-05-12 21:21:12 +02001869 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1870 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1871 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001872
1873 cpu_to_apicid[cpu] = apicid;
1874 bios_cpu_apicid[cpu] = apicid;
1875 } else {
1876 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1877 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1878 }
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001879#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001880
1881 cpu_set(cpu, cpu_possible_map);
1882 cpu_set(cpu, cpu_present_map);
1883}
1884
Yinghai Lu34919982008-08-24 02:01:48 -07001885#ifdef CONFIG_X86_64
Suresh Siddha0c81c742008-07-10 11:16:48 -07001886int hard_smp_processor_id(void)
1887{
1888 return read_apic_id();
1889}
Yinghai Lu34919982008-08-24 02:01:48 -07001890#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001891
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001892/*
1893 * Power management
1894 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895#ifdef CONFIG_PM
1896
1897static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001898 /*
1899 * 'active' is true if the local APIC was enabled by us and
1900 * not the BIOS; this signifies that we are also responsible
1901 * for disabling it before entering apm/acpi suspend
1902 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 int active;
1904 /* r/w apic fields */
1905 unsigned int apic_id;
1906 unsigned int apic_taskpri;
1907 unsigned int apic_ldr;
1908 unsigned int apic_dfr;
1909 unsigned int apic_spiv;
1910 unsigned int apic_lvtt;
1911 unsigned int apic_lvtpc;
1912 unsigned int apic_lvt0;
1913 unsigned int apic_lvt1;
1914 unsigned int apic_lvterr;
1915 unsigned int apic_tmict;
1916 unsigned int apic_tdcr;
1917 unsigned int apic_thmr;
1918} apic_pm_state;
1919
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001920static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921{
1922 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001923 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924
1925 if (!apic_pm_state.active)
1926 return 0;
1927
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001928 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001929
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001930 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1932 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1933 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1934 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1935 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001936 if (maxlvt >= 4)
1937 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1939 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1940 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1941 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1942 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001943#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01001944 if (maxlvt >= 5)
1945 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1946#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001947
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02001948 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 disable_local_APIC();
1950 local_irq_restore(flags);
1951 return 0;
1952}
1953
1954static int lapic_resume(struct sys_device *dev)
1955{
1956 unsigned int l, h;
1957 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001958 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959
1960 if (!apic_pm_state.active)
1961 return 0;
1962
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001963 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001964
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 local_irq_save(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001966
Yinghai Lu49899ea2008-08-24 02:01:47 -07001967#ifdef HAVE_X2APIC
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001968 if (x2apic)
1969 enable_x2apic();
1970 else
1971#endif
Yinghai Lud5e629a2008-08-17 21:12:27 -07001972 {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001973 /*
1974 * Make sure the APICBASE points to the right address
1975 *
1976 * FIXME! This will be wrong if we ever support suspend on
1977 * SMP! We'll need to do this as part of the CPU restore!
1978 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001979 rdmsr(MSR_IA32_APICBASE, l, h);
1980 l &= ~MSR_IA32_APICBASE_BASE;
1981 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1982 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07001983 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001984
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1986 apic_write(APIC_ID, apic_pm_state.apic_id);
1987 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1988 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1989 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1990 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1991 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1992 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001993#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01001994 if (maxlvt >= 5)
1995 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1996#endif
1997 if (maxlvt >= 4)
1998 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2000 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2001 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2002 apic_write(APIC_ESR, 0);
2003 apic_read(APIC_ESR);
2004 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2005 apic_write(APIC_ESR, 0);
2006 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002007
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002009
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 return 0;
2011}
2012
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002013/*
2014 * This device has no shutdown method - fully functioning local APICs
2015 * are needed on every CPU up until machine_halt/restart/poweroff.
2016 */
2017
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002019 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020 .resume = lapic_resume,
2021 .suspend = lapic_suspend,
2022};
2023
2024static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002025 .id = 0,
2026 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027};
2028
Ashok Raje6982c62005-06-25 14:54:58 -07002029static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030{
2031 apic_pm_state.active = 1;
2032}
2033
2034static int __init init_lapic_sysfs(void)
2035{
2036 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002037
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 if (!cpu_has_apic)
2039 return 0;
2040 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002041
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 error = sysdev_class_register(&lapic_sysclass);
2043 if (!error)
2044 error = sysdev_register(&device_lapic);
2045 return error;
2046}
2047device_initcall(init_lapic_sysfs);
2048
2049#else /* CONFIG_PM */
2050
2051static void apic_pm_activate(void) { }
2052
2053#endif /* CONFIG_PM */
2054
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002055#ifdef CONFIG_X86_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056/*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002057 * apic_is_clustered_box() -- Check if we can expect good TSC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 *
2059 * Thus far, the major user of this is IBM's Summit2 series:
2060 *
Linus Torvalds637029c2006-02-27 20:41:56 -08002061 * Clustered boxes may have unsynced TSC problems if they are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 * multi-chassis. Use available data to take a good guess.
2063 * If in doubt, go HPET.
2064 */
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002065__cpuinit int apic_is_clustered_box(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066{
2067 int i, clusters, zeros;
2068 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002069 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2071
Yinghai Lu322850a2008-02-23 21:48:42 -08002072 /*
2073 * there is not this kind of box with AMD CPU yet.
2074 * Some AMD box with quadcore cpu and 8 sockets apicid
2075 * will be [4, 0x23] or [8, 0x27] could be thought to
Yinghai Luf8fffa42008-02-24 21:36:28 -08002076 * vsmp box still need checking...
Yinghai Lu322850a2008-02-23 21:48:42 -08002077 */
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002078 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
Yinghai Lu322850a2008-02-23 21:48:42 -08002079 return 0;
2080
Mike Travis23ca4bb2008-05-12 21:21:12 +02002081 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002082 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083
2084 for (i = 0; i < NR_CPUS; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002085 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002086 if (bios_cpu_apicid) {
2087 id = bios_cpu_apicid[i];
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002088 }
2089 else if (i < nr_cpu_ids) {
2090 if (cpu_present(i))
2091 id = per_cpu(x86_bios_cpu_apicid, i);
2092 else
2093 continue;
2094 }
2095 else
2096 break;
2097
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 if (id != BAD_APICID)
2099 __set_bit(APIC_CLUSTERID(id), clustermap);
2100 }
2101
2102 /* Problem: Partially populated chassis may not have CPUs in some of
2103 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002104 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2105 * Since clusters are allocated sequentially, count zeros only if
2106 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 */
2108 clusters = 0;
2109 zeros = 0;
2110 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2111 if (test_bit(i, clustermap)) {
2112 clusters += 1 + zeros;
2113 zeros = 0;
2114 } else
2115 ++zeros;
2116 }
2117
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002118 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2119 * not guaranteed to be synced between boards
2120 */
2121 if (is_vsmp_box() && clusters > 1)
2122 return 1;
2123
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 /*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002125 * If clusters > 2, then should be multi-chassis.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 * May have to revisit this when multi-core + hyperthreaded CPUs come
2127 * out, but AFAIK this will work even for them.
2128 */
2129 return (clusters > 2);
2130}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002131#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
2133/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002134 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002136static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002137{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002139 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002140 return 0;
2141}
2142early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002144/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002145static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002146{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002147 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002148}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002149early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002151static int __init parse_lapic_timer_c2_ok(char *arg)
2152{
2153 local_apic_timer_c2_ok = 1;
2154 return 0;
2155}
2156early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2157
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002158static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002159{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002161 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002162}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002163early_param("noapictimer", parse_disable_apic_timer);
2164
2165static int __init parse_nolapic_timer(char *arg)
2166{
2167 disable_apic_timer = 1;
2168 return 0;
2169}
2170early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002171
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002172static int __init apic_set_verbosity(char *arg)
2173{
2174 if (!arg) {
2175#ifdef CONFIG_X86_64
2176 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002177 return 0;
2178#endif
2179 return -EINVAL;
2180 }
2181
2182 if (strcmp("debug", arg) == 0)
2183 apic_verbosity = APIC_DEBUG;
2184 else if (strcmp("verbose", arg) == 0)
2185 apic_verbosity = APIC_VERBOSE;
2186 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002187 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002188 " use apic=verbose or apic=debug\n", arg);
2189 return -EINVAL;
2190 }
2191
2192 return 0;
2193}
2194early_param("apic", apic_set_verbosity);
2195
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002196static int __init lapic_insert_resource(void)
2197{
2198 if (!apic_phys)
2199 return -1;
2200
2201 /* Put local APIC into the resource map. */
2202 lapic_resource.start = apic_phys;
2203 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2204 insert_resource(&iomem_resource, &lapic_resource);
2205
2206 return 0;
2207}
2208
2209/*
2210 * need call insert after e820_reserve_resources()
2211 * that is using request_resource
2212 */
2213late_initcall(lapic_insert_resource);