blob: 1771dd7468116669f39d2707d16900a6b8129a94 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Aaron Durbin39928722006-12-07 02:14:01 +010026#include <linux/ioport.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070027#include <linux/cpu.h>
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020028#include <linux/clockchips.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010029#include <linux/acpi_pmtmr.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010030#include <linux/module.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070031#include <linux/dmi.h>
Suresh Siddha6e1cb382008-07-10 11:16:58 -070032#include <linux/dmar.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34#include <asm/atomic.h>
35#include <asm/smp.h>
36#include <asm/mtrr.h>
37#include <asm/mpspec.h>
Yinghai Luefa25592008-08-19 20:50:36 -070038#include <asm/desc.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070039#include <asm/arch_hooks.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010040#include <asm/hpet.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/pgalloc.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070042#include <asm/i8253.h>
Andi Kleen75152112005-05-16 21:53:34 -070043#include <asm/nmi.h>
Andi Kleen95833c82006-01-11 22:44:36 +010044#include <asm/idle.h>
Andi Kleen73dea472006-02-03 21:50:50 +010045#include <asm/proto.h>
46#include <asm/timex.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020047#include <asm/apic.h>
Suresh Siddha6e1cb382008-07-10 11:16:58 -070048#include <asm/i8259.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Glauber Costadd46e3c2008-03-25 18:10:46 -030050#include <mach_apic.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070051#include <mach_apicdef.h>
52#include <mach_ipi.h>
Glauber Costa5af55732008-03-25 13:28:56 -030053
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070054/*
55 * Sanity check
56 */
57#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
58# error SPURIOUS_APIC_VECTOR definition error
59#endif
60
Yinghai Lub3c51172008-08-24 02:01:46 -070061#ifdef CONFIG_X86_32
62/*
63 * Knob to control our willingness to enable the local APIC.
64 *
65 * +1=force-enable
66 */
67static int force_enable_local_apic;
68/*
69 * APIC command line parameters
70 */
71static int __init parse_lapic(char *arg)
72{
73 force_enable_local_apic = 1;
74 return 0;
75}
76early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070077/* Local APIC was disabled by the BIOS and enabled by the kernel */
78static int enabled_via_apicbase;
79
Yinghai Lub3c51172008-08-24 02:01:46 -070080#endif
81
82#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +020083static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070084static __init int setup_apicpmtimer(char *s)
85{
86 apic_calibrate_pmtmr = 1;
87 notsc_setup(NULL);
88 return 0;
89}
90__setup("apicpmtimer", setup_apicpmtimer);
91#endif
92
Yinghai Lu49899ea2008-08-24 02:01:47 -070093#ifdef CONFIG_X86_64
94#define HAVE_X2APIC
95#endif
96
97#ifdef HAVE_X2APIC
Suresh Siddha89027d32008-07-10 11:16:56 -070098int x2apic;
Suresh Siddha6e1cb382008-07-10 11:16:58 -070099/* x2apic enabled before OS handover */
100int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700101int disable_x2apic;
102static __init int setup_nox2apic(char *str)
103{
104 disable_x2apic = 1;
105 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
106 return 0;
107}
108early_param("nox2apic", setup_nox2apic);
109#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Yinghai Lub3c51172008-08-24 02:01:46 -0700111unsigned long mp_lapic_addr;
112int disable_apic;
113/* Disable local APIC timer from the kernel commandline or via dmi quirk */
114static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100115/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700116int local_apic_timer_c2_ok;
117EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
118
Yinghai Luefa25592008-08-19 20:50:36 -0700119int first_system_vector = 0xfe;
120
121char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
122
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100123/*
124 * Debug level, exported for io_apic.c
125 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100126unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100127
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700128int pic_mode;
129
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400130/* Have we found an MP table */
131int smp_found_config;
132
Aaron Durbin39928722006-12-07 02:14:01 +0100133static struct resource lapic_resource = {
134 .name = "Local APIC",
135 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
136};
137
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200138static unsigned int calibration_result;
139
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200140static int lapic_next_event(unsigned long delta,
141 struct clock_event_device *evt);
142static void lapic_timer_setup(enum clock_event_mode mode,
143 struct clock_event_device *evt);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200144static void lapic_timer_broadcast(cpumask_t mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100145static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200146
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400147/*
148 * The local apic timer can be used for any function which is CPU local.
149 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200150static struct clock_event_device lapic_clockevent = {
151 .name = "lapic",
152 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
153 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
154 .shift = 32,
155 .set_mode = lapic_timer_setup,
156 .set_next_event = lapic_next_event,
157 .broadcast = lapic_timer_broadcast,
158 .rating = 100,
159 .irq = -1,
160};
161static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
162
Andi Kleend3432892008-01-30 13:33:17 +0100163static unsigned long apic_phys;
164
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100165/*
166 * Get the LAPIC version
167 */
168static inline int lapic_get_version(void)
169{
170 return GET_APIC_VERSION(apic_read(APIC_LVR));
171}
172
173/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400174 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100175 */
176static inline int lapic_is_integrated(void)
177{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400178#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100179 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400180#else
181 return APIC_INTEGRATED(lapic_get_version());
182#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100183}
184
185/*
186 * Check, whether this is a modern or a first generation APIC
187 */
188static int modern_apic(void)
189{
190 /* AMD systems use old APIC versions, so check the CPU */
191 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
192 boot_cpu_data.x86 >= 0xf)
193 return 1;
194 return lapic_get_version() >= 0x14;
195}
196
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400197/*
198 * Paravirt kernels also might be using these below ops. So we still
199 * use generic apic_read()/apic_write(), which might be pointing to different
200 * ops in PARAVIRT case.
201 */
Suresh Siddha1b374e42008-07-10 11:16:49 -0700202void xapic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100203{
204 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
205 cpu_relax();
206}
207
Suresh Siddha1b374e42008-07-10 11:16:49 -0700208u32 safe_xapic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100209{
210 u32 send_status;
211 int timeout;
212
213 timeout = 0;
214 do {
215 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
216 if (!send_status)
217 break;
218 udelay(100);
219 } while (timeout++ < 1000);
220
221 return send_status;
222}
223
Suresh Siddha1b374e42008-07-10 11:16:49 -0700224void xapic_icr_write(u32 low, u32 id)
225{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200226 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700227 apic_write(APIC_ICR, low);
228}
229
230u64 xapic_icr_read(void)
231{
232 u32 icr1, icr2;
233
234 icr2 = apic_read(APIC_ICR2);
235 icr1 = apic_read(APIC_ICR);
236
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400237 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700238}
239
240static struct apic_ops xapic_ops = {
241 .read = native_apic_mem_read,
242 .write = native_apic_mem_write,
Suresh Siddha1b374e42008-07-10 11:16:49 -0700243 .icr_read = xapic_icr_read,
244 .icr_write = xapic_icr_write,
245 .wait_icr_idle = xapic_wait_icr_idle,
246 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
247};
248
249struct apic_ops __read_mostly *apic_ops = &xapic_ops;
Suresh Siddha1b374e42008-07-10 11:16:49 -0700250EXPORT_SYMBOL_GPL(apic_ops);
251
Yinghai Lu49899ea2008-08-24 02:01:47 -0700252#ifdef HAVE_X2APIC
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700253static void x2apic_wait_icr_idle(void)
254{
255 /* no need to wait for icr idle in x2apic */
256 return;
257}
258
259static u32 safe_x2apic_wait_icr_idle(void)
260{
261 /* no need to wait for icr idle in x2apic */
262 return 0;
263}
264
265void x2apic_icr_write(u32 low, u32 id)
266{
267 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
268}
269
270u64 x2apic_icr_read(void)
271{
272 unsigned long val;
273
274 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
275 return val;
276}
277
278static struct apic_ops x2apic_ops = {
279 .read = native_apic_msr_read,
280 .write = native_apic_msr_write,
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700281 .icr_read = x2apic_icr_read,
282 .icr_write = x2apic_icr_write,
283 .wait_icr_idle = x2apic_wait_icr_idle,
284 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
285};
Yinghai Lu49899ea2008-08-24 02:01:47 -0700286#endif
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700287
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100288/**
289 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
290 */
Jan Beuliche9427102008-01-30 13:31:24 +0100291void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100292{
293 unsigned int v;
294
295 /* unmask and set to NMI */
296 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200297
298 /* Level triggered for 82489DX (32bit mode) */
299 if (!lapic_is_integrated())
300 v |= APIC_LVT_LEVEL_TRIGGER;
301
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100302 apic_write(APIC_LVT0, v);
303}
304
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700305#ifdef CONFIG_X86_32
306/**
307 * get_physical_broadcast - Get number of physical broadcast IDs
308 */
309int get_physical_broadcast(void)
310{
311 return modern_apic() ? 0xff : 0xf;
312}
313#endif
314
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100315/**
316 * lapic_get_maxlvt - get the maximum number of local vector table entries
317 */
318int lapic_get_maxlvt(void)
319{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200320 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100321
322 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200323 /*
324 * - we always have APIC integrated on 64bit mode
325 * - 82489DXs do not report # of LVT entries
326 */
327 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100328}
329
330/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400331 * Local APIC timer
332 */
333
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400334/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400335#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200336
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100337/*
338 * This function sets up the local APIC timer, with a timeout of
339 * 'clocks' APIC bus clock. During calibration we actually call
340 * this function twice on the boot CPU, once with a bogus timeout
341 * value, second time for real. The other (noncalibrating) CPUs
342 * call this function only once, with the real, calibrated value.
343 *
344 * We do reads before writes even if unnecessary, to get around the
345 * P5 APIC double write bug.
346 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100347static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
348{
349 unsigned int lvtt_value, tmp_value;
350
351 lvtt_value = LOCAL_TIMER_VECTOR;
352 if (!oneshot)
353 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200354 if (!lapic_is_integrated())
355 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
356
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100357 if (!irqen)
358 lvtt_value |= APIC_LVT_MASKED;
359
360 apic_write(APIC_LVTT, lvtt_value);
361
362 /*
363 * Divide PICLK by 16
364 */
365 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400366 apic_write(APIC_TDCR,
367 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
368 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100369
370 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200371 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100372}
373
374/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100375 * Setup extended LVT, AMD specific (K8, family 10h)
376 *
377 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
378 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Robert Richter286f5712008-07-22 21:08:46 +0200379 *
380 * If mask=1, the LVT entry does not generate interrupts while mask=0
381 * enables the vector. See also the BKDGs.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100382 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100383
384#define APIC_EILVT_LVTOFF_MCE 0
385#define APIC_EILVT_LVTOFF_IBS 1
386
387static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100388{
Robert Richter7b83dae2008-01-30 13:30:40 +0100389 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100390 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
391
392 apic_write(reg, v);
393}
394
Robert Richter7b83dae2008-01-30 13:30:40 +0100395u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
396{
397 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
398 return APIC_EILVT_LVTOFF_MCE;
399}
400
401u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
402{
403 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
404 return APIC_EILVT_LVTOFF_IBS;
405}
Robert Richter6aa360e2008-07-23 15:28:14 +0200406EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
Robert Richter7b83dae2008-01-30 13:30:40 +0100407
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100408/*
409 * Program the next event, relative to now
410 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200411static int lapic_next_event(unsigned long delta,
412 struct clock_event_device *evt)
413{
414 apic_write(APIC_TMICT, delta);
415 return 0;
416}
417
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100418/*
419 * Setup the lapic timer in periodic or oneshot mode
420 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200421static void lapic_timer_setup(enum clock_event_mode mode,
422 struct clock_event_device *evt)
423{
424 unsigned long flags;
425 unsigned int v;
426
427 /* Lapic used as dummy for broadcast ? */
428 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
429 return;
430
431 local_irq_save(flags);
432
433 switch (mode) {
434 case CLOCK_EVT_MODE_PERIODIC:
435 case CLOCK_EVT_MODE_ONESHOT:
436 __setup_APIC_LVTT(calibration_result,
437 mode != CLOCK_EVT_MODE_PERIODIC, 1);
438 break;
439 case CLOCK_EVT_MODE_UNUSED:
440 case CLOCK_EVT_MODE_SHUTDOWN:
441 v = apic_read(APIC_LVTT);
442 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
443 apic_write(APIC_LVTT, v);
444 break;
445 case CLOCK_EVT_MODE_RESUME:
446 /* Nothing to do here */
447 break;
448 }
449
450 local_irq_restore(flags);
451}
452
453/*
454 * Local APIC timer broadcast function
455 */
456static void lapic_timer_broadcast(cpumask_t mask)
457{
458#ifdef CONFIG_SMP
459 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
460#endif
461}
462
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100463/*
464 * Setup the local APIC timer for this CPU. Copy the initilized values
465 * of the boot CPU and register the clock event in the framework.
466 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700467static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200468{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100469 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
470
471 memcpy(levt, &lapic_clockevent, sizeof(*levt));
472 levt->cpumask = cpumask_of_cpu(smp_processor_id());
473
474 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200475}
476
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700477/*
478 * In this functions we calibrate APIC bus clocks to the external timer.
479 *
480 * We want to do the calibration only once since we want to have local timer
481 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
482 * frequency.
483 *
484 * This was previously done by reading the PIT/HPET and waiting for a wrap
485 * around to find out, that a tick has elapsed. I have a box, where the PIT
486 * readout is broken, so it never gets out of the wait loop again. This was
487 * also reported by others.
488 *
489 * Monitoring the jiffies value is inaccurate and the clockevents
490 * infrastructure allows us to do a simple substitution of the interrupt
491 * handler.
492 *
493 * The calibration routine also uses the pm_timer when possible, as the PIT
494 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
495 * back to normal later in the boot process).
496 */
497
498#define LAPIC_CAL_LOOPS (HZ/10)
499
500static __initdata int lapic_cal_loops = -1;
501static __initdata long lapic_cal_t1, lapic_cal_t2;
502static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
503static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
504static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
505
506/*
507 * Temporary interrupt handler.
508 */
509static void __init lapic_cal_handler(struct clock_event_device *dev)
510{
511 unsigned long long tsc = 0;
512 long tapic = apic_read(APIC_TMCCT);
513 unsigned long pm = acpi_pm_read_early();
514
515 if (cpu_has_tsc)
516 rdtscll(tsc);
517
518 switch (lapic_cal_loops++) {
519 case 0:
520 lapic_cal_t1 = tapic;
521 lapic_cal_tsc1 = tsc;
522 lapic_cal_pm1 = pm;
523 lapic_cal_j1 = jiffies;
524 break;
525
526 case LAPIC_CAL_LOOPS:
527 lapic_cal_t2 = tapic;
528 lapic_cal_tsc2 = tsc;
529 if (pm < lapic_cal_pm1)
530 pm += ACPI_PM_OVRRUN;
531 lapic_cal_pm2 = pm;
532 lapic_cal_j2 = jiffies;
533 break;
534 }
535}
536
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400537static int __init calibrate_by_pmtimer(long deltapm, long *delta)
538{
539 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
540 const long pm_thresh = pm_100ms / 100;
541 unsigned long mult;
542 u64 res;
543
544#ifndef CONFIG_X86_PM_TIMER
545 return -1;
546#endif
547
548 apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
549
550 /* Check, if the PM timer is available */
551 if (!deltapm)
552 return -1;
553
554 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
555
556 if (deltapm > (pm_100ms - pm_thresh) &&
557 deltapm < (pm_100ms + pm_thresh)) {
558 apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
559 } else {
560 res = (((u64)deltapm) * mult) >> 22;
561 do_div(res, 1000000);
562 printk(KERN_WARNING "APIC calibration not consistent "
563 "with PM Timer: %ldms instead of 100ms\n",
564 (long)res);
565 /* Correct the lapic counter value */
566 res = (((u64)(*delta)) * pm_100ms);
567 do_div(res, deltapm);
568 printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
569 "%lu (%ld)\n", (unsigned long)res, *delta);
570 *delta = (long)res;
571 }
572
573 return 0;
574}
575
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700576static int __init calibrate_APIC_clock(void)
577{
578 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700579 void (*real_handler)(struct clock_event_device *dev);
580 unsigned long deltaj;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400581 long delta;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700582 int pm_referenced = 0;
583
584 local_irq_disable();
585
586 /* Replace the global interrupt handler */
587 real_handler = global_clock_event->event_handler;
588 global_clock_event->event_handler = lapic_cal_handler;
589
590 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400591 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700592 * can underflow in the 100ms detection time frame
593 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400594 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700595
596 /* Let the interrupts run */
597 local_irq_enable();
598
599 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
600 cpu_relax();
601
602 local_irq_disable();
603
604 /* Restore the real event handler */
605 global_clock_event->event_handler = real_handler;
606
607 /* Build delta t1-t2 as apic timer counts down */
608 delta = lapic_cal_t1 - lapic_cal_t2;
609 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
610
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400611 /* we trust the PM based calibration if possible */
612 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
613 &delta);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700614
615 /* Calculate the scaled math multiplication factor */
616 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
617 lapic_clockevent.shift);
618 lapic_clockevent.max_delta_ns =
619 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
620 lapic_clockevent.min_delta_ns =
621 clockevent_delta2ns(0xF, &lapic_clockevent);
622
623 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
624
625 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
626 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
627 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
628 calibration_result);
629
630 if (cpu_has_tsc) {
631 delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
632 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
633 "%ld.%04ld MHz.\n",
634 (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
635 (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
636 }
637
638 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
639 "%u.%04u MHz.\n",
640 calibration_result / (1000000 / HZ),
641 calibration_result % (1000000 / HZ));
642
643 /*
644 * Do a sanity check on the APIC calibration result
645 */
646 if (calibration_result < (1000000 / HZ)) {
647 local_irq_enable();
648 printk(KERN_WARNING
649 "APIC frequency too slow, disabling apic timer\n");
650 return -1;
651 }
652
653 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
654
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400655 /*
656 * PM timer calibration failed or not turned on
657 * so lets try APIC timer based calibration
658 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700659 if (!pm_referenced) {
660 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
661
662 /*
663 * Setup the apic timer manually
664 */
665 levt->event_handler = lapic_cal_handler;
666 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
667 lapic_cal_loops = -1;
668
669 /* Let the interrupts run */
670 local_irq_enable();
671
672 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
673 cpu_relax();
674
675 local_irq_disable();
676
677 /* Stop the lapic timer */
678 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
679
680 local_irq_enable();
681
682 /* Jiffies delta */
683 deltaj = lapic_cal_j2 - lapic_cal_j1;
684 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
685
686 /* Check, if the jiffies result is consistent */
687 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
688 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
689 else
690 levt->features |= CLOCK_EVT_FEAT_DUMMY;
691 } else
692 local_irq_enable();
693
694 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
695 printk(KERN_WARNING
696 "APIC timer disabled due to verification failure.\n");
697 return -1;
698 }
699
700 return 0;
701}
702
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100703/*
704 * Setup the boot APIC
705 *
706 * Calibrate and verify the result.
707 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100708void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100710 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400711 * The local apic timer can be disabled via the kernel
712 * commandline or from the CPU detection code. Register the lapic
713 * timer as a dummy clock event source on SMP systems, so the
714 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100715 */
716 if (disable_apic_timer) {
717 printk(KERN_INFO "Disabling APIC timer\n");
718 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100719 if (num_possible_cpus() > 1) {
720 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100721 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100722 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100723 return;
724 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200725
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400726 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
727 "calibrating APIC timer ...\n");
728
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400729 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100730 /* No broadcast on UP ! */
731 if (num_possible_cpus() > 1)
732 setup_APIC_timer();
733 return;
734 }
735
736 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100737 * If nmi_watchdog is set to IO_APIC, we need the
738 * PIT/HPET going. Otherwise register lapic as a dummy
739 * device.
740 */
741 if (nmi_watchdog != NMI_IO_APIC)
742 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
743 else
744 printk(KERN_WARNING "APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200745 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100746
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400747 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100748 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749}
750
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100751void __cpuinit setup_secondary_APIC_clock(void)
752{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100753 setup_APIC_timer();
754}
755
756/*
757 * The guts of the apic timer interrupt
758 */
759static void local_apic_timer_interrupt(void)
760{
761 int cpu = smp_processor_id();
762 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
763
764 /*
765 * Normally we should not be here till LAPIC has been initialized but
766 * in some cases like kdump, its possible that there is a pending LAPIC
767 * timer interrupt from previous kernel's context and is delivered in
768 * new kernel the moment interrupts are enabled.
769 *
770 * Interrupts are enabled early and LAPIC is setup much later, hence
771 * its possible that when we get here evt->event_handler is NULL.
772 * Check for event_handler being NULL and discard the interrupt as
773 * spurious.
774 */
775 if (!evt->event_handler) {
776 printk(KERN_WARNING
777 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
778 /* Switch it off */
779 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
780 return;
781 }
782
783 /*
784 * the NMI deadlock-detector uses this.
785 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800786 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100787
788 evt->event_handler(evt);
789}
790
791/*
792 * Local APIC timer interrupt. This is the most natural way for doing
793 * local interrupts, but local timer interrupts can be emulated by
794 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
795 *
796 * [ if a single-CPU system runs an SMP kernel then we call the local
797 * interrupt as well. Thus we cannot inline the local irq ... ]
798 */
799void smp_apic_timer_interrupt(struct pt_regs *regs)
800{
801 struct pt_regs *old_regs = set_irq_regs(regs);
802
803 /*
804 * NOTE! We'd better ACK the irq immediately,
805 * because timer handling can be slow.
806 */
807 ack_APIC_irq();
808 /*
809 * update_process_times() expects us to have done irq_enter().
810 * Besides, if we don't timer interrupts ignore the global
811 * interrupt lock, which is the WrongThing (tm) to do.
812 */
Cyrill Gorcunov6460bc72008-08-24 02:01:45 -0700813#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100814 exit_idle();
Cyrill Gorcunov6460bc72008-08-24 02:01:45 -0700815#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100816 irq_enter();
817 local_apic_timer_interrupt();
818 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400819
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100820 set_irq_regs(old_regs);
821}
822
823int setup_profiling_timer(unsigned int multiplier)
824{
825 return -EINVAL;
826}
827
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100828/*
829 * Local APIC start and shutdown
830 */
831
832/**
833 * clear_local_APIC - shutdown the local APIC
834 *
835 * This is called, when a CPU is disabled and before rebooting, so the state of
836 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
837 * leftovers during boot.
838 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839void clear_local_APIC(void)
840{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400841 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100842 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
Andi Kleend3432892008-01-30 13:33:17 +0100844 /* APIC hasn't been mapped yet */
845 if (!apic_phys)
846 return;
847
848 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200850 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 * if the vector is zero. Mask LVTERR first to prevent this.
852 */
853 if (maxlvt >= 3) {
854 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100855 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 }
857 /*
858 * Careful: we have to set masks only first to deassert
859 * any level-triggered sources.
860 */
861 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100862 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100864 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100866 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 if (maxlvt >= 4) {
868 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100869 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 }
871
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400872 /* lets not touch this if we didn't frob it */
873#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
874 if (maxlvt >= 5) {
875 v = apic_read(APIC_LVTTHMR);
876 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
877 }
878#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 /*
880 * Clean APIC state for other OSs:
881 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100882 apic_write(APIC_LVTT, APIC_LVT_MASKED);
883 apic_write(APIC_LVT0, APIC_LVT_MASKED);
884 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100886 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100888 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400889
890 /* Integrated APIC (!82489DX) ? */
891 if (lapic_is_integrated()) {
892 if (maxlvt > 3)
893 /* Clear ESR due to Pentium errata 3AP and 11AP */
894 apic_write(APIC_ESR, 0);
895 apic_read(APIC_ESR);
896 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897}
898
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100899/**
900 * disable_local_APIC - clear and disable the local APIC
901 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902void disable_local_APIC(void)
903{
904 unsigned int value;
905
906 clear_local_APIC();
907
908 /*
909 * Disable APIC (implies clearing of registers
910 * for 82489DX!).
911 */
912 value = apic_read(APIC_SPIV);
913 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100914 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400915
916#ifdef CONFIG_X86_32
917 /*
918 * When LAPIC was disabled by the BIOS and enabled by the kernel,
919 * restore the disabled state.
920 */
921 if (enabled_via_apicbase) {
922 unsigned int l, h;
923
924 rdmsr(MSR_IA32_APICBASE, l, h);
925 l &= ~MSR_IA32_APICBASE_ENABLE;
926 wrmsr(MSR_IA32_APICBASE, l, h);
927 }
928#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929}
930
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400931/*
932 * If Linux enabled the LAPIC against the BIOS default disable it down before
933 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
934 * not power-off. Additionally clear all LVT entries before disable_local_APIC
935 * for the case where Linux didn't enable the LAPIC.
936 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700937void lapic_shutdown(void)
938{
939 unsigned long flags;
940
941 if (!cpu_has_apic)
942 return;
943
944 local_irq_save(flags);
945
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400946#ifdef CONFIG_X86_32
947 if (!enabled_via_apicbase)
948 clear_local_APIC();
949 else
950#endif
951 disable_local_APIC();
952
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700953
954 local_irq_restore(flags);
955}
956
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957/*
958 * This is to verify that we're looking at a real local APIC.
959 * Check these against your board if the CPUs aren't getting
960 * started for no apparent reason.
961 */
962int __init verify_local_APIC(void)
963{
964 unsigned int reg0, reg1;
965
966 /*
967 * The version register is read-only in a real APIC.
968 */
969 reg0 = apic_read(APIC_LVR);
970 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
971 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
972 reg1 = apic_read(APIC_LVR);
973 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
974
975 /*
976 * The two version reads above should print the same
977 * numbers. If the second one is different, then we
978 * poke at a non-APIC.
979 */
980 if (reg1 != reg0)
981 return 0;
982
983 /*
984 * Check if the version looks reasonably.
985 */
986 reg1 = GET_APIC_VERSION(reg0);
987 if (reg1 == 0x00 || reg1 == 0xff)
988 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +0100989 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 if (reg1 < 0x02 || reg1 == 0xff)
991 return 0;
992
993 /*
994 * The ID register is read/write in a real APIC.
995 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -0700996 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
998 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -0700999 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1001 apic_write(APIC_ID, reg0);
1002 if (reg1 != (reg0 ^ APIC_ID_MASK))
1003 return 0;
1004
1005 /*
1006 * The next two are just to see if we have sane values.
1007 * They're only really relevant if we're in Virtual Wire
1008 * compatibility mode, but most boxes are anymore.
1009 */
1010 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001011 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 reg1 = apic_read(APIC_LVT1);
1013 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1014
1015 return 1;
1016}
1017
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001018/**
1019 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1020 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021void __init sync_Arb_IDs(void)
1022{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001023 /*
1024 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1025 * needed on AMD.
1026 */
1027 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 return;
1029
1030 /*
1031 * Wait for idle.
1032 */
1033 apic_wait_icr_idle();
1034
1035 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001036 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1037 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038}
1039
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040/*
1041 * An initial setup of the virtual wire mode.
1042 */
1043void __init init_bsp_APIC(void)
1044{
Andi Kleen11a8e772006-01-11 22:46:51 +01001045 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
1047 /*
1048 * Don't do the setup now if we have a SMP BIOS as the
1049 * through-I/O-APIC virtual wire mode might be active.
1050 */
1051 if (smp_found_config || !cpu_has_apic)
1052 return;
1053
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 /*
1055 * Do not trust the local APIC being empty at bootup.
1056 */
1057 clear_local_APIC();
1058
1059 /*
1060 * Enable APIC.
1061 */
1062 value = apic_read(APIC_SPIV);
1063 value &= ~APIC_VECTOR_MASK;
1064 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001065
1066#ifdef CONFIG_X86_32
1067 /* This bit is reserved on P4/Xeon and should be cleared */
1068 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1069 (boot_cpu_data.x86 == 15))
1070 value &= ~APIC_SPIV_FOCUS_DISABLED;
1071 else
1072#endif
1073 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001075 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
1077 /*
1078 * Set up the virtual wire mode.
1079 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001080 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001082 if (!lapic_is_integrated()) /* 82489DX */
1083 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001084 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085}
1086
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001087static void __cpuinit lapic_setup_esr(void)
1088{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001089 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001090
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001091 if (!lapic_is_integrated()) {
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001092 printk(KERN_INFO "No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001093 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001094 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001095
1096 if (esr_disable) {
1097 /*
1098 * Something untraceable is creating bad interrupts on
1099 * secondary quads ... for the moment, just leave the
1100 * ESR disabled - we can't do anything useful with the
1101 * errors anyway - mbligh
1102 */
1103 printk(KERN_INFO "Leaving ESR disabled.\n");
1104 return;
1105 }
1106
1107 maxlvt = lapic_get_maxlvt();
1108 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1109 apic_write(APIC_ESR, 0);
1110 oldvalue = apic_read(APIC_ESR);
1111
1112 /* enables sending errors */
1113 value = ERROR_APIC_VECTOR;
1114 apic_write(APIC_LVTERR, value);
1115
1116 /*
1117 * spec says clear errors after enabling vector.
1118 */
1119 if (maxlvt > 3)
1120 apic_write(APIC_ESR, 0);
1121 value = apic_read(APIC_ESR);
1122 if (value != oldvalue)
1123 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1124 "vector: 0x%08x after: 0x%08x\n",
1125 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001126}
1127
1128
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001129/**
1130 * setup_local_APIC - setup the local APIC
1131 */
1132void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
Andi Kleen739f33b2008-01-30 13:30:40 +01001134 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001135 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001137#ifdef CONFIG_X86_32
1138 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Cyrill Gorcunov08ad7762008-09-14 11:55:38 +04001139 if (lapic_is_integrated() && esr_disable) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001140 apic_write(APIC_ESR, 0);
1141 apic_write(APIC_ESR, 0);
1142 apic_write(APIC_ESR, 0);
1143 apic_write(APIC_ESR, 0);
1144 }
1145#endif
1146
Jack Steinerac23d4e2008-03-28 14:12:16 -05001147 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 /*
1150 * Double-check whether this APIC is really registered.
1151 * This is meaningless in clustered apic mode, so we skip it.
1152 */
1153 if (!apic_id_registered())
1154 BUG();
1155
1156 /*
1157 * Intel recommends to set DFR, LDR and TPR before enabling
1158 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1159 * document number 292116). So here it goes...
1160 */
1161 init_apic_ldr();
1162
1163 /*
1164 * Set Task Priority to 'accept all'. We never change this
1165 * later on.
1166 */
1167 value = apic_read(APIC_TASKPRI);
1168 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001169 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
1171 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001172 * After a crash, we no longer service the interrupts and a pending
1173 * interrupt from previous kernel might still have ISR bit set.
1174 *
1175 * Most probably by now CPU has serviced that pending interrupt and
1176 * it might not have done the ack_APIC_irq() because it thought,
1177 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1178 * does not clear the ISR bit and cpu thinks it has already serivced
1179 * the interrupt. Hence a vector might get locked. It was noticed
1180 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1181 */
1182 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1183 value = apic_read(APIC_ISR + i*0x10);
1184 for (j = 31; j >= 0; j--) {
1185 if (value & (1<<j))
1186 ack_APIC_irq();
1187 }
1188 }
1189
1190 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 * Now that we are all set up, enable the APIC
1192 */
1193 value = apic_read(APIC_SPIV);
1194 value &= ~APIC_VECTOR_MASK;
1195 /*
1196 * Enable APIC
1197 */
1198 value |= APIC_SPIV_APIC_ENABLED;
1199
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001200#ifdef CONFIG_X86_32
1201 /*
1202 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1203 * certain networking cards. If high frequency interrupts are
1204 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1205 * entry is masked/unmasked at a high rate as well then sooner or
1206 * later IOAPIC line gets 'stuck', no more interrupts are received
1207 * from the device. If focus CPU is disabled then the hang goes
1208 * away, oh well :-(
1209 *
1210 * [ This bug can be reproduced easily with a level-triggered
1211 * PCI Ne2000 networking cards and PII/PIII processors, dual
1212 * BX chipset. ]
1213 */
1214 /*
1215 * Actually disabling the focus CPU check just makes the hang less
1216 * frequent as it makes the interrupt distributon model be more
1217 * like LRU than MRU (the short-term load is more even across CPUs).
1218 * See also the comment in end_level_ioapic_irq(). --macro
1219 */
1220
1221 /*
1222 * - enable focus processor (bit==0)
1223 * - 64bit mode always use processor focus
1224 * so no need to set it
1225 */
1226 value &= ~APIC_SPIV_FOCUS_DISABLED;
1227#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001228
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 /*
1230 * Set spurious IRQ vector
1231 */
1232 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001233 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
1235 /*
1236 * Set up LVT0, LVT1:
1237 *
1238 * set up through-local-APIC on the BP's LINT0. This is not
1239 * strictly necessary in pure symmetric-IO mode, but sometimes
1240 * we delegate interrupts to the 8259A.
1241 */
1242 /*
1243 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1244 */
1245 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001246 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001248 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001249 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 } else {
1251 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001252 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001253 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001255 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
1257 /*
1258 * only the BP should see the LINT1 NMI signal, obviously.
1259 */
1260 if (!smp_processor_id())
1261 value = APIC_DM_NMI;
1262 else
1263 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001264 if (!lapic_is_integrated()) /* 82489DX */
1265 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001266 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001267
Jack Steinerac23d4e2008-03-28 14:12:16 -05001268 preempt_enable();
Andi Kleen739f33b2008-01-30 13:30:40 +01001269}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Andi Kleen739f33b2008-01-30 13:30:40 +01001271void __cpuinit end_local_APIC_setup(void)
1272{
1273 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001274
1275#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001276 {
1277 unsigned int value;
1278 /* Disable the local apic timer */
1279 value = apic_read(APIC_LVTT);
1280 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1281 apic_write(APIC_LVTT, value);
1282 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001283#endif
1284
Don Zickusf2802e72006-09-26 10:52:26 +02001285 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 apic_pm_activate();
1287}
1288
Yinghai Lu49899ea2008-08-24 02:01:47 -07001289#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001290void check_x2apic(void)
1291{
1292 int msr, msr2;
1293
1294 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1295
1296 if (msr & X2APIC_ENABLE) {
1297 printk("x2apic enabled by BIOS, switching to x2apic ops\n");
1298 x2apic_preenabled = x2apic = 1;
1299 apic_ops = &x2apic_ops;
1300 }
1301}
1302
1303void enable_x2apic(void)
1304{
1305 int msr, msr2;
1306
1307 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1308 if (!(msr & X2APIC_ENABLE)) {
1309 printk("Enabling x2apic\n");
1310 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1311 }
1312}
1313
Al Viro2236d252008-11-22 17:37:34 +00001314void __init enable_IR_x2apic(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001315{
1316#ifdef CONFIG_INTR_REMAP
1317 int ret;
1318 unsigned long flags;
1319
1320 if (!cpu_has_x2apic)
1321 return;
1322
1323 if (!x2apic_preenabled && disable_x2apic) {
1324 printk(KERN_INFO
1325 "Skipped enabling x2apic and Interrupt-remapping "
1326 "because of nox2apic\n");
1327 return;
1328 }
1329
1330 if (x2apic_preenabled && disable_x2apic)
1331 panic("Bios already enabled x2apic, can't enforce nox2apic");
1332
1333 if (!x2apic_preenabled && skip_ioapic_setup) {
1334 printk(KERN_INFO
1335 "Skipped enabling x2apic and Interrupt-remapping "
1336 "because of skipping io-apic setup\n");
1337 return;
1338 }
1339
1340 ret = dmar_table_init();
1341 if (ret) {
1342 printk(KERN_INFO
1343 "dmar_table_init() failed with %d:\n", ret);
1344
1345 if (x2apic_preenabled)
1346 panic("x2apic enabled by bios. But IR enabling failed");
1347 else
1348 printk(KERN_INFO
1349 "Not enabling x2apic,Intr-remapping\n");
1350 return;
1351 }
1352
1353 local_irq_save(flags);
1354 mask_8259A();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001355
1356 ret = save_mask_IO_APIC_setup();
1357 if (ret) {
1358 printk(KERN_INFO "Saving IO-APIC state failed: %d\n", ret);
1359 goto end;
1360 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001361
1362 ret = enable_intr_remapping(1);
1363
1364 if (ret && x2apic_preenabled) {
1365 local_irq_restore(flags);
1366 panic("x2apic enabled by bios. But IR enabling failed");
1367 }
1368
1369 if (ret)
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001370 goto end_restore;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001371
1372 if (!x2apic) {
1373 x2apic = 1;
1374 apic_ops = &x2apic_ops;
1375 enable_x2apic();
1376 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001377
1378end_restore:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001379 if (ret)
1380 /*
1381 * IR enabling failed
1382 */
1383 restore_IO_APIC_setup();
1384 else
1385 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1386
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001387end:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001388 unmask_8259A();
1389 local_irq_restore(flags);
1390
1391 if (!ret) {
1392 if (!x2apic_preenabled)
1393 printk(KERN_INFO
1394 "Enabled x2apic and interrupt-remapping\n");
1395 else
1396 printk(KERN_INFO
1397 "Enabled Interrupt-remapping\n");
1398 } else
1399 printk(KERN_ERR
1400 "Failed to enable Interrupt-remapping and x2apic\n");
1401#else
1402 if (!cpu_has_x2apic)
1403 return;
1404
1405 if (x2apic_preenabled)
1406 panic("x2apic enabled prior OS handover,"
1407 " enable CONFIG_INTR_REMAP");
1408
1409 printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1410 " and x2apic\n");
1411#endif
1412
1413 return;
1414}
Yinghai Lu49899ea2008-08-24 02:01:47 -07001415#endif /* HAVE_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001416
Yinghai Lube7a6562008-08-24 02:01:51 -07001417#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001418/*
1419 * Detect and enable local APICs on non-SMP boards.
1420 * Original code written by Keir Fraser.
1421 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1422 * not correctly set up (usually the APIC timer won't work etc.)
1423 */
1424static int __init detect_init_APIC(void)
1425{
1426 if (!cpu_has_apic) {
1427 printk(KERN_INFO "No local APIC present\n");
1428 return -1;
1429 }
1430
1431 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001432 boot_cpu_physical_apicid = 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001433 return 0;
1434}
Yinghai Lube7a6562008-08-24 02:01:51 -07001435#else
1436/*
1437 * Detect and initialize APIC
1438 */
1439static int __init detect_init_APIC(void)
1440{
1441 u32 h, l, features;
1442
1443 /* Disabled by kernel option? */
1444 if (disable_apic)
1445 return -1;
1446
1447 switch (boot_cpu_data.x86_vendor) {
1448 case X86_VENDOR_AMD:
1449 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1450 (boot_cpu_data.x86 == 15))
1451 break;
1452 goto no_apic;
1453 case X86_VENDOR_INTEL:
1454 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1455 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1456 break;
1457 goto no_apic;
1458 default:
1459 goto no_apic;
1460 }
1461
1462 if (!cpu_has_apic) {
1463 /*
1464 * Over-ride BIOS and try to enable the local APIC only if
1465 * "lapic" specified.
1466 */
1467 if (!force_enable_local_apic) {
1468 printk(KERN_INFO "Local APIC disabled by BIOS -- "
1469 "you can enable it with \"lapic\"\n");
1470 return -1;
1471 }
1472 /*
1473 * Some BIOSes disable the local APIC in the APIC_BASE
1474 * MSR. This can only be done in software for Intel P6 or later
1475 * and AMD K7 (Model > 1) or later.
1476 */
1477 rdmsr(MSR_IA32_APICBASE, l, h);
1478 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1479 printk(KERN_INFO
1480 "Local APIC disabled by BIOS -- reenabling.\n");
1481 l &= ~MSR_IA32_APICBASE_BASE;
1482 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1483 wrmsr(MSR_IA32_APICBASE, l, h);
1484 enabled_via_apicbase = 1;
1485 }
1486 }
1487 /*
1488 * The APIC feature bit should now be enabled
1489 * in `cpuid'
1490 */
1491 features = cpuid_edx(1);
1492 if (!(features & (1 << X86_FEATURE_APIC))) {
1493 printk(KERN_WARNING "Could not enable APIC!\n");
1494 return -1;
1495 }
1496 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1497 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1498
1499 /* The BIOS may have set up the APIC at some other address */
1500 rdmsr(MSR_IA32_APICBASE, l, h);
1501 if (l & MSR_IA32_APICBASE_ENABLE)
1502 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1503
1504 printk(KERN_INFO "Found and enabled local APIC!\n");
1505
1506 apic_pm_activate();
1507
1508 return 0;
1509
1510no_apic:
1511 printk(KERN_INFO "No local APIC present or hardware disabled\n");
1512 return -1;
1513}
1514#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001515
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001516#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001517void __init early_init_lapic_mapping(void)
1518{
Thomas Gleixner431ee792008-05-12 15:43:35 +02001519 unsigned long phys_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001520
1521 /*
1522 * If no local APIC can be found then go out
1523 * : it means there is no mpatable and MADT
1524 */
1525 if (!smp_found_config)
1526 return;
1527
Thomas Gleixner431ee792008-05-12 15:43:35 +02001528 phys_addr = mp_lapic_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001529
Thomas Gleixner431ee792008-05-12 15:43:35 +02001530 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001531 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Thomas Gleixner431ee792008-05-12 15:43:35 +02001532 APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001533
1534 /*
1535 * Fetch the APIC ID of the BSP in case we have a
1536 * default configuration (or the MP table is broken).
1537 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001538 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001539}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001540#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001541
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001542/**
1543 * init_apic_mappings - initialize APIC mappings
1544 */
1545void __init init_apic_mappings(void)
1546{
Yinghai Lu49899ea2008-08-24 02:01:47 -07001547#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001548 if (x2apic) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001549 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001550 return;
1551 }
Yinghai Lu49899ea2008-08-24 02:01:47 -07001552#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001553
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001554 /*
1555 * If no local APIC can be found then set up a fake all
1556 * zeroes page to simulate the local APIC and another
1557 * one for the IO-APIC.
1558 */
1559 if (!smp_found_config && detect_init_APIC()) {
1560 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1561 apic_phys = __pa(apic_phys);
1562 } else
1563 apic_phys = mp_lapic_addr;
1564
1565 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
Yinghai Lu79c09692008-09-07 17:58:57 -07001566 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001567 APIC_BASE, apic_phys);
1568
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001569 /*
1570 * Fetch the APIC ID of the BSP in case we have a
1571 * default configuration (or the MP table is broken).
1572 */
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001573 if (boot_cpu_physical_apicid == -1U)
1574 boot_cpu_physical_apicid = read_apic_id();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001575}
1576
1577/*
1578 * This initializes the IO-APIC and APIC hardware if this is
1579 * a UP kernel.
1580 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001581int apic_version[MAX_APICS];
1582
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001583int __init APIC_init_uniprocessor(void)
1584{
Yinghai Lufa2bd352008-08-24 02:01:50 -07001585#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001586 if (disable_apic) {
1587 printk(KERN_INFO "Apic disabled\n");
1588 return -1;
1589 }
1590 if (!cpu_has_apic) {
1591 disable_apic = 1;
1592 printk(KERN_INFO "Apic disabled by BIOS\n");
1593 return -1;
1594 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001595#else
1596 if (!smp_found_config && !cpu_has_apic)
1597 return -1;
1598
1599 /*
1600 * Complain if the BIOS pretends there is one.
1601 */
1602 if (!cpu_has_apic &&
1603 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Yinghai Lu823b2592008-09-10 21:56:46 -07001604 printk(KERN_ERR "BIOS bug, local APIC 0x%x not detected!...\n",
Yinghai Lufa2bd352008-08-24 02:01:50 -07001605 boot_cpu_physical_apicid);
1606 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1607 return -1;
1608 }
1609#endif
1610
Yinghai Lu49899ea2008-08-24 02:01:47 -07001611#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001612 enable_IR_x2apic();
Yinghai Lu49899ea2008-08-24 02:01:47 -07001613#endif
Yinghai Lufa2bd352008-08-24 02:01:50 -07001614#ifdef CONFIG_X86_64
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001615 setup_apic_routing();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001616#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001617
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001618 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001619 connect_bsp_APIC();
1620
Yinghai Lufa2bd352008-08-24 02:01:50 -07001621#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001622 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001623#else
1624 /*
1625 * Hack: In case of kdump, after a crash, kernel might be booting
1626 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1627 * might be zero if read from MP tables. Get it from LAPIC.
1628 */
1629# ifdef CONFIG_CRASH_DUMP
1630 boot_cpu_physical_apicid = read_apic_id();
1631# endif
1632#endif
1633 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001634 setup_local_APIC();
1635
Yinghai Lufa2bd352008-08-24 02:01:50 -07001636#ifdef CONFIG_X86_64
Andi Kleen739f33b2008-01-30 13:30:40 +01001637 /*
1638 * Now enable IO-APICs, actually call clear_IO_APIC
1639 * We need clear_IO_APIC before enabling vector on BP
1640 */
1641 if (!skip_ioapic_setup && nr_ioapics)
1642 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001643#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001644
Yinghai Lufa2bd352008-08-24 02:01:50 -07001645#ifdef CONFIG_X86_IO_APIC
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001646 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
Yinghai Lufa2bd352008-08-24 02:01:50 -07001647#endif
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001648 localise_nmi_watchdog();
Andi Kleen739f33b2008-01-30 13:30:40 +01001649 end_local_APIC_setup();
1650
Yinghai Lufa2bd352008-08-24 02:01:50 -07001651#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001652 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1653 setup_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001654# ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001655 else
1656 nr_ioapics = 0;
Yinghai Lufa2bd352008-08-24 02:01:50 -07001657# endif
1658#endif
1659
1660#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001661 setup_boot_APIC_clock();
1662 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001663#else
1664 setup_boot_clock();
1665#endif
1666
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001667 return 0;
1668}
1669
1670/*
1671 * Local APIC interrupts
1672 */
1673
1674/*
1675 * This interrupt should _never_ happen with our APIC/SMP architecture
1676 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001677void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001678{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001679 u32 v;
1680
1681#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001682 exit_idle();
Yinghai Ludc1528d2008-08-24 02:01:53 -07001683#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001684 irq_enter();
1685 /*
1686 * Check if this really is a spurious interrupt and ACK it
1687 * if it is a vectored one. Just in case...
1688 * Spurious interrupts should not be ACKed.
1689 */
1690 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1691 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1692 ack_APIC_irq();
1693
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001694 inc_irq_stat(irq_spurious_count);
1695
Yinghai Ludc1528d2008-08-24 02:01:53 -07001696 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1697 printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
1698 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001699 irq_exit();
1700}
1701
1702/*
1703 * This interrupt should never happen with our APIC/SMP architecture
1704 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001705void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001706{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001707 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001708
Yinghai Ludc1528d2008-08-24 02:01:53 -07001709#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001710 exit_idle();
Yinghai Ludc1528d2008-08-24 02:01:53 -07001711#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001712 irq_enter();
1713 /* First tickle the hardware, only then report what went on. -- REW */
1714 v = apic_read(APIC_ESR);
1715 apic_write(APIC_ESR, 0);
1716 v1 = apic_read(APIC_ESR);
1717 ack_APIC_irq();
1718 atomic_inc(&irq_err_count);
1719
1720 /* Here is what the APIC error bits mean:
1721 0: Send CS error
1722 1: Receive CS error
1723 2: Send accept error
1724 3: Receive accept error
1725 4: Reserved
1726 5: Send illegal vector
1727 6: Received illegal vector
1728 7: Illegal register address
1729 */
1730 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1731 smp_processor_id(), v , v1);
1732 irq_exit();
1733}
1734
Glauber Costab5841762008-05-28 13:38:28 -03001735/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001736 * connect_bsp_APIC - attach the APIC to the interrupt system
1737 */
Glauber Costab5841762008-05-28 13:38:28 -03001738void __init connect_bsp_APIC(void)
1739{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001740#ifdef CONFIG_X86_32
1741 if (pic_mode) {
1742 /*
1743 * Do not trust the local APIC being empty at bootup.
1744 */
1745 clear_local_APIC();
1746 /*
1747 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1748 * local APIC to INT and NMI lines.
1749 */
1750 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1751 "enabling APIC mode.\n");
1752 outb(0x70, 0x22);
1753 outb(0x01, 0x23);
1754 }
1755#endif
Glauber Costab5841762008-05-28 13:38:28 -03001756 enable_apic_mode();
1757}
1758
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001759/**
1760 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1761 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1762 *
1763 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1764 * APIC is disabled.
1765 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001766void disconnect_bsp_APIC(int virt_wire_setup)
1767{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001768 unsigned int value;
1769
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001770#ifdef CONFIG_X86_32
1771 if (pic_mode) {
1772 /*
1773 * Put the board back into PIC mode (has an effect only on
1774 * certain older boards). Note that APIC interrupts, including
1775 * IPIs, won't work beyond this point! The only exception are
1776 * INIT IPIs.
1777 */
1778 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1779 "entering PIC mode.\n");
1780 outb(0x70, 0x22);
1781 outb(0x00, 0x23);
1782 return;
1783 }
1784#endif
1785
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001786 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001787
1788 /* For the spurious interrupt use vector F, and enable it */
1789 value = apic_read(APIC_SPIV);
1790 value &= ~APIC_VECTOR_MASK;
1791 value |= APIC_SPIV_APIC_ENABLED;
1792 value |= 0xf;
1793 apic_write(APIC_SPIV, value);
1794
1795 if (!virt_wire_setup) {
1796 /*
1797 * For LVT0 make it edge triggered, active high,
1798 * external and enabled
1799 */
1800 value = apic_read(APIC_LVT0);
1801 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1802 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1803 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1804 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1805 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1806 apic_write(APIC_LVT0, value);
1807 } else {
1808 /* Disable LVT0 */
1809 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1810 }
1811
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001812 /*
1813 * For LVT1 make it edge triggered, active high,
1814 * nmi and enabled
1815 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001816 value = apic_read(APIC_LVT1);
1817 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1818 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1819 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1820 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1821 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1822 apic_write(APIC_LVT1, value);
1823}
1824
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001825void __cpuinit generic_processor_info(int apicid, int version)
1826{
1827 int cpu;
1828 cpumask_t tmp_map;
1829
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001830 /*
1831 * Validate version
1832 */
1833 if (version == 0x0) {
1834 printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
1835 "fixing up to 0x10. (tell your hw vendor)\n",
1836 version);
1837 version = 0x10;
1838 }
1839 apic_version[apicid] = version;
1840
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001841 if (num_processors >= NR_CPUS) {
1842 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001843 " Processor ignored.\n", NR_CPUS);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001844 return;
1845 }
1846
1847 num_processors++;
1848 cpus_complement(tmp_map, cpu_present_map);
1849 cpu = first_cpu(tmp_map);
1850
1851 physid_set(apicid, phys_cpu_present_map);
1852 if (apicid == boot_cpu_physical_apicid) {
1853 /*
1854 * x86_bios_cpu_apicid is required to have processors listed
1855 * in same order as logical cpu numbers. Hence the first
1856 * entry is BSP, and so on.
1857 */
1858 cpu = 0;
1859 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001860 if (apicid > max_physical_apicid)
1861 max_physical_apicid = apicid;
1862
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001863#ifdef CONFIG_X86_32
1864 /*
1865 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1866 * but we need to work other dependencies like SMP_SUSPEND etc
1867 * before this can be done without some confusion.
1868 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1869 * - Ashok Raj <ashok.raj@intel.com>
1870 */
1871 if (max_physical_apicid >= 8) {
1872 switch (boot_cpu_data.x86_vendor) {
1873 case X86_VENDOR_INTEL:
1874 if (!APIC_XAPIC(version)) {
1875 def_to_bigsmp = 0;
1876 break;
1877 }
1878 /* If P4 and above fall through */
1879 case X86_VENDOR_AMD:
1880 def_to_bigsmp = 1;
1881 }
1882 }
1883#endif
1884
1885#if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001886 /* are we being called early in kernel startup? */
Mike Travis23ca4bb2008-05-12 21:21:12 +02001887 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1888 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1889 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001890
1891 cpu_to_apicid[cpu] = apicid;
1892 bios_cpu_apicid[cpu] = apicid;
1893 } else {
1894 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1895 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1896 }
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001897#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001898
1899 cpu_set(cpu, cpu_possible_map);
1900 cpu_set(cpu, cpu_present_map);
1901}
1902
Yinghai Lu34919982008-08-24 02:01:48 -07001903#ifdef CONFIG_X86_64
Suresh Siddha0c81c742008-07-10 11:16:48 -07001904int hard_smp_processor_id(void)
1905{
1906 return read_apic_id();
1907}
Yinghai Lu34919982008-08-24 02:01:48 -07001908#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001909
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001910/*
1911 * Power management
1912 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913#ifdef CONFIG_PM
1914
1915static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001916 /*
1917 * 'active' is true if the local APIC was enabled by us and
1918 * not the BIOS; this signifies that we are also responsible
1919 * for disabling it before entering apm/acpi suspend
1920 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 int active;
1922 /* r/w apic fields */
1923 unsigned int apic_id;
1924 unsigned int apic_taskpri;
1925 unsigned int apic_ldr;
1926 unsigned int apic_dfr;
1927 unsigned int apic_spiv;
1928 unsigned int apic_lvtt;
1929 unsigned int apic_lvtpc;
1930 unsigned int apic_lvt0;
1931 unsigned int apic_lvt1;
1932 unsigned int apic_lvterr;
1933 unsigned int apic_tmict;
1934 unsigned int apic_tdcr;
1935 unsigned int apic_thmr;
1936} apic_pm_state;
1937
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001938static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939{
1940 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001941 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942
1943 if (!apic_pm_state.active)
1944 return 0;
1945
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001946 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001947
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001948 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1950 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1951 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1952 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1953 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001954 if (maxlvt >= 4)
1955 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1957 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1958 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1959 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1960 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001961#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01001962 if (maxlvt >= 5)
1963 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1964#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001965
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02001966 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 disable_local_APIC();
1968 local_irq_restore(flags);
1969 return 0;
1970}
1971
1972static int lapic_resume(struct sys_device *dev)
1973{
1974 unsigned int l, h;
1975 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001976 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977
1978 if (!apic_pm_state.active)
1979 return 0;
1980
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001981 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001982
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 local_irq_save(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001984
Yinghai Lu49899ea2008-08-24 02:01:47 -07001985#ifdef HAVE_X2APIC
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001986 if (x2apic)
1987 enable_x2apic();
1988 else
1989#endif
Yinghai Lud5e629a2008-08-17 21:12:27 -07001990 {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001991 /*
1992 * Make sure the APICBASE points to the right address
1993 *
1994 * FIXME! This will be wrong if we ever support suspend on
1995 * SMP! We'll need to do this as part of the CPU restore!
1996 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001997 rdmsr(MSR_IA32_APICBASE, l, h);
1998 l &= ~MSR_IA32_APICBASE_BASE;
1999 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2000 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002001 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002002
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2004 apic_write(APIC_ID, apic_pm_state.apic_id);
2005 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2006 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2007 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2008 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2009 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2010 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002011#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002012 if (maxlvt >= 5)
2013 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2014#endif
2015 if (maxlvt >= 4)
2016 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2018 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2019 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2020 apic_write(APIC_ESR, 0);
2021 apic_read(APIC_ESR);
2022 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2023 apic_write(APIC_ESR, 0);
2024 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002025
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002027
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 return 0;
2029}
2030
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002031/*
2032 * This device has no shutdown method - fully functioning local APICs
2033 * are needed on every CPU up until machine_halt/restart/poweroff.
2034 */
2035
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002037 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 .resume = lapic_resume,
2039 .suspend = lapic_suspend,
2040};
2041
2042static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002043 .id = 0,
2044 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045};
2046
Ashok Raje6982c62005-06-25 14:54:58 -07002047static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048{
2049 apic_pm_state.active = 1;
2050}
2051
2052static int __init init_lapic_sysfs(void)
2053{
2054 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002055
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 if (!cpu_has_apic)
2057 return 0;
2058 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002059
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060 error = sysdev_class_register(&lapic_sysclass);
2061 if (!error)
2062 error = sysdev_register(&device_lapic);
2063 return error;
2064}
2065device_initcall(init_lapic_sysfs);
2066
2067#else /* CONFIG_PM */
2068
2069static void apic_pm_activate(void) { }
2070
2071#endif /* CONFIG_PM */
2072
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002073#ifdef CONFIG_X86_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074/*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002075 * apic_is_clustered_box() -- Check if we can expect good TSC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 *
2077 * Thus far, the major user of this is IBM's Summit2 series:
2078 *
Linus Torvalds637029c2006-02-27 20:41:56 -08002079 * Clustered boxes may have unsynced TSC problems if they are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 * multi-chassis. Use available data to take a good guess.
2081 * If in doubt, go HPET.
2082 */
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002083__cpuinit int apic_is_clustered_box(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084{
2085 int i, clusters, zeros;
2086 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002087 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2089
Yinghai Lu322850a2008-02-23 21:48:42 -08002090 /*
2091 * there is not this kind of box with AMD CPU yet.
2092 * Some AMD box with quadcore cpu and 8 sockets apicid
2093 * will be [4, 0x23] or [8, 0x27] could be thought to
Yinghai Luf8fffa42008-02-24 21:36:28 -08002094 * vsmp box still need checking...
Yinghai Lu322850a2008-02-23 21:48:42 -08002095 */
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002096 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
Yinghai Lu322850a2008-02-23 21:48:42 -08002097 return 0;
2098
Mike Travis23ca4bb2008-05-12 21:21:12 +02002099 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002100 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101
2102 for (i = 0; i < NR_CPUS; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002103 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002104 if (bios_cpu_apicid) {
2105 id = bios_cpu_apicid[i];
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002106 }
2107 else if (i < nr_cpu_ids) {
2108 if (cpu_present(i))
2109 id = per_cpu(x86_bios_cpu_apicid, i);
2110 else
2111 continue;
2112 }
2113 else
2114 break;
2115
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 if (id != BAD_APICID)
2117 __set_bit(APIC_CLUSTERID(id), clustermap);
2118 }
2119
2120 /* Problem: Partially populated chassis may not have CPUs in some of
2121 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002122 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2123 * Since clusters are allocated sequentially, count zeros only if
2124 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125 */
2126 clusters = 0;
2127 zeros = 0;
2128 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2129 if (test_bit(i, clustermap)) {
2130 clusters += 1 + zeros;
2131 zeros = 0;
2132 } else
2133 ++zeros;
2134 }
2135
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002136 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2137 * not guaranteed to be synced between boards
2138 */
2139 if (is_vsmp_box() && clusters > 1)
2140 return 1;
2141
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 /*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002143 * If clusters > 2, then should be multi-chassis.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 * May have to revisit this when multi-core + hyperthreaded CPUs come
2145 * out, but AFAIK this will work even for them.
2146 */
2147 return (clusters > 2);
2148}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002149#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
2151/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002152 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002154static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002155{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002157 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002158 return 0;
2159}
2160early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002162/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002163static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002164{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002165 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002166}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002167early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002169static int __init parse_lapic_timer_c2_ok(char *arg)
2170{
2171 local_apic_timer_c2_ok = 1;
2172 return 0;
2173}
2174early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2175
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002176static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002177{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002179 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002180}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002181early_param("noapictimer", parse_disable_apic_timer);
2182
2183static int __init parse_nolapic_timer(char *arg)
2184{
2185 disable_apic_timer = 1;
2186 return 0;
2187}
2188early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002189
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002190static int __init apic_set_verbosity(char *arg)
2191{
2192 if (!arg) {
2193#ifdef CONFIG_X86_64
2194 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002195 return 0;
2196#endif
2197 return -EINVAL;
2198 }
2199
2200 if (strcmp("debug", arg) == 0)
2201 apic_verbosity = APIC_DEBUG;
2202 else if (strcmp("verbose", arg) == 0)
2203 apic_verbosity = APIC_VERBOSE;
2204 else {
2205 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
2206 " use apic=verbose or apic=debug\n", arg);
2207 return -EINVAL;
2208 }
2209
2210 return 0;
2211}
2212early_param("apic", apic_set_verbosity);
2213
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002214static int __init lapic_insert_resource(void)
2215{
2216 if (!apic_phys)
2217 return -1;
2218
2219 /* Put local APIC into the resource map. */
2220 lapic_resource.start = apic_phys;
2221 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2222 insert_resource(&iomem_resource, &lapic_resource);
2223
2224 return 0;
2225}
2226
2227/*
2228 * need call insert after e820_reserve_resources()
2229 * that is using request_resource
2230 */
2231late_initcall(lapic_insert_resource);