blob: 3dc876ce6e1f3afcb4c1b9fdbefb4fb13ee3395c [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000052#include <linux/stringify.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053
Eilon Greenstein359d8b12009-02-12 08:38:25 +000054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020055#include "bnx2x.h"
56#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070057#include "bnx2x_init_ops.h"
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000058#include "bnx2x_dump.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
Vladislav Zolotarova03b1a52010-04-19 01:15:17 +000060#define DRV_MODULE_VERSION "1.52.53-1"
61#define DRV_MODULE_RELDATE "2010/18/04"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070062#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070064#include <linux/firmware.h>
65#include "bnx2x_fw_file_hdr.h"
66/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000067#define FW_FILE_VERSION \
68 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
69 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
70 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
71 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
72#define FW_FILE_NAME_E1 "bnx2x-e1-" FW_FILE_VERSION ".fw"
73#define FW_FILE_NAME_E1H "bnx2x-e1h-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070074
Eilon Greenstein34f80b02008-06-23 20:33:01 -070075/* Time in jiffies before concluding the transmitter is hung */
76#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077
Andrew Morton53a10562008-02-09 23:16:41 -080078static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070079 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
81
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070082MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000083MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084MODULE_LICENSE("GPL");
85MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000086MODULE_FIRMWARE(FW_FILE_NAME_E1);
87MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020088
Eilon Greenstein555f6c72009-02-12 08:36:11 +000089static int multi_mode = 1;
90module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070091MODULE_PARM_DESC(multi_mode, " Multi queue mode "
92 "(0 Disable; 1 Enable (default))");
93
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000094static int num_queues;
95module_param(num_queues, int, 0);
96MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
97 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000098
Eilon Greenstein19680c42008-08-13 15:47:33 -070099static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700100module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000101MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000102
103static int int_mode;
104module_param(int_mode, int, 0);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000105MODULE_PARM_DESC(int_mode, " Force interrupt mode other then MSI-X "
106 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107
Eilon Greensteina18f5122009-08-12 08:23:26 +0000108static int dropless_fc;
109module_param(dropless_fc, int, 0);
110MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
111
Eilon Greenstein9898f862009-02-12 08:38:27 +0000112static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000114MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000115
116static int mrrs = -1;
117module_param(mrrs, int, 0);
118MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
119
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122MODULE_PARM_DESC(debug, " Default debug msglevel");
123
124static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800126static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200127
128enum bnx2x_board_type {
129 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700130 BCM57711 = 1,
131 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132};
133
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700134/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800135static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136 char *name;
137} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700138 { "Broadcom NetXtreme II BCM57710 XGb" },
139 { "Broadcom NetXtreme II BCM57711 XGb" },
140 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200141};
142
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700143
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000144static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000145 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
146 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
147 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200148 { 0 }
149};
150
151MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
152
153/****************************************************************************
154* General service functions
155****************************************************************************/
156
157/* used only at init
158 * locking is done by mcp
159 */
Eilon Greenstein573f2032009-08-12 08:24:14 +0000160void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161{
162 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
163 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
164 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
165 PCICFG_VENDOR_ID_OFFSET);
166}
167
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200168static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
169{
170 u32 val;
171
172 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
173 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
174 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
175 PCICFG_VENDOR_ID_OFFSET);
176
177 return val;
178}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200179
180static const u32 dmae_reg_go_c[] = {
181 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
182 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
183 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
184 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
185};
186
187/* copy command into DMAE command memory and set DMAE command go */
188static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
189 int idx)
190{
191 u32 cmd_offset;
192 int i;
193
194 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
195 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
196 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
197
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700198 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
199 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200200 }
201 REG_WR(bp, dmae_reg_go_c[idx], 1);
202}
203
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700204void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
205 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200206{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000207 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200208 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700209 int cnt = 200;
210
211 if (!bp->dmae_ready) {
212 u32 *data = bnx2x_sp(bp, wb_data[0]);
213
214 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
215 " using indirect\n", dst_addr, len32);
216 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
217 return;
218 }
219
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000220 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200221
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000222 dmae.opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
223 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
224 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000226 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200227#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000228 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200229#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000230 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
231 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
232 dmae.src_addr_lo = U64_LO(dma_addr);
233 dmae.src_addr_hi = U64_HI(dma_addr);
234 dmae.dst_addr_lo = dst_addr >> 2;
235 dmae.dst_addr_hi = 0;
236 dmae.len = len32;
237 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
238 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
239 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200240
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000241 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200242 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
243 "dst_addr [%x:%08x (%08x)]\n"
244 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000245 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
246 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, dst_addr,
247 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700248 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200249 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
250 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200251
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000252 mutex_lock(&bp->dmae_mutex);
253
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200254 *wb_comp = 0;
255
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000256 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200257
258 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700259
260 while (*wb_comp != DMAE_COMP_VAL) {
261 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
262
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700263 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000264 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200265 break;
266 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700267 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700268 /* adjust delay for emulation/FPGA */
269 if (CHIP_REV_IS_SLOW(bp))
270 msleep(100);
271 else
272 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700274
275 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200276}
277
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700278void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200279{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000280 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200281 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700282 int cnt = 200;
283
284 if (!bp->dmae_ready) {
285 u32 *data = bnx2x_sp(bp, wb_data[0]);
286 int i;
287
288 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
289 " using indirect\n", src_addr, len32);
290 for (i = 0; i < len32; i++)
291 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
292 return;
293 }
294
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000295 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200296
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000297 dmae.opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
298 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
299 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000301 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200302#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000303 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200304#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000305 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
306 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
307 dmae.src_addr_lo = src_addr >> 2;
308 dmae.src_addr_hi = 0;
309 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
310 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
311 dmae.len = len32;
312 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
313 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
314 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200315
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000316 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200317 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
318 "dst_addr [%x:%08x (%08x)]\n"
319 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000320 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
321 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, src_addr,
322 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200323
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000324 mutex_lock(&bp->dmae_mutex);
325
326 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200327 *wb_comp = 0;
328
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000329 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200330
331 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700332
333 while (*wb_comp != DMAE_COMP_VAL) {
334
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700335 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000336 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200337 break;
338 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700339 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700340 /* adjust delay for emulation/FPGA */
341 if (CHIP_REV_IS_SLOW(bp))
342 msleep(100);
343 else
344 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700346 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200347 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
348 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700349
350 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200351}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352
Eilon Greenstein573f2032009-08-12 08:24:14 +0000353void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
354 u32 addr, u32 len)
355{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000356 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000357 int offset = 0;
358
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000359 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000360 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000361 addr + offset, dmae_wr_max);
362 offset += dmae_wr_max * 4;
363 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000364 }
365
366 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
367}
368
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700369/* used only for slowpath so not inlined */
370static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
371{
372 u32 wb_write[2];
373
374 wb_write[0] = val_hi;
375 wb_write[1] = val_lo;
376 REG_WR_DMAE(bp, reg, wb_write, 2);
377}
378
379#ifdef USE_WB_RD
380static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
381{
382 u32 wb_data[2];
383
384 REG_RD_DMAE(bp, reg, wb_data, 2);
385
386 return HILO_U64(wb_data[0], wb_data[1]);
387}
388#endif
389
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200390static int bnx2x_mc_assert(struct bnx2x *bp)
391{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200392 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700393 int i, rc = 0;
394 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200395
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700396 /* XSTORM */
397 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
398 XSTORM_ASSERT_LIST_INDEX_OFFSET);
399 if (last_idx)
400 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200401
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700402 /* print the asserts */
403 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200404
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700405 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
406 XSTORM_ASSERT_LIST_OFFSET(i));
407 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
408 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
409 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
410 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
411 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
412 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200413
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700414 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
415 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
416 " 0x%08x 0x%08x 0x%08x\n",
417 i, row3, row2, row1, row0);
418 rc++;
419 } else {
420 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200421 }
422 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700423
424 /* TSTORM */
425 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
426 TSTORM_ASSERT_LIST_INDEX_OFFSET);
427 if (last_idx)
428 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
429
430 /* print the asserts */
431 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
432
433 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
434 TSTORM_ASSERT_LIST_OFFSET(i));
435 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
436 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
437 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
438 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
439 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
440 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
441
442 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
443 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
444 " 0x%08x 0x%08x 0x%08x\n",
445 i, row3, row2, row1, row0);
446 rc++;
447 } else {
448 break;
449 }
450 }
451
452 /* CSTORM */
453 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
454 CSTORM_ASSERT_LIST_INDEX_OFFSET);
455 if (last_idx)
456 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
457
458 /* print the asserts */
459 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
460
461 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
462 CSTORM_ASSERT_LIST_OFFSET(i));
463 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
464 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
465 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
466 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
467 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
468 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
469
470 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
471 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
472 " 0x%08x 0x%08x 0x%08x\n",
473 i, row3, row2, row1, row0);
474 rc++;
475 } else {
476 break;
477 }
478 }
479
480 /* USTORM */
481 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
482 USTORM_ASSERT_LIST_INDEX_OFFSET);
483 if (last_idx)
484 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
485
486 /* print the asserts */
487 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
488
489 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
490 USTORM_ASSERT_LIST_OFFSET(i));
491 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
492 USTORM_ASSERT_LIST_OFFSET(i) + 4);
493 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
494 USTORM_ASSERT_LIST_OFFSET(i) + 8);
495 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
496 USTORM_ASSERT_LIST_OFFSET(i) + 12);
497
498 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
499 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
500 " 0x%08x 0x%08x 0x%08x\n",
501 i, row3, row2, row1, row0);
502 rc++;
503 } else {
504 break;
505 }
506 }
507
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508 return rc;
509}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800510
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511static void bnx2x_fw_dump(struct bnx2x *bp)
512{
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000513 u32 addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200514 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000515 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200516 int word;
517
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000518 if (BP_NOMCP(bp)) {
519 BNX2X_ERR("NO MCP - can not dump\n");
520 return;
521 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000522
523 addr = bp->common.shmem_base - 0x0800 + 4;
524 mark = REG_RD(bp, addr);
525 mark = MCP_REG_MCPR_SCRATCH + ((mark + 0x3) & ~0x3) - 0x08000000;
Joe Perches7995c642010-02-17 15:01:52 +0000526 pr_err("begin fw dump (mark 0x%x)\n", mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200527
Joe Perches7995c642010-02-17 15:01:52 +0000528 pr_err("");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000529 for (offset = mark; offset <= bp->common.shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200530 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000531 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200532 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000533 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200534 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000535 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000537 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200538 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000539 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200540 }
Joe Perches7995c642010-02-17 15:01:52 +0000541 pr_err("end of fw dump\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200542}
543
544static void bnx2x_panic_dump(struct bnx2x *bp)
545{
546 int i;
547 u16 j, start, end;
548
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700549 bp->stats_state = STATS_STATE_DISABLED;
550 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
551
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200552 BNX2X_ERR("begin crash dump -----------------\n");
553
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000554 /* Indices */
555 /* Common */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000556 BNX2X_ERR("def_c_idx(0x%x) def_u_idx(0x%x) def_x_idx(0x%x)"
557 " def_t_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
558 " spq_prod_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000559 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
560 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
561
562 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000563 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000564 struct bnx2x_fastpath *fp = &bp->fp[i];
565
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000566 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
567 " *rx_bd_cons_sb(0x%x) rx_comp_prod(0x%x)"
568 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000569 i, fp->rx_bd_prod, fp->rx_bd_cons,
570 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
571 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000572 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
573 " fp_u_idx(0x%x) *sb_u_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000574 fp->rx_sge_prod, fp->last_max_sge,
575 le16_to_cpu(fp->fp_u_idx),
576 fp->status_blk->u_status_block.status_block_index);
577 }
578
579 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000580 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200581 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200582
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000583 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
584 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
585 " *tx_cons_sb(0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200586 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700587 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000588 BNX2X_ERR(" fp_c_idx(0x%x) *sb_c_idx(0x%x)"
589 " tx_db_prod(0x%x)\n", le16_to_cpu(fp->fp_c_idx),
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700590 fp->status_blk->c_status_block.status_block_index,
Eilon Greensteinca003922009-08-12 22:53:28 -0700591 fp->tx_db.data.prod);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000592 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200593
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000594 /* Rings */
595 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000596 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000597 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200598
599 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
600 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000601 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200602 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
603 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
604
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000605 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
606 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200607 }
608
Eilon Greenstein3196a882008-08-13 15:58:49 -0700609 start = RX_SGE(fp->rx_sge_prod);
610 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000611 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700612 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
613 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
614
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000615 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
616 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700617 }
618
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200619 start = RCQ_BD(fp->rx_comp_cons - 10);
620 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000621 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200622 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
623
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000624 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
625 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626 }
627 }
628
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000629 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000630 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000631 struct bnx2x_fastpath *fp = &bp->fp[i];
632
633 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
634 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
635 for (j = start; j != end; j = TX_BD(j + 1)) {
636 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
637
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000638 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
639 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000640 }
641
642 start = TX_BD(fp->tx_bd_cons - 10);
643 end = TX_BD(fp->tx_bd_cons + 254);
644 for (j = start; j != end; j = TX_BD(j + 1)) {
645 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
646
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000647 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
648 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000649 }
650 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200651
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700652 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653 bnx2x_mc_assert(bp);
654 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655}
656
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800657static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700659 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200660 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
661 u32 val = REG_RD(bp, addr);
662 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000663 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200664
665 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000666 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
667 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200668 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
669 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000670 } else if (msi) {
671 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
672 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
673 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
674 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675 } else {
676 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800677 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678 HC_CONFIG_0_REG_INT_LINE_EN_0 |
679 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800680
Eilon Greenstein8badd272009-02-12 08:36:15 +0000681 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
682 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800683
684 REG_WR(bp, addr, val);
685
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200686 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
687 }
688
Eilon Greenstein8badd272009-02-12 08:36:15 +0000689 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
690 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200691
692 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000693 /*
694 * Ensure that HC_CONFIG is written before leading/trailing edge config
695 */
696 mmiowb();
697 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700698
699 if (CHIP_IS_E1H(bp)) {
700 /* init leading/trailing edge */
701 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000702 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700703 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000704 /* enable nig and gpio3 attention */
705 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700706 } else
707 val = 0xffff;
708
709 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
710 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
711 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000712
713 /* Make sure that interrupts are indeed enabled from here on */
714 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200715}
716
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800717static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200718{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700719 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200720 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
721 u32 val = REG_RD(bp, addr);
722
723 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
724 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
725 HC_CONFIG_0_REG_INT_LINE_EN_0 |
726 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
727
728 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
729 val, port, addr);
730
Eilon Greenstein8badd272009-02-12 08:36:15 +0000731 /* flush all outstanding writes */
732 mmiowb();
733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200734 REG_WR(bp, addr, val);
735 if (REG_RD(bp, addr) != val)
736 BNX2X_ERR("BUG! proper val not read from IGU!\n");
737}
738
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700739static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200740{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200741 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000742 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200743
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700744 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +0000746 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
747
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700748 if (disable_hw)
749 /* prevent the HW from sending interrupts */
750 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200751
752 /* make sure all ISRs are done */
753 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000754 synchronize_irq(bp->msix_table[0].vector);
755 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +0000756#ifdef BCM_CNIC
757 offset++;
758#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000760 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200761 } else
762 synchronize_irq(bp->pdev->irq);
763
764 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800765 cancel_delayed_work(&bp->sp_task);
766 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200767}
768
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700769/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200770
771/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700772 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200773 */
774
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000775/* Return true if succeeded to acquire the lock */
776static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
777{
778 u32 lock_status;
779 u32 resource_bit = (1 << resource);
780 int func = BP_FUNC(bp);
781 u32 hw_lock_control_reg;
782
783 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
784
785 /* Validating that the resource is within range */
786 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
787 DP(NETIF_MSG_HW,
788 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
789 resource, HW_LOCK_MAX_RESOURCE_VALUE);
790 return -EINVAL;
791 }
792
793 if (func <= 5)
794 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
795 else
796 hw_lock_control_reg =
797 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
798
799 /* Try to acquire the lock */
800 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
801 lock_status = REG_RD(bp, hw_lock_control_reg);
802 if (lock_status & resource_bit)
803 return true;
804
805 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
806 return false;
807}
808
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700809static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200810 u8 storm, u16 index, u8 op, u8 update)
811{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700812 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
813 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200814 struct igu_ack_register igu_ack;
815
816 igu_ack.status_block_index = index;
817 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700818 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200819 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
820 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
821 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
822
Eilon Greenstein5c862842008-08-13 15:51:48 -0700823 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
824 (*(u32 *)&igu_ack), hc_addr);
825 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000826
827 /* Make sure that ACK is written */
828 mmiowb();
829 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200830}
831
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000832static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200833{
834 struct host_status_block *fpsb = fp->status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200835
836 barrier(); /* status block is written to by the chip */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000837 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
838 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839}
840
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200841static u16 bnx2x_ack_int(struct bnx2x *bp)
842{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700843 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
844 COMMAND_REG_SIMD_MASK);
845 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200846
Eilon Greenstein5c862842008-08-13 15:51:48 -0700847 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
848 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200849
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200850 return result;
851}
852
853
854/*
855 * fast path service functions
856 */
857
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800858static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
859{
860 /* Tell compiler that consumer and producer can change */
861 barrier();
862 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
Eilon Greenstein237907c2009-01-14 06:42:44 +0000863}
864
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200865/* free skb in the packet ring at pos idx
866 * return idx of last bd freed
867 */
868static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
869 u16 idx)
870{
871 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
Eilon Greensteinca003922009-08-12 22:53:28 -0700872 struct eth_tx_start_bd *tx_start_bd;
873 struct eth_tx_bd *tx_data_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200874 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700875 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200876 int nbd;
877
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000878 /* prefetch skb end pointer to speedup dev_kfree_skb() */
879 prefetch(&skb->end);
880
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200881 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
882 idx, tx_buf, skb);
883
884 /* unmap first bd */
885 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700886 tx_start_bd = &fp->tx_desc_ring[bd_idx].start_bd;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000887 dma_unmap_single(&bp->pdev->dev, BD_UNMAP_ADDR(tx_start_bd),
Eilon Greensteinca003922009-08-12 22:53:28 -0700888 BD_UNMAP_LEN(tx_start_bd), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200889
Eilon Greensteinca003922009-08-12 22:53:28 -0700890 nbd = le16_to_cpu(tx_start_bd->nbd) - 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200891#ifdef BNX2X_STOP_ON_ERROR
Eilon Greensteinca003922009-08-12 22:53:28 -0700892 if ((nbd - 1) > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700893 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200894 bnx2x_panic();
895 }
896#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700897 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898
Eilon Greensteinca003922009-08-12 22:53:28 -0700899 /* Get the next bd */
900 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
901
902 /* Skip a parse bd... */
903 --nbd;
904 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
905
906 /* ...and the TSO split header bd since they have no mapping */
907 if (tx_buf->flags & BNX2X_TSO_SPLIT_BD) {
908 --nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200909 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200910 }
911
912 /* now free frags */
913 while (nbd > 0) {
914
915 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700916 tx_data_bd = &fp->tx_desc_ring[bd_idx].reg_bd;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000917 dma_unmap_page(&bp->pdev->dev, BD_UNMAP_ADDR(tx_data_bd),
918 BD_UNMAP_LEN(tx_data_bd), DMA_TO_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200919 if (--nbd)
920 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
921 }
922
923 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700924 WARN_ON(!skb);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000925 dev_kfree_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200926 tx_buf->first_bd = 0;
927 tx_buf->skb = NULL;
928
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700929 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200930}
931
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700932static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700934 s16 used;
935 u16 prod;
936 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200937
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938 prod = fp->tx_bd_prod;
939 cons = fp->tx_bd_cons;
940
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700941 /* NUM_TX_RINGS = number of "next-page" entries
942 It will be used as a threshold */
943 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200944
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700945#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700946 WARN_ON(used < 0);
947 WARN_ON(used > fp->bp->tx_ring_size);
948 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700949#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200950
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700951 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200952}
953
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000954static inline int bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
955{
956 u16 hw_cons;
957
958 /* Tell compiler that status block fields can change */
959 barrier();
960 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
961 return hw_cons != fp->tx_pkt_cons;
962}
963
964static int bnx2x_tx_int(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200965{
966 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000967 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200968 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200969
970#ifdef BNX2X_STOP_ON_ERROR
971 if (unlikely(bp->panic))
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000972 return -1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200973#endif
974
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000975 txq = netdev_get_tx_queue(bp->dev, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200976 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
977 sw_cons = fp->tx_pkt_cons;
978
979 while (sw_cons != hw_cons) {
980 u16 pkt_cons;
981
982 pkt_cons = TX_BD(sw_cons);
983
984 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
985
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700986 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200987 hw_cons, sw_cons, pkt_cons);
988
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700989/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200990 rmb();
991 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
992 }
993*/
994 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
995 sw_cons++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200996 }
997
998 fp->tx_pkt_cons = sw_cons;
999 fp->tx_bd_cons = bd_cons;
1000
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001001 /* Need to make the tx_bd_cons update visible to start_xmit()
1002 * before checking for netif_tx_queue_stopped(). Without the
1003 * memory barrier, there is a small possibility that
1004 * start_xmit() will miss it and cause the queue to be stopped
1005 * forever.
1006 */
Stanislaw Gruszka2d99cf12010-03-09 06:55:00 +00001007 smp_mb();
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001009 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001010 if (unlikely(netif_tx_queue_stopped(txq))) {
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001011 /* Taking tx_lock() is needed to prevent reenabling the queue
1012 * while it's empty. This could have happen if rx_action() gets
1013 * suspended in bnx2x_tx_int() after the condition before
1014 * netif_tx_wake_queue(), while tx_action (bnx2x_start_xmit()):
1015 *
1016 * stops the queue->sees fresh tx_bd_cons->releases the queue->
1017 * sends some packets consuming the whole queue again->
1018 * stops the queue
Eilon Greenstein60447352009-03-02 07:59:24 +00001019 */
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001020
1021 __netif_tx_lock(txq, smp_processor_id());
Eilon Greenstein60447352009-03-02 07:59:24 +00001022
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001023 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001024 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001025 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001026 netif_tx_wake_queue(txq);
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001027
1028 __netif_tx_unlock(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001029 }
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001030 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001031}
1032
Michael Chan993ac7b2009-10-10 13:46:56 +00001033#ifdef BCM_CNIC
1034static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid);
1035#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001036
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001037static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
1038 union eth_rx_cqe *rr_cqe)
1039{
1040 struct bnx2x *bp = fp->bp;
1041 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1042 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1043
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001044 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001045 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001046 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001047 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001048
1049 bp->spq_left++;
1050
Eilon Greenstein0626b892009-02-12 08:38:14 +00001051 if (fp->index) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001052 switch (command | fp->state) {
1053 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
1054 BNX2X_FP_STATE_OPENING):
1055 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
1056 cid);
1057 fp->state = BNX2X_FP_STATE_OPEN;
1058 break;
1059
1060 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
1061 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
1062 cid);
1063 fp->state = BNX2X_FP_STATE_HALTED;
1064 break;
1065
1066 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001067 BNX2X_ERR("unexpected MC reply (%d) "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001068 "fp[%d] state is %x\n",
1069 command, fp->index, fp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001070 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001071 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001072 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001073 return;
1074 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -08001075
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001076 switch (command | bp->state) {
1077 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
1078 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
1079 bp->state = BNX2X_STATE_OPEN;
1080 break;
1081
1082 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
1083 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
1084 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
1085 fp->state = BNX2X_FP_STATE_HALTED;
1086 break;
1087
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001088 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001089 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -08001090 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001091 break;
1092
Michael Chan993ac7b2009-10-10 13:46:56 +00001093#ifdef BCM_CNIC
1094 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_OPEN):
1095 DP(NETIF_MSG_IFDOWN, "got delete ramrod for CID %d\n", cid);
1096 bnx2x_cnic_cfc_comp(bp, cid);
1097 break;
1098#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001099
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001100 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001101 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001102 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +00001103 bp->set_mac_pending--;
1104 smp_wmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001105 break;
1106
Eliezer Tamir49d66772008-02-28 11:53:13 -08001107 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001108 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +00001109 bp->set_mac_pending--;
1110 smp_wmb();
Eliezer Tamir49d66772008-02-28 11:53:13 -08001111 break;
1112
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001113 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001114 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001115 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001116 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001117 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001118 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001119}
1120
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001121static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
1122 struct bnx2x_fastpath *fp, u16 index)
1123{
1124 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1125 struct page *page = sw_buf->page;
1126 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1127
1128 /* Skip "next page" elements */
1129 if (!page)
1130 return;
1131
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001132 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001133 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001134 __free_pages(page, PAGES_PER_SGE_SHIFT);
1135
1136 sw_buf->page = NULL;
1137 sge->addr_hi = 0;
1138 sge->addr_lo = 0;
1139}
1140
1141static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1142 struct bnx2x_fastpath *fp, int last)
1143{
1144 int i;
1145
1146 for (i = 0; i < last; i++)
1147 bnx2x_free_rx_sge(bp, fp, i);
1148}
1149
1150static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1151 struct bnx2x_fastpath *fp, u16 index)
1152{
1153 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1154 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1155 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1156 dma_addr_t mapping;
1157
1158 if (unlikely(page == NULL))
1159 return -ENOMEM;
1160
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001161 mapping = dma_map_page(&bp->pdev->dev, page, 0,
1162 SGE_PAGE_SIZE*PAGES_PER_SGE, DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001163 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001164 __free_pages(page, PAGES_PER_SGE_SHIFT);
1165 return -ENOMEM;
1166 }
1167
1168 sw_buf->page = page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001169 dma_unmap_addr_set(sw_buf, mapping, mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001170
1171 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1172 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1173
1174 return 0;
1175}
1176
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001177static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1178 struct bnx2x_fastpath *fp, u16 index)
1179{
1180 struct sk_buff *skb;
1181 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1182 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1183 dma_addr_t mapping;
1184
1185 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1186 if (unlikely(skb == NULL))
1187 return -ENOMEM;
1188
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001189 mapping = dma_map_single(&bp->pdev->dev, skb->data, bp->rx_buf_size,
1190 DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001191 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001192 dev_kfree_skb(skb);
1193 return -ENOMEM;
1194 }
1195
1196 rx_buf->skb = skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001197 dma_unmap_addr_set(rx_buf, mapping, mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001198
1199 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1200 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1201
1202 return 0;
1203}
1204
1205/* note that we are not allocating a new skb,
1206 * we are just moving one from cons to prod
1207 * we are not creating a new mapping,
1208 * so there is no need to check for dma_mapping_error().
1209 */
1210static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1211 struct sk_buff *skb, u16 cons, u16 prod)
1212{
1213 struct bnx2x *bp = fp->bp;
1214 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1215 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1216 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1217 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1218
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001219 dma_sync_single_for_device(&bp->pdev->dev,
1220 dma_unmap_addr(cons_rx_buf, mapping),
1221 RX_COPY_THRESH, DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001222
1223 prod_rx_buf->skb = cons_rx_buf->skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001224 dma_unmap_addr_set(prod_rx_buf, mapping,
1225 dma_unmap_addr(cons_rx_buf, mapping));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001226 *prod_bd = *cons_bd;
1227}
1228
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001229static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1230 u16 idx)
1231{
1232 u16 last_max = fp->last_max_sge;
1233
1234 if (SUB_S16(idx, last_max) > 0)
1235 fp->last_max_sge = idx;
1236}
1237
1238static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1239{
1240 int i, j;
1241
1242 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1243 int idx = RX_SGE_CNT * i - 1;
1244
1245 for (j = 0; j < 2; j++) {
1246 SGE_MASK_CLEAR_BIT(fp, idx);
1247 idx--;
1248 }
1249 }
1250}
1251
1252static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1253 struct eth_fast_path_rx_cqe *fp_cqe)
1254{
1255 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001256 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001257 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001258 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001259 u16 last_max, last_elem, first_elem;
1260 u16 delta = 0;
1261 u16 i;
1262
1263 if (!sge_len)
1264 return;
1265
1266 /* First mark all used pages */
1267 for (i = 0; i < sge_len; i++)
1268 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1269
1270 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1271 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1272
1273 /* Here we assume that the last SGE index is the biggest */
1274 prefetch((void *)(fp->sge_mask));
1275 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1276
1277 last_max = RX_SGE(fp->last_max_sge);
1278 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1279 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1280
1281 /* If ring is not full */
1282 if (last_elem + 1 != first_elem)
1283 last_elem++;
1284
1285 /* Now update the prod */
1286 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1287 if (likely(fp->sge_mask[i]))
1288 break;
1289
1290 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1291 delta += RX_SGE_MASK_ELEM_SZ;
1292 }
1293
1294 if (delta > 0) {
1295 fp->rx_sge_prod += delta;
1296 /* clear page-end entries */
1297 bnx2x_clear_sge_mask_next_elems(fp);
1298 }
1299
1300 DP(NETIF_MSG_RX_STATUS,
1301 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1302 fp->last_max_sge, fp->rx_sge_prod);
1303}
1304
1305static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1306{
1307 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1308 memset(fp->sge_mask, 0xff,
1309 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1310
Eilon Greenstein33471622008-08-13 15:59:08 -07001311 /* Clear the two last indices in the page to 1:
1312 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001313 hence will never be indicated and should be removed from
1314 the calculations. */
1315 bnx2x_clear_sge_mask_next_elems(fp);
1316}
1317
1318static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1319 struct sk_buff *skb, u16 cons, u16 prod)
1320{
1321 struct bnx2x *bp = fp->bp;
1322 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1323 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1324 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1325 dma_addr_t mapping;
1326
1327 /* move empty skb from pool to prod and map it */
1328 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001329 mapping = dma_map_single(&bp->pdev->dev, fp->tpa_pool[queue].skb->data,
1330 bp->rx_buf_size, DMA_FROM_DEVICE);
1331 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001332
1333 /* move partial skb from cons to pool (don't unmap yet) */
1334 fp->tpa_pool[queue] = *cons_rx_buf;
1335
1336 /* mark bin state as start - print error if current state != stop */
1337 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1338 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1339
1340 fp->tpa_state[queue] = BNX2X_TPA_START;
1341
1342 /* point prod_bd to new skb */
1343 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1344 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1345
1346#ifdef BNX2X_STOP_ON_ERROR
1347 fp->tpa_queue_used |= (1 << queue);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001348#ifdef _ASM_GENERIC_INT_L64_H
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001349 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1350#else
1351 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1352#endif
1353 fp->tpa_queue_used);
1354#endif
1355}
1356
1357static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1358 struct sk_buff *skb,
1359 struct eth_fast_path_rx_cqe *fp_cqe,
1360 u16 cqe_idx)
1361{
1362 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001363 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1364 u32 i, frag_len, frag_size, pages;
1365 int err;
1366 int j;
1367
1368 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001369 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001370
1371 /* This is needed in order to enable forwarding support */
1372 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001373 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001374 max(frag_size, (u32)len_on_bd));
1375
1376#ifdef BNX2X_STOP_ON_ERROR
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001377 if (pages > min_t(u32, 8, MAX_SKB_FRAGS)*SGE_PAGE_SIZE*PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001378 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1379 pages, cqe_idx);
1380 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1381 fp_cqe->pkt_len, len_on_bd);
1382 bnx2x_panic();
1383 return -EINVAL;
1384 }
1385#endif
1386
1387 /* Run through the SGL and compose the fragmented skb */
1388 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1389 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1390
1391 /* FW gives the indices of the SGE as if the ring is an array
1392 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001393 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001394 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001395 old_rx_pg = *rx_pg;
1396
1397 /* If we fail to allocate a substitute page, we simply stop
1398 where we are and drop the whole packet */
1399 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1400 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001401 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001402 return err;
1403 }
1404
1405 /* Unmap the page as we r going to pass it to the stack */
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001406 dma_unmap_page(&bp->pdev->dev,
1407 dma_unmap_addr(&old_rx_pg, mapping),
1408 SGE_PAGE_SIZE*PAGES_PER_SGE, DMA_FROM_DEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001409
1410 /* Add one frag and update the appropriate fields in the skb */
1411 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1412
1413 skb->data_len += frag_len;
1414 skb->truesize += frag_len;
1415 skb->len += frag_len;
1416
1417 frag_size -= frag_len;
1418 }
1419
1420 return 0;
1421}
1422
1423static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1424 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1425 u16 cqe_idx)
1426{
1427 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1428 struct sk_buff *skb = rx_buf->skb;
1429 /* alloc new skb */
1430 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1431
1432 /* Unmap skb in the pool anyway, as we are going to change
1433 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1434 fails. */
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001435 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(rx_buf, mapping),
1436 bp->rx_buf_size, DMA_FROM_DEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001437
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001438 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001439 /* fix ip xsum and give it to the stack */
1440 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001441#ifdef BCM_VLAN
1442 int is_vlan_cqe =
1443 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1444 PARSING_FLAGS_VLAN);
1445 int is_not_hwaccel_vlan_cqe =
1446 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1447#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001448
1449 prefetch(skb);
1450 prefetch(((char *)(skb)) + 128);
1451
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001452#ifdef BNX2X_STOP_ON_ERROR
1453 if (pad + len > bp->rx_buf_size) {
1454 BNX2X_ERR("skb_put is about to fail... "
1455 "pad %d len %d rx_buf_size %d\n",
1456 pad, len, bp->rx_buf_size);
1457 bnx2x_panic();
1458 return;
1459 }
1460#endif
1461
1462 skb_reserve(skb, pad);
1463 skb_put(skb, len);
1464
1465 skb->protocol = eth_type_trans(skb, bp->dev);
1466 skb->ip_summed = CHECKSUM_UNNECESSARY;
1467
1468 {
1469 struct iphdr *iph;
1470
1471 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001472#ifdef BCM_VLAN
1473 /* If there is no Rx VLAN offloading -
1474 take VLAN tag into an account */
1475 if (unlikely(is_not_hwaccel_vlan_cqe))
1476 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1477#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001478 iph->check = 0;
1479 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1480 }
1481
1482 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1483 &cqe->fast_path_cqe, cqe_idx)) {
1484#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001485 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1486 (!is_not_hwaccel_vlan_cqe))
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001487 vlan_gro_receive(&fp->napi, bp->vlgrp,
1488 le16_to_cpu(cqe->fast_path_cqe.
1489 vlan_tag), skb);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001490 else
1491#endif
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001492 napi_gro_receive(&fp->napi, skb);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001493 } else {
1494 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1495 " - dropping packet!\n");
1496 dev_kfree_skb(skb);
1497 }
1498
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001499
1500 /* put new skb in bin */
1501 fp->tpa_pool[queue].skb = new_skb;
1502
1503 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001504 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001505 DP(NETIF_MSG_RX_STATUS,
1506 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001507 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001508 }
1509
1510 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1511}
1512
1513static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1514 struct bnx2x_fastpath *fp,
1515 u16 bd_prod, u16 rx_comp_prod,
1516 u16 rx_sge_prod)
1517{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001518 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001519 int i;
1520
1521 /* Update producers */
1522 rx_prods.bd_prod = bd_prod;
1523 rx_prods.cqe_prod = rx_comp_prod;
1524 rx_prods.sge_prod = rx_sge_prod;
1525
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001526 /*
1527 * Make sure that the BD and SGE data is updated before updating the
1528 * producers since FW might read the BD/SGE right after the producer
1529 * is updated.
1530 * This is only applicable for weak-ordered memory model archs such
1531 * as IA-64. The following barrier is also mandatory since FW will
1532 * assumes BDs must have buffers.
1533 */
1534 wmb();
1535
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001536 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1537 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00001538 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), fp->cl_id) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001539 ((u32 *)&rx_prods)[i]);
1540
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001541 mmiowb(); /* keep prod updates ordered */
1542
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001543 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001544 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1545 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001546}
1547
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001548static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1549{
1550 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001551 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001552 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1553 int rx_pkt = 0;
1554
1555#ifdef BNX2X_STOP_ON_ERROR
1556 if (unlikely(bp->panic))
1557 return 0;
1558#endif
1559
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001560 /* CQ "next element" is of the size of the regular element,
1561 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001562 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1563 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1564 hw_comp_cons++;
1565
1566 bd_cons = fp->rx_bd_cons;
1567 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001568 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001569 sw_comp_cons = fp->rx_comp_cons;
1570 sw_comp_prod = fp->rx_comp_prod;
1571
1572 /* Memory barrier necessary as speculative reads of the rx
1573 * buffer can be ahead of the index in the status block
1574 */
1575 rmb();
1576
1577 DP(NETIF_MSG_RX_STATUS,
1578 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001579 fp->index, hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001580
1581 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001582 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001583 struct sk_buff *skb;
1584 union eth_rx_cqe *cqe;
Tom Herbertc68ed252010-04-23 00:10:52 -07001585 u8 cqe_fp_flags, cqe_fp_status_flags;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001586 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001587
1588 comp_ring_cons = RCQ_BD(sw_comp_cons);
1589 bd_prod = RX_BD(bd_prod);
1590 bd_cons = RX_BD(bd_cons);
1591
Eilon Greenstein619e7a62009-08-12 08:23:20 +00001592 /* Prefetch the page containing the BD descriptor
1593 at producer's index. It will be needed when new skb is
1594 allocated */
1595 prefetch((void *)(PAGE_ALIGN((unsigned long)
1596 (&fp->rx_desc_ring[bd_prod])) -
1597 PAGE_SIZE + 1));
1598
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001600 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Tom Herbertc68ed252010-04-23 00:10:52 -07001601 cqe_fp_status_flags = cqe->fast_path_cqe.status_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001603 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001604 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1605 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001606 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001607 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1608 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001609
1610 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001611 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001612 bnx2x_sp_event(fp, cqe);
1613 goto next_cqe;
1614
1615 /* this is an rx packet */
1616 } else {
1617 rx_buf = &fp->rx_buf_ring[bd_cons];
1618 skb = rx_buf->skb;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001619 prefetch(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001620 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1621 pad = cqe->fast_path_cqe.placement_offset;
1622
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001623 /* If CQE is marked both TPA_START and TPA_END
1624 it is a non-TPA CQE */
1625 if ((!fp->disable_tpa) &&
1626 (TPA_TYPE(cqe_fp_flags) !=
1627 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001628 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001629
1630 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1631 DP(NETIF_MSG_RX_STATUS,
1632 "calling tpa_start on queue %d\n",
1633 queue);
1634
1635 bnx2x_tpa_start(fp, queue, skb,
1636 bd_cons, bd_prod);
1637 goto next_rx;
1638 }
1639
1640 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1641 DP(NETIF_MSG_RX_STATUS,
1642 "calling tpa_stop on queue %d\n",
1643 queue);
1644
1645 if (!BNX2X_RX_SUM_FIX(cqe))
1646 BNX2X_ERR("STOP on none TCP "
1647 "data\n");
1648
1649 /* This is a size of the linear data
1650 on this skb */
1651 len = le16_to_cpu(cqe->fast_path_cqe.
1652 len_on_bd);
1653 bnx2x_tpa_stop(bp, fp, queue, pad,
1654 len, cqe, comp_ring_cons);
1655#ifdef BNX2X_STOP_ON_ERROR
1656 if (bp->panic)
Stanislaw Gruszka17cb40062009-05-05 23:22:12 +00001657 return 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001658#endif
1659
1660 bnx2x_update_sge_prod(fp,
1661 &cqe->fast_path_cqe);
1662 goto next_cqe;
1663 }
1664 }
1665
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001666 dma_sync_single_for_device(&bp->pdev->dev,
1667 dma_unmap_addr(rx_buf, mapping),
1668 pad + RX_COPY_THRESH,
1669 DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001670 prefetch(((char *)(skb)) + 128);
1671
1672 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001673 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001674 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001675 "ERROR flags %x rx packet %u\n",
1676 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001677 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001678 goto reuse_rx;
1679 }
1680
1681 /* Since we don't have a jumbo ring
1682 * copy small packets if mtu > 1500
1683 */
1684 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1685 (len <= RX_COPY_THRESH)) {
1686 struct sk_buff *new_skb;
1687
1688 new_skb = netdev_alloc_skb(bp->dev,
1689 len + pad);
1690 if (new_skb == NULL) {
1691 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001692 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001693 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001694 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001695 goto reuse_rx;
1696 }
1697
1698 /* aligned copy */
1699 skb_copy_from_linear_data_offset(skb, pad,
1700 new_skb->data + pad, len);
1701 skb_reserve(new_skb, pad);
1702 skb_put(new_skb, len);
1703
1704 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1705
1706 skb = new_skb;
1707
Eilon Greensteina119a062009-08-12 08:23:23 +00001708 } else
1709 if (likely(bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0)) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001710 dma_unmap_single(&bp->pdev->dev,
1711 dma_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001712 bp->rx_buf_size,
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001713 DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001714 skb_reserve(skb, pad);
1715 skb_put(skb, len);
1716
1717 } else {
1718 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001719 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001720 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001721 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001722reuse_rx:
1723 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1724 goto next_rx;
1725 }
1726
1727 skb->protocol = eth_type_trans(skb, bp->dev);
1728
Tom Herbert44479572010-05-05 17:57:16 +00001729 if ((bp->dev->features & NETIF_F_RXHASH) &&
Tom Herbertc68ed252010-04-23 00:10:52 -07001730 (cqe_fp_status_flags &
1731 ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG))
1732 skb->rxhash = le32_to_cpu(
1733 cqe->fast_path_cqe.rss_hash_result);
1734
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001735 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001736 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001737 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1738 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001739 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001740 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001741 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001742 }
1743
Eilon Greenstein748e5432009-02-12 08:36:37 +00001744 skb_record_rx_queue(skb, fp->index);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001745
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001746#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001747 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001748 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1749 PARSING_FLAGS_VLAN))
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001750 vlan_gro_receive(&fp->napi, bp->vlgrp,
1751 le16_to_cpu(cqe->fast_path_cqe.vlan_tag), skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001752 else
1753#endif
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001754 napi_gro_receive(&fp->napi, skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001755
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001756
1757next_rx:
1758 rx_buf->skb = NULL;
1759
1760 bd_cons = NEXT_RX_IDX(bd_cons);
1761 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001762 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1763 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001764next_cqe:
1765 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1766 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001767
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001768 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001769 break;
1770 } /* while */
1771
1772 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001773 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001774 fp->rx_comp_cons = sw_comp_cons;
1775 fp->rx_comp_prod = sw_comp_prod;
1776
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001777 /* Update producers */
1778 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1779 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001780
1781 fp->rx_pkt += rx_pkt;
1782 fp->rx_calls++;
1783
1784 return rx_pkt;
1785}
1786
1787static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1788{
1789 struct bnx2x_fastpath *fp = fp_cookie;
1790 struct bnx2x *bp = fp->bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001791
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001792 /* Return here if interrupt is disabled */
1793 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1794 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1795 return IRQ_HANDLED;
1796 }
1797
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001798 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
Eilon Greensteinca003922009-08-12 22:53:28 -07001799 fp->index, fp->sb_id);
Eilon Greenstein0626b892009-02-12 08:38:14 +00001800 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001801
1802#ifdef BNX2X_STOP_ON_ERROR
1803 if (unlikely(bp->panic))
1804 return IRQ_HANDLED;
1805#endif
1806
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001807 /* Handle Rx and Tx according to MSI-X vector */
1808 prefetch(fp->rx_cons_sb);
1809 prefetch(fp->tx_cons_sb);
1810 prefetch(&fp->status_blk->u_status_block.status_block_index);
1811 prefetch(&fp->status_blk->c_status_block.status_block_index);
1812 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001813
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001814 return IRQ_HANDLED;
1815}
1816
1817static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1818{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001819 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001820 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001821 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001822 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001823
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001824 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001825 if (unlikely(status == 0)) {
1826 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1827 return IRQ_NONE;
1828 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001829 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001830
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001831 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001832 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1833 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1834 return IRQ_HANDLED;
1835 }
1836
Eilon Greenstein3196a882008-08-13 15:58:49 -07001837#ifdef BNX2X_STOP_ON_ERROR
1838 if (unlikely(bp->panic))
1839 return IRQ_HANDLED;
1840#endif
1841
Eilon Greensteinca003922009-08-12 22:53:28 -07001842 for (i = 0; i < BNX2X_NUM_QUEUES(bp); i++) {
1843 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001844
Eilon Greensteinca003922009-08-12 22:53:28 -07001845 mask = 0x2 << fp->sb_id;
1846 if (status & mask) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001847 /* Handle Rx and Tx according to SB id */
1848 prefetch(fp->rx_cons_sb);
1849 prefetch(&fp->status_blk->u_status_block.
1850 status_block_index);
1851 prefetch(fp->tx_cons_sb);
1852 prefetch(&fp->status_blk->c_status_block.
1853 status_block_index);
1854 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001855 status &= ~mask;
1856 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001857 }
1858
Michael Chan993ac7b2009-10-10 13:46:56 +00001859#ifdef BCM_CNIC
1860 mask = 0x2 << CNIC_SB_ID(bp);
1861 if (status & (mask | 0x1)) {
1862 struct cnic_ops *c_ops = NULL;
1863
1864 rcu_read_lock();
1865 c_ops = rcu_dereference(bp->cnic_ops);
1866 if (c_ops)
1867 c_ops->cnic_handler(bp->cnic_data, NULL);
1868 rcu_read_unlock();
1869
1870 status &= ~mask;
1871 }
1872#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001873
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001874 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001875 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001876
1877 status &= ~0x1;
1878 if (!status)
1879 return IRQ_HANDLED;
1880 }
1881
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001882 if (unlikely(status))
1883 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001884 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001885
1886 return IRQ_HANDLED;
1887}
1888
1889/* end of fast path */
1890
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001891static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001892
1893/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001894
1895/*
1896 * General service functions
1897 */
1898
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001899static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001900{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001901 u32 lock_status;
1902 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001903 int func = BP_FUNC(bp);
1904 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001905 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001906
1907 /* Validating that the resource is within range */
1908 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1909 DP(NETIF_MSG_HW,
1910 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1911 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1912 return -EINVAL;
1913 }
1914
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001915 if (func <= 5) {
1916 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1917 } else {
1918 hw_lock_control_reg =
1919 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1920 }
1921
Eliezer Tamirf1410642008-02-28 11:51:50 -08001922 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001923 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001924 if (lock_status & resource_bit) {
1925 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1926 lock_status, resource_bit);
1927 return -EEXIST;
1928 }
1929
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001930 /* Try for 5 second every 5ms */
1931 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001932 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001933 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1934 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001935 if (lock_status & resource_bit)
1936 return 0;
1937
1938 msleep(5);
1939 }
1940 DP(NETIF_MSG_HW, "Timeout\n");
1941 return -EAGAIN;
1942}
1943
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001944static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001945{
1946 u32 lock_status;
1947 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001948 int func = BP_FUNC(bp);
1949 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001950
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001951 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1952
Eliezer Tamirf1410642008-02-28 11:51:50 -08001953 /* Validating that the resource is within range */
1954 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1955 DP(NETIF_MSG_HW,
1956 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1957 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1958 return -EINVAL;
1959 }
1960
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001961 if (func <= 5) {
1962 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1963 } else {
1964 hw_lock_control_reg =
1965 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1966 }
1967
Eliezer Tamirf1410642008-02-28 11:51:50 -08001968 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001969 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001970 if (!(lock_status & resource_bit)) {
1971 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1972 lock_status, resource_bit);
1973 return -EFAULT;
1974 }
1975
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001976 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001977 return 0;
1978}
1979
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001980/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001981static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001982{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001983 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001984
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001985 if (bp->port.need_hw_lock)
1986 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001987}
1988
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001989static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001990{
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001991 if (bp->port.need_hw_lock)
1992 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001993
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001994 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001995}
1996
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001997int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1998{
1999 /* The GPIO should be swapped if swap register is set and active */
2000 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2001 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2002 int gpio_shift = gpio_num +
2003 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2004 u32 gpio_mask = (1 << gpio_shift);
2005 u32 gpio_reg;
2006 int value;
2007
2008 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2009 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2010 return -EINVAL;
2011 }
2012
2013 /* read GPIO value */
2014 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2015
2016 /* get the requested pin value */
2017 if ((gpio_reg & gpio_mask) == gpio_mask)
2018 value = 1;
2019 else
2020 value = 0;
2021
2022 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2023
2024 return value;
2025}
2026
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002027int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002028{
2029 /* The GPIO should be swapped if swap register is set and active */
2030 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002031 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002032 int gpio_shift = gpio_num +
2033 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2034 u32 gpio_mask = (1 << gpio_shift);
2035 u32 gpio_reg;
2036
2037 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2038 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2039 return -EINVAL;
2040 }
2041
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002042 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002043 /* read GPIO and mask except the float bits */
2044 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2045
2046 switch (mode) {
2047 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2048 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
2049 gpio_num, gpio_shift);
2050 /* clear FLOAT and set CLR */
2051 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2052 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2053 break;
2054
2055 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2056 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
2057 gpio_num, gpio_shift);
2058 /* clear FLOAT and set SET */
2059 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2060 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2061 break;
2062
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002063 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002064 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
2065 gpio_num, gpio_shift);
2066 /* set FLOAT */
2067 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2068 break;
2069
2070 default:
2071 break;
2072 }
2073
2074 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002075 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002076
2077 return 0;
2078}
2079
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002080int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2081{
2082 /* The GPIO should be swapped if swap register is set and active */
2083 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2084 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2085 int gpio_shift = gpio_num +
2086 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2087 u32 gpio_mask = (1 << gpio_shift);
2088 u32 gpio_reg;
2089
2090 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2091 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2092 return -EINVAL;
2093 }
2094
2095 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2096 /* read GPIO int */
2097 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2098
2099 switch (mode) {
2100 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
2101 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
2102 "output low\n", gpio_num, gpio_shift);
2103 /* clear SET and set CLR */
2104 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2105 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2106 break;
2107
2108 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
2109 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
2110 "output high\n", gpio_num, gpio_shift);
2111 /* clear CLR and set SET */
2112 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2113 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2114 break;
2115
2116 default:
2117 break;
2118 }
2119
2120 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2121 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2122
2123 return 0;
2124}
2125
Eliezer Tamirf1410642008-02-28 11:51:50 -08002126static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2127{
2128 u32 spio_mask = (1 << spio_num);
2129 u32 spio_reg;
2130
2131 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2132 (spio_num > MISC_REGISTERS_SPIO_7)) {
2133 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2134 return -EINVAL;
2135 }
2136
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002137 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002138 /* read SPIO and mask except the float bits */
2139 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2140
2141 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002142 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002143 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2144 /* clear FLOAT and set CLR */
2145 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2146 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2147 break;
2148
Eilon Greenstein6378c022008-08-13 15:59:25 -07002149 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002150 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2151 /* clear FLOAT and set SET */
2152 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2153 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2154 break;
2155
2156 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2157 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2158 /* set FLOAT */
2159 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2160 break;
2161
2162 default:
2163 break;
2164 }
2165
2166 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002167 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002168
2169 return 0;
2170}
2171
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002172static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002173{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002174 switch (bp->link_vars.ieee_fc &
2175 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002176 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002177 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002178 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002179 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002180
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002181 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002182 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002183 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002184 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002185
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002186 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002187 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002188 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002189
Eliezer Tamirf1410642008-02-28 11:51:50 -08002190 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002191 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002192 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002193 break;
2194 }
2195}
2196
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002197static void bnx2x_link_report(struct bnx2x *bp)
2198{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002199 if (bp->flags & MF_FUNC_DIS) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002200 netif_carrier_off(bp->dev);
Joe Perches7995c642010-02-17 15:01:52 +00002201 netdev_err(bp->dev, "NIC Link is Down\n");
Eilon Greenstein2691d512009-08-12 08:22:08 +00002202 return;
2203 }
2204
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002205 if (bp->link_vars.link_up) {
Eilon Greenstein35c5f8f2009-10-15 00:19:05 -07002206 u16 line_speed;
2207
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002208 if (bp->state == BNX2X_STATE_OPEN)
2209 netif_carrier_on(bp->dev);
Joe Perches7995c642010-02-17 15:01:52 +00002210 netdev_info(bp->dev, "NIC Link is Up, ");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002211
Eilon Greenstein35c5f8f2009-10-15 00:19:05 -07002212 line_speed = bp->link_vars.line_speed;
2213 if (IS_E1HMF(bp)) {
2214 u16 vn_max_rate;
2215
2216 vn_max_rate =
2217 ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
2218 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2219 if (vn_max_rate < line_speed)
2220 line_speed = vn_max_rate;
2221 }
Joe Perches7995c642010-02-17 15:01:52 +00002222 pr_cont("%d Mbps ", line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002223
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002224 if (bp->link_vars.duplex == DUPLEX_FULL)
Joe Perches7995c642010-02-17 15:01:52 +00002225 pr_cont("full duplex");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002226 else
Joe Perches7995c642010-02-17 15:01:52 +00002227 pr_cont("half duplex");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002228
David S. Millerc0700f92008-12-16 23:53:20 -08002229 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
2230 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Joe Perches7995c642010-02-17 15:01:52 +00002231 pr_cont(", receive ");
Eilon Greenstein356e2382009-02-12 08:38:32 +00002232 if (bp->link_vars.flow_ctrl &
2233 BNX2X_FLOW_CTRL_TX)
Joe Perches7995c642010-02-17 15:01:52 +00002234 pr_cont("& transmit ");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002235 } else {
Joe Perches7995c642010-02-17 15:01:52 +00002236 pr_cont(", transmit ");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002237 }
Joe Perches7995c642010-02-17 15:01:52 +00002238 pr_cont("flow control ON");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002239 }
Joe Perches7995c642010-02-17 15:01:52 +00002240 pr_cont("\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002241
2242 } else { /* link_down */
2243 netif_carrier_off(bp->dev);
Joe Perches7995c642010-02-17 15:01:52 +00002244 netdev_err(bp->dev, "NIC Link is Down\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002245 }
2246}
2247
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002248static u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002249{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002250 if (!BP_NOMCP(bp)) {
2251 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002252
Eilon Greenstein19680c42008-08-13 15:47:33 -07002253 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002254 /* It is recommended to turn off RX FC for jumbo frames
2255 for better performance */
Eilon Greenstein0c593272009-08-12 08:22:13 +00002256 if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002257 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002258 else
David S. Millerc0700f92008-12-16 23:53:20 -08002259 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002260
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002261 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002262
2263 if (load_mode == LOAD_DIAG)
2264 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
2265
Eilon Greenstein19680c42008-08-13 15:47:33 -07002266 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002267
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002268 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002269
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002270 bnx2x_calc_fc_adv(bp);
2271
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002272 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2273 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002274 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002275 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002276
Eilon Greenstein19680c42008-08-13 15:47:33 -07002277 return rc;
2278 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002279 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002280 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002281}
2282
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002283static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002284{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002285 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002286 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002287 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002288 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002289
Eilon Greenstein19680c42008-08-13 15:47:33 -07002290 bnx2x_calc_fc_adv(bp);
2291 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002292 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002293}
2294
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002295static void bnx2x__link_reset(struct bnx2x *bp)
2296{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002297 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002298 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002299 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002300 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002301 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002302 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002303}
2304
2305static u8 bnx2x_link_test(struct bnx2x *bp)
2306{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002307 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002308
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002309 if (!BP_NOMCP(bp)) {
2310 bnx2x_acquire_phy_lock(bp);
2311 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
2312 bnx2x_release_phy_lock(bp);
2313 } else
2314 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002315
2316 return rc;
2317}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002318
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002319static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002320{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002321 u32 r_param = bp->link_vars.line_speed / 8;
2322 u32 fair_periodic_timeout_usec;
2323 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002324
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002325 memset(&(bp->cmng.rs_vars), 0,
2326 sizeof(struct rate_shaping_vars_per_port));
2327 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002328
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002329 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2330 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002331
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002332 /* this is the threshold below which no timer arming will occur
2333 1.25 coefficient is for the threshold to be a little bigger
2334 than the real time, to compensate for timer in-accuracy */
2335 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002336 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2337
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002338 /* resolution of fairness timer */
2339 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2340 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2341 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002342
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002343 /* this is the threshold below which we won't arm the timer anymore */
2344 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002345
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002346 /* we multiply by 1e3/8 to get bytes/msec.
2347 We don't want the credits to pass a credit
2348 of the t_fair*FAIR_MEM (algorithm resolution) */
2349 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2350 /* since each tick is 4 usec */
2351 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002352}
2353
Eilon Greenstein2691d512009-08-12 08:22:08 +00002354/* Calculates the sum of vn_min_rates.
2355 It's needed for further normalizing of the min_rates.
2356 Returns:
2357 sum of vn_min_rates.
2358 or
2359 0 - if all the min_rates are 0.
2360 In the later case fainess algorithm should be deactivated.
2361 If not all min_rates are zero then those that are zeroes will be set to 1.
2362 */
2363static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2364{
2365 int all_zero = 1;
2366 int port = BP_PORT(bp);
2367 int vn;
2368
2369 bp->vn_weight_sum = 0;
2370 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2371 int func = 2*vn + port;
2372 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2373 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2374 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2375
2376 /* Skip hidden vns */
2377 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2378 continue;
2379
2380 /* If min rate is zero - set it to 1 */
2381 if (!vn_min_rate)
2382 vn_min_rate = DEF_MIN_RATE;
2383 else
2384 all_zero = 0;
2385
2386 bp->vn_weight_sum += vn_min_rate;
2387 }
2388
2389 /* ... only if all min rates are zeros - disable fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002390 if (all_zero) {
2391 bp->cmng.flags.cmng_enables &=
2392 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2393 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2394 " fairness will be disabled\n");
2395 } else
2396 bp->cmng.flags.cmng_enables |=
2397 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002398}
2399
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002400static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002401{
2402 struct rate_shaping_vars_per_vn m_rs_vn;
2403 struct fairness_vars_per_vn m_fair_vn;
2404 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2405 u16 vn_min_rate, vn_max_rate;
2406 int i;
2407
2408 /* If function is hidden - set min and max to zeroes */
2409 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2410 vn_min_rate = 0;
2411 vn_max_rate = 0;
2412
2413 } else {
2414 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2415 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002416 /* If min rate is zero - set it to 1 */
2417 if (!vn_min_rate)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002418 vn_min_rate = DEF_MIN_RATE;
2419 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2420 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2421 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002422 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002423 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002424 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002425
2426 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2427 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2428
2429 /* global vn counter - maximal Mbps for this vn */
2430 m_rs_vn.vn_counter.rate = vn_max_rate;
2431
2432 /* quota - number of bytes transmitted in this period */
2433 m_rs_vn.vn_counter.quota =
2434 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2435
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002436 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002437 /* credit for each period of the fairness algorithm:
2438 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002439 vn_weight_sum should not be larger than 10000, thus
2440 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2441 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002442 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002443 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2444 (8 * bp->vn_weight_sum))),
2445 (bp->cmng.fair_vars.fair_threshold * 2));
2446 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002447 m_fair_vn.vn_credit_delta);
2448 }
2449
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002450 /* Store it to internal memory */
2451 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2452 REG_WR(bp, BAR_XSTRORM_INTMEM +
2453 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2454 ((u32 *)(&m_rs_vn))[i]);
2455
2456 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2457 REG_WR(bp, BAR_XSTRORM_INTMEM +
2458 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2459 ((u32 *)(&m_fair_vn))[i]);
2460}
2461
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002462
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002463/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002464static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002465{
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00002466 u32 prev_link_status = bp->link_vars.link_status;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002467 /* Make sure that we are synced with the current statistics */
2468 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2469
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002470 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002471
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002472 if (bp->link_vars.link_up) {
2473
Eilon Greenstein1c063282009-02-12 08:36:43 +00002474 /* dropless flow control */
Eilon Greensteina18f5122009-08-12 08:23:26 +00002475 if (CHIP_IS_E1H(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002476 int port = BP_PORT(bp);
2477 u32 pause_enabled = 0;
2478
2479 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2480 pause_enabled = 1;
2481
2482 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002483 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002484 pause_enabled);
2485 }
2486
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002487 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2488 struct host_port_stats *pstats;
2489
2490 pstats = bnx2x_sp(bp, port_stats);
2491 /* reset old bmac stats */
2492 memset(&(pstats->mac_stx[0]), 0,
2493 sizeof(struct mac_stx));
2494 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002495 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002496 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2497 }
2498
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00002499 /* indicate link status only if link status actually changed */
2500 if (prev_link_status != bp->link_vars.link_status)
2501 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002502
2503 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002504 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002505 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002506 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002507
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002508 /* Set the attention towards other drivers on the same port */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002509 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2510 if (vn == BP_E1HVN(bp))
2511 continue;
2512
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002513 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002514 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2515 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2516 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002517
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002518 if (bp->link_vars.link_up) {
2519 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002520
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002521 /* Init rate shaping and fairness contexts */
2522 bnx2x_init_port_minmax(bp);
2523
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002524 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002525 bnx2x_init_vn_minmax(bp, 2*vn + port);
2526
2527 /* Store it to internal memory */
2528 for (i = 0;
2529 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2530 REG_WR(bp, BAR_XSTRORM_INTMEM +
2531 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2532 ((u32 *)(&bp->cmng))[i]);
2533 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002534 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002535}
2536
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002537static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002538{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002539 if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002540 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002541
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002542 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2543
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002544 if (bp->link_vars.link_up)
2545 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2546 else
2547 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2548
Eilon Greenstein2691d512009-08-12 08:22:08 +00002549 bnx2x_calc_vn_weight_sum(bp);
2550
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002551 /* indicate link status */
2552 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002553}
2554
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002555static void bnx2x_pmf_update(struct bnx2x *bp)
2556{
2557 int port = BP_PORT(bp);
2558 u32 val;
2559
2560 bp->port.pmf = 1;
2561 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2562
2563 /* enable nig attention */
2564 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2565 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2566 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002567
2568 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002569}
2570
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002571/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002572
2573/* slow path */
2574
2575/*
2576 * General service functions
2577 */
2578
Eilon Greenstein2691d512009-08-12 08:22:08 +00002579/* send the MCP a request, block until there is a reply */
2580u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
2581{
2582 int func = BP_FUNC(bp);
2583 u32 seq = ++bp->fw_seq;
2584 u32 rc = 0;
2585 u32 cnt = 1;
2586 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2587
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002588 mutex_lock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002589 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
2590 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
2591
2592 do {
2593 /* let the FW do it's magic ... */
2594 msleep(delay);
2595
2596 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
2597
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002598 /* Give the FW up to 5 second (500*10ms) */
2599 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002600
2601 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2602 cnt*delay, rc, seq);
2603
2604 /* is this a reply to our command? */
2605 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2606 rc &= FW_MSG_CODE_MASK;
2607 else {
2608 /* FW BUG! */
2609 BNX2X_ERR("FW failed to respond!\n");
2610 bnx2x_fw_dump(bp);
2611 rc = 0;
2612 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002613 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002614
2615 return rc;
2616}
2617
Michael Chane665bfd2009-10-10 13:46:54 +00002618static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002619static void bnx2x_set_rx_mode(struct net_device *dev);
2620
2621static void bnx2x_e1h_disable(struct bnx2x *bp)
2622{
2623 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002624
2625 netif_tx_disable(bp->dev);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002626
2627 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
2628
Eilon Greenstein2691d512009-08-12 08:22:08 +00002629 netif_carrier_off(bp->dev);
2630}
2631
2632static void bnx2x_e1h_enable(struct bnx2x *bp)
2633{
2634 int port = BP_PORT(bp);
2635
2636 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2637
Eilon Greenstein2691d512009-08-12 08:22:08 +00002638 /* Tx queue should be only reenabled */
2639 netif_tx_wake_all_queues(bp->dev);
2640
Eilon Greenstein061bc702009-10-15 00:18:47 -07002641 /*
2642 * Should not call netif_carrier_on since it will be called if the link
2643 * is up when checking for link state
2644 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002645}
2646
2647static void bnx2x_update_min_max(struct bnx2x *bp)
2648{
2649 int port = BP_PORT(bp);
2650 int vn, i;
2651
2652 /* Init rate shaping and fairness contexts */
2653 bnx2x_init_port_minmax(bp);
2654
2655 bnx2x_calc_vn_weight_sum(bp);
2656
2657 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2658 bnx2x_init_vn_minmax(bp, 2*vn + port);
2659
2660 if (bp->port.pmf) {
2661 int func;
2662
2663 /* Set the attention towards other drivers on the same port */
2664 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2665 if (vn == BP_E1HVN(bp))
2666 continue;
2667
2668 func = ((vn << 1) | port);
2669 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2670 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2671 }
2672
2673 /* Store it to internal memory */
2674 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
2675 REG_WR(bp, BAR_XSTRORM_INTMEM +
2676 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2677 ((u32 *)(&bp->cmng))[i]);
2678 }
2679}
2680
2681static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2682{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002683 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002684
2685 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2686
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002687 /*
2688 * This is the only place besides the function initialization
2689 * where the bp->flags can change so it is done without any
2690 * locks
2691 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002692 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
2693 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002694 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002695
2696 bnx2x_e1h_disable(bp);
2697 } else {
2698 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002699 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002700
2701 bnx2x_e1h_enable(bp);
2702 }
2703 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2704 }
2705 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
2706
2707 bnx2x_update_min_max(bp);
2708 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2709 }
2710
2711 /* Report results to MCP */
2712 if (dcc_event)
2713 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE);
2714 else
2715 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK);
2716}
2717
Michael Chan28912902009-10-10 13:46:53 +00002718/* must be called under the spq lock */
2719static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2720{
2721 struct eth_spe *next_spe = bp->spq_prod_bd;
2722
2723 if (bp->spq_prod_bd == bp->spq_last_bd) {
2724 bp->spq_prod_bd = bp->spq;
2725 bp->spq_prod_idx = 0;
2726 DP(NETIF_MSG_TIMER, "end of spq\n");
2727 } else {
2728 bp->spq_prod_bd++;
2729 bp->spq_prod_idx++;
2730 }
2731 return next_spe;
2732}
2733
2734/* must be called under the spq lock */
2735static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2736{
2737 int func = BP_FUNC(bp);
2738
2739 /* Make sure that BD data is updated before writing the producer */
2740 wmb();
2741
2742 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
2743 bp->spq_prod_idx);
2744 mmiowb();
2745}
2746
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002747/* the slow path queue is odd since completions arrive on the fastpath ring */
2748static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2749 u32 data_hi, u32 data_lo, int common)
2750{
Michael Chan28912902009-10-10 13:46:53 +00002751 struct eth_spe *spe;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002752
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002753#ifdef BNX2X_STOP_ON_ERROR
2754 if (unlikely(bp->panic))
2755 return -EIO;
2756#endif
2757
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002758 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002759
2760 if (!bp->spq_left) {
2761 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002762 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002763 bnx2x_panic();
2764 return -EBUSY;
2765 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002766
Michael Chan28912902009-10-10 13:46:53 +00002767 spe = bnx2x_sp_get_next(bp);
2768
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002769 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00002770 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002771 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
2772 HW_CID(bp, cid));
Michael Chan28912902009-10-10 13:46:53 +00002773 spe->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002774 if (common)
Michael Chan28912902009-10-10 13:46:53 +00002775 spe->hdr.type |=
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002776 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2777
Michael Chan28912902009-10-10 13:46:53 +00002778 spe->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2779 spe->data.mac_config_addr.lo = cpu_to_le32(data_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002780
2781 bp->spq_left--;
2782
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002783 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2784 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
2785 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
2786 (u32)(U64_LO(bp->spq_mapping) +
2787 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2788 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2789
Michael Chan28912902009-10-10 13:46:53 +00002790 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002791 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002792 return 0;
2793}
2794
2795/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002796static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002797{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002798 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002799 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002800
2801 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002802 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002803 val = (1UL << 31);
2804 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2805 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2806 if (val & (1L << 31))
2807 break;
2808
2809 msleep(5);
2810 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002811 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002812 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002813 rc = -EBUSY;
2814 }
2815
2816 return rc;
2817}
2818
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002819/* release split MCP access lock register */
2820static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002821{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002822 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002823}
2824
2825static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2826{
2827 struct host_def_status_block *def_sb = bp->def_status_blk;
2828 u16 rc = 0;
2829
2830 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002831 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2832 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2833 rc |= 1;
2834 }
2835 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2836 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2837 rc |= 2;
2838 }
2839 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2840 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2841 rc |= 4;
2842 }
2843 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2844 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2845 rc |= 8;
2846 }
2847 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2848 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2849 rc |= 16;
2850 }
2851 return rc;
2852}
2853
2854/*
2855 * slow path service functions
2856 */
2857
2858static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2859{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002860 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002861 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2862 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002863 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2864 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002865 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2866 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002867 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002868 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002869
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002870 if (bp->attn_state & asserted)
2871 BNX2X_ERR("IGU ERROR\n");
2872
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002873 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2874 aeu_mask = REG_RD(bp, aeu_addr);
2875
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002876 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002877 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002878 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002879 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002880
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002881 REG_WR(bp, aeu_addr, aeu_mask);
2882 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002883
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002884 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002885 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002886 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002887
2888 if (asserted & ATTN_HARD_WIRED_MASK) {
2889 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002890
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002891 bnx2x_acquire_phy_lock(bp);
2892
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002893 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002894 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002895 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002896
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002897 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002898
2899 /* handle unicore attn? */
2900 }
2901 if (asserted & ATTN_SW_TIMER_4_FUNC)
2902 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2903
2904 if (asserted & GPIO_2_FUNC)
2905 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2906
2907 if (asserted & GPIO_3_FUNC)
2908 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2909
2910 if (asserted & GPIO_4_FUNC)
2911 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2912
2913 if (port == 0) {
2914 if (asserted & ATTN_GENERAL_ATTN_1) {
2915 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2916 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2917 }
2918 if (asserted & ATTN_GENERAL_ATTN_2) {
2919 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2920 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2921 }
2922 if (asserted & ATTN_GENERAL_ATTN_3) {
2923 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2924 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2925 }
2926 } else {
2927 if (asserted & ATTN_GENERAL_ATTN_4) {
2928 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2929 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2930 }
2931 if (asserted & ATTN_GENERAL_ATTN_5) {
2932 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2933 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2934 }
2935 if (asserted & ATTN_GENERAL_ATTN_6) {
2936 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2937 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2938 }
2939 }
2940
2941 } /* if hardwired */
2942
Eilon Greenstein5c862842008-08-13 15:51:48 -07002943 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2944 asserted, hc_addr);
2945 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002946
2947 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002948 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002949 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002950 bnx2x_release_phy_lock(bp);
2951 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002952}
2953
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002954static inline void bnx2x_fan_failure(struct bnx2x *bp)
2955{
2956 int port = BP_PORT(bp);
2957
2958 /* mark the failure */
2959 bp->link_params.ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
2960 bp->link_params.ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2961 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
2962 bp->link_params.ext_phy_config);
2963
2964 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002965 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
2966 " the driver to shutdown the card to prevent permanent"
2967 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002968}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002969
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002970static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2971{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002972 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002973 int reg_offset;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002974 u32 val, swap_val, swap_override;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002975
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002976 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2977 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002978
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002979 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002980
2981 val = REG_RD(bp, reg_offset);
2982 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2983 REG_WR(bp, reg_offset, val);
2984
2985 BNX2X_ERR("SPIO5 hw attention\n");
2986
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002987 /* Fan failure attention */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00002988 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
2989 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002990 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002991 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002992 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002993 /* The PHY reset is controlled by GPIO 1 */
2994 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2995 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002996 break;
2997
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002998 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
2999 /* The PHY reset is controlled by GPIO 1 */
3000 /* fake the port number to cancel the swap done in
3001 set_gpio() */
3002 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
3003 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
3004 port = (swap_val && swap_override) ^ 1;
3005 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
3006 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
3007 break;
3008
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003009 default:
3010 break;
3011 }
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003012 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003013 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003014
Eilon Greenstein589abe32009-02-12 08:36:55 +00003015 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
3016 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
3017 bnx2x_acquire_phy_lock(bp);
3018 bnx2x_handle_module_detect_int(&bp->link_params);
3019 bnx2x_release_phy_lock(bp);
3020 }
3021
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003022 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3023
3024 val = REG_RD(bp, reg_offset);
3025 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3026 REG_WR(bp, reg_offset, val);
3027
3028 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003029 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003030 bnx2x_panic();
3031 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003032}
3033
3034static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3035{
3036 u32 val;
3037
Eilon Greenstein0626b892009-02-12 08:38:14 +00003038 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003039
3040 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3041 BNX2X_ERR("DB hw attention 0x%x\n", val);
3042 /* DORQ discard attention */
3043 if (val & 0x2)
3044 BNX2X_ERR("FATAL error from DORQ\n");
3045 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003046
3047 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3048
3049 int port = BP_PORT(bp);
3050 int reg_offset;
3051
3052 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3053 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3054
3055 val = REG_RD(bp, reg_offset);
3056 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3057 REG_WR(bp, reg_offset, val);
3058
3059 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003060 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003061 bnx2x_panic();
3062 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003063}
3064
3065static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3066{
3067 u32 val;
3068
3069 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3070
3071 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3072 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3073 /* CFC error attention */
3074 if (val & 0x2)
3075 BNX2X_ERR("FATAL error from CFC\n");
3076 }
3077
3078 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
3079
3080 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
3081 BNX2X_ERR("PXP hw attention 0x%x\n", val);
3082 /* RQ_USDMDP_FIFO_OVERFLOW */
3083 if (val & 0x18000)
3084 BNX2X_ERR("FATAL error from PXP\n");
3085 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003086
3087 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3088
3089 int port = BP_PORT(bp);
3090 int reg_offset;
3091
3092 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3093 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3094
3095 val = REG_RD(bp, reg_offset);
3096 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3097 REG_WR(bp, reg_offset, val);
3098
3099 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003100 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003101 bnx2x_panic();
3102 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003103}
3104
3105static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3106{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003107 u32 val;
3108
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003109 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3110
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003111 if (attn & BNX2X_PMF_LINK_ASSERT) {
3112 int func = BP_FUNC(bp);
3113
3114 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003115 bp->mf_config = SHMEM_RD(bp,
3116 mf_cfg.func_mf_config[func].config);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003117 val = SHMEM_RD(bp, func_mb[func].drv_status);
3118 if (val & DRV_STATUS_DCC_EVENT_MASK)
3119 bnx2x_dcc_event(bp,
3120 (val & DRV_STATUS_DCC_EVENT_MASK));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003121 bnx2x__link_status_update(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003122 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003123 bnx2x_pmf_update(bp);
3124
3125 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003126
3127 BNX2X_ERR("MC assert!\n");
3128 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3129 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3130 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3131 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3132 bnx2x_panic();
3133
3134 } else if (attn & BNX2X_MCP_ASSERT) {
3135
3136 BNX2X_ERR("MCP assert!\n");
3137 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003138 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003139
3140 } else
3141 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3142 }
3143
3144 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003145 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3146 if (attn & BNX2X_GRC_TIMEOUT) {
3147 val = CHIP_IS_E1H(bp) ?
3148 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
3149 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3150 }
3151 if (attn & BNX2X_GRC_RSV) {
3152 val = CHIP_IS_E1H(bp) ?
3153 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
3154 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3155 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003156 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003157 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003158}
3159
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003160static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode);
3161static int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
3162
3163
3164#define BNX2X_MISC_GEN_REG MISC_REG_GENERIC_POR_1
3165#define LOAD_COUNTER_BITS 16 /* Number of bits for load counter */
3166#define LOAD_COUNTER_MASK (((u32)0x1 << LOAD_COUNTER_BITS) - 1)
3167#define RESET_DONE_FLAG_MASK (~LOAD_COUNTER_MASK)
3168#define RESET_DONE_FLAG_SHIFT LOAD_COUNTER_BITS
3169#define CHIP_PARITY_SUPPORTED(bp) (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp))
3170/*
3171 * should be run under rtnl lock
3172 */
3173static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3174{
3175 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3176 val &= ~(1 << RESET_DONE_FLAG_SHIFT);
3177 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3178 barrier();
3179 mmiowb();
3180}
3181
3182/*
3183 * should be run under rtnl lock
3184 */
3185static inline void bnx2x_set_reset_in_progress(struct bnx2x *bp)
3186{
3187 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3188 val |= (1 << 16);
3189 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3190 barrier();
3191 mmiowb();
3192}
3193
3194/*
3195 * should be run under rtnl lock
3196 */
3197static inline bool bnx2x_reset_is_done(struct bnx2x *bp)
3198{
3199 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3200 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3201 return (val & RESET_DONE_FLAG_MASK) ? false : true;
3202}
3203
3204/*
3205 * should be run under rtnl lock
3206 */
3207static inline void bnx2x_inc_load_cnt(struct bnx2x *bp)
3208{
3209 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3210
3211 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3212
3213 val1 = ((val & LOAD_COUNTER_MASK) + 1) & LOAD_COUNTER_MASK;
3214 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3215 barrier();
3216 mmiowb();
3217}
3218
3219/*
3220 * should be run under rtnl lock
3221 */
3222static inline u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
3223{
3224 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3225
3226 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3227
3228 val1 = ((val & LOAD_COUNTER_MASK) - 1) & LOAD_COUNTER_MASK;
3229 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3230 barrier();
3231 mmiowb();
3232
3233 return val1;
3234}
3235
3236/*
3237 * should be run under rtnl lock
3238 */
3239static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp)
3240{
3241 return REG_RD(bp, BNX2X_MISC_GEN_REG) & LOAD_COUNTER_MASK;
3242}
3243
3244static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
3245{
3246 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3247 REG_WR(bp, BNX2X_MISC_GEN_REG, val & (~LOAD_COUNTER_MASK));
3248}
3249
3250static inline void _print_next_block(int idx, const char *blk)
3251{
3252 if (idx)
3253 pr_cont(", ");
3254 pr_cont("%s", blk);
3255}
3256
3257static inline int bnx2x_print_blocks_with_parity0(u32 sig, int par_num)
3258{
3259 int i = 0;
3260 u32 cur_bit = 0;
3261 for (i = 0; sig; i++) {
3262 cur_bit = ((u32)0x1 << i);
3263 if (sig & cur_bit) {
3264 switch (cur_bit) {
3265 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
3266 _print_next_block(par_num++, "BRB");
3267 break;
3268 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
3269 _print_next_block(par_num++, "PARSER");
3270 break;
3271 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
3272 _print_next_block(par_num++, "TSDM");
3273 break;
3274 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
3275 _print_next_block(par_num++, "SEARCHER");
3276 break;
3277 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
3278 _print_next_block(par_num++, "TSEMI");
3279 break;
3280 }
3281
3282 /* Clear the bit */
3283 sig &= ~cur_bit;
3284 }
3285 }
3286
3287 return par_num;
3288}
3289
3290static inline int bnx2x_print_blocks_with_parity1(u32 sig, int par_num)
3291{
3292 int i = 0;
3293 u32 cur_bit = 0;
3294 for (i = 0; sig; i++) {
3295 cur_bit = ((u32)0x1 << i);
3296 if (sig & cur_bit) {
3297 switch (cur_bit) {
3298 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3299 _print_next_block(par_num++, "PBCLIENT");
3300 break;
3301 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
3302 _print_next_block(par_num++, "QM");
3303 break;
3304 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
3305 _print_next_block(par_num++, "XSDM");
3306 break;
3307 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
3308 _print_next_block(par_num++, "XSEMI");
3309 break;
3310 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
3311 _print_next_block(par_num++, "DOORBELLQ");
3312 break;
3313 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
3314 _print_next_block(par_num++, "VAUX PCI CORE");
3315 break;
3316 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
3317 _print_next_block(par_num++, "DEBUG");
3318 break;
3319 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
3320 _print_next_block(par_num++, "USDM");
3321 break;
3322 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
3323 _print_next_block(par_num++, "USEMI");
3324 break;
3325 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
3326 _print_next_block(par_num++, "UPB");
3327 break;
3328 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
3329 _print_next_block(par_num++, "CSDM");
3330 break;
3331 }
3332
3333 /* Clear the bit */
3334 sig &= ~cur_bit;
3335 }
3336 }
3337
3338 return par_num;
3339}
3340
3341static inline int bnx2x_print_blocks_with_parity2(u32 sig, int par_num)
3342{
3343 int i = 0;
3344 u32 cur_bit = 0;
3345 for (i = 0; sig; i++) {
3346 cur_bit = ((u32)0x1 << i);
3347 if (sig & cur_bit) {
3348 switch (cur_bit) {
3349 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
3350 _print_next_block(par_num++, "CSEMI");
3351 break;
3352 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
3353 _print_next_block(par_num++, "PXP");
3354 break;
3355 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
3356 _print_next_block(par_num++,
3357 "PXPPCICLOCKCLIENT");
3358 break;
3359 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
3360 _print_next_block(par_num++, "CFC");
3361 break;
3362 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
3363 _print_next_block(par_num++, "CDU");
3364 break;
3365 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
3366 _print_next_block(par_num++, "IGU");
3367 break;
3368 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
3369 _print_next_block(par_num++, "MISC");
3370 break;
3371 }
3372
3373 /* Clear the bit */
3374 sig &= ~cur_bit;
3375 }
3376 }
3377
3378 return par_num;
3379}
3380
3381static inline int bnx2x_print_blocks_with_parity3(u32 sig, int par_num)
3382{
3383 int i = 0;
3384 u32 cur_bit = 0;
3385 for (i = 0; sig; i++) {
3386 cur_bit = ((u32)0x1 << i);
3387 if (sig & cur_bit) {
3388 switch (cur_bit) {
3389 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
3390 _print_next_block(par_num++, "MCP ROM");
3391 break;
3392 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
3393 _print_next_block(par_num++, "MCP UMP RX");
3394 break;
3395 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
3396 _print_next_block(par_num++, "MCP UMP TX");
3397 break;
3398 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
3399 _print_next_block(par_num++, "MCP SCPAD");
3400 break;
3401 }
3402
3403 /* Clear the bit */
3404 sig &= ~cur_bit;
3405 }
3406 }
3407
3408 return par_num;
3409}
3410
3411static inline bool bnx2x_parity_attn(struct bnx2x *bp, u32 sig0, u32 sig1,
3412 u32 sig2, u32 sig3)
3413{
3414 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
3415 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
3416 int par_num = 0;
3417 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
3418 "[0]:0x%08x [1]:0x%08x "
3419 "[2]:0x%08x [3]:0x%08x\n",
3420 sig0 & HW_PRTY_ASSERT_SET_0,
3421 sig1 & HW_PRTY_ASSERT_SET_1,
3422 sig2 & HW_PRTY_ASSERT_SET_2,
3423 sig3 & HW_PRTY_ASSERT_SET_3);
3424 printk(KERN_ERR"%s: Parity errors detected in blocks: ",
3425 bp->dev->name);
3426 par_num = bnx2x_print_blocks_with_parity0(
3427 sig0 & HW_PRTY_ASSERT_SET_0, par_num);
3428 par_num = bnx2x_print_blocks_with_parity1(
3429 sig1 & HW_PRTY_ASSERT_SET_1, par_num);
3430 par_num = bnx2x_print_blocks_with_parity2(
3431 sig2 & HW_PRTY_ASSERT_SET_2, par_num);
3432 par_num = bnx2x_print_blocks_with_parity3(
3433 sig3 & HW_PRTY_ASSERT_SET_3, par_num);
3434 printk("\n");
3435 return true;
3436 } else
3437 return false;
3438}
3439
3440static bool bnx2x_chk_parity_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003441{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003442 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003443 int port = BP_PORT(bp);
3444
3445 attn.sig[0] = REG_RD(bp,
3446 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
3447 port*4);
3448 attn.sig[1] = REG_RD(bp,
3449 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
3450 port*4);
3451 attn.sig[2] = REG_RD(bp,
3452 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
3453 port*4);
3454 attn.sig[3] = REG_RD(bp,
3455 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
3456 port*4);
3457
3458 return bnx2x_parity_attn(bp, attn.sig[0], attn.sig[1], attn.sig[2],
3459 attn.sig[3]);
3460}
3461
3462static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
3463{
3464 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003465 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003466 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003467 u32 reg_addr;
3468 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003469 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003470
3471 /* need to take HW lock because MCP or other port might also
3472 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003473 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003474
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003475 if (bnx2x_chk_parity_attn(bp)) {
3476 bp->recovery_state = BNX2X_RECOVERY_INIT;
3477 bnx2x_set_reset_in_progress(bp);
3478 schedule_delayed_work(&bp->reset_task, 0);
3479 /* Disable HW interrupts */
3480 bnx2x_int_disable(bp);
3481 bnx2x_release_alr(bp);
3482 /* In case of parity errors don't handle attentions so that
3483 * other function would "see" parity errors.
3484 */
3485 return;
3486 }
3487
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003488 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
3489 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
3490 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
3491 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003492 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
3493 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003494
3495 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
3496 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003497 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003498
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003499 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003500 index, group_mask->sig[0], group_mask->sig[1],
3501 group_mask->sig[2], group_mask->sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003502
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003503 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003504 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003505 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003506 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003507 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003508 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003509 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003510 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003511 }
3512 }
3513
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003514 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003515
Eilon Greenstein5c862842008-08-13 15:51:48 -07003516 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003517
3518 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003519 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
3520 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003521 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003522
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003523 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003524 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003525
3526 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3527 MISC_REG_AEU_MASK_ATTN_FUNC_0;
3528
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003529 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3530 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003531
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003532 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
3533 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003534 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003535 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
3536
3537 REG_WR(bp, reg_addr, aeu_mask);
3538 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003539
3540 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
3541 bp->attn_state &= ~deasserted;
3542 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
3543}
3544
3545static void bnx2x_attn_int(struct bnx2x *bp)
3546{
3547 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08003548 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
3549 attn_bits);
3550 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
3551 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003552 u32 attn_state = bp->attn_state;
3553
3554 /* look for changed bits */
3555 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
3556 u32 deasserted = ~attn_bits & attn_ack & attn_state;
3557
3558 DP(NETIF_MSG_HW,
3559 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
3560 attn_bits, attn_ack, asserted, deasserted);
3561
3562 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003563 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003564
3565 /* handle bits that were raised */
3566 if (asserted)
3567 bnx2x_attn_int_asserted(bp, asserted);
3568
3569 if (deasserted)
3570 bnx2x_attn_int_deasserted(bp, deasserted);
3571}
3572
3573static void bnx2x_sp_task(struct work_struct *work)
3574{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003575 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003576 u16 status;
3577
3578 /* Return here if interrupt is disabled */
3579 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003580 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003581 return;
3582 }
3583
3584 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003585/* if (status == 0) */
3586/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003587
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003588 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003589
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003590 /* HW attentions */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003591 if (status & 0x1) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003592 bnx2x_attn_int(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003593 status &= ~0x1;
3594 }
3595
3596 /* CStorm events: STAT_QUERY */
3597 if (status & 0x2) {
3598 DP(BNX2X_MSG_SP, "CStorm events: STAT_QUERY\n");
3599 status &= ~0x2;
3600 }
3601
3602 if (unlikely(status))
3603 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
3604 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003605
Eilon Greenstein68d59482009-01-14 21:27:36 -08003606 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003607 IGU_INT_NOP, 1);
3608 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
3609 IGU_INT_NOP, 1);
3610 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
3611 IGU_INT_NOP, 1);
3612 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
3613 IGU_INT_NOP, 1);
3614 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
3615 IGU_INT_ENABLE, 1);
3616}
3617
3618static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
3619{
3620 struct net_device *dev = dev_instance;
3621 struct bnx2x *bp = netdev_priv(dev);
3622
3623 /* Return here if interrupt is disabled */
3624 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003625 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003626 return IRQ_HANDLED;
3627 }
3628
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003629 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003630
3631#ifdef BNX2X_STOP_ON_ERROR
3632 if (unlikely(bp->panic))
3633 return IRQ_HANDLED;
3634#endif
3635
Michael Chan993ac7b2009-10-10 13:46:56 +00003636#ifdef BCM_CNIC
3637 {
3638 struct cnic_ops *c_ops;
3639
3640 rcu_read_lock();
3641 c_ops = rcu_dereference(bp->cnic_ops);
3642 if (c_ops)
3643 c_ops->cnic_handler(bp->cnic_data, NULL);
3644 rcu_read_unlock();
3645 }
3646#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003647 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003648
3649 return IRQ_HANDLED;
3650}
3651
3652/* end of slow path */
3653
3654/* Statistics */
3655
3656/****************************************************************************
3657* Macros
3658****************************************************************************/
3659
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003660/* sum[hi:lo] += add[hi:lo] */
3661#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
3662 do { \
3663 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08003664 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003665 } while (0)
3666
3667/* difference = minuend - subtrahend */
3668#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
3669 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003670 if (m_lo < s_lo) { \
3671 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003672 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003673 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003674 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003675 d_hi--; \
3676 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003677 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003678 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003679 d_hi = 0; \
3680 d_lo = 0; \
3681 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003682 } else { \
3683 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003684 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003685 d_hi = 0; \
3686 d_lo = 0; \
3687 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003688 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003689 d_hi = m_hi - s_hi; \
3690 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003691 } \
3692 } \
3693 } while (0)
3694
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003695#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003696 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003697 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
3698 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
3699 pstats->mac_stx[0].t##_hi = new->s##_hi; \
3700 pstats->mac_stx[0].t##_lo = new->s##_lo; \
3701 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
3702 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003703 } while (0)
3704
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003705#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003706 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003707 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
3708 diff.lo, new->s##_lo, old->s##_lo); \
3709 ADD_64(estats->t##_hi, diff.hi, \
3710 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003711 } while (0)
3712
3713/* sum[hi:lo] += add */
3714#define ADD_EXTEND_64(s_hi, s_lo, a) \
3715 do { \
3716 s_lo += a; \
3717 s_hi += (s_lo < a) ? 1 : 0; \
3718 } while (0)
3719
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003720#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003721 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003722 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
3723 pstats->mac_stx[1].s##_lo, \
3724 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003725 } while (0)
3726
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003727#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003728 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003729 diff = le32_to_cpu(tclient->s) - le32_to_cpu(old_tclient->s); \
3730 old_tclient->s = tclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003731 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3732 } while (0)
3733
3734#define UPDATE_EXTEND_USTAT(s, t) \
3735 do { \
3736 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3737 old_uclient->s = uclient->s; \
3738 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003739 } while (0)
3740
3741#define UPDATE_EXTEND_XSTAT(s, t) \
3742 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003743 diff = le32_to_cpu(xclient->s) - le32_to_cpu(old_xclient->s); \
3744 old_xclient->s = xclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003745 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3746 } while (0)
3747
3748/* minuend -= subtrahend */
3749#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
3750 do { \
3751 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
3752 } while (0)
3753
3754/* minuend[hi:lo] -= subtrahend */
3755#define SUB_EXTEND_64(m_hi, m_lo, s) \
3756 do { \
3757 SUB_64(m_hi, 0, m_lo, s); \
3758 } while (0)
3759
3760#define SUB_EXTEND_USTAT(s, t) \
3761 do { \
3762 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3763 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003764 } while (0)
3765
3766/*
3767 * General service functions
3768 */
3769
3770static inline long bnx2x_hilo(u32 *hiref)
3771{
3772 u32 lo = *(hiref + 1);
3773#if (BITS_PER_LONG == 64)
3774 u32 hi = *hiref;
3775
3776 return HILO_U64(hi, lo);
3777#else
3778 return lo;
3779#endif
3780}
3781
3782/*
3783 * Init service functions
3784 */
3785
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003786static void bnx2x_storm_stats_post(struct bnx2x *bp)
3787{
3788 if (!bp->stats_pending) {
3789 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00003790 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003791
3792 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003793 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003794 for_each_queue(bp, i)
3795 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003796
3797 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3798 ((u32 *)&ramrod_data)[1],
3799 ((u32 *)&ramrod_data)[0], 0);
3800 if (rc == 0) {
3801 /* stats ramrod has it's own slot on the spq */
3802 bp->spq_left++;
3803 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003804 }
3805 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003806}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003807
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003808static void bnx2x_hw_stats_post(struct bnx2x *bp)
3809{
3810 struct dmae_command *dmae = &bp->stats_dmae;
3811 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3812
3813 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003814 if (CHIP_REV_IS_SLOW(bp))
3815 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003816
3817 /* loader */
3818 if (bp->executer_idx) {
3819 int loader_idx = PMF_DMAE_C(bp);
3820
3821 memset(dmae, 0, sizeof(struct dmae_command));
3822
3823 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3824 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3825 DMAE_CMD_DST_RESET |
3826#ifdef __BIG_ENDIAN
3827 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3828#else
3829 DMAE_CMD_ENDIANITY_DW_SWAP |
3830#endif
3831 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3832 DMAE_CMD_PORT_0) |
3833 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3834 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3835 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3836 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3837 sizeof(struct dmae_command) *
3838 (loader_idx + 1)) >> 2;
3839 dmae->dst_addr_hi = 0;
3840 dmae->len = sizeof(struct dmae_command) >> 2;
3841 if (CHIP_IS_E1(bp))
3842 dmae->len--;
3843 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3844 dmae->comp_addr_hi = 0;
3845 dmae->comp_val = 1;
3846
3847 *stats_comp = 0;
3848 bnx2x_post_dmae(bp, dmae, loader_idx);
3849
3850 } else if (bp->func_stx) {
3851 *stats_comp = 0;
3852 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3853 }
3854}
3855
3856static int bnx2x_stats_comp(struct bnx2x *bp)
3857{
3858 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3859 int cnt = 10;
3860
3861 might_sleep();
3862 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003863 if (!cnt) {
3864 BNX2X_ERR("timeout waiting for stats finished\n");
3865 break;
3866 }
3867 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003868 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003869 }
3870 return 1;
3871}
3872
3873/*
3874 * Statistics service functions
3875 */
3876
3877static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3878{
3879 struct dmae_command *dmae;
3880 u32 opcode;
3881 int loader_idx = PMF_DMAE_C(bp);
3882 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3883
3884 /* sanity */
3885 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3886 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003887 return;
3888 }
3889
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003890 bp->executer_idx = 0;
3891
3892 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3893 DMAE_CMD_C_ENABLE |
3894 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3895#ifdef __BIG_ENDIAN
3896 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3897#else
3898 DMAE_CMD_ENDIANITY_DW_SWAP |
3899#endif
3900 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3901 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3902
3903 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3904 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3905 dmae->src_addr_lo = bp->port.port_stx >> 2;
3906 dmae->src_addr_hi = 0;
3907 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3908 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3909 dmae->len = DMAE_LEN32_RD_MAX;
3910 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3911 dmae->comp_addr_hi = 0;
3912 dmae->comp_val = 1;
3913
3914 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3915 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3916 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3917 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003918 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3919 DMAE_LEN32_RD_MAX * 4);
3920 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3921 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003922 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3923 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3924 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3925 dmae->comp_val = DMAE_COMP_VAL;
3926
3927 *stats_comp = 0;
3928 bnx2x_hw_stats_post(bp);
3929 bnx2x_stats_comp(bp);
3930}
3931
3932static void bnx2x_port_stats_init(struct bnx2x *bp)
3933{
3934 struct dmae_command *dmae;
3935 int port = BP_PORT(bp);
3936 int vn = BP_E1HVN(bp);
3937 u32 opcode;
3938 int loader_idx = PMF_DMAE_C(bp);
3939 u32 mac_addr;
3940 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3941
3942 /* sanity */
3943 if (!bp->link_vars.link_up || !bp->port.pmf) {
3944 BNX2X_ERR("BUG!\n");
3945 return;
3946 }
3947
3948 bp->executer_idx = 0;
3949
3950 /* MCP */
3951 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3952 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3953 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3954#ifdef __BIG_ENDIAN
3955 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3956#else
3957 DMAE_CMD_ENDIANITY_DW_SWAP |
3958#endif
3959 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3960 (vn << DMAE_CMD_E1HVN_SHIFT));
3961
3962 if (bp->port.port_stx) {
3963
3964 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3965 dmae->opcode = opcode;
3966 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3967 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3968 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3969 dmae->dst_addr_hi = 0;
3970 dmae->len = sizeof(struct host_port_stats) >> 2;
3971 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3972 dmae->comp_addr_hi = 0;
3973 dmae->comp_val = 1;
3974 }
3975
3976 if (bp->func_stx) {
3977
3978 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3979 dmae->opcode = opcode;
3980 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3981 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3982 dmae->dst_addr_lo = bp->func_stx >> 2;
3983 dmae->dst_addr_hi = 0;
3984 dmae->len = sizeof(struct host_func_stats) >> 2;
3985 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3986 dmae->comp_addr_hi = 0;
3987 dmae->comp_val = 1;
3988 }
3989
3990 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003991 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3992 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3993 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3994#ifdef __BIG_ENDIAN
3995 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3996#else
3997 DMAE_CMD_ENDIANITY_DW_SWAP |
3998#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003999 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4000 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004001
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004002 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004003
4004 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
4005 NIG_REG_INGRESS_BMAC0_MEM);
4006
4007 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
4008 BIGMAC_REGISTER_TX_STAT_GTBYT */
4009 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4010 dmae->opcode = opcode;
4011 dmae->src_addr_lo = (mac_addr +
4012 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
4013 dmae->src_addr_hi = 0;
4014 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
4015 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
4016 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
4017 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
4018 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4019 dmae->comp_addr_hi = 0;
4020 dmae->comp_val = 1;
4021
4022 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
4023 BIGMAC_REGISTER_RX_STAT_GRIPJ */
4024 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4025 dmae->opcode = opcode;
4026 dmae->src_addr_lo = (mac_addr +
4027 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
4028 dmae->src_addr_hi = 0;
4029 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004030 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004031 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004032 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004033 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
4034 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
4035 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4036 dmae->comp_addr_hi = 0;
4037 dmae->comp_val = 1;
4038
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004039 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004040
4041 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
4042
4043 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
4044 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4045 dmae->opcode = opcode;
4046 dmae->src_addr_lo = (mac_addr +
4047 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
4048 dmae->src_addr_hi = 0;
4049 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
4050 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
4051 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
4052 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4053 dmae->comp_addr_hi = 0;
4054 dmae->comp_val = 1;
4055
4056 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
4057 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4058 dmae->opcode = opcode;
4059 dmae->src_addr_lo = (mac_addr +
4060 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
4061 dmae->src_addr_hi = 0;
4062 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004063 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004064 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004065 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004066 dmae->len = 1;
4067 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4068 dmae->comp_addr_hi = 0;
4069 dmae->comp_val = 1;
4070
4071 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
4072 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4073 dmae->opcode = opcode;
4074 dmae->src_addr_lo = (mac_addr +
4075 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
4076 dmae->src_addr_hi = 0;
4077 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004078 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004079 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004080 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004081 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
4082 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4083 dmae->comp_addr_hi = 0;
4084 dmae->comp_val = 1;
4085 }
4086
4087 /* NIG */
4088 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004089 dmae->opcode = opcode;
4090 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
4091 NIG_REG_STAT0_BRB_DISCARD) >> 2;
4092 dmae->src_addr_hi = 0;
4093 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
4094 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
4095 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
4096 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4097 dmae->comp_addr_hi = 0;
4098 dmae->comp_val = 1;
4099
4100 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4101 dmae->opcode = opcode;
4102 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
4103 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
4104 dmae->src_addr_hi = 0;
4105 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
4106 offsetof(struct nig_stats, egress_mac_pkt0_lo));
4107 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
4108 offsetof(struct nig_stats, egress_mac_pkt0_lo));
4109 dmae->len = (2*sizeof(u32)) >> 2;
4110 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4111 dmae->comp_addr_hi = 0;
4112 dmae->comp_val = 1;
4113
4114 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004115 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
4116 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4117 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4118#ifdef __BIG_ENDIAN
4119 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4120#else
4121 DMAE_CMD_ENDIANITY_DW_SWAP |
4122#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004123 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4124 (vn << DMAE_CMD_E1HVN_SHIFT));
4125 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
4126 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004127 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004128 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
4129 offsetof(struct nig_stats, egress_mac_pkt1_lo));
4130 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
4131 offsetof(struct nig_stats, egress_mac_pkt1_lo));
4132 dmae->len = (2*sizeof(u32)) >> 2;
4133 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4134 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4135 dmae->comp_val = DMAE_COMP_VAL;
4136
4137 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004138}
4139
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004140static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004141{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004142 struct dmae_command *dmae = &bp->stats_dmae;
4143 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004144
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004145 /* sanity */
4146 if (!bp->func_stx) {
4147 BNX2X_ERR("BUG!\n");
4148 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004149 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004150
4151 bp->executer_idx = 0;
4152 memset(dmae, 0, sizeof(struct dmae_command));
4153
4154 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4155 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4156 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4157#ifdef __BIG_ENDIAN
4158 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4159#else
4160 DMAE_CMD_ENDIANITY_DW_SWAP |
4161#endif
4162 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4163 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4164 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4165 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4166 dmae->dst_addr_lo = bp->func_stx >> 2;
4167 dmae->dst_addr_hi = 0;
4168 dmae->len = sizeof(struct host_func_stats) >> 2;
4169 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4170 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4171 dmae->comp_val = DMAE_COMP_VAL;
4172
4173 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004174}
4175
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004176static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004177{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004178 if (bp->port.pmf)
4179 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004180
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004181 else if (bp->func_stx)
4182 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004183
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004184 bnx2x_hw_stats_post(bp);
4185 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004186}
4187
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004188static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004189{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004190 bnx2x_stats_comp(bp);
4191 bnx2x_stats_pmf_update(bp);
4192 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004193}
4194
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004195static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004196{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004197 bnx2x_stats_comp(bp);
4198 bnx2x_stats_start(bp);
4199}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004200
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004201static void bnx2x_bmac_stats_update(struct bnx2x *bp)
4202{
4203 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
4204 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004205 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004206 struct {
4207 u32 lo;
4208 u32 hi;
4209 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004210
4211 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
4212 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
4213 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
4214 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
4215 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
4216 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004217 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004218 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004219 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004220 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
4221 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
4222 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
4223 UPDATE_STAT64(tx_stat_gt127,
4224 tx_stat_etherstatspkts65octetsto127octets);
4225 UPDATE_STAT64(tx_stat_gt255,
4226 tx_stat_etherstatspkts128octetsto255octets);
4227 UPDATE_STAT64(tx_stat_gt511,
4228 tx_stat_etherstatspkts256octetsto511octets);
4229 UPDATE_STAT64(tx_stat_gt1023,
4230 tx_stat_etherstatspkts512octetsto1023octets);
4231 UPDATE_STAT64(tx_stat_gt1518,
4232 tx_stat_etherstatspkts1024octetsto1522octets);
4233 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
4234 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
4235 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
4236 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
4237 UPDATE_STAT64(tx_stat_gterr,
4238 tx_stat_dot3statsinternalmactransmiterrors);
4239 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004240
4241 estats->pause_frames_received_hi =
4242 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
4243 estats->pause_frames_received_lo =
4244 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
4245
4246 estats->pause_frames_sent_hi =
4247 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
4248 estats->pause_frames_sent_lo =
4249 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004250}
4251
4252static void bnx2x_emac_stats_update(struct bnx2x *bp)
4253{
4254 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
4255 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004256 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004257
4258 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
4259 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
4260 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
4261 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
4262 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
4263 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
4264 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
4265 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
4266 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
4267 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
4268 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
4269 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
4270 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
4271 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
4272 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
4273 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
4274 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
4275 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
4276 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
4277 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
4278 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
4279 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
4280 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
4281 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
4282 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
4283 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
4284 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
4285 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
4286 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
4287 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
4288 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004289
4290 estats->pause_frames_received_hi =
4291 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
4292 estats->pause_frames_received_lo =
4293 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
4294 ADD_64(estats->pause_frames_received_hi,
4295 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
4296 estats->pause_frames_received_lo,
4297 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
4298
4299 estats->pause_frames_sent_hi =
4300 pstats->mac_stx[1].tx_stat_outxonsent_hi;
4301 estats->pause_frames_sent_lo =
4302 pstats->mac_stx[1].tx_stat_outxonsent_lo;
4303 ADD_64(estats->pause_frames_sent_hi,
4304 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
4305 estats->pause_frames_sent_lo,
4306 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004307}
4308
4309static int bnx2x_hw_stats_update(struct bnx2x *bp)
4310{
4311 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
4312 struct nig_stats *old = &(bp->port.old_nig_stats);
4313 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
4314 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004315 struct {
4316 u32 lo;
4317 u32 hi;
4318 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004319
4320 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
4321 bnx2x_bmac_stats_update(bp);
4322
4323 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
4324 bnx2x_emac_stats_update(bp);
4325
4326 else { /* unreached */
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00004327 BNX2X_ERR("stats updated by DMAE but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004328 return -1;
4329 }
4330
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004331 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
4332 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004333 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
4334 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004335
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004336 UPDATE_STAT64_NIG(egress_mac_pkt0,
4337 etherstatspkts1024octetsto1522octets);
4338 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004339
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004340 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004341
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004342 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
4343 sizeof(struct mac_stx));
4344 estats->brb_drop_hi = pstats->brb_drop_hi;
4345 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004346
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004347 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004348
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00004349 if (!BP_NOMCP(bp)) {
4350 u32 nig_timer_max =
4351 SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
4352 if (nig_timer_max != estats->nig_timer_max) {
4353 estats->nig_timer_max = nig_timer_max;
4354 BNX2X_ERR("NIG timer max (%u)\n",
4355 estats->nig_timer_max);
4356 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00004357 }
4358
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004359 return 0;
4360}
4361
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004362static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004363{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004364 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004365 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004366 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004367 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
4368 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004369 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004370
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004371 memcpy(&(fstats->total_bytes_received_hi),
4372 &(bnx2x_sp(bp, func_stats_base)->total_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00004373 sizeof(struct host_func_stats) - 2*sizeof(u32));
4374 estats->error_bytes_received_hi = 0;
4375 estats->error_bytes_received_lo = 0;
4376 estats->etherstatsoverrsizepkts_hi = 0;
4377 estats->etherstatsoverrsizepkts_lo = 0;
4378 estats->no_buff_discard_hi = 0;
4379 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004380
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004381 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004382 struct bnx2x_fastpath *fp = &bp->fp[i];
4383 int cl_id = fp->cl_id;
4384 struct tstorm_per_client_stats *tclient =
4385 &stats->tstorm_common.client_statistics[cl_id];
4386 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
4387 struct ustorm_per_client_stats *uclient =
4388 &stats->ustorm_common.client_statistics[cl_id];
4389 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
4390 struct xstorm_per_client_stats *xclient =
4391 &stats->xstorm_common.client_statistics[cl_id];
4392 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
4393 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4394 u32 diff;
4395
4396 /* are storm stats valid? */
4397 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
4398 bp->stats_counter) {
4399 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004400 " xstorm counter (0x%x) != stats_counter (0x%x)\n",
Eilon Greensteinde832a52009-02-12 08:36:33 +00004401 i, xclient->stats_counter, bp->stats_counter);
4402 return -1;
4403 }
4404 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
4405 bp->stats_counter) {
4406 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004407 " tstorm counter (0x%x) != stats_counter (0x%x)\n",
Eilon Greensteinde832a52009-02-12 08:36:33 +00004408 i, tclient->stats_counter, bp->stats_counter);
4409 return -2;
4410 }
4411 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
4412 bp->stats_counter) {
4413 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004414 " ustorm counter (0x%x) != stats_counter (0x%x)\n",
Eilon Greensteinde832a52009-02-12 08:36:33 +00004415 i, uclient->stats_counter, bp->stats_counter);
4416 return -4;
4417 }
4418
4419 qstats->total_bytes_received_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004420 le32_to_cpu(tclient->rcv_broadcast_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004421 qstats->total_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004422 le32_to_cpu(tclient->rcv_broadcast_bytes.lo);
4423
4424 ADD_64(qstats->total_bytes_received_hi,
4425 le32_to_cpu(tclient->rcv_multicast_bytes.hi),
4426 qstats->total_bytes_received_lo,
4427 le32_to_cpu(tclient->rcv_multicast_bytes.lo));
4428
4429 ADD_64(qstats->total_bytes_received_hi,
4430 le32_to_cpu(tclient->rcv_unicast_bytes.hi),
4431 qstats->total_bytes_received_lo,
4432 le32_to_cpu(tclient->rcv_unicast_bytes.lo));
4433
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +00004434 SUB_64(qstats->total_bytes_received_hi,
4435 le32_to_cpu(uclient->bcast_no_buff_bytes.hi),
4436 qstats->total_bytes_received_lo,
4437 le32_to_cpu(uclient->bcast_no_buff_bytes.lo));
4438
4439 SUB_64(qstats->total_bytes_received_hi,
4440 le32_to_cpu(uclient->mcast_no_buff_bytes.hi),
4441 qstats->total_bytes_received_lo,
4442 le32_to_cpu(uclient->mcast_no_buff_bytes.lo));
4443
4444 SUB_64(qstats->total_bytes_received_hi,
4445 le32_to_cpu(uclient->ucast_no_buff_bytes.hi),
4446 qstats->total_bytes_received_lo,
4447 le32_to_cpu(uclient->ucast_no_buff_bytes.lo));
4448
Eilon Greensteinca003922009-08-12 22:53:28 -07004449 qstats->valid_bytes_received_hi =
4450 qstats->total_bytes_received_hi;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004451 qstats->valid_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004452 qstats->total_bytes_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004453
Eilon Greensteinde832a52009-02-12 08:36:33 +00004454 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004455 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004456 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004457 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004458
4459 ADD_64(qstats->total_bytes_received_hi,
4460 qstats->error_bytes_received_hi,
4461 qstats->total_bytes_received_lo,
4462 qstats->error_bytes_received_lo);
4463
4464 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
4465 total_unicast_packets_received);
4466 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
4467 total_multicast_packets_received);
4468 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
4469 total_broadcast_packets_received);
4470 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
4471 etherstatsoverrsizepkts);
4472 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
4473
4474 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
4475 total_unicast_packets_received);
4476 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
4477 total_multicast_packets_received);
4478 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
4479 total_broadcast_packets_received);
4480 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
4481 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
4482 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
4483
4484 qstats->total_bytes_transmitted_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004485 le32_to_cpu(xclient->unicast_bytes_sent.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004486 qstats->total_bytes_transmitted_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004487 le32_to_cpu(xclient->unicast_bytes_sent.lo);
4488
4489 ADD_64(qstats->total_bytes_transmitted_hi,
4490 le32_to_cpu(xclient->multicast_bytes_sent.hi),
4491 qstats->total_bytes_transmitted_lo,
4492 le32_to_cpu(xclient->multicast_bytes_sent.lo));
4493
4494 ADD_64(qstats->total_bytes_transmitted_hi,
4495 le32_to_cpu(xclient->broadcast_bytes_sent.hi),
4496 qstats->total_bytes_transmitted_lo,
4497 le32_to_cpu(xclient->broadcast_bytes_sent.lo));
Eilon Greensteinde832a52009-02-12 08:36:33 +00004498
4499 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
4500 total_unicast_packets_transmitted);
4501 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
4502 total_multicast_packets_transmitted);
4503 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
4504 total_broadcast_packets_transmitted);
4505
4506 old_tclient->checksum_discard = tclient->checksum_discard;
4507 old_tclient->ttl0_discard = tclient->ttl0_discard;
4508
4509 ADD_64(fstats->total_bytes_received_hi,
4510 qstats->total_bytes_received_hi,
4511 fstats->total_bytes_received_lo,
4512 qstats->total_bytes_received_lo);
4513 ADD_64(fstats->total_bytes_transmitted_hi,
4514 qstats->total_bytes_transmitted_hi,
4515 fstats->total_bytes_transmitted_lo,
4516 qstats->total_bytes_transmitted_lo);
4517 ADD_64(fstats->total_unicast_packets_received_hi,
4518 qstats->total_unicast_packets_received_hi,
4519 fstats->total_unicast_packets_received_lo,
4520 qstats->total_unicast_packets_received_lo);
4521 ADD_64(fstats->total_multicast_packets_received_hi,
4522 qstats->total_multicast_packets_received_hi,
4523 fstats->total_multicast_packets_received_lo,
4524 qstats->total_multicast_packets_received_lo);
4525 ADD_64(fstats->total_broadcast_packets_received_hi,
4526 qstats->total_broadcast_packets_received_hi,
4527 fstats->total_broadcast_packets_received_lo,
4528 qstats->total_broadcast_packets_received_lo);
4529 ADD_64(fstats->total_unicast_packets_transmitted_hi,
4530 qstats->total_unicast_packets_transmitted_hi,
4531 fstats->total_unicast_packets_transmitted_lo,
4532 qstats->total_unicast_packets_transmitted_lo);
4533 ADD_64(fstats->total_multicast_packets_transmitted_hi,
4534 qstats->total_multicast_packets_transmitted_hi,
4535 fstats->total_multicast_packets_transmitted_lo,
4536 qstats->total_multicast_packets_transmitted_lo);
4537 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
4538 qstats->total_broadcast_packets_transmitted_hi,
4539 fstats->total_broadcast_packets_transmitted_lo,
4540 qstats->total_broadcast_packets_transmitted_lo);
4541 ADD_64(fstats->valid_bytes_received_hi,
4542 qstats->valid_bytes_received_hi,
4543 fstats->valid_bytes_received_lo,
4544 qstats->valid_bytes_received_lo);
4545
4546 ADD_64(estats->error_bytes_received_hi,
4547 qstats->error_bytes_received_hi,
4548 estats->error_bytes_received_lo,
4549 qstats->error_bytes_received_lo);
4550 ADD_64(estats->etherstatsoverrsizepkts_hi,
4551 qstats->etherstatsoverrsizepkts_hi,
4552 estats->etherstatsoverrsizepkts_lo,
4553 qstats->etherstatsoverrsizepkts_lo);
4554 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
4555 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
4556 }
4557
4558 ADD_64(fstats->total_bytes_received_hi,
4559 estats->rx_stat_ifhcinbadoctets_hi,
4560 fstats->total_bytes_received_lo,
4561 estats->rx_stat_ifhcinbadoctets_lo);
4562
4563 memcpy(estats, &(fstats->total_bytes_received_hi),
4564 sizeof(struct host_func_stats) - 2*sizeof(u32));
4565
4566 ADD_64(estats->etherstatsoverrsizepkts_hi,
4567 estats->rx_stat_dot3statsframestoolong_hi,
4568 estats->etherstatsoverrsizepkts_lo,
4569 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004570 ADD_64(estats->error_bytes_received_hi,
4571 estats->rx_stat_ifhcinbadoctets_hi,
4572 estats->error_bytes_received_lo,
4573 estats->rx_stat_ifhcinbadoctets_lo);
4574
Eilon Greensteinde832a52009-02-12 08:36:33 +00004575 if (bp->port.pmf) {
4576 estats->mac_filter_discard =
4577 le32_to_cpu(tport->mac_filter_discard);
4578 estats->xxoverflow_discard =
4579 le32_to_cpu(tport->xxoverflow_discard);
4580 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004581 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004582 estats->mac_discard = le32_to_cpu(tport->mac_discard);
4583 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004584
4585 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
4586
Eilon Greensteinde832a52009-02-12 08:36:33 +00004587 bp->stats_pending = 0;
4588
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004589 return 0;
4590}
4591
4592static void bnx2x_net_stats_update(struct bnx2x *bp)
4593{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004594 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004595 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004596 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004597
4598 nstats->rx_packets =
4599 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
4600 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
4601 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
4602
4603 nstats->tx_packets =
4604 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
4605 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
4606 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
4607
Eilon Greensteinde832a52009-02-12 08:36:33 +00004608 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004609
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004610 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004611
Eilon Greensteinde832a52009-02-12 08:36:33 +00004612 nstats->rx_dropped = estats->mac_discard;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004613 for_each_queue(bp, i)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004614 nstats->rx_dropped +=
4615 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
4616
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004617 nstats->tx_dropped = 0;
4618
4619 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004620 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004621
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004622 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004623 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004624
4625 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004626 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
4627 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
4628 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
4629 bnx2x_hilo(&estats->brb_truncate_hi);
4630 nstats->rx_crc_errors =
4631 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
4632 nstats->rx_frame_errors =
4633 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
4634 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004635 nstats->rx_missed_errors = estats->xxoverflow_discard;
4636
4637 nstats->rx_errors = nstats->rx_length_errors +
4638 nstats->rx_over_errors +
4639 nstats->rx_crc_errors +
4640 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004641 nstats->rx_fifo_errors +
4642 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004643
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004644 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004645 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
4646 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
4647 nstats->tx_carrier_errors =
4648 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004649 nstats->tx_fifo_errors = 0;
4650 nstats->tx_heartbeat_errors = 0;
4651 nstats->tx_window_errors = 0;
4652
4653 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00004654 nstats->tx_carrier_errors +
4655 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
4656}
4657
4658static void bnx2x_drv_stats_update(struct bnx2x *bp)
4659{
4660 struct bnx2x_eth_stats *estats = &bp->eth_stats;
4661 int i;
4662
4663 estats->driver_xoff = 0;
4664 estats->rx_err_discard_pkt = 0;
4665 estats->rx_skb_alloc_failed = 0;
4666 estats->hw_csum_err = 0;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004667 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004668 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
4669
4670 estats->driver_xoff += qstats->driver_xoff;
4671 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
4672 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
4673 estats->hw_csum_err += qstats->hw_csum_err;
4674 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004675}
4676
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004677static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004678{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004679 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004680
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004681 if (*stats_comp != DMAE_COMP_VAL)
4682 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004683
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004684 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004685 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004686
Eilon Greensteinde832a52009-02-12 08:36:33 +00004687 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
4688 BNX2X_ERR("storm stats were not updated for 3 times\n");
4689 bnx2x_panic();
4690 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004691 }
4692
Eilon Greensteinde832a52009-02-12 08:36:33 +00004693 bnx2x_net_stats_update(bp);
4694 bnx2x_drv_stats_update(bp);
4695
Joe Perches7995c642010-02-17 15:01:52 +00004696 if (netif_msg_timer(bp)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004697 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004698 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004699
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +00004700 printk(KERN_DEBUG "%s: brb drops %u brb truncate %u\n",
4701 bp->dev->name,
Eilon Greensteinde832a52009-02-12 08:36:33 +00004702 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004703
4704 for_each_queue(bp, i) {
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +00004705 struct bnx2x_fastpath *fp = &bp->fp[i];
4706 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4707
4708 printk(KERN_DEBUG "%s: rx usage(%4u) *rx_cons_sb(%u)"
4709 " rx pkt(%lu) rx calls(%lu %lu)\n",
4710 fp->name, (le16_to_cpu(*fp->rx_cons_sb) -
4711 fp->rx_comp_cons),
4712 le16_to_cpu(*fp->rx_cons_sb),
4713 bnx2x_hilo(&qstats->
4714 total_unicast_packets_received_hi),
4715 fp->rx_calls, fp->rx_pkt);
4716 }
4717
4718 for_each_queue(bp, i) {
4719 struct bnx2x_fastpath *fp = &bp->fp[i];
4720 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4721 struct netdev_queue *txq =
4722 netdev_get_tx_queue(bp->dev, i);
4723
4724 printk(KERN_DEBUG "%s: tx avail(%4u) *tx_cons_sb(%u)"
4725 " tx pkt(%lu) tx calls (%lu)"
4726 " %s (Xoff events %u)\n",
4727 fp->name, bnx2x_tx_avail(fp),
4728 le16_to_cpu(*fp->tx_cons_sb),
4729 bnx2x_hilo(&qstats->
4730 total_unicast_packets_transmitted_hi),
4731 fp->tx_pkt,
4732 (netif_tx_queue_stopped(txq) ? "Xoff" : "Xon"),
4733 qstats->driver_xoff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004734 }
4735 }
4736
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004737 bnx2x_hw_stats_post(bp);
4738 bnx2x_storm_stats_post(bp);
4739}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004740
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004741static void bnx2x_port_stats_stop(struct bnx2x *bp)
4742{
4743 struct dmae_command *dmae;
4744 u32 opcode;
4745 int loader_idx = PMF_DMAE_C(bp);
4746 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004747
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004748 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004749
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004750 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4751 DMAE_CMD_C_ENABLE |
4752 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004753#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004754 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004755#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004756 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004757#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004758 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4759 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4760
4761 if (bp->port.port_stx) {
4762
4763 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4764 if (bp->func_stx)
4765 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
4766 else
4767 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4768 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4769 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4770 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004771 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004772 dmae->len = sizeof(struct host_port_stats) >> 2;
4773 if (bp->func_stx) {
4774 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4775 dmae->comp_addr_hi = 0;
4776 dmae->comp_val = 1;
4777 } else {
4778 dmae->comp_addr_lo =
4779 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4780 dmae->comp_addr_hi =
4781 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4782 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004783
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004784 *stats_comp = 0;
4785 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004786 }
4787
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004788 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004789
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004790 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4791 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4792 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4793 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4794 dmae->dst_addr_lo = bp->func_stx >> 2;
4795 dmae->dst_addr_hi = 0;
4796 dmae->len = sizeof(struct host_func_stats) >> 2;
4797 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4798 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4799 dmae->comp_val = DMAE_COMP_VAL;
4800
4801 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004802 }
4803}
4804
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004805static void bnx2x_stats_stop(struct bnx2x *bp)
4806{
4807 int update = 0;
4808
4809 bnx2x_stats_comp(bp);
4810
4811 if (bp->port.pmf)
4812 update = (bnx2x_hw_stats_update(bp) == 0);
4813
4814 update |= (bnx2x_storm_stats_update(bp) == 0);
4815
4816 if (update) {
4817 bnx2x_net_stats_update(bp);
4818
4819 if (bp->port.pmf)
4820 bnx2x_port_stats_stop(bp);
4821
4822 bnx2x_hw_stats_post(bp);
4823 bnx2x_stats_comp(bp);
4824 }
4825}
4826
4827static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4828{
4829}
4830
4831static const struct {
4832 void (*action)(struct bnx2x *bp);
4833 enum bnx2x_stats_state next_state;
4834} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4835/* state event */
4836{
4837/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4838/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4839/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4840/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4841},
4842{
4843/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4844/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4845/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4846/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4847}
4848};
4849
4850static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4851{
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00004852 enum bnx2x_stats_state state;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004853
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004854 if (unlikely(bp->panic))
4855 return;
4856
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00004857 /* Protect a state change flow */
4858 spin_lock_bh(&bp->stats_lock);
4859 state = bp->stats_state;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004860 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00004861 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004862
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00004863 bnx2x_stats_stm[state][event].action(bp);
Eilon Greenstein89246652009-08-12 08:23:56 +00004864
Joe Perches7995c642010-02-17 15:01:52 +00004865 if ((event != STATS_EVENT_UPDATE) || netif_msg_timer(bp))
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004866 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4867 state, event, bp->stats_state);
4868}
4869
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004870static void bnx2x_port_stats_base_init(struct bnx2x *bp)
4871{
4872 struct dmae_command *dmae;
4873 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4874
4875 /* sanity */
4876 if (!bp->port.pmf || !bp->port.port_stx) {
4877 BNX2X_ERR("BUG!\n");
4878 return;
4879 }
4880
4881 bp->executer_idx = 0;
4882
4883 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4884 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4885 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4886 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4887#ifdef __BIG_ENDIAN
4888 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4889#else
4890 DMAE_CMD_ENDIANITY_DW_SWAP |
4891#endif
4892 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4893 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4894 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4895 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4896 dmae->dst_addr_lo = bp->port.port_stx >> 2;
4897 dmae->dst_addr_hi = 0;
4898 dmae->len = sizeof(struct host_port_stats) >> 2;
4899 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4900 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4901 dmae->comp_val = DMAE_COMP_VAL;
4902
4903 *stats_comp = 0;
4904 bnx2x_hw_stats_post(bp);
4905 bnx2x_stats_comp(bp);
4906}
4907
4908static void bnx2x_func_stats_base_init(struct bnx2x *bp)
4909{
4910 int vn, vn_max = IS_E1HMF(bp) ? E1HVN_MAX : E1VN_MAX;
4911 int port = BP_PORT(bp);
4912 int func;
4913 u32 func_stx;
4914
4915 /* sanity */
4916 if (!bp->port.pmf || !bp->func_stx) {
4917 BNX2X_ERR("BUG!\n");
4918 return;
4919 }
4920
4921 /* save our func_stx */
4922 func_stx = bp->func_stx;
4923
4924 for (vn = VN_0; vn < vn_max; vn++) {
4925 func = 2*vn + port;
4926
4927 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4928 bnx2x_func_stats_init(bp);
4929 bnx2x_hw_stats_post(bp);
4930 bnx2x_stats_comp(bp);
4931 }
4932
4933 /* restore our func_stx */
4934 bp->func_stx = func_stx;
4935}
4936
4937static void bnx2x_func_stats_base_update(struct bnx2x *bp)
4938{
4939 struct dmae_command *dmae = &bp->stats_dmae;
4940 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4941
4942 /* sanity */
4943 if (!bp->func_stx) {
4944 BNX2X_ERR("BUG!\n");
4945 return;
4946 }
4947
4948 bp->executer_idx = 0;
4949 memset(dmae, 0, sizeof(struct dmae_command));
4950
4951 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
4952 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4953 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4954#ifdef __BIG_ENDIAN
4955 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4956#else
4957 DMAE_CMD_ENDIANITY_DW_SWAP |
4958#endif
4959 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4960 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4961 dmae->src_addr_lo = bp->func_stx >> 2;
4962 dmae->src_addr_hi = 0;
4963 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats_base));
4964 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats_base));
4965 dmae->len = sizeof(struct host_func_stats) >> 2;
4966 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4967 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4968 dmae->comp_val = DMAE_COMP_VAL;
4969
4970 *stats_comp = 0;
4971 bnx2x_hw_stats_post(bp);
4972 bnx2x_stats_comp(bp);
4973}
4974
4975static void bnx2x_stats_init(struct bnx2x *bp)
4976{
4977 int port = BP_PORT(bp);
4978 int func = BP_FUNC(bp);
4979 int i;
4980
4981 bp->stats_pending = 0;
4982 bp->executer_idx = 0;
4983 bp->stats_counter = 0;
4984
4985 /* port and func stats for management */
4986 if (!BP_NOMCP(bp)) {
4987 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
4988 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4989
4990 } else {
4991 bp->port.port_stx = 0;
4992 bp->func_stx = 0;
4993 }
4994 DP(BNX2X_MSG_STATS, "port_stx 0x%x func_stx 0x%x\n",
4995 bp->port.port_stx, bp->func_stx);
4996
4997 /* port stats */
4998 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
4999 bp->port.old_nig_stats.brb_discard =
5000 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
5001 bp->port.old_nig_stats.brb_truncate =
5002 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
5003 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
5004 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
5005 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
5006 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
5007
5008 /* function stats */
5009 for_each_queue(bp, i) {
5010 struct bnx2x_fastpath *fp = &bp->fp[i];
5011
5012 memset(&fp->old_tclient, 0,
5013 sizeof(struct tstorm_per_client_stats));
5014 memset(&fp->old_uclient, 0,
5015 sizeof(struct ustorm_per_client_stats));
5016 memset(&fp->old_xclient, 0,
5017 sizeof(struct xstorm_per_client_stats));
5018 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
5019 }
5020
5021 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
5022 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
5023
5024 bp->stats_state = STATS_STATE_DISABLED;
5025
5026 if (bp->port.pmf) {
5027 if (bp->port.port_stx)
5028 bnx2x_port_stats_base_init(bp);
5029
5030 if (bp->func_stx)
5031 bnx2x_func_stats_base_init(bp);
5032
5033 } else if (bp->func_stx)
5034 bnx2x_func_stats_base_update(bp);
5035}
5036
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005037static void bnx2x_timer(unsigned long data)
5038{
5039 struct bnx2x *bp = (struct bnx2x *) data;
5040
5041 if (!netif_running(bp->dev))
5042 return;
5043
5044 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08005045 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005046
5047 if (poll) {
5048 struct bnx2x_fastpath *fp = &bp->fp[0];
5049 int rc;
5050
Eilon Greenstein7961f792009-03-02 07:59:31 +00005051 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005052 rc = bnx2x_rx_int(fp, 1000);
5053 }
5054
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005055 if (!BP_NOMCP(bp)) {
5056 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005057 u32 drv_pulse;
5058 u32 mcp_pulse;
5059
5060 ++bp->fw_drv_pulse_wr_seq;
5061 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5062 /* TBD - add SYSTEM_TIME */
5063 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005064 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005065
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005066 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005067 MCP_PULSE_SEQ_MASK);
5068 /* The delta between driver pulse and mcp response
5069 * should be 1 (before mcp response) or 0 (after mcp response)
5070 */
5071 if ((drv_pulse != mcp_pulse) &&
5072 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5073 /* someone lost a heartbeat... */
5074 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5075 drv_pulse, mcp_pulse);
5076 }
5077 }
5078
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005079 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005080 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005081
Eliezer Tamirf1410642008-02-28 11:51:50 -08005082timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005083 mod_timer(&bp->timer, jiffies + bp->current_interval);
5084}
5085
5086/* end of Statistics */
5087
5088/* nic init */
5089
5090/*
5091 * nic init service functions
5092 */
5093
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005094static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005095{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005096 int port = BP_PORT(bp);
5097
Eilon Greensteinca003922009-08-12 22:53:28 -07005098 /* "CSTORM" */
5099 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5100 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), 0,
5101 CSTORM_SB_STATUS_BLOCK_U_SIZE / 4);
5102 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5103 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), 0,
5104 CSTORM_SB_STATUS_BLOCK_C_SIZE / 4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005105}
5106
Eilon Greenstein5c862842008-08-13 15:51:48 -07005107static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
5108 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005109{
5110 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005111 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005112 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005113 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005114
5115 /* USTORM */
5116 section = ((u64)mapping) + offsetof(struct host_status_block,
5117 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005118 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005119
Eilon Greensteinca003922009-08-12 22:53:28 -07005120 REG_WR(bp, BAR_CSTRORM_INTMEM +
5121 CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id), U64_LO(section));
5122 REG_WR(bp, BAR_CSTRORM_INTMEM +
5123 ((CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005124 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07005125 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_USB_FUNC_OFF +
5126 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005127
5128 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07005129 REG_WR16(bp, BAR_CSTRORM_INTMEM +
5130 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005131
5132 /* CSTORM */
5133 section = ((u64)mapping) + offsetof(struct host_status_block,
5134 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005135 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005136
5137 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005138 CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005139 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005140 ((CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005141 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005142 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07005143 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005144
5145 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
5146 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005147 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005148
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005149 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
5150}
5151
5152static void bnx2x_zero_def_sb(struct bnx2x *bp)
5153{
5154 int func = BP_FUNC(bp);
5155
Eilon Greensteinca003922009-08-12 22:53:28 -07005156 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005157 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
5158 sizeof(struct tstorm_def_status_block)/4);
Eilon Greensteinca003922009-08-12 22:53:28 -07005159 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5160 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), 0,
5161 sizeof(struct cstorm_def_status_block_u)/4);
5162 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5163 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), 0,
5164 sizeof(struct cstorm_def_status_block_c)/4);
5165 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY +
Eilon Greenstein490c3c92009-03-02 07:59:52 +00005166 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
5167 sizeof(struct xstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005168}
5169
5170static void bnx2x_init_def_sb(struct bnx2x *bp,
5171 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005172 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005173{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005174 int port = BP_PORT(bp);
5175 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005176 int index, val, reg_offset;
5177 u64 section;
5178
5179 /* ATTN */
5180 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5181 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005182 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005183
Eliezer Tamir49d66772008-02-28 11:53:13 -08005184 bp->attn_state = 0;
5185
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005186 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5187 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5188
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005189 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005190 bp->attn_group[index].sig[0] = REG_RD(bp,
5191 reg_offset + 0x10*index);
5192 bp->attn_group[index].sig[1] = REG_RD(bp,
5193 reg_offset + 0x4 + 0x10*index);
5194 bp->attn_group[index].sig[2] = REG_RD(bp,
5195 reg_offset + 0x8 + 0x10*index);
5196 bp->attn_group[index].sig[3] = REG_RD(bp,
5197 reg_offset + 0xc + 0x10*index);
5198 }
5199
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005200 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5201 HC_REG_ATTN_MSG0_ADDR_L);
5202
5203 REG_WR(bp, reg_offset, U64_LO(section));
5204 REG_WR(bp, reg_offset + 4, U64_HI(section));
5205
5206 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
5207
5208 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005209 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005210 REG_WR(bp, reg_offset, val);
5211
5212 /* USTORM */
5213 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5214 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005215 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005216
Eilon Greensteinca003922009-08-12 22:53:28 -07005217 REG_WR(bp, BAR_CSTRORM_INTMEM +
5218 CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func), U64_LO(section));
5219 REG_WR(bp, BAR_CSTRORM_INTMEM +
5220 ((CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005221 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07005222 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_USB_FUNC_OFF +
5223 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005224
5225 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07005226 REG_WR16(bp, BAR_CSTRORM_INTMEM +
5227 CSTORM_DEF_SB_HC_DISABLE_U_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005228
5229 /* CSTORM */
5230 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5231 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005232 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005233
5234 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005235 CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005236 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005237 ((CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005238 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005239 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07005240 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005241
5242 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
5243 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005244 CSTORM_DEF_SB_HC_DISABLE_C_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005245
5246 /* TSTORM */
5247 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5248 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005249 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005250
5251 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005252 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005253 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005254 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005255 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005256 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005257 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005258
5259 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
5260 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005261 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005262
5263 /* XSTORM */
5264 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5265 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005266 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005267
5268 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005269 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005270 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005271 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005272 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005273 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005274 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005275
5276 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
5277 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005278 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005279
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005280 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005281 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005282
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005283 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005284}
5285
5286static void bnx2x_update_coalesce(struct bnx2x *bp)
5287{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005288 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005289 int i;
5290
5291 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005292 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005293
5294 /* HC_INDEX_U_ETH_RX_CQ_CONS */
Eilon Greensteinca003922009-08-12 22:53:28 -07005295 REG_WR8(bp, BAR_CSTRORM_INTMEM +
5296 CSTORM_SB_HC_TIMEOUT_U_OFFSET(port, sb_id,
5297 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005298 bp->rx_ticks/(4 * BNX2X_BTR));
Eilon Greensteinca003922009-08-12 22:53:28 -07005299 REG_WR16(bp, BAR_CSTRORM_INTMEM +
5300 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id,
5301 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005302 (bp->rx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005303
5304 /* HC_INDEX_C_ETH_TX_CQ_CONS */
5305 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005306 CSTORM_SB_HC_TIMEOUT_C_OFFSET(port, sb_id,
5307 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005308 bp->tx_ticks/(4 * BNX2X_BTR));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005309 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005310 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id,
5311 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005312 (bp->tx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005313 }
5314}
5315
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005316static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
5317 struct bnx2x_fastpath *fp, int last)
5318{
5319 int i;
5320
5321 for (i = 0; i < last; i++) {
5322 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
5323 struct sk_buff *skb = rx_buf->skb;
5324
5325 if (skb == NULL) {
5326 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
5327 continue;
5328 }
5329
5330 if (fp->tpa_state[i] == BNX2X_TPA_START)
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005331 dma_unmap_single(&bp->pdev->dev,
5332 dma_unmap_addr(rx_buf, mapping),
5333 bp->rx_buf_size, DMA_FROM_DEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005334
5335 dev_kfree_skb(skb);
5336 rx_buf->skb = NULL;
5337 }
5338}
5339
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005340static void bnx2x_init_rx_rings(struct bnx2x *bp)
5341{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005342 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07005343 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
5344 ETH_MAX_AGGREGATION_QUEUES_E1H;
5345 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005346 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005347
Eilon Greenstein87942b42009-02-12 08:36:49 +00005348 bp->rx_buf_size = bp->dev->mtu + ETH_OVREHEAD + BNX2X_RX_ALIGN;
Eilon Greenstein0f008462009-02-12 08:36:18 +00005349 DP(NETIF_MSG_IFUP,
5350 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005351
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005352 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005353
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005354 for_each_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07005355 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005356
Eilon Greenstein32626232008-08-13 15:51:07 -07005357 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005358 fp->tpa_pool[i].skb =
5359 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
5360 if (!fp->tpa_pool[i].skb) {
5361 BNX2X_ERR("Failed to allocate TPA "
5362 "skb pool for queue[%d] - "
5363 "disabling TPA on this "
5364 "queue!\n", j);
5365 bnx2x_free_tpa_pool(bp, fp, i);
5366 fp->disable_tpa = 1;
5367 break;
5368 }
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005369 dma_unmap_addr_set((struct sw_rx_bd *)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005370 &bp->fp->tpa_pool[i],
5371 mapping, 0);
5372 fp->tpa_state[i] = BNX2X_TPA_STOP;
5373 }
5374 }
5375 }
5376
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005377 for_each_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005378 struct bnx2x_fastpath *fp = &bp->fp[j];
5379
5380 fp->rx_bd_cons = 0;
5381 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005382 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005383
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005384 /* "next page" elements initialization */
5385 /* SGE ring */
5386 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
5387 struct eth_rx_sge *sge;
5388
5389 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
5390 sge->addr_hi =
5391 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
5392 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5393 sge->addr_lo =
5394 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
5395 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5396 }
5397
5398 bnx2x_init_sge_ring_bit_mask(fp);
5399
5400 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005401 for (i = 1; i <= NUM_RX_RINGS; i++) {
5402 struct eth_rx_bd *rx_bd;
5403
5404 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
5405 rx_bd->addr_hi =
5406 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005407 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005408 rx_bd->addr_lo =
5409 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005410 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005411 }
5412
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005413 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005414 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
5415 struct eth_rx_cqe_next_page *nextpg;
5416
5417 nextpg = (struct eth_rx_cqe_next_page *)
5418 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
5419 nextpg->addr_hi =
5420 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005421 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005422 nextpg->addr_lo =
5423 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005424 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005425 }
5426
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005427 /* Allocate SGEs and initialize the ring elements */
5428 for (i = 0, ring_prod = 0;
5429 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005430
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005431 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
5432 BNX2X_ERR("was only able to allocate "
5433 "%d rx sges\n", i);
5434 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
5435 /* Cleanup already allocated elements */
5436 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07005437 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005438 fp->disable_tpa = 1;
5439 ring_prod = 0;
5440 break;
5441 }
5442 ring_prod = NEXT_SGE_IDX(ring_prod);
5443 }
5444 fp->rx_sge_prod = ring_prod;
5445
5446 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005447 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005448 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005449 for (i = 0; i < bp->rx_ring_size; i++) {
5450 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
5451 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00005452 "%d rx skbs on queue[%d]\n", i, j);
5453 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005454 break;
5455 }
5456 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005457 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07005458 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005459 }
5460
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005461 fp->rx_bd_prod = ring_prod;
5462 /* must not have more available CQEs than BDs */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005463 fp->rx_comp_prod = min_t(u16, NUM_RCQ_RINGS*RCQ_DESC_CNT,
5464 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005465 fp->rx_pkt = fp->rx_calls = 0;
5466
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005467 /* Warning!
5468 * this will generate an interrupt (to the TSTORM)
5469 * must only be done after chip is initialized
5470 */
5471 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
5472 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005473 if (j != 0)
5474 continue;
5475
5476 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005477 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005478 U64_LO(fp->rx_comp_mapping));
5479 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005480 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005481 U64_HI(fp->rx_comp_mapping));
5482 }
5483}
5484
5485static void bnx2x_init_tx_ring(struct bnx2x *bp)
5486{
5487 int i, j;
5488
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005489 for_each_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005490 struct bnx2x_fastpath *fp = &bp->fp[j];
5491
5492 for (i = 1; i <= NUM_TX_RINGS; i++) {
Eilon Greensteinca003922009-08-12 22:53:28 -07005493 struct eth_tx_next_bd *tx_next_bd =
5494 &fp->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005495
Eilon Greensteinca003922009-08-12 22:53:28 -07005496 tx_next_bd->addr_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005497 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005498 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eilon Greensteinca003922009-08-12 22:53:28 -07005499 tx_next_bd->addr_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005500 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005501 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005502 }
5503
Eilon Greensteinca003922009-08-12 22:53:28 -07005504 fp->tx_db.data.header.header = DOORBELL_HDR_DB_TYPE;
5505 fp->tx_db.data.zero_fill1 = 0;
5506 fp->tx_db.data.prod = 0;
5507
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005508 fp->tx_pkt_prod = 0;
5509 fp->tx_pkt_cons = 0;
5510 fp->tx_bd_prod = 0;
5511 fp->tx_bd_cons = 0;
5512 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
5513 fp->tx_pkt = 0;
5514 }
5515}
5516
5517static void bnx2x_init_sp_ring(struct bnx2x *bp)
5518{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005519 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005520
5521 spin_lock_init(&bp->spq_lock);
5522
5523 bp->spq_left = MAX_SPQ_PENDING;
5524 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005525 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5526 bp->spq_prod_bd = bp->spq;
5527 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
5528
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005529 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005530 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005531 REG_WR(bp,
5532 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005533 U64_HI(bp->spq_mapping));
5534
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005535 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005536 bp->spq_prod_idx);
5537}
5538
5539static void bnx2x_init_context(struct bnx2x *bp)
5540{
5541 int i;
5542
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005543 /* Rx */
5544 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005545 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
5546 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00005547 u8 cl_id = fp->cl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005548
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005549 context->ustorm_st_context.common.sb_index_numbers =
5550 BNX2X_RX_SB_INDEX_NUM;
Eilon Greenstein0626b892009-02-12 08:38:14 +00005551 context->ustorm_st_context.common.clientId = cl_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07005552 context->ustorm_st_context.common.status_block_id = fp->sb_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005553 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005554 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
5555 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
5556 context->ustorm_st_context.common.statistics_counter_id =
5557 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005558 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00005559 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005560 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07005561 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005562 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005563 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005564 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005565 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005566 if (!fp->disable_tpa) {
5567 context->ustorm_st_context.common.flags |=
Eilon Greensteinca003922009-08-12 22:53:28 -07005568 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005569 context->ustorm_st_context.common.sge_buff_size =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005570 (u16)min_t(u32, SGE_PAGE_SIZE*PAGES_PER_SGE,
5571 0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005572 context->ustorm_st_context.common.sge_page_base_hi =
5573 U64_HI(fp->rx_sge_mapping);
5574 context->ustorm_st_context.common.sge_page_base_lo =
5575 U64_LO(fp->rx_sge_mapping);
Eilon Greensteinca003922009-08-12 22:53:28 -07005576
5577 context->ustorm_st_context.common.max_sges_for_packet =
5578 SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT;
5579 context->ustorm_st_context.common.max_sges_for_packet =
5580 ((context->ustorm_st_context.common.
5581 max_sges_for_packet + PAGES_PER_SGE - 1) &
5582 (~(PAGES_PER_SGE - 1))) >> PAGES_PER_SGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005583 }
5584
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005585 context->ustorm_ag_context.cdu_usage =
5586 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5587 CDU_REGION_NUMBER_UCM_AG,
5588 ETH_CONNECTION_TYPE);
5589
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005590 context->xstorm_ag_context.cdu_reserved =
5591 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5592 CDU_REGION_NUMBER_XCM_AG,
5593 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005594 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005595
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005596 /* Tx */
5597 for_each_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07005598 struct bnx2x_fastpath *fp = &bp->fp[i];
5599 struct eth_context *context =
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005600 bnx2x_sp(bp, context[i].eth);
Eilon Greensteinca003922009-08-12 22:53:28 -07005601
5602 context->cstorm_st_context.sb_index_number =
5603 C_SB_ETH_TX_CQ_INDEX;
5604 context->cstorm_st_context.status_block_id = fp->sb_id;
5605
5606 context->xstorm_st_context.tx_bd_page_base_hi =
5607 U64_HI(fp->tx_desc_mapping);
5608 context->xstorm_st_context.tx_bd_page_base_lo =
5609 U64_LO(fp->tx_desc_mapping);
5610 context->xstorm_st_context.statistics_data = (fp->cl_id |
5611 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
5612 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005613}
5614
5615static void bnx2x_init_ind_table(struct bnx2x *bp)
5616{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005617 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005618 int i;
5619
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005620 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005621 return;
5622
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005623 DP(NETIF_MSG_IFUP,
5624 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005625 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005626 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005627 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005628 bp->fp->cl_id + (i % bp->num_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005629}
5630
Eliezer Tamir49d66772008-02-28 11:53:13 -08005631static void bnx2x_set_client_config(struct bnx2x *bp)
5632{
Eliezer Tamir49d66772008-02-28 11:53:13 -08005633 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005634 int port = BP_PORT(bp);
5635 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005636
Eilon Greensteine7799c52009-01-14 21:30:27 -08005637 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005638 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005639 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
5640 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005641#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08005642 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08005643 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005644 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005645 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
5646 }
5647#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08005648
5649 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00005650 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
5651
Eliezer Tamir49d66772008-02-28 11:53:13 -08005652 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005653 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08005654 ((u32 *)&tstorm_client)[0]);
5655 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005656 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08005657 ((u32 *)&tstorm_client)[1]);
5658 }
5659
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005660 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
5661 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005662}
5663
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005664static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5665{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005666 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005667 int mode = bp->rx_mode;
Michael Chan37b091b2009-10-10 13:46:55 +00005668 int mask = bp->rx_mode_cl_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005669 int func = BP_FUNC(bp);
Eilon Greenstein581ce432009-07-29 00:20:04 +00005670 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005671 int i;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005672 /* All but management unicast packets should pass to the host as well */
5673 u32 llh_mask =
5674 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST |
5675 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST |
5676 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN |
5677 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005678
Eilon Greenstein3196a882008-08-13 15:58:49 -07005679 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005680
5681 switch (mode) {
5682 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005683 tstorm_mac_filter.ucast_drop_all = mask;
5684 tstorm_mac_filter.mcast_drop_all = mask;
5685 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005686 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005687
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005688 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005689 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005690 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005691
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005692 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005693 tstorm_mac_filter.mcast_accept_all = mask;
5694 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005695 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005696
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005697 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005698 tstorm_mac_filter.ucast_accept_all = mask;
5699 tstorm_mac_filter.mcast_accept_all = mask;
5700 tstorm_mac_filter.bcast_accept_all = mask;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005701 /* pass management unicast packets as well */
5702 llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005703 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005704
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005705 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005706 BNX2X_ERR("BAD rx mode (%d)\n", mode);
5707 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005708 }
5709
Eilon Greenstein581ce432009-07-29 00:20:04 +00005710 REG_WR(bp,
5711 (port ? NIG_REG_LLH1_BRB1_DRV_MASK : NIG_REG_LLH0_BRB1_DRV_MASK),
5712 llh_mask);
5713
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005714 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
5715 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005716 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005717 ((u32 *)&tstorm_mac_filter)[i]);
5718
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005719/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005720 ((u32 *)&tstorm_mac_filter)[i]); */
5721 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005722
Eliezer Tamir49d66772008-02-28 11:53:13 -08005723 if (mode != BNX2X_RX_MODE_NONE)
5724 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005725}
5726
Eilon Greenstein471de712008-08-13 15:49:35 -07005727static void bnx2x_init_internal_common(struct bnx2x *bp)
5728{
5729 int i;
5730
5731 /* Zero this manually as its initialization is
5732 currently missing in the initTool */
5733 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5734 REG_WR(bp, BAR_USTRORM_INTMEM +
5735 USTORM_AGG_DATA_OFFSET + i * 4, 0);
5736}
5737
5738static void bnx2x_init_internal_port(struct bnx2x *bp)
5739{
5740 int port = BP_PORT(bp);
5741
Eilon Greensteinca003922009-08-12 22:53:28 -07005742 REG_WR(bp,
5743 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_U_OFFSET(port), BNX2X_BTR);
5744 REG_WR(bp,
5745 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_C_OFFSET(port), BNX2X_BTR);
Eilon Greenstein471de712008-08-13 15:49:35 -07005746 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5747 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5748}
5749
5750static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005751{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005752 struct tstorm_eth_function_common_config tstorm_config = {0};
5753 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005754 int port = BP_PORT(bp);
5755 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00005756 int i, j;
5757 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07005758 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005759
Tom Herbertc68ed252010-04-23 00:10:52 -07005760 tstorm_config.config_flags = RSS_FLAGS(bp);
5761
5762 if (is_multi(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005763 tstorm_config.rss_result_mask = MULTI_MASK;
Eilon Greensteinca003922009-08-12 22:53:28 -07005764
5765 /* Enable TPA if needed */
5766 if (bp->flags & TPA_ENABLE_FLAG)
5767 tstorm_config.config_flags |=
5768 TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA;
5769
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005770 if (IS_E1HMF(bp))
5771 tstorm_config.config_flags |=
5772 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005773
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005774 tstorm_config.leading_client_id = BP_L_ID(bp);
5775
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005776 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005777 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005778 (*(u32 *)&tstorm_config));
5779
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005780 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Michael Chan37b091b2009-10-10 13:46:55 +00005781 bp->rx_mode_cl_mask = (1 << BP_L_ID(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005782 bnx2x_set_storm_rx_mode(bp);
5783
Eilon Greensteinde832a52009-02-12 08:36:33 +00005784 for_each_queue(bp, i) {
5785 u8 cl_id = bp->fp[i].cl_id;
5786
5787 /* reset xstorm per client statistics */
5788 offset = BAR_XSTRORM_INTMEM +
5789 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5790 for (j = 0;
5791 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
5792 REG_WR(bp, offset + j*4, 0);
5793
5794 /* reset tstorm per client statistics */
5795 offset = BAR_TSTRORM_INTMEM +
5796 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5797 for (j = 0;
5798 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
5799 REG_WR(bp, offset + j*4, 0);
5800
5801 /* reset ustorm per client statistics */
5802 offset = BAR_USTRORM_INTMEM +
5803 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5804 for (j = 0;
5805 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
5806 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005807 }
5808
5809 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005810 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005811
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005812 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005813 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005814 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005815 ((u32 *)&stats_flags)[1]);
5816
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005817 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005818 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005819 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005820 ((u32 *)&stats_flags)[1]);
5821
Eilon Greensteinde832a52009-02-12 08:36:33 +00005822 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
5823 ((u32 *)&stats_flags)[0]);
5824 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
5825 ((u32 *)&stats_flags)[1]);
5826
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005827 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005828 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005829 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005830 ((u32 *)&stats_flags)[1]);
5831
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005832 REG_WR(bp, BAR_XSTRORM_INTMEM +
5833 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5834 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5835 REG_WR(bp, BAR_XSTRORM_INTMEM +
5836 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5837 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5838
5839 REG_WR(bp, BAR_TSTRORM_INTMEM +
5840 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5841 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5842 REG_WR(bp, BAR_TSTRORM_INTMEM +
5843 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5844 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005845
Eilon Greensteinde832a52009-02-12 08:36:33 +00005846 REG_WR(bp, BAR_USTRORM_INTMEM +
5847 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5848 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5849 REG_WR(bp, BAR_USTRORM_INTMEM +
5850 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5851 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5852
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005853 if (CHIP_IS_E1H(bp)) {
5854 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
5855 IS_E1HMF(bp));
5856 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
5857 IS_E1HMF(bp));
5858 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
5859 IS_E1HMF(bp));
5860 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
5861 IS_E1HMF(bp));
5862
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005863 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
5864 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005865 }
5866
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08005867 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005868 max_agg_size = min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) *
5869 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005870 for_each_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005871 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005872
5873 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005874 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005875 U64_LO(fp->rx_comp_mapping));
5876 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005877 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005878 U64_HI(fp->rx_comp_mapping));
5879
Eilon Greensteinca003922009-08-12 22:53:28 -07005880 /* Next page */
5881 REG_WR(bp, BAR_USTRORM_INTMEM +
5882 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id),
5883 U64_LO(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5884 REG_WR(bp, BAR_USTRORM_INTMEM +
5885 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id) + 4,
5886 U64_HI(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5887
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005888 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005889 USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005890 max_agg_size);
5891 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005892
Eilon Greenstein1c063282009-02-12 08:36:43 +00005893 /* dropless flow control */
5894 if (CHIP_IS_E1H(bp)) {
5895 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
5896
5897 rx_pause.bd_thr_low = 250;
5898 rx_pause.cqe_thr_low = 250;
5899 rx_pause.cos = 1;
5900 rx_pause.sge_thr_low = 0;
5901 rx_pause.bd_thr_high = 350;
5902 rx_pause.cqe_thr_high = 350;
5903 rx_pause.sge_thr_high = 0;
5904
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005905 for_each_queue(bp, i) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00005906 struct bnx2x_fastpath *fp = &bp->fp[i];
5907
5908 if (!fp->disable_tpa) {
5909 rx_pause.sge_thr_low = 150;
5910 rx_pause.sge_thr_high = 250;
5911 }
5912
5913
5914 offset = BAR_USTRORM_INTMEM +
5915 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
5916 fp->cl_id);
5917 for (j = 0;
5918 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
5919 j++)
5920 REG_WR(bp, offset + j*4,
5921 ((u32 *)&rx_pause)[j]);
5922 }
5923 }
5924
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005925 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
5926
5927 /* Init rate shaping and fairness contexts */
5928 if (IS_E1HMF(bp)) {
5929 int vn;
5930
5931 /* During init there is no active link
5932 Until link is up, set link rate to 10Gbps */
5933 bp->link_vars.line_speed = SPEED_10000;
5934 bnx2x_init_port_minmax(bp);
5935
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005936 if (!BP_NOMCP(bp))
5937 bp->mf_config =
5938 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005939 bnx2x_calc_vn_weight_sum(bp);
5940
5941 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5942 bnx2x_init_vn_minmax(bp, 2*vn + port);
5943
5944 /* Enable rate shaping and fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005945 bp->cmng.flags.cmng_enables |=
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005946 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005947
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005948 } else {
5949 /* rate shaping and fairness are disabled */
5950 DP(NETIF_MSG_IFUP,
5951 "single function mode minmax will be disabled\n");
5952 }
5953
5954
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005955 /* Store cmng structures to internal memory */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005956 if (bp->port.pmf)
5957 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
5958 REG_WR(bp, BAR_XSTRORM_INTMEM +
5959 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
5960 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005961}
5962
Eilon Greenstein471de712008-08-13 15:49:35 -07005963static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5964{
5965 switch (load_code) {
5966 case FW_MSG_CODE_DRV_LOAD_COMMON:
5967 bnx2x_init_internal_common(bp);
5968 /* no break */
5969
5970 case FW_MSG_CODE_DRV_LOAD_PORT:
5971 bnx2x_init_internal_port(bp);
5972 /* no break */
5973
5974 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5975 bnx2x_init_internal_func(bp);
5976 break;
5977
5978 default:
5979 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5980 break;
5981 }
5982}
5983
5984static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005985{
5986 int i;
5987
5988 for_each_queue(bp, i) {
5989 struct bnx2x_fastpath *fp = &bp->fp[i];
5990
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005991 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005992 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005993 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005994 fp->cl_id = BP_L_ID(bp) + i;
Michael Chan37b091b2009-10-10 13:46:55 +00005995#ifdef BCM_CNIC
5996 fp->sb_id = fp->cl_id + 1;
5997#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005998 fp->sb_id = fp->cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00005999#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006000 DP(NETIF_MSG_IFUP,
Eilon Greensteinf5372252009-02-12 08:38:30 +00006001 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n",
6002 i, bp, fp->status_blk, fp->cl_id, fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07006003 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
Eilon Greenstein0626b892009-02-12 08:38:14 +00006004 fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07006005 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006006 }
6007
Eilon Greenstein16119782009-03-02 07:59:27 +00006008 /* ensure status block indices were read */
6009 rmb();
6010
6011
Eilon Greenstein5c862842008-08-13 15:51:48 -07006012 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
6013 DEF_SB_ID);
6014 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006015 bnx2x_update_coalesce(bp);
6016 bnx2x_init_rx_rings(bp);
6017 bnx2x_init_tx_ring(bp);
6018 bnx2x_init_sp_ring(bp);
6019 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006020 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006021 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006022 bnx2x_stats_init(bp);
6023
6024 /* At this point, we are ready for interrupts */
6025 atomic_set(&bp->intr_sem, 0);
6026
6027 /* flush all before enabling interrupts */
6028 mb();
6029 mmiowb();
6030
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006031 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006032
6033 /* Check for SPIO5 */
6034 bnx2x_attn_int_deasserted0(bp,
6035 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6036 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006037}
6038
6039/* end of nic init */
6040
6041/*
6042 * gzip service functions
6043 */
6044
6045static int bnx2x_gunzip_init(struct bnx2x *bp)
6046{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006047 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6048 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006049 if (bp->gunzip_buf == NULL)
6050 goto gunzip_nomem1;
6051
6052 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6053 if (bp->strm == NULL)
6054 goto gunzip_nomem2;
6055
6056 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
6057 GFP_KERNEL);
6058 if (bp->strm->workspace == NULL)
6059 goto gunzip_nomem3;
6060
6061 return 0;
6062
6063gunzip_nomem3:
6064 kfree(bp->strm);
6065 bp->strm = NULL;
6066
6067gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006068 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6069 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006070 bp->gunzip_buf = NULL;
6071
6072gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006073 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
6074 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006075 return -ENOMEM;
6076}
6077
6078static void bnx2x_gunzip_end(struct bnx2x *bp)
6079{
6080 kfree(bp->strm->workspace);
6081
6082 kfree(bp->strm);
6083 bp->strm = NULL;
6084
6085 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006086 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6087 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006088 bp->gunzip_buf = NULL;
6089 }
6090}
6091
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006092static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006093{
6094 int n, rc;
6095
6096 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006097 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6098 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006099 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006100 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006101
6102 n = 10;
6103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006104#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006105
6106 if (zbuf[3] & FNAME)
6107 while ((zbuf[n++] != 0) && (n < len));
6108
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006109 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006110 bp->strm->avail_in = len - n;
6111 bp->strm->next_out = bp->gunzip_buf;
6112 bp->strm->avail_out = FW_BUF_SIZE;
6113
6114 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6115 if (rc != Z_OK)
6116 return rc;
6117
6118 rc = zlib_inflate(bp->strm, Z_FINISH);
6119 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006120 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6121 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006122
6123 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6124 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006125 netdev_err(bp->dev, "Firmware decompression error:"
6126 " gunzip_outlen (%d) not aligned\n",
6127 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006128 bp->gunzip_outlen >>= 2;
6129
6130 zlib_inflateEnd(bp->strm);
6131
6132 if (rc == Z_STREAM_END)
6133 return 0;
6134
6135 return rc;
6136}
6137
6138/* nic load/unload */
6139
6140/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006141 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006142 */
6143
6144/* send a NIG loopback debug packet */
6145static void bnx2x_lb_pckt(struct bnx2x *bp)
6146{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006147 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006148
6149 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006150 wb_write[0] = 0x55555555;
6151 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006152 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006153 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006154
6155 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006156 wb_write[0] = 0x09000000;
6157 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006158 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006159 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006160}
6161
6162/* some of the internal memories
6163 * are not directly readable from the driver
6164 * to test them we send debug packets
6165 */
6166static int bnx2x_int_mem_test(struct bnx2x *bp)
6167{
6168 int factor;
6169 int count, i;
6170 u32 val = 0;
6171
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006172 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006173 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006174 else if (CHIP_REV_IS_EMUL(bp))
6175 factor = 200;
6176 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006177 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006178
6179 DP(NETIF_MSG_HW, "start part1\n");
6180
6181 /* Disable inputs of parser neighbor blocks */
6182 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6183 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6184 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006185 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006186
6187 /* Write 0 to parser credits for CFC search request */
6188 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6189
6190 /* send Ethernet packet */
6191 bnx2x_lb_pckt(bp);
6192
6193 /* TODO do i reset NIG statistic? */
6194 /* Wait until NIG register shows 1 packet of size 0x10 */
6195 count = 1000 * factor;
6196 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006197
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006198 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6199 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006200 if (val == 0x10)
6201 break;
6202
6203 msleep(10);
6204 count--;
6205 }
6206 if (val != 0x10) {
6207 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6208 return -1;
6209 }
6210
6211 /* Wait until PRS register shows 1 packet */
6212 count = 1000 * factor;
6213 while (count) {
6214 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006215 if (val == 1)
6216 break;
6217
6218 msleep(10);
6219 count--;
6220 }
6221 if (val != 0x1) {
6222 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6223 return -2;
6224 }
6225
6226 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006227 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006228 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006229 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006230 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006231 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6232 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006233
6234 DP(NETIF_MSG_HW, "part2\n");
6235
6236 /* Disable inputs of parser neighbor blocks */
6237 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6238 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6239 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006240 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006241
6242 /* Write 0 to parser credits for CFC search request */
6243 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6244
6245 /* send 10 Ethernet packets */
6246 for (i = 0; i < 10; i++)
6247 bnx2x_lb_pckt(bp);
6248
6249 /* Wait until NIG register shows 10 + 1
6250 packets of size 11*0x10 = 0xb0 */
6251 count = 1000 * factor;
6252 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006253
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006254 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6255 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006256 if (val == 0xb0)
6257 break;
6258
6259 msleep(10);
6260 count--;
6261 }
6262 if (val != 0xb0) {
6263 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6264 return -3;
6265 }
6266
6267 /* Wait until PRS register shows 2 packets */
6268 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6269 if (val != 2)
6270 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6271
6272 /* Write 1 to parser credits for CFC search request */
6273 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6274
6275 /* Wait until PRS register shows 3 packets */
6276 msleep(10 * factor);
6277 /* Wait until NIG register shows 1 packet of size 0x10 */
6278 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6279 if (val != 3)
6280 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6281
6282 /* clear NIG EOP FIFO */
6283 for (i = 0; i < 11; i++)
6284 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6285 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6286 if (val != 1) {
6287 BNX2X_ERR("clear of NIG failed\n");
6288 return -4;
6289 }
6290
6291 /* Reset and init BRB, PRS, NIG */
6292 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6293 msleep(50);
6294 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6295 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006296 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6297 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006298#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006299 /* set NIC mode */
6300 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6301#endif
6302
6303 /* Enable inputs of parser neighbor blocks */
6304 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6305 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6306 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006307 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006308
6309 DP(NETIF_MSG_HW, "done\n");
6310
6311 return 0; /* OK */
6312}
6313
6314static void enable_blocks_attention(struct bnx2x *bp)
6315{
6316 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
6317 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
6318 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6319 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6320 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6321 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6322 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6323 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6324 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006325/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6326/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006327 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6328 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6329 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006330/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6331/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006332 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6333 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6334 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6335 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006336/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6337/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
6338 if (CHIP_REV_IS_FPGA(bp))
6339 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
6340 else
6341 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006342 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6343 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6344 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006345/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
6346/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006347 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6348 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006349/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
6350 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006351}
6352
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006353static const struct {
6354 u32 addr;
6355 u32 mask;
6356} bnx2x_parity_mask[] = {
6357 {PXP_REG_PXP_PRTY_MASK, 0xffffffff},
6358 {PXP2_REG_PXP2_PRTY_MASK_0, 0xffffffff},
6359 {PXP2_REG_PXP2_PRTY_MASK_1, 0xffffffff},
6360 {HC_REG_HC_PRTY_MASK, 0xffffffff},
6361 {MISC_REG_MISC_PRTY_MASK, 0xffffffff},
6362 {QM_REG_QM_PRTY_MASK, 0x0},
6363 {DORQ_REG_DORQ_PRTY_MASK, 0x0},
6364 {GRCBASE_UPB + PB_REG_PB_PRTY_MASK, 0x0},
6365 {GRCBASE_XPB + PB_REG_PB_PRTY_MASK, 0x0},
6366 {SRC_REG_SRC_PRTY_MASK, 0x4}, /* bit 2 */
6367 {CDU_REG_CDU_PRTY_MASK, 0x0},
6368 {CFC_REG_CFC_PRTY_MASK, 0x0},
6369 {DBG_REG_DBG_PRTY_MASK, 0x0},
6370 {DMAE_REG_DMAE_PRTY_MASK, 0x0},
6371 {BRB1_REG_BRB1_PRTY_MASK, 0x0},
6372 {PRS_REG_PRS_PRTY_MASK, (1<<6)},/* bit 6 */
6373 {TSDM_REG_TSDM_PRTY_MASK, 0x18},/* bit 3,4 */
6374 {CSDM_REG_CSDM_PRTY_MASK, 0x8}, /* bit 3 */
6375 {USDM_REG_USDM_PRTY_MASK, 0x38},/* bit 3,4,5 */
6376 {XSDM_REG_XSDM_PRTY_MASK, 0x8}, /* bit 3 */
6377 {TSEM_REG_TSEM_PRTY_MASK_0, 0x0},
6378 {TSEM_REG_TSEM_PRTY_MASK_1, 0x0},
6379 {USEM_REG_USEM_PRTY_MASK_0, 0x0},
6380 {USEM_REG_USEM_PRTY_MASK_1, 0x0},
6381 {CSEM_REG_CSEM_PRTY_MASK_0, 0x0},
6382 {CSEM_REG_CSEM_PRTY_MASK_1, 0x0},
6383 {XSEM_REG_XSEM_PRTY_MASK_0, 0x0},
6384 {XSEM_REG_XSEM_PRTY_MASK_1, 0x0}
6385};
6386
6387static void enable_blocks_parity(struct bnx2x *bp)
6388{
6389 int i, mask_arr_len =
6390 sizeof(bnx2x_parity_mask)/(sizeof(bnx2x_parity_mask[0]));
6391
6392 for (i = 0; i < mask_arr_len; i++)
6393 REG_WR(bp, bnx2x_parity_mask[i].addr,
6394 bnx2x_parity_mask[i].mask);
6395}
6396
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006397
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006398static void bnx2x_reset_common(struct bnx2x *bp)
6399{
6400 /* reset_common */
6401 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6402 0xd3ffff7f);
6403 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
6404}
6405
Eilon Greenstein573f2032009-08-12 08:24:14 +00006406static void bnx2x_init_pxp(struct bnx2x *bp)
6407{
6408 u16 devctl;
6409 int r_order, w_order;
6410
6411 pci_read_config_word(bp->pdev,
6412 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
6413 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6414 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6415 if (bp->mrrs == -1)
6416 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6417 else {
6418 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6419 r_order = bp->mrrs;
6420 }
6421
6422 bnx2x_init_pxp_arb(bp, r_order, w_order);
6423}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006424
6425static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6426{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006427 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006428 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006429 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006430
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006431 if (BP_NOMCP(bp))
6432 return;
6433
6434 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006435 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6436 SHARED_HW_CFG_FAN_FAILURE_MASK;
6437
6438 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6439 is_required = 1;
6440
6441 /*
6442 * The fan failure mechanism is usually related to the PHY type since
6443 * the power consumption of the board is affected by the PHY. Currently,
6444 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6445 */
6446 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6447 for (port = PORT_0; port < PORT_MAX; port++) {
6448 u32 phy_type =
6449 SHMEM_RD(bp, dev_info.port_hw_config[port].
6450 external_phy_config) &
6451 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
6452 is_required |=
6453 ((phy_type ==
6454 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) ||
6455 (phy_type ==
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006456 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
6457 (phy_type ==
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006458 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481));
6459 }
6460
6461 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6462
6463 if (is_required == 0)
6464 return;
6465
6466 /* Fan failure is indicated by SPIO 5 */
6467 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
6468 MISC_REGISTERS_SPIO_INPUT_HI_Z);
6469
6470 /* set to active low mode */
6471 val = REG_RD(bp, MISC_REG_SPIO_INT);
6472 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006473 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006474 REG_WR(bp, MISC_REG_SPIO_INT, val);
6475
6476 /* enable interrupt to signal the IGU */
6477 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6478 val |= (1 << MISC_REGISTERS_SPIO_5);
6479 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6480}
6481
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006482static int bnx2x_init_common(struct bnx2x *bp)
6483{
6484 u32 val, i;
Michael Chan37b091b2009-10-10 13:46:55 +00006485#ifdef BCM_CNIC
6486 u32 wb_write[2];
6487#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006488
6489 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
6490
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006491 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006492 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
6493 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
6494
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006495 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006496 if (CHIP_IS_E1H(bp))
6497 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
6498
6499 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
6500 msleep(30);
6501 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
6502
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006503 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006504 if (CHIP_IS_E1(bp)) {
6505 /* enable HW interrupt from PXP on USDM overflow
6506 bit 16 on INT_MASK_0 */
6507 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006508 }
6509
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006510 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006511 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006512
6513#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006514 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6515 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6516 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6517 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6518 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006519 /* make sure this value is 0 */
6520 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006521
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006522/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6523 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6524 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6525 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6526 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006527#endif
6528
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006529 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Michael Chan37b091b2009-10-10 13:46:55 +00006530#ifdef BCM_CNIC
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006531 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
6532 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
6533 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006534#endif
6535
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006536 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6537 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006538
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006539 /* let the HW do it's magic ... */
6540 msleep(100);
6541 /* finish PXP init */
6542 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6543 if (val != 1) {
6544 BNX2X_ERR("PXP2 CFG failed\n");
6545 return -EBUSY;
6546 }
6547 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6548 if (val != 1) {
6549 BNX2X_ERR("PXP2 RD_INIT failed\n");
6550 return -EBUSY;
6551 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006552
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006553 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6554 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006555
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006556 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006557
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006558 /* clean the DMAE memory */
6559 bp->dmae_ready = 1;
6560 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006561
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006562 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
6563 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
6564 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
6565 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006566
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006567 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6568 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6569 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6570 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6571
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006572 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006573
6574#ifdef BCM_CNIC
6575 wb_write[0] = 0;
6576 wb_write[1] = 0;
6577 for (i = 0; i < 64; i++) {
6578 REG_WR(bp, QM_REG_BASEADDR + i*4, 1024 * 4 * (i%16));
6579 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL + i*8, wb_write, 2);
6580
6581 if (CHIP_IS_E1H(bp)) {
6582 REG_WR(bp, QM_REG_BASEADDR_EXT_A + i*4, 1024*4*(i%16));
6583 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL_EXT_A + i*8,
6584 wb_write, 2);
6585 }
6586 }
6587#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006588 /* soft reset pulse */
6589 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6590 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006591
Michael Chan37b091b2009-10-10 13:46:55 +00006592#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006593 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006594#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006595
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006596 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006597 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
6598 if (!CHIP_REV_IS_SLOW(bp)) {
6599 /* enable hw interrupt from doorbell Q */
6600 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6601 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006602
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006603 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6604 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006605 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Michael Chan37b091b2009-10-10 13:46:55 +00006606#ifndef BCM_CNIC
Eilon Greenstein3196a882008-08-13 15:58:49 -07006607 /* set NIC mode */
6608 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Michael Chan37b091b2009-10-10 13:46:55 +00006609#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006610 if (CHIP_IS_E1H(bp))
6611 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006612
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006613 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
6614 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
6615 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
6616 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006617
Eilon Greensteinca003922009-08-12 22:53:28 -07006618 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6619 bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6620 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6621 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006622
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006623 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
6624 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
6625 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
6626 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006627
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006628 /* sync semi rtc */
6629 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6630 0x80000000);
6631 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6632 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006633
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006634 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
6635 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
6636 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006637
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006638 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Tom Herbertc68ed252010-04-23 00:10:52 -07006639 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4)
6640 REG_WR(bp, i, random32());
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006641 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006642#ifdef BCM_CNIC
6643 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6644 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6645 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6646 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6647 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6648 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6649 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6650 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6651 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6652 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6653#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006654 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006655
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006656 if (sizeof(union cdu_context) != 1024)
6657 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006658 dev_alert(&bp->pdev->dev, "please adjust the size "
6659 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00006660 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006661
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006662 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006663 val = (4 << 24) + (0 << 12) + 1024;
6664 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006665
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006666 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006667 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006668 /* enable context validation interrupt from CFC */
6669 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6670
6671 /* set the thresholds to prevent CFC/CDU race */
6672 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006673
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006674 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
6675 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006676
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006677 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006678 /* Reset PCIE errors for debug */
6679 REG_WR(bp, 0x2814, 0xffffffff);
6680 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006681
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006682 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006683 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006684 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006685 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006686
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006687 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006688 if (CHIP_IS_E1H(bp)) {
6689 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
6690 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
6691 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006692
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006693 if (CHIP_REV_IS_SLOW(bp))
6694 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006695
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006696 /* finish CFC init */
6697 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6698 if (val != 1) {
6699 BNX2X_ERR("CFC LL_INIT failed\n");
6700 return -EBUSY;
6701 }
6702 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6703 if (val != 1) {
6704 BNX2X_ERR("CFC AC_INIT failed\n");
6705 return -EBUSY;
6706 }
6707 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6708 if (val != 1) {
6709 BNX2X_ERR("CFC CAM_INIT failed\n");
6710 return -EBUSY;
6711 }
6712 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006713
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006714 /* read NIG statistic
6715 to see if this is our first up since powerup */
6716 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6717 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006718
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006719 /* do internal memory self test */
6720 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
6721 BNX2X_ERR("internal mem self test failed\n");
6722 return -EBUSY;
6723 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006724
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006725 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006726 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
6727 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
6728 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006729 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006730 bp->port.need_hw_lock = 1;
6731 break;
6732
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006733 default:
6734 break;
6735 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006736
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006737 bnx2x_setup_fan_failure_detection(bp);
6738
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006739 /* clear PXP2 attentions */
6740 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006741
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006742 enable_blocks_attention(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006743 if (CHIP_PARITY_SUPPORTED(bp))
6744 enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006745
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006746 if (!BP_NOMCP(bp)) {
6747 bnx2x_acquire_phy_lock(bp);
6748 bnx2x_common_init_phy(bp, bp->common.shmem_base);
6749 bnx2x_release_phy_lock(bp);
6750 } else
6751 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6752
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006753 return 0;
6754}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006755
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006756static int bnx2x_init_port(struct bnx2x *bp)
6757{
6758 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006759 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006760 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006761 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006762
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006763 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006764
6765 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006766
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006767 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006768 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006769
6770 bnx2x_init_block(bp, TCM_BLOCK, init_stage);
6771 bnx2x_init_block(bp, UCM_BLOCK, init_stage);
6772 bnx2x_init_block(bp, CCM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006773 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006774
Michael Chan37b091b2009-10-10 13:46:55 +00006775#ifdef BCM_CNIC
6776 REG_WR(bp, QM_REG_CONNNUM_0 + port*4, 1024/16 - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006777
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006778 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Michael Chan37b091b2009-10-10 13:46:55 +00006779 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6780 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006781#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006782
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006783 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006784
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006785 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006786 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
6787 /* no pause for emulation and FPGA */
6788 low = 0;
6789 high = 513;
6790 } else {
6791 if (IS_E1HMF(bp))
6792 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6793 else if (bp->dev->mtu > 4096) {
6794 if (bp->flags & ONE_PORT_FLAG)
6795 low = 160;
6796 else {
6797 val = bp->dev->mtu;
6798 /* (24*1024 + val*4)/256 */
6799 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
6800 }
6801 } else
6802 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6803 high = low + 56; /* 14*1024/256 */
6804 }
6805 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6806 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6807
6808
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006809 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006810
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006811 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006812 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006813 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006814 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006815
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006816 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
6817 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
6818 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
6819 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006820
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006821 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006822 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006823
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006824 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006825
6826 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006827 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006828
6829 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006830 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006831 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006832 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006833
6834 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006835 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006836 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006837 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006838
Michael Chan37b091b2009-10-10 13:46:55 +00006839#ifdef BCM_CNIC
6840 bnx2x_init_block(bp, SRCH_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006841#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006842 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006843 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006844
6845 if (CHIP_IS_E1(bp)) {
6846 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6847 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6848 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006849 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006850
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006851 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006852 /* init aeu_mask_attn_func_0/1:
6853 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6854 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6855 * bits 4-7 are used for "per vn group attention" */
6856 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
6857 (IS_E1HMF(bp) ? 0xF7 : 0x7));
6858
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006859 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006860 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006861 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006862 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006863 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006864
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006865 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006866
6867 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
6868
6869 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006870 /* 0x2 disable e1hov, 0x1 enable */
6871 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
6872 (IS_E1HMF(bp) ? 0x1 : 0x2));
6873
Eilon Greenstein1c063282009-02-12 08:36:43 +00006874 {
6875 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6876 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6877 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6878 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006879 }
6880
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006881 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006882 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006883
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006884 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00006885 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6886 {
6887 u32 swap_val, swap_override, aeu_gpio_mask, offset;
6888
6889 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
6890 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
6891
6892 /* The GPIO should be swapped if the swap register is
6893 set and active */
6894 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
6895 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
6896
6897 /* Select function upon port-swap configuration */
6898 if (port == 0) {
6899 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
6900 aeu_gpio_mask = (swap_val && swap_override) ?
6901 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
6902 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
6903 } else {
6904 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
6905 aeu_gpio_mask = (swap_val && swap_override) ?
6906 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
6907 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
6908 }
6909 val = REG_RD(bp, offset);
6910 /* add GPIO3 to group */
6911 val |= aeu_gpio_mask;
6912 REG_WR(bp, offset, val);
6913 }
6914 break;
6915
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006916 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006917 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -08006918 /* add SPIO 5 to group 0 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006919 {
6920 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6921 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6922 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006923 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006924 REG_WR(bp, reg_addr, val);
6925 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006926 break;
6927
6928 default:
6929 break;
6930 }
6931
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006932 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006933
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006934 return 0;
6935}
6936
6937#define ILT_PER_FUNC (768/2)
6938#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
6939/* the phys address is shifted right 12 bits and has an added
6940 1=valid bit added to the 53rd bit
6941 then since this is a wide register(TM)
6942 we split it into two 32 bit writes
6943 */
6944#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
6945#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
6946#define PXP_ONE_ILT(x) (((x) << 10) | x)
6947#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
6948
Michael Chan37b091b2009-10-10 13:46:55 +00006949#ifdef BCM_CNIC
6950#define CNIC_ILT_LINES 127
6951#define CNIC_CTX_PER_ILT 16
6952#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006953#define CNIC_ILT_LINES 0
Michael Chan37b091b2009-10-10 13:46:55 +00006954#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006955
6956static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6957{
6958 int reg;
6959
6960 if (CHIP_IS_E1H(bp))
6961 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
6962 else /* E1 */
6963 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
6964
6965 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6966}
6967
6968static int bnx2x_init_func(struct bnx2x *bp)
6969{
6970 int port = BP_PORT(bp);
6971 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006972 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006973 int i;
6974
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006975 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006976
Eilon Greenstein8badd272009-02-12 08:36:15 +00006977 /* set MSI reconfigure capability */
6978 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6979 val = REG_RD(bp, addr);
6980 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6981 REG_WR(bp, addr, val);
6982
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006983 i = FUNC_ILT_BASE(func);
6984
6985 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
6986 if (CHIP_IS_E1H(bp)) {
6987 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
6988 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
6989 } else /* E1 */
6990 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
6991 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
6992
Michael Chan37b091b2009-10-10 13:46:55 +00006993#ifdef BCM_CNIC
6994 i += 1 + CNIC_ILT_LINES;
6995 bnx2x_ilt_wr(bp, i, bp->timers_mapping);
6996 if (CHIP_IS_E1(bp))
6997 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
6998 else {
6999 REG_WR(bp, PXP2_REG_RQ_TM_FIRST_ILT, i);
7000 REG_WR(bp, PXP2_REG_RQ_TM_LAST_ILT, i);
7001 }
7002
7003 i++;
7004 bnx2x_ilt_wr(bp, i, bp->qm_mapping);
7005 if (CHIP_IS_E1(bp))
7006 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
7007 else {
7008 REG_WR(bp, PXP2_REG_RQ_QM_FIRST_ILT, i);
7009 REG_WR(bp, PXP2_REG_RQ_QM_LAST_ILT, i);
7010 }
7011
7012 i++;
7013 bnx2x_ilt_wr(bp, i, bp->t1_mapping);
7014 if (CHIP_IS_E1(bp))
7015 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
7016 else {
7017 REG_WR(bp, PXP2_REG_RQ_SRC_FIRST_ILT, i);
7018 REG_WR(bp, PXP2_REG_RQ_SRC_LAST_ILT, i);
7019 }
7020
7021 /* tell the searcher where the T2 table is */
7022 REG_WR(bp, SRC_REG_COUNTFREE0 + port*4, 16*1024/64);
7023
7024 bnx2x_wb_wr(bp, SRC_REG_FIRSTFREE0 + port*16,
7025 U64_LO(bp->t2_mapping), U64_HI(bp->t2_mapping));
7026
7027 bnx2x_wb_wr(bp, SRC_REG_LASTFREE0 + port*16,
7028 U64_LO((u64)bp->t2_mapping + 16*1024 - 64),
7029 U64_HI((u64)bp->t2_mapping + 16*1024 - 64));
7030
7031 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, 10);
7032#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007033
7034 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein573f2032009-08-12 08:24:14 +00007035 bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func);
7036 bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func);
7037 bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func);
7038 bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func);
7039 bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func);
7040 bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func);
7041 bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func);
7042 bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func);
7043 bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007044
7045 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
7046 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
7047 }
7048
7049 /* HC init per function */
7050 if (CHIP_IS_E1H(bp)) {
7051 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7052
7053 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7054 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7055 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007056 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007057
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007058 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007059 REG_WR(bp, 0x2114, 0xffffffff);
7060 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007061
7062 return 0;
7063}
7064
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007065static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
7066{
7067 int i, rc = 0;
7068
7069 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
7070 BP_FUNC(bp), load_code);
7071
7072 bp->dmae_ready = 0;
7073 mutex_init(&bp->dmae_mutex);
Eilon Greenstein54016b22009-08-12 08:23:48 +00007074 rc = bnx2x_gunzip_init(bp);
7075 if (rc)
7076 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007077
7078 switch (load_code) {
7079 case FW_MSG_CODE_DRV_LOAD_COMMON:
7080 rc = bnx2x_init_common(bp);
7081 if (rc)
7082 goto init_hw_err;
7083 /* no break */
7084
7085 case FW_MSG_CODE_DRV_LOAD_PORT:
7086 bp->dmae_ready = 1;
7087 rc = bnx2x_init_port(bp);
7088 if (rc)
7089 goto init_hw_err;
7090 /* no break */
7091
7092 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
7093 bp->dmae_ready = 1;
7094 rc = bnx2x_init_func(bp);
7095 if (rc)
7096 goto init_hw_err;
7097 break;
7098
7099 default:
7100 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
7101 break;
7102 }
7103
7104 if (!BP_NOMCP(bp)) {
7105 int func = BP_FUNC(bp);
7106
7107 bp->fw_drv_pulse_wr_seq =
7108 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
7109 DRV_PULSE_SEQ_MASK);
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00007110 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
7111 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007112
7113 /* this needs to be done before gunzip end */
7114 bnx2x_zero_def_sb(bp);
7115 for_each_queue(bp, i)
7116 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
Michael Chan37b091b2009-10-10 13:46:55 +00007117#ifdef BCM_CNIC
7118 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
7119#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007120
7121init_hw_err:
7122 bnx2x_gunzip_end(bp);
7123
7124 return rc;
7125}
7126
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007127static void bnx2x_free_mem(struct bnx2x *bp)
7128{
7129
7130#define BNX2X_PCI_FREE(x, y, size) \
7131 do { \
7132 if (x) { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007133 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007134 x = NULL; \
7135 y = 0; \
7136 } \
7137 } while (0)
7138
7139#define BNX2X_FREE(x) \
7140 do { \
7141 if (x) { \
7142 vfree(x); \
7143 x = NULL; \
7144 } \
7145 } while (0)
7146
7147 int i;
7148
7149 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007150 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007151 for_each_queue(bp, i) {
7152
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007153 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007154 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
7155 bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007156 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007157 }
7158 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007159 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007160
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007161 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007162 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
7163 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
7164 bnx2x_fp(bp, i, rx_desc_mapping),
7165 sizeof(struct eth_rx_bd) * NUM_RX_BD);
7166
7167 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
7168 bnx2x_fp(bp, i, rx_comp_mapping),
7169 sizeof(struct eth_fast_path_rx_cqe) *
7170 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007171
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007172 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07007173 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007174 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
7175 bnx2x_fp(bp, i, rx_sge_mapping),
7176 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
7177 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007178 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007179 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007180
7181 /* fastpath tx rings: tx_buf tx_desc */
7182 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
7183 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
7184 bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007185 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007186 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007187 /* end of fastpath */
7188
7189 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007190 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007191
7192 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007193 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007194
Michael Chan37b091b2009-10-10 13:46:55 +00007195#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007196 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
7197 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
7198 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
7199 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00007200 BNX2X_PCI_FREE(bp->cnic_sb, bp->cnic_sb_mapping,
7201 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007202#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007203 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007204
7205#undef BNX2X_PCI_FREE
7206#undef BNX2X_KFREE
7207}
7208
7209static int bnx2x_alloc_mem(struct bnx2x *bp)
7210{
7211
7212#define BNX2X_PCI_ALLOC(x, y, size) \
7213 do { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007214 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007215 if (x == NULL) \
7216 goto alloc_mem_err; \
7217 memset(x, 0, size); \
7218 } while (0)
7219
7220#define BNX2X_ALLOC(x, size) \
7221 do { \
7222 x = vmalloc(size); \
7223 if (x == NULL) \
7224 goto alloc_mem_err; \
7225 memset(x, 0, size); \
7226 } while (0)
7227
7228 int i;
7229
7230 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007231 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007232 for_each_queue(bp, i) {
7233 bnx2x_fp(bp, i, bp) = bp;
7234
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007235 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007236 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
7237 &bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007238 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007239 }
7240 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007241 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007242
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007243 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007244 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
7245 sizeof(struct sw_rx_bd) * NUM_RX_BD);
7246 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
7247 &bnx2x_fp(bp, i, rx_desc_mapping),
7248 sizeof(struct eth_rx_bd) * NUM_RX_BD);
7249
7250 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
7251 &bnx2x_fp(bp, i, rx_comp_mapping),
7252 sizeof(struct eth_fast_path_rx_cqe) *
7253 NUM_RCQ_BD);
7254
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007255 /* SGE ring */
7256 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
7257 sizeof(struct sw_rx_page) * NUM_RX_SGE);
7258 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
7259 &bnx2x_fp(bp, i, rx_sge_mapping),
7260 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007261 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007262 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007263 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007264
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007265 /* fastpath tx rings: tx_buf tx_desc */
7266 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
7267 sizeof(struct sw_tx_bd) * NUM_TX_BD);
7268 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
7269 &bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007270 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007271 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007272 /* end of fastpath */
7273
7274 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
7275 sizeof(struct host_def_status_block));
7276
7277 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7278 sizeof(struct bnx2x_slowpath));
7279
Michael Chan37b091b2009-10-10 13:46:55 +00007280#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007281 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
7282
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007283 /* allocate searcher T2 table
7284 we allocate 1/4 of alloc num for T2
7285 (which is not entered into the ILT) */
7286 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
7287
Michael Chan37b091b2009-10-10 13:46:55 +00007288 /* Initialize T2 (for 1024 connections) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007289 for (i = 0; i < 16*1024; i += 64)
Michael Chan37b091b2009-10-10 13:46:55 +00007290 *(u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007291
Michael Chan37b091b2009-10-10 13:46:55 +00007292 /* Timer block array (8*MAX_CONN) phys uncached for now 1024 conns */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007293 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
7294
7295 /* QM queues (128*MAX_CONN) */
7296 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00007297
7298 BNX2X_PCI_ALLOC(bp->cnic_sb, &bp->cnic_sb_mapping,
7299 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007300#endif
7301
7302 /* Slow path ring */
7303 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7304
7305 return 0;
7306
7307alloc_mem_err:
7308 bnx2x_free_mem(bp);
7309 return -ENOMEM;
7310
7311#undef BNX2X_PCI_ALLOC
7312#undef BNX2X_ALLOC
7313}
7314
7315static void bnx2x_free_tx_skbs(struct bnx2x *bp)
7316{
7317 int i;
7318
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007319 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007320 struct bnx2x_fastpath *fp = &bp->fp[i];
7321
7322 u16 bd_cons = fp->tx_bd_cons;
7323 u16 sw_prod = fp->tx_pkt_prod;
7324 u16 sw_cons = fp->tx_pkt_cons;
7325
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007326 while (sw_cons != sw_prod) {
7327 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
7328 sw_cons++;
7329 }
7330 }
7331}
7332
7333static void bnx2x_free_rx_skbs(struct bnx2x *bp)
7334{
7335 int i, j;
7336
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007337 for_each_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007338 struct bnx2x_fastpath *fp = &bp->fp[j];
7339
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007340 for (i = 0; i < NUM_RX_BD; i++) {
7341 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
7342 struct sk_buff *skb = rx_buf->skb;
7343
7344 if (skb == NULL)
7345 continue;
7346
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007347 dma_unmap_single(&bp->pdev->dev,
7348 dma_unmap_addr(rx_buf, mapping),
7349 bp->rx_buf_size, DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007350
7351 rx_buf->skb = NULL;
7352 dev_kfree_skb(skb);
7353 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007354 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07007355 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
7356 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007357 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007358 }
7359}
7360
7361static void bnx2x_free_skbs(struct bnx2x *bp)
7362{
7363 bnx2x_free_tx_skbs(bp);
7364 bnx2x_free_rx_skbs(bp);
7365}
7366
7367static void bnx2x_free_msix_irqs(struct bnx2x *bp)
7368{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007369 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007370
7371 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007372 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007373 bp->msix_table[0].vector);
7374
Michael Chan37b091b2009-10-10 13:46:55 +00007375#ifdef BCM_CNIC
7376 offset++;
7377#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007378 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007379 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007380 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007381 bnx2x_fp(bp, i, state));
7382
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007383 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007384 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007385}
7386
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007387static void bnx2x_free_irq(struct bnx2x *bp, bool disable_only)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007388{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007389 if (bp->flags & USING_MSIX_FLAG) {
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007390 if (!disable_only)
7391 bnx2x_free_msix_irqs(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007392 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007393 bp->flags &= ~USING_MSIX_FLAG;
7394
Eilon Greenstein8badd272009-02-12 08:36:15 +00007395 } else if (bp->flags & USING_MSI_FLAG) {
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007396 if (!disable_only)
7397 free_irq(bp->pdev->irq, bp->dev);
Eilon Greenstein8badd272009-02-12 08:36:15 +00007398 pci_disable_msi(bp->pdev);
7399 bp->flags &= ~USING_MSI_FLAG;
7400
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007401 } else if (!disable_only)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007402 free_irq(bp->pdev->irq, bp->dev);
7403}
7404
7405static int bnx2x_enable_msix(struct bnx2x *bp)
7406{
Eilon Greenstein8badd272009-02-12 08:36:15 +00007407 int i, rc, offset = 1;
7408 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007409
Eilon Greenstein8badd272009-02-12 08:36:15 +00007410 bp->msix_table[0].entry = igu_vec;
7411 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007412
Michael Chan37b091b2009-10-10 13:46:55 +00007413#ifdef BCM_CNIC
7414 igu_vec = BP_L_ID(bp) + offset;
7415 bp->msix_table[1].entry = igu_vec;
7416 DP(NETIF_MSG_IFUP, "msix_table[1].entry = %d (CNIC)\n", igu_vec);
7417 offset++;
7418#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007419 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007420 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007421 bp->msix_table[i + offset].entry = igu_vec;
7422 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
7423 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007424 }
7425
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007426 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007427 BNX2X_NUM_QUEUES(bp) + offset);
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +00007428
7429 /*
7430 * reconfigure number of tx/rx queues according to available
7431 * MSI-X vectors
7432 */
7433 if (rc >= BNX2X_MIN_MSIX_VEC_CNT) {
7434 /* vectors available for FP */
7435 int fp_vec = rc - BNX2X_MSIX_VEC_FP_START;
7436
7437 DP(NETIF_MSG_IFUP,
7438 "Trying to use less MSI-X vectors: %d\n", rc);
7439
7440 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0], rc);
7441
7442 if (rc) {
7443 DP(NETIF_MSG_IFUP,
7444 "MSI-X is not attainable rc %d\n", rc);
7445 return rc;
7446 }
7447
7448 bp->num_queues = min(bp->num_queues, fp_vec);
7449
7450 DP(NETIF_MSG_IFUP, "New queue configuration set: %d\n",
7451 bp->num_queues);
7452 } else if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007453 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
7454 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007455 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007456
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007457 bp->flags |= USING_MSIX_FLAG;
7458
7459 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007460}
7461
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007462static int bnx2x_req_msix_irqs(struct bnx2x *bp)
7463{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007464 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007465
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007466 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
7467 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007468 if (rc) {
7469 BNX2X_ERR("request sp irq failed\n");
7470 return -EBUSY;
7471 }
7472
Michael Chan37b091b2009-10-10 13:46:55 +00007473#ifdef BCM_CNIC
7474 offset++;
7475#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007476 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007477 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007478 snprintf(fp->name, sizeof(fp->name), "%s-fp-%d",
7479 bp->dev->name, i);
Eilon Greensteinca003922009-08-12 22:53:28 -07007480
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007481 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007482 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007483 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007484 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007485 bnx2x_free_msix_irqs(bp);
7486 return -EBUSY;
7487 }
7488
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007489 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007490 }
7491
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007492 i = BNX2X_NUM_QUEUES(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007493 netdev_info(bp->dev, "using MSI-X IRQs: sp %d fp[%d] %d"
7494 " ... fp[%d] %d\n",
7495 bp->msix_table[0].vector,
7496 0, bp->msix_table[offset].vector,
7497 i - 1, bp->msix_table[offset + i - 1].vector);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007498
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007499 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007500}
7501
Eilon Greenstein8badd272009-02-12 08:36:15 +00007502static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007503{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007504 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007505
Eilon Greenstein8badd272009-02-12 08:36:15 +00007506 rc = pci_enable_msi(bp->pdev);
7507 if (rc) {
7508 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
7509 return -1;
7510 }
7511 bp->flags |= USING_MSI_FLAG;
7512
7513 return 0;
7514}
7515
7516static int bnx2x_req_irq(struct bnx2x *bp)
7517{
7518 unsigned long flags;
7519 int rc;
7520
7521 if (bp->flags & USING_MSI_FLAG)
7522 flags = 0;
7523 else
7524 flags = IRQF_SHARED;
7525
7526 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007527 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007528 if (!rc)
7529 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
7530
7531 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007532}
7533
Yitchak Gertner65abd742008-08-25 15:26:24 -07007534static void bnx2x_napi_enable(struct bnx2x *bp)
7535{
7536 int i;
7537
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007538 for_each_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007539 napi_enable(&bnx2x_fp(bp, i, napi));
7540}
7541
7542static void bnx2x_napi_disable(struct bnx2x *bp)
7543{
7544 int i;
7545
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007546 for_each_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007547 napi_disable(&bnx2x_fp(bp, i, napi));
7548}
7549
7550static void bnx2x_netif_start(struct bnx2x *bp)
7551{
Eilon Greensteine1510702009-07-21 05:47:41 +00007552 int intr_sem;
7553
7554 intr_sem = atomic_dec_and_test(&bp->intr_sem);
7555 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
7556
7557 if (intr_sem) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007558 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007559 bnx2x_napi_enable(bp);
7560 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007561 if (bp->state == BNX2X_STATE_OPEN)
7562 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007563 }
7564 }
7565}
7566
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007567static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007568{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007569 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af32009-01-22 03:37:36 +00007570 bnx2x_napi_disable(bp);
Eilon Greenstein762d5f62009-03-02 07:59:56 +00007571 netif_tx_disable(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007572}
7573
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007574/*
7575 * Init service functions
7576 */
7577
Michael Chane665bfd2009-10-10 13:46:54 +00007578/**
7579 * Sets a MAC in a CAM for a few L2 Clients for E1 chip
7580 *
7581 * @param bp driver descriptor
7582 * @param set set or clear an entry (1 or 0)
7583 * @param mac pointer to a buffer containing a MAC
7584 * @param cl_bit_vec bit vector of clients to register a MAC for
7585 * @param cam_offset offset in a CAM to use
7586 * @param with_bcast set broadcast MAC as well
7587 */
7588static void bnx2x_set_mac_addr_e1_gen(struct bnx2x *bp, int set, u8 *mac,
7589 u32 cl_bit_vec, u8 cam_offset,
7590 u8 with_bcast)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007591{
7592 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007593 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007594
7595 /* CAM allocation
7596 * unicasts 0-31:port0 32-63:port1
7597 * multicast 64-127:port0 128-191:port1
7598 */
Michael Chane665bfd2009-10-10 13:46:54 +00007599 config->hdr.length = 1 + (with_bcast ? 1 : 0);
7600 config->hdr.offset = cam_offset;
7601 config->hdr.client_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007602 config->hdr.reserved1 = 0;
7603
7604 /* primary MAC */
7605 config->config_table[0].cam_entry.msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007606 swab16(*(u16 *)&mac[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007607 config->config_table[0].cam_entry.middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007608 swab16(*(u16 *)&mac[2]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007609 config->config_table[0].cam_entry.lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007610 swab16(*(u16 *)&mac[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007611 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007612 if (set)
7613 config->config_table[0].target_table_entry.flags = 0;
7614 else
7615 CAM_INVALIDATE(config->config_table[0]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007616 config->config_table[0].target_table_entry.clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00007617 cpu_to_le32(cl_bit_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007618 config->config_table[0].target_table_entry.vlan_id = 0;
7619
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007620 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
7621 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007622 config->config_table[0].cam_entry.msb_mac_addr,
7623 config->config_table[0].cam_entry.middle_mac_addr,
7624 config->config_table[0].cam_entry.lsb_mac_addr);
7625
7626 /* broadcast */
Michael Chane665bfd2009-10-10 13:46:54 +00007627 if (with_bcast) {
7628 config->config_table[1].cam_entry.msb_mac_addr =
7629 cpu_to_le16(0xffff);
7630 config->config_table[1].cam_entry.middle_mac_addr =
7631 cpu_to_le16(0xffff);
7632 config->config_table[1].cam_entry.lsb_mac_addr =
7633 cpu_to_le16(0xffff);
7634 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
7635 if (set)
7636 config->config_table[1].target_table_entry.flags =
7637 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
7638 else
7639 CAM_INVALIDATE(config->config_table[1]);
7640 config->config_table[1].target_table_entry.clients_bit_vector =
7641 cpu_to_le32(cl_bit_vec);
7642 config->config_table[1].target_table_entry.vlan_id = 0;
7643 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007644
7645 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7646 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7647 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7648}
7649
Michael Chane665bfd2009-10-10 13:46:54 +00007650/**
7651 * Sets a MAC in a CAM for a few L2 Clients for E1H chip
7652 *
7653 * @param bp driver descriptor
7654 * @param set set or clear an entry (1 or 0)
7655 * @param mac pointer to a buffer containing a MAC
7656 * @param cl_bit_vec bit vector of clients to register a MAC for
7657 * @param cam_offset offset in a CAM to use
7658 */
7659static void bnx2x_set_mac_addr_e1h_gen(struct bnx2x *bp, int set, u8 *mac,
7660 u32 cl_bit_vec, u8 cam_offset)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007661{
7662 struct mac_configuration_cmd_e1h *config =
7663 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
7664
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007665 config->hdr.length = 1;
Michael Chane665bfd2009-10-10 13:46:54 +00007666 config->hdr.offset = cam_offset;
7667 config->hdr.client_id = 0xff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007668 config->hdr.reserved1 = 0;
7669
7670 /* primary MAC */
7671 config->config_table[0].msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007672 swab16(*(u16 *)&mac[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007673 config->config_table[0].middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007674 swab16(*(u16 *)&mac[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007675 config->config_table[0].lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007676 swab16(*(u16 *)&mac[4]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007677 config->config_table[0].clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00007678 cpu_to_le32(cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007679 config->config_table[0].vlan_id = 0;
7680 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007681 if (set)
7682 config->config_table[0].flags = BP_PORT(bp);
7683 else
7684 config->config_table[0].flags =
7685 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007686
Michael Chane665bfd2009-10-10 13:46:54 +00007687 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID mask %d\n",
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007688 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007689 config->config_table[0].msb_mac_addr,
7690 config->config_table[0].middle_mac_addr,
Michael Chane665bfd2009-10-10 13:46:54 +00007691 config->config_table[0].lsb_mac_addr, bp->e1hov, cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007692
7693 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7694 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7695 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7696}
7697
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007698static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
7699 int *state_p, int poll)
7700{
7701 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007702 int cnt = 5000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007703
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007704 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
7705 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007706
7707 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007708 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007709 if (poll) {
7710 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007711 /* if index is different from 0
7712 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007713 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007714 */
7715 if (idx)
7716 bnx2x_rx_int(&bp->fp[idx], 10);
7717 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007718
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007719 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007720 if (*state_p == state) {
7721#ifdef BNX2X_STOP_ON_ERROR
7722 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
7723#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007724 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007725 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007726
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007727 msleep(1);
Eilon Greensteine3553b22009-08-12 08:23:31 +00007728
7729 if (bp->panic)
7730 return -EIO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007731 }
7732
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007733 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007734 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
7735 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007736#ifdef BNX2X_STOP_ON_ERROR
7737 bnx2x_panic();
7738#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007739
Eliezer Tamir49d66772008-02-28 11:53:13 -08007740 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007741}
7742
Michael Chane665bfd2009-10-10 13:46:54 +00007743static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set)
7744{
7745 bp->set_mac_pending++;
7746 smp_wmb();
7747
7748 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->dev->dev_addr,
7749 (1 << bp->fp->cl_id), BP_FUNC(bp));
7750
7751 /* Wait for a completion */
7752 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7753}
7754
7755static void bnx2x_set_eth_mac_addr_e1(struct bnx2x *bp, int set)
7756{
7757 bp->set_mac_pending++;
7758 smp_wmb();
7759
7760 bnx2x_set_mac_addr_e1_gen(bp, set, bp->dev->dev_addr,
7761 (1 << bp->fp->cl_id), (BP_PORT(bp) ? 32 : 0),
7762 1);
7763
7764 /* Wait for a completion */
7765 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7766}
7767
Michael Chan993ac7b2009-10-10 13:46:56 +00007768#ifdef BCM_CNIC
7769/**
7770 * Set iSCSI MAC(s) at the next enties in the CAM after the ETH
7771 * MAC(s). This function will wait until the ramdord completion
7772 * returns.
7773 *
7774 * @param bp driver handle
7775 * @param set set or clear the CAM entry
7776 *
7777 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
7778 */
7779static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set)
7780{
7781 u32 cl_bit_vec = (1 << BCM_ISCSI_ETH_CL_ID);
7782
7783 bp->set_mac_pending++;
7784 smp_wmb();
7785
7786 /* Send a SET_MAC ramrod */
7787 if (CHIP_IS_E1(bp))
7788 bnx2x_set_mac_addr_e1_gen(bp, set, bp->iscsi_mac,
7789 cl_bit_vec, (BP_PORT(bp) ? 32 : 0) + 2,
7790 1);
7791 else
7792 /* CAM allocation for E1H
7793 * unicasts: by func number
7794 * multicast: 20+FUNC*20, 20 each
7795 */
7796 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->iscsi_mac,
7797 cl_bit_vec, E1H_FUNC_MAX + BP_FUNC(bp));
7798
7799 /* Wait for a completion when setting */
7800 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7801
7802 return 0;
7803}
7804#endif
7805
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007806static int bnx2x_setup_leading(struct bnx2x *bp)
7807{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007808 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007809
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007810 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007811 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007812
7813 /* SETUP ramrod */
7814 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
7815
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007816 /* Wait for completion */
7817 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007818
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007819 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007820}
7821
7822static int bnx2x_setup_multi(struct bnx2x *bp, int index)
7823{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007824 struct bnx2x_fastpath *fp = &bp->fp[index];
7825
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007826 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007827 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007828
Eliezer Tamir228241e2008-02-28 11:56:57 -08007829 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007830 fp->state = BNX2X_FP_STATE_OPENING;
7831 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
7832 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007833
7834 /* Wait for completion */
7835 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007836 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007837}
7838
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007839static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007840
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007841static void bnx2x_set_num_queues_msix(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007842{
Eilon Greensteinca003922009-08-12 22:53:28 -07007843
7844 switch (bp->multi_mode) {
7845 case ETH_RSS_MODE_DISABLED:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007846 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07007847 break;
7848
7849 case ETH_RSS_MODE_REGULAR:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007850 if (num_queues)
7851 bp->num_queues = min_t(u32, num_queues,
7852 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07007853 else
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007854 bp->num_queues = min_t(u32, num_online_cpus(),
7855 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07007856 break;
7857
7858
7859 default:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007860 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07007861 break;
7862 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007863}
7864
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007865static int bnx2x_set_num_queues(struct bnx2x *bp)
Eilon Greensteinca003922009-08-12 22:53:28 -07007866{
7867 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007868
Eilon Greenstein8badd272009-02-12 08:36:15 +00007869 switch (int_mode) {
7870 case INT_MODE_INTx:
7871 case INT_MODE_MSI:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007872 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07007873 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greenstein8badd272009-02-12 08:36:15 +00007874 break;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007875 default:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007876 /* Set number of queues according to bp->multi_mode value */
7877 bnx2x_set_num_queues_msix(bp);
Eilon Greensteinca003922009-08-12 22:53:28 -07007878
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007879 DP(NETIF_MSG_IFUP, "set number of queues to %d\n",
7880 bp->num_queues);
Eilon Greensteinca003922009-08-12 22:53:28 -07007881
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007882 /* if we can't use MSI-X we only need one fp,
7883 * so try to enable MSI-X with the requested number of fp's
7884 * and fallback to MSI or legacy INTx with one fp
7885 */
Eilon Greensteinca003922009-08-12 22:53:28 -07007886 rc = bnx2x_enable_msix(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007887 if (rc)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007888 /* failed to enable MSI-X */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007889 bp->num_queues = 1;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007890 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007891 }
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007892 bp->dev->real_num_tx_queues = bp->num_queues;
Eilon Greensteinca003922009-08-12 22:53:28 -07007893 return rc;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007894}
7895
Michael Chan993ac7b2009-10-10 13:46:56 +00007896#ifdef BCM_CNIC
7897static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
7898static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
7899#endif
Eilon Greenstein8badd272009-02-12 08:36:15 +00007900
7901/* must be called with rtnl_lock */
7902static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
7903{
7904 u32 load_code;
Eilon Greensteinca003922009-08-12 22:53:28 -07007905 int i, rc;
7906
Eilon Greenstein8badd272009-02-12 08:36:15 +00007907#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8badd272009-02-12 08:36:15 +00007908 if (unlikely(bp->panic))
7909 return -EPERM;
7910#endif
7911
7912 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
7913
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007914 rc = bnx2x_set_num_queues(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007915
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007916 if (bnx2x_alloc_mem(bp)) {
7917 bnx2x_free_irq(bp, true);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007918 return -ENOMEM;
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007919 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007920
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007921 for_each_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007922 bnx2x_fp(bp, i, disable_tpa) =
7923 ((bp->flags & TPA_ENABLE_FLAG) == 0);
7924
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007925 for_each_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007926 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
7927 bnx2x_poll, 128);
7928
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007929 bnx2x_napi_enable(bp);
7930
7931 if (bp->flags & USING_MSIX_FLAG) {
7932 rc = bnx2x_req_msix_irqs(bp);
7933 if (rc) {
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007934 bnx2x_free_irq(bp, true);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007935 goto load_error1;
7936 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007937 } else {
Eilon Greensteinca003922009-08-12 22:53:28 -07007938 /* Fall to INTx if failed to enable MSI-X due to lack of
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007939 memory (in bnx2x_set_num_queues()) */
Eilon Greenstein8badd272009-02-12 08:36:15 +00007940 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
7941 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007942 bnx2x_ack_int(bp);
7943 rc = bnx2x_req_irq(bp);
7944 if (rc) {
7945 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007946 bnx2x_free_irq(bp, true);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007947 goto load_error1;
7948 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007949 if (bp->flags & USING_MSI_FLAG) {
7950 bp->dev->irq = bp->pdev->irq;
Joe Perches7995c642010-02-17 15:01:52 +00007951 netdev_info(bp->dev, "using MSI IRQ %d\n",
7952 bp->pdev->irq);
Eilon Greenstein8badd272009-02-12 08:36:15 +00007953 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007954 }
7955
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007956 /* Send LOAD_REQUEST command to MCP
7957 Returns the type of LOAD command:
7958 if it is the first port to be initialized
7959 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007960 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007961 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007962 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
7963 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007964 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007965 rc = -EBUSY;
7966 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007967 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007968 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
7969 rc = -EBUSY; /* other port in diagnostic mode */
7970 goto load_error2;
7971 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007972
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007973 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007974 int port = BP_PORT(bp);
7975
Eilon Greensteinf5372252009-02-12 08:38:30 +00007976 DP(NETIF_MSG_IFUP, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007977 load_count[0], load_count[1], load_count[2]);
7978 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007979 load_count[1 + port]++;
Eilon Greensteinf5372252009-02-12 08:38:30 +00007980 DP(NETIF_MSG_IFUP, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007981 load_count[0], load_count[1], load_count[2]);
7982 if (load_count[0] == 1)
7983 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007984 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007985 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
7986 else
7987 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007988 }
7989
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007990 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
7991 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
7992 bp->port.pmf = 1;
7993 else
7994 bp->port.pmf = 0;
7995 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
7996
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007997 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007998 rc = bnx2x_init_hw(bp, load_code);
7999 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008000 BNX2X_ERR("HW init failed, aborting\n");
Vladislav Zolotarovf1e1a192010-02-17 02:03:33 +00008001 bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
8002 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
8003 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008004 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008005 }
8006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008007 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07008008 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008009
Eilon Greenstein2691d512009-08-12 08:22:08 +00008010 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) &&
8011 (bp->common.shmem2_base))
8012 SHMEM2_WR(bp, dcc_support,
8013 (SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV |
8014 SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV));
8015
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008016 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008017 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08008018 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
8019 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008020 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008021 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008022 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008023 }
8024 }
8025
8026 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
8027
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008028 rc = bnx2x_setup_leading(bp);
8029 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008030 BNX2X_ERR("Setup leading failed!\n");
Eilon Greensteine3553b22009-08-12 08:23:31 +00008031#ifndef BNX2X_STOP_ON_ERROR
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008032 goto load_error3;
Eilon Greensteine3553b22009-08-12 08:23:31 +00008033#else
8034 bp->panic = 1;
8035 return -EBUSY;
8036#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008037 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008038
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008039 if (CHIP_IS_E1H(bp))
8040 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008041 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07008042 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008043 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008044
Eilon Greensteinca003922009-08-12 22:53:28 -07008045 if (bp->state == BNX2X_STATE_OPEN) {
Michael Chan37b091b2009-10-10 13:46:55 +00008046#ifdef BCM_CNIC
8047 /* Enable Timer scan */
8048 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 1);
8049#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008050 for_each_nondefault_queue(bp, i) {
8051 rc = bnx2x_setup_multi(bp, i);
8052 if (rc)
Michael Chan37b091b2009-10-10 13:46:55 +00008053#ifdef BCM_CNIC
8054 goto load_error4;
8055#else
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008056 goto load_error3;
Michael Chan37b091b2009-10-10 13:46:55 +00008057#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008058 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008059
Eilon Greensteinca003922009-08-12 22:53:28 -07008060 if (CHIP_IS_E1(bp))
Michael Chane665bfd2009-10-10 13:46:54 +00008061 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greensteinca003922009-08-12 22:53:28 -07008062 else
Michael Chane665bfd2009-10-10 13:46:54 +00008063 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Michael Chan993ac7b2009-10-10 13:46:56 +00008064#ifdef BCM_CNIC
8065 /* Set iSCSI L2 MAC */
8066 mutex_lock(&bp->cnic_mutex);
8067 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD) {
8068 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
8069 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
Michael Chan4a6e47a2009-12-25 17:13:07 -08008070 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping,
8071 CNIC_SB_ID(bp));
Michael Chan993ac7b2009-10-10 13:46:56 +00008072 }
8073 mutex_unlock(&bp->cnic_mutex);
8074#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07008075 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008076
8077 if (bp->port.pmf)
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00008078 bnx2x_initial_phy_init(bp, load_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008079
8080 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008081 switch (load_mode) {
8082 case LOAD_NORMAL:
Eilon Greensteinca003922009-08-12 22:53:28 -07008083 if (bp->state == BNX2X_STATE_OPEN) {
8084 /* Tx queue should be only reenabled */
8085 netif_tx_wake_all_queues(bp->dev);
8086 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008087 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008088 bnx2x_set_rx_mode(bp->dev);
8089 break;
8090
8091 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008092 netif_tx_start_all_queues(bp->dev);
Eilon Greensteinca003922009-08-12 22:53:28 -07008093 if (bp->state != BNX2X_STATE_OPEN)
8094 netif_tx_disable(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008095 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008096 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008097 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008098
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008099 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008100 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008101 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008102 bp->state = BNX2X_STATE_DIAG;
8103 break;
8104
8105 default:
8106 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008107 }
8108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008109 if (!bp->port.pmf)
8110 bnx2x__link_status_update(bp);
8111
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008112 /* start the timer */
8113 mod_timer(&bp->timer, jiffies + bp->current_interval);
8114
Michael Chan993ac7b2009-10-10 13:46:56 +00008115#ifdef BCM_CNIC
8116 bnx2x_setup_cnic_irq_info(bp);
8117 if (bp->state == BNX2X_STATE_OPEN)
8118 bnx2x_cnic_notify(bp, CNIC_CTL_START_CMD);
8119#endif
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008120 bnx2x_inc_load_cnt(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008121
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008122 return 0;
8123
Michael Chan37b091b2009-10-10 13:46:55 +00008124#ifdef BCM_CNIC
8125load_error4:
8126 /* Disable Timer scan */
8127 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 0);
8128#endif
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008129load_error3:
8130 bnx2x_int_disable_sync(bp, 1);
8131 if (!BP_NOMCP(bp)) {
8132 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
8133 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
8134 }
8135 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008136 /* Free SKBs, SGEs, TPA pool and driver internals */
8137 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008138 for_each_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07008139 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008140load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07008141 /* Release IRQs */
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00008142 bnx2x_free_irq(bp, false);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008143load_error1:
8144 bnx2x_napi_disable(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008145 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00008146 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008147 bnx2x_free_mem(bp);
8148
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008149 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008150}
8151
8152static int bnx2x_stop_multi(struct bnx2x *bp, int index)
8153{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008154 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008155 int rc;
8156
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008157 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008158 fp->state = BNX2X_FP_STATE_HALTING;
8159 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008160
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008161 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008162 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008163 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008164 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008165 return rc;
8166
8167 /* delete cfc entry */
8168 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
8169
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008170 /* Wait for completion */
8171 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008172 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008173 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008174}
8175
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008176static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008177{
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008178 __le16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008179 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008180 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008181 int cnt = 500;
8182 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008183
8184 might_sleep();
8185
8186 /* Send HALT ramrod */
8187 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein0626b892009-02-12 08:38:14 +00008188 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008189
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008190 /* Wait for completion */
8191 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
8192 &(bp->fp[0].state), 1);
8193 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008194 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008195
Eliezer Tamir49d66772008-02-28 11:53:13 -08008196 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008197
Eliezer Tamir228241e2008-02-28 11:56:57 -08008198 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008199 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
8200
Eliezer Tamir49d66772008-02-28 11:53:13 -08008201 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008202 we are going to reset the chip anyway
8203 so there is not much to do if this times out
8204 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008205 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008206 if (!cnt) {
8207 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
8208 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
8209 *bp->dsb_sp_prod, dsb_sp_prod_idx);
8210#ifdef BNX2X_STOP_ON_ERROR
8211 bnx2x_panic();
8212#endif
Eilon Greenstein36e552a2009-02-12 08:37:21 +00008213 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008214 break;
8215 }
8216 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008217 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00008218 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08008219 }
8220 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
8221 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008222
8223 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008224}
8225
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008226static void bnx2x_reset_func(struct bnx2x *bp)
8227{
8228 int port = BP_PORT(bp);
8229 int func = BP_FUNC(bp);
8230 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08008231
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008232 /* Configure IGU */
8233 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8234 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8235
Michael Chan37b091b2009-10-10 13:46:55 +00008236#ifdef BCM_CNIC
8237 /* Disable Timer scan */
8238 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8239 /*
8240 * Wait for at least 10ms and up to 2 second for the timers scan to
8241 * complete
8242 */
8243 for (i = 0; i < 200; i++) {
8244 msleep(10);
8245 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8246 break;
8247 }
8248#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008249 /* Clear ILT */
8250 base = FUNC_ILT_BASE(func);
8251 for (i = base; i < base + ILT_PER_FUNC; i++)
8252 bnx2x_ilt_wr(bp, i, 0);
8253}
8254
8255static void bnx2x_reset_port(struct bnx2x *bp)
8256{
8257 int port = BP_PORT(bp);
8258 u32 val;
8259
8260 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8261
8262 /* Do not rcv packets to BRB */
8263 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8264 /* Do not direct rcv packets that are not for MCP to the BRB */
8265 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8266 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8267
8268 /* Configure AEU */
8269 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8270
8271 msleep(100);
8272 /* Check for BRB port occupancy */
8273 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8274 if (val)
8275 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008276 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008277
8278 /* TODO: Close Doorbell port? */
8279}
8280
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008281static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
8282{
8283 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
8284 BP_FUNC(bp), reset_code);
8285
8286 switch (reset_code) {
8287 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
8288 bnx2x_reset_port(bp);
8289 bnx2x_reset_func(bp);
8290 bnx2x_reset_common(bp);
8291 break;
8292
8293 case FW_MSG_CODE_DRV_UNLOAD_PORT:
8294 bnx2x_reset_port(bp);
8295 bnx2x_reset_func(bp);
8296 break;
8297
8298 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
8299 bnx2x_reset_func(bp);
8300 break;
8301
8302 default:
8303 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
8304 break;
8305 }
8306}
8307
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008308static void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008309{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008310 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008311 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008312 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008313
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008314 /* Wait until tx fastpath tasks complete */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008315 for_each_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08008316 struct bnx2x_fastpath *fp = &bp->fp[i];
8317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008318 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08008319 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008320
Eilon Greenstein7961f792009-03-02 07:59:31 +00008321 bnx2x_tx_int(fp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008322 if (!cnt) {
8323 BNX2X_ERR("timeout waiting for queue[%d]\n",
8324 i);
8325#ifdef BNX2X_STOP_ON_ERROR
8326 bnx2x_panic();
8327 return -EBUSY;
8328#else
8329 break;
8330#endif
8331 }
8332 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008333 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008334 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08008335 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008336 /* Give HW time to discard old tx messages */
8337 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008338
Yitchak Gertner65abd742008-08-25 15:26:24 -07008339 if (CHIP_IS_E1(bp)) {
8340 struct mac_configuration_cmd *config =
8341 bnx2x_sp(bp, mcast_config);
8342
Michael Chane665bfd2009-10-10 13:46:54 +00008343 bnx2x_set_eth_mac_addr_e1(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07008344
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08008345 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07008346 CAM_INVALIDATE(config->config_table[i]);
8347
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08008348 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07008349 if (CHIP_REV_IS_SLOW(bp))
8350 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
8351 else
8352 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
Eilon Greenstein0626b892009-02-12 08:38:14 +00008353 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertner65abd742008-08-25 15:26:24 -07008354 config->hdr.reserved1 = 0;
8355
Michael Chane665bfd2009-10-10 13:46:54 +00008356 bp->set_mac_pending++;
8357 smp_wmb();
8358
Yitchak Gertner65abd742008-08-25 15:26:24 -07008359 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
8360 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
8361 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
8362
8363 } else { /* E1H */
8364 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8365
Michael Chane665bfd2009-10-10 13:46:54 +00008366 bnx2x_set_eth_mac_addr_e1h(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07008367
8368 for (i = 0; i < MC_HASH_SIZE; i++)
8369 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008370
8371 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07008372 }
Michael Chan993ac7b2009-10-10 13:46:56 +00008373#ifdef BCM_CNIC
8374 /* Clear iSCSI L2 MAC */
8375 mutex_lock(&bp->cnic_mutex);
8376 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
8377 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
8378 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
8379 }
8380 mutex_unlock(&bp->cnic_mutex);
8381#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008382
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008383 if (unload_mode == UNLOAD_NORMAL)
8384 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008385
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008386 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008387 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008388
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008389 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008390 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008391 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008392 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008393 /* The mac address is written to entries 1-4 to
8394 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008395 u8 entry = (BP_E1HVN(bp) + 1)*8;
8396
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008397 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008398 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008399
8400 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8401 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008402 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008403
8404 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008405
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008406 } else
8407 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8408
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008409 /* Close multi and leading connections
8410 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008411 for_each_nondefault_queue(bp, i)
8412 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008413 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008414
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008415 rc = bnx2x_stop_leading(bp);
8416 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008417 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008418#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008419 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008420#else
8421 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008422#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08008423 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008424
Eliezer Tamir228241e2008-02-28 11:56:57 -08008425unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008426 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008427 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008428 else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008429 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008430 load_count[0], load_count[1], load_count[2]);
8431 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008432 load_count[1 + port]--;
Eilon Greensteinf5372252009-02-12 08:38:30 +00008433 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008434 load_count[0], load_count[1], load_count[2]);
8435 if (load_count[0] == 0)
8436 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008437 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008438 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8439 else
8440 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8441 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008442
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008443 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
8444 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
8445 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008446
8447 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08008448 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008449
8450 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008451 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008452 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein356e2382009-02-12 08:38:32 +00008453
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008454}
8455
8456static inline void bnx2x_disable_close_the_gate(struct bnx2x *bp)
8457{
8458 u32 val;
8459
8460 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
8461
8462 if (CHIP_IS_E1(bp)) {
8463 int port = BP_PORT(bp);
8464 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8465 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8466
8467 val = REG_RD(bp, addr);
8468 val &= ~(0x300);
8469 REG_WR(bp, addr, val);
8470 } else if (CHIP_IS_E1H(bp)) {
8471 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8472 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8473 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8474 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8475 }
8476}
8477
8478/* must be called with rtnl_lock */
8479static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
8480{
8481 int i;
8482
8483 if (bp->state == BNX2X_STATE_CLOSED) {
8484 /* Interface has been removed - nothing to recover */
8485 bp->recovery_state = BNX2X_RECOVERY_DONE;
8486 bp->is_leader = 0;
8487 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
8488 smp_wmb();
8489
8490 return -EINVAL;
8491 }
8492
8493#ifdef BCM_CNIC
8494 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
8495#endif
8496 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
8497
8498 /* Set "drop all" */
8499 bp->rx_mode = BNX2X_RX_MODE_NONE;
8500 bnx2x_set_storm_rx_mode(bp);
8501
8502 /* Disable HW interrupts, NAPI and Tx */
8503 bnx2x_netif_stop(bp, 1);
Stanislaw Gruszkac89af1a2010-05-17 17:35:38 -07008504 netif_carrier_off(bp->dev);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008505
8506 del_timer_sync(&bp->timer);
8507 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
8508 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
8509 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
8510
8511 /* Release IRQs */
8512 bnx2x_free_irq(bp, false);
8513
8514 /* Cleanup the chip if needed */
8515 if (unload_mode != UNLOAD_RECOVERY)
8516 bnx2x_chip_cleanup(bp, unload_mode);
8517
Eilon Greenstein9a035442008-11-03 16:45:55 -08008518 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008519
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008520 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008521 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008522 for_each_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07008523 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008524 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00008525 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008526 bnx2x_free_mem(bp);
8527
8528 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008529
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008530 /* The last driver must disable a "close the gate" if there is no
8531 * parity attention or "process kill" pending.
8532 */
8533 if ((!bnx2x_dec_load_cnt(bp)) && (!bnx2x_chk_parity_attn(bp)) &&
8534 bnx2x_reset_is_done(bp))
8535 bnx2x_disable_close_the_gate(bp);
8536
8537 /* Reset MCP mail box sequence if there is on going recovery */
8538 if (unload_mode == UNLOAD_RECOVERY)
8539 bp->fw_seq = 0;
8540
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008541 return 0;
8542}
8543
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008544/* Close gates #2, #3 and #4: */
8545static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8546{
8547 u32 val, addr;
8548
8549 /* Gates #2 and #4a are closed/opened for "not E1" only */
8550 if (!CHIP_IS_E1(bp)) {
8551 /* #4 */
8552 val = REG_RD(bp, PXP_REG_HST_DISCARD_DOORBELLS);
8553 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS,
8554 close ? (val | 0x1) : (val & (~(u32)1)));
8555 /* #2 */
8556 val = REG_RD(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES);
8557 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES,
8558 close ? (val | 0x1) : (val & (~(u32)1)));
8559 }
8560
8561 /* #3 */
8562 addr = BP_PORT(bp) ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
8563 val = REG_RD(bp, addr);
8564 REG_WR(bp, addr, (!close) ? (val | 0x1) : (val & (~(u32)1)));
8565
8566 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
8567 close ? "closing" : "opening");
8568 mmiowb();
8569}
8570
8571#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8572
8573static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8574{
8575 /* Do some magic... */
8576 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8577 *magic_val = val & SHARED_MF_CLP_MAGIC;
8578 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8579}
8580
8581/* Restore the value of the `magic' bit.
8582 *
8583 * @param pdev Device handle.
8584 * @param magic_val Old value of the `magic' bit.
8585 */
8586static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8587{
8588 /* Restore the `magic' bit value... */
8589 /* u32 val = SHMEM_RD(bp, mf_cfg.shared_mf_config.clp_mb);
8590 SHMEM_WR(bp, mf_cfg.shared_mf_config.clp_mb,
8591 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val); */
8592 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8593 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8594 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8595}
8596
8597/* Prepares for MCP reset: takes care of CLP configurations.
8598 *
8599 * @param bp
8600 * @param magic_val Old value of 'magic' bit.
8601 */
8602static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8603{
8604 u32 shmem;
8605 u32 validity_offset;
8606
8607 DP(NETIF_MSG_HW, "Starting\n");
8608
8609 /* Set `magic' bit in order to save MF config */
8610 if (!CHIP_IS_E1(bp))
8611 bnx2x_clp_reset_prep(bp, magic_val);
8612
8613 /* Get shmem offset */
8614 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8615 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8616
8617 /* Clear validity map flags */
8618 if (shmem > 0)
8619 REG_WR(bp, shmem + validity_offset, 0);
8620}
8621
8622#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8623#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8624
8625/* Waits for MCP_ONE_TIMEOUT or MCP_ONE_TIMEOUT*10,
8626 * depending on the HW type.
8627 *
8628 * @param bp
8629 */
8630static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
8631{
8632 /* special handling for emulation and FPGA,
8633 wait 10 times longer */
8634 if (CHIP_REV_IS_SLOW(bp))
8635 msleep(MCP_ONE_TIMEOUT*10);
8636 else
8637 msleep(MCP_ONE_TIMEOUT);
8638}
8639
8640static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8641{
8642 u32 shmem, cnt, validity_offset, val;
8643 int rc = 0;
8644
8645 msleep(100);
8646
8647 /* Get shmem offset */
8648 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8649 if (shmem == 0) {
8650 BNX2X_ERR("Shmem 0 return failure\n");
8651 rc = -ENOTTY;
8652 goto exit_lbl;
8653 }
8654
8655 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8656
8657 /* Wait for MCP to come up */
8658 for (cnt = 0; cnt < (MCP_TIMEOUT / MCP_ONE_TIMEOUT); cnt++) {
8659 /* TBD: its best to check validity map of last port.
8660 * currently checks on port 0.
8661 */
8662 val = REG_RD(bp, shmem + validity_offset);
8663 DP(NETIF_MSG_HW, "shmem 0x%x validity map(0x%x)=0x%x\n", shmem,
8664 shmem + validity_offset, val);
8665
8666 /* check that shared memory is valid. */
8667 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8668 == (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8669 break;
8670
8671 bnx2x_mcp_wait_one(bp);
8672 }
8673
8674 DP(NETIF_MSG_HW, "Cnt=%d Shmem validity map 0x%x\n", cnt, val);
8675
8676 /* Check that shared memory is valid. This indicates that MCP is up. */
8677 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) !=
8678 (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) {
8679 BNX2X_ERR("Shmem signature not present. MCP is not up !!\n");
8680 rc = -ENOTTY;
8681 goto exit_lbl;
8682 }
8683
8684exit_lbl:
8685 /* Restore the `magic' bit value */
8686 if (!CHIP_IS_E1(bp))
8687 bnx2x_clp_reset_done(bp, magic_val);
8688
8689 return rc;
8690}
8691
8692static void bnx2x_pxp_prep(struct bnx2x *bp)
8693{
8694 if (!CHIP_IS_E1(bp)) {
8695 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8696 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
8697 REG_WR(bp, PXP2_REG_RQ_CFG_DONE, 0);
8698 mmiowb();
8699 }
8700}
8701
8702/*
8703 * Reset the whole chip except for:
8704 * - PCIE core
8705 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8706 * one reset bit)
8707 * - IGU
8708 * - MISC (including AEU)
8709 * - GRC
8710 * - RBCN, RBCP
8711 */
8712static void bnx2x_process_kill_chip_reset(struct bnx2x *bp)
8713{
8714 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
8715
8716 not_reset_mask1 =
8717 MISC_REGISTERS_RESET_REG_1_RST_HC |
8718 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8719 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8720
8721 not_reset_mask2 =
8722 MISC_REGISTERS_RESET_REG_2_RST_MDIO |
8723 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8724 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8725 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8726 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8727 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8728 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
8729 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
8730
8731 reset_mask1 = 0xffffffff;
8732
8733 if (CHIP_IS_E1(bp))
8734 reset_mask2 = 0xffff;
8735 else
8736 reset_mask2 = 0x1ffff;
8737
8738 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8739 reset_mask1 & (~not_reset_mask1));
8740 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8741 reset_mask2 & (~not_reset_mask2));
8742
8743 barrier();
8744 mmiowb();
8745
8746 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
8747 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
8748 mmiowb();
8749}
8750
8751static int bnx2x_process_kill(struct bnx2x *bp)
8752{
8753 int cnt = 1000;
8754 u32 val = 0;
8755 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8756
8757
8758 /* Empty the Tetris buffer, wait for 1s */
8759 do {
8760 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8761 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8762 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8763 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8764 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8765 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8766 ((port_is_idle_0 & 0x1) == 0x1) &&
8767 ((port_is_idle_1 & 0x1) == 0x1) &&
8768 (pgl_exp_rom2 == 0xffffffff))
8769 break;
8770 msleep(1);
8771 } while (cnt-- > 0);
8772
8773 if (cnt <= 0) {
8774 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
8775 " are still"
8776 " outstanding read requests after 1s!\n");
8777 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
8778 " port_is_idle_0=0x%08x,"
8779 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
8780 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8781 pgl_exp_rom2);
8782 return -EAGAIN;
8783 }
8784
8785 barrier();
8786
8787 /* Close gates #2, #3 and #4 */
8788 bnx2x_set_234_gates(bp, true);
8789
8790 /* TBD: Indicate that "process kill" is in progress to MCP */
8791
8792 /* Clear "unprepared" bit */
8793 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8794 barrier();
8795
8796 /* Make sure all is written to the chip before the reset */
8797 mmiowb();
8798
8799 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8800 * PSWHST, GRC and PSWRD Tetris buffer.
8801 */
8802 msleep(1);
8803
8804 /* Prepare to chip reset: */
8805 /* MCP */
8806 bnx2x_reset_mcp_prep(bp, &val);
8807
8808 /* PXP */
8809 bnx2x_pxp_prep(bp);
8810 barrier();
8811
8812 /* reset the chip */
8813 bnx2x_process_kill_chip_reset(bp);
8814 barrier();
8815
8816 /* Recover after reset: */
8817 /* MCP */
8818 if (bnx2x_reset_mcp_comp(bp, val))
8819 return -EAGAIN;
8820
8821 /* PXP */
8822 bnx2x_pxp_prep(bp);
8823
8824 /* Open the gates #2, #3 and #4 */
8825 bnx2x_set_234_gates(bp, false);
8826
8827 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8828 * reset state, re-enable attentions. */
8829
8830 return 0;
8831}
8832
8833static int bnx2x_leader_reset(struct bnx2x *bp)
8834{
8835 int rc = 0;
8836 /* Try to recover after the failure */
8837 if (bnx2x_process_kill(bp)) {
8838 printk(KERN_ERR "%s: Something bad had happen! Aii!\n",
8839 bp->dev->name);
8840 rc = -EAGAIN;
8841 goto exit_leader_reset;
8842 }
8843
8844 /* Clear "reset is in progress" bit and update the driver state */
8845 bnx2x_set_reset_done(bp);
8846 bp->recovery_state = BNX2X_RECOVERY_DONE;
8847
8848exit_leader_reset:
8849 bp->is_leader = 0;
8850 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
8851 smp_wmb();
8852 return rc;
8853}
8854
8855static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
8856
8857/* Assumption: runs under rtnl lock. This together with the fact
8858 * that it's called only from bnx2x_reset_task() ensure that it
8859 * will never be called when netif_running(bp->dev) is false.
8860 */
8861static void bnx2x_parity_recover(struct bnx2x *bp)
8862{
8863 DP(NETIF_MSG_HW, "Handling parity\n");
8864 while (1) {
8865 switch (bp->recovery_state) {
8866 case BNX2X_RECOVERY_INIT:
8867 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
8868 /* Try to get a LEADER_LOCK HW lock */
8869 if (bnx2x_trylock_hw_lock(bp,
8870 HW_LOCK_RESOURCE_RESERVED_08))
8871 bp->is_leader = 1;
8872
8873 /* Stop the driver */
8874 /* If interface has been removed - break */
8875 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8876 return;
8877
8878 bp->recovery_state = BNX2X_RECOVERY_WAIT;
8879 /* Ensure "is_leader" and "recovery_state"
8880 * update values are seen on other CPUs
8881 */
8882 smp_wmb();
8883 break;
8884
8885 case BNX2X_RECOVERY_WAIT:
8886 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8887 if (bp->is_leader) {
8888 u32 load_counter = bnx2x_get_load_cnt(bp);
8889 if (load_counter) {
8890 /* Wait until all other functions get
8891 * down.
8892 */
8893 schedule_delayed_work(&bp->reset_task,
8894 HZ/10);
8895 return;
8896 } else {
8897 /* If all other functions got down -
8898 * try to bring the chip back to
8899 * normal. In any case it's an exit
8900 * point for a leader.
8901 */
8902 if (bnx2x_leader_reset(bp) ||
8903 bnx2x_nic_load(bp, LOAD_NORMAL)) {
8904 printk(KERN_ERR"%s: Recovery "
8905 "has failed. Power cycle is "
8906 "needed.\n", bp->dev->name);
8907 /* Disconnect this device */
8908 netif_device_detach(bp->dev);
8909 /* Block ifup for all function
8910 * of this ASIC until
8911 * "process kill" or power
8912 * cycle.
8913 */
8914 bnx2x_set_reset_in_progress(bp);
8915 /* Shut down the power */
8916 bnx2x_set_power_state(bp,
8917 PCI_D3hot);
8918 return;
8919 }
8920
8921 return;
8922 }
8923 } else { /* non-leader */
8924 if (!bnx2x_reset_is_done(bp)) {
8925 /* Try to get a LEADER_LOCK HW lock as
8926 * long as a former leader may have
8927 * been unloaded by the user or
8928 * released a leadership by another
8929 * reason.
8930 */
8931 if (bnx2x_trylock_hw_lock(bp,
8932 HW_LOCK_RESOURCE_RESERVED_08)) {
8933 /* I'm a leader now! Restart a
8934 * switch case.
8935 */
8936 bp->is_leader = 1;
8937 break;
8938 }
8939
8940 schedule_delayed_work(&bp->reset_task,
8941 HZ/10);
8942 return;
8943
8944 } else { /* A leader has completed
8945 * the "process kill". It's an exit
8946 * point for a non-leader.
8947 */
8948 bnx2x_nic_load(bp, LOAD_NORMAL);
8949 bp->recovery_state =
8950 BNX2X_RECOVERY_DONE;
8951 smp_wmb();
8952 return;
8953 }
8954 }
8955 default:
8956 return;
8957 }
8958 }
8959}
8960
8961/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
8962 * scheduled on a general queue in order to prevent a dead lock.
8963 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008964static void bnx2x_reset_task(struct work_struct *work)
8965{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008966 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008967
8968#ifdef BNX2X_STOP_ON_ERROR
8969 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
8970 " so reset not done to allow debug dump,\n"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008971 KERN_ERR " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008972 return;
8973#endif
8974
8975 rtnl_lock();
8976
8977 if (!netif_running(bp->dev))
8978 goto reset_task_exit;
8979
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008980 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE))
8981 bnx2x_parity_recover(bp);
8982 else {
8983 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8984 bnx2x_nic_load(bp, LOAD_NORMAL);
8985 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008986
8987reset_task_exit:
8988 rtnl_unlock();
8989}
8990
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008991/* end of nic load/unload */
8992
8993/* ethtool_ops */
8994
8995/*
8996 * Init service functions
8997 */
8998
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008999static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
9000{
9001 switch (func) {
9002 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
9003 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
9004 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
9005 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
9006 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
9007 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
9008 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
9009 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
9010 default:
9011 BNX2X_ERR("Unsupported function index: %d\n", func);
9012 return (u32)(-1);
9013 }
9014}
9015
9016static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
9017{
9018 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
9019
9020 /* Flush all outstanding writes */
9021 mmiowb();
9022
9023 /* Pretend to be function 0 */
9024 REG_WR(bp, reg, 0);
9025 /* Flush the GRC transaction (in the chip) */
9026 new_val = REG_RD(bp, reg);
9027 if (new_val != 0) {
9028 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
9029 new_val);
9030 BUG();
9031 }
9032
9033 /* From now we are in the "like-E1" mode */
9034 bnx2x_int_disable(bp);
9035
9036 /* Flush all outstanding writes */
9037 mmiowb();
9038
9039 /* Restore the original funtion settings */
9040 REG_WR(bp, reg, orig_func);
9041 new_val = REG_RD(bp, reg);
9042 if (new_val != orig_func) {
9043 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
9044 orig_func, new_val);
9045 BUG();
9046 }
9047}
9048
9049static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
9050{
9051 if (CHIP_IS_E1H(bp))
9052 bnx2x_undi_int_disable_e1h(bp, func);
9053 else
9054 bnx2x_int_disable(bp);
9055}
9056
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009057static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009058{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009059 u32 val;
9060
9061 /* Check if there is any driver already loaded */
9062 val = REG_RD(bp, MISC_REG_UNPREPARED);
9063 if (val == 0x1) {
9064 /* Check if it is the UNDI driver
9065 * UNDI driver initializes CID offset for normal bell to 0x7
9066 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07009067 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009068 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9069 if (val == 0x7) {
9070 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009071 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009072 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009073 u32 swap_en;
9074 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009075
Eilon Greensteinb4661732009-01-14 06:43:56 +00009076 /* clear the UNDI indication */
9077 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9078
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009079 BNX2X_DEV_INFO("UNDI is active! reset device\n");
9080
9081 /* try unload UNDI on port 0 */
9082 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009083 bp->fw_seq =
9084 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
9085 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009086 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009087
9088 /* if UNDI is loaded on the other port */
9089 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9090
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009091 /* send "DONE" for previous unload */
9092 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
9093
9094 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009095 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009096 bp->fw_seq =
9097 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
9098 DRV_MSG_SEQ_NUMBER_MASK);
9099 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009100
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009101 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009102 }
9103
Eilon Greensteinb4661732009-01-14 06:43:56 +00009104 /* now it's safe to release the lock */
9105 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
9106
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009107 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009108
9109 /* close input traffic and wait for it */
9110 /* Do not rcv packets to BRB */
9111 REG_WR(bp,
9112 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
9113 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
9114 /* Do not direct rcv packets that are not for MCP to
9115 * the BRB */
9116 REG_WR(bp,
9117 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
9118 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
9119 /* clear AEU */
9120 REG_WR(bp,
9121 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9122 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
9123 msleep(10);
9124
9125 /* save NIG port swap info */
9126 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
9127 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009128 /* reset device */
9129 REG_WR(bp,
9130 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009131 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009132 REG_WR(bp,
9133 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9134 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009135 /* take the NIG out of reset and restore swap values */
9136 REG_WR(bp,
9137 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
9138 MISC_REGISTERS_RESET_REG_1_RST_NIG);
9139 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
9140 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
9141
9142 /* send unload done to the MCP */
9143 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
9144
9145 /* restore our func and fw_seq */
9146 bp->func = func;
9147 bp->fw_seq =
9148 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
9149 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009150
9151 } else
9152 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009153 }
9154}
9155
9156static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9157{
9158 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009159 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009160
9161 /* Get the chip revision id and number. */
9162 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9163 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9164 id = ((val & 0xffff) << 16);
9165 val = REG_RD(bp, MISC_REG_CHIP_REV);
9166 id |= ((val & 0xf) << 12);
9167 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9168 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009169 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009170 id |= (val & 0xf);
9171 bp->common.chip_id = id;
9172 bp->link_params.chip_id = bp->common.chip_id;
9173 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
9174
Eilon Greenstein1c063282009-02-12 08:36:43 +00009175 val = (REG_RD(bp, 0x2874) & 0x55);
9176 if ((bp->common.chip_id & 0x1) ||
9177 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9178 bp->flags |= ONE_PORT_FLAG;
9179 BNX2X_DEV_INFO("single port device\n");
9180 }
9181
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009182 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
9183 bp->common.flash_size = (NVRAM_1MB_SIZE <<
9184 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9185 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9186 bp->common.flash_size, bp->common.flash_size);
9187
9188 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Eilon Greenstein2691d512009-08-12 08:22:08 +00009189 bp->common.shmem2_base = REG_RD(bp, MISC_REG_GENERIC_CR_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009190 bp->link_params.shmem_base = bp->common.shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009191 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9192 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009193
9194 if (!bp->common.shmem_base ||
9195 (bp->common.shmem_base < 0xA0000) ||
9196 (bp->common.shmem_base >= 0xC0000)) {
9197 BNX2X_DEV_INFO("MCP not active\n");
9198 bp->flags |= NO_MCP_FLAG;
9199 return;
9200 }
9201
9202 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9203 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
9204 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009205 BNX2X_ERROR("BAD MCP validity signature\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009206
9207 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009208 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009209
9210 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9211 SHARED_HW_CFG_LED_MODE_MASK) >>
9212 SHARED_HW_CFG_LED_MODE_SHIFT);
9213
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009214 bp->link_params.feature_config_flags = 0;
9215 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9216 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9217 bp->link_params.feature_config_flags |=
9218 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9219 else
9220 bp->link_params.feature_config_flags &=
9221 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9222
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009223 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9224 bp->common.bc_ver = val;
9225 BNX2X_DEV_INFO("bc_ver %X\n", val);
9226 if (val < BNX2X_BC_VER) {
9227 /* for now only warn
9228 * later we might need to enforce this */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009229 BNX2X_ERROR("This driver needs bc_ver %X but found %X, "
9230 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009231 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009232 bp->link_params.feature_config_flags |=
9233 (val >= REQ_BC_VER_4_VRFY_OPT_MDL) ?
9234 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009235
9236 if (BP_E1HVN(bp) == 0) {
9237 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9238 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9239 } else {
9240 /* no WOL capability for E1HVN != 0 */
9241 bp->flags |= NO_WOL_FLAG;
9242 }
9243 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009244 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009245
9246 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9247 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9248 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9249 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9250
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009251 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9252 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009253}
9254
9255static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
9256 u32 switch_cfg)
9257{
9258 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009259 u32 ext_phy_type;
9260
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009261 switch (switch_cfg) {
9262 case SWITCH_CFG_1G:
9263 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
9264
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009265 ext_phy_type =
9266 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009267 switch (ext_phy_type) {
9268 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
9269 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
9270 ext_phy_type);
9271
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009272 bp->port.supported |= (SUPPORTED_10baseT_Half |
9273 SUPPORTED_10baseT_Full |
9274 SUPPORTED_100baseT_Half |
9275 SUPPORTED_100baseT_Full |
9276 SUPPORTED_1000baseT_Full |
9277 SUPPORTED_2500baseX_Full |
9278 SUPPORTED_TP |
9279 SUPPORTED_FIBRE |
9280 SUPPORTED_Autoneg |
9281 SUPPORTED_Pause |
9282 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009283 break;
9284
9285 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
9286 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
9287 ext_phy_type);
9288
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009289 bp->port.supported |= (SUPPORTED_10baseT_Half |
9290 SUPPORTED_10baseT_Full |
9291 SUPPORTED_100baseT_Half |
9292 SUPPORTED_100baseT_Full |
9293 SUPPORTED_1000baseT_Full |
9294 SUPPORTED_TP |
9295 SUPPORTED_FIBRE |
9296 SUPPORTED_Autoneg |
9297 SUPPORTED_Pause |
9298 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009299 break;
9300
9301 default:
9302 BNX2X_ERR("NVRAM config error. "
9303 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009304 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009305 return;
9306 }
9307
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009308 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
9309 port*0x10);
9310 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009311 break;
9312
9313 case SWITCH_CFG_10G:
9314 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
9315
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009316 ext_phy_type =
9317 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009318 switch (ext_phy_type) {
9319 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
9320 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
9321 ext_phy_type);
9322
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009323 bp->port.supported |= (SUPPORTED_10baseT_Half |
9324 SUPPORTED_10baseT_Full |
9325 SUPPORTED_100baseT_Half |
9326 SUPPORTED_100baseT_Full |
9327 SUPPORTED_1000baseT_Full |
9328 SUPPORTED_2500baseX_Full |
9329 SUPPORTED_10000baseT_Full |
9330 SUPPORTED_TP |
9331 SUPPORTED_FIBRE |
9332 SUPPORTED_Autoneg |
9333 SUPPORTED_Pause |
9334 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009335 break;
9336
Eliezer Tamirf1410642008-02-28 11:51:50 -08009337 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
9338 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
9339 ext_phy_type);
9340
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009341 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9342 SUPPORTED_1000baseT_Full |
9343 SUPPORTED_FIBRE |
9344 SUPPORTED_Autoneg |
9345 SUPPORTED_Pause |
9346 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08009347 break;
9348
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009349 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
9350 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
9351 ext_phy_type);
9352
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009353 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9354 SUPPORTED_2500baseX_Full |
9355 SUPPORTED_1000baseT_Full |
9356 SUPPORTED_FIBRE |
9357 SUPPORTED_Autoneg |
9358 SUPPORTED_Pause |
9359 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009360 break;
9361
Eilon Greenstein589abe32009-02-12 08:36:55 +00009362 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
9363 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
9364 ext_phy_type);
9365
9366 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9367 SUPPORTED_FIBRE |
9368 SUPPORTED_Pause |
9369 SUPPORTED_Asym_Pause);
9370 break;
9371
9372 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
9373 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
9374 ext_phy_type);
9375
9376 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9377 SUPPORTED_1000baseT_Full |
9378 SUPPORTED_FIBRE |
9379 SUPPORTED_Pause |
9380 SUPPORTED_Asym_Pause);
9381 break;
9382
9383 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
9384 BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n",
9385 ext_phy_type);
9386
9387 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9388 SUPPORTED_1000baseT_Full |
9389 SUPPORTED_Autoneg |
9390 SUPPORTED_FIBRE |
9391 SUPPORTED_Pause |
9392 SUPPORTED_Asym_Pause);
9393 break;
9394
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009395 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
9396 BNX2X_DEV_INFO("ext_phy_type 0x%x (8727)\n",
9397 ext_phy_type);
9398
9399 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9400 SUPPORTED_1000baseT_Full |
9401 SUPPORTED_Autoneg |
9402 SUPPORTED_FIBRE |
9403 SUPPORTED_Pause |
9404 SUPPORTED_Asym_Pause);
9405 break;
9406
Eliezer Tamirf1410642008-02-28 11:51:50 -08009407 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
9408 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
9409 ext_phy_type);
9410
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009411 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9412 SUPPORTED_TP |
9413 SUPPORTED_Autoneg |
9414 SUPPORTED_Pause |
9415 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08009416 break;
9417
Eilon Greenstein28577182009-02-12 08:37:00 +00009418 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
9419 BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM8481)\n",
9420 ext_phy_type);
9421
9422 bp->port.supported |= (SUPPORTED_10baseT_Half |
9423 SUPPORTED_10baseT_Full |
9424 SUPPORTED_100baseT_Half |
9425 SUPPORTED_100baseT_Full |
9426 SUPPORTED_1000baseT_Full |
9427 SUPPORTED_10000baseT_Full |
9428 SUPPORTED_TP |
9429 SUPPORTED_Autoneg |
9430 SUPPORTED_Pause |
9431 SUPPORTED_Asym_Pause);
9432 break;
9433
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009434 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
9435 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
9436 bp->link_params.ext_phy_config);
9437 break;
9438
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009439 default:
9440 BNX2X_ERR("NVRAM config error. "
9441 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009442 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009443 return;
9444 }
9445
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009446 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
9447 port*0x18);
9448 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009449
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009450 break;
9451
9452 default:
9453 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009454 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009455 return;
9456 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009457 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009458
9459 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009460 if (!(bp->link_params.speed_cap_mask &
9461 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009462 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009463
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009464 if (!(bp->link_params.speed_cap_mask &
9465 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009466 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009467
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009468 if (!(bp->link_params.speed_cap_mask &
9469 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009470 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009471
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009472 if (!(bp->link_params.speed_cap_mask &
9473 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009474 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009475
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009476 if (!(bp->link_params.speed_cap_mask &
9477 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009478 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
9479 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009480
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009481 if (!(bp->link_params.speed_cap_mask &
9482 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009483 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009484
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009485 if (!(bp->link_params.speed_cap_mask &
9486 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009487 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009488
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009489 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009490}
9491
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009492static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009493{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009494 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009495
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009496 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009497 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009498 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009499 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009500 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009501 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009502 u32 ext_phy_type =
9503 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
9504
9505 if ((ext_phy_type ==
9506 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
9507 (ext_phy_type ==
9508 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009509 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009510 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009511 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009512 (ADVERTISED_10000baseT_Full |
9513 ADVERTISED_FIBRE);
9514 break;
9515 }
9516 BNX2X_ERR("NVRAM config error. "
9517 "Invalid link_config 0x%x"
9518 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009519 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009520 return;
9521 }
9522 break;
9523
9524 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009525 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009526 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009527 bp->port.advertising = (ADVERTISED_10baseT_Full |
9528 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009529 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009530 BNX2X_ERROR("NVRAM config error. "
9531 "Invalid link_config 0x%x"
9532 " speed_cap_mask 0x%x\n",
9533 bp->port.link_config,
9534 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009535 return;
9536 }
9537 break;
9538
9539 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009540 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009541 bp->link_params.req_line_speed = SPEED_10;
9542 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009543 bp->port.advertising = (ADVERTISED_10baseT_Half |
9544 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009545 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009546 BNX2X_ERROR("NVRAM config error. "
9547 "Invalid link_config 0x%x"
9548 " speed_cap_mask 0x%x\n",
9549 bp->port.link_config,
9550 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009551 return;
9552 }
9553 break;
9554
9555 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009556 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009557 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009558 bp->port.advertising = (ADVERTISED_100baseT_Full |
9559 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009560 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009561 BNX2X_ERROR("NVRAM config error. "
9562 "Invalid link_config 0x%x"
9563 " speed_cap_mask 0x%x\n",
9564 bp->port.link_config,
9565 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009566 return;
9567 }
9568 break;
9569
9570 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009571 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009572 bp->link_params.req_line_speed = SPEED_100;
9573 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009574 bp->port.advertising = (ADVERTISED_100baseT_Half |
9575 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009576 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009577 BNX2X_ERROR("NVRAM config error. "
9578 "Invalid link_config 0x%x"
9579 " speed_cap_mask 0x%x\n",
9580 bp->port.link_config,
9581 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009582 return;
9583 }
9584 break;
9585
9586 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009587 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009588 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009589 bp->port.advertising = (ADVERTISED_1000baseT_Full |
9590 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009591 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009592 BNX2X_ERROR("NVRAM config error. "
9593 "Invalid link_config 0x%x"
9594 " speed_cap_mask 0x%x\n",
9595 bp->port.link_config,
9596 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009597 return;
9598 }
9599 break;
9600
9601 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009602 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009603 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009604 bp->port.advertising = (ADVERTISED_2500baseX_Full |
9605 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009606 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009607 BNX2X_ERROR("NVRAM config error. "
9608 "Invalid link_config 0x%x"
9609 " speed_cap_mask 0x%x\n",
9610 bp->port.link_config,
9611 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009612 return;
9613 }
9614 break;
9615
9616 case PORT_FEATURE_LINK_SPEED_10G_CX4:
9617 case PORT_FEATURE_LINK_SPEED_10G_KX4:
9618 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009619 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009620 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009621 bp->port.advertising = (ADVERTISED_10000baseT_Full |
9622 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009623 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009624 BNX2X_ERROR("NVRAM config error. "
9625 "Invalid link_config 0x%x"
9626 " speed_cap_mask 0x%x\n",
9627 bp->port.link_config,
9628 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009629 return;
9630 }
9631 break;
9632
9633 default:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009634 BNX2X_ERROR("NVRAM config error. "
9635 "BAD link speed link_config 0x%x\n",
9636 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009637 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009638 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009639 break;
9640 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009641
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009642 bp->link_params.req_flow_ctrl = (bp->port.link_config &
9643 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08009644 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07009645 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08009646 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009647
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009648 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08009649 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009650 bp->link_params.req_line_speed,
9651 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009652 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009653}
9654
Michael Chane665bfd2009-10-10 13:46:54 +00009655static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
9656{
9657 mac_hi = cpu_to_be16(mac_hi);
9658 mac_lo = cpu_to_be32(mac_lo);
9659 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
9660 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
9661}
9662
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009663static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009664{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009665 int port = BP_PORT(bp);
9666 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00009667 u32 config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009668 u16 i;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009669 u32 ext_phy_type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009670
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009671 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009672 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009673
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009674 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009675 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009676 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009677 SHMEM_RD(bp,
9678 dev_info.port_hw_config[port].external_phy_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009679 /* BCM8727_NOC => BCM8727 no over current */
9680 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
9681 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC) {
9682 bp->link_params.ext_phy_config &=
9683 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
9684 bp->link_params.ext_phy_config |=
9685 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727;
9686 bp->link_params.feature_config_flags |=
9687 FEATURE_CONFIG_BCM8727_NOC;
9688 }
9689
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009690 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009691 SHMEM_RD(bp,
9692 dev_info.port_hw_config[port].speed_capability_mask);
9693
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009694 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009695 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
9696
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009697 /* Get the 4 lanes xgxs config rx and tx */
9698 for (i = 0; i < 2; i++) {
9699 val = SHMEM_RD(bp,
9700 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]);
9701 bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff);
9702 bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff);
9703
9704 val = SHMEM_RD(bp,
9705 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]);
9706 bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff);
9707 bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff);
9708 }
9709
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009710 /* If the device is capable of WoL, set the default state according
9711 * to the HW
9712 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009713 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009714 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
9715 (config & PORT_FEATURE_WOL_ENABLED));
9716
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009717 BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x"
9718 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009719 bp->link_params.lane_config,
9720 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009721 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009722
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009723 bp->link_params.switch_cfg |= (bp->port.link_config &
9724 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009725 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009726
9727 bnx2x_link_settings_requested(bp);
9728
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009729 /*
9730 * If connected directly, work with the internal PHY, otherwise, work
9731 * with the external PHY
9732 */
9733 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
9734 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
9735 bp->mdio.prtad = bp->link_params.phy_addr;
9736
9737 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
9738 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
9739 bp->mdio.prtad =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +00009740 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009741
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009742 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
9743 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
Michael Chane665bfd2009-10-10 13:46:54 +00009744 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009745 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
9746 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00009747
9748#ifdef BCM_CNIC
9749 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_upper);
9750 val = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_lower);
9751 bnx2x_set_mac_buf(bp->iscsi_mac, val, val2);
9752#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009753}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009754
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009755static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
9756{
9757 int func = BP_FUNC(bp);
9758 u32 val, val2;
9759 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009760
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009761 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009762
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009763 bp->e1hov = 0;
9764 bp->e1hmf = 0;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00009765 if (CHIP_IS_E1H(bp) && !BP_NOMCP(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009766 bp->mf_config =
9767 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009768
Eilon Greenstein2691d512009-08-12 08:22:08 +00009769 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[FUNC_0].e1hov_tag) &
Eilon Greenstein3196a882008-08-13 15:58:49 -07009770 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein2691d512009-08-12 08:22:08 +00009771 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009772 bp->e1hmf = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009773 BNX2X_DEV_INFO("%s function mode\n",
9774 IS_E1HMF(bp) ? "multi" : "single");
9775
9776 if (IS_E1HMF(bp)) {
9777 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].
9778 e1hov_tag) &
9779 FUNC_MF_CFG_E1HOV_TAG_MASK);
9780 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
9781 bp->e1hov = val;
9782 BNX2X_DEV_INFO("E1HOV for func %d is %d "
9783 "(0x%04x)\n",
9784 func, bp->e1hov, bp->e1hov);
9785 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009786 BNX2X_ERROR("No valid E1HOV for func %d,"
9787 " aborting\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009788 rc = -EPERM;
9789 }
Eilon Greenstein2691d512009-08-12 08:22:08 +00009790 } else {
9791 if (BP_E1HVN(bp)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009792 BNX2X_ERROR("VN %d in single function mode,"
9793 " aborting\n", BP_E1HVN(bp));
Eilon Greenstein2691d512009-08-12 08:22:08 +00009794 rc = -EPERM;
9795 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009796 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009797 }
9798
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009799 if (!BP_NOMCP(bp)) {
9800 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009801
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009802 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
9803 DRV_MSG_SEQ_NUMBER_MASK);
9804 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
9805 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009806
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009807 if (IS_E1HMF(bp)) {
9808 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
9809 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
9810 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
9811 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
9812 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
9813 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
9814 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
9815 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
9816 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
9817 bp->dev->dev_addr[5] = (u8)(val & 0xff);
9818 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
9819 ETH_ALEN);
9820 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
9821 ETH_ALEN);
9822 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009823
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009824 return rc;
9825 }
9826
9827 if (BP_NOMCP(bp)) {
9828 /* only supposed to happen on emulation/FPGA */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009829 BNX2X_ERROR("warning: random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009830 random_ether_addr(bp->dev->dev_addr);
9831 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
9832 }
9833
9834 return rc;
9835}
9836
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009837static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
9838{
9839 int cnt, i, block_end, rodi;
9840 char vpd_data[BNX2X_VPD_LEN+1];
9841 char str_id_reg[VENDOR_ID_LEN+1];
9842 char str_id_cap[VENDOR_ID_LEN+1];
9843 u8 len;
9844
9845 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
9846 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
9847
9848 if (cnt < BNX2X_VPD_LEN)
9849 goto out_not_found;
9850
9851 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
9852 PCI_VPD_LRDT_RO_DATA);
9853 if (i < 0)
9854 goto out_not_found;
9855
9856
9857 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
9858 pci_vpd_lrdt_size(&vpd_data[i]);
9859
9860 i += PCI_VPD_LRDT_TAG_SIZE;
9861
9862 if (block_end > BNX2X_VPD_LEN)
9863 goto out_not_found;
9864
9865 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9866 PCI_VPD_RO_KEYWORD_MFR_ID);
9867 if (rodi < 0)
9868 goto out_not_found;
9869
9870 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9871
9872 if (len != VENDOR_ID_LEN)
9873 goto out_not_found;
9874
9875 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9876
9877 /* vendor specific info */
9878 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
9879 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
9880 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
9881 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
9882
9883 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9884 PCI_VPD_RO_KEYWORD_VENDOR0);
9885 if (rodi >= 0) {
9886 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9887
9888 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9889
9890 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
9891 memcpy(bp->fw_ver, &vpd_data[rodi], len);
9892 bp->fw_ver[len] = ' ';
9893 }
9894 }
9895 return;
9896 }
9897out_not_found:
9898 return;
9899}
9900
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009901static int __devinit bnx2x_init_bp(struct bnx2x *bp)
9902{
9903 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00009904 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009905 int rc;
9906
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009907 /* Disable interrupt handling until HW is initialized */
9908 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00009909 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009910
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009911 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07009912 mutex_init(&bp->fw_mb_mutex);
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00009913 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +00009914#ifdef BCM_CNIC
9915 mutex_init(&bp->cnic_mutex);
9916#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009917
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08009918 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009919 INIT_DELAYED_WORK(&bp->reset_task, bnx2x_reset_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009920
9921 rc = bnx2x_get_hwinfo(bp);
9922
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009923 bnx2x_read_fwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009924 /* need to reset chip if undi was active */
9925 if (!BP_NOMCP(bp))
9926 bnx2x_undi_unload(bp);
9927
9928 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009929 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009930
9931 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009932 dev_err(&bp->pdev->dev, "MCP disabled, "
9933 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009934
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009935 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00009936 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
9937 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009938 dev_err(&bp->pdev->dev, "Multi disabled since int_mode "
9939 "requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009940 multi_mode = ETH_RSS_MODE_DISABLED;
9941 }
9942 bp->multi_mode = multi_mode;
9943
9944
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07009945 bp->dev->features |= NETIF_F_GRO;
9946
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009947 /* Set TPA flags */
9948 if (disable_tpa) {
9949 bp->flags &= ~TPA_ENABLE_FLAG;
9950 bp->dev->features &= ~NETIF_F_LRO;
9951 } else {
9952 bp->flags |= TPA_ENABLE_FLAG;
9953 bp->dev->features |= NETIF_F_LRO;
9954 }
9955
Eilon Greensteina18f5122009-08-12 08:23:26 +00009956 if (CHIP_IS_E1(bp))
9957 bp->dropless_fc = 0;
9958 else
9959 bp->dropless_fc = dropless_fc;
9960
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00009961 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009962
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009963 bp->tx_ring_size = MAX_TX_AVAIL;
9964 bp->rx_ring_size = MAX_RX_AVAIL;
9965
9966 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009967
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00009968 /* make sure that the numbers are in the right granularity */
9969 bp->tx_ticks = (50 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
9970 bp->rx_ticks = (25 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009971
Eilon Greenstein87942b42009-02-12 08:36:49 +00009972 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
9973 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009974
9975 init_timer(&bp->timer);
9976 bp->timer.expires = jiffies + bp->current_interval;
9977 bp->timer.data = (unsigned long) bp;
9978 bp->timer.function = bnx2x_timer;
9979
9980 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009981}
9982
9983/*
9984 * ethtool service functions
9985 */
9986
9987/* All ethtool functions called with rtnl_lock */
9988
9989static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9990{
9991 struct bnx2x *bp = netdev_priv(dev);
9992
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009993 cmd->supported = bp->port.supported;
9994 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009995
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07009996 if ((bp->state == BNX2X_STATE_OPEN) &&
9997 !(bp->flags & MF_FUNC_DIS) &&
9998 (bp->link_vars.link_up)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009999 cmd->speed = bp->link_vars.line_speed;
10000 cmd->duplex = bp->link_vars.duplex;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -070010001 if (IS_E1HMF(bp)) {
10002 u16 vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010003
Eilon Greensteinb015e3d2009-10-15 00:17:20 -070010004 vn_max_rate =
10005 ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010006 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -070010007 if (vn_max_rate < cmd->speed)
10008 cmd->speed = vn_max_rate;
10009 }
10010 } else {
10011 cmd->speed = -1;
10012 cmd->duplex = -1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010013 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010014
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010015 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
10016 u32 ext_phy_type =
10017 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -080010018
10019 switch (ext_phy_type) {
10020 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010021 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010022 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein589abe32009-02-12 08:36:55 +000010023 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
10024 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
10025 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010026 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010027 cmd->port = PORT_FIBRE;
10028 break;
10029
10030 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein28577182009-02-12 08:37:00 +000010031 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010032 cmd->port = PORT_TP;
10033 break;
10034
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010035 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
10036 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
10037 bp->link_params.ext_phy_config);
10038 break;
10039
Eliezer Tamirf1410642008-02-28 11:51:50 -080010040 default:
10041 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010042 bp->link_params.ext_phy_config);
10043 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010044 }
10045 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010046 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010047
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010048 cmd->phy_address = bp->mdio.prtad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010049 cmd->transceiver = XCVR_INTERNAL;
10050
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010051 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010052 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010053 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010054 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010055
10056 cmd->maxtxpkt = 0;
10057 cmd->maxrxpkt = 0;
10058
10059 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
10060 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
10061 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
10062 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
10063 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
10064 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
10065 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
10066
10067 return 0;
10068}
10069
10070static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10071{
10072 struct bnx2x *bp = netdev_priv(dev);
10073 u32 advertising;
10074
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010075 if (IS_E1HMF(bp))
10076 return 0;
10077
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010078 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
10079 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
10080 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
10081 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
10082 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
10083 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
10084 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
10085
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010086 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010087 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
10088 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010089 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010090 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010091
10092 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010093 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010094
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010095 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
10096 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010097 bp->port.advertising |= (ADVERTISED_Autoneg |
10098 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010099
10100 } else { /* forced speed */
10101 /* advertise the requested speed and duplex if supported */
10102 switch (cmd->speed) {
10103 case SPEED_10:
10104 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010105 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010106 SUPPORTED_10baseT_Full)) {
10107 DP(NETIF_MSG_LINK,
10108 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010109 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010110 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010111
10112 advertising = (ADVERTISED_10baseT_Full |
10113 ADVERTISED_TP);
10114 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010115 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010116 SUPPORTED_10baseT_Half)) {
10117 DP(NETIF_MSG_LINK,
10118 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010119 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010120 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010121
10122 advertising = (ADVERTISED_10baseT_Half |
10123 ADVERTISED_TP);
10124 }
10125 break;
10126
10127 case SPEED_100:
10128 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010129 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010130 SUPPORTED_100baseT_Full)) {
10131 DP(NETIF_MSG_LINK,
10132 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010133 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010134 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010135
10136 advertising = (ADVERTISED_100baseT_Full |
10137 ADVERTISED_TP);
10138 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010139 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010140 SUPPORTED_100baseT_Half)) {
10141 DP(NETIF_MSG_LINK,
10142 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010143 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010144 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010145
10146 advertising = (ADVERTISED_100baseT_Half |
10147 ADVERTISED_TP);
10148 }
10149 break;
10150
10151 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010152 if (cmd->duplex != DUPLEX_FULL) {
10153 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010154 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010155 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010156
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010157 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -080010158 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010159 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010160 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010161
10162 advertising = (ADVERTISED_1000baseT_Full |
10163 ADVERTISED_TP);
10164 break;
10165
10166 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010167 if (cmd->duplex != DUPLEX_FULL) {
10168 DP(NETIF_MSG_LINK,
10169 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010170 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010171 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010172
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010173 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -080010174 DP(NETIF_MSG_LINK,
10175 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010176 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010177 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010178
Eliezer Tamirf1410642008-02-28 11:51:50 -080010179 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010180 ADVERTISED_TP);
10181 break;
10182
10183 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010184 if (cmd->duplex != DUPLEX_FULL) {
10185 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010186 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010187 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010188
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010189 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -080010190 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010191 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010192 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010193
10194 advertising = (ADVERTISED_10000baseT_Full |
10195 ADVERTISED_FIBRE);
10196 break;
10197
10198 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010199 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010200 return -EINVAL;
10201 }
10202
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010203 bp->link_params.req_line_speed = cmd->speed;
10204 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010205 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010206 }
10207
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010208 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010209 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010210 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010211 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010212
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010213 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010214 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010215 bnx2x_link_set(bp);
10216 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010217
10218 return 0;
10219}
10220
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010221#define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
10222#define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
10223
10224static int bnx2x_get_regs_len(struct net_device *dev)
10225{
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010226 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010227 int regdump_len = 0;
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010228 int i;
10229
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010230 if (CHIP_IS_E1(bp)) {
10231 for (i = 0; i < REGS_COUNT; i++)
10232 if (IS_E1_ONLINE(reg_addrs[i].info))
10233 regdump_len += reg_addrs[i].size;
10234
10235 for (i = 0; i < WREGS_COUNT_E1; i++)
10236 if (IS_E1_ONLINE(wreg_addrs_e1[i].info))
10237 regdump_len += wreg_addrs_e1[i].size *
10238 (1 + wreg_addrs_e1[i].read_regs_count);
10239
10240 } else { /* E1H */
10241 for (i = 0; i < REGS_COUNT; i++)
10242 if (IS_E1H_ONLINE(reg_addrs[i].info))
10243 regdump_len += reg_addrs[i].size;
10244
10245 for (i = 0; i < WREGS_COUNT_E1H; i++)
10246 if (IS_E1H_ONLINE(wreg_addrs_e1h[i].info))
10247 regdump_len += wreg_addrs_e1h[i].size *
10248 (1 + wreg_addrs_e1h[i].read_regs_count);
10249 }
10250 regdump_len *= 4;
10251 regdump_len += sizeof(struct dump_hdr);
10252
10253 return regdump_len;
10254}
10255
10256static void bnx2x_get_regs(struct net_device *dev,
10257 struct ethtool_regs *regs, void *_p)
10258{
10259 u32 *p = _p, i, j;
10260 struct bnx2x *bp = netdev_priv(dev);
10261 struct dump_hdr dump_hdr = {0};
10262
10263 regs->version = 0;
10264 memset(p, 0, regs->len);
10265
10266 if (!netif_running(bp->dev))
10267 return;
10268
10269 dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
10270 dump_hdr.dump_sign = dump_sign_all;
10271 dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
10272 dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
10273 dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
10274 dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
10275 dump_hdr.info = CHIP_IS_E1(bp) ? RI_E1_ONLINE : RI_E1H_ONLINE;
10276
10277 memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
10278 p += dump_hdr.hdr_size + 1;
10279
10280 if (CHIP_IS_E1(bp)) {
10281 for (i = 0; i < REGS_COUNT; i++)
10282 if (IS_E1_ONLINE(reg_addrs[i].info))
10283 for (j = 0; j < reg_addrs[i].size; j++)
10284 *p++ = REG_RD(bp,
10285 reg_addrs[i].addr + j*4);
10286
10287 } else { /* E1H */
10288 for (i = 0; i < REGS_COUNT; i++)
10289 if (IS_E1H_ONLINE(reg_addrs[i].info))
10290 for (j = 0; j < reg_addrs[i].size; j++)
10291 *p++ = REG_RD(bp,
10292 reg_addrs[i].addr + j*4);
10293 }
10294}
10295
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010296#define PHY_FW_VER_LEN 10
10297
10298static void bnx2x_get_drvinfo(struct net_device *dev,
10299 struct ethtool_drvinfo *info)
10300{
10301 struct bnx2x *bp = netdev_priv(dev);
10302 u8 phy_fw_ver[PHY_FW_VER_LEN];
10303
10304 strcpy(info->driver, DRV_MODULE_NAME);
10305 strcpy(info->version, DRV_MODULE_VERSION);
10306
10307 phy_fw_ver[0] = '\0';
10308 if (bp->port.pmf) {
10309 bnx2x_acquire_phy_lock(bp);
10310 bnx2x_get_ext_phy_fw_version(&bp->link_params,
10311 (bp->state != BNX2X_STATE_CLOSED),
10312 phy_fw_ver, PHY_FW_VER_LEN);
10313 bnx2x_release_phy_lock(bp);
10314 }
10315
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010316 strncpy(info->fw_version, bp->fw_ver, 32);
10317 snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
10318 "bc %d.%d.%d%s%s",
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010319 (bp->common.bc_ver & 0xff0000) >> 16,
10320 (bp->common.bc_ver & 0xff00) >> 8,
10321 (bp->common.bc_ver & 0xff),
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010322 ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010323 strcpy(info->bus_info, pci_name(bp->pdev));
10324 info->n_stats = BNX2X_NUM_STATS;
10325 info->testinfo_len = BNX2X_NUM_TESTS;
10326 info->eedump_len = bp->common.flash_size;
10327 info->regdump_len = bnx2x_get_regs_len(dev);
10328}
10329
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010330static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10331{
10332 struct bnx2x *bp = netdev_priv(dev);
10333
10334 if (bp->flags & NO_WOL_FLAG) {
10335 wol->supported = 0;
10336 wol->wolopts = 0;
10337 } else {
10338 wol->supported = WAKE_MAGIC;
10339 if (bp->wol)
10340 wol->wolopts = WAKE_MAGIC;
10341 else
10342 wol->wolopts = 0;
10343 }
10344 memset(&wol->sopass, 0, sizeof(wol->sopass));
10345}
10346
10347static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10348{
10349 struct bnx2x *bp = netdev_priv(dev);
10350
10351 if (wol->wolopts & ~WAKE_MAGIC)
10352 return -EINVAL;
10353
10354 if (wol->wolopts & WAKE_MAGIC) {
10355 if (bp->flags & NO_WOL_FLAG)
10356 return -EINVAL;
10357
10358 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010359 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010360 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010361
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010362 return 0;
10363}
10364
10365static u32 bnx2x_get_msglevel(struct net_device *dev)
10366{
10367 struct bnx2x *bp = netdev_priv(dev);
10368
Joe Perches7995c642010-02-17 15:01:52 +000010369 return bp->msg_enable;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010370}
10371
10372static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
10373{
10374 struct bnx2x *bp = netdev_priv(dev);
10375
10376 if (capable(CAP_NET_ADMIN))
Joe Perches7995c642010-02-17 15:01:52 +000010377 bp->msg_enable = level;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010378}
10379
10380static int bnx2x_nway_reset(struct net_device *dev)
10381{
10382 struct bnx2x *bp = netdev_priv(dev);
10383
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010384 if (!bp->port.pmf)
10385 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010386
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010387 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010388 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010389 bnx2x_link_set(bp);
10390 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010391
10392 return 0;
10393}
10394
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010395static u32 bnx2x_get_link(struct net_device *dev)
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070010396{
10397 struct bnx2x *bp = netdev_priv(dev);
10398
Eilon Greensteinf34d28e2009-10-15 00:18:08 -070010399 if (bp->flags & MF_FUNC_DIS)
10400 return 0;
10401
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070010402 return bp->link_vars.link_up;
10403}
10404
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010405static int bnx2x_get_eeprom_len(struct net_device *dev)
10406{
10407 struct bnx2x *bp = netdev_priv(dev);
10408
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010409 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010410}
10411
10412static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
10413{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010414 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010415 int count, i;
10416 u32 val = 0;
10417
10418 /* adjust timeout for emulation/FPGA */
10419 count = NVRAM_TIMEOUT_COUNT;
10420 if (CHIP_REV_IS_SLOW(bp))
10421 count *= 100;
10422
10423 /* request access to nvram interface */
10424 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10425 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
10426
10427 for (i = 0; i < count*10; i++) {
10428 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
10429 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
10430 break;
10431
10432 udelay(5);
10433 }
10434
10435 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010436 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010437 return -EBUSY;
10438 }
10439
10440 return 0;
10441}
10442
10443static int bnx2x_release_nvram_lock(struct bnx2x *bp)
10444{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010445 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010446 int count, i;
10447 u32 val = 0;
10448
10449 /* adjust timeout for emulation/FPGA */
10450 count = NVRAM_TIMEOUT_COUNT;
10451 if (CHIP_REV_IS_SLOW(bp))
10452 count *= 100;
10453
10454 /* relinquish nvram interface */
10455 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10456 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
10457
10458 for (i = 0; i < count*10; i++) {
10459 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
10460 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
10461 break;
10462
10463 udelay(5);
10464 }
10465
10466 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010467 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010468 return -EBUSY;
10469 }
10470
10471 return 0;
10472}
10473
10474static void bnx2x_enable_nvram_access(struct bnx2x *bp)
10475{
10476 u32 val;
10477
10478 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
10479
10480 /* enable both bits, even on read */
10481 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
10482 (val | MCPR_NVM_ACCESS_ENABLE_EN |
10483 MCPR_NVM_ACCESS_ENABLE_WR_EN));
10484}
10485
10486static void bnx2x_disable_nvram_access(struct bnx2x *bp)
10487{
10488 u32 val;
10489
10490 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
10491
10492 /* disable both bits, even after read */
10493 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
10494 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
10495 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
10496}
10497
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010498static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010499 u32 cmd_flags)
10500{
Eliezer Tamirf1410642008-02-28 11:51:50 -080010501 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010502 u32 val;
10503
10504 /* build the command word */
10505 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
10506
10507 /* need to clear DONE bit separately */
10508 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
10509
10510 /* address of the NVRAM to read from */
10511 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
10512 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
10513
10514 /* issue a read command */
10515 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
10516
10517 /* adjust timeout for emulation/FPGA */
10518 count = NVRAM_TIMEOUT_COUNT;
10519 if (CHIP_REV_IS_SLOW(bp))
10520 count *= 100;
10521
10522 /* wait for completion */
10523 *ret_val = 0;
10524 rc = -EBUSY;
10525 for (i = 0; i < count; i++) {
10526 udelay(5);
10527 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
10528
10529 if (val & MCPR_NVM_COMMAND_DONE) {
10530 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010531 /* we read nvram data in cpu order
10532 * but ethtool sees it as an array of bytes
10533 * converting to big-endian will do the work */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010534 *ret_val = cpu_to_be32(val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010535 rc = 0;
10536 break;
10537 }
10538 }
10539
10540 return rc;
10541}
10542
10543static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
10544 int buf_size)
10545{
10546 int rc;
10547 u32 cmd_flags;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010548 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010549
10550 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010551 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010552 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010553 offset, buf_size);
10554 return -EINVAL;
10555 }
10556
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010557 if (offset + buf_size > bp->common.flash_size) {
10558 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010559 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010560 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010561 return -EINVAL;
10562 }
10563
10564 /* request access to nvram interface */
10565 rc = bnx2x_acquire_nvram_lock(bp);
10566 if (rc)
10567 return rc;
10568
10569 /* enable access to nvram interface */
10570 bnx2x_enable_nvram_access(bp);
10571
10572 /* read the first word(s) */
10573 cmd_flags = MCPR_NVM_COMMAND_FIRST;
10574 while ((buf_size > sizeof(u32)) && (rc == 0)) {
10575 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
10576 memcpy(ret_buf, &val, 4);
10577
10578 /* advance to the next dword */
10579 offset += sizeof(u32);
10580 ret_buf += sizeof(u32);
10581 buf_size -= sizeof(u32);
10582 cmd_flags = 0;
10583 }
10584
10585 if (rc == 0) {
10586 cmd_flags |= MCPR_NVM_COMMAND_LAST;
10587 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
10588 memcpy(ret_buf, &val, 4);
10589 }
10590
10591 /* disable access to nvram interface */
10592 bnx2x_disable_nvram_access(bp);
10593 bnx2x_release_nvram_lock(bp);
10594
10595 return rc;
10596}
10597
10598static int bnx2x_get_eeprom(struct net_device *dev,
10599 struct ethtool_eeprom *eeprom, u8 *eebuf)
10600{
10601 struct bnx2x *bp = netdev_priv(dev);
10602 int rc;
10603
Eilon Greenstein2add3ac2009-01-14 06:44:07 +000010604 if (!netif_running(dev))
10605 return -EAGAIN;
10606
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010607 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010608 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
10609 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
10610 eeprom->len, eeprom->len);
10611
10612 /* parameters already validated in ethtool_get_eeprom */
10613
10614 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
10615
10616 return rc;
10617}
10618
10619static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
10620 u32 cmd_flags)
10621{
Eliezer Tamirf1410642008-02-28 11:51:50 -080010622 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010623
10624 /* build the command word */
10625 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
10626
10627 /* need to clear DONE bit separately */
10628 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
10629
10630 /* write the data */
10631 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
10632
10633 /* address of the NVRAM to write to */
10634 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
10635 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
10636
10637 /* issue the write command */
10638 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
10639
10640 /* adjust timeout for emulation/FPGA */
10641 count = NVRAM_TIMEOUT_COUNT;
10642 if (CHIP_REV_IS_SLOW(bp))
10643 count *= 100;
10644
10645 /* wait for completion */
10646 rc = -EBUSY;
10647 for (i = 0; i < count; i++) {
10648 udelay(5);
10649 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
10650 if (val & MCPR_NVM_COMMAND_DONE) {
10651 rc = 0;
10652 break;
10653 }
10654 }
10655
10656 return rc;
10657}
10658
Eliezer Tamirf1410642008-02-28 11:51:50 -080010659#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010660
10661static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
10662 int buf_size)
10663{
10664 int rc;
10665 u32 cmd_flags;
10666 u32 align_offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010667 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010668
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010669 if (offset + buf_size > bp->common.flash_size) {
10670 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010671 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010672 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010673 return -EINVAL;
10674 }
10675
10676 /* request access to nvram interface */
10677 rc = bnx2x_acquire_nvram_lock(bp);
10678 if (rc)
10679 return rc;
10680
10681 /* enable access to nvram interface */
10682 bnx2x_enable_nvram_access(bp);
10683
10684 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
10685 align_offset = (offset & ~0x03);
10686 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
10687
10688 if (rc == 0) {
10689 val &= ~(0xff << BYTE_OFFSET(offset));
10690 val |= (*data_buf << BYTE_OFFSET(offset));
10691
10692 /* nvram data is returned as an array of bytes
10693 * convert it back to cpu order */
10694 val = be32_to_cpu(val);
10695
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010696 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
10697 cmd_flags);
10698 }
10699
10700 /* disable access to nvram interface */
10701 bnx2x_disable_nvram_access(bp);
10702 bnx2x_release_nvram_lock(bp);
10703
10704 return rc;
10705}
10706
10707static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
10708 int buf_size)
10709{
10710 int rc;
10711 u32 cmd_flags;
10712 u32 val;
10713 u32 written_so_far;
10714
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010715 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010716 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010717
10718 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010719 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010720 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010721 offset, buf_size);
10722 return -EINVAL;
10723 }
10724
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010725 if (offset + buf_size > bp->common.flash_size) {
10726 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010727 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010728 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010729 return -EINVAL;
10730 }
10731
10732 /* request access to nvram interface */
10733 rc = bnx2x_acquire_nvram_lock(bp);
10734 if (rc)
10735 return rc;
10736
10737 /* enable access to nvram interface */
10738 bnx2x_enable_nvram_access(bp);
10739
10740 written_so_far = 0;
10741 cmd_flags = MCPR_NVM_COMMAND_FIRST;
10742 while ((written_so_far < buf_size) && (rc == 0)) {
10743 if (written_so_far == (buf_size - sizeof(u32)))
10744 cmd_flags |= MCPR_NVM_COMMAND_LAST;
10745 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
10746 cmd_flags |= MCPR_NVM_COMMAND_LAST;
10747 else if ((offset % NVRAM_PAGE_SIZE) == 0)
10748 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
10749
10750 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010751
10752 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
10753
10754 /* advance to the next dword */
10755 offset += sizeof(u32);
10756 data_buf += sizeof(u32);
10757 written_so_far += sizeof(u32);
10758 cmd_flags = 0;
10759 }
10760
10761 /* disable access to nvram interface */
10762 bnx2x_disable_nvram_access(bp);
10763 bnx2x_release_nvram_lock(bp);
10764
10765 return rc;
10766}
10767
10768static int bnx2x_set_eeprom(struct net_device *dev,
10769 struct ethtool_eeprom *eeprom, u8 *eebuf)
10770{
10771 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010772 int port = BP_PORT(bp);
10773 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010774
Eilon Greenstein9f4c9582009-01-08 11:21:43 -080010775 if (!netif_running(dev))
10776 return -EAGAIN;
10777
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010778 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010779 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
10780 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
10781 eeprom->len, eeprom->len);
10782
10783 /* parameters already validated in ethtool_set_eeprom */
10784
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010785 /* PHY eeprom can be accessed only by the PMF */
10786 if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
10787 !bp->port.pmf)
10788 return -EINVAL;
10789
10790 if (eeprom->magic == 0x50485950) {
10791 /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
10792 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
10793
10794 bnx2x_acquire_phy_lock(bp);
10795 rc |= bnx2x_link_reset(&bp->link_params,
10796 &bp->link_vars, 0);
10797 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
10798 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
10799 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
10800 MISC_REGISTERS_GPIO_HIGH, port);
10801 bnx2x_release_phy_lock(bp);
10802 bnx2x_link_report(bp);
10803
10804 } else if (eeprom->magic == 0x50485952) {
10805 /* 'PHYR' (0x50485952): re-init link after FW upgrade */
Eilon Greensteinf34d28e2009-10-15 00:18:08 -070010806 if (bp->state == BNX2X_STATE_OPEN) {
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010807 bnx2x_acquire_phy_lock(bp);
10808 rc |= bnx2x_link_reset(&bp->link_params,
10809 &bp->link_vars, 1);
10810
10811 rc |= bnx2x_phy_init(&bp->link_params,
10812 &bp->link_vars);
10813 bnx2x_release_phy_lock(bp);
10814 bnx2x_calc_fc_adv(bp);
10815 }
10816 } else if (eeprom->magic == 0x53985943) {
10817 /* 'PHYC' (0x53985943): PHY FW upgrade completed */
10818 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
10819 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
10820 u8 ext_phy_addr =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +000010821 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010822
10823 /* DSP Remove Download Mode */
10824 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
10825 MISC_REGISTERS_GPIO_LOW, port);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010826
Yitchak Gertner4a37fb62008-08-13 15:50:23 -070010827 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010828
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010829 bnx2x_sfx7101_sp_sw_reset(bp, port, ext_phy_addr);
10830
10831 /* wait 0.5 sec to allow it to run */
10832 msleep(500);
10833 bnx2x_ext_phy_hw_reset(bp, port);
10834 msleep(500);
10835 bnx2x_release_phy_lock(bp);
10836 }
10837 } else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010838 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010839
10840 return rc;
10841}
10842
10843static int bnx2x_get_coalesce(struct net_device *dev,
10844 struct ethtool_coalesce *coal)
10845{
10846 struct bnx2x *bp = netdev_priv(dev);
10847
10848 memset(coal, 0, sizeof(struct ethtool_coalesce));
10849
10850 coal->rx_coalesce_usecs = bp->rx_ticks;
10851 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010852
10853 return 0;
10854}
10855
10856static int bnx2x_set_coalesce(struct net_device *dev,
10857 struct ethtool_coalesce *coal)
10858{
10859 struct bnx2x *bp = netdev_priv(dev);
10860
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010861 bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
10862 if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
10863 bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010864
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010865 bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
10866 if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
10867 bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010868
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010869 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010870 bnx2x_update_coalesce(bp);
10871
10872 return 0;
10873}
10874
10875static void bnx2x_get_ringparam(struct net_device *dev,
10876 struct ethtool_ringparam *ering)
10877{
10878 struct bnx2x *bp = netdev_priv(dev);
10879
10880 ering->rx_max_pending = MAX_RX_AVAIL;
10881 ering->rx_mini_max_pending = 0;
10882 ering->rx_jumbo_max_pending = 0;
10883
10884 ering->rx_pending = bp->rx_ring_size;
10885 ering->rx_mini_pending = 0;
10886 ering->rx_jumbo_pending = 0;
10887
10888 ering->tx_max_pending = MAX_TX_AVAIL;
10889 ering->tx_pending = bp->tx_ring_size;
10890}
10891
10892static int bnx2x_set_ringparam(struct net_device *dev,
10893 struct ethtool_ringparam *ering)
10894{
10895 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010896 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010897
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010898 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
10899 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
10900 return -EAGAIN;
10901 }
10902
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010903 if ((ering->rx_pending > MAX_RX_AVAIL) ||
10904 (ering->tx_pending > MAX_TX_AVAIL) ||
10905 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
10906 return -EINVAL;
10907
10908 bp->rx_ring_size = ering->rx_pending;
10909 bp->tx_ring_size = ering->tx_pending;
10910
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010911 if (netif_running(dev)) {
10912 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10913 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010914 }
10915
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010916 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010917}
10918
10919static void bnx2x_get_pauseparam(struct net_device *dev,
10920 struct ethtool_pauseparam *epause)
10921{
10922 struct bnx2x *bp = netdev_priv(dev);
10923
Eilon Greenstein356e2382009-02-12 08:38:32 +000010924 epause->autoneg = (bp->link_params.req_flow_ctrl ==
10925 BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010926 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
10927
David S. Millerc0700f92008-12-16 23:53:20 -080010928 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
10929 BNX2X_FLOW_CTRL_RX);
10930 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
10931 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010932
10933 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
10934 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
10935 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
10936}
10937
10938static int bnx2x_set_pauseparam(struct net_device *dev,
10939 struct ethtool_pauseparam *epause)
10940{
10941 struct bnx2x *bp = netdev_priv(dev);
10942
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010943 if (IS_E1HMF(bp))
10944 return 0;
10945
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010946 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
10947 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
10948 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
10949
David S. Millerc0700f92008-12-16 23:53:20 -080010950 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010951
10952 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -080010953 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010954
10955 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -080010956 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010957
David S. Millerc0700f92008-12-16 23:53:20 -080010958 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
10959 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010960
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010961 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010962 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -070010963 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -080010964 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010965 }
10966
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010967 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -080010968 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010969 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010970
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010971 DP(NETIF_MSG_LINK,
10972 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010973
10974 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010975 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010976 bnx2x_link_set(bp);
10977 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010978
10979 return 0;
10980}
10981
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010982static int bnx2x_set_flags(struct net_device *dev, u32 data)
10983{
10984 struct bnx2x *bp = netdev_priv(dev);
10985 int changed = 0;
10986 int rc = 0;
10987
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010988 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
10989 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
10990 return -EAGAIN;
10991 }
10992
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010993 /* TPA requires Rx CSUM offloading */
10994 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
Vladislav Zolotarovd43a7e62010-02-17 02:03:40 +000010995 if (!disable_tpa) {
10996 if (!(dev->features & NETIF_F_LRO)) {
10997 dev->features |= NETIF_F_LRO;
10998 bp->flags |= TPA_ENABLE_FLAG;
10999 changed = 1;
11000 }
11001 } else
11002 rc = -EINVAL;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011003 } else if (dev->features & NETIF_F_LRO) {
11004 dev->features &= ~NETIF_F_LRO;
11005 bp->flags &= ~TPA_ENABLE_FLAG;
11006 changed = 1;
11007 }
11008
Tom Herbertc68ed252010-04-23 00:10:52 -070011009 if (data & ETH_FLAG_RXHASH)
11010 dev->features |= NETIF_F_RXHASH;
11011 else
11012 dev->features &= ~NETIF_F_RXHASH;
11013
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011014 if (changed && netif_running(dev)) {
11015 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
11016 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
11017 }
11018
11019 return rc;
11020}
11021
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011022static u32 bnx2x_get_rx_csum(struct net_device *dev)
11023{
11024 struct bnx2x *bp = netdev_priv(dev);
11025
11026 return bp->rx_csum;
11027}
11028
11029static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
11030{
11031 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011032 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011033
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011034 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
11035 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
11036 return -EAGAIN;
11037 }
11038
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011039 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011040
11041 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
11042 TPA'ed packets will be discarded due to wrong TCP CSUM */
11043 if (!data) {
11044 u32 flags = ethtool_op_get_flags(dev);
11045
11046 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
11047 }
11048
11049 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011050}
11051
11052static int bnx2x_set_tso(struct net_device *dev, u32 data)
11053{
Eilon Greenstein755735e2008-06-23 20:35:13 -070011054 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011055 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -070011056 dev->features |= NETIF_F_TSO6;
11057 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011058 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -070011059 dev->features &= ~NETIF_F_TSO6;
11060 }
11061
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011062 return 0;
11063}
11064
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011065static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011066 char string[ETH_GSTRING_LEN];
11067} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011068 { "register_test (offline)" },
11069 { "memory_test (offline)" },
11070 { "loopback_test (offline)" },
11071 { "nvram_test (online)" },
11072 { "interrupt_test (online)" },
11073 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +000011074 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011075};
11076
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011077static int bnx2x_test_registers(struct bnx2x *bp)
11078{
11079 int idx, i, rc = -ENODEV;
11080 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011081 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011082 static const struct {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011083 u32 offset0;
11084 u32 offset1;
11085 u32 mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011086 } reg_tbl[] = {
11087/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
11088 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
11089 { HC_REG_AGG_INT_0, 4, 0x000003ff },
11090 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
11091 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
11092 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
11093 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
11094 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
11095 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
11096 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
11097/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
11098 { QM_REG_CONNNUM_0, 4, 0x000fffff },
11099 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
11100 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
11101 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
11102 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
11103 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
11104 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011105 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000011106 { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
11107/* 20 */ { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011108 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
11109 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
11110 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
11111 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
11112 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
11113 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
11114 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
11115 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000011116 { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
11117/* 30 */ { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011118 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
11119 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
11120 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
11121 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
11122 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
11123 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
11124
11125 { 0xffffffff, 0, 0x00000000 }
11126 };
11127
11128 if (!netif_running(bp->dev))
11129 return rc;
11130
11131 /* Repeat the test twice:
11132 First by writing 0x00000000, second by writing 0xffffffff */
11133 for (idx = 0; idx < 2; idx++) {
11134
11135 switch (idx) {
11136 case 0:
11137 wr_val = 0;
11138 break;
11139 case 1:
11140 wr_val = 0xffffffff;
11141 break;
11142 }
11143
11144 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
11145 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011146
11147 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
11148 mask = reg_tbl[i].mask;
11149
11150 save_val = REG_RD(bp, offset);
11151
Vladislav Zolotarov8eb5a202010-04-19 01:14:37 +000011152 REG_WR(bp, offset, (wr_val & mask));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011153 val = REG_RD(bp, offset);
11154
11155 /* Restore the original register's value */
11156 REG_WR(bp, offset, save_val);
11157
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011158 /* verify value is as expected */
11159 if ((val & mask) != (wr_val & mask)) {
11160 DP(NETIF_MSG_PROBE,
11161 "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
11162 offset, val, wr_val, mask);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011163 goto test_reg_exit;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011164 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011165 }
11166 }
11167
11168 rc = 0;
11169
11170test_reg_exit:
11171 return rc;
11172}
11173
11174static int bnx2x_test_memory(struct bnx2x *bp)
11175{
11176 int i, j, rc = -ENODEV;
11177 u32 val;
11178 static const struct {
11179 u32 offset;
11180 int size;
11181 } mem_tbl[] = {
11182 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
11183 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
11184 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
11185 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
11186 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
11187 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
11188 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
11189
11190 { 0xffffffff, 0 }
11191 };
11192 static const struct {
11193 char *name;
11194 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011195 u32 e1_mask;
11196 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011197 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011198 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
11199 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
11200 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
11201 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
11202 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
11203 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011204
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011205 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011206 };
11207
11208 if (!netif_running(bp->dev))
11209 return rc;
11210
11211 /* Go through all the memories */
11212 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
11213 for (j = 0; j < mem_tbl[i].size; j++)
11214 REG_RD(bp, mem_tbl[i].offset + j*4);
11215
11216 /* Check the parity status */
11217 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
11218 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011219 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
11220 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011221 DP(NETIF_MSG_HW,
11222 "%s is 0x%x\n", prty_tbl[i].name, val);
11223 goto test_mem_exit;
11224 }
11225 }
11226
11227 rc = 0;
11228
11229test_mem_exit:
11230 return rc;
11231}
11232
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011233static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
11234{
11235 int cnt = 1000;
11236
11237 if (link_up)
11238 while (bnx2x_link_test(bp) && cnt--)
11239 msleep(10);
11240}
11241
11242static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
11243{
11244 unsigned int pkt_size, num_pkts, i;
11245 struct sk_buff *skb;
11246 unsigned char *packet;
Eilon Greensteinca003922009-08-12 22:53:28 -070011247 struct bnx2x_fastpath *fp_rx = &bp->fp[0];
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011248 struct bnx2x_fastpath *fp_tx = &bp->fp[0];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011249 u16 tx_start_idx, tx_idx;
11250 u16 rx_start_idx, rx_idx;
Eilon Greensteinca003922009-08-12 22:53:28 -070011251 u16 pkt_prod, bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011252 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070011253 struct eth_tx_start_bd *tx_start_bd;
11254 struct eth_tx_parse_bd *pbd = NULL;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011255 dma_addr_t mapping;
11256 union eth_rx_cqe *cqe;
11257 u8 cqe_fp_flags;
11258 struct sw_rx_bd *rx_buf;
11259 u16 len;
11260 int rc = -ENODEV;
11261
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011262 /* check the loopback mode */
11263 switch (loopback_mode) {
11264 case BNX2X_PHY_LOOPBACK:
11265 if (bp->link_params.loopback_mode != LOOPBACK_XGXS_10)
11266 return -EINVAL;
11267 break;
11268 case BNX2X_MAC_LOOPBACK:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011269 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011270 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011271 break;
11272 default:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011273 return -EINVAL;
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011274 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011275
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011276 /* prepare the loopback packet */
11277 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
11278 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011279 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
11280 if (!skb) {
11281 rc = -ENOMEM;
11282 goto test_loopback_exit;
11283 }
11284 packet = skb_put(skb, pkt_size);
11285 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
Eilon Greensteinca003922009-08-12 22:53:28 -070011286 memset(packet + ETH_ALEN, 0, ETH_ALEN);
11287 memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011288 for (i = ETH_HLEN; i < pkt_size; i++)
11289 packet[i] = (unsigned char) (i & 0xff);
11290
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011291 /* send the loopback packet */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011292 num_pkts = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070011293 tx_start_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
11294 rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011295
Eilon Greensteinca003922009-08-12 22:53:28 -070011296 pkt_prod = fp_tx->tx_pkt_prod++;
11297 tx_buf = &fp_tx->tx_buf_ring[TX_BD(pkt_prod)];
11298 tx_buf->first_bd = fp_tx->tx_bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011299 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070011300 tx_buf->flags = 0;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011301
Eilon Greensteinca003922009-08-12 22:53:28 -070011302 bd_prod = TX_BD(fp_tx->tx_bd_prod);
11303 tx_start_bd = &fp_tx->tx_desc_ring[bd_prod].start_bd;
FUJITA Tomonori1a983142010-04-04 01:51:03 +000011304 mapping = dma_map_single(&bp->pdev->dev, skb->data,
11305 skb_headlen(skb), DMA_TO_DEVICE);
Eilon Greensteinca003922009-08-12 22:53:28 -070011306 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
11307 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
11308 tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
11309 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
11310 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
11311 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
11312 tx_start_bd->general_data = ((UNICAST_ADDRESS <<
11313 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT) | 1);
11314
11315 /* turn on parsing and get a BD */
11316 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
11317 pbd = &fp_tx->tx_desc_ring[bd_prod].parse_bd;
11318
11319 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011320
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080011321 wmb();
11322
Eilon Greensteinca003922009-08-12 22:53:28 -070011323 fp_tx->tx_db.data.prod += 2;
11324 barrier();
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011325 DOORBELL(bp, fp_tx->index, fp_tx->tx_db.raw);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011326
11327 mmiowb();
11328
11329 num_pkts++;
Eilon Greensteinca003922009-08-12 22:53:28 -070011330 fp_tx->tx_bd_prod += 2; /* start + pbd */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011331
11332 udelay(100);
11333
Eilon Greensteinca003922009-08-12 22:53:28 -070011334 tx_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011335 if (tx_idx != tx_start_idx + num_pkts)
11336 goto test_loopback_exit;
11337
Eilon Greensteinca003922009-08-12 22:53:28 -070011338 rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011339 if (rx_idx != rx_start_idx + num_pkts)
11340 goto test_loopback_exit;
11341
Eilon Greensteinca003922009-08-12 22:53:28 -070011342 cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011343 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
11344 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
11345 goto test_loopback_rx_exit;
11346
11347 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
11348 if (len != pkt_size)
11349 goto test_loopback_rx_exit;
11350
Eilon Greensteinca003922009-08-12 22:53:28 -070011351 rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011352 skb = rx_buf->skb;
11353 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
11354 for (i = ETH_HLEN; i < pkt_size; i++)
11355 if (*(skb->data + i) != (unsigned char) (i & 0xff))
11356 goto test_loopback_rx_exit;
11357
11358 rc = 0;
11359
11360test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011361
Eilon Greensteinca003922009-08-12 22:53:28 -070011362 fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
11363 fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
11364 fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
11365 fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011366
11367 /* Update producers */
Eilon Greensteinca003922009-08-12 22:53:28 -070011368 bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
11369 fp_rx->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011370
11371test_loopback_exit:
11372 bp->link_params.loopback_mode = LOOPBACK_NONE;
11373
11374 return rc;
11375}
11376
11377static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
11378{
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011379 int rc = 0, res;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011380
Vladislav Zolotarov2145a922010-04-19 01:13:49 +000011381 if (BP_NOMCP(bp))
11382 return rc;
11383
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011384 if (!netif_running(bp->dev))
11385 return BNX2X_LOOPBACK_FAILED;
11386
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011387 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000011388 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011389
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011390 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up);
11391 if (res) {
11392 DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
11393 rc |= BNX2X_PHY_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011394 }
11395
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011396 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up);
11397 if (res) {
11398 DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
11399 rc |= BNX2X_MAC_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011400 }
11401
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000011402 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011403 bnx2x_netif_start(bp);
11404
11405 return rc;
11406}
11407
11408#define CRC32_RESIDUAL 0xdebb20e3
11409
11410static int bnx2x_test_nvram(struct bnx2x *bp)
11411{
11412 static const struct {
11413 int offset;
11414 int size;
11415 } nvram_tbl[] = {
11416 { 0, 0x14 }, /* bootstrap */
11417 { 0x14, 0xec }, /* dir */
11418 { 0x100, 0x350 }, /* manuf_info */
11419 { 0x450, 0xf0 }, /* feature_info */
11420 { 0x640, 0x64 }, /* upgrade_key_info */
11421 { 0x6a4, 0x64 },
11422 { 0x708, 0x70 }, /* manuf_key_info */
11423 { 0x778, 0x70 },
11424 { 0, 0 }
11425 };
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000011426 __be32 buf[0x350 / 4];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011427 u8 *data = (u8 *)buf;
11428 int i, rc;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011429 u32 magic, crc;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011430
Vladislav Zolotarov2145a922010-04-19 01:13:49 +000011431 if (BP_NOMCP(bp))
11432 return 0;
11433
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011434 rc = bnx2x_nvram_read(bp, 0, data, 4);
11435 if (rc) {
Eilon Greensteinf5372252009-02-12 08:38:30 +000011436 DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011437 goto test_nvram_exit;
11438 }
11439
11440 magic = be32_to_cpu(buf[0]);
11441 if (magic != 0x669955aa) {
11442 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
11443 rc = -ENODEV;
11444 goto test_nvram_exit;
11445 }
11446
11447 for (i = 0; nvram_tbl[i].size; i++) {
11448
11449 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
11450 nvram_tbl[i].size);
11451 if (rc) {
11452 DP(NETIF_MSG_PROBE,
Eilon Greensteinf5372252009-02-12 08:38:30 +000011453 "nvram_tbl[%d] read data (rc %d)\n", i, rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011454 goto test_nvram_exit;
11455 }
11456
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011457 crc = ether_crc_le(nvram_tbl[i].size, data);
11458 if (crc != CRC32_RESIDUAL) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011459 DP(NETIF_MSG_PROBE,
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011460 "nvram_tbl[%d] crc value (0x%08x)\n", i, crc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011461 rc = -ENODEV;
11462 goto test_nvram_exit;
11463 }
11464 }
11465
11466test_nvram_exit:
11467 return rc;
11468}
11469
11470static int bnx2x_test_intr(struct bnx2x *bp)
11471{
11472 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
11473 int i, rc;
11474
11475 if (!netif_running(bp->dev))
11476 return -ENODEV;
11477
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011478 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +000011479 if (CHIP_IS_E1(bp))
Vladislav Zolotarov0c43f432010-02-17 02:04:00 +000011480 /* use last unicast entries */
11481 config->hdr.offset = (BP_PORT(bp) ? 63 : 31);
Eilon Greensteinaf246402009-01-14 06:43:59 +000011482 else
11483 config->hdr.offset = BP_FUNC(bp);
Eilon Greenstein0626b892009-02-12 08:38:14 +000011484 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011485 config->hdr.reserved1 = 0;
11486
Michael Chane665bfd2009-10-10 13:46:54 +000011487 bp->set_mac_pending++;
11488 smp_wmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011489 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
11490 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
11491 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
11492 if (rc == 0) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011493 for (i = 0; i < 10; i++) {
11494 if (!bp->set_mac_pending)
11495 break;
Michael Chane665bfd2009-10-10 13:46:54 +000011496 smp_rmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011497 msleep_interruptible(10);
11498 }
11499 if (i == 10)
11500 rc = -ENODEV;
11501 }
11502
11503 return rc;
11504}
11505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011506static void bnx2x_self_test(struct net_device *dev,
11507 struct ethtool_test *etest, u64 *buf)
11508{
11509 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011510
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011511 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
11512 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
11513 etest->flags |= ETH_TEST_FL_FAILED;
11514 return;
11515 }
11516
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011517 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
11518
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011519 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011520 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011521
Eilon Greenstein33471622008-08-13 15:59:08 -070011522 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011523 if (IS_E1HMF(bp))
11524 etest->flags &= ~ETH_TEST_FL_OFFLINE;
11525
11526 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Eilon Greenstein279abdf2009-07-21 05:47:22 +000011527 int port = BP_PORT(bp);
11528 u32 val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011529 u8 link_up;
11530
Eilon Greenstein279abdf2009-07-21 05:47:22 +000011531 /* save current value of input enable for TX port IF */
11532 val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
11533 /* disable input for TX port IF */
11534 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
11535
Eilon Greenstein061bc702009-10-15 00:18:47 -070011536 link_up = (bnx2x_link_test(bp) == 0);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011537 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
11538 bnx2x_nic_load(bp, LOAD_DIAG);
11539 /* wait until link state is restored */
11540 bnx2x_wait_for_link(bp, link_up);
11541
11542 if (bnx2x_test_registers(bp) != 0) {
11543 buf[0] = 1;
11544 etest->flags |= ETH_TEST_FL_FAILED;
11545 }
11546 if (bnx2x_test_memory(bp) != 0) {
11547 buf[1] = 1;
11548 etest->flags |= ETH_TEST_FL_FAILED;
11549 }
11550 buf[2] = bnx2x_test_loopback(bp, link_up);
11551 if (buf[2] != 0)
11552 etest->flags |= ETH_TEST_FL_FAILED;
11553
11554 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
Eilon Greenstein279abdf2009-07-21 05:47:22 +000011555
11556 /* restore input for TX port IF */
11557 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
11558
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011559 bnx2x_nic_load(bp, LOAD_NORMAL);
11560 /* wait until link state is restored */
11561 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011562 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011563 if (bnx2x_test_nvram(bp) != 0) {
11564 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011565 etest->flags |= ETH_TEST_FL_FAILED;
11566 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011567 if (bnx2x_test_intr(bp) != 0) {
11568 buf[4] = 1;
11569 etest->flags |= ETH_TEST_FL_FAILED;
11570 }
11571 if (bp->port.pmf)
11572 if (bnx2x_link_test(bp) != 0) {
11573 buf[5] = 1;
11574 etest->flags |= ETH_TEST_FL_FAILED;
11575 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011576
11577#ifdef BNX2X_EXTRA_DEBUG
11578 bnx2x_panic_dump(bp);
11579#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011580}
11581
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011582static const struct {
11583 long offset;
11584 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +000011585 u8 string[ETH_GSTRING_LEN];
11586} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
11587/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
11588 { Q_STATS_OFFSET32(error_bytes_received_hi),
11589 8, "[%d]: rx_error_bytes" },
11590 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
11591 8, "[%d]: rx_ucast_packets" },
11592 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
11593 8, "[%d]: rx_mcast_packets" },
11594 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
11595 8, "[%d]: rx_bcast_packets" },
11596 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
11597 { Q_STATS_OFFSET32(rx_err_discard_pkt),
11598 4, "[%d]: rx_phy_ip_err_discards"},
11599 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
11600 4, "[%d]: rx_skb_alloc_discard" },
11601 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
11602
11603/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
11604 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011605 8, "[%d]: tx_ucast_packets" },
11606 { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
11607 8, "[%d]: tx_mcast_packets" },
11608 { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
11609 8, "[%d]: tx_bcast_packets" }
Eilon Greensteinde832a52009-02-12 08:36:33 +000011610};
11611
11612static const struct {
11613 long offset;
11614 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011615 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011616#define STATS_FLAGS_PORT 1
11617#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +000011618#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011619 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011620} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +000011621/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
11622 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011623 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011624 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011625 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011626 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011627 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011628 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011629 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011630 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011631 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011632 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011633 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011634 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000011635 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
11636 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
11637 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
11638 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
11639/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
11640 8, STATS_FLAGS_PORT, "rx_fragments" },
11641 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
11642 8, STATS_FLAGS_PORT, "rx_jabbers" },
11643 { STATS_OFFSET32(no_buff_discard_hi),
11644 8, STATS_FLAGS_BOTH, "rx_discards" },
11645 { STATS_OFFSET32(mac_filter_discard),
11646 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
11647 { STATS_OFFSET32(xxoverflow_discard),
11648 4, STATS_FLAGS_PORT, "rx_fw_discards" },
11649 { STATS_OFFSET32(brb_drop_hi),
11650 8, STATS_FLAGS_PORT, "rx_brb_discard" },
11651 { STATS_OFFSET32(brb_truncate_hi),
11652 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
11653 { STATS_OFFSET32(pause_frames_received_hi),
11654 8, STATS_FLAGS_PORT, "rx_pause_frames" },
11655 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
11656 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
11657 { STATS_OFFSET32(nig_timer_max),
11658 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
11659/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
11660 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
11661 { STATS_OFFSET32(rx_skb_alloc_failed),
11662 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
11663 { STATS_OFFSET32(hw_csum_err),
11664 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
11665
11666 { STATS_OFFSET32(total_bytes_transmitted_hi),
11667 8, STATS_FLAGS_BOTH, "tx_bytes" },
11668 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
11669 8, STATS_FLAGS_PORT, "tx_error_bytes" },
11670 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011671 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
11672 { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
11673 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
11674 { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
11675 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000011676 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
11677 8, STATS_FLAGS_PORT, "tx_mac_errors" },
11678 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
11679 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011680/* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011681 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011682 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011683 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011684 { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011685 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011686 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011687 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011688 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011689 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011690 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011691 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011692 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011693 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011694 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011695 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011696 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011697 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011698 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011699 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011700/* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011701 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011702 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011703 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011704 { STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011705 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000011706 { STATS_OFFSET32(pause_frames_sent_hi),
11707 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011708};
11709
Eilon Greensteinde832a52009-02-12 08:36:33 +000011710#define IS_PORT_STAT(i) \
11711 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
11712#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
11713#define IS_E1HMF_MODE_STAT(bp) \
Joe Perches7995c642010-02-17 15:01:52 +000011714 (IS_E1HMF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011715
Ben Hutchings15f0a392009-10-01 11:58:24 +000011716static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
11717{
11718 struct bnx2x *bp = netdev_priv(dev);
11719 int i, num_stats;
11720
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011721 switch (stringset) {
Ben Hutchings15f0a392009-10-01 11:58:24 +000011722 case ETH_SS_STATS:
11723 if (is_multi(bp)) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011724 num_stats = BNX2X_NUM_Q_STATS * bp->num_queues;
Ben Hutchings15f0a392009-10-01 11:58:24 +000011725 if (!IS_E1HMF_MODE_STAT(bp))
11726 num_stats += BNX2X_NUM_STATS;
11727 } else {
11728 if (IS_E1HMF_MODE_STAT(bp)) {
11729 num_stats = 0;
11730 for (i = 0; i < BNX2X_NUM_STATS; i++)
11731 if (IS_FUNC_STAT(i))
11732 num_stats++;
11733 } else
11734 num_stats = BNX2X_NUM_STATS;
11735 }
11736 return num_stats;
11737
11738 case ETH_SS_TEST:
11739 return BNX2X_NUM_TESTS;
11740
11741 default:
11742 return -EINVAL;
11743 }
11744}
11745
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011746static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
11747{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011748 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000011749 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011750
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011751 switch (stringset) {
11752 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +000011753 if (is_multi(bp)) {
11754 k = 0;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011755 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000011756 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
11757 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
11758 bnx2x_q_stats_arr[j].string, i);
11759 k += BNX2X_NUM_Q_STATS;
11760 }
11761 if (IS_E1HMF_MODE_STAT(bp))
11762 break;
11763 for (j = 0; j < BNX2X_NUM_STATS; j++)
11764 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
11765 bnx2x_stats_arr[j].string);
11766 } else {
11767 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
11768 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
11769 continue;
11770 strcpy(buf + j*ETH_GSTRING_LEN,
11771 bnx2x_stats_arr[i].string);
11772 j++;
11773 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011774 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011775 break;
11776
11777 case ETH_SS_TEST:
11778 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
11779 break;
11780 }
11781}
11782
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011783static void bnx2x_get_ethtool_stats(struct net_device *dev,
11784 struct ethtool_stats *stats, u64 *buf)
11785{
11786 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000011787 u32 *hw_stats, *offset;
11788 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011789
Eilon Greensteinde832a52009-02-12 08:36:33 +000011790 if (is_multi(bp)) {
11791 k = 0;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011792 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000011793 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
11794 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
11795 if (bnx2x_q_stats_arr[j].size == 0) {
11796 /* skip this counter */
11797 buf[k + j] = 0;
11798 continue;
11799 }
11800 offset = (hw_stats +
11801 bnx2x_q_stats_arr[j].offset);
11802 if (bnx2x_q_stats_arr[j].size == 4) {
11803 /* 4-byte counter */
11804 buf[k + j] = (u64) *offset;
11805 continue;
11806 }
11807 /* 8-byte counter */
11808 buf[k + j] = HILO_U64(*offset, *(offset + 1));
11809 }
11810 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011811 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000011812 if (IS_E1HMF_MODE_STAT(bp))
11813 return;
11814 hw_stats = (u32 *)&bp->eth_stats;
11815 for (j = 0; j < BNX2X_NUM_STATS; j++) {
11816 if (bnx2x_stats_arr[j].size == 0) {
11817 /* skip this counter */
11818 buf[k + j] = 0;
11819 continue;
11820 }
11821 offset = (hw_stats + bnx2x_stats_arr[j].offset);
11822 if (bnx2x_stats_arr[j].size == 4) {
11823 /* 4-byte counter */
11824 buf[k + j] = (u64) *offset;
11825 continue;
11826 }
11827 /* 8-byte counter */
11828 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011829 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000011830 } else {
11831 hw_stats = (u32 *)&bp->eth_stats;
11832 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
11833 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
11834 continue;
11835 if (bnx2x_stats_arr[i].size == 0) {
11836 /* skip this counter */
11837 buf[j] = 0;
11838 j++;
11839 continue;
11840 }
11841 offset = (hw_stats + bnx2x_stats_arr[i].offset);
11842 if (bnx2x_stats_arr[i].size == 4) {
11843 /* 4-byte counter */
11844 buf[j] = (u64) *offset;
11845 j++;
11846 continue;
11847 }
11848 /* 8-byte counter */
11849 buf[j] = HILO_U64(*offset, *(offset + 1));
11850 j++;
11851 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011852 }
11853}
11854
11855static int bnx2x_phys_id(struct net_device *dev, u32 data)
11856{
11857 struct bnx2x *bp = netdev_priv(dev);
11858 int i;
11859
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011860 if (!netif_running(dev))
11861 return 0;
11862
11863 if (!bp->port.pmf)
11864 return 0;
11865
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011866 if (data == 0)
11867 data = 2;
11868
11869 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011870 if ((i % 2) == 0)
Yaniv Rosner7846e472009-11-05 19:18:07 +020011871 bnx2x_set_led(&bp->link_params, LED_MODE_OPER,
11872 SPEED_1000);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011873 else
Yaniv Rosner7846e472009-11-05 19:18:07 +020011874 bnx2x_set_led(&bp->link_params, LED_MODE_OFF, 0);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011875
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011876 msleep_interruptible(500);
11877 if (signal_pending(current))
11878 break;
11879 }
11880
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011881 if (bp->link_vars.link_up)
Yaniv Rosner7846e472009-11-05 19:18:07 +020011882 bnx2x_set_led(&bp->link_params, LED_MODE_OPER,
11883 bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011884
11885 return 0;
11886}
11887
Stephen Hemminger0fc0b732009-09-02 01:03:33 -070011888static const struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011889 .get_settings = bnx2x_get_settings,
11890 .set_settings = bnx2x_set_settings,
11891 .get_drvinfo = bnx2x_get_drvinfo,
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000011892 .get_regs_len = bnx2x_get_regs_len,
11893 .get_regs = bnx2x_get_regs,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011894 .get_wol = bnx2x_get_wol,
11895 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011896 .get_msglevel = bnx2x_get_msglevel,
11897 .set_msglevel = bnx2x_set_msglevel,
11898 .nway_reset = bnx2x_nway_reset,
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070011899 .get_link = bnx2x_get_link,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011900 .get_eeprom_len = bnx2x_get_eeprom_len,
11901 .get_eeprom = bnx2x_get_eeprom,
11902 .set_eeprom = bnx2x_set_eeprom,
11903 .get_coalesce = bnx2x_get_coalesce,
11904 .set_coalesce = bnx2x_set_coalesce,
11905 .get_ringparam = bnx2x_get_ringparam,
11906 .set_ringparam = bnx2x_set_ringparam,
11907 .get_pauseparam = bnx2x_get_pauseparam,
11908 .set_pauseparam = bnx2x_set_pauseparam,
11909 .get_rx_csum = bnx2x_get_rx_csum,
11910 .set_rx_csum = bnx2x_set_rx_csum,
11911 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -070011912 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011913 .set_flags = bnx2x_set_flags,
11914 .get_flags = ethtool_op_get_flags,
11915 .get_sg = ethtool_op_get_sg,
11916 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011917 .get_tso = ethtool_op_get_tso,
11918 .set_tso = bnx2x_set_tso,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011919 .self_test = bnx2x_self_test,
Ben Hutchings15f0a392009-10-01 11:58:24 +000011920 .get_sset_count = bnx2x_get_sset_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011921 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011922 .phys_id = bnx2x_phys_id,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011923 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011924};
11925
11926/* end of ethtool_ops */
11927
11928/****************************************************************************
11929* General service functions
11930****************************************************************************/
11931
11932static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
11933{
11934 u16 pmcsr;
11935
11936 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
11937
11938 switch (state) {
11939 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011940 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011941 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
11942 PCI_PM_CTRL_PME_STATUS));
11943
11944 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -070011945 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011946 msleep(20);
11947 break;
11948
11949 case PCI_D3hot:
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011950 /* If there are other clients above don't
11951 shut down the power */
11952 if (atomic_read(&bp->pdev->enable_cnt) != 1)
11953 return 0;
11954 /* Don't shut down the power for emulation and FPGA */
11955 if (CHIP_REV_IS_SLOW(bp))
11956 return 0;
11957
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011958 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
11959 pmcsr |= 3;
11960
11961 if (bp->wol)
11962 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
11963
11964 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
11965 pmcsr);
11966
11967 /* No more memory access after this point until
11968 * device is brought back to D0.
11969 */
11970 break;
11971
11972 default:
11973 return -EINVAL;
11974 }
11975 return 0;
11976}
11977
Eilon Greenstein237907c2009-01-14 06:42:44 +000011978static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
11979{
11980 u16 rx_cons_sb;
11981
11982 /* Tell compiler that status block fields can change */
11983 barrier();
11984 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
11985 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
11986 rx_cons_sb++;
11987 return (fp->rx_comp_cons != rx_cons_sb);
11988}
11989
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011990/*
11991 * net_device service functions
11992 */
11993
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011994static int bnx2x_poll(struct napi_struct *napi, int budget)
11995{
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011996 int work_done = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011997 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
11998 napi);
11999 struct bnx2x *bp = fp->bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012000
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012001 while (1) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012002#ifdef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012003 if (unlikely(bp->panic)) {
12004 napi_complete(napi);
12005 return 0;
12006 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012007#endif
12008
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012009 if (bnx2x_has_tx_work(fp))
12010 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012011
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012012 if (bnx2x_has_rx_work(fp)) {
12013 work_done += bnx2x_rx_int(fp, budget - work_done);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012014
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012015 /* must not complete if we consumed full budget */
12016 if (work_done >= budget)
12017 break;
12018 }
Eilon Greenstein356e2382009-02-12 08:38:32 +000012019
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012020 /* Fall out from the NAPI loop if needed */
12021 if (!(bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
12022 bnx2x_update_fpsb_idx(fp);
12023 /* bnx2x_has_rx_work() reads the status block, thus we need
12024 * to ensure that status block indices have been actually read
12025 * (bnx2x_update_fpsb_idx) prior to this check
12026 * (bnx2x_has_rx_work) so that we won't write the "newer"
12027 * value of the status block to IGU (if there was a DMA right
12028 * after bnx2x_has_rx_work and if there is no rmb, the memory
12029 * reading (bnx2x_update_fpsb_idx) may be postponed to right
12030 * before bnx2x_ack_sb). In this case there will never be
12031 * another interrupt until there is another update of the
12032 * status block, while there is still unhandled work.
12033 */
12034 rmb();
12035
12036 if (!(bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
12037 napi_complete(napi);
12038 /* Re-enable interrupts */
12039 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
12040 le16_to_cpu(fp->fp_c_idx),
12041 IGU_INT_NOP, 1);
12042 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
12043 le16_to_cpu(fp->fp_u_idx),
12044 IGU_INT_ENABLE, 1);
12045 break;
12046 }
12047 }
Eilon Greenstein8534f322009-03-02 07:59:45 +000012048 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012049
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012050 return work_done;
12051}
12052
Eilon Greenstein755735e2008-06-23 20:35:13 -070012053
12054/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -070012055 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735e2008-06-23 20:35:13 -070012056 * we use one mapping for both BDs
12057 * So far this has only been observed to happen
12058 * in Other Operating Systems(TM)
12059 */
12060static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
12061 struct bnx2x_fastpath *fp,
Eilon Greensteinca003922009-08-12 22:53:28 -070012062 struct sw_tx_bd *tx_buf,
12063 struct eth_tx_start_bd **tx_bd, u16 hlen,
Eilon Greenstein755735e2008-06-23 20:35:13 -070012064 u16 bd_prod, int nbd)
12065{
Eilon Greensteinca003922009-08-12 22:53:28 -070012066 struct eth_tx_start_bd *h_tx_bd = *tx_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012067 struct eth_tx_bd *d_tx_bd;
12068 dma_addr_t mapping;
12069 int old_len = le16_to_cpu(h_tx_bd->nbytes);
12070
12071 /* first fix first BD */
12072 h_tx_bd->nbd = cpu_to_le16(nbd);
12073 h_tx_bd->nbytes = cpu_to_le16(hlen);
12074
12075 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
12076 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
12077 h_tx_bd->addr_lo, h_tx_bd->nbd);
12078
12079 /* now get a new data BD
12080 * (after the pbd) and fill it */
12081 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070012082 d_tx_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012083
12084 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
12085 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
12086
12087 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
12088 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
12089 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070012090
12091 /* this marks the BD as one that has no individual mapping */
12092 tx_buf->flags |= BNX2X_TSO_SPLIT_BD;
12093
Eilon Greenstein755735e2008-06-23 20:35:13 -070012094 DP(NETIF_MSG_TX_QUEUED,
12095 "TSO split data size is %d (%x:%x)\n",
12096 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
12097
Eilon Greensteinca003922009-08-12 22:53:28 -070012098 /* update tx_bd */
12099 *tx_bd = (struct eth_tx_start_bd *)d_tx_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012100
12101 return bd_prod;
12102}
12103
12104static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
12105{
12106 if (fix > 0)
12107 csum = (u16) ~csum_fold(csum_sub(csum,
12108 csum_partial(t_header - fix, fix, 0)));
12109
12110 else if (fix < 0)
12111 csum = (u16) ~csum_fold(csum_add(csum,
12112 csum_partial(t_header, -fix, 0)));
12113
12114 return swab16(csum);
12115}
12116
12117static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
12118{
12119 u32 rc;
12120
12121 if (skb->ip_summed != CHECKSUM_PARTIAL)
12122 rc = XMIT_PLAIN;
12123
12124 else {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000012125 if (skb->protocol == htons(ETH_P_IPV6)) {
Eilon Greenstein755735e2008-06-23 20:35:13 -070012126 rc = XMIT_CSUM_V6;
12127 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
12128 rc |= XMIT_CSUM_TCP;
12129
12130 } else {
12131 rc = XMIT_CSUM_V4;
12132 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
12133 rc |= XMIT_CSUM_TCP;
12134 }
12135 }
12136
12137 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
Eilon Greensteind6a2f982009-11-09 06:09:22 +000012138 rc |= (XMIT_GSO_V4 | XMIT_CSUM_V4 | XMIT_CSUM_TCP);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012139
12140 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
Eilon Greensteind6a2f982009-11-09 06:09:22 +000012141 rc |= (XMIT_GSO_V6 | XMIT_CSUM_TCP | XMIT_CSUM_V6);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012142
12143 return rc;
12144}
12145
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012146#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000012147/* check if packet requires linearization (packet is too fragmented)
12148 no need to check fragmentation if page size > 8K (there will be no
12149 violation to FW restrictions) */
Eilon Greenstein755735e2008-06-23 20:35:13 -070012150static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
12151 u32 xmit_type)
12152{
12153 int to_copy = 0;
12154 int hlen = 0;
12155 int first_bd_sz = 0;
12156
12157 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
12158 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
12159
12160 if (xmit_type & XMIT_GSO) {
12161 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
12162 /* Check if LSO packet needs to be copied:
12163 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
12164 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -070012165 /* Number of windows to check */
Eilon Greenstein755735e2008-06-23 20:35:13 -070012166 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
12167 int wnd_idx = 0;
12168 int frag_idx = 0;
12169 u32 wnd_sum = 0;
12170
12171 /* Headers length */
12172 hlen = (int)(skb_transport_header(skb) - skb->data) +
12173 tcp_hdrlen(skb);
12174
12175 /* Amount of data (w/o headers) on linear part of SKB*/
12176 first_bd_sz = skb_headlen(skb) - hlen;
12177
12178 wnd_sum = first_bd_sz;
12179
12180 /* Calculate the first sum - it's special */
12181 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
12182 wnd_sum +=
12183 skb_shinfo(skb)->frags[frag_idx].size;
12184
12185 /* If there was data on linear skb data - check it */
12186 if (first_bd_sz > 0) {
12187 if (unlikely(wnd_sum < lso_mss)) {
12188 to_copy = 1;
12189 goto exit_lbl;
12190 }
12191
12192 wnd_sum -= first_bd_sz;
12193 }
12194
12195 /* Others are easier: run through the frag list and
12196 check all windows */
12197 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
12198 wnd_sum +=
12199 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
12200
12201 if (unlikely(wnd_sum < lso_mss)) {
12202 to_copy = 1;
12203 break;
12204 }
12205 wnd_sum -=
12206 skb_shinfo(skb)->frags[wnd_idx].size;
12207 }
Eilon Greenstein755735e2008-06-23 20:35:13 -070012208 } else {
12209 /* in non-LSO too fragmented packet should always
12210 be linearized */
12211 to_copy = 1;
12212 }
12213 }
12214
12215exit_lbl:
12216 if (unlikely(to_copy))
12217 DP(NETIF_MSG_TX_QUEUED,
12218 "Linearization IS REQUIRED for %s packet. "
12219 "num_frags %d hlen %d first_bd_sz %d\n",
12220 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
12221 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
12222
12223 return to_copy;
12224}
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012225#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070012226
12227/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012228 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735e2008-06-23 20:35:13 -070012229 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012230 */
Stephen Hemminger613573252009-08-31 19:50:58 +000012231static netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012232{
12233 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012234 struct bnx2x_fastpath *fp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012235 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012236 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070012237 struct eth_tx_start_bd *tx_start_bd;
12238 struct eth_tx_bd *tx_data_bd, *total_pkt_bd = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012239 struct eth_tx_parse_bd *pbd = NULL;
12240 u16 pkt_prod, bd_prod;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012241 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012242 dma_addr_t mapping;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012243 u32 xmit_type = bnx2x_xmit_type(bp, skb);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012244 int i;
12245 u8 hlen = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070012246 __le16 pkt_size = 0;
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000012247 struct ethhdr *eth;
12248 u8 mac_type = UNICAST_ADDRESS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012249
12250#ifdef BNX2X_STOP_ON_ERROR
12251 if (unlikely(bp->panic))
12252 return NETDEV_TX_BUSY;
12253#endif
12254
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012255 fp_index = skb_get_queue_mapping(skb);
12256 txq = netdev_get_tx_queue(dev, fp_index);
12257
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012258 fp = &bp->fp[fp_index];
Eilon Greenstein755735e2008-06-23 20:35:13 -070012259
Yitchak Gertner231fd582008-08-25 15:27:06 -070012260 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012261 fp->eth_q_stats.driver_xoff++;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012262 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012263 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
12264 return NETDEV_TX_BUSY;
12265 }
12266
Eilon Greenstein755735e2008-06-23 20:35:13 -070012267 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
12268 " gso type %x xmit_type %x\n",
12269 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
12270 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
12271
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000012272 eth = (struct ethhdr *)skb->data;
12273
12274 /* set flag according to packet type (UNICAST_ADDRESS is default)*/
12275 if (unlikely(is_multicast_ether_addr(eth->h_dest))) {
12276 if (is_broadcast_ether_addr(eth->h_dest))
12277 mac_type = BROADCAST_ADDRESS;
12278 else
12279 mac_type = MULTICAST_ADDRESS;
12280 }
12281
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012282#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000012283 /* First, check if we need to linearize the skb (due to FW
12284 restrictions). No need to check fragmentation if page size > 8K
12285 (there will be no violation to FW restrictions) */
Eilon Greenstein755735e2008-06-23 20:35:13 -070012286 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
12287 /* Statistics of linearization */
12288 bp->lin_cnt++;
12289 if (skb_linearize(skb) != 0) {
12290 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
12291 "silently dropping this SKB\n");
12292 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070012293 return NETDEV_TX_OK;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012294 }
12295 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012296#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070012297
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012298 /*
Eilon Greenstein755735e2008-06-23 20:35:13 -070012299 Please read carefully. First we use one BD which we mark as start,
Eilon Greensteinca003922009-08-12 22:53:28 -070012300 then we have a parsing info BD (used for TSO or xsum),
Eilon Greenstein755735e2008-06-23 20:35:13 -070012301 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012302 (don't forget to mark the last one as last,
12303 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735e2008-06-23 20:35:13 -070012304 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012305 */
12306
12307 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012308 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012309
Eilon Greenstein755735e2008-06-23 20:35:13 -070012310 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012311 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
Eilon Greensteinca003922009-08-12 22:53:28 -070012312 tx_start_bd = &fp->tx_desc_ring[bd_prod].start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012313
Eilon Greensteinca003922009-08-12 22:53:28 -070012314 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000012315 tx_start_bd->general_data = (mac_type <<
12316 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070012317 /* header nbd */
Eilon Greensteinca003922009-08-12 22:53:28 -070012318 tx_start_bd->general_data |= (1 << ETH_TX_START_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012319
Eilon Greenstein755735e2008-06-23 20:35:13 -070012320 /* remember the first BD of the packet */
12321 tx_buf->first_bd = fp->tx_bd_prod;
12322 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070012323 tx_buf->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012324
12325 DP(NETIF_MSG_TX_QUEUED,
12326 "sending pkt %u @%p next_idx %u bd %u @%p\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070012327 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_start_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012328
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012329#ifdef BCM_VLAN
12330 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
12331 (bp->flags & HW_VLAN_TX_FLAG)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070012332 tx_start_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
12333 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012334 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012335#endif
Eilon Greensteinca003922009-08-12 22:53:28 -070012336 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012337
Eilon Greensteinca003922009-08-12 22:53:28 -070012338 /* turn on parsing and get a BD */
12339 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
12340 pbd = &fp->tx_desc_ring[bd_prod].parse_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012341
Eilon Greensteinca003922009-08-12 22:53:28 -070012342 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012343
12344 if (xmit_type & XMIT_CSUM) {
Eilon Greensteinca003922009-08-12 22:53:28 -070012345 hlen = (skb_network_header(skb) - skb->data) / 2;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012346
12347 /* for now NS flag is not used in Linux */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000012348 pbd->global_data =
12349 (hlen | ((skb->protocol == cpu_to_be16(ETH_P_8021Q)) <<
12350 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012351
12352 pbd->ip_hlen = (skb_transport_header(skb) -
12353 skb_network_header(skb)) / 2;
12354
12355 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
12356
12357 pbd->total_hlen = cpu_to_le16(hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070012358 hlen = hlen*2;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012359
Eilon Greensteinca003922009-08-12 22:53:28 -070012360 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_L4_CSUM;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012361
12362 if (xmit_type & XMIT_CSUM_V4)
Eilon Greensteinca003922009-08-12 22:53:28 -070012363 tx_start_bd->bd_flags.as_bitfield |=
Eilon Greenstein755735e2008-06-23 20:35:13 -070012364 ETH_TX_BD_FLAGS_IP_CSUM;
12365 else
Eilon Greensteinca003922009-08-12 22:53:28 -070012366 tx_start_bd->bd_flags.as_bitfield |=
12367 ETH_TX_BD_FLAGS_IPV6;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012368
12369 if (xmit_type & XMIT_CSUM_TCP) {
12370 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
12371
12372 } else {
12373 s8 fix = SKB_CS_OFF(skb); /* signed! */
12374
Eilon Greensteinca003922009-08-12 22:53:28 -070012375 pbd->global_data |= ETH_TX_PARSE_BD_UDP_CS_FLG;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012376
12377 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070012378 "hlen %d fix %d csum before fix %x\n",
12379 le16_to_cpu(pbd->total_hlen), fix, SKB_CS(skb));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012380
12381 /* HW bug: fixup the CSUM */
12382 pbd->tcp_pseudo_csum =
12383 bnx2x_csum_fix(skb_transport_header(skb),
12384 SKB_CS(skb), fix);
12385
12386 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
12387 pbd->tcp_pseudo_csum);
12388 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012389 }
12390
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012391 mapping = dma_map_single(&bp->pdev->dev, skb->data,
12392 skb_headlen(skb), DMA_TO_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012393
Eilon Greensteinca003922009-08-12 22:53:28 -070012394 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
12395 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
12396 nbd = skb_shinfo(skb)->nr_frags + 2; /* start_bd + pbd + frags */
12397 tx_start_bd->nbd = cpu_to_le16(nbd);
12398 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
12399 pkt_size = tx_start_bd->nbytes;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012400
12401 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735e2008-06-23 20:35:13 -070012402 " nbytes %d flags %x vlan %x\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070012403 tx_start_bd, tx_start_bd->addr_hi, tx_start_bd->addr_lo,
12404 le16_to_cpu(tx_start_bd->nbd), le16_to_cpu(tx_start_bd->nbytes),
12405 tx_start_bd->bd_flags.as_bitfield, le16_to_cpu(tx_start_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012406
Eilon Greenstein755735e2008-06-23 20:35:13 -070012407 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012408
12409 DP(NETIF_MSG_TX_QUEUED,
12410 "TSO packet len %d hlen %d total len %d tso size %d\n",
12411 skb->len, hlen, skb_headlen(skb),
12412 skb_shinfo(skb)->gso_size);
12413
Eilon Greensteinca003922009-08-12 22:53:28 -070012414 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012415
Eilon Greenstein755735e2008-06-23 20:35:13 -070012416 if (unlikely(skb_headlen(skb) > hlen))
Eilon Greensteinca003922009-08-12 22:53:28 -070012417 bd_prod = bnx2x_tx_split(bp, fp, tx_buf, &tx_start_bd,
12418 hlen, bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012419
12420 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
12421 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012422 pbd->tcp_flags = pbd_tcp_flags(skb);
12423
12424 if (xmit_type & XMIT_GSO_V4) {
12425 pbd->ip_id = swab16(ip_hdr(skb)->id);
12426 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012427 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
12428 ip_hdr(skb)->daddr,
12429 0, IPPROTO_TCP, 0));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012430
12431 } else
12432 pbd->tcp_pseudo_csum =
12433 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
12434 &ipv6_hdr(skb)->daddr,
12435 0, IPPROTO_TCP, 0));
12436
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012437 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
12438 }
Eilon Greensteinca003922009-08-12 22:53:28 -070012439 tx_data_bd = (struct eth_tx_bd *)tx_start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012440
Eilon Greenstein755735e2008-06-23 20:35:13 -070012441 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
12442 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012443
Eilon Greenstein755735e2008-06-23 20:35:13 -070012444 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070012445 tx_data_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
12446 if (total_pkt_bd == NULL)
12447 total_pkt_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012448
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012449 mapping = dma_map_page(&bp->pdev->dev, frag->page,
12450 frag->page_offset,
12451 frag->size, DMA_TO_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012452
Eilon Greensteinca003922009-08-12 22:53:28 -070012453 tx_data_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
12454 tx_data_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
12455 tx_data_bd->nbytes = cpu_to_le16(frag->size);
12456 le16_add_cpu(&pkt_size, frag->size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012457
Eilon Greenstein755735e2008-06-23 20:35:13 -070012458 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070012459 "frag %d bd @%p addr (%x:%x) nbytes %d\n",
12460 i, tx_data_bd, tx_data_bd->addr_hi, tx_data_bd->addr_lo,
12461 le16_to_cpu(tx_data_bd->nbytes));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012462 }
12463
Eilon Greensteinca003922009-08-12 22:53:28 -070012464 DP(NETIF_MSG_TX_QUEUED, "last bd @%p\n", tx_data_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012465
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012466 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
12467
Eilon Greenstein755735e2008-06-23 20:35:13 -070012468 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012469 * if the packet contains or ends with it
12470 */
12471 if (TX_BD_POFF(bd_prod) < nbd)
12472 nbd++;
12473
Eilon Greensteinca003922009-08-12 22:53:28 -070012474 if (total_pkt_bd != NULL)
12475 total_pkt_bd->total_pkt_bytes = pkt_size;
12476
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012477 if (pbd)
12478 DP(NETIF_MSG_TX_QUEUED,
12479 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
12480 " tcp_flags %x xsum %x seq %u hlen %u\n",
12481 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
12482 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -070012483 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012484
Eilon Greenstein755735e2008-06-23 20:35:13 -070012485 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012486
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080012487 /*
12488 * Make sure that the BD data is updated before updating the producer
12489 * since FW might read the BD right after the producer is updated.
12490 * This is only applicable for weak-ordered memory model archs such
12491 * as IA-64. The following barrier is also mandatory since FW will
12492 * assumes packets must have BDs.
12493 */
12494 wmb();
12495
Eilon Greensteinca003922009-08-12 22:53:28 -070012496 fp->tx_db.data.prod += nbd;
12497 barrier();
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012498 DOORBELL(bp, fp->index, fp->tx_db.raw);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012499
12500 mmiowb();
12501
Eilon Greenstein755735e2008-06-23 20:35:13 -070012502 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012503
12504 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070012505 netif_tx_stop_queue(txq);
Stanislaw Gruszka9baddeb2010-03-09 06:55:02 +000012506
12507 /* paired memory barrier is in bnx2x_tx_int(), we have to keep
12508 * ordering of set_bit() in netif_tx_stop_queue() and read of
12509 * fp->bd_tx_cons */
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080012510 smp_mb();
Stanislaw Gruszka9baddeb2010-03-09 06:55:02 +000012511
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012512 fp->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012513 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012514 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012515 }
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012516 fp->tx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012517
12518 return NETDEV_TX_OK;
12519}
12520
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012521/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012522static int bnx2x_open(struct net_device *dev)
12523{
12524 struct bnx2x *bp = netdev_priv(dev);
12525
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012526 netif_carrier_off(dev);
12527
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012528 bnx2x_set_power_state(bp, PCI_D0);
12529
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012530 if (!bnx2x_reset_is_done(bp)) {
12531 do {
12532 /* Reset MCP mail box sequence if there is on going
12533 * recovery
12534 */
12535 bp->fw_seq = 0;
12536
12537 /* If it's the first function to load and reset done
12538 * is still not cleared it may mean that. We don't
12539 * check the attention state here because it may have
12540 * already been cleared by a "common" reset but we
12541 * shell proceed with "process kill" anyway.
12542 */
12543 if ((bnx2x_get_load_cnt(bp) == 0) &&
12544 bnx2x_trylock_hw_lock(bp,
12545 HW_LOCK_RESOURCE_RESERVED_08) &&
12546 (!bnx2x_leader_reset(bp))) {
12547 DP(NETIF_MSG_HW, "Recovered in open\n");
12548 break;
12549 }
12550
12551 bnx2x_set_power_state(bp, PCI_D3hot);
12552
12553 printk(KERN_ERR"%s: Recovery flow hasn't been properly"
12554 " completed yet. Try again later. If u still see this"
12555 " message after a few retries then power cycle is"
12556 " required.\n", bp->dev->name);
12557
12558 return -EAGAIN;
12559 } while (0);
12560 }
12561
12562 bp->recovery_state = BNX2X_RECOVERY_DONE;
12563
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012564 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012565}
12566
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012567/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012568static int bnx2x_close(struct net_device *dev)
12569{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012570 struct bnx2x *bp = netdev_priv(dev);
12571
12572 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012573 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000012574 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012575
12576 return 0;
12577}
12578
Eilon Greensteinf5372252009-02-12 08:38:30 +000012579/* called with netif_tx_lock from dev_mcast.c */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012580static void bnx2x_set_rx_mode(struct net_device *dev)
12581{
12582 struct bnx2x *bp = netdev_priv(dev);
12583 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
12584 int port = BP_PORT(bp);
12585
12586 if (bp->state != BNX2X_STATE_OPEN) {
12587 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12588 return;
12589 }
12590
12591 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
12592
12593 if (dev->flags & IFF_PROMISC)
12594 rx_mode = BNX2X_RX_MODE_PROMISC;
12595
12596 else if ((dev->flags & IFF_ALLMULTI) ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +000012597 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
12598 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012599 rx_mode = BNX2X_RX_MODE_ALLMULTI;
12600
12601 else { /* some multicasts */
12602 if (CHIP_IS_E1(bp)) {
12603 int i, old, offset;
Jiri Pirko22bedad2010-04-01 21:22:57 +000012604 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012605 struct mac_configuration_cmd *config =
12606 bnx2x_sp(bp, mcast_config);
12607
Jiri Pirko0ddf4772010-02-20 00:13:58 +000012608 i = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +000012609 netdev_for_each_mc_addr(ha, dev) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012610 config->config_table[i].
12611 cam_entry.msb_mac_addr =
Jiri Pirko22bedad2010-04-01 21:22:57 +000012612 swab16(*(u16 *)&ha->addr[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012613 config->config_table[i].
12614 cam_entry.middle_mac_addr =
Jiri Pirko22bedad2010-04-01 21:22:57 +000012615 swab16(*(u16 *)&ha->addr[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012616 config->config_table[i].
12617 cam_entry.lsb_mac_addr =
Jiri Pirko22bedad2010-04-01 21:22:57 +000012618 swab16(*(u16 *)&ha->addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012619 config->config_table[i].cam_entry.flags =
12620 cpu_to_le16(port);
12621 config->config_table[i].
12622 target_table_entry.flags = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070012623 config->config_table[i].target_table_entry.
12624 clients_bit_vector =
12625 cpu_to_le32(1 << BP_L_ID(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012626 config->config_table[i].
12627 target_table_entry.vlan_id = 0;
12628
12629 DP(NETIF_MSG_IFUP,
12630 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
12631 config->config_table[i].
12632 cam_entry.msb_mac_addr,
12633 config->config_table[i].
12634 cam_entry.middle_mac_addr,
12635 config->config_table[i].
12636 cam_entry.lsb_mac_addr);
Jiri Pirko0ddf4772010-02-20 00:13:58 +000012637 i++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012638 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012639 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012640 if (old > i) {
12641 for (; i < old; i++) {
12642 if (CAM_IS_INVALID(config->
12643 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000012644 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012645 break;
12646 }
12647 /* invalidate */
12648 CAM_INVALIDATE(config->
12649 config_table[i]);
12650 }
12651 }
12652
12653 if (CHIP_REV_IS_SLOW(bp))
12654 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
12655 else
12656 offset = BNX2X_MAX_MULTICAST*(1 + port);
12657
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012658 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012659 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012660 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012661 config->hdr.reserved1 = 0;
12662
Michael Chane665bfd2009-10-10 13:46:54 +000012663 bp->set_mac_pending++;
12664 smp_wmb();
12665
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012666 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
12667 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
12668 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
12669 0);
12670 } else { /* E1H */
12671 /* Accept one or more multicasts */
Jiri Pirko22bedad2010-04-01 21:22:57 +000012672 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012673 u32 mc_filter[MC_HASH_SIZE];
12674 u32 crc, bit, regidx;
12675 int i;
12676
12677 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
12678
Jiri Pirko22bedad2010-04-01 21:22:57 +000012679 netdev_for_each_mc_addr(ha, dev) {
Johannes Berg7c510e42008-10-27 17:47:26 -070012680 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
Jiri Pirko22bedad2010-04-01 21:22:57 +000012681 ha->addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012682
Jiri Pirko22bedad2010-04-01 21:22:57 +000012683 crc = crc32c_le(0, ha->addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012684 bit = (crc >> 24) & 0xff;
12685 regidx = bit >> 5;
12686 bit &= 0x1f;
12687 mc_filter[regidx] |= (1 << bit);
12688 }
12689
12690 for (i = 0; i < MC_HASH_SIZE; i++)
12691 REG_WR(bp, MC_HASH_OFFSET(bp, i),
12692 mc_filter[i]);
12693 }
12694 }
12695
12696 bp->rx_mode = rx_mode;
12697 bnx2x_set_storm_rx_mode(bp);
12698}
12699
12700/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012701static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
12702{
12703 struct sockaddr *addr = p;
12704 struct bnx2x *bp = netdev_priv(dev);
12705
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012706 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012707 return -EINVAL;
12708
12709 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012710 if (netif_running(dev)) {
12711 if (CHIP_IS_E1(bp))
Michael Chane665bfd2009-10-10 13:46:54 +000012712 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012713 else
Michael Chane665bfd2009-10-10 13:46:54 +000012714 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012715 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012716
12717 return 0;
12718}
12719
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012720/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012721static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12722 int devad, u16 addr)
12723{
12724 struct bnx2x *bp = netdev_priv(netdev);
12725 u16 value;
12726 int rc;
12727 u32 phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
12728
12729 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12730 prtad, devad, addr);
12731
12732 if (prtad != bp->mdio.prtad) {
12733 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
12734 prtad, bp->mdio.prtad);
12735 return -EINVAL;
12736 }
12737
12738 /* The HW expects different devad if CL22 is used */
12739 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12740
12741 bnx2x_acquire_phy_lock(bp);
12742 rc = bnx2x_cl45_read(bp, BP_PORT(bp), phy_type, prtad,
12743 devad, addr, &value);
12744 bnx2x_release_phy_lock(bp);
12745 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12746
12747 if (!rc)
12748 rc = value;
12749 return rc;
12750}
12751
12752/* called with rtnl_lock */
12753static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12754 u16 addr, u16 value)
12755{
12756 struct bnx2x *bp = netdev_priv(netdev);
12757 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
12758 int rc;
12759
12760 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
12761 " value 0x%x\n", prtad, devad, addr, value);
12762
12763 if (prtad != bp->mdio.prtad) {
12764 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
12765 prtad, bp->mdio.prtad);
12766 return -EINVAL;
12767 }
12768
12769 /* The HW expects different devad if CL22 is used */
12770 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12771
12772 bnx2x_acquire_phy_lock(bp);
12773 rc = bnx2x_cl45_write(bp, BP_PORT(bp), ext_phy_type, prtad,
12774 devad, addr, value);
12775 bnx2x_release_phy_lock(bp);
12776 return rc;
12777}
12778
12779/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012780static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12781{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012782 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012783 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012784
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012785 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12786 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012787
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012788 if (!netif_running(dev))
12789 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012790
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012791 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012792}
12793
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012794/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012795static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
12796{
12797 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012798 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012799
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012800 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
12801 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
12802 return -EAGAIN;
12803 }
12804
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012805 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
12806 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
12807 return -EINVAL;
12808
12809 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080012810 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012811 * only updated as part of load
12812 */
12813 dev->mtu = new_mtu;
12814
12815 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012816 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
12817 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012818 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012819
12820 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012821}
12822
12823static void bnx2x_tx_timeout(struct net_device *dev)
12824{
12825 struct bnx2x *bp = netdev_priv(dev);
12826
12827#ifdef BNX2X_STOP_ON_ERROR
12828 if (!bp->panic)
12829 bnx2x_panic();
12830#endif
12831 /* This allows the netif to be shutdown gracefully before resetting */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012832 schedule_delayed_work(&bp->reset_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012833}
12834
12835#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012836/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012837static void bnx2x_vlan_rx_register(struct net_device *dev,
12838 struct vlan_group *vlgrp)
12839{
12840 struct bnx2x *bp = netdev_priv(dev);
12841
12842 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012843
12844 /* Set flags according to the required capabilities */
12845 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
12846
12847 if (dev->features & NETIF_F_HW_VLAN_TX)
12848 bp->flags |= HW_VLAN_TX_FLAG;
12849
12850 if (dev->features & NETIF_F_HW_VLAN_RX)
12851 bp->flags |= HW_VLAN_RX_FLAG;
12852
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012853 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080012854 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012855}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012856
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012857#endif
12858
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012859#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012860static void poll_bnx2x(struct net_device *dev)
12861{
12862 struct bnx2x *bp = netdev_priv(dev);
12863
12864 disable_irq(bp->pdev->irq);
12865 bnx2x_interrupt(bp->pdev->irq, dev);
12866 enable_irq(bp->pdev->irq);
12867}
12868#endif
12869
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012870static const struct net_device_ops bnx2x_netdev_ops = {
12871 .ndo_open = bnx2x_open,
12872 .ndo_stop = bnx2x_close,
12873 .ndo_start_xmit = bnx2x_start_xmit,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012874 .ndo_set_multicast_list = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012875 .ndo_set_mac_address = bnx2x_change_mac_addr,
12876 .ndo_validate_addr = eth_validate_addr,
12877 .ndo_do_ioctl = bnx2x_ioctl,
12878 .ndo_change_mtu = bnx2x_change_mtu,
12879 .ndo_tx_timeout = bnx2x_tx_timeout,
12880#ifdef BCM_VLAN
12881 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
12882#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012883#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012884 .ndo_poll_controller = poll_bnx2x,
12885#endif
12886};
12887
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012888static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
12889 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012890{
12891 struct bnx2x *bp;
12892 int rc;
12893
12894 SET_NETDEV_DEV(dev, &pdev->dev);
12895 bp = netdev_priv(dev);
12896
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012897 bp->dev = dev;
12898 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012899 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012900 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012901
12902 rc = pci_enable_device(pdev);
12903 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012904 dev_err(&bp->pdev->dev,
12905 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012906 goto err_out;
12907 }
12908
12909 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012910 dev_err(&bp->pdev->dev,
12911 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012912 rc = -ENODEV;
12913 goto err_out_disable;
12914 }
12915
12916 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012917 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
12918 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012919 rc = -ENODEV;
12920 goto err_out_disable;
12921 }
12922
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012923 if (atomic_read(&pdev->enable_cnt) == 1) {
12924 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12925 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012926 dev_err(&bp->pdev->dev,
12927 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012928 goto err_out_disable;
12929 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012930
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012931 pci_set_master(pdev);
12932 pci_save_state(pdev);
12933 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012934
12935 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
12936 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012937 dev_err(&bp->pdev->dev,
12938 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012939 rc = -EIO;
12940 goto err_out_release;
12941 }
12942
12943 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
12944 if (bp->pcie_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012945 dev_err(&bp->pdev->dev,
12946 "Cannot find PCI Express capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012947 rc = -EIO;
12948 goto err_out_release;
12949 }
12950
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012951 if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012952 bp->flags |= USING_DAC_FLAG;
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012953 if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012954 dev_err(&bp->pdev->dev, "dma_set_coherent_mask"
12955 " failed, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012956 rc = -EIO;
12957 goto err_out_release;
12958 }
12959
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012960 } else if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012961 dev_err(&bp->pdev->dev,
12962 "System does not support DMA, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012963 rc = -EIO;
12964 goto err_out_release;
12965 }
12966
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012967 dev->mem_start = pci_resource_start(pdev, 0);
12968 dev->base_addr = dev->mem_start;
12969 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012970
12971 dev->irq = pdev->irq;
12972
Arjan van de Ven275f1652008-10-20 21:42:39 -070012973 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012974 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012975 dev_err(&bp->pdev->dev,
12976 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012977 rc = -ENOMEM;
12978 goto err_out_release;
12979 }
12980
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012981 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12982 min_t(u64, BNX2X_DB_SIZE,
12983 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012984 if (!bp->doorbells) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012985 dev_err(&bp->pdev->dev,
12986 "Cannot map doorbell space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012987 rc = -ENOMEM;
12988 goto err_out_unmap;
12989 }
12990
12991 bnx2x_set_power_state(bp, PCI_D0);
12992
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012993 /* clean indirect addresses */
12994 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12995 PCICFG_VENDOR_ID_OFFSET);
12996 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
12997 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
12998 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
12999 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013000
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013001 /* Reset the load counter */
13002 bnx2x_clear_load_cnt(bp);
13003
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013004 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013005
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080013006 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013007 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013008 dev->features |= NETIF_F_SG;
13009 dev->features |= NETIF_F_HW_CSUM;
13010 if (bp->flags & USING_DAC_FLAG)
13011 dev->features |= NETIF_F_HIGHDMA;
Eilon Greenstein5316bc02009-07-21 05:47:43 +000013012 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
13013 dev->features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013014#ifdef BCM_VLAN
13015 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080013016 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein5316bc02009-07-21 05:47:43 +000013017
13018 dev->vlan_features |= NETIF_F_SG;
13019 dev->vlan_features |= NETIF_F_HW_CSUM;
13020 if (bp->flags & USING_DAC_FLAG)
13021 dev->vlan_features |= NETIF_F_HIGHDMA;
13022 dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
13023 dev->vlan_features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013024#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013025
Eilon Greenstein01cd4522009-08-12 08:23:08 +000013026 /* get_port_hwinfo() will set prtad and mmds properly */
13027 bp->mdio.prtad = MDIO_PRTAD_NONE;
13028 bp->mdio.mmds = 0;
13029 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
13030 bp->mdio.dev = dev;
13031 bp->mdio.mdio_read = bnx2x_mdio_read;
13032 bp->mdio.mdio_write = bnx2x_mdio_write;
13033
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013034 return 0;
13035
13036err_out_unmap:
13037 if (bp->regview) {
13038 iounmap(bp->regview);
13039 bp->regview = NULL;
13040 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013041 if (bp->doorbells) {
13042 iounmap(bp->doorbells);
13043 bp->doorbells = NULL;
13044 }
13045
13046err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013047 if (atomic_read(&pdev->enable_cnt) == 1)
13048 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013049
13050err_out_disable:
13051 pci_disable_device(pdev);
13052 pci_set_drvdata(pdev, NULL);
13053
13054err_out:
13055 return rc;
13056}
13057
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013058static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
13059 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080013060{
13061 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
13062
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013063 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
13064
13065 /* return value of 1=2.5GHz 2=5GHz */
13066 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080013067}
13068
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013069static int __devinit bnx2x_check_firmware(struct bnx2x *bp)
13070{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013071 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013072 struct bnx2x_fw_file_hdr *fw_hdr;
13073 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013074 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013075 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013076 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013077 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013078
13079 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
13080 return -EINVAL;
13081
13082 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
13083 sections = (struct bnx2x_fw_file_section *)fw_hdr;
13084
13085 /* Make sure none of the offsets and sizes make us read beyond
13086 * the end of the firmware data */
13087 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
13088 offset = be32_to_cpu(sections[i].offset);
13089 len = be32_to_cpu(sections[i].len);
13090 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013091 dev_err(&bp->pdev->dev,
13092 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013093 return -EINVAL;
13094 }
13095 }
13096
13097 /* Likewise for the init_ops offsets */
13098 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
13099 ops_offsets = (u16 *)(firmware->data + offset);
13100 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
13101
13102 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
13103 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013104 dev_err(&bp->pdev->dev,
13105 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013106 return -EINVAL;
13107 }
13108 }
13109
13110 /* Check FW version */
13111 offset = be32_to_cpu(fw_hdr->fw_version.offset);
13112 fw_ver = firmware->data + offset;
13113 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
13114 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
13115 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
13116 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013117 dev_err(&bp->pdev->dev,
13118 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013119 fw_ver[0], fw_ver[1], fw_ver[2],
13120 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
13121 BCM_5710_FW_MINOR_VERSION,
13122 BCM_5710_FW_REVISION_VERSION,
13123 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013124 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013125 }
13126
13127 return 0;
13128}
13129
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013130static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013131{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013132 const __be32 *source = (const __be32 *)_source;
13133 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013134 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013135
13136 for (i = 0; i < n/4; i++)
13137 target[i] = be32_to_cpu(source[i]);
13138}
13139
13140/*
13141 Ops array is stored in the following format:
13142 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
13143 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013144static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013145{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013146 const __be32 *source = (const __be32 *)_source;
13147 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013148 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013149
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013150 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013151 tmp = be32_to_cpu(source[j]);
13152 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013153 target[i].offset = tmp & 0xffffff;
13154 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013155 }
13156}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013157
13158static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013159{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013160 const __be16 *source = (const __be16 *)_source;
13161 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013162 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013163
13164 for (i = 0; i < n/2; i++)
13165 target[i] = be16_to_cpu(source[i]);
13166}
13167
Joe Perches7995c642010-02-17 15:01:52 +000013168#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
13169do { \
13170 u32 len = be32_to_cpu(fw_hdr->arr.len); \
13171 bp->arr = kmalloc(len, GFP_KERNEL); \
13172 if (!bp->arr) { \
13173 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
13174 goto lbl; \
13175 } \
13176 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
13177 (u8 *)bp->arr, len); \
13178} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013179
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013180static int __devinit bnx2x_init_firmware(struct bnx2x *bp, struct device *dev)
13181{
Ben Hutchings45229b42009-11-07 11:53:39 +000013182 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013183 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000013184 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013185
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013186 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000013187 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013188 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000013189 fw_file_name = FW_FILE_NAME_E1H;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013190 else {
13191 dev_err(dev, "Unsupported chip revision\n");
13192 return -EINVAL;
13193 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013194
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013195 dev_info(dev, "Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013196
13197 rc = request_firmware(&bp->firmware, fw_file_name, dev);
13198 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013199 dev_err(dev, "Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013200 goto request_firmware_exit;
13201 }
13202
13203 rc = bnx2x_check_firmware(bp);
13204 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013205 dev_err(dev, "Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013206 goto request_firmware_exit;
13207 }
13208
13209 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
13210
13211 /* Initialize the pointers to the init arrays */
13212 /* Blob */
13213 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
13214
13215 /* Opcodes */
13216 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
13217
13218 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013219 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
13220 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013221
13222 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000013223 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13224 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
13225 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
13226 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
13227 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13228 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
13229 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
13230 be32_to_cpu(fw_hdr->usem_pram_data.offset);
13231 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13232 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
13233 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
13234 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
13235 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13236 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
13237 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
13238 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013239
13240 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013241
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013242init_offsets_alloc_err:
13243 kfree(bp->init_ops);
13244init_ops_alloc_err:
13245 kfree(bp->init_data);
13246request_firmware_exit:
13247 release_firmware(bp->firmware);
13248
13249 return rc;
13250}
13251
13252
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013253static int __devinit bnx2x_init_one(struct pci_dev *pdev,
13254 const struct pci_device_id *ent)
13255{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013256 struct net_device *dev = NULL;
13257 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013258 int pcie_width, pcie_speed;
Eliezer Tamir25047952008-02-28 11:50:16 -080013259 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013260
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013261 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000013262 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013263 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013264 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013265 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013266 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013267
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013268 bp = netdev_priv(dev);
Joe Perches7995c642010-02-17 15:01:52 +000013269 bp->msg_enable = debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013270
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013271 pci_set_drvdata(pdev, dev);
13272
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013273 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013274 if (rc < 0) {
13275 free_netdev(dev);
13276 return rc;
13277 }
13278
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013279 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013280 if (rc)
13281 goto init_one_exit;
13282
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013283 /* Set init arrays */
13284 rc = bnx2x_init_firmware(bp, &pdev->dev);
13285 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013286 dev_err(&pdev->dev, "Error loading firmware\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013287 goto init_one_exit;
13288 }
13289
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013290 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013291 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013292 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013293 goto init_one_exit;
13294 }
13295
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013296 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013297 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
13298 " IRQ %d, ", board_info[ent->driver_data].name,
13299 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13300 pcie_width, (pcie_speed == 2) ? "5GHz (Gen2)" : "2.5GHz",
13301 dev->base_addr, bp->pdev->irq);
13302 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013303
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013304 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013305
13306init_one_exit:
13307 if (bp->regview)
13308 iounmap(bp->regview);
13309
13310 if (bp->doorbells)
13311 iounmap(bp->doorbells);
13312
13313 free_netdev(dev);
13314
13315 if (atomic_read(&pdev->enable_cnt) == 1)
13316 pci_release_regions(pdev);
13317
13318 pci_disable_device(pdev);
13319 pci_set_drvdata(pdev, NULL);
13320
13321 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013322}
13323
13324static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
13325{
13326 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080013327 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013328
Eliezer Tamir228241e2008-02-28 11:56:57 -080013329 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013330 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080013331 return;
13332 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080013333 bp = netdev_priv(dev);
13334
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013335 unregister_netdev(dev);
13336
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013337 /* Make sure RESET task is not scheduled before continuing */
13338 cancel_delayed_work_sync(&bp->reset_task);
13339
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013340 kfree(bp->init_ops_offsets);
13341 kfree(bp->init_ops);
13342 kfree(bp->init_data);
13343 release_firmware(bp->firmware);
13344
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013345 if (bp->regview)
13346 iounmap(bp->regview);
13347
13348 if (bp->doorbells)
13349 iounmap(bp->doorbells);
13350
13351 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013352
13353 if (atomic_read(&pdev->enable_cnt) == 1)
13354 pci_release_regions(pdev);
13355
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013356 pci_disable_device(pdev);
13357 pci_set_drvdata(pdev, NULL);
13358}
13359
13360static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
13361{
13362 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080013363 struct bnx2x *bp;
13364
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013365 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013366 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013367 return -ENODEV;
13368 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080013369 bp = netdev_priv(dev);
13370
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013371 rtnl_lock();
13372
13373 pci_save_state(pdev);
13374
13375 if (!netif_running(dev)) {
13376 rtnl_unlock();
13377 return 0;
13378 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013379
13380 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013381
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070013382 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013383
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013384 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080013385
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013386 rtnl_unlock();
13387
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013388 return 0;
13389}
13390
13391static int bnx2x_resume(struct pci_dev *pdev)
13392{
13393 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080013394 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013395 int rc;
13396
Eliezer Tamir228241e2008-02-28 11:56:57 -080013397 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013398 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080013399 return -ENODEV;
13400 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080013401 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013402
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013403 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
13404 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
13405 return -EAGAIN;
13406 }
13407
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013408 rtnl_lock();
13409
Eliezer Tamir228241e2008-02-28 11:56:57 -080013410 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013411
13412 if (!netif_running(dev)) {
13413 rtnl_unlock();
13414 return 0;
13415 }
13416
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013417 bnx2x_set_power_state(bp, PCI_D0);
13418 netif_device_attach(dev);
13419
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070013420 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013421
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013422 rtnl_unlock();
13423
13424 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013425}
13426
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013427static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13428{
13429 int i;
13430
13431 bp->state = BNX2X_STATE_ERROR;
13432
13433 bp->rx_mode = BNX2X_RX_MODE_NONE;
13434
13435 bnx2x_netif_stop(bp, 0);
Stanislaw Gruszkac89af1a2010-05-17 17:35:38 -070013436 netif_carrier_off(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013437
13438 del_timer_sync(&bp->timer);
13439 bp->stats_state = STATS_STATE_DISABLED;
13440 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
13441
13442 /* Release IRQs */
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +000013443 bnx2x_free_irq(bp, false);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013444
13445 if (CHIP_IS_E1(bp)) {
13446 struct mac_configuration_cmd *config =
13447 bnx2x_sp(bp, mcast_config);
13448
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080013449 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013450 CAM_INVALIDATE(config->config_table[i]);
13451 }
13452
13453 /* Free SKBs, SGEs, TPA pool and driver internals */
13454 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000013455 for_each_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013456 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000013457 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000013458 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013459 bnx2x_free_mem(bp);
13460
13461 bp->state = BNX2X_STATE_CLOSED;
13462
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013463 return 0;
13464}
13465
13466static void bnx2x_eeh_recover(struct bnx2x *bp)
13467{
13468 u32 val;
13469
13470 mutex_init(&bp->port.phy_mutex);
13471
13472 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
13473 bp->link_params.shmem_base = bp->common.shmem_base;
13474 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
13475
13476 if (!bp->common.shmem_base ||
13477 (bp->common.shmem_base < 0xA0000) ||
13478 (bp->common.shmem_base >= 0xC0000)) {
13479 BNX2X_DEV_INFO("MCP not active\n");
13480 bp->flags |= NO_MCP_FLAG;
13481 return;
13482 }
13483
13484 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
13485 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
13486 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
13487 BNX2X_ERR("BAD MCP validity signature\n");
13488
13489 if (!BP_NOMCP(bp)) {
13490 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
13491 & DRV_MSG_SEQ_NUMBER_MASK);
13492 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
13493 }
13494}
13495
Wendy Xiong493adb12008-06-23 20:36:22 -070013496/**
13497 * bnx2x_io_error_detected - called when PCI error is detected
13498 * @pdev: Pointer to PCI device
13499 * @state: The current pci connection state
13500 *
13501 * This function is called after a PCI bus error affecting
13502 * this device has been detected.
13503 */
13504static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13505 pci_channel_state_t state)
13506{
13507 struct net_device *dev = pci_get_drvdata(pdev);
13508 struct bnx2x *bp = netdev_priv(dev);
13509
13510 rtnl_lock();
13511
13512 netif_device_detach(dev);
13513
Dean Nelson07ce50e2009-07-31 09:13:25 +000013514 if (state == pci_channel_io_perm_failure) {
13515 rtnl_unlock();
13516 return PCI_ERS_RESULT_DISCONNECT;
13517 }
13518
Wendy Xiong493adb12008-06-23 20:36:22 -070013519 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013520 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013521
13522 pci_disable_device(pdev);
13523
13524 rtnl_unlock();
13525
13526 /* Request a slot reset */
13527 return PCI_ERS_RESULT_NEED_RESET;
13528}
13529
13530/**
13531 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13532 * @pdev: Pointer to PCI device
13533 *
13534 * Restart the card from scratch, as if from a cold-boot.
13535 */
13536static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13537{
13538 struct net_device *dev = pci_get_drvdata(pdev);
13539 struct bnx2x *bp = netdev_priv(dev);
13540
13541 rtnl_lock();
13542
13543 if (pci_enable_device(pdev)) {
13544 dev_err(&pdev->dev,
13545 "Cannot re-enable PCI device after reset\n");
13546 rtnl_unlock();
13547 return PCI_ERS_RESULT_DISCONNECT;
13548 }
13549
13550 pci_set_master(pdev);
13551 pci_restore_state(pdev);
13552
13553 if (netif_running(dev))
13554 bnx2x_set_power_state(bp, PCI_D0);
13555
13556 rtnl_unlock();
13557
13558 return PCI_ERS_RESULT_RECOVERED;
13559}
13560
13561/**
13562 * bnx2x_io_resume - called when traffic can start flowing again
13563 * @pdev: Pointer to PCI device
13564 *
13565 * This callback is called when the error recovery driver tells us that
13566 * its OK to resume normal operation.
13567 */
13568static void bnx2x_io_resume(struct pci_dev *pdev)
13569{
13570 struct net_device *dev = pci_get_drvdata(pdev);
13571 struct bnx2x *bp = netdev_priv(dev);
13572
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013573 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
13574 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
13575 return;
13576 }
13577
Wendy Xiong493adb12008-06-23 20:36:22 -070013578 rtnl_lock();
13579
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013580 bnx2x_eeh_recover(bp);
13581
Wendy Xiong493adb12008-06-23 20:36:22 -070013582 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013583 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013584
13585 netif_device_attach(dev);
13586
13587 rtnl_unlock();
13588}
13589
13590static struct pci_error_handlers bnx2x_err_handler = {
13591 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013592 .slot_reset = bnx2x_io_slot_reset,
13593 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013594};
13595
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013596static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013597 .name = DRV_MODULE_NAME,
13598 .id_table = bnx2x_pci_tbl,
13599 .probe = bnx2x_init_one,
13600 .remove = __devexit_p(bnx2x_remove_one),
13601 .suspend = bnx2x_suspend,
13602 .resume = bnx2x_resume,
13603 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013604};
13605
13606static int __init bnx2x_init(void)
13607{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013608 int ret;
13609
Joe Perches7995c642010-02-17 15:01:52 +000013610 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013611
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013612 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13613 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013614 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013615 return -ENOMEM;
13616 }
13617
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013618 ret = pci_register_driver(&bnx2x_pci_driver);
13619 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013620 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013621 destroy_workqueue(bnx2x_wq);
13622 }
13623 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013624}
13625
13626static void __exit bnx2x_cleanup(void)
13627{
13628 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013629
13630 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013631}
13632
13633module_init(bnx2x_init);
13634module_exit(bnx2x_cleanup);
13635
Michael Chan993ac7b2009-10-10 13:46:56 +000013636#ifdef BCM_CNIC
13637
13638/* count denotes the number of new completions we have seen */
13639static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13640{
13641 struct eth_spe *spe;
13642
13643#ifdef BNX2X_STOP_ON_ERROR
13644 if (unlikely(bp->panic))
13645 return;
13646#endif
13647
13648 spin_lock_bh(&bp->spq_lock);
13649 bp->cnic_spq_pending -= count;
13650
13651 for (; bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending;
13652 bp->cnic_spq_pending++) {
13653
13654 if (!bp->cnic_kwq_pending)
13655 break;
13656
13657 spe = bnx2x_sp_get_next(bp);
13658 *spe = *bp->cnic_kwq_cons;
13659
13660 bp->cnic_kwq_pending--;
13661
13662 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
13663 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13664
13665 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13666 bp->cnic_kwq_cons = bp->cnic_kwq;
13667 else
13668 bp->cnic_kwq_cons++;
13669 }
13670 bnx2x_sp_prod_update(bp);
13671 spin_unlock_bh(&bp->spq_lock);
13672}
13673
13674static int bnx2x_cnic_sp_queue(struct net_device *dev,
13675 struct kwqe_16 *kwqes[], u32 count)
13676{
13677 struct bnx2x *bp = netdev_priv(dev);
13678 int i;
13679
13680#ifdef BNX2X_STOP_ON_ERROR
13681 if (unlikely(bp->panic))
13682 return -EIO;
13683#endif
13684
13685 spin_lock_bh(&bp->spq_lock);
13686
13687 for (i = 0; i < count; i++) {
13688 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13689
13690 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13691 break;
13692
13693 *bp->cnic_kwq_prod = *spe;
13694
13695 bp->cnic_kwq_pending++;
13696
13697 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
13698 spe->hdr.conn_and_cmd_data, spe->hdr.type,
13699 spe->data.mac_config_addr.hi,
13700 spe->data.mac_config_addr.lo,
13701 bp->cnic_kwq_pending);
13702
13703 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13704 bp->cnic_kwq_prod = bp->cnic_kwq;
13705 else
13706 bp->cnic_kwq_prod++;
13707 }
13708
13709 spin_unlock_bh(&bp->spq_lock);
13710
13711 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13712 bnx2x_cnic_sp_post(bp, 0);
13713
13714 return i;
13715}
13716
13717static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13718{
13719 struct cnic_ops *c_ops;
13720 int rc = 0;
13721
13722 mutex_lock(&bp->cnic_mutex);
13723 c_ops = bp->cnic_ops;
13724 if (c_ops)
13725 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13726 mutex_unlock(&bp->cnic_mutex);
13727
13728 return rc;
13729}
13730
13731static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13732{
13733 struct cnic_ops *c_ops;
13734 int rc = 0;
13735
13736 rcu_read_lock();
13737 c_ops = rcu_dereference(bp->cnic_ops);
13738 if (c_ops)
13739 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13740 rcu_read_unlock();
13741
13742 return rc;
13743}
13744
13745/*
13746 * for commands that have no data
13747 */
13748static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
13749{
13750 struct cnic_ctl_info ctl = {0};
13751
13752 ctl.cmd = cmd;
13753
13754 return bnx2x_cnic_ctl_send(bp, &ctl);
13755}
13756
13757static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid)
13758{
13759 struct cnic_ctl_info ctl;
13760
13761 /* first we tell CNIC and only then we count this as a completion */
13762 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13763 ctl.data.comp.cid = cid;
13764
13765 bnx2x_cnic_ctl_send_bh(bp, &ctl);
13766 bnx2x_cnic_sp_post(bp, 1);
13767}
13768
13769static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13770{
13771 struct bnx2x *bp = netdev_priv(dev);
13772 int rc = 0;
13773
13774 switch (ctl->cmd) {
13775 case DRV_CTL_CTXTBL_WR_CMD: {
13776 u32 index = ctl->data.io.offset;
13777 dma_addr_t addr = ctl->data.io.dma_addr;
13778
13779 bnx2x_ilt_wr(bp, index, addr);
13780 break;
13781 }
13782
13783 case DRV_CTL_COMPLETION_CMD: {
13784 int count = ctl->data.comp.comp_count;
13785
13786 bnx2x_cnic_sp_post(bp, count);
13787 break;
13788 }
13789
13790 /* rtnl_lock is held. */
13791 case DRV_CTL_START_L2_CMD: {
13792 u32 cli = ctl->data.ring.client_id;
13793
13794 bp->rx_mode_cl_mask |= (1 << cli);
13795 bnx2x_set_storm_rx_mode(bp);
13796 break;
13797 }
13798
13799 /* rtnl_lock is held. */
13800 case DRV_CTL_STOP_L2_CMD: {
13801 u32 cli = ctl->data.ring.client_id;
13802
13803 bp->rx_mode_cl_mask &= ~(1 << cli);
13804 bnx2x_set_storm_rx_mode(bp);
13805 break;
13806 }
13807
13808 default:
13809 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13810 rc = -EINVAL;
13811 }
13812
13813 return rc;
13814}
13815
13816static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
13817{
13818 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13819
13820 if (bp->flags & USING_MSIX_FLAG) {
13821 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13822 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13823 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13824 } else {
13825 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13826 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13827 }
13828 cp->irq_arr[0].status_blk = bp->cnic_sb;
13829 cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp);
13830 cp->irq_arr[1].status_blk = bp->def_status_blk;
13831 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
13832
13833 cp->num_irq = 2;
13834}
13835
13836static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13837 void *data)
13838{
13839 struct bnx2x *bp = netdev_priv(dev);
13840 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13841
13842 if (ops == NULL)
13843 return -EINVAL;
13844
13845 if (atomic_read(&bp->intr_sem) != 0)
13846 return -EBUSY;
13847
13848 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13849 if (!bp->cnic_kwq)
13850 return -ENOMEM;
13851
13852 bp->cnic_kwq_cons = bp->cnic_kwq;
13853 bp->cnic_kwq_prod = bp->cnic_kwq;
13854 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13855
13856 bp->cnic_spq_pending = 0;
13857 bp->cnic_kwq_pending = 0;
13858
13859 bp->cnic_data = data;
13860
13861 cp->num_irq = 0;
13862 cp->drv_state = CNIC_DRV_STATE_REGD;
13863
13864 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping, CNIC_SB_ID(bp));
13865
13866 bnx2x_setup_cnic_irq_info(bp);
13867 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
13868 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
13869 rcu_assign_pointer(bp->cnic_ops, ops);
13870
13871 return 0;
13872}
13873
13874static int bnx2x_unregister_cnic(struct net_device *dev)
13875{
13876 struct bnx2x *bp = netdev_priv(dev);
13877 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13878
13879 mutex_lock(&bp->cnic_mutex);
13880 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
13881 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
13882 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
13883 }
13884 cp->drv_state = 0;
13885 rcu_assign_pointer(bp->cnic_ops, NULL);
13886 mutex_unlock(&bp->cnic_mutex);
13887 synchronize_rcu();
13888 kfree(bp->cnic_kwq);
13889 bp->cnic_kwq = NULL;
13890
13891 return 0;
13892}
13893
13894struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13895{
13896 struct bnx2x *bp = netdev_priv(dev);
13897 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13898
13899 cp->drv_owner = THIS_MODULE;
13900 cp->chip_id = CHIP_ID(bp);
13901 cp->pdev = bp->pdev;
13902 cp->io_base = bp->regview;
13903 cp->io_base2 = bp->doorbells;
13904 cp->max_kwqe_pending = 8;
13905 cp->ctx_blk_size = CNIC_CTX_PER_ILT * sizeof(union cdu_context);
13906 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + 1;
13907 cp->ctx_tbl_len = CNIC_ILT_LINES;
13908 cp->starting_cid = BCM_CNIC_CID_START;
13909 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13910 cp->drv_ctl = bnx2x_drv_ctl;
13911 cp->drv_register_cnic = bnx2x_register_cnic;
13912 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
13913
13914 return cp;
13915}
13916EXPORT_SYMBOL(bnx2x_cnic_probe);
13917
13918#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013919