blob: 23528deaf98d328da4cb2aff2be5c585adf7d57d [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000052#include <linux/stringify.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053
Eilon Greenstein359d8b12009-02-12 08:38:25 +000054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020055#include "bnx2x.h"
56#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070057#include "bnx2x_init_ops.h"
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000058#include "bnx2x_dump.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -070060#define DRV_MODULE_VERSION "1.52.1-8"
61#define DRV_MODULE_RELDATE "2010/04/01"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070062#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070064#include <linux/firmware.h>
65#include "bnx2x_fw_file_hdr.h"
66/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000067#define FW_FILE_VERSION \
68 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
69 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
70 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
71 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
72#define FW_FILE_NAME_E1 "bnx2x-e1-" FW_FILE_VERSION ".fw"
73#define FW_FILE_NAME_E1H "bnx2x-e1h-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070074
Eilon Greenstein34f80b02008-06-23 20:33:01 -070075/* Time in jiffies before concluding the transmitter is hung */
76#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077
Andrew Morton53a10562008-02-09 23:16:41 -080078static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070079 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
81
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070082MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000083MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084MODULE_LICENSE("GPL");
85MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000086MODULE_FIRMWARE(FW_FILE_NAME_E1);
87MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020088
Eilon Greenstein555f6c72009-02-12 08:36:11 +000089static int multi_mode = 1;
90module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070091MODULE_PARM_DESC(multi_mode, " Multi queue mode "
92 "(0 Disable; 1 Enable (default))");
93
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000094static int num_queues;
95module_param(num_queues, int, 0);
96MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
97 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000098
Eilon Greenstein19680c42008-08-13 15:47:33 -070099static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700100module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000101MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000102
103static int int_mode;
104module_param(int_mode, int, 0);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000105MODULE_PARM_DESC(int_mode, " Force interrupt mode other then MSI-X "
106 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107
Eilon Greensteina18f5122009-08-12 08:23:26 +0000108static int dropless_fc;
109module_param(dropless_fc, int, 0);
110MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
111
Eilon Greenstein9898f862009-02-12 08:38:27 +0000112static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000114MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000115
116static int mrrs = -1;
117module_param(mrrs, int, 0);
118MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
119
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122MODULE_PARM_DESC(debug, " Default debug msglevel");
123
124static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800126static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200127
128enum bnx2x_board_type {
129 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700130 BCM57711 = 1,
131 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132};
133
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700134/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800135static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136 char *name;
137} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700138 { "Broadcom NetXtreme II BCM57710 XGb" },
139 { "Broadcom NetXtreme II BCM57711 XGb" },
140 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200141};
142
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700143
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000144static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000145 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
146 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
147 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200148 { 0 }
149};
150
151MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
152
153/****************************************************************************
154* General service functions
155****************************************************************************/
156
157/* used only at init
158 * locking is done by mcp
159 */
Eilon Greenstein573f2032009-08-12 08:24:14 +0000160void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161{
162 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
163 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
164 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
165 PCICFG_VENDOR_ID_OFFSET);
166}
167
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200168static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
169{
170 u32 val;
171
172 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
173 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
174 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
175 PCICFG_VENDOR_ID_OFFSET);
176
177 return val;
178}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200179
180static const u32 dmae_reg_go_c[] = {
181 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
182 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
183 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
184 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
185};
186
187/* copy command into DMAE command memory and set DMAE command go */
188static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
189 int idx)
190{
191 u32 cmd_offset;
192 int i;
193
194 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
195 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
196 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
197
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700198 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
199 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200200 }
201 REG_WR(bp, dmae_reg_go_c[idx], 1);
202}
203
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700204void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
205 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200206{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000207 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200208 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700209 int cnt = 200;
210
211 if (!bp->dmae_ready) {
212 u32 *data = bnx2x_sp(bp, wb_data[0]);
213
214 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
215 " using indirect\n", dst_addr, len32);
216 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
217 return;
218 }
219
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000220 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200221
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000222 dmae.opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
223 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
224 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000226 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200227#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000228 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200229#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000230 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
231 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
232 dmae.src_addr_lo = U64_LO(dma_addr);
233 dmae.src_addr_hi = U64_HI(dma_addr);
234 dmae.dst_addr_lo = dst_addr >> 2;
235 dmae.dst_addr_hi = 0;
236 dmae.len = len32;
237 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
238 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
239 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200240
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000241 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200242 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
243 "dst_addr [%x:%08x (%08x)]\n"
244 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000245 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
246 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, dst_addr,
247 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700248 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200249 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
250 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200251
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000252 mutex_lock(&bp->dmae_mutex);
253
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200254 *wb_comp = 0;
255
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000256 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200257
258 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700259
260 while (*wb_comp != DMAE_COMP_VAL) {
261 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
262
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700263 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000264 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200265 break;
266 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700267 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700268 /* adjust delay for emulation/FPGA */
269 if (CHIP_REV_IS_SLOW(bp))
270 msleep(100);
271 else
272 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700274
275 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200276}
277
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700278void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200279{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000280 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200281 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700282 int cnt = 200;
283
284 if (!bp->dmae_ready) {
285 u32 *data = bnx2x_sp(bp, wb_data[0]);
286 int i;
287
288 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
289 " using indirect\n", src_addr, len32);
290 for (i = 0; i < len32; i++)
291 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
292 return;
293 }
294
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000295 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200296
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000297 dmae.opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
298 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
299 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000301 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200302#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000303 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200304#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000305 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
306 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
307 dmae.src_addr_lo = src_addr >> 2;
308 dmae.src_addr_hi = 0;
309 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
310 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
311 dmae.len = len32;
312 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
313 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
314 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200315
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000316 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200317 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
318 "dst_addr [%x:%08x (%08x)]\n"
319 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000320 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
321 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, src_addr,
322 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200323
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000324 mutex_lock(&bp->dmae_mutex);
325
326 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200327 *wb_comp = 0;
328
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000329 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200330
331 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700332
333 while (*wb_comp != DMAE_COMP_VAL) {
334
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700335 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000336 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200337 break;
338 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700339 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700340 /* adjust delay for emulation/FPGA */
341 if (CHIP_REV_IS_SLOW(bp))
342 msleep(100);
343 else
344 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700346 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200347 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
348 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700349
350 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200351}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352
Eilon Greenstein573f2032009-08-12 08:24:14 +0000353void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
354 u32 addr, u32 len)
355{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000356 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000357 int offset = 0;
358
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000359 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000360 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000361 addr + offset, dmae_wr_max);
362 offset += dmae_wr_max * 4;
363 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000364 }
365
366 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
367}
368
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700369/* used only for slowpath so not inlined */
370static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
371{
372 u32 wb_write[2];
373
374 wb_write[0] = val_hi;
375 wb_write[1] = val_lo;
376 REG_WR_DMAE(bp, reg, wb_write, 2);
377}
378
379#ifdef USE_WB_RD
380static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
381{
382 u32 wb_data[2];
383
384 REG_RD_DMAE(bp, reg, wb_data, 2);
385
386 return HILO_U64(wb_data[0], wb_data[1]);
387}
388#endif
389
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200390static int bnx2x_mc_assert(struct bnx2x *bp)
391{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200392 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700393 int i, rc = 0;
394 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200395
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700396 /* XSTORM */
397 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
398 XSTORM_ASSERT_LIST_INDEX_OFFSET);
399 if (last_idx)
400 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200401
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700402 /* print the asserts */
403 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200404
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700405 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
406 XSTORM_ASSERT_LIST_OFFSET(i));
407 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
408 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
409 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
410 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
411 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
412 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200413
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700414 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
415 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
416 " 0x%08x 0x%08x 0x%08x\n",
417 i, row3, row2, row1, row0);
418 rc++;
419 } else {
420 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200421 }
422 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700423
424 /* TSTORM */
425 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
426 TSTORM_ASSERT_LIST_INDEX_OFFSET);
427 if (last_idx)
428 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
429
430 /* print the asserts */
431 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
432
433 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
434 TSTORM_ASSERT_LIST_OFFSET(i));
435 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
436 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
437 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
438 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
439 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
440 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
441
442 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
443 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
444 " 0x%08x 0x%08x 0x%08x\n",
445 i, row3, row2, row1, row0);
446 rc++;
447 } else {
448 break;
449 }
450 }
451
452 /* CSTORM */
453 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
454 CSTORM_ASSERT_LIST_INDEX_OFFSET);
455 if (last_idx)
456 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
457
458 /* print the asserts */
459 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
460
461 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
462 CSTORM_ASSERT_LIST_OFFSET(i));
463 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
464 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
465 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
466 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
467 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
468 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
469
470 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
471 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
472 " 0x%08x 0x%08x 0x%08x\n",
473 i, row3, row2, row1, row0);
474 rc++;
475 } else {
476 break;
477 }
478 }
479
480 /* USTORM */
481 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
482 USTORM_ASSERT_LIST_INDEX_OFFSET);
483 if (last_idx)
484 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
485
486 /* print the asserts */
487 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
488
489 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
490 USTORM_ASSERT_LIST_OFFSET(i));
491 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
492 USTORM_ASSERT_LIST_OFFSET(i) + 4);
493 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
494 USTORM_ASSERT_LIST_OFFSET(i) + 8);
495 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
496 USTORM_ASSERT_LIST_OFFSET(i) + 12);
497
498 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
499 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
500 " 0x%08x 0x%08x 0x%08x\n",
501 i, row3, row2, row1, row0);
502 rc++;
503 } else {
504 break;
505 }
506 }
507
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508 return rc;
509}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800510
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511static void bnx2x_fw_dump(struct bnx2x *bp)
512{
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000513 u32 addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200514 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000515 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200516 int word;
517
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000518 if (BP_NOMCP(bp)) {
519 BNX2X_ERR("NO MCP - can not dump\n");
520 return;
521 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000522
523 addr = bp->common.shmem_base - 0x0800 + 4;
524 mark = REG_RD(bp, addr);
525 mark = MCP_REG_MCPR_SCRATCH + ((mark + 0x3) & ~0x3) - 0x08000000;
Joe Perches7995c642010-02-17 15:01:52 +0000526 pr_err("begin fw dump (mark 0x%x)\n", mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200527
Joe Perches7995c642010-02-17 15:01:52 +0000528 pr_err("");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000529 for (offset = mark; offset <= bp->common.shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200530 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000531 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200532 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000533 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200534 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000535 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000537 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200538 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000539 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200540 }
Joe Perches7995c642010-02-17 15:01:52 +0000541 pr_err("end of fw dump\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200542}
543
544static void bnx2x_panic_dump(struct bnx2x *bp)
545{
546 int i;
547 u16 j, start, end;
548
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700549 bp->stats_state = STATS_STATE_DISABLED;
550 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
551
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200552 BNX2X_ERR("begin crash dump -----------------\n");
553
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000554 /* Indices */
555 /* Common */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000556 BNX2X_ERR("def_c_idx(0x%x) def_u_idx(0x%x) def_x_idx(0x%x)"
557 " def_t_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
558 " spq_prod_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000559 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
560 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
561
562 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000563 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000564 struct bnx2x_fastpath *fp = &bp->fp[i];
565
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000566 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
567 " *rx_bd_cons_sb(0x%x) rx_comp_prod(0x%x)"
568 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000569 i, fp->rx_bd_prod, fp->rx_bd_cons,
570 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
571 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000572 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
573 " fp_u_idx(0x%x) *sb_u_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000574 fp->rx_sge_prod, fp->last_max_sge,
575 le16_to_cpu(fp->fp_u_idx),
576 fp->status_blk->u_status_block.status_block_index);
577 }
578
579 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000580 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200581 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200582
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000583 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
584 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
585 " *tx_cons_sb(0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200586 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700587 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000588 BNX2X_ERR(" fp_c_idx(0x%x) *sb_c_idx(0x%x)"
589 " tx_db_prod(0x%x)\n", le16_to_cpu(fp->fp_c_idx),
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700590 fp->status_blk->c_status_block.status_block_index,
Eilon Greensteinca003922009-08-12 22:53:28 -0700591 fp->tx_db.data.prod);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000592 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200593
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000594 /* Rings */
595 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000596 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000597 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200598
599 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
600 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000601 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200602 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
603 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
604
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000605 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
606 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200607 }
608
Eilon Greenstein3196a882008-08-13 15:58:49 -0700609 start = RX_SGE(fp->rx_sge_prod);
610 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000611 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700612 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
613 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
614
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000615 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
616 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700617 }
618
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200619 start = RCQ_BD(fp->rx_comp_cons - 10);
620 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000621 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200622 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
623
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000624 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
625 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626 }
627 }
628
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000629 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000630 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000631 struct bnx2x_fastpath *fp = &bp->fp[i];
632
633 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
634 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
635 for (j = start; j != end; j = TX_BD(j + 1)) {
636 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
637
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000638 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
639 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000640 }
641
642 start = TX_BD(fp->tx_bd_cons - 10);
643 end = TX_BD(fp->tx_bd_cons + 254);
644 for (j = start; j != end; j = TX_BD(j + 1)) {
645 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
646
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000647 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
648 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000649 }
650 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200651
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700652 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653 bnx2x_mc_assert(bp);
654 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655}
656
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800657static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700659 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200660 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
661 u32 val = REG_RD(bp, addr);
662 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000663 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200664
665 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000666 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
667 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200668 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
669 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000670 } else if (msi) {
671 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
672 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
673 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
674 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675 } else {
676 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800677 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678 HC_CONFIG_0_REG_INT_LINE_EN_0 |
679 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800680
Eilon Greenstein8badd272009-02-12 08:36:15 +0000681 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
682 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800683
684 REG_WR(bp, addr, val);
685
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200686 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
687 }
688
Eilon Greenstein8badd272009-02-12 08:36:15 +0000689 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
690 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200691
692 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000693 /*
694 * Ensure that HC_CONFIG is written before leading/trailing edge config
695 */
696 mmiowb();
697 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700698
699 if (CHIP_IS_E1H(bp)) {
700 /* init leading/trailing edge */
701 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000702 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700703 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000704 /* enable nig and gpio3 attention */
705 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700706 } else
707 val = 0xffff;
708
709 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
710 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
711 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000712
713 /* Make sure that interrupts are indeed enabled from here on */
714 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200715}
716
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800717static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200718{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700719 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200720 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
721 u32 val = REG_RD(bp, addr);
722
723 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
724 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
725 HC_CONFIG_0_REG_INT_LINE_EN_0 |
726 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
727
728 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
729 val, port, addr);
730
Eilon Greenstein8badd272009-02-12 08:36:15 +0000731 /* flush all outstanding writes */
732 mmiowb();
733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200734 REG_WR(bp, addr, val);
735 if (REG_RD(bp, addr) != val)
736 BNX2X_ERR("BUG! proper val not read from IGU!\n");
737}
738
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700739static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200740{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200741 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000742 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200743
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700744 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +0000746 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
747
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700748 if (disable_hw)
749 /* prevent the HW from sending interrupts */
750 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200751
752 /* make sure all ISRs are done */
753 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000754 synchronize_irq(bp->msix_table[0].vector);
755 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +0000756#ifdef BCM_CNIC
757 offset++;
758#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000760 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200761 } else
762 synchronize_irq(bp->pdev->irq);
763
764 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800765 cancel_delayed_work(&bp->sp_task);
766 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200767}
768
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700769/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200770
771/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700772 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200773 */
774
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000775/* Return true if succeeded to acquire the lock */
776static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
777{
778 u32 lock_status;
779 u32 resource_bit = (1 << resource);
780 int func = BP_FUNC(bp);
781 u32 hw_lock_control_reg;
782
783 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
784
785 /* Validating that the resource is within range */
786 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
787 DP(NETIF_MSG_HW,
788 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
789 resource, HW_LOCK_MAX_RESOURCE_VALUE);
790 return -EINVAL;
791 }
792
793 if (func <= 5)
794 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
795 else
796 hw_lock_control_reg =
797 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
798
799 /* Try to acquire the lock */
800 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
801 lock_status = REG_RD(bp, hw_lock_control_reg);
802 if (lock_status & resource_bit)
803 return true;
804
805 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
806 return false;
807}
808
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700809static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200810 u8 storm, u16 index, u8 op, u8 update)
811{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700812 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
813 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200814 struct igu_ack_register igu_ack;
815
816 igu_ack.status_block_index = index;
817 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700818 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200819 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
820 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
821 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
822
Eilon Greenstein5c862842008-08-13 15:51:48 -0700823 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
824 (*(u32 *)&igu_ack), hc_addr);
825 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000826
827 /* Make sure that ACK is written */
828 mmiowb();
829 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200830}
831
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000832static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200833{
834 struct host_status_block *fpsb = fp->status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200835
836 barrier(); /* status block is written to by the chip */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000837 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
838 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839}
840
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200841static u16 bnx2x_ack_int(struct bnx2x *bp)
842{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700843 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
844 COMMAND_REG_SIMD_MASK);
845 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200846
Eilon Greenstein5c862842008-08-13 15:51:48 -0700847 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
848 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200849
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200850 return result;
851}
852
853
854/*
855 * fast path service functions
856 */
857
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800858static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
859{
860 /* Tell compiler that consumer and producer can change */
861 barrier();
862 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
Eilon Greenstein237907c2009-01-14 06:42:44 +0000863}
864
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200865/* free skb in the packet ring at pos idx
866 * return idx of last bd freed
867 */
868static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
869 u16 idx)
870{
871 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
Eilon Greensteinca003922009-08-12 22:53:28 -0700872 struct eth_tx_start_bd *tx_start_bd;
873 struct eth_tx_bd *tx_data_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200874 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700875 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200876 int nbd;
877
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000878 /* prefetch skb end pointer to speedup dev_kfree_skb() */
879 prefetch(&skb->end);
880
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200881 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
882 idx, tx_buf, skb);
883
884 /* unmap first bd */
885 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700886 tx_start_bd = &fp->tx_desc_ring[bd_idx].start_bd;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000887 dma_unmap_single(&bp->pdev->dev, BD_UNMAP_ADDR(tx_start_bd),
Eilon Greensteinca003922009-08-12 22:53:28 -0700888 BD_UNMAP_LEN(tx_start_bd), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200889
Eilon Greensteinca003922009-08-12 22:53:28 -0700890 nbd = le16_to_cpu(tx_start_bd->nbd) - 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200891#ifdef BNX2X_STOP_ON_ERROR
Eilon Greensteinca003922009-08-12 22:53:28 -0700892 if ((nbd - 1) > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700893 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200894 bnx2x_panic();
895 }
896#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700897 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898
Eilon Greensteinca003922009-08-12 22:53:28 -0700899 /* Get the next bd */
900 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
901
902 /* Skip a parse bd... */
903 --nbd;
904 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
905
906 /* ...and the TSO split header bd since they have no mapping */
907 if (tx_buf->flags & BNX2X_TSO_SPLIT_BD) {
908 --nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200909 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200910 }
911
912 /* now free frags */
913 while (nbd > 0) {
914
915 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700916 tx_data_bd = &fp->tx_desc_ring[bd_idx].reg_bd;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000917 dma_unmap_page(&bp->pdev->dev, BD_UNMAP_ADDR(tx_data_bd),
918 BD_UNMAP_LEN(tx_data_bd), DMA_TO_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200919 if (--nbd)
920 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
921 }
922
923 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700924 WARN_ON(!skb);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000925 dev_kfree_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200926 tx_buf->first_bd = 0;
927 tx_buf->skb = NULL;
928
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700929 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200930}
931
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700932static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700934 s16 used;
935 u16 prod;
936 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200937
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938 prod = fp->tx_bd_prod;
939 cons = fp->tx_bd_cons;
940
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700941 /* NUM_TX_RINGS = number of "next-page" entries
942 It will be used as a threshold */
943 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200944
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700945#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700946 WARN_ON(used < 0);
947 WARN_ON(used > fp->bp->tx_ring_size);
948 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700949#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200950
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700951 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200952}
953
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000954static inline int bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
955{
956 u16 hw_cons;
957
958 /* Tell compiler that status block fields can change */
959 barrier();
960 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
961 return hw_cons != fp->tx_pkt_cons;
962}
963
964static int bnx2x_tx_int(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200965{
966 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000967 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200968 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200969
970#ifdef BNX2X_STOP_ON_ERROR
971 if (unlikely(bp->panic))
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000972 return -1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200973#endif
974
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000975 txq = netdev_get_tx_queue(bp->dev, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200976 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
977 sw_cons = fp->tx_pkt_cons;
978
979 while (sw_cons != hw_cons) {
980 u16 pkt_cons;
981
982 pkt_cons = TX_BD(sw_cons);
983
984 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
985
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700986 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200987 hw_cons, sw_cons, pkt_cons);
988
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700989/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200990 rmb();
991 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
992 }
993*/
994 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
995 sw_cons++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200996 }
997
998 fp->tx_pkt_cons = sw_cons;
999 fp->tx_bd_cons = bd_cons;
1000
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001001 /* Need to make the tx_bd_cons update visible to start_xmit()
1002 * before checking for netif_tx_queue_stopped(). Without the
1003 * memory barrier, there is a small possibility that
1004 * start_xmit() will miss it and cause the queue to be stopped
1005 * forever.
1006 */
Stanislaw Gruszka2d99cf12010-03-09 06:55:00 +00001007 smp_mb();
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001009 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001010 if (unlikely(netif_tx_queue_stopped(txq))) {
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001011 /* Taking tx_lock() is needed to prevent reenabling the queue
1012 * while it's empty. This could have happen if rx_action() gets
1013 * suspended in bnx2x_tx_int() after the condition before
1014 * netif_tx_wake_queue(), while tx_action (bnx2x_start_xmit()):
1015 *
1016 * stops the queue->sees fresh tx_bd_cons->releases the queue->
1017 * sends some packets consuming the whole queue again->
1018 * stops the queue
Eilon Greenstein60447352009-03-02 07:59:24 +00001019 */
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001020
1021 __netif_tx_lock(txq, smp_processor_id());
Eilon Greenstein60447352009-03-02 07:59:24 +00001022
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001023 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001024 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001025 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001026 netif_tx_wake_queue(txq);
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001027
1028 __netif_tx_unlock(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001029 }
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001030 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001031}
1032
Michael Chan993ac7b2009-10-10 13:46:56 +00001033#ifdef BCM_CNIC
1034static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid);
1035#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001036
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001037static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
1038 union eth_rx_cqe *rr_cqe)
1039{
1040 struct bnx2x *bp = fp->bp;
1041 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1042 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1043
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001044 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001045 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001046 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001047 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001048
1049 bp->spq_left++;
1050
Eilon Greenstein0626b892009-02-12 08:38:14 +00001051 if (fp->index) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001052 switch (command | fp->state) {
1053 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
1054 BNX2X_FP_STATE_OPENING):
1055 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
1056 cid);
1057 fp->state = BNX2X_FP_STATE_OPEN;
1058 break;
1059
1060 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
1061 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
1062 cid);
1063 fp->state = BNX2X_FP_STATE_HALTED;
1064 break;
1065
1066 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001067 BNX2X_ERR("unexpected MC reply (%d) "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001068 "fp[%d] state is %x\n",
1069 command, fp->index, fp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001070 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001071 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001072 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001073 return;
1074 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -08001075
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001076 switch (command | bp->state) {
1077 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
1078 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
1079 bp->state = BNX2X_STATE_OPEN;
1080 break;
1081
1082 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
1083 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
1084 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
1085 fp->state = BNX2X_FP_STATE_HALTED;
1086 break;
1087
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001088 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001089 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -08001090 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001091 break;
1092
Michael Chan993ac7b2009-10-10 13:46:56 +00001093#ifdef BCM_CNIC
1094 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_OPEN):
1095 DP(NETIF_MSG_IFDOWN, "got delete ramrod for CID %d\n", cid);
1096 bnx2x_cnic_cfc_comp(bp, cid);
1097 break;
1098#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001099
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001100 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001101 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001102 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +00001103 bp->set_mac_pending--;
1104 smp_wmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001105 break;
1106
Eliezer Tamir49d66772008-02-28 11:53:13 -08001107 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001108 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +00001109 bp->set_mac_pending--;
1110 smp_wmb();
Eliezer Tamir49d66772008-02-28 11:53:13 -08001111 break;
1112
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001113 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001114 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001115 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001116 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001117 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001118 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001119}
1120
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001121static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
1122 struct bnx2x_fastpath *fp, u16 index)
1123{
1124 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1125 struct page *page = sw_buf->page;
1126 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1127
1128 /* Skip "next page" elements */
1129 if (!page)
1130 return;
1131
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001132 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001133 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001134 __free_pages(page, PAGES_PER_SGE_SHIFT);
1135
1136 sw_buf->page = NULL;
1137 sge->addr_hi = 0;
1138 sge->addr_lo = 0;
1139}
1140
1141static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1142 struct bnx2x_fastpath *fp, int last)
1143{
1144 int i;
1145
1146 for (i = 0; i < last; i++)
1147 bnx2x_free_rx_sge(bp, fp, i);
1148}
1149
1150static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1151 struct bnx2x_fastpath *fp, u16 index)
1152{
1153 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1154 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1155 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1156 dma_addr_t mapping;
1157
1158 if (unlikely(page == NULL))
1159 return -ENOMEM;
1160
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001161 mapping = dma_map_page(&bp->pdev->dev, page, 0,
1162 SGE_PAGE_SIZE*PAGES_PER_SGE, DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001163 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001164 __free_pages(page, PAGES_PER_SGE_SHIFT);
1165 return -ENOMEM;
1166 }
1167
1168 sw_buf->page = page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001169 dma_unmap_addr_set(sw_buf, mapping, mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001170
1171 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1172 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1173
1174 return 0;
1175}
1176
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001177static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1178 struct bnx2x_fastpath *fp, u16 index)
1179{
1180 struct sk_buff *skb;
1181 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1182 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1183 dma_addr_t mapping;
1184
1185 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1186 if (unlikely(skb == NULL))
1187 return -ENOMEM;
1188
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001189 mapping = dma_map_single(&bp->pdev->dev, skb->data, bp->rx_buf_size,
1190 DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001191 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001192 dev_kfree_skb(skb);
1193 return -ENOMEM;
1194 }
1195
1196 rx_buf->skb = skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001197 dma_unmap_addr_set(rx_buf, mapping, mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001198
1199 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1200 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1201
1202 return 0;
1203}
1204
1205/* note that we are not allocating a new skb,
1206 * we are just moving one from cons to prod
1207 * we are not creating a new mapping,
1208 * so there is no need to check for dma_mapping_error().
1209 */
1210static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1211 struct sk_buff *skb, u16 cons, u16 prod)
1212{
1213 struct bnx2x *bp = fp->bp;
1214 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1215 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1216 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1217 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1218
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001219 dma_sync_single_for_device(&bp->pdev->dev,
1220 dma_unmap_addr(cons_rx_buf, mapping),
1221 RX_COPY_THRESH, DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001222
1223 prod_rx_buf->skb = cons_rx_buf->skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001224 dma_unmap_addr_set(prod_rx_buf, mapping,
1225 dma_unmap_addr(cons_rx_buf, mapping));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001226 *prod_bd = *cons_bd;
1227}
1228
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001229static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1230 u16 idx)
1231{
1232 u16 last_max = fp->last_max_sge;
1233
1234 if (SUB_S16(idx, last_max) > 0)
1235 fp->last_max_sge = idx;
1236}
1237
1238static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1239{
1240 int i, j;
1241
1242 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1243 int idx = RX_SGE_CNT * i - 1;
1244
1245 for (j = 0; j < 2; j++) {
1246 SGE_MASK_CLEAR_BIT(fp, idx);
1247 idx--;
1248 }
1249 }
1250}
1251
1252static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1253 struct eth_fast_path_rx_cqe *fp_cqe)
1254{
1255 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001256 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001257 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001258 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001259 u16 last_max, last_elem, first_elem;
1260 u16 delta = 0;
1261 u16 i;
1262
1263 if (!sge_len)
1264 return;
1265
1266 /* First mark all used pages */
1267 for (i = 0; i < sge_len; i++)
1268 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1269
1270 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1271 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1272
1273 /* Here we assume that the last SGE index is the biggest */
1274 prefetch((void *)(fp->sge_mask));
1275 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1276
1277 last_max = RX_SGE(fp->last_max_sge);
1278 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1279 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1280
1281 /* If ring is not full */
1282 if (last_elem + 1 != first_elem)
1283 last_elem++;
1284
1285 /* Now update the prod */
1286 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1287 if (likely(fp->sge_mask[i]))
1288 break;
1289
1290 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1291 delta += RX_SGE_MASK_ELEM_SZ;
1292 }
1293
1294 if (delta > 0) {
1295 fp->rx_sge_prod += delta;
1296 /* clear page-end entries */
1297 bnx2x_clear_sge_mask_next_elems(fp);
1298 }
1299
1300 DP(NETIF_MSG_RX_STATUS,
1301 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1302 fp->last_max_sge, fp->rx_sge_prod);
1303}
1304
1305static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1306{
1307 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1308 memset(fp->sge_mask, 0xff,
1309 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1310
Eilon Greenstein33471622008-08-13 15:59:08 -07001311 /* Clear the two last indices in the page to 1:
1312 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001313 hence will never be indicated and should be removed from
1314 the calculations. */
1315 bnx2x_clear_sge_mask_next_elems(fp);
1316}
1317
1318static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1319 struct sk_buff *skb, u16 cons, u16 prod)
1320{
1321 struct bnx2x *bp = fp->bp;
1322 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1323 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1324 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1325 dma_addr_t mapping;
1326
1327 /* move empty skb from pool to prod and map it */
1328 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001329 mapping = dma_map_single(&bp->pdev->dev, fp->tpa_pool[queue].skb->data,
1330 bp->rx_buf_size, DMA_FROM_DEVICE);
1331 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001332
1333 /* move partial skb from cons to pool (don't unmap yet) */
1334 fp->tpa_pool[queue] = *cons_rx_buf;
1335
1336 /* mark bin state as start - print error if current state != stop */
1337 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1338 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1339
1340 fp->tpa_state[queue] = BNX2X_TPA_START;
1341
1342 /* point prod_bd to new skb */
1343 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1344 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1345
1346#ifdef BNX2X_STOP_ON_ERROR
1347 fp->tpa_queue_used |= (1 << queue);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001348#ifdef _ASM_GENERIC_INT_L64_H
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001349 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1350#else
1351 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1352#endif
1353 fp->tpa_queue_used);
1354#endif
1355}
1356
1357static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1358 struct sk_buff *skb,
1359 struct eth_fast_path_rx_cqe *fp_cqe,
1360 u16 cqe_idx)
1361{
1362 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001363 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1364 u32 i, frag_len, frag_size, pages;
1365 int err;
1366 int j;
1367
1368 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001369 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001370
1371 /* This is needed in order to enable forwarding support */
1372 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001373 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001374 max(frag_size, (u32)len_on_bd));
1375
1376#ifdef BNX2X_STOP_ON_ERROR
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001377 if (pages > min_t(u32, 8, MAX_SKB_FRAGS)*SGE_PAGE_SIZE*PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001378 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1379 pages, cqe_idx);
1380 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1381 fp_cqe->pkt_len, len_on_bd);
1382 bnx2x_panic();
1383 return -EINVAL;
1384 }
1385#endif
1386
1387 /* Run through the SGL and compose the fragmented skb */
1388 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1389 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1390
1391 /* FW gives the indices of the SGE as if the ring is an array
1392 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001393 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001394 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001395 old_rx_pg = *rx_pg;
1396
1397 /* If we fail to allocate a substitute page, we simply stop
1398 where we are and drop the whole packet */
1399 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1400 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001401 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001402 return err;
1403 }
1404
1405 /* Unmap the page as we r going to pass it to the stack */
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001406 dma_unmap_page(&bp->pdev->dev,
1407 dma_unmap_addr(&old_rx_pg, mapping),
1408 SGE_PAGE_SIZE*PAGES_PER_SGE, DMA_FROM_DEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001409
1410 /* Add one frag and update the appropriate fields in the skb */
1411 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1412
1413 skb->data_len += frag_len;
1414 skb->truesize += frag_len;
1415 skb->len += frag_len;
1416
1417 frag_size -= frag_len;
1418 }
1419
1420 return 0;
1421}
1422
1423static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1424 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1425 u16 cqe_idx)
1426{
1427 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1428 struct sk_buff *skb = rx_buf->skb;
1429 /* alloc new skb */
1430 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1431
1432 /* Unmap skb in the pool anyway, as we are going to change
1433 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1434 fails. */
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001435 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(rx_buf, mapping),
1436 bp->rx_buf_size, DMA_FROM_DEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001437
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001438 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001439 /* fix ip xsum and give it to the stack */
1440 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001441#ifdef BCM_VLAN
1442 int is_vlan_cqe =
1443 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1444 PARSING_FLAGS_VLAN);
1445 int is_not_hwaccel_vlan_cqe =
1446 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1447#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001448
1449 prefetch(skb);
1450 prefetch(((char *)(skb)) + 128);
1451
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001452#ifdef BNX2X_STOP_ON_ERROR
1453 if (pad + len > bp->rx_buf_size) {
1454 BNX2X_ERR("skb_put is about to fail... "
1455 "pad %d len %d rx_buf_size %d\n",
1456 pad, len, bp->rx_buf_size);
1457 bnx2x_panic();
1458 return;
1459 }
1460#endif
1461
1462 skb_reserve(skb, pad);
1463 skb_put(skb, len);
1464
1465 skb->protocol = eth_type_trans(skb, bp->dev);
1466 skb->ip_summed = CHECKSUM_UNNECESSARY;
1467
1468 {
1469 struct iphdr *iph;
1470
1471 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001472#ifdef BCM_VLAN
1473 /* If there is no Rx VLAN offloading -
1474 take VLAN tag into an account */
1475 if (unlikely(is_not_hwaccel_vlan_cqe))
1476 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1477#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001478 iph->check = 0;
1479 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1480 }
1481
1482 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1483 &cqe->fast_path_cqe, cqe_idx)) {
1484#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001485 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1486 (!is_not_hwaccel_vlan_cqe))
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001487 vlan_gro_receive(&fp->napi, bp->vlgrp,
1488 le16_to_cpu(cqe->fast_path_cqe.
1489 vlan_tag), skb);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001490 else
1491#endif
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001492 napi_gro_receive(&fp->napi, skb);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001493 } else {
1494 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1495 " - dropping packet!\n");
1496 dev_kfree_skb(skb);
1497 }
1498
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001499
1500 /* put new skb in bin */
1501 fp->tpa_pool[queue].skb = new_skb;
1502
1503 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001504 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001505 DP(NETIF_MSG_RX_STATUS,
1506 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001507 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001508 }
1509
1510 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1511}
1512
1513static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1514 struct bnx2x_fastpath *fp,
1515 u16 bd_prod, u16 rx_comp_prod,
1516 u16 rx_sge_prod)
1517{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001518 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001519 int i;
1520
1521 /* Update producers */
1522 rx_prods.bd_prod = bd_prod;
1523 rx_prods.cqe_prod = rx_comp_prod;
1524 rx_prods.sge_prod = rx_sge_prod;
1525
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001526 /*
1527 * Make sure that the BD and SGE data is updated before updating the
1528 * producers since FW might read the BD/SGE right after the producer
1529 * is updated.
1530 * This is only applicable for weak-ordered memory model archs such
1531 * as IA-64. The following barrier is also mandatory since FW will
1532 * assumes BDs must have buffers.
1533 */
1534 wmb();
1535
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001536 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1537 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00001538 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), fp->cl_id) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001539 ((u32 *)&rx_prods)[i]);
1540
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001541 mmiowb(); /* keep prod updates ordered */
1542
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001543 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001544 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1545 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001546}
1547
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001548static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1549{
1550 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001551 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001552 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1553 int rx_pkt = 0;
1554
1555#ifdef BNX2X_STOP_ON_ERROR
1556 if (unlikely(bp->panic))
1557 return 0;
1558#endif
1559
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001560 /* CQ "next element" is of the size of the regular element,
1561 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001562 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1563 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1564 hw_comp_cons++;
1565
1566 bd_cons = fp->rx_bd_cons;
1567 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001568 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001569 sw_comp_cons = fp->rx_comp_cons;
1570 sw_comp_prod = fp->rx_comp_prod;
1571
1572 /* Memory barrier necessary as speculative reads of the rx
1573 * buffer can be ahead of the index in the status block
1574 */
1575 rmb();
1576
1577 DP(NETIF_MSG_RX_STATUS,
1578 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001579 fp->index, hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001580
1581 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001582 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001583 struct sk_buff *skb;
1584 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001585 u8 cqe_fp_flags;
1586 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001587
1588 comp_ring_cons = RCQ_BD(sw_comp_cons);
1589 bd_prod = RX_BD(bd_prod);
1590 bd_cons = RX_BD(bd_cons);
1591
Eilon Greenstein619e7a62009-08-12 08:23:20 +00001592 /* Prefetch the page containing the BD descriptor
1593 at producer's index. It will be needed when new skb is
1594 allocated */
1595 prefetch((void *)(PAGE_ALIGN((unsigned long)
1596 (&fp->rx_desc_ring[bd_prod])) -
1597 PAGE_SIZE + 1));
1598
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001600 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001601
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001603 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1604 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001605 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001606 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1607 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001608
1609 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001610 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611 bnx2x_sp_event(fp, cqe);
1612 goto next_cqe;
1613
1614 /* this is an rx packet */
1615 } else {
1616 rx_buf = &fp->rx_buf_ring[bd_cons];
1617 skb = rx_buf->skb;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001618 prefetch(skb);
1619 prefetch((u8 *)skb + 256);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001620 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1621 pad = cqe->fast_path_cqe.placement_offset;
1622
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001623 /* If CQE is marked both TPA_START and TPA_END
1624 it is a non-TPA CQE */
1625 if ((!fp->disable_tpa) &&
1626 (TPA_TYPE(cqe_fp_flags) !=
1627 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001628 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001629
1630 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1631 DP(NETIF_MSG_RX_STATUS,
1632 "calling tpa_start on queue %d\n",
1633 queue);
1634
1635 bnx2x_tpa_start(fp, queue, skb,
1636 bd_cons, bd_prod);
1637 goto next_rx;
1638 }
1639
1640 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1641 DP(NETIF_MSG_RX_STATUS,
1642 "calling tpa_stop on queue %d\n",
1643 queue);
1644
1645 if (!BNX2X_RX_SUM_FIX(cqe))
1646 BNX2X_ERR("STOP on none TCP "
1647 "data\n");
1648
1649 /* This is a size of the linear data
1650 on this skb */
1651 len = le16_to_cpu(cqe->fast_path_cqe.
1652 len_on_bd);
1653 bnx2x_tpa_stop(bp, fp, queue, pad,
1654 len, cqe, comp_ring_cons);
1655#ifdef BNX2X_STOP_ON_ERROR
1656 if (bp->panic)
Stanislaw Gruszka17cb40062009-05-05 23:22:12 +00001657 return 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001658#endif
1659
1660 bnx2x_update_sge_prod(fp,
1661 &cqe->fast_path_cqe);
1662 goto next_cqe;
1663 }
1664 }
1665
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001666 dma_sync_single_for_device(&bp->pdev->dev,
1667 dma_unmap_addr(rx_buf, mapping),
1668 pad + RX_COPY_THRESH,
1669 DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001670 prefetch(skb);
1671 prefetch(((char *)(skb)) + 128);
1672
1673 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001674 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001675 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001676 "ERROR flags %x rx packet %u\n",
1677 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001678 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001679 goto reuse_rx;
1680 }
1681
1682 /* Since we don't have a jumbo ring
1683 * copy small packets if mtu > 1500
1684 */
1685 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1686 (len <= RX_COPY_THRESH)) {
1687 struct sk_buff *new_skb;
1688
1689 new_skb = netdev_alloc_skb(bp->dev,
1690 len + pad);
1691 if (new_skb == NULL) {
1692 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001693 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001694 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001695 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001696 goto reuse_rx;
1697 }
1698
1699 /* aligned copy */
1700 skb_copy_from_linear_data_offset(skb, pad,
1701 new_skb->data + pad, len);
1702 skb_reserve(new_skb, pad);
1703 skb_put(new_skb, len);
1704
1705 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1706
1707 skb = new_skb;
1708
Eilon Greensteina119a062009-08-12 08:23:23 +00001709 } else
1710 if (likely(bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0)) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001711 dma_unmap_single(&bp->pdev->dev,
1712 dma_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001713 bp->rx_buf_size,
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001714 DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001715 skb_reserve(skb, pad);
1716 skb_put(skb, len);
1717
1718 } else {
1719 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001720 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001721 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001722 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001723reuse_rx:
1724 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1725 goto next_rx;
1726 }
1727
1728 skb->protocol = eth_type_trans(skb, bp->dev);
1729
1730 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001731 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001732 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1733 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001734 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001735 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001736 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001737 }
1738
Eilon Greenstein748e5432009-02-12 08:36:37 +00001739 skb_record_rx_queue(skb, fp->index);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001740
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001741#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001742 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001743 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1744 PARSING_FLAGS_VLAN))
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001745 vlan_gro_receive(&fp->napi, bp->vlgrp,
1746 le16_to_cpu(cqe->fast_path_cqe.vlan_tag), skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001747 else
1748#endif
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001749 napi_gro_receive(&fp->napi, skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001750
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001751
1752next_rx:
1753 rx_buf->skb = NULL;
1754
1755 bd_cons = NEXT_RX_IDX(bd_cons);
1756 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001757 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1758 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001759next_cqe:
1760 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1761 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001762
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001763 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001764 break;
1765 } /* while */
1766
1767 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001768 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001769 fp->rx_comp_cons = sw_comp_cons;
1770 fp->rx_comp_prod = sw_comp_prod;
1771
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001772 /* Update producers */
1773 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1774 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001775
1776 fp->rx_pkt += rx_pkt;
1777 fp->rx_calls++;
1778
1779 return rx_pkt;
1780}
1781
1782static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1783{
1784 struct bnx2x_fastpath *fp = fp_cookie;
1785 struct bnx2x *bp = fp->bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001786
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001787 /* Return here if interrupt is disabled */
1788 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1789 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1790 return IRQ_HANDLED;
1791 }
1792
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001793 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
Eilon Greensteinca003922009-08-12 22:53:28 -07001794 fp->index, fp->sb_id);
Eilon Greenstein0626b892009-02-12 08:38:14 +00001795 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001796
1797#ifdef BNX2X_STOP_ON_ERROR
1798 if (unlikely(bp->panic))
1799 return IRQ_HANDLED;
1800#endif
1801
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001802 /* Handle Rx and Tx according to MSI-X vector */
1803 prefetch(fp->rx_cons_sb);
1804 prefetch(fp->tx_cons_sb);
1805 prefetch(&fp->status_blk->u_status_block.status_block_index);
1806 prefetch(&fp->status_blk->c_status_block.status_block_index);
1807 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001808
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001809 return IRQ_HANDLED;
1810}
1811
1812static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1813{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001814 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001815 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001816 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001817 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001818
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001819 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001820 if (unlikely(status == 0)) {
1821 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1822 return IRQ_NONE;
1823 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001824 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001825
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001826 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001827 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1828 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1829 return IRQ_HANDLED;
1830 }
1831
Eilon Greenstein3196a882008-08-13 15:58:49 -07001832#ifdef BNX2X_STOP_ON_ERROR
1833 if (unlikely(bp->panic))
1834 return IRQ_HANDLED;
1835#endif
1836
Eilon Greensteinca003922009-08-12 22:53:28 -07001837 for (i = 0; i < BNX2X_NUM_QUEUES(bp); i++) {
1838 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001839
Eilon Greensteinca003922009-08-12 22:53:28 -07001840 mask = 0x2 << fp->sb_id;
1841 if (status & mask) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001842 /* Handle Rx and Tx according to SB id */
1843 prefetch(fp->rx_cons_sb);
1844 prefetch(&fp->status_blk->u_status_block.
1845 status_block_index);
1846 prefetch(fp->tx_cons_sb);
1847 prefetch(&fp->status_blk->c_status_block.
1848 status_block_index);
1849 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001850 status &= ~mask;
1851 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001852 }
1853
Michael Chan993ac7b2009-10-10 13:46:56 +00001854#ifdef BCM_CNIC
1855 mask = 0x2 << CNIC_SB_ID(bp);
1856 if (status & (mask | 0x1)) {
1857 struct cnic_ops *c_ops = NULL;
1858
1859 rcu_read_lock();
1860 c_ops = rcu_dereference(bp->cnic_ops);
1861 if (c_ops)
1862 c_ops->cnic_handler(bp->cnic_data, NULL);
1863 rcu_read_unlock();
1864
1865 status &= ~mask;
1866 }
1867#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001868
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001869 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001870 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001871
1872 status &= ~0x1;
1873 if (!status)
1874 return IRQ_HANDLED;
1875 }
1876
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001877 if (unlikely(status))
1878 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001879 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001880
1881 return IRQ_HANDLED;
1882}
1883
1884/* end of fast path */
1885
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001886static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001887
1888/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001889
1890/*
1891 * General service functions
1892 */
1893
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001894static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001895{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001896 u32 lock_status;
1897 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001898 int func = BP_FUNC(bp);
1899 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001900 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001901
1902 /* Validating that the resource is within range */
1903 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1904 DP(NETIF_MSG_HW,
1905 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1906 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1907 return -EINVAL;
1908 }
1909
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001910 if (func <= 5) {
1911 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1912 } else {
1913 hw_lock_control_reg =
1914 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1915 }
1916
Eliezer Tamirf1410642008-02-28 11:51:50 -08001917 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001918 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001919 if (lock_status & resource_bit) {
1920 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1921 lock_status, resource_bit);
1922 return -EEXIST;
1923 }
1924
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001925 /* Try for 5 second every 5ms */
1926 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001927 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001928 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1929 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001930 if (lock_status & resource_bit)
1931 return 0;
1932
1933 msleep(5);
1934 }
1935 DP(NETIF_MSG_HW, "Timeout\n");
1936 return -EAGAIN;
1937}
1938
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001939static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001940{
1941 u32 lock_status;
1942 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001943 int func = BP_FUNC(bp);
1944 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001945
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001946 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1947
Eliezer Tamirf1410642008-02-28 11:51:50 -08001948 /* Validating that the resource is within range */
1949 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1950 DP(NETIF_MSG_HW,
1951 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1952 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1953 return -EINVAL;
1954 }
1955
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001956 if (func <= 5) {
1957 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1958 } else {
1959 hw_lock_control_reg =
1960 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1961 }
1962
Eliezer Tamirf1410642008-02-28 11:51:50 -08001963 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001964 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001965 if (!(lock_status & resource_bit)) {
1966 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1967 lock_status, resource_bit);
1968 return -EFAULT;
1969 }
1970
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001971 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001972 return 0;
1973}
1974
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001975/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001976static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001977{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001978 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001979
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001980 if (bp->port.need_hw_lock)
1981 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001982}
1983
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001984static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001985{
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001986 if (bp->port.need_hw_lock)
1987 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001988
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001989 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001990}
1991
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001992int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1993{
1994 /* The GPIO should be swapped if swap register is set and active */
1995 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1996 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1997 int gpio_shift = gpio_num +
1998 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1999 u32 gpio_mask = (1 << gpio_shift);
2000 u32 gpio_reg;
2001 int value;
2002
2003 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2004 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2005 return -EINVAL;
2006 }
2007
2008 /* read GPIO value */
2009 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2010
2011 /* get the requested pin value */
2012 if ((gpio_reg & gpio_mask) == gpio_mask)
2013 value = 1;
2014 else
2015 value = 0;
2016
2017 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2018
2019 return value;
2020}
2021
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002022int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002023{
2024 /* The GPIO should be swapped if swap register is set and active */
2025 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002026 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002027 int gpio_shift = gpio_num +
2028 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2029 u32 gpio_mask = (1 << gpio_shift);
2030 u32 gpio_reg;
2031
2032 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2033 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2034 return -EINVAL;
2035 }
2036
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002037 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002038 /* read GPIO and mask except the float bits */
2039 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2040
2041 switch (mode) {
2042 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2043 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
2044 gpio_num, gpio_shift);
2045 /* clear FLOAT and set CLR */
2046 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2047 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2048 break;
2049
2050 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2051 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
2052 gpio_num, gpio_shift);
2053 /* clear FLOAT and set SET */
2054 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2055 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2056 break;
2057
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002058 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002059 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
2060 gpio_num, gpio_shift);
2061 /* set FLOAT */
2062 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2063 break;
2064
2065 default:
2066 break;
2067 }
2068
2069 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002070 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002071
2072 return 0;
2073}
2074
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002075int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2076{
2077 /* The GPIO should be swapped if swap register is set and active */
2078 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2079 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2080 int gpio_shift = gpio_num +
2081 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2082 u32 gpio_mask = (1 << gpio_shift);
2083 u32 gpio_reg;
2084
2085 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2086 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2087 return -EINVAL;
2088 }
2089
2090 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2091 /* read GPIO int */
2092 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2093
2094 switch (mode) {
2095 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
2096 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
2097 "output low\n", gpio_num, gpio_shift);
2098 /* clear SET and set CLR */
2099 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2100 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2101 break;
2102
2103 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
2104 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
2105 "output high\n", gpio_num, gpio_shift);
2106 /* clear CLR and set SET */
2107 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2108 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2109 break;
2110
2111 default:
2112 break;
2113 }
2114
2115 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2116 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2117
2118 return 0;
2119}
2120
Eliezer Tamirf1410642008-02-28 11:51:50 -08002121static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2122{
2123 u32 spio_mask = (1 << spio_num);
2124 u32 spio_reg;
2125
2126 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2127 (spio_num > MISC_REGISTERS_SPIO_7)) {
2128 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2129 return -EINVAL;
2130 }
2131
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002132 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002133 /* read SPIO and mask except the float bits */
2134 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2135
2136 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002137 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002138 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2139 /* clear FLOAT and set CLR */
2140 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2141 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2142 break;
2143
Eilon Greenstein6378c022008-08-13 15:59:25 -07002144 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002145 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2146 /* clear FLOAT and set SET */
2147 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2148 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2149 break;
2150
2151 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2152 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2153 /* set FLOAT */
2154 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2155 break;
2156
2157 default:
2158 break;
2159 }
2160
2161 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002162 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002163
2164 return 0;
2165}
2166
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002167static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002168{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002169 switch (bp->link_vars.ieee_fc &
2170 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002171 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002172 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002173 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002174 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002175
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002176 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002177 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002178 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002179 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002180
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002181 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002182 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002183 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002184
Eliezer Tamirf1410642008-02-28 11:51:50 -08002185 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002186 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002187 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002188 break;
2189 }
2190}
2191
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002192static void bnx2x_link_report(struct bnx2x *bp)
2193{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002194 if (bp->flags & MF_FUNC_DIS) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002195 netif_carrier_off(bp->dev);
Joe Perches7995c642010-02-17 15:01:52 +00002196 netdev_err(bp->dev, "NIC Link is Down\n");
Eilon Greenstein2691d512009-08-12 08:22:08 +00002197 return;
2198 }
2199
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002200 if (bp->link_vars.link_up) {
Eilon Greenstein35c5f8f2009-10-15 00:19:05 -07002201 u16 line_speed;
2202
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002203 if (bp->state == BNX2X_STATE_OPEN)
2204 netif_carrier_on(bp->dev);
Joe Perches7995c642010-02-17 15:01:52 +00002205 netdev_info(bp->dev, "NIC Link is Up, ");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002206
Eilon Greenstein35c5f8f2009-10-15 00:19:05 -07002207 line_speed = bp->link_vars.line_speed;
2208 if (IS_E1HMF(bp)) {
2209 u16 vn_max_rate;
2210
2211 vn_max_rate =
2212 ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
2213 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2214 if (vn_max_rate < line_speed)
2215 line_speed = vn_max_rate;
2216 }
Joe Perches7995c642010-02-17 15:01:52 +00002217 pr_cont("%d Mbps ", line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002218
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002219 if (bp->link_vars.duplex == DUPLEX_FULL)
Joe Perches7995c642010-02-17 15:01:52 +00002220 pr_cont("full duplex");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002221 else
Joe Perches7995c642010-02-17 15:01:52 +00002222 pr_cont("half duplex");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002223
David S. Millerc0700f92008-12-16 23:53:20 -08002224 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
2225 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Joe Perches7995c642010-02-17 15:01:52 +00002226 pr_cont(", receive ");
Eilon Greenstein356e2382009-02-12 08:38:32 +00002227 if (bp->link_vars.flow_ctrl &
2228 BNX2X_FLOW_CTRL_TX)
Joe Perches7995c642010-02-17 15:01:52 +00002229 pr_cont("& transmit ");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002230 } else {
Joe Perches7995c642010-02-17 15:01:52 +00002231 pr_cont(", transmit ");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002232 }
Joe Perches7995c642010-02-17 15:01:52 +00002233 pr_cont("flow control ON");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002234 }
Joe Perches7995c642010-02-17 15:01:52 +00002235 pr_cont("\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002236
2237 } else { /* link_down */
2238 netif_carrier_off(bp->dev);
Joe Perches7995c642010-02-17 15:01:52 +00002239 netdev_err(bp->dev, "NIC Link is Down\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002240 }
2241}
2242
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002243static u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002244{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002245 if (!BP_NOMCP(bp)) {
2246 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002247
Eilon Greenstein19680c42008-08-13 15:47:33 -07002248 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002249 /* It is recommended to turn off RX FC for jumbo frames
2250 for better performance */
Eilon Greenstein0c593272009-08-12 08:22:13 +00002251 if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002252 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002253 else
David S. Millerc0700f92008-12-16 23:53:20 -08002254 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002255
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002256 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002257
2258 if (load_mode == LOAD_DIAG)
2259 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
2260
Eilon Greenstein19680c42008-08-13 15:47:33 -07002261 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002262
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002263 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002264
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002265 bnx2x_calc_fc_adv(bp);
2266
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002267 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2268 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002269 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002270 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002271
Eilon Greenstein19680c42008-08-13 15:47:33 -07002272 return rc;
2273 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002274 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002275 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002276}
2277
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002278static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002279{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002280 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002281 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002282 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002283 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002284
Eilon Greenstein19680c42008-08-13 15:47:33 -07002285 bnx2x_calc_fc_adv(bp);
2286 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002287 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002288}
2289
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002290static void bnx2x__link_reset(struct bnx2x *bp)
2291{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002292 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002293 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002294 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002295 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002296 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002297 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002298}
2299
2300static u8 bnx2x_link_test(struct bnx2x *bp)
2301{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002302 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002303
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002304 if (!BP_NOMCP(bp)) {
2305 bnx2x_acquire_phy_lock(bp);
2306 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
2307 bnx2x_release_phy_lock(bp);
2308 } else
2309 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002310
2311 return rc;
2312}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002313
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002314static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002315{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002316 u32 r_param = bp->link_vars.line_speed / 8;
2317 u32 fair_periodic_timeout_usec;
2318 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002319
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002320 memset(&(bp->cmng.rs_vars), 0,
2321 sizeof(struct rate_shaping_vars_per_port));
2322 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002323
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002324 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2325 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002326
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002327 /* this is the threshold below which no timer arming will occur
2328 1.25 coefficient is for the threshold to be a little bigger
2329 than the real time, to compensate for timer in-accuracy */
2330 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002331 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2332
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002333 /* resolution of fairness timer */
2334 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2335 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2336 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002337
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002338 /* this is the threshold below which we won't arm the timer anymore */
2339 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002340
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002341 /* we multiply by 1e3/8 to get bytes/msec.
2342 We don't want the credits to pass a credit
2343 of the t_fair*FAIR_MEM (algorithm resolution) */
2344 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2345 /* since each tick is 4 usec */
2346 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002347}
2348
Eilon Greenstein2691d512009-08-12 08:22:08 +00002349/* Calculates the sum of vn_min_rates.
2350 It's needed for further normalizing of the min_rates.
2351 Returns:
2352 sum of vn_min_rates.
2353 or
2354 0 - if all the min_rates are 0.
2355 In the later case fainess algorithm should be deactivated.
2356 If not all min_rates are zero then those that are zeroes will be set to 1.
2357 */
2358static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2359{
2360 int all_zero = 1;
2361 int port = BP_PORT(bp);
2362 int vn;
2363
2364 bp->vn_weight_sum = 0;
2365 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2366 int func = 2*vn + port;
2367 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2368 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2369 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2370
2371 /* Skip hidden vns */
2372 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2373 continue;
2374
2375 /* If min rate is zero - set it to 1 */
2376 if (!vn_min_rate)
2377 vn_min_rate = DEF_MIN_RATE;
2378 else
2379 all_zero = 0;
2380
2381 bp->vn_weight_sum += vn_min_rate;
2382 }
2383
2384 /* ... only if all min rates are zeros - disable fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002385 if (all_zero) {
2386 bp->cmng.flags.cmng_enables &=
2387 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2388 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2389 " fairness will be disabled\n");
2390 } else
2391 bp->cmng.flags.cmng_enables |=
2392 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002393}
2394
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002395static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002396{
2397 struct rate_shaping_vars_per_vn m_rs_vn;
2398 struct fairness_vars_per_vn m_fair_vn;
2399 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2400 u16 vn_min_rate, vn_max_rate;
2401 int i;
2402
2403 /* If function is hidden - set min and max to zeroes */
2404 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2405 vn_min_rate = 0;
2406 vn_max_rate = 0;
2407
2408 } else {
2409 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2410 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002411 /* If min rate is zero - set it to 1 */
2412 if (!vn_min_rate)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002413 vn_min_rate = DEF_MIN_RATE;
2414 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2415 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2416 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002417 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002418 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002419 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002420
2421 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2422 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2423
2424 /* global vn counter - maximal Mbps for this vn */
2425 m_rs_vn.vn_counter.rate = vn_max_rate;
2426
2427 /* quota - number of bytes transmitted in this period */
2428 m_rs_vn.vn_counter.quota =
2429 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2430
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002431 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002432 /* credit for each period of the fairness algorithm:
2433 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002434 vn_weight_sum should not be larger than 10000, thus
2435 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2436 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002437 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002438 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2439 (8 * bp->vn_weight_sum))),
2440 (bp->cmng.fair_vars.fair_threshold * 2));
2441 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002442 m_fair_vn.vn_credit_delta);
2443 }
2444
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002445 /* Store it to internal memory */
2446 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2447 REG_WR(bp, BAR_XSTRORM_INTMEM +
2448 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2449 ((u32 *)(&m_rs_vn))[i]);
2450
2451 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2452 REG_WR(bp, BAR_XSTRORM_INTMEM +
2453 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2454 ((u32 *)(&m_fair_vn))[i]);
2455}
2456
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002457
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002458/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002459static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002460{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002461 /* Make sure that we are synced with the current statistics */
2462 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2463
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002464 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002465
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002466 if (bp->link_vars.link_up) {
2467
Eilon Greenstein1c063282009-02-12 08:36:43 +00002468 /* dropless flow control */
Eilon Greensteina18f5122009-08-12 08:23:26 +00002469 if (CHIP_IS_E1H(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002470 int port = BP_PORT(bp);
2471 u32 pause_enabled = 0;
2472
2473 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2474 pause_enabled = 1;
2475
2476 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002477 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002478 pause_enabled);
2479 }
2480
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002481 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2482 struct host_port_stats *pstats;
2483
2484 pstats = bnx2x_sp(bp, port_stats);
2485 /* reset old bmac stats */
2486 memset(&(pstats->mac_stx[0]), 0,
2487 sizeof(struct mac_stx));
2488 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002489 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002490 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2491 }
2492
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002493 /* indicate link status */
2494 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002495
2496 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002497 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002498 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002499 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002500
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002501 /* Set the attention towards other drivers on the same port */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002502 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2503 if (vn == BP_E1HVN(bp))
2504 continue;
2505
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002506 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002507 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2508 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2509 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002510
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002511 if (bp->link_vars.link_up) {
2512 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002513
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002514 /* Init rate shaping and fairness contexts */
2515 bnx2x_init_port_minmax(bp);
2516
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002517 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002518 bnx2x_init_vn_minmax(bp, 2*vn + port);
2519
2520 /* Store it to internal memory */
2521 for (i = 0;
2522 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2523 REG_WR(bp, BAR_XSTRORM_INTMEM +
2524 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2525 ((u32 *)(&bp->cmng))[i]);
2526 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002527 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002528}
2529
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002530static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002531{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002532 if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002533 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002534
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002535 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2536
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002537 if (bp->link_vars.link_up)
2538 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2539 else
2540 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2541
Eilon Greenstein2691d512009-08-12 08:22:08 +00002542 bnx2x_calc_vn_weight_sum(bp);
2543
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002544 /* indicate link status */
2545 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002546}
2547
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002548static void bnx2x_pmf_update(struct bnx2x *bp)
2549{
2550 int port = BP_PORT(bp);
2551 u32 val;
2552
2553 bp->port.pmf = 1;
2554 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2555
2556 /* enable nig attention */
2557 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2558 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2559 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002560
2561 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002562}
2563
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002564/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002565
2566/* slow path */
2567
2568/*
2569 * General service functions
2570 */
2571
Eilon Greenstein2691d512009-08-12 08:22:08 +00002572/* send the MCP a request, block until there is a reply */
2573u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
2574{
2575 int func = BP_FUNC(bp);
2576 u32 seq = ++bp->fw_seq;
2577 u32 rc = 0;
2578 u32 cnt = 1;
2579 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2580
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002581 mutex_lock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002582 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
2583 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
2584
2585 do {
2586 /* let the FW do it's magic ... */
2587 msleep(delay);
2588
2589 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
2590
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002591 /* Give the FW up to 5 second (500*10ms) */
2592 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002593
2594 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2595 cnt*delay, rc, seq);
2596
2597 /* is this a reply to our command? */
2598 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2599 rc &= FW_MSG_CODE_MASK;
2600 else {
2601 /* FW BUG! */
2602 BNX2X_ERR("FW failed to respond!\n");
2603 bnx2x_fw_dump(bp);
2604 rc = 0;
2605 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002606 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002607
2608 return rc;
2609}
2610
Michael Chane665bfd2009-10-10 13:46:54 +00002611static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002612static void bnx2x_set_rx_mode(struct net_device *dev);
2613
2614static void bnx2x_e1h_disable(struct bnx2x *bp)
2615{
2616 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002617
2618 netif_tx_disable(bp->dev);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002619
2620 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
2621
Eilon Greenstein2691d512009-08-12 08:22:08 +00002622 netif_carrier_off(bp->dev);
2623}
2624
2625static void bnx2x_e1h_enable(struct bnx2x *bp)
2626{
2627 int port = BP_PORT(bp);
2628
2629 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2630
Eilon Greenstein2691d512009-08-12 08:22:08 +00002631 /* Tx queue should be only reenabled */
2632 netif_tx_wake_all_queues(bp->dev);
2633
Eilon Greenstein061bc702009-10-15 00:18:47 -07002634 /*
2635 * Should not call netif_carrier_on since it will be called if the link
2636 * is up when checking for link state
2637 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002638}
2639
2640static void bnx2x_update_min_max(struct bnx2x *bp)
2641{
2642 int port = BP_PORT(bp);
2643 int vn, i;
2644
2645 /* Init rate shaping and fairness contexts */
2646 bnx2x_init_port_minmax(bp);
2647
2648 bnx2x_calc_vn_weight_sum(bp);
2649
2650 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2651 bnx2x_init_vn_minmax(bp, 2*vn + port);
2652
2653 if (bp->port.pmf) {
2654 int func;
2655
2656 /* Set the attention towards other drivers on the same port */
2657 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2658 if (vn == BP_E1HVN(bp))
2659 continue;
2660
2661 func = ((vn << 1) | port);
2662 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2663 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2664 }
2665
2666 /* Store it to internal memory */
2667 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
2668 REG_WR(bp, BAR_XSTRORM_INTMEM +
2669 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2670 ((u32 *)(&bp->cmng))[i]);
2671 }
2672}
2673
2674static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2675{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002676 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002677
2678 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2679
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002680 /*
2681 * This is the only place besides the function initialization
2682 * where the bp->flags can change so it is done without any
2683 * locks
2684 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002685 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
2686 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002687 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002688
2689 bnx2x_e1h_disable(bp);
2690 } else {
2691 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002692 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002693
2694 bnx2x_e1h_enable(bp);
2695 }
2696 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2697 }
2698 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
2699
2700 bnx2x_update_min_max(bp);
2701 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2702 }
2703
2704 /* Report results to MCP */
2705 if (dcc_event)
2706 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE);
2707 else
2708 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK);
2709}
2710
Michael Chan28912902009-10-10 13:46:53 +00002711/* must be called under the spq lock */
2712static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2713{
2714 struct eth_spe *next_spe = bp->spq_prod_bd;
2715
2716 if (bp->spq_prod_bd == bp->spq_last_bd) {
2717 bp->spq_prod_bd = bp->spq;
2718 bp->spq_prod_idx = 0;
2719 DP(NETIF_MSG_TIMER, "end of spq\n");
2720 } else {
2721 bp->spq_prod_bd++;
2722 bp->spq_prod_idx++;
2723 }
2724 return next_spe;
2725}
2726
2727/* must be called under the spq lock */
2728static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2729{
2730 int func = BP_FUNC(bp);
2731
2732 /* Make sure that BD data is updated before writing the producer */
2733 wmb();
2734
2735 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
2736 bp->spq_prod_idx);
2737 mmiowb();
2738}
2739
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002740/* the slow path queue is odd since completions arrive on the fastpath ring */
2741static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2742 u32 data_hi, u32 data_lo, int common)
2743{
Michael Chan28912902009-10-10 13:46:53 +00002744 struct eth_spe *spe;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002745
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002746#ifdef BNX2X_STOP_ON_ERROR
2747 if (unlikely(bp->panic))
2748 return -EIO;
2749#endif
2750
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002751 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002752
2753 if (!bp->spq_left) {
2754 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002755 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002756 bnx2x_panic();
2757 return -EBUSY;
2758 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002759
Michael Chan28912902009-10-10 13:46:53 +00002760 spe = bnx2x_sp_get_next(bp);
2761
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002762 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00002763 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002764 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
2765 HW_CID(bp, cid));
Michael Chan28912902009-10-10 13:46:53 +00002766 spe->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002767 if (common)
Michael Chan28912902009-10-10 13:46:53 +00002768 spe->hdr.type |=
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002769 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2770
Michael Chan28912902009-10-10 13:46:53 +00002771 spe->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2772 spe->data.mac_config_addr.lo = cpu_to_le32(data_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002773
2774 bp->spq_left--;
2775
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002776 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2777 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
2778 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
2779 (u32)(U64_LO(bp->spq_mapping) +
2780 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2781 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2782
Michael Chan28912902009-10-10 13:46:53 +00002783 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002784 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002785 return 0;
2786}
2787
2788/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002789static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002790{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002791 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002792 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002793
2794 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002795 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002796 val = (1UL << 31);
2797 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2798 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2799 if (val & (1L << 31))
2800 break;
2801
2802 msleep(5);
2803 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002804 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002805 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002806 rc = -EBUSY;
2807 }
2808
2809 return rc;
2810}
2811
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002812/* release split MCP access lock register */
2813static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002814{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002815 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002816}
2817
2818static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2819{
2820 struct host_def_status_block *def_sb = bp->def_status_blk;
2821 u16 rc = 0;
2822
2823 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002824 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2825 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2826 rc |= 1;
2827 }
2828 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2829 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2830 rc |= 2;
2831 }
2832 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2833 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2834 rc |= 4;
2835 }
2836 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2837 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2838 rc |= 8;
2839 }
2840 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2841 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2842 rc |= 16;
2843 }
2844 return rc;
2845}
2846
2847/*
2848 * slow path service functions
2849 */
2850
2851static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2852{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002853 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002854 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2855 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002856 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2857 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002858 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2859 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002860 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002861 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002862
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002863 if (bp->attn_state & asserted)
2864 BNX2X_ERR("IGU ERROR\n");
2865
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002866 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2867 aeu_mask = REG_RD(bp, aeu_addr);
2868
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002869 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002870 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002871 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002872 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002873
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002874 REG_WR(bp, aeu_addr, aeu_mask);
2875 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002876
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002877 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002878 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002879 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002880
2881 if (asserted & ATTN_HARD_WIRED_MASK) {
2882 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002883
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002884 bnx2x_acquire_phy_lock(bp);
2885
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002886 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002887 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002888 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002889
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002890 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002891
2892 /* handle unicore attn? */
2893 }
2894 if (asserted & ATTN_SW_TIMER_4_FUNC)
2895 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2896
2897 if (asserted & GPIO_2_FUNC)
2898 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2899
2900 if (asserted & GPIO_3_FUNC)
2901 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2902
2903 if (asserted & GPIO_4_FUNC)
2904 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2905
2906 if (port == 0) {
2907 if (asserted & ATTN_GENERAL_ATTN_1) {
2908 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2909 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2910 }
2911 if (asserted & ATTN_GENERAL_ATTN_2) {
2912 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2913 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2914 }
2915 if (asserted & ATTN_GENERAL_ATTN_3) {
2916 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2917 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2918 }
2919 } else {
2920 if (asserted & ATTN_GENERAL_ATTN_4) {
2921 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2922 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2923 }
2924 if (asserted & ATTN_GENERAL_ATTN_5) {
2925 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2926 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2927 }
2928 if (asserted & ATTN_GENERAL_ATTN_6) {
2929 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2930 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2931 }
2932 }
2933
2934 } /* if hardwired */
2935
Eilon Greenstein5c862842008-08-13 15:51:48 -07002936 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2937 asserted, hc_addr);
2938 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002939
2940 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002941 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002942 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002943 bnx2x_release_phy_lock(bp);
2944 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002945}
2946
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002947static inline void bnx2x_fan_failure(struct bnx2x *bp)
2948{
2949 int port = BP_PORT(bp);
2950
2951 /* mark the failure */
2952 bp->link_params.ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
2953 bp->link_params.ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2954 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
2955 bp->link_params.ext_phy_config);
2956
2957 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002958 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
2959 " the driver to shutdown the card to prevent permanent"
2960 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002961}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002962
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002963static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2964{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002965 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002966 int reg_offset;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002967 u32 val, swap_val, swap_override;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002968
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002969 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2970 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002971
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002972 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002973
2974 val = REG_RD(bp, reg_offset);
2975 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2976 REG_WR(bp, reg_offset, val);
2977
2978 BNX2X_ERR("SPIO5 hw attention\n");
2979
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002980 /* Fan failure attention */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00002981 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
2982 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002983 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002984 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002985 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002986 /* The PHY reset is controlled by GPIO 1 */
2987 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2988 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002989 break;
2990
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002991 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
2992 /* The PHY reset is controlled by GPIO 1 */
2993 /* fake the port number to cancel the swap done in
2994 set_gpio() */
2995 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
2996 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
2997 port = (swap_val && swap_override) ^ 1;
2998 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2999 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
3000 break;
3001
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003002 default:
3003 break;
3004 }
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003005 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003006 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003007
Eilon Greenstein589abe32009-02-12 08:36:55 +00003008 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
3009 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
3010 bnx2x_acquire_phy_lock(bp);
3011 bnx2x_handle_module_detect_int(&bp->link_params);
3012 bnx2x_release_phy_lock(bp);
3013 }
3014
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003015 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3016
3017 val = REG_RD(bp, reg_offset);
3018 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3019 REG_WR(bp, reg_offset, val);
3020
3021 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003022 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003023 bnx2x_panic();
3024 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003025}
3026
3027static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3028{
3029 u32 val;
3030
Eilon Greenstein0626b892009-02-12 08:38:14 +00003031 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003032
3033 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3034 BNX2X_ERR("DB hw attention 0x%x\n", val);
3035 /* DORQ discard attention */
3036 if (val & 0x2)
3037 BNX2X_ERR("FATAL error from DORQ\n");
3038 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003039
3040 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3041
3042 int port = BP_PORT(bp);
3043 int reg_offset;
3044
3045 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3046 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3047
3048 val = REG_RD(bp, reg_offset);
3049 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3050 REG_WR(bp, reg_offset, val);
3051
3052 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003053 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003054 bnx2x_panic();
3055 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003056}
3057
3058static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3059{
3060 u32 val;
3061
3062 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3063
3064 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3065 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3066 /* CFC error attention */
3067 if (val & 0x2)
3068 BNX2X_ERR("FATAL error from CFC\n");
3069 }
3070
3071 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
3072
3073 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
3074 BNX2X_ERR("PXP hw attention 0x%x\n", val);
3075 /* RQ_USDMDP_FIFO_OVERFLOW */
3076 if (val & 0x18000)
3077 BNX2X_ERR("FATAL error from PXP\n");
3078 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003079
3080 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3081
3082 int port = BP_PORT(bp);
3083 int reg_offset;
3084
3085 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3086 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3087
3088 val = REG_RD(bp, reg_offset);
3089 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3090 REG_WR(bp, reg_offset, val);
3091
3092 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003093 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003094 bnx2x_panic();
3095 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003096}
3097
3098static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3099{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003100 u32 val;
3101
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003102 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003104 if (attn & BNX2X_PMF_LINK_ASSERT) {
3105 int func = BP_FUNC(bp);
3106
3107 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003108 bp->mf_config = SHMEM_RD(bp,
3109 mf_cfg.func_mf_config[func].config);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003110 val = SHMEM_RD(bp, func_mb[func].drv_status);
3111 if (val & DRV_STATUS_DCC_EVENT_MASK)
3112 bnx2x_dcc_event(bp,
3113 (val & DRV_STATUS_DCC_EVENT_MASK));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003114 bnx2x__link_status_update(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003115 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003116 bnx2x_pmf_update(bp);
3117
3118 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003119
3120 BNX2X_ERR("MC assert!\n");
3121 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3122 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3123 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3124 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3125 bnx2x_panic();
3126
3127 } else if (attn & BNX2X_MCP_ASSERT) {
3128
3129 BNX2X_ERR("MCP assert!\n");
3130 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003131 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003132
3133 } else
3134 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3135 }
3136
3137 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003138 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3139 if (attn & BNX2X_GRC_TIMEOUT) {
3140 val = CHIP_IS_E1H(bp) ?
3141 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
3142 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3143 }
3144 if (attn & BNX2X_GRC_RSV) {
3145 val = CHIP_IS_E1H(bp) ?
3146 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
3147 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3148 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003149 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003150 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003151}
3152
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003153static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode);
3154static int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
3155
3156
3157#define BNX2X_MISC_GEN_REG MISC_REG_GENERIC_POR_1
3158#define LOAD_COUNTER_BITS 16 /* Number of bits for load counter */
3159#define LOAD_COUNTER_MASK (((u32)0x1 << LOAD_COUNTER_BITS) - 1)
3160#define RESET_DONE_FLAG_MASK (~LOAD_COUNTER_MASK)
3161#define RESET_DONE_FLAG_SHIFT LOAD_COUNTER_BITS
3162#define CHIP_PARITY_SUPPORTED(bp) (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp))
3163/*
3164 * should be run under rtnl lock
3165 */
3166static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3167{
3168 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3169 val &= ~(1 << RESET_DONE_FLAG_SHIFT);
3170 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3171 barrier();
3172 mmiowb();
3173}
3174
3175/*
3176 * should be run under rtnl lock
3177 */
3178static inline void bnx2x_set_reset_in_progress(struct bnx2x *bp)
3179{
3180 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3181 val |= (1 << 16);
3182 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3183 barrier();
3184 mmiowb();
3185}
3186
3187/*
3188 * should be run under rtnl lock
3189 */
3190static inline bool bnx2x_reset_is_done(struct bnx2x *bp)
3191{
3192 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3193 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3194 return (val & RESET_DONE_FLAG_MASK) ? false : true;
3195}
3196
3197/*
3198 * should be run under rtnl lock
3199 */
3200static inline void bnx2x_inc_load_cnt(struct bnx2x *bp)
3201{
3202 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3203
3204 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3205
3206 val1 = ((val & LOAD_COUNTER_MASK) + 1) & LOAD_COUNTER_MASK;
3207 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3208 barrier();
3209 mmiowb();
3210}
3211
3212/*
3213 * should be run under rtnl lock
3214 */
3215static inline u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
3216{
3217 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3218
3219 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3220
3221 val1 = ((val & LOAD_COUNTER_MASK) - 1) & LOAD_COUNTER_MASK;
3222 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3223 barrier();
3224 mmiowb();
3225
3226 return val1;
3227}
3228
3229/*
3230 * should be run under rtnl lock
3231 */
3232static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp)
3233{
3234 return REG_RD(bp, BNX2X_MISC_GEN_REG) & LOAD_COUNTER_MASK;
3235}
3236
3237static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
3238{
3239 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3240 REG_WR(bp, BNX2X_MISC_GEN_REG, val & (~LOAD_COUNTER_MASK));
3241}
3242
3243static inline void _print_next_block(int idx, const char *blk)
3244{
3245 if (idx)
3246 pr_cont(", ");
3247 pr_cont("%s", blk);
3248}
3249
3250static inline int bnx2x_print_blocks_with_parity0(u32 sig, int par_num)
3251{
3252 int i = 0;
3253 u32 cur_bit = 0;
3254 for (i = 0; sig; i++) {
3255 cur_bit = ((u32)0x1 << i);
3256 if (sig & cur_bit) {
3257 switch (cur_bit) {
3258 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
3259 _print_next_block(par_num++, "BRB");
3260 break;
3261 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
3262 _print_next_block(par_num++, "PARSER");
3263 break;
3264 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
3265 _print_next_block(par_num++, "TSDM");
3266 break;
3267 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
3268 _print_next_block(par_num++, "SEARCHER");
3269 break;
3270 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
3271 _print_next_block(par_num++, "TSEMI");
3272 break;
3273 }
3274
3275 /* Clear the bit */
3276 sig &= ~cur_bit;
3277 }
3278 }
3279
3280 return par_num;
3281}
3282
3283static inline int bnx2x_print_blocks_with_parity1(u32 sig, int par_num)
3284{
3285 int i = 0;
3286 u32 cur_bit = 0;
3287 for (i = 0; sig; i++) {
3288 cur_bit = ((u32)0x1 << i);
3289 if (sig & cur_bit) {
3290 switch (cur_bit) {
3291 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3292 _print_next_block(par_num++, "PBCLIENT");
3293 break;
3294 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
3295 _print_next_block(par_num++, "QM");
3296 break;
3297 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
3298 _print_next_block(par_num++, "XSDM");
3299 break;
3300 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
3301 _print_next_block(par_num++, "XSEMI");
3302 break;
3303 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
3304 _print_next_block(par_num++, "DOORBELLQ");
3305 break;
3306 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
3307 _print_next_block(par_num++, "VAUX PCI CORE");
3308 break;
3309 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
3310 _print_next_block(par_num++, "DEBUG");
3311 break;
3312 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
3313 _print_next_block(par_num++, "USDM");
3314 break;
3315 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
3316 _print_next_block(par_num++, "USEMI");
3317 break;
3318 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
3319 _print_next_block(par_num++, "UPB");
3320 break;
3321 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
3322 _print_next_block(par_num++, "CSDM");
3323 break;
3324 }
3325
3326 /* Clear the bit */
3327 sig &= ~cur_bit;
3328 }
3329 }
3330
3331 return par_num;
3332}
3333
3334static inline int bnx2x_print_blocks_with_parity2(u32 sig, int par_num)
3335{
3336 int i = 0;
3337 u32 cur_bit = 0;
3338 for (i = 0; sig; i++) {
3339 cur_bit = ((u32)0x1 << i);
3340 if (sig & cur_bit) {
3341 switch (cur_bit) {
3342 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
3343 _print_next_block(par_num++, "CSEMI");
3344 break;
3345 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
3346 _print_next_block(par_num++, "PXP");
3347 break;
3348 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
3349 _print_next_block(par_num++,
3350 "PXPPCICLOCKCLIENT");
3351 break;
3352 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
3353 _print_next_block(par_num++, "CFC");
3354 break;
3355 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
3356 _print_next_block(par_num++, "CDU");
3357 break;
3358 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
3359 _print_next_block(par_num++, "IGU");
3360 break;
3361 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
3362 _print_next_block(par_num++, "MISC");
3363 break;
3364 }
3365
3366 /* Clear the bit */
3367 sig &= ~cur_bit;
3368 }
3369 }
3370
3371 return par_num;
3372}
3373
3374static inline int bnx2x_print_blocks_with_parity3(u32 sig, int par_num)
3375{
3376 int i = 0;
3377 u32 cur_bit = 0;
3378 for (i = 0; sig; i++) {
3379 cur_bit = ((u32)0x1 << i);
3380 if (sig & cur_bit) {
3381 switch (cur_bit) {
3382 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
3383 _print_next_block(par_num++, "MCP ROM");
3384 break;
3385 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
3386 _print_next_block(par_num++, "MCP UMP RX");
3387 break;
3388 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
3389 _print_next_block(par_num++, "MCP UMP TX");
3390 break;
3391 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
3392 _print_next_block(par_num++, "MCP SCPAD");
3393 break;
3394 }
3395
3396 /* Clear the bit */
3397 sig &= ~cur_bit;
3398 }
3399 }
3400
3401 return par_num;
3402}
3403
3404static inline bool bnx2x_parity_attn(struct bnx2x *bp, u32 sig0, u32 sig1,
3405 u32 sig2, u32 sig3)
3406{
3407 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
3408 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
3409 int par_num = 0;
3410 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
3411 "[0]:0x%08x [1]:0x%08x "
3412 "[2]:0x%08x [3]:0x%08x\n",
3413 sig0 & HW_PRTY_ASSERT_SET_0,
3414 sig1 & HW_PRTY_ASSERT_SET_1,
3415 sig2 & HW_PRTY_ASSERT_SET_2,
3416 sig3 & HW_PRTY_ASSERT_SET_3);
3417 printk(KERN_ERR"%s: Parity errors detected in blocks: ",
3418 bp->dev->name);
3419 par_num = bnx2x_print_blocks_with_parity0(
3420 sig0 & HW_PRTY_ASSERT_SET_0, par_num);
3421 par_num = bnx2x_print_blocks_with_parity1(
3422 sig1 & HW_PRTY_ASSERT_SET_1, par_num);
3423 par_num = bnx2x_print_blocks_with_parity2(
3424 sig2 & HW_PRTY_ASSERT_SET_2, par_num);
3425 par_num = bnx2x_print_blocks_with_parity3(
3426 sig3 & HW_PRTY_ASSERT_SET_3, par_num);
3427 printk("\n");
3428 return true;
3429 } else
3430 return false;
3431}
3432
3433static bool bnx2x_chk_parity_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003434{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003435 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003436 int port = BP_PORT(bp);
3437
3438 attn.sig[0] = REG_RD(bp,
3439 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
3440 port*4);
3441 attn.sig[1] = REG_RD(bp,
3442 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
3443 port*4);
3444 attn.sig[2] = REG_RD(bp,
3445 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
3446 port*4);
3447 attn.sig[3] = REG_RD(bp,
3448 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
3449 port*4);
3450
3451 return bnx2x_parity_attn(bp, attn.sig[0], attn.sig[1], attn.sig[2],
3452 attn.sig[3]);
3453}
3454
3455static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
3456{
3457 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003458 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003459 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003460 u32 reg_addr;
3461 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003462 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003463
3464 /* need to take HW lock because MCP or other port might also
3465 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003466 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003467
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003468 if (bnx2x_chk_parity_attn(bp)) {
3469 bp->recovery_state = BNX2X_RECOVERY_INIT;
3470 bnx2x_set_reset_in_progress(bp);
3471 schedule_delayed_work(&bp->reset_task, 0);
3472 /* Disable HW interrupts */
3473 bnx2x_int_disable(bp);
3474 bnx2x_release_alr(bp);
3475 /* In case of parity errors don't handle attentions so that
3476 * other function would "see" parity errors.
3477 */
3478 return;
3479 }
3480
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003481 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
3482 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
3483 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
3484 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003485 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
3486 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003487
3488 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
3489 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003490 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003491
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003492 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003493 index, group_mask->sig[0], group_mask->sig[1],
3494 group_mask->sig[2], group_mask->sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003495
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003496 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003497 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003498 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003499 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003500 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003501 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003502 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003503 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003504 }
3505 }
3506
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003507 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003508
Eilon Greenstein5c862842008-08-13 15:51:48 -07003509 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003510
3511 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003512 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
3513 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003514 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003515
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003516 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003517 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003518
3519 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3520 MISC_REG_AEU_MASK_ATTN_FUNC_0;
3521
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003522 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3523 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003524
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003525 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
3526 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003527 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003528 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
3529
3530 REG_WR(bp, reg_addr, aeu_mask);
3531 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003532
3533 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
3534 bp->attn_state &= ~deasserted;
3535 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
3536}
3537
3538static void bnx2x_attn_int(struct bnx2x *bp)
3539{
3540 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08003541 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
3542 attn_bits);
3543 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
3544 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003545 u32 attn_state = bp->attn_state;
3546
3547 /* look for changed bits */
3548 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
3549 u32 deasserted = ~attn_bits & attn_ack & attn_state;
3550
3551 DP(NETIF_MSG_HW,
3552 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
3553 attn_bits, attn_ack, asserted, deasserted);
3554
3555 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003556 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003557
3558 /* handle bits that were raised */
3559 if (asserted)
3560 bnx2x_attn_int_asserted(bp, asserted);
3561
3562 if (deasserted)
3563 bnx2x_attn_int_deasserted(bp, deasserted);
3564}
3565
3566static void bnx2x_sp_task(struct work_struct *work)
3567{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003568 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003569 u16 status;
3570
3571 /* Return here if interrupt is disabled */
3572 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003573 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003574 return;
3575 }
3576
3577 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003578/* if (status == 0) */
3579/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003580
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003581 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003582
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003583 /* HW attentions */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003584 if (status & 0x1) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003585 bnx2x_attn_int(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003586 status &= ~0x1;
3587 }
3588
3589 /* CStorm events: STAT_QUERY */
3590 if (status & 0x2) {
3591 DP(BNX2X_MSG_SP, "CStorm events: STAT_QUERY\n");
3592 status &= ~0x2;
3593 }
3594
3595 if (unlikely(status))
3596 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
3597 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003598
Eilon Greenstein68d59482009-01-14 21:27:36 -08003599 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003600 IGU_INT_NOP, 1);
3601 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
3602 IGU_INT_NOP, 1);
3603 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
3604 IGU_INT_NOP, 1);
3605 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
3606 IGU_INT_NOP, 1);
3607 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
3608 IGU_INT_ENABLE, 1);
3609}
3610
3611static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
3612{
3613 struct net_device *dev = dev_instance;
3614 struct bnx2x *bp = netdev_priv(dev);
3615
3616 /* Return here if interrupt is disabled */
3617 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003618 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003619 return IRQ_HANDLED;
3620 }
3621
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003622 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003623
3624#ifdef BNX2X_STOP_ON_ERROR
3625 if (unlikely(bp->panic))
3626 return IRQ_HANDLED;
3627#endif
3628
Michael Chan993ac7b2009-10-10 13:46:56 +00003629#ifdef BCM_CNIC
3630 {
3631 struct cnic_ops *c_ops;
3632
3633 rcu_read_lock();
3634 c_ops = rcu_dereference(bp->cnic_ops);
3635 if (c_ops)
3636 c_ops->cnic_handler(bp->cnic_data, NULL);
3637 rcu_read_unlock();
3638 }
3639#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003640 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003641
3642 return IRQ_HANDLED;
3643}
3644
3645/* end of slow path */
3646
3647/* Statistics */
3648
3649/****************************************************************************
3650* Macros
3651****************************************************************************/
3652
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003653/* sum[hi:lo] += add[hi:lo] */
3654#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
3655 do { \
3656 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08003657 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003658 } while (0)
3659
3660/* difference = minuend - subtrahend */
3661#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
3662 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003663 if (m_lo < s_lo) { \
3664 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003665 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003666 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003667 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003668 d_hi--; \
3669 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003670 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003671 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003672 d_hi = 0; \
3673 d_lo = 0; \
3674 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003675 } else { \
3676 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003677 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003678 d_hi = 0; \
3679 d_lo = 0; \
3680 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003681 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003682 d_hi = m_hi - s_hi; \
3683 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003684 } \
3685 } \
3686 } while (0)
3687
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003688#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003689 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003690 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
3691 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
3692 pstats->mac_stx[0].t##_hi = new->s##_hi; \
3693 pstats->mac_stx[0].t##_lo = new->s##_lo; \
3694 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
3695 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003696 } while (0)
3697
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003698#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003699 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003700 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
3701 diff.lo, new->s##_lo, old->s##_lo); \
3702 ADD_64(estats->t##_hi, diff.hi, \
3703 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003704 } while (0)
3705
3706/* sum[hi:lo] += add */
3707#define ADD_EXTEND_64(s_hi, s_lo, a) \
3708 do { \
3709 s_lo += a; \
3710 s_hi += (s_lo < a) ? 1 : 0; \
3711 } while (0)
3712
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003713#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003714 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003715 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
3716 pstats->mac_stx[1].s##_lo, \
3717 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003718 } while (0)
3719
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003720#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003721 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003722 diff = le32_to_cpu(tclient->s) - le32_to_cpu(old_tclient->s); \
3723 old_tclient->s = tclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003724 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3725 } while (0)
3726
3727#define UPDATE_EXTEND_USTAT(s, t) \
3728 do { \
3729 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3730 old_uclient->s = uclient->s; \
3731 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003732 } while (0)
3733
3734#define UPDATE_EXTEND_XSTAT(s, t) \
3735 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003736 diff = le32_to_cpu(xclient->s) - le32_to_cpu(old_xclient->s); \
3737 old_xclient->s = xclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003738 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3739 } while (0)
3740
3741/* minuend -= subtrahend */
3742#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
3743 do { \
3744 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
3745 } while (0)
3746
3747/* minuend[hi:lo] -= subtrahend */
3748#define SUB_EXTEND_64(m_hi, m_lo, s) \
3749 do { \
3750 SUB_64(m_hi, 0, m_lo, s); \
3751 } while (0)
3752
3753#define SUB_EXTEND_USTAT(s, t) \
3754 do { \
3755 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3756 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003757 } while (0)
3758
3759/*
3760 * General service functions
3761 */
3762
3763static inline long bnx2x_hilo(u32 *hiref)
3764{
3765 u32 lo = *(hiref + 1);
3766#if (BITS_PER_LONG == 64)
3767 u32 hi = *hiref;
3768
3769 return HILO_U64(hi, lo);
3770#else
3771 return lo;
3772#endif
3773}
3774
3775/*
3776 * Init service functions
3777 */
3778
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003779static void bnx2x_storm_stats_post(struct bnx2x *bp)
3780{
3781 if (!bp->stats_pending) {
3782 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00003783 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003784
3785 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003786 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003787 for_each_queue(bp, i)
3788 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003789
3790 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3791 ((u32 *)&ramrod_data)[1],
3792 ((u32 *)&ramrod_data)[0], 0);
3793 if (rc == 0) {
3794 /* stats ramrod has it's own slot on the spq */
3795 bp->spq_left++;
3796 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003797 }
3798 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003799}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003800
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003801static void bnx2x_hw_stats_post(struct bnx2x *bp)
3802{
3803 struct dmae_command *dmae = &bp->stats_dmae;
3804 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3805
3806 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003807 if (CHIP_REV_IS_SLOW(bp))
3808 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003809
3810 /* loader */
3811 if (bp->executer_idx) {
3812 int loader_idx = PMF_DMAE_C(bp);
3813
3814 memset(dmae, 0, sizeof(struct dmae_command));
3815
3816 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3817 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3818 DMAE_CMD_DST_RESET |
3819#ifdef __BIG_ENDIAN
3820 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3821#else
3822 DMAE_CMD_ENDIANITY_DW_SWAP |
3823#endif
3824 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3825 DMAE_CMD_PORT_0) |
3826 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3827 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3828 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3829 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3830 sizeof(struct dmae_command) *
3831 (loader_idx + 1)) >> 2;
3832 dmae->dst_addr_hi = 0;
3833 dmae->len = sizeof(struct dmae_command) >> 2;
3834 if (CHIP_IS_E1(bp))
3835 dmae->len--;
3836 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3837 dmae->comp_addr_hi = 0;
3838 dmae->comp_val = 1;
3839
3840 *stats_comp = 0;
3841 bnx2x_post_dmae(bp, dmae, loader_idx);
3842
3843 } else if (bp->func_stx) {
3844 *stats_comp = 0;
3845 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3846 }
3847}
3848
3849static int bnx2x_stats_comp(struct bnx2x *bp)
3850{
3851 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3852 int cnt = 10;
3853
3854 might_sleep();
3855 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003856 if (!cnt) {
3857 BNX2X_ERR("timeout waiting for stats finished\n");
3858 break;
3859 }
3860 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003861 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003862 }
3863 return 1;
3864}
3865
3866/*
3867 * Statistics service functions
3868 */
3869
3870static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3871{
3872 struct dmae_command *dmae;
3873 u32 opcode;
3874 int loader_idx = PMF_DMAE_C(bp);
3875 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3876
3877 /* sanity */
3878 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3879 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003880 return;
3881 }
3882
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003883 bp->executer_idx = 0;
3884
3885 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3886 DMAE_CMD_C_ENABLE |
3887 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3888#ifdef __BIG_ENDIAN
3889 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3890#else
3891 DMAE_CMD_ENDIANITY_DW_SWAP |
3892#endif
3893 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3894 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3895
3896 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3897 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3898 dmae->src_addr_lo = bp->port.port_stx >> 2;
3899 dmae->src_addr_hi = 0;
3900 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3901 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3902 dmae->len = DMAE_LEN32_RD_MAX;
3903 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3904 dmae->comp_addr_hi = 0;
3905 dmae->comp_val = 1;
3906
3907 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3908 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3909 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3910 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003911 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3912 DMAE_LEN32_RD_MAX * 4);
3913 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3914 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003915 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3916 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3917 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3918 dmae->comp_val = DMAE_COMP_VAL;
3919
3920 *stats_comp = 0;
3921 bnx2x_hw_stats_post(bp);
3922 bnx2x_stats_comp(bp);
3923}
3924
3925static void bnx2x_port_stats_init(struct bnx2x *bp)
3926{
3927 struct dmae_command *dmae;
3928 int port = BP_PORT(bp);
3929 int vn = BP_E1HVN(bp);
3930 u32 opcode;
3931 int loader_idx = PMF_DMAE_C(bp);
3932 u32 mac_addr;
3933 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3934
3935 /* sanity */
3936 if (!bp->link_vars.link_up || !bp->port.pmf) {
3937 BNX2X_ERR("BUG!\n");
3938 return;
3939 }
3940
3941 bp->executer_idx = 0;
3942
3943 /* MCP */
3944 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3945 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3946 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3947#ifdef __BIG_ENDIAN
3948 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3949#else
3950 DMAE_CMD_ENDIANITY_DW_SWAP |
3951#endif
3952 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3953 (vn << DMAE_CMD_E1HVN_SHIFT));
3954
3955 if (bp->port.port_stx) {
3956
3957 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3958 dmae->opcode = opcode;
3959 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3960 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3961 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3962 dmae->dst_addr_hi = 0;
3963 dmae->len = sizeof(struct host_port_stats) >> 2;
3964 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3965 dmae->comp_addr_hi = 0;
3966 dmae->comp_val = 1;
3967 }
3968
3969 if (bp->func_stx) {
3970
3971 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3972 dmae->opcode = opcode;
3973 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3974 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3975 dmae->dst_addr_lo = bp->func_stx >> 2;
3976 dmae->dst_addr_hi = 0;
3977 dmae->len = sizeof(struct host_func_stats) >> 2;
3978 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3979 dmae->comp_addr_hi = 0;
3980 dmae->comp_val = 1;
3981 }
3982
3983 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003984 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3985 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3986 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3987#ifdef __BIG_ENDIAN
3988 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3989#else
3990 DMAE_CMD_ENDIANITY_DW_SWAP |
3991#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003992 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3993 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003994
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003995 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003996
3997 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3998 NIG_REG_INGRESS_BMAC0_MEM);
3999
4000 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
4001 BIGMAC_REGISTER_TX_STAT_GTBYT */
4002 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4003 dmae->opcode = opcode;
4004 dmae->src_addr_lo = (mac_addr +
4005 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
4006 dmae->src_addr_hi = 0;
4007 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
4008 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
4009 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
4010 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
4011 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4012 dmae->comp_addr_hi = 0;
4013 dmae->comp_val = 1;
4014
4015 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
4016 BIGMAC_REGISTER_RX_STAT_GRIPJ */
4017 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4018 dmae->opcode = opcode;
4019 dmae->src_addr_lo = (mac_addr +
4020 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
4021 dmae->src_addr_hi = 0;
4022 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004023 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004024 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004025 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004026 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
4027 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
4028 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4029 dmae->comp_addr_hi = 0;
4030 dmae->comp_val = 1;
4031
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004032 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004033
4034 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
4035
4036 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
4037 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4038 dmae->opcode = opcode;
4039 dmae->src_addr_lo = (mac_addr +
4040 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
4041 dmae->src_addr_hi = 0;
4042 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
4043 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
4044 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
4045 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4046 dmae->comp_addr_hi = 0;
4047 dmae->comp_val = 1;
4048
4049 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
4050 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4051 dmae->opcode = opcode;
4052 dmae->src_addr_lo = (mac_addr +
4053 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
4054 dmae->src_addr_hi = 0;
4055 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004056 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004057 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004058 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004059 dmae->len = 1;
4060 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4061 dmae->comp_addr_hi = 0;
4062 dmae->comp_val = 1;
4063
4064 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
4065 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4066 dmae->opcode = opcode;
4067 dmae->src_addr_lo = (mac_addr +
4068 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
4069 dmae->src_addr_hi = 0;
4070 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004071 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004072 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004073 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004074 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
4075 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4076 dmae->comp_addr_hi = 0;
4077 dmae->comp_val = 1;
4078 }
4079
4080 /* NIG */
4081 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004082 dmae->opcode = opcode;
4083 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
4084 NIG_REG_STAT0_BRB_DISCARD) >> 2;
4085 dmae->src_addr_hi = 0;
4086 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
4087 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
4088 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
4089 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4090 dmae->comp_addr_hi = 0;
4091 dmae->comp_val = 1;
4092
4093 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4094 dmae->opcode = opcode;
4095 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
4096 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
4097 dmae->src_addr_hi = 0;
4098 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
4099 offsetof(struct nig_stats, egress_mac_pkt0_lo));
4100 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
4101 offsetof(struct nig_stats, egress_mac_pkt0_lo));
4102 dmae->len = (2*sizeof(u32)) >> 2;
4103 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4104 dmae->comp_addr_hi = 0;
4105 dmae->comp_val = 1;
4106
4107 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004108 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
4109 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4110 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4111#ifdef __BIG_ENDIAN
4112 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4113#else
4114 DMAE_CMD_ENDIANITY_DW_SWAP |
4115#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004116 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4117 (vn << DMAE_CMD_E1HVN_SHIFT));
4118 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
4119 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004120 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004121 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
4122 offsetof(struct nig_stats, egress_mac_pkt1_lo));
4123 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
4124 offsetof(struct nig_stats, egress_mac_pkt1_lo));
4125 dmae->len = (2*sizeof(u32)) >> 2;
4126 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4127 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4128 dmae->comp_val = DMAE_COMP_VAL;
4129
4130 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004131}
4132
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004133static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004134{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004135 struct dmae_command *dmae = &bp->stats_dmae;
4136 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004137
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004138 /* sanity */
4139 if (!bp->func_stx) {
4140 BNX2X_ERR("BUG!\n");
4141 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004142 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004143
4144 bp->executer_idx = 0;
4145 memset(dmae, 0, sizeof(struct dmae_command));
4146
4147 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4148 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4149 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4150#ifdef __BIG_ENDIAN
4151 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4152#else
4153 DMAE_CMD_ENDIANITY_DW_SWAP |
4154#endif
4155 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4156 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4157 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4158 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4159 dmae->dst_addr_lo = bp->func_stx >> 2;
4160 dmae->dst_addr_hi = 0;
4161 dmae->len = sizeof(struct host_func_stats) >> 2;
4162 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4163 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4164 dmae->comp_val = DMAE_COMP_VAL;
4165
4166 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004167}
4168
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004169static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004170{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004171 if (bp->port.pmf)
4172 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004173
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004174 else if (bp->func_stx)
4175 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004176
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004177 bnx2x_hw_stats_post(bp);
4178 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004179}
4180
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004181static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004182{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004183 bnx2x_stats_comp(bp);
4184 bnx2x_stats_pmf_update(bp);
4185 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004186}
4187
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004188static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004189{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004190 bnx2x_stats_comp(bp);
4191 bnx2x_stats_start(bp);
4192}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004193
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004194static void bnx2x_bmac_stats_update(struct bnx2x *bp)
4195{
4196 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
4197 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004198 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004199 struct {
4200 u32 lo;
4201 u32 hi;
4202 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004203
4204 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
4205 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
4206 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
4207 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
4208 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
4209 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004210 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004211 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004212 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004213 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
4214 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
4215 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
4216 UPDATE_STAT64(tx_stat_gt127,
4217 tx_stat_etherstatspkts65octetsto127octets);
4218 UPDATE_STAT64(tx_stat_gt255,
4219 tx_stat_etherstatspkts128octetsto255octets);
4220 UPDATE_STAT64(tx_stat_gt511,
4221 tx_stat_etherstatspkts256octetsto511octets);
4222 UPDATE_STAT64(tx_stat_gt1023,
4223 tx_stat_etherstatspkts512octetsto1023octets);
4224 UPDATE_STAT64(tx_stat_gt1518,
4225 tx_stat_etherstatspkts1024octetsto1522octets);
4226 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
4227 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
4228 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
4229 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
4230 UPDATE_STAT64(tx_stat_gterr,
4231 tx_stat_dot3statsinternalmactransmiterrors);
4232 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004233
4234 estats->pause_frames_received_hi =
4235 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
4236 estats->pause_frames_received_lo =
4237 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
4238
4239 estats->pause_frames_sent_hi =
4240 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
4241 estats->pause_frames_sent_lo =
4242 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004243}
4244
4245static void bnx2x_emac_stats_update(struct bnx2x *bp)
4246{
4247 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
4248 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004249 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004250
4251 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
4252 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
4253 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
4254 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
4255 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
4256 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
4257 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
4258 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
4259 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
4260 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
4261 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
4262 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
4263 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
4264 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
4265 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
4266 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
4267 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
4268 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
4269 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
4270 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
4271 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
4272 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
4273 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
4274 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
4275 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
4276 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
4277 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
4278 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
4279 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
4280 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
4281 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004282
4283 estats->pause_frames_received_hi =
4284 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
4285 estats->pause_frames_received_lo =
4286 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
4287 ADD_64(estats->pause_frames_received_hi,
4288 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
4289 estats->pause_frames_received_lo,
4290 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
4291
4292 estats->pause_frames_sent_hi =
4293 pstats->mac_stx[1].tx_stat_outxonsent_hi;
4294 estats->pause_frames_sent_lo =
4295 pstats->mac_stx[1].tx_stat_outxonsent_lo;
4296 ADD_64(estats->pause_frames_sent_hi,
4297 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
4298 estats->pause_frames_sent_lo,
4299 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004300}
4301
4302static int bnx2x_hw_stats_update(struct bnx2x *bp)
4303{
4304 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
4305 struct nig_stats *old = &(bp->port.old_nig_stats);
4306 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
4307 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004308 struct {
4309 u32 lo;
4310 u32 hi;
4311 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004312
4313 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
4314 bnx2x_bmac_stats_update(bp);
4315
4316 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
4317 bnx2x_emac_stats_update(bp);
4318
4319 else { /* unreached */
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00004320 BNX2X_ERR("stats updated by DMAE but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004321 return -1;
4322 }
4323
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004324 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
4325 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004326 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
4327 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004328
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004329 UPDATE_STAT64_NIG(egress_mac_pkt0,
4330 etherstatspkts1024octetsto1522octets);
4331 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004332
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004333 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004334
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004335 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
4336 sizeof(struct mac_stx));
4337 estats->brb_drop_hi = pstats->brb_drop_hi;
4338 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004339
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004340 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004341
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00004342 if (!BP_NOMCP(bp)) {
4343 u32 nig_timer_max =
4344 SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
4345 if (nig_timer_max != estats->nig_timer_max) {
4346 estats->nig_timer_max = nig_timer_max;
4347 BNX2X_ERR("NIG timer max (%u)\n",
4348 estats->nig_timer_max);
4349 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00004350 }
4351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004352 return 0;
4353}
4354
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004355static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004356{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004357 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004358 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004359 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004360 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
4361 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004362 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004363
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004364 memcpy(&(fstats->total_bytes_received_hi),
4365 &(bnx2x_sp(bp, func_stats_base)->total_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00004366 sizeof(struct host_func_stats) - 2*sizeof(u32));
4367 estats->error_bytes_received_hi = 0;
4368 estats->error_bytes_received_lo = 0;
4369 estats->etherstatsoverrsizepkts_hi = 0;
4370 estats->etherstatsoverrsizepkts_lo = 0;
4371 estats->no_buff_discard_hi = 0;
4372 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004373
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004374 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004375 struct bnx2x_fastpath *fp = &bp->fp[i];
4376 int cl_id = fp->cl_id;
4377 struct tstorm_per_client_stats *tclient =
4378 &stats->tstorm_common.client_statistics[cl_id];
4379 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
4380 struct ustorm_per_client_stats *uclient =
4381 &stats->ustorm_common.client_statistics[cl_id];
4382 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
4383 struct xstorm_per_client_stats *xclient =
4384 &stats->xstorm_common.client_statistics[cl_id];
4385 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
4386 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4387 u32 diff;
4388
4389 /* are storm stats valid? */
4390 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
4391 bp->stats_counter) {
4392 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004393 " xstorm counter (0x%x) != stats_counter (0x%x)\n",
Eilon Greensteinde832a52009-02-12 08:36:33 +00004394 i, xclient->stats_counter, bp->stats_counter);
4395 return -1;
4396 }
4397 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
4398 bp->stats_counter) {
4399 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004400 " tstorm counter (0x%x) != stats_counter (0x%x)\n",
Eilon Greensteinde832a52009-02-12 08:36:33 +00004401 i, tclient->stats_counter, bp->stats_counter);
4402 return -2;
4403 }
4404 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
4405 bp->stats_counter) {
4406 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004407 " ustorm counter (0x%x) != stats_counter (0x%x)\n",
Eilon Greensteinde832a52009-02-12 08:36:33 +00004408 i, uclient->stats_counter, bp->stats_counter);
4409 return -4;
4410 }
4411
4412 qstats->total_bytes_received_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004413 le32_to_cpu(tclient->rcv_broadcast_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004414 qstats->total_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004415 le32_to_cpu(tclient->rcv_broadcast_bytes.lo);
4416
4417 ADD_64(qstats->total_bytes_received_hi,
4418 le32_to_cpu(tclient->rcv_multicast_bytes.hi),
4419 qstats->total_bytes_received_lo,
4420 le32_to_cpu(tclient->rcv_multicast_bytes.lo));
4421
4422 ADD_64(qstats->total_bytes_received_hi,
4423 le32_to_cpu(tclient->rcv_unicast_bytes.hi),
4424 qstats->total_bytes_received_lo,
4425 le32_to_cpu(tclient->rcv_unicast_bytes.lo));
4426
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +00004427 SUB_64(qstats->total_bytes_received_hi,
4428 le32_to_cpu(uclient->bcast_no_buff_bytes.hi),
4429 qstats->total_bytes_received_lo,
4430 le32_to_cpu(uclient->bcast_no_buff_bytes.lo));
4431
4432 SUB_64(qstats->total_bytes_received_hi,
4433 le32_to_cpu(uclient->mcast_no_buff_bytes.hi),
4434 qstats->total_bytes_received_lo,
4435 le32_to_cpu(uclient->mcast_no_buff_bytes.lo));
4436
4437 SUB_64(qstats->total_bytes_received_hi,
4438 le32_to_cpu(uclient->ucast_no_buff_bytes.hi),
4439 qstats->total_bytes_received_lo,
4440 le32_to_cpu(uclient->ucast_no_buff_bytes.lo));
4441
Eilon Greensteinca003922009-08-12 22:53:28 -07004442 qstats->valid_bytes_received_hi =
4443 qstats->total_bytes_received_hi;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004444 qstats->valid_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004445 qstats->total_bytes_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004446
Eilon Greensteinde832a52009-02-12 08:36:33 +00004447 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004448 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004449 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004450 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004451
4452 ADD_64(qstats->total_bytes_received_hi,
4453 qstats->error_bytes_received_hi,
4454 qstats->total_bytes_received_lo,
4455 qstats->error_bytes_received_lo);
4456
4457 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
4458 total_unicast_packets_received);
4459 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
4460 total_multicast_packets_received);
4461 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
4462 total_broadcast_packets_received);
4463 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
4464 etherstatsoverrsizepkts);
4465 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
4466
4467 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
4468 total_unicast_packets_received);
4469 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
4470 total_multicast_packets_received);
4471 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
4472 total_broadcast_packets_received);
4473 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
4474 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
4475 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
4476
4477 qstats->total_bytes_transmitted_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004478 le32_to_cpu(xclient->unicast_bytes_sent.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004479 qstats->total_bytes_transmitted_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004480 le32_to_cpu(xclient->unicast_bytes_sent.lo);
4481
4482 ADD_64(qstats->total_bytes_transmitted_hi,
4483 le32_to_cpu(xclient->multicast_bytes_sent.hi),
4484 qstats->total_bytes_transmitted_lo,
4485 le32_to_cpu(xclient->multicast_bytes_sent.lo));
4486
4487 ADD_64(qstats->total_bytes_transmitted_hi,
4488 le32_to_cpu(xclient->broadcast_bytes_sent.hi),
4489 qstats->total_bytes_transmitted_lo,
4490 le32_to_cpu(xclient->broadcast_bytes_sent.lo));
Eilon Greensteinde832a52009-02-12 08:36:33 +00004491
4492 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
4493 total_unicast_packets_transmitted);
4494 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
4495 total_multicast_packets_transmitted);
4496 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
4497 total_broadcast_packets_transmitted);
4498
4499 old_tclient->checksum_discard = tclient->checksum_discard;
4500 old_tclient->ttl0_discard = tclient->ttl0_discard;
4501
4502 ADD_64(fstats->total_bytes_received_hi,
4503 qstats->total_bytes_received_hi,
4504 fstats->total_bytes_received_lo,
4505 qstats->total_bytes_received_lo);
4506 ADD_64(fstats->total_bytes_transmitted_hi,
4507 qstats->total_bytes_transmitted_hi,
4508 fstats->total_bytes_transmitted_lo,
4509 qstats->total_bytes_transmitted_lo);
4510 ADD_64(fstats->total_unicast_packets_received_hi,
4511 qstats->total_unicast_packets_received_hi,
4512 fstats->total_unicast_packets_received_lo,
4513 qstats->total_unicast_packets_received_lo);
4514 ADD_64(fstats->total_multicast_packets_received_hi,
4515 qstats->total_multicast_packets_received_hi,
4516 fstats->total_multicast_packets_received_lo,
4517 qstats->total_multicast_packets_received_lo);
4518 ADD_64(fstats->total_broadcast_packets_received_hi,
4519 qstats->total_broadcast_packets_received_hi,
4520 fstats->total_broadcast_packets_received_lo,
4521 qstats->total_broadcast_packets_received_lo);
4522 ADD_64(fstats->total_unicast_packets_transmitted_hi,
4523 qstats->total_unicast_packets_transmitted_hi,
4524 fstats->total_unicast_packets_transmitted_lo,
4525 qstats->total_unicast_packets_transmitted_lo);
4526 ADD_64(fstats->total_multicast_packets_transmitted_hi,
4527 qstats->total_multicast_packets_transmitted_hi,
4528 fstats->total_multicast_packets_transmitted_lo,
4529 qstats->total_multicast_packets_transmitted_lo);
4530 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
4531 qstats->total_broadcast_packets_transmitted_hi,
4532 fstats->total_broadcast_packets_transmitted_lo,
4533 qstats->total_broadcast_packets_transmitted_lo);
4534 ADD_64(fstats->valid_bytes_received_hi,
4535 qstats->valid_bytes_received_hi,
4536 fstats->valid_bytes_received_lo,
4537 qstats->valid_bytes_received_lo);
4538
4539 ADD_64(estats->error_bytes_received_hi,
4540 qstats->error_bytes_received_hi,
4541 estats->error_bytes_received_lo,
4542 qstats->error_bytes_received_lo);
4543 ADD_64(estats->etherstatsoverrsizepkts_hi,
4544 qstats->etherstatsoverrsizepkts_hi,
4545 estats->etherstatsoverrsizepkts_lo,
4546 qstats->etherstatsoverrsizepkts_lo);
4547 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
4548 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
4549 }
4550
4551 ADD_64(fstats->total_bytes_received_hi,
4552 estats->rx_stat_ifhcinbadoctets_hi,
4553 fstats->total_bytes_received_lo,
4554 estats->rx_stat_ifhcinbadoctets_lo);
4555
4556 memcpy(estats, &(fstats->total_bytes_received_hi),
4557 sizeof(struct host_func_stats) - 2*sizeof(u32));
4558
4559 ADD_64(estats->etherstatsoverrsizepkts_hi,
4560 estats->rx_stat_dot3statsframestoolong_hi,
4561 estats->etherstatsoverrsizepkts_lo,
4562 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004563 ADD_64(estats->error_bytes_received_hi,
4564 estats->rx_stat_ifhcinbadoctets_hi,
4565 estats->error_bytes_received_lo,
4566 estats->rx_stat_ifhcinbadoctets_lo);
4567
Eilon Greensteinde832a52009-02-12 08:36:33 +00004568 if (bp->port.pmf) {
4569 estats->mac_filter_discard =
4570 le32_to_cpu(tport->mac_filter_discard);
4571 estats->xxoverflow_discard =
4572 le32_to_cpu(tport->xxoverflow_discard);
4573 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004574 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004575 estats->mac_discard = le32_to_cpu(tport->mac_discard);
4576 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004577
4578 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
4579
Eilon Greensteinde832a52009-02-12 08:36:33 +00004580 bp->stats_pending = 0;
4581
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004582 return 0;
4583}
4584
4585static void bnx2x_net_stats_update(struct bnx2x *bp)
4586{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004587 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004588 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004589 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004590
4591 nstats->rx_packets =
4592 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
4593 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
4594 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
4595
4596 nstats->tx_packets =
4597 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
4598 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
4599 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
4600
Eilon Greensteinde832a52009-02-12 08:36:33 +00004601 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004602
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004603 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004604
Eilon Greensteinde832a52009-02-12 08:36:33 +00004605 nstats->rx_dropped = estats->mac_discard;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004606 for_each_queue(bp, i)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004607 nstats->rx_dropped +=
4608 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
4609
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004610 nstats->tx_dropped = 0;
4611
4612 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004613 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004614
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004615 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004616 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004617
4618 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004619 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
4620 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
4621 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
4622 bnx2x_hilo(&estats->brb_truncate_hi);
4623 nstats->rx_crc_errors =
4624 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
4625 nstats->rx_frame_errors =
4626 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
4627 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004628 nstats->rx_missed_errors = estats->xxoverflow_discard;
4629
4630 nstats->rx_errors = nstats->rx_length_errors +
4631 nstats->rx_over_errors +
4632 nstats->rx_crc_errors +
4633 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004634 nstats->rx_fifo_errors +
4635 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004636
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004637 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004638 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
4639 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
4640 nstats->tx_carrier_errors =
4641 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004642 nstats->tx_fifo_errors = 0;
4643 nstats->tx_heartbeat_errors = 0;
4644 nstats->tx_window_errors = 0;
4645
4646 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00004647 nstats->tx_carrier_errors +
4648 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
4649}
4650
4651static void bnx2x_drv_stats_update(struct bnx2x *bp)
4652{
4653 struct bnx2x_eth_stats *estats = &bp->eth_stats;
4654 int i;
4655
4656 estats->driver_xoff = 0;
4657 estats->rx_err_discard_pkt = 0;
4658 estats->rx_skb_alloc_failed = 0;
4659 estats->hw_csum_err = 0;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004660 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004661 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
4662
4663 estats->driver_xoff += qstats->driver_xoff;
4664 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
4665 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
4666 estats->hw_csum_err += qstats->hw_csum_err;
4667 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004668}
4669
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004670static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004671{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004672 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004673
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004674 if (*stats_comp != DMAE_COMP_VAL)
4675 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004676
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004677 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004678 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004679
Eilon Greensteinde832a52009-02-12 08:36:33 +00004680 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
4681 BNX2X_ERR("storm stats were not updated for 3 times\n");
4682 bnx2x_panic();
4683 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004684 }
4685
Eilon Greensteinde832a52009-02-12 08:36:33 +00004686 bnx2x_net_stats_update(bp);
4687 bnx2x_drv_stats_update(bp);
4688
Joe Perches7995c642010-02-17 15:01:52 +00004689 if (netif_msg_timer(bp)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004690 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004691 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004692
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +00004693 printk(KERN_DEBUG "%s: brb drops %u brb truncate %u\n",
4694 bp->dev->name,
Eilon Greensteinde832a52009-02-12 08:36:33 +00004695 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004696
4697 for_each_queue(bp, i) {
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +00004698 struct bnx2x_fastpath *fp = &bp->fp[i];
4699 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4700
4701 printk(KERN_DEBUG "%s: rx usage(%4u) *rx_cons_sb(%u)"
4702 " rx pkt(%lu) rx calls(%lu %lu)\n",
4703 fp->name, (le16_to_cpu(*fp->rx_cons_sb) -
4704 fp->rx_comp_cons),
4705 le16_to_cpu(*fp->rx_cons_sb),
4706 bnx2x_hilo(&qstats->
4707 total_unicast_packets_received_hi),
4708 fp->rx_calls, fp->rx_pkt);
4709 }
4710
4711 for_each_queue(bp, i) {
4712 struct bnx2x_fastpath *fp = &bp->fp[i];
4713 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4714 struct netdev_queue *txq =
4715 netdev_get_tx_queue(bp->dev, i);
4716
4717 printk(KERN_DEBUG "%s: tx avail(%4u) *tx_cons_sb(%u)"
4718 " tx pkt(%lu) tx calls (%lu)"
4719 " %s (Xoff events %u)\n",
4720 fp->name, bnx2x_tx_avail(fp),
4721 le16_to_cpu(*fp->tx_cons_sb),
4722 bnx2x_hilo(&qstats->
4723 total_unicast_packets_transmitted_hi),
4724 fp->tx_pkt,
4725 (netif_tx_queue_stopped(txq) ? "Xoff" : "Xon"),
4726 qstats->driver_xoff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004727 }
4728 }
4729
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004730 bnx2x_hw_stats_post(bp);
4731 bnx2x_storm_stats_post(bp);
4732}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004733
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004734static void bnx2x_port_stats_stop(struct bnx2x *bp)
4735{
4736 struct dmae_command *dmae;
4737 u32 opcode;
4738 int loader_idx = PMF_DMAE_C(bp);
4739 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004740
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004741 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004742
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004743 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4744 DMAE_CMD_C_ENABLE |
4745 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004746#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004747 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004748#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004749 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004750#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004751 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4752 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4753
4754 if (bp->port.port_stx) {
4755
4756 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4757 if (bp->func_stx)
4758 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
4759 else
4760 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4761 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4762 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4763 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004764 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004765 dmae->len = sizeof(struct host_port_stats) >> 2;
4766 if (bp->func_stx) {
4767 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4768 dmae->comp_addr_hi = 0;
4769 dmae->comp_val = 1;
4770 } else {
4771 dmae->comp_addr_lo =
4772 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4773 dmae->comp_addr_hi =
4774 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4775 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004776
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004777 *stats_comp = 0;
4778 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004779 }
4780
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004781 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004782
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004783 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4784 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4785 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4786 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4787 dmae->dst_addr_lo = bp->func_stx >> 2;
4788 dmae->dst_addr_hi = 0;
4789 dmae->len = sizeof(struct host_func_stats) >> 2;
4790 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4791 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4792 dmae->comp_val = DMAE_COMP_VAL;
4793
4794 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004795 }
4796}
4797
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004798static void bnx2x_stats_stop(struct bnx2x *bp)
4799{
4800 int update = 0;
4801
4802 bnx2x_stats_comp(bp);
4803
4804 if (bp->port.pmf)
4805 update = (bnx2x_hw_stats_update(bp) == 0);
4806
4807 update |= (bnx2x_storm_stats_update(bp) == 0);
4808
4809 if (update) {
4810 bnx2x_net_stats_update(bp);
4811
4812 if (bp->port.pmf)
4813 bnx2x_port_stats_stop(bp);
4814
4815 bnx2x_hw_stats_post(bp);
4816 bnx2x_stats_comp(bp);
4817 }
4818}
4819
4820static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4821{
4822}
4823
4824static const struct {
4825 void (*action)(struct bnx2x *bp);
4826 enum bnx2x_stats_state next_state;
4827} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4828/* state event */
4829{
4830/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4831/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4832/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4833/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4834},
4835{
4836/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4837/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4838/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4839/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4840}
4841};
4842
4843static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4844{
4845 enum bnx2x_stats_state state = bp->stats_state;
4846
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004847 if (unlikely(bp->panic))
4848 return;
4849
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004850 bnx2x_stats_stm[state][event].action(bp);
4851 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
4852
Eilon Greenstein89246652009-08-12 08:23:56 +00004853 /* Make sure the state has been "changed" */
4854 smp_wmb();
4855
Joe Perches7995c642010-02-17 15:01:52 +00004856 if ((event != STATS_EVENT_UPDATE) || netif_msg_timer(bp))
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004857 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4858 state, event, bp->stats_state);
4859}
4860
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004861static void bnx2x_port_stats_base_init(struct bnx2x *bp)
4862{
4863 struct dmae_command *dmae;
4864 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4865
4866 /* sanity */
4867 if (!bp->port.pmf || !bp->port.port_stx) {
4868 BNX2X_ERR("BUG!\n");
4869 return;
4870 }
4871
4872 bp->executer_idx = 0;
4873
4874 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4875 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4876 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4877 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4878#ifdef __BIG_ENDIAN
4879 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4880#else
4881 DMAE_CMD_ENDIANITY_DW_SWAP |
4882#endif
4883 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4884 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4885 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4886 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4887 dmae->dst_addr_lo = bp->port.port_stx >> 2;
4888 dmae->dst_addr_hi = 0;
4889 dmae->len = sizeof(struct host_port_stats) >> 2;
4890 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4891 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4892 dmae->comp_val = DMAE_COMP_VAL;
4893
4894 *stats_comp = 0;
4895 bnx2x_hw_stats_post(bp);
4896 bnx2x_stats_comp(bp);
4897}
4898
4899static void bnx2x_func_stats_base_init(struct bnx2x *bp)
4900{
4901 int vn, vn_max = IS_E1HMF(bp) ? E1HVN_MAX : E1VN_MAX;
4902 int port = BP_PORT(bp);
4903 int func;
4904 u32 func_stx;
4905
4906 /* sanity */
4907 if (!bp->port.pmf || !bp->func_stx) {
4908 BNX2X_ERR("BUG!\n");
4909 return;
4910 }
4911
4912 /* save our func_stx */
4913 func_stx = bp->func_stx;
4914
4915 for (vn = VN_0; vn < vn_max; vn++) {
4916 func = 2*vn + port;
4917
4918 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4919 bnx2x_func_stats_init(bp);
4920 bnx2x_hw_stats_post(bp);
4921 bnx2x_stats_comp(bp);
4922 }
4923
4924 /* restore our func_stx */
4925 bp->func_stx = func_stx;
4926}
4927
4928static void bnx2x_func_stats_base_update(struct bnx2x *bp)
4929{
4930 struct dmae_command *dmae = &bp->stats_dmae;
4931 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4932
4933 /* sanity */
4934 if (!bp->func_stx) {
4935 BNX2X_ERR("BUG!\n");
4936 return;
4937 }
4938
4939 bp->executer_idx = 0;
4940 memset(dmae, 0, sizeof(struct dmae_command));
4941
4942 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
4943 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4944 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4945#ifdef __BIG_ENDIAN
4946 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4947#else
4948 DMAE_CMD_ENDIANITY_DW_SWAP |
4949#endif
4950 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4951 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4952 dmae->src_addr_lo = bp->func_stx >> 2;
4953 dmae->src_addr_hi = 0;
4954 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats_base));
4955 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats_base));
4956 dmae->len = sizeof(struct host_func_stats) >> 2;
4957 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4958 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4959 dmae->comp_val = DMAE_COMP_VAL;
4960
4961 *stats_comp = 0;
4962 bnx2x_hw_stats_post(bp);
4963 bnx2x_stats_comp(bp);
4964}
4965
4966static void bnx2x_stats_init(struct bnx2x *bp)
4967{
4968 int port = BP_PORT(bp);
4969 int func = BP_FUNC(bp);
4970 int i;
4971
4972 bp->stats_pending = 0;
4973 bp->executer_idx = 0;
4974 bp->stats_counter = 0;
4975
4976 /* port and func stats for management */
4977 if (!BP_NOMCP(bp)) {
4978 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
4979 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4980
4981 } else {
4982 bp->port.port_stx = 0;
4983 bp->func_stx = 0;
4984 }
4985 DP(BNX2X_MSG_STATS, "port_stx 0x%x func_stx 0x%x\n",
4986 bp->port.port_stx, bp->func_stx);
4987
4988 /* port stats */
4989 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
4990 bp->port.old_nig_stats.brb_discard =
4991 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
4992 bp->port.old_nig_stats.brb_truncate =
4993 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
4994 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
4995 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
4996 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
4997 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
4998
4999 /* function stats */
5000 for_each_queue(bp, i) {
5001 struct bnx2x_fastpath *fp = &bp->fp[i];
5002
5003 memset(&fp->old_tclient, 0,
5004 sizeof(struct tstorm_per_client_stats));
5005 memset(&fp->old_uclient, 0,
5006 sizeof(struct ustorm_per_client_stats));
5007 memset(&fp->old_xclient, 0,
5008 sizeof(struct xstorm_per_client_stats));
5009 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
5010 }
5011
5012 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
5013 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
5014
5015 bp->stats_state = STATS_STATE_DISABLED;
5016
5017 if (bp->port.pmf) {
5018 if (bp->port.port_stx)
5019 bnx2x_port_stats_base_init(bp);
5020
5021 if (bp->func_stx)
5022 bnx2x_func_stats_base_init(bp);
5023
5024 } else if (bp->func_stx)
5025 bnx2x_func_stats_base_update(bp);
5026}
5027
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005028static void bnx2x_timer(unsigned long data)
5029{
5030 struct bnx2x *bp = (struct bnx2x *) data;
5031
5032 if (!netif_running(bp->dev))
5033 return;
5034
5035 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08005036 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005037
5038 if (poll) {
5039 struct bnx2x_fastpath *fp = &bp->fp[0];
5040 int rc;
5041
Eilon Greenstein7961f792009-03-02 07:59:31 +00005042 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005043 rc = bnx2x_rx_int(fp, 1000);
5044 }
5045
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005046 if (!BP_NOMCP(bp)) {
5047 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005048 u32 drv_pulse;
5049 u32 mcp_pulse;
5050
5051 ++bp->fw_drv_pulse_wr_seq;
5052 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5053 /* TBD - add SYSTEM_TIME */
5054 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005055 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005056
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005057 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005058 MCP_PULSE_SEQ_MASK);
5059 /* The delta between driver pulse and mcp response
5060 * should be 1 (before mcp response) or 0 (after mcp response)
5061 */
5062 if ((drv_pulse != mcp_pulse) &&
5063 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5064 /* someone lost a heartbeat... */
5065 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5066 drv_pulse, mcp_pulse);
5067 }
5068 }
5069
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005070 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005071 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005072
Eliezer Tamirf1410642008-02-28 11:51:50 -08005073timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005074 mod_timer(&bp->timer, jiffies + bp->current_interval);
5075}
5076
5077/* end of Statistics */
5078
5079/* nic init */
5080
5081/*
5082 * nic init service functions
5083 */
5084
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005085static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005086{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005087 int port = BP_PORT(bp);
5088
Eilon Greensteinca003922009-08-12 22:53:28 -07005089 /* "CSTORM" */
5090 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5091 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), 0,
5092 CSTORM_SB_STATUS_BLOCK_U_SIZE / 4);
5093 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5094 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), 0,
5095 CSTORM_SB_STATUS_BLOCK_C_SIZE / 4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005096}
5097
Eilon Greenstein5c862842008-08-13 15:51:48 -07005098static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
5099 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005100{
5101 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005102 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005103 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005104 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005105
5106 /* USTORM */
5107 section = ((u64)mapping) + offsetof(struct host_status_block,
5108 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005109 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005110
Eilon Greensteinca003922009-08-12 22:53:28 -07005111 REG_WR(bp, BAR_CSTRORM_INTMEM +
5112 CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id), U64_LO(section));
5113 REG_WR(bp, BAR_CSTRORM_INTMEM +
5114 ((CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005115 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07005116 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_USB_FUNC_OFF +
5117 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005118
5119 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07005120 REG_WR16(bp, BAR_CSTRORM_INTMEM +
5121 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005122
5123 /* CSTORM */
5124 section = ((u64)mapping) + offsetof(struct host_status_block,
5125 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005126 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005127
5128 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005129 CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005130 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005131 ((CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005132 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005133 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07005134 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005135
5136 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
5137 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005138 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005139
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005140 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
5141}
5142
5143static void bnx2x_zero_def_sb(struct bnx2x *bp)
5144{
5145 int func = BP_FUNC(bp);
5146
Eilon Greensteinca003922009-08-12 22:53:28 -07005147 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005148 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
5149 sizeof(struct tstorm_def_status_block)/4);
Eilon Greensteinca003922009-08-12 22:53:28 -07005150 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5151 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), 0,
5152 sizeof(struct cstorm_def_status_block_u)/4);
5153 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5154 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), 0,
5155 sizeof(struct cstorm_def_status_block_c)/4);
5156 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY +
Eilon Greenstein490c3c92009-03-02 07:59:52 +00005157 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
5158 sizeof(struct xstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005159}
5160
5161static void bnx2x_init_def_sb(struct bnx2x *bp,
5162 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005163 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005164{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005165 int port = BP_PORT(bp);
5166 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005167 int index, val, reg_offset;
5168 u64 section;
5169
5170 /* ATTN */
5171 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5172 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005173 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005174
Eliezer Tamir49d66772008-02-28 11:53:13 -08005175 bp->attn_state = 0;
5176
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005177 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5178 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5179
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005180 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005181 bp->attn_group[index].sig[0] = REG_RD(bp,
5182 reg_offset + 0x10*index);
5183 bp->attn_group[index].sig[1] = REG_RD(bp,
5184 reg_offset + 0x4 + 0x10*index);
5185 bp->attn_group[index].sig[2] = REG_RD(bp,
5186 reg_offset + 0x8 + 0x10*index);
5187 bp->attn_group[index].sig[3] = REG_RD(bp,
5188 reg_offset + 0xc + 0x10*index);
5189 }
5190
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005191 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5192 HC_REG_ATTN_MSG0_ADDR_L);
5193
5194 REG_WR(bp, reg_offset, U64_LO(section));
5195 REG_WR(bp, reg_offset + 4, U64_HI(section));
5196
5197 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
5198
5199 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005200 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005201 REG_WR(bp, reg_offset, val);
5202
5203 /* USTORM */
5204 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5205 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005206 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005207
Eilon Greensteinca003922009-08-12 22:53:28 -07005208 REG_WR(bp, BAR_CSTRORM_INTMEM +
5209 CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func), U64_LO(section));
5210 REG_WR(bp, BAR_CSTRORM_INTMEM +
5211 ((CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005212 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07005213 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_USB_FUNC_OFF +
5214 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005215
5216 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07005217 REG_WR16(bp, BAR_CSTRORM_INTMEM +
5218 CSTORM_DEF_SB_HC_DISABLE_U_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005219
5220 /* CSTORM */
5221 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5222 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005223 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005224
5225 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005226 CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005227 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005228 ((CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005229 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005230 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07005231 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005232
5233 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
5234 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005235 CSTORM_DEF_SB_HC_DISABLE_C_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005236
5237 /* TSTORM */
5238 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5239 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005240 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005241
5242 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005243 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005244 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005245 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005246 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005247 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005248 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005249
5250 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
5251 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005252 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005253
5254 /* XSTORM */
5255 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5256 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005257 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005258
5259 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005260 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005261 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005262 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005263 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005264 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005265 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005266
5267 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
5268 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005269 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005270
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005271 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005272 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005273
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005274 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005275}
5276
5277static void bnx2x_update_coalesce(struct bnx2x *bp)
5278{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005279 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005280 int i;
5281
5282 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005283 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005284
5285 /* HC_INDEX_U_ETH_RX_CQ_CONS */
Eilon Greensteinca003922009-08-12 22:53:28 -07005286 REG_WR8(bp, BAR_CSTRORM_INTMEM +
5287 CSTORM_SB_HC_TIMEOUT_U_OFFSET(port, sb_id,
5288 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005289 bp->rx_ticks/(4 * BNX2X_BTR));
Eilon Greensteinca003922009-08-12 22:53:28 -07005290 REG_WR16(bp, BAR_CSTRORM_INTMEM +
5291 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id,
5292 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005293 (bp->rx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005294
5295 /* HC_INDEX_C_ETH_TX_CQ_CONS */
5296 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005297 CSTORM_SB_HC_TIMEOUT_C_OFFSET(port, sb_id,
5298 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005299 bp->tx_ticks/(4 * BNX2X_BTR));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005300 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005301 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id,
5302 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005303 (bp->tx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005304 }
5305}
5306
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005307static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
5308 struct bnx2x_fastpath *fp, int last)
5309{
5310 int i;
5311
5312 for (i = 0; i < last; i++) {
5313 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
5314 struct sk_buff *skb = rx_buf->skb;
5315
5316 if (skb == NULL) {
5317 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
5318 continue;
5319 }
5320
5321 if (fp->tpa_state[i] == BNX2X_TPA_START)
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005322 dma_unmap_single(&bp->pdev->dev,
5323 dma_unmap_addr(rx_buf, mapping),
5324 bp->rx_buf_size, DMA_FROM_DEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005325
5326 dev_kfree_skb(skb);
5327 rx_buf->skb = NULL;
5328 }
5329}
5330
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005331static void bnx2x_init_rx_rings(struct bnx2x *bp)
5332{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005333 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07005334 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
5335 ETH_MAX_AGGREGATION_QUEUES_E1H;
5336 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005337 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005338
Eilon Greenstein87942b42009-02-12 08:36:49 +00005339 bp->rx_buf_size = bp->dev->mtu + ETH_OVREHEAD + BNX2X_RX_ALIGN;
Eilon Greenstein0f008462009-02-12 08:36:18 +00005340 DP(NETIF_MSG_IFUP,
5341 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005342
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005343 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005344
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005345 for_each_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07005346 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005347
Eilon Greenstein32626232008-08-13 15:51:07 -07005348 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005349 fp->tpa_pool[i].skb =
5350 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
5351 if (!fp->tpa_pool[i].skb) {
5352 BNX2X_ERR("Failed to allocate TPA "
5353 "skb pool for queue[%d] - "
5354 "disabling TPA on this "
5355 "queue!\n", j);
5356 bnx2x_free_tpa_pool(bp, fp, i);
5357 fp->disable_tpa = 1;
5358 break;
5359 }
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005360 dma_unmap_addr_set((struct sw_rx_bd *)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005361 &bp->fp->tpa_pool[i],
5362 mapping, 0);
5363 fp->tpa_state[i] = BNX2X_TPA_STOP;
5364 }
5365 }
5366 }
5367
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005368 for_each_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005369 struct bnx2x_fastpath *fp = &bp->fp[j];
5370
5371 fp->rx_bd_cons = 0;
5372 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005373 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005374
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005375 /* "next page" elements initialization */
5376 /* SGE ring */
5377 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
5378 struct eth_rx_sge *sge;
5379
5380 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
5381 sge->addr_hi =
5382 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
5383 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5384 sge->addr_lo =
5385 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
5386 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5387 }
5388
5389 bnx2x_init_sge_ring_bit_mask(fp);
5390
5391 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005392 for (i = 1; i <= NUM_RX_RINGS; i++) {
5393 struct eth_rx_bd *rx_bd;
5394
5395 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
5396 rx_bd->addr_hi =
5397 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005398 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005399 rx_bd->addr_lo =
5400 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005401 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005402 }
5403
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005404 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005405 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
5406 struct eth_rx_cqe_next_page *nextpg;
5407
5408 nextpg = (struct eth_rx_cqe_next_page *)
5409 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
5410 nextpg->addr_hi =
5411 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005412 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005413 nextpg->addr_lo =
5414 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005415 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005416 }
5417
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005418 /* Allocate SGEs and initialize the ring elements */
5419 for (i = 0, ring_prod = 0;
5420 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005421
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005422 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
5423 BNX2X_ERR("was only able to allocate "
5424 "%d rx sges\n", i);
5425 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
5426 /* Cleanup already allocated elements */
5427 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07005428 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005429 fp->disable_tpa = 1;
5430 ring_prod = 0;
5431 break;
5432 }
5433 ring_prod = NEXT_SGE_IDX(ring_prod);
5434 }
5435 fp->rx_sge_prod = ring_prod;
5436
5437 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005438 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005439 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005440 for (i = 0; i < bp->rx_ring_size; i++) {
5441 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
5442 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00005443 "%d rx skbs on queue[%d]\n", i, j);
5444 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005445 break;
5446 }
5447 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005448 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07005449 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005450 }
5451
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005452 fp->rx_bd_prod = ring_prod;
5453 /* must not have more available CQEs than BDs */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005454 fp->rx_comp_prod = min_t(u16, NUM_RCQ_RINGS*RCQ_DESC_CNT,
5455 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005456 fp->rx_pkt = fp->rx_calls = 0;
5457
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005458 /* Warning!
5459 * this will generate an interrupt (to the TSTORM)
5460 * must only be done after chip is initialized
5461 */
5462 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
5463 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005464 if (j != 0)
5465 continue;
5466
5467 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005468 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005469 U64_LO(fp->rx_comp_mapping));
5470 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005471 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005472 U64_HI(fp->rx_comp_mapping));
5473 }
5474}
5475
5476static void bnx2x_init_tx_ring(struct bnx2x *bp)
5477{
5478 int i, j;
5479
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005480 for_each_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005481 struct bnx2x_fastpath *fp = &bp->fp[j];
5482
5483 for (i = 1; i <= NUM_TX_RINGS; i++) {
Eilon Greensteinca003922009-08-12 22:53:28 -07005484 struct eth_tx_next_bd *tx_next_bd =
5485 &fp->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005486
Eilon Greensteinca003922009-08-12 22:53:28 -07005487 tx_next_bd->addr_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005488 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005489 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eilon Greensteinca003922009-08-12 22:53:28 -07005490 tx_next_bd->addr_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005491 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005492 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005493 }
5494
Eilon Greensteinca003922009-08-12 22:53:28 -07005495 fp->tx_db.data.header.header = DOORBELL_HDR_DB_TYPE;
5496 fp->tx_db.data.zero_fill1 = 0;
5497 fp->tx_db.data.prod = 0;
5498
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005499 fp->tx_pkt_prod = 0;
5500 fp->tx_pkt_cons = 0;
5501 fp->tx_bd_prod = 0;
5502 fp->tx_bd_cons = 0;
5503 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
5504 fp->tx_pkt = 0;
5505 }
5506}
5507
5508static void bnx2x_init_sp_ring(struct bnx2x *bp)
5509{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005510 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005511
5512 spin_lock_init(&bp->spq_lock);
5513
5514 bp->spq_left = MAX_SPQ_PENDING;
5515 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005516 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5517 bp->spq_prod_bd = bp->spq;
5518 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
5519
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005520 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005521 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005522 REG_WR(bp,
5523 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005524 U64_HI(bp->spq_mapping));
5525
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005526 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005527 bp->spq_prod_idx);
5528}
5529
5530static void bnx2x_init_context(struct bnx2x *bp)
5531{
5532 int i;
5533
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005534 /* Rx */
5535 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005536 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
5537 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00005538 u8 cl_id = fp->cl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005539
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005540 context->ustorm_st_context.common.sb_index_numbers =
5541 BNX2X_RX_SB_INDEX_NUM;
Eilon Greenstein0626b892009-02-12 08:38:14 +00005542 context->ustorm_st_context.common.clientId = cl_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07005543 context->ustorm_st_context.common.status_block_id = fp->sb_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005544 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005545 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
5546 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
5547 context->ustorm_st_context.common.statistics_counter_id =
5548 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005549 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00005550 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005551 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07005552 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005553 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005554 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005555 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005556 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005557 if (!fp->disable_tpa) {
5558 context->ustorm_st_context.common.flags |=
Eilon Greensteinca003922009-08-12 22:53:28 -07005559 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005560 context->ustorm_st_context.common.sge_buff_size =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005561 (u16)min_t(u32, SGE_PAGE_SIZE*PAGES_PER_SGE,
5562 0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005563 context->ustorm_st_context.common.sge_page_base_hi =
5564 U64_HI(fp->rx_sge_mapping);
5565 context->ustorm_st_context.common.sge_page_base_lo =
5566 U64_LO(fp->rx_sge_mapping);
Eilon Greensteinca003922009-08-12 22:53:28 -07005567
5568 context->ustorm_st_context.common.max_sges_for_packet =
5569 SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT;
5570 context->ustorm_st_context.common.max_sges_for_packet =
5571 ((context->ustorm_st_context.common.
5572 max_sges_for_packet + PAGES_PER_SGE - 1) &
5573 (~(PAGES_PER_SGE - 1))) >> PAGES_PER_SGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005574 }
5575
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005576 context->ustorm_ag_context.cdu_usage =
5577 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5578 CDU_REGION_NUMBER_UCM_AG,
5579 ETH_CONNECTION_TYPE);
5580
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005581 context->xstorm_ag_context.cdu_reserved =
5582 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5583 CDU_REGION_NUMBER_XCM_AG,
5584 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005585 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005586
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005587 /* Tx */
5588 for_each_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07005589 struct bnx2x_fastpath *fp = &bp->fp[i];
5590 struct eth_context *context =
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005591 bnx2x_sp(bp, context[i].eth);
Eilon Greensteinca003922009-08-12 22:53:28 -07005592
5593 context->cstorm_st_context.sb_index_number =
5594 C_SB_ETH_TX_CQ_INDEX;
5595 context->cstorm_st_context.status_block_id = fp->sb_id;
5596
5597 context->xstorm_st_context.tx_bd_page_base_hi =
5598 U64_HI(fp->tx_desc_mapping);
5599 context->xstorm_st_context.tx_bd_page_base_lo =
5600 U64_LO(fp->tx_desc_mapping);
5601 context->xstorm_st_context.statistics_data = (fp->cl_id |
5602 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
5603 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005604}
5605
5606static void bnx2x_init_ind_table(struct bnx2x *bp)
5607{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005608 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005609 int i;
5610
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005611 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005612 return;
5613
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005614 DP(NETIF_MSG_IFUP,
5615 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005616 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005617 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005618 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005619 bp->fp->cl_id + (i % bp->num_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005620}
5621
Eliezer Tamir49d66772008-02-28 11:53:13 -08005622static void bnx2x_set_client_config(struct bnx2x *bp)
5623{
Eliezer Tamir49d66772008-02-28 11:53:13 -08005624 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005625 int port = BP_PORT(bp);
5626 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005627
Eilon Greensteine7799c52009-01-14 21:30:27 -08005628 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005629 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005630 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
5631 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005632#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08005633 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08005634 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005635 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005636 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
5637 }
5638#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08005639
5640 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00005641 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
5642
Eliezer Tamir49d66772008-02-28 11:53:13 -08005643 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005644 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08005645 ((u32 *)&tstorm_client)[0]);
5646 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005647 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08005648 ((u32 *)&tstorm_client)[1]);
5649 }
5650
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005651 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
5652 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005653}
5654
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005655static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5656{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005657 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005658 int mode = bp->rx_mode;
Michael Chan37b091b2009-10-10 13:46:55 +00005659 int mask = bp->rx_mode_cl_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005660 int func = BP_FUNC(bp);
Eilon Greenstein581ce432009-07-29 00:20:04 +00005661 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005662 int i;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005663 /* All but management unicast packets should pass to the host as well */
5664 u32 llh_mask =
5665 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST |
5666 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST |
5667 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN |
5668 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005669
Eilon Greenstein3196a882008-08-13 15:58:49 -07005670 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005671
5672 switch (mode) {
5673 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005674 tstorm_mac_filter.ucast_drop_all = mask;
5675 tstorm_mac_filter.mcast_drop_all = mask;
5676 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005677 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005678
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005679 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005680 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005681 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005682
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005683 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005684 tstorm_mac_filter.mcast_accept_all = mask;
5685 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005686 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005687
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005688 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005689 tstorm_mac_filter.ucast_accept_all = mask;
5690 tstorm_mac_filter.mcast_accept_all = mask;
5691 tstorm_mac_filter.bcast_accept_all = mask;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005692 /* pass management unicast packets as well */
5693 llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005694 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005695
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005696 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005697 BNX2X_ERR("BAD rx mode (%d)\n", mode);
5698 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005699 }
5700
Eilon Greenstein581ce432009-07-29 00:20:04 +00005701 REG_WR(bp,
5702 (port ? NIG_REG_LLH1_BRB1_DRV_MASK : NIG_REG_LLH0_BRB1_DRV_MASK),
5703 llh_mask);
5704
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005705 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
5706 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005707 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005708 ((u32 *)&tstorm_mac_filter)[i]);
5709
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005710/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005711 ((u32 *)&tstorm_mac_filter)[i]); */
5712 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005713
Eliezer Tamir49d66772008-02-28 11:53:13 -08005714 if (mode != BNX2X_RX_MODE_NONE)
5715 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005716}
5717
Eilon Greenstein471de712008-08-13 15:49:35 -07005718static void bnx2x_init_internal_common(struct bnx2x *bp)
5719{
5720 int i;
5721
5722 /* Zero this manually as its initialization is
5723 currently missing in the initTool */
5724 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5725 REG_WR(bp, BAR_USTRORM_INTMEM +
5726 USTORM_AGG_DATA_OFFSET + i * 4, 0);
5727}
5728
5729static void bnx2x_init_internal_port(struct bnx2x *bp)
5730{
5731 int port = BP_PORT(bp);
5732
Eilon Greensteinca003922009-08-12 22:53:28 -07005733 REG_WR(bp,
5734 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_U_OFFSET(port), BNX2X_BTR);
5735 REG_WR(bp,
5736 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_C_OFFSET(port), BNX2X_BTR);
Eilon Greenstein471de712008-08-13 15:49:35 -07005737 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5738 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5739}
5740
5741static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005742{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005743 struct tstorm_eth_function_common_config tstorm_config = {0};
5744 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005745 int port = BP_PORT(bp);
5746 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00005747 int i, j;
5748 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07005749 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005750
5751 if (is_multi(bp)) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005752 tstorm_config.config_flags = MULTI_FLAGS(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005753 tstorm_config.rss_result_mask = MULTI_MASK;
5754 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005755
5756 /* Enable TPA if needed */
5757 if (bp->flags & TPA_ENABLE_FLAG)
5758 tstorm_config.config_flags |=
5759 TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA;
5760
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005761 if (IS_E1HMF(bp))
5762 tstorm_config.config_flags |=
5763 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005764
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005765 tstorm_config.leading_client_id = BP_L_ID(bp);
5766
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005767 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005768 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005769 (*(u32 *)&tstorm_config));
5770
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005771 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Michael Chan37b091b2009-10-10 13:46:55 +00005772 bp->rx_mode_cl_mask = (1 << BP_L_ID(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005773 bnx2x_set_storm_rx_mode(bp);
5774
Eilon Greensteinde832a52009-02-12 08:36:33 +00005775 for_each_queue(bp, i) {
5776 u8 cl_id = bp->fp[i].cl_id;
5777
5778 /* reset xstorm per client statistics */
5779 offset = BAR_XSTRORM_INTMEM +
5780 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5781 for (j = 0;
5782 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
5783 REG_WR(bp, offset + j*4, 0);
5784
5785 /* reset tstorm per client statistics */
5786 offset = BAR_TSTRORM_INTMEM +
5787 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5788 for (j = 0;
5789 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
5790 REG_WR(bp, offset + j*4, 0);
5791
5792 /* reset ustorm per client statistics */
5793 offset = BAR_USTRORM_INTMEM +
5794 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5795 for (j = 0;
5796 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
5797 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005798 }
5799
5800 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005801 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005802
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005803 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005804 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005805 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005806 ((u32 *)&stats_flags)[1]);
5807
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005808 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005809 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005810 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005811 ((u32 *)&stats_flags)[1]);
5812
Eilon Greensteinde832a52009-02-12 08:36:33 +00005813 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
5814 ((u32 *)&stats_flags)[0]);
5815 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
5816 ((u32 *)&stats_flags)[1]);
5817
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005818 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005819 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005820 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005821 ((u32 *)&stats_flags)[1]);
5822
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005823 REG_WR(bp, BAR_XSTRORM_INTMEM +
5824 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5825 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5826 REG_WR(bp, BAR_XSTRORM_INTMEM +
5827 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5828 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5829
5830 REG_WR(bp, BAR_TSTRORM_INTMEM +
5831 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5832 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5833 REG_WR(bp, BAR_TSTRORM_INTMEM +
5834 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5835 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005836
Eilon Greensteinde832a52009-02-12 08:36:33 +00005837 REG_WR(bp, BAR_USTRORM_INTMEM +
5838 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5839 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5840 REG_WR(bp, BAR_USTRORM_INTMEM +
5841 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5842 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5843
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005844 if (CHIP_IS_E1H(bp)) {
5845 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
5846 IS_E1HMF(bp));
5847 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
5848 IS_E1HMF(bp));
5849 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
5850 IS_E1HMF(bp));
5851 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
5852 IS_E1HMF(bp));
5853
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005854 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
5855 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005856 }
5857
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08005858 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005859 max_agg_size = min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) *
5860 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005861 for_each_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005862 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005863
5864 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005865 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005866 U64_LO(fp->rx_comp_mapping));
5867 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005868 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005869 U64_HI(fp->rx_comp_mapping));
5870
Eilon Greensteinca003922009-08-12 22:53:28 -07005871 /* Next page */
5872 REG_WR(bp, BAR_USTRORM_INTMEM +
5873 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id),
5874 U64_LO(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5875 REG_WR(bp, BAR_USTRORM_INTMEM +
5876 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id) + 4,
5877 U64_HI(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5878
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005879 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005880 USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005881 max_agg_size);
5882 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005883
Eilon Greenstein1c063282009-02-12 08:36:43 +00005884 /* dropless flow control */
5885 if (CHIP_IS_E1H(bp)) {
5886 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
5887
5888 rx_pause.bd_thr_low = 250;
5889 rx_pause.cqe_thr_low = 250;
5890 rx_pause.cos = 1;
5891 rx_pause.sge_thr_low = 0;
5892 rx_pause.bd_thr_high = 350;
5893 rx_pause.cqe_thr_high = 350;
5894 rx_pause.sge_thr_high = 0;
5895
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005896 for_each_queue(bp, i) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00005897 struct bnx2x_fastpath *fp = &bp->fp[i];
5898
5899 if (!fp->disable_tpa) {
5900 rx_pause.sge_thr_low = 150;
5901 rx_pause.sge_thr_high = 250;
5902 }
5903
5904
5905 offset = BAR_USTRORM_INTMEM +
5906 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
5907 fp->cl_id);
5908 for (j = 0;
5909 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
5910 j++)
5911 REG_WR(bp, offset + j*4,
5912 ((u32 *)&rx_pause)[j]);
5913 }
5914 }
5915
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005916 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
5917
5918 /* Init rate shaping and fairness contexts */
5919 if (IS_E1HMF(bp)) {
5920 int vn;
5921
5922 /* During init there is no active link
5923 Until link is up, set link rate to 10Gbps */
5924 bp->link_vars.line_speed = SPEED_10000;
5925 bnx2x_init_port_minmax(bp);
5926
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005927 if (!BP_NOMCP(bp))
5928 bp->mf_config =
5929 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005930 bnx2x_calc_vn_weight_sum(bp);
5931
5932 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5933 bnx2x_init_vn_minmax(bp, 2*vn + port);
5934
5935 /* Enable rate shaping and fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005936 bp->cmng.flags.cmng_enables |=
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005937 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005938
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005939 } else {
5940 /* rate shaping and fairness are disabled */
5941 DP(NETIF_MSG_IFUP,
5942 "single function mode minmax will be disabled\n");
5943 }
5944
5945
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005946 /* Store cmng structures to internal memory */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005947 if (bp->port.pmf)
5948 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
5949 REG_WR(bp, BAR_XSTRORM_INTMEM +
5950 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
5951 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005952}
5953
Eilon Greenstein471de712008-08-13 15:49:35 -07005954static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5955{
5956 switch (load_code) {
5957 case FW_MSG_CODE_DRV_LOAD_COMMON:
5958 bnx2x_init_internal_common(bp);
5959 /* no break */
5960
5961 case FW_MSG_CODE_DRV_LOAD_PORT:
5962 bnx2x_init_internal_port(bp);
5963 /* no break */
5964
5965 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5966 bnx2x_init_internal_func(bp);
5967 break;
5968
5969 default:
5970 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5971 break;
5972 }
5973}
5974
5975static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005976{
5977 int i;
5978
5979 for_each_queue(bp, i) {
5980 struct bnx2x_fastpath *fp = &bp->fp[i];
5981
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005982 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005983 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005984 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005985 fp->cl_id = BP_L_ID(bp) + i;
Michael Chan37b091b2009-10-10 13:46:55 +00005986#ifdef BCM_CNIC
5987 fp->sb_id = fp->cl_id + 1;
5988#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005989 fp->sb_id = fp->cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00005990#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005991 DP(NETIF_MSG_IFUP,
Eilon Greensteinf5372252009-02-12 08:38:30 +00005992 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n",
5993 i, bp, fp->status_blk, fp->cl_id, fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005994 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
Eilon Greenstein0626b892009-02-12 08:38:14 +00005995 fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005996 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005997 }
5998
Eilon Greenstein16119782009-03-02 07:59:27 +00005999 /* ensure status block indices were read */
6000 rmb();
6001
6002
Eilon Greenstein5c862842008-08-13 15:51:48 -07006003 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
6004 DEF_SB_ID);
6005 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006006 bnx2x_update_coalesce(bp);
6007 bnx2x_init_rx_rings(bp);
6008 bnx2x_init_tx_ring(bp);
6009 bnx2x_init_sp_ring(bp);
6010 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006011 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006012 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006013 bnx2x_stats_init(bp);
6014
6015 /* At this point, we are ready for interrupts */
6016 atomic_set(&bp->intr_sem, 0);
6017
6018 /* flush all before enabling interrupts */
6019 mb();
6020 mmiowb();
6021
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006022 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006023
6024 /* Check for SPIO5 */
6025 bnx2x_attn_int_deasserted0(bp,
6026 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6027 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006028}
6029
6030/* end of nic init */
6031
6032/*
6033 * gzip service functions
6034 */
6035
6036static int bnx2x_gunzip_init(struct bnx2x *bp)
6037{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006038 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6039 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006040 if (bp->gunzip_buf == NULL)
6041 goto gunzip_nomem1;
6042
6043 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6044 if (bp->strm == NULL)
6045 goto gunzip_nomem2;
6046
6047 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
6048 GFP_KERNEL);
6049 if (bp->strm->workspace == NULL)
6050 goto gunzip_nomem3;
6051
6052 return 0;
6053
6054gunzip_nomem3:
6055 kfree(bp->strm);
6056 bp->strm = NULL;
6057
6058gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006059 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6060 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006061 bp->gunzip_buf = NULL;
6062
6063gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006064 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
6065 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006066 return -ENOMEM;
6067}
6068
6069static void bnx2x_gunzip_end(struct bnx2x *bp)
6070{
6071 kfree(bp->strm->workspace);
6072
6073 kfree(bp->strm);
6074 bp->strm = NULL;
6075
6076 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006077 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6078 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006079 bp->gunzip_buf = NULL;
6080 }
6081}
6082
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006083static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006084{
6085 int n, rc;
6086
6087 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006088 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6089 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006090 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006091 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006092
6093 n = 10;
6094
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006095#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006096
6097 if (zbuf[3] & FNAME)
6098 while ((zbuf[n++] != 0) && (n < len));
6099
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006100 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006101 bp->strm->avail_in = len - n;
6102 bp->strm->next_out = bp->gunzip_buf;
6103 bp->strm->avail_out = FW_BUF_SIZE;
6104
6105 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6106 if (rc != Z_OK)
6107 return rc;
6108
6109 rc = zlib_inflate(bp->strm, Z_FINISH);
6110 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006111 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6112 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006113
6114 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6115 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006116 netdev_err(bp->dev, "Firmware decompression error:"
6117 " gunzip_outlen (%d) not aligned\n",
6118 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006119 bp->gunzip_outlen >>= 2;
6120
6121 zlib_inflateEnd(bp->strm);
6122
6123 if (rc == Z_STREAM_END)
6124 return 0;
6125
6126 return rc;
6127}
6128
6129/* nic load/unload */
6130
6131/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006132 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006133 */
6134
6135/* send a NIG loopback debug packet */
6136static void bnx2x_lb_pckt(struct bnx2x *bp)
6137{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006138 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006139
6140 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006141 wb_write[0] = 0x55555555;
6142 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006143 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006144 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006145
6146 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006147 wb_write[0] = 0x09000000;
6148 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006149 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006150 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006151}
6152
6153/* some of the internal memories
6154 * are not directly readable from the driver
6155 * to test them we send debug packets
6156 */
6157static int bnx2x_int_mem_test(struct bnx2x *bp)
6158{
6159 int factor;
6160 int count, i;
6161 u32 val = 0;
6162
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006163 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006164 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006165 else if (CHIP_REV_IS_EMUL(bp))
6166 factor = 200;
6167 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006168 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006169
6170 DP(NETIF_MSG_HW, "start part1\n");
6171
6172 /* Disable inputs of parser neighbor blocks */
6173 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6174 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6175 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006176 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006177
6178 /* Write 0 to parser credits for CFC search request */
6179 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6180
6181 /* send Ethernet packet */
6182 bnx2x_lb_pckt(bp);
6183
6184 /* TODO do i reset NIG statistic? */
6185 /* Wait until NIG register shows 1 packet of size 0x10 */
6186 count = 1000 * factor;
6187 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006188
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006189 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6190 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006191 if (val == 0x10)
6192 break;
6193
6194 msleep(10);
6195 count--;
6196 }
6197 if (val != 0x10) {
6198 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6199 return -1;
6200 }
6201
6202 /* Wait until PRS register shows 1 packet */
6203 count = 1000 * factor;
6204 while (count) {
6205 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006206 if (val == 1)
6207 break;
6208
6209 msleep(10);
6210 count--;
6211 }
6212 if (val != 0x1) {
6213 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6214 return -2;
6215 }
6216
6217 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006218 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006219 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006220 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006221 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006222 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6223 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006224
6225 DP(NETIF_MSG_HW, "part2\n");
6226
6227 /* Disable inputs of parser neighbor blocks */
6228 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6229 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6230 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006231 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006232
6233 /* Write 0 to parser credits for CFC search request */
6234 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6235
6236 /* send 10 Ethernet packets */
6237 for (i = 0; i < 10; i++)
6238 bnx2x_lb_pckt(bp);
6239
6240 /* Wait until NIG register shows 10 + 1
6241 packets of size 11*0x10 = 0xb0 */
6242 count = 1000 * factor;
6243 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006244
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006245 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6246 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006247 if (val == 0xb0)
6248 break;
6249
6250 msleep(10);
6251 count--;
6252 }
6253 if (val != 0xb0) {
6254 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6255 return -3;
6256 }
6257
6258 /* Wait until PRS register shows 2 packets */
6259 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6260 if (val != 2)
6261 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6262
6263 /* Write 1 to parser credits for CFC search request */
6264 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6265
6266 /* Wait until PRS register shows 3 packets */
6267 msleep(10 * factor);
6268 /* Wait until NIG register shows 1 packet of size 0x10 */
6269 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6270 if (val != 3)
6271 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6272
6273 /* clear NIG EOP FIFO */
6274 for (i = 0; i < 11; i++)
6275 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6276 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6277 if (val != 1) {
6278 BNX2X_ERR("clear of NIG failed\n");
6279 return -4;
6280 }
6281
6282 /* Reset and init BRB, PRS, NIG */
6283 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6284 msleep(50);
6285 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6286 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006287 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6288 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006289#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006290 /* set NIC mode */
6291 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6292#endif
6293
6294 /* Enable inputs of parser neighbor blocks */
6295 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6296 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6297 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006298 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006299
6300 DP(NETIF_MSG_HW, "done\n");
6301
6302 return 0; /* OK */
6303}
6304
6305static void enable_blocks_attention(struct bnx2x *bp)
6306{
6307 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
6308 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
6309 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6310 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6311 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6312 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6313 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6314 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6315 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006316/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6317/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006318 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6319 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6320 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006321/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6322/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006323 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6324 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6325 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6326 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006327/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6328/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
6329 if (CHIP_REV_IS_FPGA(bp))
6330 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
6331 else
6332 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006333 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6334 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6335 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006336/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
6337/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006338 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6339 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006340/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
6341 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006342}
6343
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006344static const struct {
6345 u32 addr;
6346 u32 mask;
6347} bnx2x_parity_mask[] = {
6348 {PXP_REG_PXP_PRTY_MASK, 0xffffffff},
6349 {PXP2_REG_PXP2_PRTY_MASK_0, 0xffffffff},
6350 {PXP2_REG_PXP2_PRTY_MASK_1, 0xffffffff},
6351 {HC_REG_HC_PRTY_MASK, 0xffffffff},
6352 {MISC_REG_MISC_PRTY_MASK, 0xffffffff},
6353 {QM_REG_QM_PRTY_MASK, 0x0},
6354 {DORQ_REG_DORQ_PRTY_MASK, 0x0},
6355 {GRCBASE_UPB + PB_REG_PB_PRTY_MASK, 0x0},
6356 {GRCBASE_XPB + PB_REG_PB_PRTY_MASK, 0x0},
6357 {SRC_REG_SRC_PRTY_MASK, 0x4}, /* bit 2 */
6358 {CDU_REG_CDU_PRTY_MASK, 0x0},
6359 {CFC_REG_CFC_PRTY_MASK, 0x0},
6360 {DBG_REG_DBG_PRTY_MASK, 0x0},
6361 {DMAE_REG_DMAE_PRTY_MASK, 0x0},
6362 {BRB1_REG_BRB1_PRTY_MASK, 0x0},
6363 {PRS_REG_PRS_PRTY_MASK, (1<<6)},/* bit 6 */
6364 {TSDM_REG_TSDM_PRTY_MASK, 0x18},/* bit 3,4 */
6365 {CSDM_REG_CSDM_PRTY_MASK, 0x8}, /* bit 3 */
6366 {USDM_REG_USDM_PRTY_MASK, 0x38},/* bit 3,4,5 */
6367 {XSDM_REG_XSDM_PRTY_MASK, 0x8}, /* bit 3 */
6368 {TSEM_REG_TSEM_PRTY_MASK_0, 0x0},
6369 {TSEM_REG_TSEM_PRTY_MASK_1, 0x0},
6370 {USEM_REG_USEM_PRTY_MASK_0, 0x0},
6371 {USEM_REG_USEM_PRTY_MASK_1, 0x0},
6372 {CSEM_REG_CSEM_PRTY_MASK_0, 0x0},
6373 {CSEM_REG_CSEM_PRTY_MASK_1, 0x0},
6374 {XSEM_REG_XSEM_PRTY_MASK_0, 0x0},
6375 {XSEM_REG_XSEM_PRTY_MASK_1, 0x0}
6376};
6377
6378static void enable_blocks_parity(struct bnx2x *bp)
6379{
6380 int i, mask_arr_len =
6381 sizeof(bnx2x_parity_mask)/(sizeof(bnx2x_parity_mask[0]));
6382
6383 for (i = 0; i < mask_arr_len; i++)
6384 REG_WR(bp, bnx2x_parity_mask[i].addr,
6385 bnx2x_parity_mask[i].mask);
6386}
6387
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006388
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006389static void bnx2x_reset_common(struct bnx2x *bp)
6390{
6391 /* reset_common */
6392 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6393 0xd3ffff7f);
6394 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
6395}
6396
Eilon Greenstein573f2032009-08-12 08:24:14 +00006397static void bnx2x_init_pxp(struct bnx2x *bp)
6398{
6399 u16 devctl;
6400 int r_order, w_order;
6401
6402 pci_read_config_word(bp->pdev,
6403 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
6404 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6405 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6406 if (bp->mrrs == -1)
6407 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6408 else {
6409 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6410 r_order = bp->mrrs;
6411 }
6412
6413 bnx2x_init_pxp_arb(bp, r_order, w_order);
6414}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006415
6416static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6417{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006418 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006419 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006420 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006421
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006422 if (BP_NOMCP(bp))
6423 return;
6424
6425 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006426 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6427 SHARED_HW_CFG_FAN_FAILURE_MASK;
6428
6429 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6430 is_required = 1;
6431
6432 /*
6433 * The fan failure mechanism is usually related to the PHY type since
6434 * the power consumption of the board is affected by the PHY. Currently,
6435 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6436 */
6437 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6438 for (port = PORT_0; port < PORT_MAX; port++) {
6439 u32 phy_type =
6440 SHMEM_RD(bp, dev_info.port_hw_config[port].
6441 external_phy_config) &
6442 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
6443 is_required |=
6444 ((phy_type ==
6445 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) ||
6446 (phy_type ==
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006447 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
6448 (phy_type ==
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006449 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481));
6450 }
6451
6452 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6453
6454 if (is_required == 0)
6455 return;
6456
6457 /* Fan failure is indicated by SPIO 5 */
6458 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
6459 MISC_REGISTERS_SPIO_INPUT_HI_Z);
6460
6461 /* set to active low mode */
6462 val = REG_RD(bp, MISC_REG_SPIO_INT);
6463 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006464 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006465 REG_WR(bp, MISC_REG_SPIO_INT, val);
6466
6467 /* enable interrupt to signal the IGU */
6468 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6469 val |= (1 << MISC_REGISTERS_SPIO_5);
6470 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6471}
6472
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006473static int bnx2x_init_common(struct bnx2x *bp)
6474{
6475 u32 val, i;
Michael Chan37b091b2009-10-10 13:46:55 +00006476#ifdef BCM_CNIC
6477 u32 wb_write[2];
6478#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006479
6480 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
6481
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006482 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006483 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
6484 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
6485
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006486 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006487 if (CHIP_IS_E1H(bp))
6488 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
6489
6490 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
6491 msleep(30);
6492 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
6493
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006494 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006495 if (CHIP_IS_E1(bp)) {
6496 /* enable HW interrupt from PXP on USDM overflow
6497 bit 16 on INT_MASK_0 */
6498 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006499 }
6500
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006501 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006502 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006503
6504#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006505 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6506 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6507 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6508 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6509 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006510 /* make sure this value is 0 */
6511 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006512
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006513/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6514 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6515 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6516 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6517 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006518#endif
6519
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006520 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Michael Chan37b091b2009-10-10 13:46:55 +00006521#ifdef BCM_CNIC
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006522 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
6523 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
6524 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006525#endif
6526
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006527 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6528 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006529
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006530 /* let the HW do it's magic ... */
6531 msleep(100);
6532 /* finish PXP init */
6533 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6534 if (val != 1) {
6535 BNX2X_ERR("PXP2 CFG failed\n");
6536 return -EBUSY;
6537 }
6538 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6539 if (val != 1) {
6540 BNX2X_ERR("PXP2 RD_INIT failed\n");
6541 return -EBUSY;
6542 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006543
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006544 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6545 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006546
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006547 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006548
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006549 /* clean the DMAE memory */
6550 bp->dmae_ready = 1;
6551 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006552
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006553 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
6554 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
6555 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
6556 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006557
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006558 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6559 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6560 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6561 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6562
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006563 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006564
6565#ifdef BCM_CNIC
6566 wb_write[0] = 0;
6567 wb_write[1] = 0;
6568 for (i = 0; i < 64; i++) {
6569 REG_WR(bp, QM_REG_BASEADDR + i*4, 1024 * 4 * (i%16));
6570 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL + i*8, wb_write, 2);
6571
6572 if (CHIP_IS_E1H(bp)) {
6573 REG_WR(bp, QM_REG_BASEADDR_EXT_A + i*4, 1024*4*(i%16));
6574 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL_EXT_A + i*8,
6575 wb_write, 2);
6576 }
6577 }
6578#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006579 /* soft reset pulse */
6580 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6581 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006582
Michael Chan37b091b2009-10-10 13:46:55 +00006583#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006584 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006585#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006586
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006587 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006588 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
6589 if (!CHIP_REV_IS_SLOW(bp)) {
6590 /* enable hw interrupt from doorbell Q */
6591 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6592 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006593
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006594 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6595 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006596 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Michael Chan37b091b2009-10-10 13:46:55 +00006597#ifndef BCM_CNIC
Eilon Greenstein3196a882008-08-13 15:58:49 -07006598 /* set NIC mode */
6599 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Michael Chan37b091b2009-10-10 13:46:55 +00006600#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006601 if (CHIP_IS_E1H(bp))
6602 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006603
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006604 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
6605 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
6606 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
6607 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006608
Eilon Greensteinca003922009-08-12 22:53:28 -07006609 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6610 bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6611 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6612 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006613
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006614 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
6615 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
6616 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
6617 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006618
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006619 /* sync semi rtc */
6620 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6621 0x80000000);
6622 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6623 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006624
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006625 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
6626 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
6627 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006628
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006629 REG_WR(bp, SRC_REG_SOFT_RST, 1);
6630 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
6631 REG_WR(bp, i, 0xc0cac01a);
6632 /* TODO: replace with something meaningful */
6633 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006634 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006635#ifdef BCM_CNIC
6636 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6637 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6638 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6639 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6640 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6641 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6642 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6643 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6644 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6645 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6646#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006647 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006648
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006649 if (sizeof(union cdu_context) != 1024)
6650 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006651 dev_alert(&bp->pdev->dev, "please adjust the size "
6652 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00006653 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006654
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006655 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006656 val = (4 << 24) + (0 << 12) + 1024;
6657 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006658
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006659 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006660 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006661 /* enable context validation interrupt from CFC */
6662 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6663
6664 /* set the thresholds to prevent CFC/CDU race */
6665 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006666
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006667 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
6668 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006669
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006670 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006671 /* Reset PCIE errors for debug */
6672 REG_WR(bp, 0x2814, 0xffffffff);
6673 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006674
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006675 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006676 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006677 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006678 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006679
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006680 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006681 if (CHIP_IS_E1H(bp)) {
6682 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
6683 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
6684 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006685
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006686 if (CHIP_REV_IS_SLOW(bp))
6687 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006688
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006689 /* finish CFC init */
6690 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6691 if (val != 1) {
6692 BNX2X_ERR("CFC LL_INIT failed\n");
6693 return -EBUSY;
6694 }
6695 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6696 if (val != 1) {
6697 BNX2X_ERR("CFC AC_INIT failed\n");
6698 return -EBUSY;
6699 }
6700 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6701 if (val != 1) {
6702 BNX2X_ERR("CFC CAM_INIT failed\n");
6703 return -EBUSY;
6704 }
6705 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006706
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006707 /* read NIG statistic
6708 to see if this is our first up since powerup */
6709 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6710 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006711
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006712 /* do internal memory self test */
6713 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
6714 BNX2X_ERR("internal mem self test failed\n");
6715 return -EBUSY;
6716 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006717
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006718 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006719 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
6720 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
6721 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006722 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006723 bp->port.need_hw_lock = 1;
6724 break;
6725
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006726 default:
6727 break;
6728 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006729
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006730 bnx2x_setup_fan_failure_detection(bp);
6731
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006732 /* clear PXP2 attentions */
6733 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006734
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006735 enable_blocks_attention(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006736 if (CHIP_PARITY_SUPPORTED(bp))
6737 enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006738
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006739 if (!BP_NOMCP(bp)) {
6740 bnx2x_acquire_phy_lock(bp);
6741 bnx2x_common_init_phy(bp, bp->common.shmem_base);
6742 bnx2x_release_phy_lock(bp);
6743 } else
6744 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6745
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006746 return 0;
6747}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006748
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006749static int bnx2x_init_port(struct bnx2x *bp)
6750{
6751 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006752 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006753 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006754 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006755
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006756 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006757
6758 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006759
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006760 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006761 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006762
6763 bnx2x_init_block(bp, TCM_BLOCK, init_stage);
6764 bnx2x_init_block(bp, UCM_BLOCK, init_stage);
6765 bnx2x_init_block(bp, CCM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006766 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006767
Michael Chan37b091b2009-10-10 13:46:55 +00006768#ifdef BCM_CNIC
6769 REG_WR(bp, QM_REG_CONNNUM_0 + port*4, 1024/16 - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006770
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006771 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Michael Chan37b091b2009-10-10 13:46:55 +00006772 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6773 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006774#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006775
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006776 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006777
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006778 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006779 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
6780 /* no pause for emulation and FPGA */
6781 low = 0;
6782 high = 513;
6783 } else {
6784 if (IS_E1HMF(bp))
6785 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6786 else if (bp->dev->mtu > 4096) {
6787 if (bp->flags & ONE_PORT_FLAG)
6788 low = 160;
6789 else {
6790 val = bp->dev->mtu;
6791 /* (24*1024 + val*4)/256 */
6792 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
6793 }
6794 } else
6795 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6796 high = low + 56; /* 14*1024/256 */
6797 }
6798 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6799 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6800
6801
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006802 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006803
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006804 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006805 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006806 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006807 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006808
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006809 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
6810 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
6811 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
6812 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006813
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006814 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006815 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006816
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006817 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006818
6819 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006820 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006821
6822 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006823 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006824 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006825 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006826
6827 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006828 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006829 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006830 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006831
Michael Chan37b091b2009-10-10 13:46:55 +00006832#ifdef BCM_CNIC
6833 bnx2x_init_block(bp, SRCH_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006834#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006835 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006836 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006837
6838 if (CHIP_IS_E1(bp)) {
6839 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6840 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6841 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006842 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006843
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006844 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006845 /* init aeu_mask_attn_func_0/1:
6846 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6847 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6848 * bits 4-7 are used for "per vn group attention" */
6849 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
6850 (IS_E1HMF(bp) ? 0xF7 : 0x7));
6851
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006852 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006853 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006854 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006855 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006856 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006857
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006858 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006859
6860 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
6861
6862 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006863 /* 0x2 disable e1hov, 0x1 enable */
6864 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
6865 (IS_E1HMF(bp) ? 0x1 : 0x2));
6866
Eilon Greenstein1c063282009-02-12 08:36:43 +00006867 {
6868 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6869 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6870 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6871 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006872 }
6873
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006874 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006875 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006876
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006877 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00006878 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6879 {
6880 u32 swap_val, swap_override, aeu_gpio_mask, offset;
6881
6882 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
6883 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
6884
6885 /* The GPIO should be swapped if the swap register is
6886 set and active */
6887 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
6888 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
6889
6890 /* Select function upon port-swap configuration */
6891 if (port == 0) {
6892 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
6893 aeu_gpio_mask = (swap_val && swap_override) ?
6894 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
6895 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
6896 } else {
6897 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
6898 aeu_gpio_mask = (swap_val && swap_override) ?
6899 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
6900 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
6901 }
6902 val = REG_RD(bp, offset);
6903 /* add GPIO3 to group */
6904 val |= aeu_gpio_mask;
6905 REG_WR(bp, offset, val);
6906 }
6907 break;
6908
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006909 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006910 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -08006911 /* add SPIO 5 to group 0 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006912 {
6913 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6914 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6915 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006916 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006917 REG_WR(bp, reg_addr, val);
6918 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006919 break;
6920
6921 default:
6922 break;
6923 }
6924
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006925 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006926
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006927 return 0;
6928}
6929
6930#define ILT_PER_FUNC (768/2)
6931#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
6932/* the phys address is shifted right 12 bits and has an added
6933 1=valid bit added to the 53rd bit
6934 then since this is a wide register(TM)
6935 we split it into two 32 bit writes
6936 */
6937#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
6938#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
6939#define PXP_ONE_ILT(x) (((x) << 10) | x)
6940#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
6941
Michael Chan37b091b2009-10-10 13:46:55 +00006942#ifdef BCM_CNIC
6943#define CNIC_ILT_LINES 127
6944#define CNIC_CTX_PER_ILT 16
6945#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006946#define CNIC_ILT_LINES 0
Michael Chan37b091b2009-10-10 13:46:55 +00006947#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006948
6949static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6950{
6951 int reg;
6952
6953 if (CHIP_IS_E1H(bp))
6954 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
6955 else /* E1 */
6956 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
6957
6958 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6959}
6960
6961static int bnx2x_init_func(struct bnx2x *bp)
6962{
6963 int port = BP_PORT(bp);
6964 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006965 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006966 int i;
6967
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006968 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006969
Eilon Greenstein8badd272009-02-12 08:36:15 +00006970 /* set MSI reconfigure capability */
6971 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6972 val = REG_RD(bp, addr);
6973 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6974 REG_WR(bp, addr, val);
6975
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006976 i = FUNC_ILT_BASE(func);
6977
6978 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
6979 if (CHIP_IS_E1H(bp)) {
6980 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
6981 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
6982 } else /* E1 */
6983 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
6984 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
6985
Michael Chan37b091b2009-10-10 13:46:55 +00006986#ifdef BCM_CNIC
6987 i += 1 + CNIC_ILT_LINES;
6988 bnx2x_ilt_wr(bp, i, bp->timers_mapping);
6989 if (CHIP_IS_E1(bp))
6990 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
6991 else {
6992 REG_WR(bp, PXP2_REG_RQ_TM_FIRST_ILT, i);
6993 REG_WR(bp, PXP2_REG_RQ_TM_LAST_ILT, i);
6994 }
6995
6996 i++;
6997 bnx2x_ilt_wr(bp, i, bp->qm_mapping);
6998 if (CHIP_IS_E1(bp))
6999 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
7000 else {
7001 REG_WR(bp, PXP2_REG_RQ_QM_FIRST_ILT, i);
7002 REG_WR(bp, PXP2_REG_RQ_QM_LAST_ILT, i);
7003 }
7004
7005 i++;
7006 bnx2x_ilt_wr(bp, i, bp->t1_mapping);
7007 if (CHIP_IS_E1(bp))
7008 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
7009 else {
7010 REG_WR(bp, PXP2_REG_RQ_SRC_FIRST_ILT, i);
7011 REG_WR(bp, PXP2_REG_RQ_SRC_LAST_ILT, i);
7012 }
7013
7014 /* tell the searcher where the T2 table is */
7015 REG_WR(bp, SRC_REG_COUNTFREE0 + port*4, 16*1024/64);
7016
7017 bnx2x_wb_wr(bp, SRC_REG_FIRSTFREE0 + port*16,
7018 U64_LO(bp->t2_mapping), U64_HI(bp->t2_mapping));
7019
7020 bnx2x_wb_wr(bp, SRC_REG_LASTFREE0 + port*16,
7021 U64_LO((u64)bp->t2_mapping + 16*1024 - 64),
7022 U64_HI((u64)bp->t2_mapping + 16*1024 - 64));
7023
7024 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, 10);
7025#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007026
7027 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein573f2032009-08-12 08:24:14 +00007028 bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func);
7029 bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func);
7030 bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func);
7031 bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func);
7032 bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func);
7033 bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func);
7034 bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func);
7035 bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func);
7036 bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007037
7038 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
7039 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
7040 }
7041
7042 /* HC init per function */
7043 if (CHIP_IS_E1H(bp)) {
7044 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7045
7046 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7047 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7048 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007049 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007050
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007051 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007052 REG_WR(bp, 0x2114, 0xffffffff);
7053 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007054
7055 return 0;
7056}
7057
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007058static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
7059{
7060 int i, rc = 0;
7061
7062 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
7063 BP_FUNC(bp), load_code);
7064
7065 bp->dmae_ready = 0;
7066 mutex_init(&bp->dmae_mutex);
Eilon Greenstein54016b22009-08-12 08:23:48 +00007067 rc = bnx2x_gunzip_init(bp);
7068 if (rc)
7069 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007070
7071 switch (load_code) {
7072 case FW_MSG_CODE_DRV_LOAD_COMMON:
7073 rc = bnx2x_init_common(bp);
7074 if (rc)
7075 goto init_hw_err;
7076 /* no break */
7077
7078 case FW_MSG_CODE_DRV_LOAD_PORT:
7079 bp->dmae_ready = 1;
7080 rc = bnx2x_init_port(bp);
7081 if (rc)
7082 goto init_hw_err;
7083 /* no break */
7084
7085 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
7086 bp->dmae_ready = 1;
7087 rc = bnx2x_init_func(bp);
7088 if (rc)
7089 goto init_hw_err;
7090 break;
7091
7092 default:
7093 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
7094 break;
7095 }
7096
7097 if (!BP_NOMCP(bp)) {
7098 int func = BP_FUNC(bp);
7099
7100 bp->fw_drv_pulse_wr_seq =
7101 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
7102 DRV_PULSE_SEQ_MASK);
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00007103 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
7104 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007105
7106 /* this needs to be done before gunzip end */
7107 bnx2x_zero_def_sb(bp);
7108 for_each_queue(bp, i)
7109 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
Michael Chan37b091b2009-10-10 13:46:55 +00007110#ifdef BCM_CNIC
7111 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
7112#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007113
7114init_hw_err:
7115 bnx2x_gunzip_end(bp);
7116
7117 return rc;
7118}
7119
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007120static void bnx2x_free_mem(struct bnx2x *bp)
7121{
7122
7123#define BNX2X_PCI_FREE(x, y, size) \
7124 do { \
7125 if (x) { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007126 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007127 x = NULL; \
7128 y = 0; \
7129 } \
7130 } while (0)
7131
7132#define BNX2X_FREE(x) \
7133 do { \
7134 if (x) { \
7135 vfree(x); \
7136 x = NULL; \
7137 } \
7138 } while (0)
7139
7140 int i;
7141
7142 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007143 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007144 for_each_queue(bp, i) {
7145
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007146 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007147 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
7148 bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007149 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007150 }
7151 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007152 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007153
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007154 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007155 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
7156 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
7157 bnx2x_fp(bp, i, rx_desc_mapping),
7158 sizeof(struct eth_rx_bd) * NUM_RX_BD);
7159
7160 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
7161 bnx2x_fp(bp, i, rx_comp_mapping),
7162 sizeof(struct eth_fast_path_rx_cqe) *
7163 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007164
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007165 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07007166 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007167 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
7168 bnx2x_fp(bp, i, rx_sge_mapping),
7169 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
7170 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007171 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007172 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007173
7174 /* fastpath tx rings: tx_buf tx_desc */
7175 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
7176 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
7177 bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007178 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007179 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007180 /* end of fastpath */
7181
7182 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007183 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007184
7185 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007186 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007187
Michael Chan37b091b2009-10-10 13:46:55 +00007188#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007189 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
7190 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
7191 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
7192 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00007193 BNX2X_PCI_FREE(bp->cnic_sb, bp->cnic_sb_mapping,
7194 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007195#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007196 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007197
7198#undef BNX2X_PCI_FREE
7199#undef BNX2X_KFREE
7200}
7201
7202static int bnx2x_alloc_mem(struct bnx2x *bp)
7203{
7204
7205#define BNX2X_PCI_ALLOC(x, y, size) \
7206 do { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007207 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007208 if (x == NULL) \
7209 goto alloc_mem_err; \
7210 memset(x, 0, size); \
7211 } while (0)
7212
7213#define BNX2X_ALLOC(x, size) \
7214 do { \
7215 x = vmalloc(size); \
7216 if (x == NULL) \
7217 goto alloc_mem_err; \
7218 memset(x, 0, size); \
7219 } while (0)
7220
7221 int i;
7222
7223 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007224 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007225 for_each_queue(bp, i) {
7226 bnx2x_fp(bp, i, bp) = bp;
7227
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007228 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007229 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
7230 &bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007231 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007232 }
7233 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007234 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007235
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007236 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007237 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
7238 sizeof(struct sw_rx_bd) * NUM_RX_BD);
7239 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
7240 &bnx2x_fp(bp, i, rx_desc_mapping),
7241 sizeof(struct eth_rx_bd) * NUM_RX_BD);
7242
7243 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
7244 &bnx2x_fp(bp, i, rx_comp_mapping),
7245 sizeof(struct eth_fast_path_rx_cqe) *
7246 NUM_RCQ_BD);
7247
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007248 /* SGE ring */
7249 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
7250 sizeof(struct sw_rx_page) * NUM_RX_SGE);
7251 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
7252 &bnx2x_fp(bp, i, rx_sge_mapping),
7253 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007254 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007255 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007256 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007257
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007258 /* fastpath tx rings: tx_buf tx_desc */
7259 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
7260 sizeof(struct sw_tx_bd) * NUM_TX_BD);
7261 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
7262 &bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007263 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007264 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007265 /* end of fastpath */
7266
7267 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
7268 sizeof(struct host_def_status_block));
7269
7270 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7271 sizeof(struct bnx2x_slowpath));
7272
Michael Chan37b091b2009-10-10 13:46:55 +00007273#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007274 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
7275
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007276 /* allocate searcher T2 table
7277 we allocate 1/4 of alloc num for T2
7278 (which is not entered into the ILT) */
7279 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
7280
Michael Chan37b091b2009-10-10 13:46:55 +00007281 /* Initialize T2 (for 1024 connections) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007282 for (i = 0; i < 16*1024; i += 64)
Michael Chan37b091b2009-10-10 13:46:55 +00007283 *(u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007284
Michael Chan37b091b2009-10-10 13:46:55 +00007285 /* Timer block array (8*MAX_CONN) phys uncached for now 1024 conns */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007286 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
7287
7288 /* QM queues (128*MAX_CONN) */
7289 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00007290
7291 BNX2X_PCI_ALLOC(bp->cnic_sb, &bp->cnic_sb_mapping,
7292 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007293#endif
7294
7295 /* Slow path ring */
7296 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7297
7298 return 0;
7299
7300alloc_mem_err:
7301 bnx2x_free_mem(bp);
7302 return -ENOMEM;
7303
7304#undef BNX2X_PCI_ALLOC
7305#undef BNX2X_ALLOC
7306}
7307
7308static void bnx2x_free_tx_skbs(struct bnx2x *bp)
7309{
7310 int i;
7311
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007312 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007313 struct bnx2x_fastpath *fp = &bp->fp[i];
7314
7315 u16 bd_cons = fp->tx_bd_cons;
7316 u16 sw_prod = fp->tx_pkt_prod;
7317 u16 sw_cons = fp->tx_pkt_cons;
7318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007319 while (sw_cons != sw_prod) {
7320 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
7321 sw_cons++;
7322 }
7323 }
7324}
7325
7326static void bnx2x_free_rx_skbs(struct bnx2x *bp)
7327{
7328 int i, j;
7329
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007330 for_each_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007331 struct bnx2x_fastpath *fp = &bp->fp[j];
7332
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007333 for (i = 0; i < NUM_RX_BD; i++) {
7334 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
7335 struct sk_buff *skb = rx_buf->skb;
7336
7337 if (skb == NULL)
7338 continue;
7339
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007340 dma_unmap_single(&bp->pdev->dev,
7341 dma_unmap_addr(rx_buf, mapping),
7342 bp->rx_buf_size, DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007343
7344 rx_buf->skb = NULL;
7345 dev_kfree_skb(skb);
7346 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007347 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07007348 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
7349 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007350 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007351 }
7352}
7353
7354static void bnx2x_free_skbs(struct bnx2x *bp)
7355{
7356 bnx2x_free_tx_skbs(bp);
7357 bnx2x_free_rx_skbs(bp);
7358}
7359
7360static void bnx2x_free_msix_irqs(struct bnx2x *bp)
7361{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007362 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007363
7364 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007365 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007366 bp->msix_table[0].vector);
7367
Michael Chan37b091b2009-10-10 13:46:55 +00007368#ifdef BCM_CNIC
7369 offset++;
7370#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007371 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007372 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007373 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007374 bnx2x_fp(bp, i, state));
7375
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007376 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007377 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007378}
7379
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007380static void bnx2x_free_irq(struct bnx2x *bp, bool disable_only)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007381{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007382 if (bp->flags & USING_MSIX_FLAG) {
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007383 if (!disable_only)
7384 bnx2x_free_msix_irqs(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007385 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007386 bp->flags &= ~USING_MSIX_FLAG;
7387
Eilon Greenstein8badd272009-02-12 08:36:15 +00007388 } else if (bp->flags & USING_MSI_FLAG) {
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007389 if (!disable_only)
7390 free_irq(bp->pdev->irq, bp->dev);
Eilon Greenstein8badd272009-02-12 08:36:15 +00007391 pci_disable_msi(bp->pdev);
7392 bp->flags &= ~USING_MSI_FLAG;
7393
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007394 } else if (!disable_only)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007395 free_irq(bp->pdev->irq, bp->dev);
7396}
7397
7398static int bnx2x_enable_msix(struct bnx2x *bp)
7399{
Eilon Greenstein8badd272009-02-12 08:36:15 +00007400 int i, rc, offset = 1;
7401 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007402
Eilon Greenstein8badd272009-02-12 08:36:15 +00007403 bp->msix_table[0].entry = igu_vec;
7404 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007405
Michael Chan37b091b2009-10-10 13:46:55 +00007406#ifdef BCM_CNIC
7407 igu_vec = BP_L_ID(bp) + offset;
7408 bp->msix_table[1].entry = igu_vec;
7409 DP(NETIF_MSG_IFUP, "msix_table[1].entry = %d (CNIC)\n", igu_vec);
7410 offset++;
7411#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007412 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007413 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007414 bp->msix_table[i + offset].entry = igu_vec;
7415 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
7416 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007417 }
7418
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007419 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007420 BNX2X_NUM_QUEUES(bp) + offset);
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +00007421
7422 /*
7423 * reconfigure number of tx/rx queues according to available
7424 * MSI-X vectors
7425 */
7426 if (rc >= BNX2X_MIN_MSIX_VEC_CNT) {
7427 /* vectors available for FP */
7428 int fp_vec = rc - BNX2X_MSIX_VEC_FP_START;
7429
7430 DP(NETIF_MSG_IFUP,
7431 "Trying to use less MSI-X vectors: %d\n", rc);
7432
7433 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0], rc);
7434
7435 if (rc) {
7436 DP(NETIF_MSG_IFUP,
7437 "MSI-X is not attainable rc %d\n", rc);
7438 return rc;
7439 }
7440
7441 bp->num_queues = min(bp->num_queues, fp_vec);
7442
7443 DP(NETIF_MSG_IFUP, "New queue configuration set: %d\n",
7444 bp->num_queues);
7445 } else if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007446 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
7447 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007448 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007449
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007450 bp->flags |= USING_MSIX_FLAG;
7451
7452 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007453}
7454
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007455static int bnx2x_req_msix_irqs(struct bnx2x *bp)
7456{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007457 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007458
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007459 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
7460 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007461 if (rc) {
7462 BNX2X_ERR("request sp irq failed\n");
7463 return -EBUSY;
7464 }
7465
Michael Chan37b091b2009-10-10 13:46:55 +00007466#ifdef BCM_CNIC
7467 offset++;
7468#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007469 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007470 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007471 snprintf(fp->name, sizeof(fp->name), "%s-fp-%d",
7472 bp->dev->name, i);
Eilon Greensteinca003922009-08-12 22:53:28 -07007473
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007474 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007475 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007476 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007477 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007478 bnx2x_free_msix_irqs(bp);
7479 return -EBUSY;
7480 }
7481
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007482 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007483 }
7484
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007485 i = BNX2X_NUM_QUEUES(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007486 netdev_info(bp->dev, "using MSI-X IRQs: sp %d fp[%d] %d"
7487 " ... fp[%d] %d\n",
7488 bp->msix_table[0].vector,
7489 0, bp->msix_table[offset].vector,
7490 i - 1, bp->msix_table[offset + i - 1].vector);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007491
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007492 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007493}
7494
Eilon Greenstein8badd272009-02-12 08:36:15 +00007495static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007496{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007497 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007498
Eilon Greenstein8badd272009-02-12 08:36:15 +00007499 rc = pci_enable_msi(bp->pdev);
7500 if (rc) {
7501 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
7502 return -1;
7503 }
7504 bp->flags |= USING_MSI_FLAG;
7505
7506 return 0;
7507}
7508
7509static int bnx2x_req_irq(struct bnx2x *bp)
7510{
7511 unsigned long flags;
7512 int rc;
7513
7514 if (bp->flags & USING_MSI_FLAG)
7515 flags = 0;
7516 else
7517 flags = IRQF_SHARED;
7518
7519 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007520 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007521 if (!rc)
7522 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
7523
7524 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007525}
7526
Yitchak Gertner65abd742008-08-25 15:26:24 -07007527static void bnx2x_napi_enable(struct bnx2x *bp)
7528{
7529 int i;
7530
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007531 for_each_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007532 napi_enable(&bnx2x_fp(bp, i, napi));
7533}
7534
7535static void bnx2x_napi_disable(struct bnx2x *bp)
7536{
7537 int i;
7538
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007539 for_each_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007540 napi_disable(&bnx2x_fp(bp, i, napi));
7541}
7542
7543static void bnx2x_netif_start(struct bnx2x *bp)
7544{
Eilon Greensteine1510702009-07-21 05:47:41 +00007545 int intr_sem;
7546
7547 intr_sem = atomic_dec_and_test(&bp->intr_sem);
7548 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
7549
7550 if (intr_sem) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007551 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007552 bnx2x_napi_enable(bp);
7553 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007554 if (bp->state == BNX2X_STATE_OPEN)
7555 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007556 }
7557 }
7558}
7559
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007560static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007561{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007562 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af32009-01-22 03:37:36 +00007563 bnx2x_napi_disable(bp);
Eilon Greenstein762d5f62009-03-02 07:59:56 +00007564 netif_tx_disable(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007565}
7566
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007567/*
7568 * Init service functions
7569 */
7570
Michael Chane665bfd2009-10-10 13:46:54 +00007571/**
7572 * Sets a MAC in a CAM for a few L2 Clients for E1 chip
7573 *
7574 * @param bp driver descriptor
7575 * @param set set or clear an entry (1 or 0)
7576 * @param mac pointer to a buffer containing a MAC
7577 * @param cl_bit_vec bit vector of clients to register a MAC for
7578 * @param cam_offset offset in a CAM to use
7579 * @param with_bcast set broadcast MAC as well
7580 */
7581static void bnx2x_set_mac_addr_e1_gen(struct bnx2x *bp, int set, u8 *mac,
7582 u32 cl_bit_vec, u8 cam_offset,
7583 u8 with_bcast)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007584{
7585 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007586 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007587
7588 /* CAM allocation
7589 * unicasts 0-31:port0 32-63:port1
7590 * multicast 64-127:port0 128-191:port1
7591 */
Michael Chane665bfd2009-10-10 13:46:54 +00007592 config->hdr.length = 1 + (with_bcast ? 1 : 0);
7593 config->hdr.offset = cam_offset;
7594 config->hdr.client_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007595 config->hdr.reserved1 = 0;
7596
7597 /* primary MAC */
7598 config->config_table[0].cam_entry.msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007599 swab16(*(u16 *)&mac[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007600 config->config_table[0].cam_entry.middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007601 swab16(*(u16 *)&mac[2]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007602 config->config_table[0].cam_entry.lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007603 swab16(*(u16 *)&mac[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007604 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007605 if (set)
7606 config->config_table[0].target_table_entry.flags = 0;
7607 else
7608 CAM_INVALIDATE(config->config_table[0]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007609 config->config_table[0].target_table_entry.clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00007610 cpu_to_le32(cl_bit_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007611 config->config_table[0].target_table_entry.vlan_id = 0;
7612
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007613 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
7614 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007615 config->config_table[0].cam_entry.msb_mac_addr,
7616 config->config_table[0].cam_entry.middle_mac_addr,
7617 config->config_table[0].cam_entry.lsb_mac_addr);
7618
7619 /* broadcast */
Michael Chane665bfd2009-10-10 13:46:54 +00007620 if (with_bcast) {
7621 config->config_table[1].cam_entry.msb_mac_addr =
7622 cpu_to_le16(0xffff);
7623 config->config_table[1].cam_entry.middle_mac_addr =
7624 cpu_to_le16(0xffff);
7625 config->config_table[1].cam_entry.lsb_mac_addr =
7626 cpu_to_le16(0xffff);
7627 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
7628 if (set)
7629 config->config_table[1].target_table_entry.flags =
7630 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
7631 else
7632 CAM_INVALIDATE(config->config_table[1]);
7633 config->config_table[1].target_table_entry.clients_bit_vector =
7634 cpu_to_le32(cl_bit_vec);
7635 config->config_table[1].target_table_entry.vlan_id = 0;
7636 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007637
7638 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7639 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7640 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7641}
7642
Michael Chane665bfd2009-10-10 13:46:54 +00007643/**
7644 * Sets a MAC in a CAM for a few L2 Clients for E1H chip
7645 *
7646 * @param bp driver descriptor
7647 * @param set set or clear an entry (1 or 0)
7648 * @param mac pointer to a buffer containing a MAC
7649 * @param cl_bit_vec bit vector of clients to register a MAC for
7650 * @param cam_offset offset in a CAM to use
7651 */
7652static void bnx2x_set_mac_addr_e1h_gen(struct bnx2x *bp, int set, u8 *mac,
7653 u32 cl_bit_vec, u8 cam_offset)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007654{
7655 struct mac_configuration_cmd_e1h *config =
7656 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
7657
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007658 config->hdr.length = 1;
Michael Chane665bfd2009-10-10 13:46:54 +00007659 config->hdr.offset = cam_offset;
7660 config->hdr.client_id = 0xff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007661 config->hdr.reserved1 = 0;
7662
7663 /* primary MAC */
7664 config->config_table[0].msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007665 swab16(*(u16 *)&mac[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007666 config->config_table[0].middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007667 swab16(*(u16 *)&mac[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007668 config->config_table[0].lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007669 swab16(*(u16 *)&mac[4]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007670 config->config_table[0].clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00007671 cpu_to_le32(cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007672 config->config_table[0].vlan_id = 0;
7673 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007674 if (set)
7675 config->config_table[0].flags = BP_PORT(bp);
7676 else
7677 config->config_table[0].flags =
7678 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007679
Michael Chane665bfd2009-10-10 13:46:54 +00007680 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID mask %d\n",
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007681 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007682 config->config_table[0].msb_mac_addr,
7683 config->config_table[0].middle_mac_addr,
Michael Chane665bfd2009-10-10 13:46:54 +00007684 config->config_table[0].lsb_mac_addr, bp->e1hov, cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007685
7686 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7687 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7688 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7689}
7690
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007691static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
7692 int *state_p, int poll)
7693{
7694 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007695 int cnt = 5000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007696
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007697 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
7698 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007699
7700 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007701 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007702 if (poll) {
7703 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007704 /* if index is different from 0
7705 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007706 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007707 */
7708 if (idx)
7709 bnx2x_rx_int(&bp->fp[idx], 10);
7710 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007711
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007712 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007713 if (*state_p == state) {
7714#ifdef BNX2X_STOP_ON_ERROR
7715 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
7716#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007717 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007718 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007719
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007720 msleep(1);
Eilon Greensteine3553b22009-08-12 08:23:31 +00007721
7722 if (bp->panic)
7723 return -EIO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007724 }
7725
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007726 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007727 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
7728 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007729#ifdef BNX2X_STOP_ON_ERROR
7730 bnx2x_panic();
7731#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007732
Eliezer Tamir49d66772008-02-28 11:53:13 -08007733 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007734}
7735
Michael Chane665bfd2009-10-10 13:46:54 +00007736static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set)
7737{
7738 bp->set_mac_pending++;
7739 smp_wmb();
7740
7741 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->dev->dev_addr,
7742 (1 << bp->fp->cl_id), BP_FUNC(bp));
7743
7744 /* Wait for a completion */
7745 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7746}
7747
7748static void bnx2x_set_eth_mac_addr_e1(struct bnx2x *bp, int set)
7749{
7750 bp->set_mac_pending++;
7751 smp_wmb();
7752
7753 bnx2x_set_mac_addr_e1_gen(bp, set, bp->dev->dev_addr,
7754 (1 << bp->fp->cl_id), (BP_PORT(bp) ? 32 : 0),
7755 1);
7756
7757 /* Wait for a completion */
7758 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7759}
7760
Michael Chan993ac7b2009-10-10 13:46:56 +00007761#ifdef BCM_CNIC
7762/**
7763 * Set iSCSI MAC(s) at the next enties in the CAM after the ETH
7764 * MAC(s). This function will wait until the ramdord completion
7765 * returns.
7766 *
7767 * @param bp driver handle
7768 * @param set set or clear the CAM entry
7769 *
7770 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
7771 */
7772static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set)
7773{
7774 u32 cl_bit_vec = (1 << BCM_ISCSI_ETH_CL_ID);
7775
7776 bp->set_mac_pending++;
7777 smp_wmb();
7778
7779 /* Send a SET_MAC ramrod */
7780 if (CHIP_IS_E1(bp))
7781 bnx2x_set_mac_addr_e1_gen(bp, set, bp->iscsi_mac,
7782 cl_bit_vec, (BP_PORT(bp) ? 32 : 0) + 2,
7783 1);
7784 else
7785 /* CAM allocation for E1H
7786 * unicasts: by func number
7787 * multicast: 20+FUNC*20, 20 each
7788 */
7789 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->iscsi_mac,
7790 cl_bit_vec, E1H_FUNC_MAX + BP_FUNC(bp));
7791
7792 /* Wait for a completion when setting */
7793 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7794
7795 return 0;
7796}
7797#endif
7798
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007799static int bnx2x_setup_leading(struct bnx2x *bp)
7800{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007801 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007802
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007803 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007804 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007805
7806 /* SETUP ramrod */
7807 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
7808
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007809 /* Wait for completion */
7810 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007811
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007812 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007813}
7814
7815static int bnx2x_setup_multi(struct bnx2x *bp, int index)
7816{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007817 struct bnx2x_fastpath *fp = &bp->fp[index];
7818
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007819 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007820 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007821
Eliezer Tamir228241e2008-02-28 11:56:57 -08007822 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007823 fp->state = BNX2X_FP_STATE_OPENING;
7824 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
7825 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007826
7827 /* Wait for completion */
7828 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007829 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007830}
7831
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007832static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007833
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007834static void bnx2x_set_num_queues_msix(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007835{
Eilon Greensteinca003922009-08-12 22:53:28 -07007836
7837 switch (bp->multi_mode) {
7838 case ETH_RSS_MODE_DISABLED:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007839 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07007840 break;
7841
7842 case ETH_RSS_MODE_REGULAR:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007843 if (num_queues)
7844 bp->num_queues = min_t(u32, num_queues,
7845 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07007846 else
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007847 bp->num_queues = min_t(u32, num_online_cpus(),
7848 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07007849 break;
7850
7851
7852 default:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007853 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07007854 break;
7855 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007856}
7857
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007858static int bnx2x_set_num_queues(struct bnx2x *bp)
Eilon Greensteinca003922009-08-12 22:53:28 -07007859{
7860 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007861
Eilon Greenstein8badd272009-02-12 08:36:15 +00007862 switch (int_mode) {
7863 case INT_MODE_INTx:
7864 case INT_MODE_MSI:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007865 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07007866 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greenstein8badd272009-02-12 08:36:15 +00007867 break;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007868 default:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007869 /* Set number of queues according to bp->multi_mode value */
7870 bnx2x_set_num_queues_msix(bp);
Eilon Greensteinca003922009-08-12 22:53:28 -07007871
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007872 DP(NETIF_MSG_IFUP, "set number of queues to %d\n",
7873 bp->num_queues);
Eilon Greensteinca003922009-08-12 22:53:28 -07007874
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007875 /* if we can't use MSI-X we only need one fp,
7876 * so try to enable MSI-X with the requested number of fp's
7877 * and fallback to MSI or legacy INTx with one fp
7878 */
Eilon Greensteinca003922009-08-12 22:53:28 -07007879 rc = bnx2x_enable_msix(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007880 if (rc)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007881 /* failed to enable MSI-X */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007882 bp->num_queues = 1;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007883 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007884 }
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007885 bp->dev->real_num_tx_queues = bp->num_queues;
Eilon Greensteinca003922009-08-12 22:53:28 -07007886 return rc;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007887}
7888
Michael Chan993ac7b2009-10-10 13:46:56 +00007889#ifdef BCM_CNIC
7890static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
7891static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
7892#endif
Eilon Greenstein8badd272009-02-12 08:36:15 +00007893
7894/* must be called with rtnl_lock */
7895static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
7896{
7897 u32 load_code;
Eilon Greensteinca003922009-08-12 22:53:28 -07007898 int i, rc;
7899
Eilon Greenstein8badd272009-02-12 08:36:15 +00007900#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8badd272009-02-12 08:36:15 +00007901 if (unlikely(bp->panic))
7902 return -EPERM;
7903#endif
7904
7905 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
7906
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007907 rc = bnx2x_set_num_queues(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007908
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007909 if (bnx2x_alloc_mem(bp)) {
7910 bnx2x_free_irq(bp, true);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007911 return -ENOMEM;
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007912 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007913
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007914 for_each_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007915 bnx2x_fp(bp, i, disable_tpa) =
7916 ((bp->flags & TPA_ENABLE_FLAG) == 0);
7917
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007918 for_each_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007919 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
7920 bnx2x_poll, 128);
7921
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007922 bnx2x_napi_enable(bp);
7923
7924 if (bp->flags & USING_MSIX_FLAG) {
7925 rc = bnx2x_req_msix_irqs(bp);
7926 if (rc) {
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007927 bnx2x_free_irq(bp, true);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007928 goto load_error1;
7929 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007930 } else {
Eilon Greensteinca003922009-08-12 22:53:28 -07007931 /* Fall to INTx if failed to enable MSI-X due to lack of
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007932 memory (in bnx2x_set_num_queues()) */
Eilon Greenstein8badd272009-02-12 08:36:15 +00007933 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
7934 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007935 bnx2x_ack_int(bp);
7936 rc = bnx2x_req_irq(bp);
7937 if (rc) {
7938 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007939 bnx2x_free_irq(bp, true);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007940 goto load_error1;
7941 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007942 if (bp->flags & USING_MSI_FLAG) {
7943 bp->dev->irq = bp->pdev->irq;
Joe Perches7995c642010-02-17 15:01:52 +00007944 netdev_info(bp->dev, "using MSI IRQ %d\n",
7945 bp->pdev->irq);
Eilon Greenstein8badd272009-02-12 08:36:15 +00007946 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007947 }
7948
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007949 /* Send LOAD_REQUEST command to MCP
7950 Returns the type of LOAD command:
7951 if it is the first port to be initialized
7952 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007953 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007954 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007955 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
7956 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007957 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007958 rc = -EBUSY;
7959 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007960 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007961 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
7962 rc = -EBUSY; /* other port in diagnostic mode */
7963 goto load_error2;
7964 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007965
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007966 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007967 int port = BP_PORT(bp);
7968
Eilon Greensteinf5372252009-02-12 08:38:30 +00007969 DP(NETIF_MSG_IFUP, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007970 load_count[0], load_count[1], load_count[2]);
7971 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007972 load_count[1 + port]++;
Eilon Greensteinf5372252009-02-12 08:38:30 +00007973 DP(NETIF_MSG_IFUP, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007974 load_count[0], load_count[1], load_count[2]);
7975 if (load_count[0] == 1)
7976 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007977 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007978 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
7979 else
7980 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007981 }
7982
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007983 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
7984 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
7985 bp->port.pmf = 1;
7986 else
7987 bp->port.pmf = 0;
7988 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
7989
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007990 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007991 rc = bnx2x_init_hw(bp, load_code);
7992 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007993 BNX2X_ERR("HW init failed, aborting\n");
Vladislav Zolotarovf1e1a192010-02-17 02:03:33 +00007994 bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
7995 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
7996 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007997 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007998 }
7999
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008000 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07008001 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008002
Eilon Greenstein2691d512009-08-12 08:22:08 +00008003 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) &&
8004 (bp->common.shmem2_base))
8005 SHMEM2_WR(bp, dcc_support,
8006 (SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV |
8007 SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV));
8008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008009 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008010 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08008011 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
8012 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008013 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008014 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008015 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008016 }
8017 }
8018
8019 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
8020
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008021 rc = bnx2x_setup_leading(bp);
8022 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008023 BNX2X_ERR("Setup leading failed!\n");
Eilon Greensteine3553b22009-08-12 08:23:31 +00008024#ifndef BNX2X_STOP_ON_ERROR
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008025 goto load_error3;
Eilon Greensteine3553b22009-08-12 08:23:31 +00008026#else
8027 bp->panic = 1;
8028 return -EBUSY;
8029#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008030 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008031
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008032 if (CHIP_IS_E1H(bp))
8033 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008034 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07008035 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008036 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008037
Eilon Greensteinca003922009-08-12 22:53:28 -07008038 if (bp->state == BNX2X_STATE_OPEN) {
Michael Chan37b091b2009-10-10 13:46:55 +00008039#ifdef BCM_CNIC
8040 /* Enable Timer scan */
8041 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 1);
8042#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008043 for_each_nondefault_queue(bp, i) {
8044 rc = bnx2x_setup_multi(bp, i);
8045 if (rc)
Michael Chan37b091b2009-10-10 13:46:55 +00008046#ifdef BCM_CNIC
8047 goto load_error4;
8048#else
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008049 goto load_error3;
Michael Chan37b091b2009-10-10 13:46:55 +00008050#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008051 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008052
Eilon Greensteinca003922009-08-12 22:53:28 -07008053 if (CHIP_IS_E1(bp))
Michael Chane665bfd2009-10-10 13:46:54 +00008054 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greensteinca003922009-08-12 22:53:28 -07008055 else
Michael Chane665bfd2009-10-10 13:46:54 +00008056 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Michael Chan993ac7b2009-10-10 13:46:56 +00008057#ifdef BCM_CNIC
8058 /* Set iSCSI L2 MAC */
8059 mutex_lock(&bp->cnic_mutex);
8060 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD) {
8061 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
8062 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
Michael Chan4a6e47a2009-12-25 17:13:07 -08008063 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping,
8064 CNIC_SB_ID(bp));
Michael Chan993ac7b2009-10-10 13:46:56 +00008065 }
8066 mutex_unlock(&bp->cnic_mutex);
8067#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07008068 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008069
8070 if (bp->port.pmf)
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00008071 bnx2x_initial_phy_init(bp, load_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008072
8073 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008074 switch (load_mode) {
8075 case LOAD_NORMAL:
Eilon Greensteinca003922009-08-12 22:53:28 -07008076 if (bp->state == BNX2X_STATE_OPEN) {
8077 /* Tx queue should be only reenabled */
8078 netif_tx_wake_all_queues(bp->dev);
8079 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008080 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008081 bnx2x_set_rx_mode(bp->dev);
8082 break;
8083
8084 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008085 netif_tx_start_all_queues(bp->dev);
Eilon Greensteinca003922009-08-12 22:53:28 -07008086 if (bp->state != BNX2X_STATE_OPEN)
8087 netif_tx_disable(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008088 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008089 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008090 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008091
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008092 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008093 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008094 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008095 bp->state = BNX2X_STATE_DIAG;
8096 break;
8097
8098 default:
8099 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008100 }
8101
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008102 if (!bp->port.pmf)
8103 bnx2x__link_status_update(bp);
8104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008105 /* start the timer */
8106 mod_timer(&bp->timer, jiffies + bp->current_interval);
8107
Michael Chan993ac7b2009-10-10 13:46:56 +00008108#ifdef BCM_CNIC
8109 bnx2x_setup_cnic_irq_info(bp);
8110 if (bp->state == BNX2X_STATE_OPEN)
8111 bnx2x_cnic_notify(bp, CNIC_CTL_START_CMD);
8112#endif
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008113 bnx2x_inc_load_cnt(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008115 return 0;
8116
Michael Chan37b091b2009-10-10 13:46:55 +00008117#ifdef BCM_CNIC
8118load_error4:
8119 /* Disable Timer scan */
8120 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 0);
8121#endif
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008122load_error3:
8123 bnx2x_int_disable_sync(bp, 1);
8124 if (!BP_NOMCP(bp)) {
8125 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
8126 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
8127 }
8128 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008129 /* Free SKBs, SGEs, TPA pool and driver internals */
8130 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008131 for_each_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07008132 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008133load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07008134 /* Release IRQs */
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00008135 bnx2x_free_irq(bp, false);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008136load_error1:
8137 bnx2x_napi_disable(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008138 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00008139 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008140 bnx2x_free_mem(bp);
8141
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008142 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008143}
8144
8145static int bnx2x_stop_multi(struct bnx2x *bp, int index)
8146{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008147 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008148 int rc;
8149
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008150 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008151 fp->state = BNX2X_FP_STATE_HALTING;
8152 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008153
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008154 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008155 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008156 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008157 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008158 return rc;
8159
8160 /* delete cfc entry */
8161 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
8162
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008163 /* Wait for completion */
8164 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008165 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008166 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008167}
8168
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008169static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008170{
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008171 __le16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008172 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008173 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008174 int cnt = 500;
8175 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008176
8177 might_sleep();
8178
8179 /* Send HALT ramrod */
8180 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein0626b892009-02-12 08:38:14 +00008181 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008182
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008183 /* Wait for completion */
8184 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
8185 &(bp->fp[0].state), 1);
8186 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008187 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008188
Eliezer Tamir49d66772008-02-28 11:53:13 -08008189 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008190
Eliezer Tamir228241e2008-02-28 11:56:57 -08008191 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008192 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
8193
Eliezer Tamir49d66772008-02-28 11:53:13 -08008194 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008195 we are going to reset the chip anyway
8196 so there is not much to do if this times out
8197 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008198 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008199 if (!cnt) {
8200 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
8201 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
8202 *bp->dsb_sp_prod, dsb_sp_prod_idx);
8203#ifdef BNX2X_STOP_ON_ERROR
8204 bnx2x_panic();
8205#endif
Eilon Greenstein36e552a2009-02-12 08:37:21 +00008206 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008207 break;
8208 }
8209 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008210 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00008211 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08008212 }
8213 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
8214 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008215
8216 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008217}
8218
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008219static void bnx2x_reset_func(struct bnx2x *bp)
8220{
8221 int port = BP_PORT(bp);
8222 int func = BP_FUNC(bp);
8223 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08008224
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008225 /* Configure IGU */
8226 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8227 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8228
Michael Chan37b091b2009-10-10 13:46:55 +00008229#ifdef BCM_CNIC
8230 /* Disable Timer scan */
8231 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8232 /*
8233 * Wait for at least 10ms and up to 2 second for the timers scan to
8234 * complete
8235 */
8236 for (i = 0; i < 200; i++) {
8237 msleep(10);
8238 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8239 break;
8240 }
8241#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008242 /* Clear ILT */
8243 base = FUNC_ILT_BASE(func);
8244 for (i = base; i < base + ILT_PER_FUNC; i++)
8245 bnx2x_ilt_wr(bp, i, 0);
8246}
8247
8248static void bnx2x_reset_port(struct bnx2x *bp)
8249{
8250 int port = BP_PORT(bp);
8251 u32 val;
8252
8253 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8254
8255 /* Do not rcv packets to BRB */
8256 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8257 /* Do not direct rcv packets that are not for MCP to the BRB */
8258 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8259 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8260
8261 /* Configure AEU */
8262 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8263
8264 msleep(100);
8265 /* Check for BRB port occupancy */
8266 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8267 if (val)
8268 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008269 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008270
8271 /* TODO: Close Doorbell port? */
8272}
8273
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008274static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
8275{
8276 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
8277 BP_FUNC(bp), reset_code);
8278
8279 switch (reset_code) {
8280 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
8281 bnx2x_reset_port(bp);
8282 bnx2x_reset_func(bp);
8283 bnx2x_reset_common(bp);
8284 break;
8285
8286 case FW_MSG_CODE_DRV_UNLOAD_PORT:
8287 bnx2x_reset_port(bp);
8288 bnx2x_reset_func(bp);
8289 break;
8290
8291 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
8292 bnx2x_reset_func(bp);
8293 break;
8294
8295 default:
8296 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
8297 break;
8298 }
8299}
8300
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008301static void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008302{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008303 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008304 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008305 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008306
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008307 /* Wait until tx fastpath tasks complete */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008308 for_each_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08008309 struct bnx2x_fastpath *fp = &bp->fp[i];
8310
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008311 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08008312 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008313
Eilon Greenstein7961f792009-03-02 07:59:31 +00008314 bnx2x_tx_int(fp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008315 if (!cnt) {
8316 BNX2X_ERR("timeout waiting for queue[%d]\n",
8317 i);
8318#ifdef BNX2X_STOP_ON_ERROR
8319 bnx2x_panic();
8320 return -EBUSY;
8321#else
8322 break;
8323#endif
8324 }
8325 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008326 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008327 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08008328 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008329 /* Give HW time to discard old tx messages */
8330 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008331
Yitchak Gertner65abd742008-08-25 15:26:24 -07008332 if (CHIP_IS_E1(bp)) {
8333 struct mac_configuration_cmd *config =
8334 bnx2x_sp(bp, mcast_config);
8335
Michael Chane665bfd2009-10-10 13:46:54 +00008336 bnx2x_set_eth_mac_addr_e1(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07008337
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08008338 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07008339 CAM_INVALIDATE(config->config_table[i]);
8340
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08008341 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07008342 if (CHIP_REV_IS_SLOW(bp))
8343 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
8344 else
8345 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
Eilon Greenstein0626b892009-02-12 08:38:14 +00008346 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertner65abd742008-08-25 15:26:24 -07008347 config->hdr.reserved1 = 0;
8348
Michael Chane665bfd2009-10-10 13:46:54 +00008349 bp->set_mac_pending++;
8350 smp_wmb();
8351
Yitchak Gertner65abd742008-08-25 15:26:24 -07008352 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
8353 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
8354 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
8355
8356 } else { /* E1H */
8357 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8358
Michael Chane665bfd2009-10-10 13:46:54 +00008359 bnx2x_set_eth_mac_addr_e1h(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07008360
8361 for (i = 0; i < MC_HASH_SIZE; i++)
8362 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008363
8364 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07008365 }
Michael Chan993ac7b2009-10-10 13:46:56 +00008366#ifdef BCM_CNIC
8367 /* Clear iSCSI L2 MAC */
8368 mutex_lock(&bp->cnic_mutex);
8369 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
8370 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
8371 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
8372 }
8373 mutex_unlock(&bp->cnic_mutex);
8374#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008375
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008376 if (unload_mode == UNLOAD_NORMAL)
8377 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008378
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008379 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008380 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008381
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008382 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008383 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008384 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008385 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008386 /* The mac address is written to entries 1-4 to
8387 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008388 u8 entry = (BP_E1HVN(bp) + 1)*8;
8389
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008390 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008391 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008392
8393 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8394 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008395 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008396
8397 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008398
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008399 } else
8400 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8401
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008402 /* Close multi and leading connections
8403 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008404 for_each_nondefault_queue(bp, i)
8405 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008406 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008407
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008408 rc = bnx2x_stop_leading(bp);
8409 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008410 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008411#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008412 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008413#else
8414 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008415#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08008416 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008417
Eliezer Tamir228241e2008-02-28 11:56:57 -08008418unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008419 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008420 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008421 else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008422 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008423 load_count[0], load_count[1], load_count[2]);
8424 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008425 load_count[1 + port]--;
Eilon Greensteinf5372252009-02-12 08:38:30 +00008426 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008427 load_count[0], load_count[1], load_count[2]);
8428 if (load_count[0] == 0)
8429 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008430 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008431 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8432 else
8433 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8434 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008435
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008436 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
8437 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
8438 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008439
8440 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08008441 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008442
8443 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008444 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008445 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein356e2382009-02-12 08:38:32 +00008446
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008447}
8448
8449static inline void bnx2x_disable_close_the_gate(struct bnx2x *bp)
8450{
8451 u32 val;
8452
8453 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
8454
8455 if (CHIP_IS_E1(bp)) {
8456 int port = BP_PORT(bp);
8457 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8458 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8459
8460 val = REG_RD(bp, addr);
8461 val &= ~(0x300);
8462 REG_WR(bp, addr, val);
8463 } else if (CHIP_IS_E1H(bp)) {
8464 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8465 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8466 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8467 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8468 }
8469}
8470
8471/* must be called with rtnl_lock */
8472static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
8473{
8474 int i;
8475
8476 if (bp->state == BNX2X_STATE_CLOSED) {
8477 /* Interface has been removed - nothing to recover */
8478 bp->recovery_state = BNX2X_RECOVERY_DONE;
8479 bp->is_leader = 0;
8480 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
8481 smp_wmb();
8482
8483 return -EINVAL;
8484 }
8485
8486#ifdef BCM_CNIC
8487 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
8488#endif
8489 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
8490
8491 /* Set "drop all" */
8492 bp->rx_mode = BNX2X_RX_MODE_NONE;
8493 bnx2x_set_storm_rx_mode(bp);
8494
8495 /* Disable HW interrupts, NAPI and Tx */
8496 bnx2x_netif_stop(bp, 1);
8497
8498 del_timer_sync(&bp->timer);
8499 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
8500 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
8501 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
8502
8503 /* Release IRQs */
8504 bnx2x_free_irq(bp, false);
8505
8506 /* Cleanup the chip if needed */
8507 if (unload_mode != UNLOAD_RECOVERY)
8508 bnx2x_chip_cleanup(bp, unload_mode);
8509
Eilon Greenstein9a035442008-11-03 16:45:55 -08008510 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008511
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008512 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008513 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008514 for_each_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07008515 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008516 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00008517 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008518 bnx2x_free_mem(bp);
8519
8520 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008521
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008522 netif_carrier_off(bp->dev);
8523
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008524 /* The last driver must disable a "close the gate" if there is no
8525 * parity attention or "process kill" pending.
8526 */
8527 if ((!bnx2x_dec_load_cnt(bp)) && (!bnx2x_chk_parity_attn(bp)) &&
8528 bnx2x_reset_is_done(bp))
8529 bnx2x_disable_close_the_gate(bp);
8530
8531 /* Reset MCP mail box sequence if there is on going recovery */
8532 if (unload_mode == UNLOAD_RECOVERY)
8533 bp->fw_seq = 0;
8534
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008535 return 0;
8536}
8537
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008538/* Close gates #2, #3 and #4: */
8539static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8540{
8541 u32 val, addr;
8542
8543 /* Gates #2 and #4a are closed/opened for "not E1" only */
8544 if (!CHIP_IS_E1(bp)) {
8545 /* #4 */
8546 val = REG_RD(bp, PXP_REG_HST_DISCARD_DOORBELLS);
8547 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS,
8548 close ? (val | 0x1) : (val & (~(u32)1)));
8549 /* #2 */
8550 val = REG_RD(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES);
8551 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES,
8552 close ? (val | 0x1) : (val & (~(u32)1)));
8553 }
8554
8555 /* #3 */
8556 addr = BP_PORT(bp) ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
8557 val = REG_RD(bp, addr);
8558 REG_WR(bp, addr, (!close) ? (val | 0x1) : (val & (~(u32)1)));
8559
8560 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
8561 close ? "closing" : "opening");
8562 mmiowb();
8563}
8564
8565#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8566
8567static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8568{
8569 /* Do some magic... */
8570 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8571 *magic_val = val & SHARED_MF_CLP_MAGIC;
8572 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8573}
8574
8575/* Restore the value of the `magic' bit.
8576 *
8577 * @param pdev Device handle.
8578 * @param magic_val Old value of the `magic' bit.
8579 */
8580static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8581{
8582 /* Restore the `magic' bit value... */
8583 /* u32 val = SHMEM_RD(bp, mf_cfg.shared_mf_config.clp_mb);
8584 SHMEM_WR(bp, mf_cfg.shared_mf_config.clp_mb,
8585 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val); */
8586 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8587 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8588 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8589}
8590
8591/* Prepares for MCP reset: takes care of CLP configurations.
8592 *
8593 * @param bp
8594 * @param magic_val Old value of 'magic' bit.
8595 */
8596static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8597{
8598 u32 shmem;
8599 u32 validity_offset;
8600
8601 DP(NETIF_MSG_HW, "Starting\n");
8602
8603 /* Set `magic' bit in order to save MF config */
8604 if (!CHIP_IS_E1(bp))
8605 bnx2x_clp_reset_prep(bp, magic_val);
8606
8607 /* Get shmem offset */
8608 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8609 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8610
8611 /* Clear validity map flags */
8612 if (shmem > 0)
8613 REG_WR(bp, shmem + validity_offset, 0);
8614}
8615
8616#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8617#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8618
8619/* Waits for MCP_ONE_TIMEOUT or MCP_ONE_TIMEOUT*10,
8620 * depending on the HW type.
8621 *
8622 * @param bp
8623 */
8624static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
8625{
8626 /* special handling for emulation and FPGA,
8627 wait 10 times longer */
8628 if (CHIP_REV_IS_SLOW(bp))
8629 msleep(MCP_ONE_TIMEOUT*10);
8630 else
8631 msleep(MCP_ONE_TIMEOUT);
8632}
8633
8634static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8635{
8636 u32 shmem, cnt, validity_offset, val;
8637 int rc = 0;
8638
8639 msleep(100);
8640
8641 /* Get shmem offset */
8642 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8643 if (shmem == 0) {
8644 BNX2X_ERR("Shmem 0 return failure\n");
8645 rc = -ENOTTY;
8646 goto exit_lbl;
8647 }
8648
8649 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8650
8651 /* Wait for MCP to come up */
8652 for (cnt = 0; cnt < (MCP_TIMEOUT / MCP_ONE_TIMEOUT); cnt++) {
8653 /* TBD: its best to check validity map of last port.
8654 * currently checks on port 0.
8655 */
8656 val = REG_RD(bp, shmem + validity_offset);
8657 DP(NETIF_MSG_HW, "shmem 0x%x validity map(0x%x)=0x%x\n", shmem,
8658 shmem + validity_offset, val);
8659
8660 /* check that shared memory is valid. */
8661 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8662 == (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8663 break;
8664
8665 bnx2x_mcp_wait_one(bp);
8666 }
8667
8668 DP(NETIF_MSG_HW, "Cnt=%d Shmem validity map 0x%x\n", cnt, val);
8669
8670 /* Check that shared memory is valid. This indicates that MCP is up. */
8671 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) !=
8672 (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) {
8673 BNX2X_ERR("Shmem signature not present. MCP is not up !!\n");
8674 rc = -ENOTTY;
8675 goto exit_lbl;
8676 }
8677
8678exit_lbl:
8679 /* Restore the `magic' bit value */
8680 if (!CHIP_IS_E1(bp))
8681 bnx2x_clp_reset_done(bp, magic_val);
8682
8683 return rc;
8684}
8685
8686static void bnx2x_pxp_prep(struct bnx2x *bp)
8687{
8688 if (!CHIP_IS_E1(bp)) {
8689 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8690 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
8691 REG_WR(bp, PXP2_REG_RQ_CFG_DONE, 0);
8692 mmiowb();
8693 }
8694}
8695
8696/*
8697 * Reset the whole chip except for:
8698 * - PCIE core
8699 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8700 * one reset bit)
8701 * - IGU
8702 * - MISC (including AEU)
8703 * - GRC
8704 * - RBCN, RBCP
8705 */
8706static void bnx2x_process_kill_chip_reset(struct bnx2x *bp)
8707{
8708 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
8709
8710 not_reset_mask1 =
8711 MISC_REGISTERS_RESET_REG_1_RST_HC |
8712 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8713 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8714
8715 not_reset_mask2 =
8716 MISC_REGISTERS_RESET_REG_2_RST_MDIO |
8717 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8718 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8719 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8720 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8721 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8722 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
8723 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
8724
8725 reset_mask1 = 0xffffffff;
8726
8727 if (CHIP_IS_E1(bp))
8728 reset_mask2 = 0xffff;
8729 else
8730 reset_mask2 = 0x1ffff;
8731
8732 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8733 reset_mask1 & (~not_reset_mask1));
8734 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8735 reset_mask2 & (~not_reset_mask2));
8736
8737 barrier();
8738 mmiowb();
8739
8740 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
8741 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
8742 mmiowb();
8743}
8744
8745static int bnx2x_process_kill(struct bnx2x *bp)
8746{
8747 int cnt = 1000;
8748 u32 val = 0;
8749 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8750
8751
8752 /* Empty the Tetris buffer, wait for 1s */
8753 do {
8754 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8755 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8756 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8757 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8758 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8759 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8760 ((port_is_idle_0 & 0x1) == 0x1) &&
8761 ((port_is_idle_1 & 0x1) == 0x1) &&
8762 (pgl_exp_rom2 == 0xffffffff))
8763 break;
8764 msleep(1);
8765 } while (cnt-- > 0);
8766
8767 if (cnt <= 0) {
8768 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
8769 " are still"
8770 " outstanding read requests after 1s!\n");
8771 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
8772 " port_is_idle_0=0x%08x,"
8773 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
8774 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8775 pgl_exp_rom2);
8776 return -EAGAIN;
8777 }
8778
8779 barrier();
8780
8781 /* Close gates #2, #3 and #4 */
8782 bnx2x_set_234_gates(bp, true);
8783
8784 /* TBD: Indicate that "process kill" is in progress to MCP */
8785
8786 /* Clear "unprepared" bit */
8787 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8788 barrier();
8789
8790 /* Make sure all is written to the chip before the reset */
8791 mmiowb();
8792
8793 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8794 * PSWHST, GRC and PSWRD Tetris buffer.
8795 */
8796 msleep(1);
8797
8798 /* Prepare to chip reset: */
8799 /* MCP */
8800 bnx2x_reset_mcp_prep(bp, &val);
8801
8802 /* PXP */
8803 bnx2x_pxp_prep(bp);
8804 barrier();
8805
8806 /* reset the chip */
8807 bnx2x_process_kill_chip_reset(bp);
8808 barrier();
8809
8810 /* Recover after reset: */
8811 /* MCP */
8812 if (bnx2x_reset_mcp_comp(bp, val))
8813 return -EAGAIN;
8814
8815 /* PXP */
8816 bnx2x_pxp_prep(bp);
8817
8818 /* Open the gates #2, #3 and #4 */
8819 bnx2x_set_234_gates(bp, false);
8820
8821 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8822 * reset state, re-enable attentions. */
8823
8824 return 0;
8825}
8826
8827static int bnx2x_leader_reset(struct bnx2x *bp)
8828{
8829 int rc = 0;
8830 /* Try to recover after the failure */
8831 if (bnx2x_process_kill(bp)) {
8832 printk(KERN_ERR "%s: Something bad had happen! Aii!\n",
8833 bp->dev->name);
8834 rc = -EAGAIN;
8835 goto exit_leader_reset;
8836 }
8837
8838 /* Clear "reset is in progress" bit and update the driver state */
8839 bnx2x_set_reset_done(bp);
8840 bp->recovery_state = BNX2X_RECOVERY_DONE;
8841
8842exit_leader_reset:
8843 bp->is_leader = 0;
8844 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
8845 smp_wmb();
8846 return rc;
8847}
8848
8849static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
8850
8851/* Assumption: runs under rtnl lock. This together with the fact
8852 * that it's called only from bnx2x_reset_task() ensure that it
8853 * will never be called when netif_running(bp->dev) is false.
8854 */
8855static void bnx2x_parity_recover(struct bnx2x *bp)
8856{
8857 DP(NETIF_MSG_HW, "Handling parity\n");
8858 while (1) {
8859 switch (bp->recovery_state) {
8860 case BNX2X_RECOVERY_INIT:
8861 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
8862 /* Try to get a LEADER_LOCK HW lock */
8863 if (bnx2x_trylock_hw_lock(bp,
8864 HW_LOCK_RESOURCE_RESERVED_08))
8865 bp->is_leader = 1;
8866
8867 /* Stop the driver */
8868 /* If interface has been removed - break */
8869 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8870 return;
8871
8872 bp->recovery_state = BNX2X_RECOVERY_WAIT;
8873 /* Ensure "is_leader" and "recovery_state"
8874 * update values are seen on other CPUs
8875 */
8876 smp_wmb();
8877 break;
8878
8879 case BNX2X_RECOVERY_WAIT:
8880 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8881 if (bp->is_leader) {
8882 u32 load_counter = bnx2x_get_load_cnt(bp);
8883 if (load_counter) {
8884 /* Wait until all other functions get
8885 * down.
8886 */
8887 schedule_delayed_work(&bp->reset_task,
8888 HZ/10);
8889 return;
8890 } else {
8891 /* If all other functions got down -
8892 * try to bring the chip back to
8893 * normal. In any case it's an exit
8894 * point for a leader.
8895 */
8896 if (bnx2x_leader_reset(bp) ||
8897 bnx2x_nic_load(bp, LOAD_NORMAL)) {
8898 printk(KERN_ERR"%s: Recovery "
8899 "has failed. Power cycle is "
8900 "needed.\n", bp->dev->name);
8901 /* Disconnect this device */
8902 netif_device_detach(bp->dev);
8903 /* Block ifup for all function
8904 * of this ASIC until
8905 * "process kill" or power
8906 * cycle.
8907 */
8908 bnx2x_set_reset_in_progress(bp);
8909 /* Shut down the power */
8910 bnx2x_set_power_state(bp,
8911 PCI_D3hot);
8912 return;
8913 }
8914
8915 return;
8916 }
8917 } else { /* non-leader */
8918 if (!bnx2x_reset_is_done(bp)) {
8919 /* Try to get a LEADER_LOCK HW lock as
8920 * long as a former leader may have
8921 * been unloaded by the user or
8922 * released a leadership by another
8923 * reason.
8924 */
8925 if (bnx2x_trylock_hw_lock(bp,
8926 HW_LOCK_RESOURCE_RESERVED_08)) {
8927 /* I'm a leader now! Restart a
8928 * switch case.
8929 */
8930 bp->is_leader = 1;
8931 break;
8932 }
8933
8934 schedule_delayed_work(&bp->reset_task,
8935 HZ/10);
8936 return;
8937
8938 } else { /* A leader has completed
8939 * the "process kill". It's an exit
8940 * point for a non-leader.
8941 */
8942 bnx2x_nic_load(bp, LOAD_NORMAL);
8943 bp->recovery_state =
8944 BNX2X_RECOVERY_DONE;
8945 smp_wmb();
8946 return;
8947 }
8948 }
8949 default:
8950 return;
8951 }
8952 }
8953}
8954
8955/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
8956 * scheduled on a general queue in order to prevent a dead lock.
8957 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008958static void bnx2x_reset_task(struct work_struct *work)
8959{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008960 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008961
8962#ifdef BNX2X_STOP_ON_ERROR
8963 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
8964 " so reset not done to allow debug dump,\n"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008965 KERN_ERR " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008966 return;
8967#endif
8968
8969 rtnl_lock();
8970
8971 if (!netif_running(bp->dev))
8972 goto reset_task_exit;
8973
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008974 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE))
8975 bnx2x_parity_recover(bp);
8976 else {
8977 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8978 bnx2x_nic_load(bp, LOAD_NORMAL);
8979 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008980
8981reset_task_exit:
8982 rtnl_unlock();
8983}
8984
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008985/* end of nic load/unload */
8986
8987/* ethtool_ops */
8988
8989/*
8990 * Init service functions
8991 */
8992
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008993static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
8994{
8995 switch (func) {
8996 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
8997 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
8998 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
8999 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
9000 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
9001 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
9002 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
9003 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
9004 default:
9005 BNX2X_ERR("Unsupported function index: %d\n", func);
9006 return (u32)(-1);
9007 }
9008}
9009
9010static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
9011{
9012 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
9013
9014 /* Flush all outstanding writes */
9015 mmiowb();
9016
9017 /* Pretend to be function 0 */
9018 REG_WR(bp, reg, 0);
9019 /* Flush the GRC transaction (in the chip) */
9020 new_val = REG_RD(bp, reg);
9021 if (new_val != 0) {
9022 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
9023 new_val);
9024 BUG();
9025 }
9026
9027 /* From now we are in the "like-E1" mode */
9028 bnx2x_int_disable(bp);
9029
9030 /* Flush all outstanding writes */
9031 mmiowb();
9032
9033 /* Restore the original funtion settings */
9034 REG_WR(bp, reg, orig_func);
9035 new_val = REG_RD(bp, reg);
9036 if (new_val != orig_func) {
9037 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
9038 orig_func, new_val);
9039 BUG();
9040 }
9041}
9042
9043static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
9044{
9045 if (CHIP_IS_E1H(bp))
9046 bnx2x_undi_int_disable_e1h(bp, func);
9047 else
9048 bnx2x_int_disable(bp);
9049}
9050
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009051static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009052{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009053 u32 val;
9054
9055 /* Check if there is any driver already loaded */
9056 val = REG_RD(bp, MISC_REG_UNPREPARED);
9057 if (val == 0x1) {
9058 /* Check if it is the UNDI driver
9059 * UNDI driver initializes CID offset for normal bell to 0x7
9060 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07009061 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009062 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9063 if (val == 0x7) {
9064 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009065 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009066 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009067 u32 swap_en;
9068 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009069
Eilon Greensteinb4661732009-01-14 06:43:56 +00009070 /* clear the UNDI indication */
9071 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9072
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009073 BNX2X_DEV_INFO("UNDI is active! reset device\n");
9074
9075 /* try unload UNDI on port 0 */
9076 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009077 bp->fw_seq =
9078 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
9079 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009080 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009081
9082 /* if UNDI is loaded on the other port */
9083 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9084
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009085 /* send "DONE" for previous unload */
9086 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
9087
9088 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009089 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009090 bp->fw_seq =
9091 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
9092 DRV_MSG_SEQ_NUMBER_MASK);
9093 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009094
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009095 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009096 }
9097
Eilon Greensteinb4661732009-01-14 06:43:56 +00009098 /* now it's safe to release the lock */
9099 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
9100
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009101 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009102
9103 /* close input traffic and wait for it */
9104 /* Do not rcv packets to BRB */
9105 REG_WR(bp,
9106 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
9107 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
9108 /* Do not direct rcv packets that are not for MCP to
9109 * the BRB */
9110 REG_WR(bp,
9111 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
9112 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
9113 /* clear AEU */
9114 REG_WR(bp,
9115 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9116 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
9117 msleep(10);
9118
9119 /* save NIG port swap info */
9120 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
9121 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009122 /* reset device */
9123 REG_WR(bp,
9124 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009125 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009126 REG_WR(bp,
9127 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9128 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009129 /* take the NIG out of reset and restore swap values */
9130 REG_WR(bp,
9131 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
9132 MISC_REGISTERS_RESET_REG_1_RST_NIG);
9133 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
9134 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
9135
9136 /* send unload done to the MCP */
9137 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
9138
9139 /* restore our func and fw_seq */
9140 bp->func = func;
9141 bp->fw_seq =
9142 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
9143 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009144
9145 } else
9146 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009147 }
9148}
9149
9150static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9151{
9152 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009153 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009154
9155 /* Get the chip revision id and number. */
9156 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9157 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9158 id = ((val & 0xffff) << 16);
9159 val = REG_RD(bp, MISC_REG_CHIP_REV);
9160 id |= ((val & 0xf) << 12);
9161 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9162 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009163 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009164 id |= (val & 0xf);
9165 bp->common.chip_id = id;
9166 bp->link_params.chip_id = bp->common.chip_id;
9167 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
9168
Eilon Greenstein1c063282009-02-12 08:36:43 +00009169 val = (REG_RD(bp, 0x2874) & 0x55);
9170 if ((bp->common.chip_id & 0x1) ||
9171 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9172 bp->flags |= ONE_PORT_FLAG;
9173 BNX2X_DEV_INFO("single port device\n");
9174 }
9175
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009176 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
9177 bp->common.flash_size = (NVRAM_1MB_SIZE <<
9178 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9179 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9180 bp->common.flash_size, bp->common.flash_size);
9181
9182 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Eilon Greenstein2691d512009-08-12 08:22:08 +00009183 bp->common.shmem2_base = REG_RD(bp, MISC_REG_GENERIC_CR_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009184 bp->link_params.shmem_base = bp->common.shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009185 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9186 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009187
9188 if (!bp->common.shmem_base ||
9189 (bp->common.shmem_base < 0xA0000) ||
9190 (bp->common.shmem_base >= 0xC0000)) {
9191 BNX2X_DEV_INFO("MCP not active\n");
9192 bp->flags |= NO_MCP_FLAG;
9193 return;
9194 }
9195
9196 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9197 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
9198 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009199 BNX2X_ERROR("BAD MCP validity signature\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009200
9201 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009202 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009203
9204 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9205 SHARED_HW_CFG_LED_MODE_MASK) >>
9206 SHARED_HW_CFG_LED_MODE_SHIFT);
9207
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009208 bp->link_params.feature_config_flags = 0;
9209 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9210 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9211 bp->link_params.feature_config_flags |=
9212 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9213 else
9214 bp->link_params.feature_config_flags &=
9215 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9216
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009217 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9218 bp->common.bc_ver = val;
9219 BNX2X_DEV_INFO("bc_ver %X\n", val);
9220 if (val < BNX2X_BC_VER) {
9221 /* for now only warn
9222 * later we might need to enforce this */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009223 BNX2X_ERROR("This driver needs bc_ver %X but found %X, "
9224 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009225 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009226 bp->link_params.feature_config_flags |=
9227 (val >= REQ_BC_VER_4_VRFY_OPT_MDL) ?
9228 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009229
9230 if (BP_E1HVN(bp) == 0) {
9231 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9232 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9233 } else {
9234 /* no WOL capability for E1HVN != 0 */
9235 bp->flags |= NO_WOL_FLAG;
9236 }
9237 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009238 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009239
9240 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9241 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9242 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9243 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9244
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009245 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9246 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009247}
9248
9249static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
9250 u32 switch_cfg)
9251{
9252 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009253 u32 ext_phy_type;
9254
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009255 switch (switch_cfg) {
9256 case SWITCH_CFG_1G:
9257 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
9258
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009259 ext_phy_type =
9260 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009261 switch (ext_phy_type) {
9262 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
9263 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
9264 ext_phy_type);
9265
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009266 bp->port.supported |= (SUPPORTED_10baseT_Half |
9267 SUPPORTED_10baseT_Full |
9268 SUPPORTED_100baseT_Half |
9269 SUPPORTED_100baseT_Full |
9270 SUPPORTED_1000baseT_Full |
9271 SUPPORTED_2500baseX_Full |
9272 SUPPORTED_TP |
9273 SUPPORTED_FIBRE |
9274 SUPPORTED_Autoneg |
9275 SUPPORTED_Pause |
9276 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009277 break;
9278
9279 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
9280 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
9281 ext_phy_type);
9282
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009283 bp->port.supported |= (SUPPORTED_10baseT_Half |
9284 SUPPORTED_10baseT_Full |
9285 SUPPORTED_100baseT_Half |
9286 SUPPORTED_100baseT_Full |
9287 SUPPORTED_1000baseT_Full |
9288 SUPPORTED_TP |
9289 SUPPORTED_FIBRE |
9290 SUPPORTED_Autoneg |
9291 SUPPORTED_Pause |
9292 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009293 break;
9294
9295 default:
9296 BNX2X_ERR("NVRAM config error. "
9297 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009298 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009299 return;
9300 }
9301
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009302 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
9303 port*0x10);
9304 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009305 break;
9306
9307 case SWITCH_CFG_10G:
9308 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
9309
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009310 ext_phy_type =
9311 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009312 switch (ext_phy_type) {
9313 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
9314 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
9315 ext_phy_type);
9316
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009317 bp->port.supported |= (SUPPORTED_10baseT_Half |
9318 SUPPORTED_10baseT_Full |
9319 SUPPORTED_100baseT_Half |
9320 SUPPORTED_100baseT_Full |
9321 SUPPORTED_1000baseT_Full |
9322 SUPPORTED_2500baseX_Full |
9323 SUPPORTED_10000baseT_Full |
9324 SUPPORTED_TP |
9325 SUPPORTED_FIBRE |
9326 SUPPORTED_Autoneg |
9327 SUPPORTED_Pause |
9328 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009329 break;
9330
Eliezer Tamirf1410642008-02-28 11:51:50 -08009331 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
9332 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
9333 ext_phy_type);
9334
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009335 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9336 SUPPORTED_1000baseT_Full |
9337 SUPPORTED_FIBRE |
9338 SUPPORTED_Autoneg |
9339 SUPPORTED_Pause |
9340 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08009341 break;
9342
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009343 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
9344 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
9345 ext_phy_type);
9346
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009347 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9348 SUPPORTED_2500baseX_Full |
9349 SUPPORTED_1000baseT_Full |
9350 SUPPORTED_FIBRE |
9351 SUPPORTED_Autoneg |
9352 SUPPORTED_Pause |
9353 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009354 break;
9355
Eilon Greenstein589abe32009-02-12 08:36:55 +00009356 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
9357 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
9358 ext_phy_type);
9359
9360 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9361 SUPPORTED_FIBRE |
9362 SUPPORTED_Pause |
9363 SUPPORTED_Asym_Pause);
9364 break;
9365
9366 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
9367 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
9368 ext_phy_type);
9369
9370 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9371 SUPPORTED_1000baseT_Full |
9372 SUPPORTED_FIBRE |
9373 SUPPORTED_Pause |
9374 SUPPORTED_Asym_Pause);
9375 break;
9376
9377 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
9378 BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n",
9379 ext_phy_type);
9380
9381 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9382 SUPPORTED_1000baseT_Full |
9383 SUPPORTED_Autoneg |
9384 SUPPORTED_FIBRE |
9385 SUPPORTED_Pause |
9386 SUPPORTED_Asym_Pause);
9387 break;
9388
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009389 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
9390 BNX2X_DEV_INFO("ext_phy_type 0x%x (8727)\n",
9391 ext_phy_type);
9392
9393 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9394 SUPPORTED_1000baseT_Full |
9395 SUPPORTED_Autoneg |
9396 SUPPORTED_FIBRE |
9397 SUPPORTED_Pause |
9398 SUPPORTED_Asym_Pause);
9399 break;
9400
Eliezer Tamirf1410642008-02-28 11:51:50 -08009401 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
9402 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
9403 ext_phy_type);
9404
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009405 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9406 SUPPORTED_TP |
9407 SUPPORTED_Autoneg |
9408 SUPPORTED_Pause |
9409 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08009410 break;
9411
Eilon Greenstein28577182009-02-12 08:37:00 +00009412 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
9413 BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM8481)\n",
9414 ext_phy_type);
9415
9416 bp->port.supported |= (SUPPORTED_10baseT_Half |
9417 SUPPORTED_10baseT_Full |
9418 SUPPORTED_100baseT_Half |
9419 SUPPORTED_100baseT_Full |
9420 SUPPORTED_1000baseT_Full |
9421 SUPPORTED_10000baseT_Full |
9422 SUPPORTED_TP |
9423 SUPPORTED_Autoneg |
9424 SUPPORTED_Pause |
9425 SUPPORTED_Asym_Pause);
9426 break;
9427
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009428 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
9429 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
9430 bp->link_params.ext_phy_config);
9431 break;
9432
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009433 default:
9434 BNX2X_ERR("NVRAM config error. "
9435 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009436 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009437 return;
9438 }
9439
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009440 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
9441 port*0x18);
9442 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009443
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009444 break;
9445
9446 default:
9447 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009448 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009449 return;
9450 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009451 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009452
9453 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009454 if (!(bp->link_params.speed_cap_mask &
9455 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009456 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009457
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009458 if (!(bp->link_params.speed_cap_mask &
9459 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009460 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009461
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009462 if (!(bp->link_params.speed_cap_mask &
9463 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009464 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009465
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009466 if (!(bp->link_params.speed_cap_mask &
9467 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009468 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009469
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009470 if (!(bp->link_params.speed_cap_mask &
9471 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009472 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
9473 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009474
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009475 if (!(bp->link_params.speed_cap_mask &
9476 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009477 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009478
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009479 if (!(bp->link_params.speed_cap_mask &
9480 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009481 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009482
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009483 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009484}
9485
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009486static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009487{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009488 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009489
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009490 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009491 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009492 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009493 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009494 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009495 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009496 u32 ext_phy_type =
9497 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
9498
9499 if ((ext_phy_type ==
9500 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
9501 (ext_phy_type ==
9502 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009503 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009504 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009505 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009506 (ADVERTISED_10000baseT_Full |
9507 ADVERTISED_FIBRE);
9508 break;
9509 }
9510 BNX2X_ERR("NVRAM config error. "
9511 "Invalid link_config 0x%x"
9512 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009513 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009514 return;
9515 }
9516 break;
9517
9518 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009519 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009520 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009521 bp->port.advertising = (ADVERTISED_10baseT_Full |
9522 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009523 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009524 BNX2X_ERROR("NVRAM config error. "
9525 "Invalid link_config 0x%x"
9526 " speed_cap_mask 0x%x\n",
9527 bp->port.link_config,
9528 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009529 return;
9530 }
9531 break;
9532
9533 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009534 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009535 bp->link_params.req_line_speed = SPEED_10;
9536 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009537 bp->port.advertising = (ADVERTISED_10baseT_Half |
9538 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009539 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009540 BNX2X_ERROR("NVRAM config error. "
9541 "Invalid link_config 0x%x"
9542 " speed_cap_mask 0x%x\n",
9543 bp->port.link_config,
9544 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009545 return;
9546 }
9547 break;
9548
9549 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009550 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009551 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009552 bp->port.advertising = (ADVERTISED_100baseT_Full |
9553 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009554 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009555 BNX2X_ERROR("NVRAM config error. "
9556 "Invalid link_config 0x%x"
9557 " speed_cap_mask 0x%x\n",
9558 bp->port.link_config,
9559 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009560 return;
9561 }
9562 break;
9563
9564 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009565 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009566 bp->link_params.req_line_speed = SPEED_100;
9567 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009568 bp->port.advertising = (ADVERTISED_100baseT_Half |
9569 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009570 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009571 BNX2X_ERROR("NVRAM config error. "
9572 "Invalid link_config 0x%x"
9573 " speed_cap_mask 0x%x\n",
9574 bp->port.link_config,
9575 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009576 return;
9577 }
9578 break;
9579
9580 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009581 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009582 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009583 bp->port.advertising = (ADVERTISED_1000baseT_Full |
9584 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009585 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009586 BNX2X_ERROR("NVRAM config error. "
9587 "Invalid link_config 0x%x"
9588 " speed_cap_mask 0x%x\n",
9589 bp->port.link_config,
9590 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009591 return;
9592 }
9593 break;
9594
9595 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009596 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009597 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009598 bp->port.advertising = (ADVERTISED_2500baseX_Full |
9599 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009600 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009601 BNX2X_ERROR("NVRAM config error. "
9602 "Invalid link_config 0x%x"
9603 " speed_cap_mask 0x%x\n",
9604 bp->port.link_config,
9605 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009606 return;
9607 }
9608 break;
9609
9610 case PORT_FEATURE_LINK_SPEED_10G_CX4:
9611 case PORT_FEATURE_LINK_SPEED_10G_KX4:
9612 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009613 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009614 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009615 bp->port.advertising = (ADVERTISED_10000baseT_Full |
9616 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009617 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009618 BNX2X_ERROR("NVRAM config error. "
9619 "Invalid link_config 0x%x"
9620 " speed_cap_mask 0x%x\n",
9621 bp->port.link_config,
9622 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009623 return;
9624 }
9625 break;
9626
9627 default:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009628 BNX2X_ERROR("NVRAM config error. "
9629 "BAD link speed link_config 0x%x\n",
9630 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009631 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009632 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009633 break;
9634 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009635
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009636 bp->link_params.req_flow_ctrl = (bp->port.link_config &
9637 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08009638 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07009639 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08009640 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009641
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009642 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08009643 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009644 bp->link_params.req_line_speed,
9645 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009646 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009647}
9648
Michael Chane665bfd2009-10-10 13:46:54 +00009649static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
9650{
9651 mac_hi = cpu_to_be16(mac_hi);
9652 mac_lo = cpu_to_be32(mac_lo);
9653 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
9654 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
9655}
9656
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009657static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009658{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009659 int port = BP_PORT(bp);
9660 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00009661 u32 config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009662 u16 i;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009663 u32 ext_phy_type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009664
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009665 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009666 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009667
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009668 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009669 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009670 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009671 SHMEM_RD(bp,
9672 dev_info.port_hw_config[port].external_phy_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009673 /* BCM8727_NOC => BCM8727 no over current */
9674 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
9675 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC) {
9676 bp->link_params.ext_phy_config &=
9677 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
9678 bp->link_params.ext_phy_config |=
9679 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727;
9680 bp->link_params.feature_config_flags |=
9681 FEATURE_CONFIG_BCM8727_NOC;
9682 }
9683
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009684 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009685 SHMEM_RD(bp,
9686 dev_info.port_hw_config[port].speed_capability_mask);
9687
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009688 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009689 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
9690
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009691 /* Get the 4 lanes xgxs config rx and tx */
9692 for (i = 0; i < 2; i++) {
9693 val = SHMEM_RD(bp,
9694 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]);
9695 bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff);
9696 bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff);
9697
9698 val = SHMEM_RD(bp,
9699 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]);
9700 bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff);
9701 bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff);
9702 }
9703
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009704 /* If the device is capable of WoL, set the default state according
9705 * to the HW
9706 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009707 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009708 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
9709 (config & PORT_FEATURE_WOL_ENABLED));
9710
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009711 BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x"
9712 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009713 bp->link_params.lane_config,
9714 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009715 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009716
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009717 bp->link_params.switch_cfg |= (bp->port.link_config &
9718 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009719 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009720
9721 bnx2x_link_settings_requested(bp);
9722
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009723 /*
9724 * If connected directly, work with the internal PHY, otherwise, work
9725 * with the external PHY
9726 */
9727 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
9728 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
9729 bp->mdio.prtad = bp->link_params.phy_addr;
9730
9731 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
9732 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
9733 bp->mdio.prtad =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +00009734 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009735
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009736 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
9737 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
Michael Chane665bfd2009-10-10 13:46:54 +00009738 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009739 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
9740 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00009741
9742#ifdef BCM_CNIC
9743 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_upper);
9744 val = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_lower);
9745 bnx2x_set_mac_buf(bp->iscsi_mac, val, val2);
9746#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009747}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009748
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009749static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
9750{
9751 int func = BP_FUNC(bp);
9752 u32 val, val2;
9753 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009754
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009755 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009756
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009757 bp->e1hov = 0;
9758 bp->e1hmf = 0;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00009759 if (CHIP_IS_E1H(bp) && !BP_NOMCP(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009760 bp->mf_config =
9761 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009762
Eilon Greenstein2691d512009-08-12 08:22:08 +00009763 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[FUNC_0].e1hov_tag) &
Eilon Greenstein3196a882008-08-13 15:58:49 -07009764 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein2691d512009-08-12 08:22:08 +00009765 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009766 bp->e1hmf = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009767 BNX2X_DEV_INFO("%s function mode\n",
9768 IS_E1HMF(bp) ? "multi" : "single");
9769
9770 if (IS_E1HMF(bp)) {
9771 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].
9772 e1hov_tag) &
9773 FUNC_MF_CFG_E1HOV_TAG_MASK);
9774 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
9775 bp->e1hov = val;
9776 BNX2X_DEV_INFO("E1HOV for func %d is %d "
9777 "(0x%04x)\n",
9778 func, bp->e1hov, bp->e1hov);
9779 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009780 BNX2X_ERROR("No valid E1HOV for func %d,"
9781 " aborting\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009782 rc = -EPERM;
9783 }
Eilon Greenstein2691d512009-08-12 08:22:08 +00009784 } else {
9785 if (BP_E1HVN(bp)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009786 BNX2X_ERROR("VN %d in single function mode,"
9787 " aborting\n", BP_E1HVN(bp));
Eilon Greenstein2691d512009-08-12 08:22:08 +00009788 rc = -EPERM;
9789 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009790 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009791 }
9792
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009793 if (!BP_NOMCP(bp)) {
9794 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009795
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009796 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
9797 DRV_MSG_SEQ_NUMBER_MASK);
9798 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
9799 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009800
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009801 if (IS_E1HMF(bp)) {
9802 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
9803 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
9804 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
9805 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
9806 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
9807 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
9808 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
9809 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
9810 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
9811 bp->dev->dev_addr[5] = (u8)(val & 0xff);
9812 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
9813 ETH_ALEN);
9814 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
9815 ETH_ALEN);
9816 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009817
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009818 return rc;
9819 }
9820
9821 if (BP_NOMCP(bp)) {
9822 /* only supposed to happen on emulation/FPGA */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009823 BNX2X_ERROR("warning: random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009824 random_ether_addr(bp->dev->dev_addr);
9825 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
9826 }
9827
9828 return rc;
9829}
9830
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009831static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
9832{
9833 int cnt, i, block_end, rodi;
9834 char vpd_data[BNX2X_VPD_LEN+1];
9835 char str_id_reg[VENDOR_ID_LEN+1];
9836 char str_id_cap[VENDOR_ID_LEN+1];
9837 u8 len;
9838
9839 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
9840 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
9841
9842 if (cnt < BNX2X_VPD_LEN)
9843 goto out_not_found;
9844
9845 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
9846 PCI_VPD_LRDT_RO_DATA);
9847 if (i < 0)
9848 goto out_not_found;
9849
9850
9851 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
9852 pci_vpd_lrdt_size(&vpd_data[i]);
9853
9854 i += PCI_VPD_LRDT_TAG_SIZE;
9855
9856 if (block_end > BNX2X_VPD_LEN)
9857 goto out_not_found;
9858
9859 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9860 PCI_VPD_RO_KEYWORD_MFR_ID);
9861 if (rodi < 0)
9862 goto out_not_found;
9863
9864 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9865
9866 if (len != VENDOR_ID_LEN)
9867 goto out_not_found;
9868
9869 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9870
9871 /* vendor specific info */
9872 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
9873 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
9874 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
9875 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
9876
9877 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9878 PCI_VPD_RO_KEYWORD_VENDOR0);
9879 if (rodi >= 0) {
9880 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9881
9882 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9883
9884 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
9885 memcpy(bp->fw_ver, &vpd_data[rodi], len);
9886 bp->fw_ver[len] = ' ';
9887 }
9888 }
9889 return;
9890 }
9891out_not_found:
9892 return;
9893}
9894
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009895static int __devinit bnx2x_init_bp(struct bnx2x *bp)
9896{
9897 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00009898 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009899 int rc;
9900
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009901 /* Disable interrupt handling until HW is initialized */
9902 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00009903 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009904
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009905 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07009906 mutex_init(&bp->fw_mb_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +00009907#ifdef BCM_CNIC
9908 mutex_init(&bp->cnic_mutex);
9909#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009910
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08009911 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009912 INIT_DELAYED_WORK(&bp->reset_task, bnx2x_reset_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009913
9914 rc = bnx2x_get_hwinfo(bp);
9915
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009916 bnx2x_read_fwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009917 /* need to reset chip if undi was active */
9918 if (!BP_NOMCP(bp))
9919 bnx2x_undi_unload(bp);
9920
9921 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009922 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009923
9924 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009925 dev_err(&bp->pdev->dev, "MCP disabled, "
9926 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009927
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009928 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00009929 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
9930 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009931 dev_err(&bp->pdev->dev, "Multi disabled since int_mode "
9932 "requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009933 multi_mode = ETH_RSS_MODE_DISABLED;
9934 }
9935 bp->multi_mode = multi_mode;
9936
9937
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07009938 bp->dev->features |= NETIF_F_GRO;
9939
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009940 /* Set TPA flags */
9941 if (disable_tpa) {
9942 bp->flags &= ~TPA_ENABLE_FLAG;
9943 bp->dev->features &= ~NETIF_F_LRO;
9944 } else {
9945 bp->flags |= TPA_ENABLE_FLAG;
9946 bp->dev->features |= NETIF_F_LRO;
9947 }
9948
Eilon Greensteina18f5122009-08-12 08:23:26 +00009949 if (CHIP_IS_E1(bp))
9950 bp->dropless_fc = 0;
9951 else
9952 bp->dropless_fc = dropless_fc;
9953
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00009954 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009955
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009956 bp->tx_ring_size = MAX_TX_AVAIL;
9957 bp->rx_ring_size = MAX_RX_AVAIL;
9958
9959 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009960
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00009961 /* make sure that the numbers are in the right granularity */
9962 bp->tx_ticks = (50 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
9963 bp->rx_ticks = (25 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009964
Eilon Greenstein87942b42009-02-12 08:36:49 +00009965 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
9966 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009967
9968 init_timer(&bp->timer);
9969 bp->timer.expires = jiffies + bp->current_interval;
9970 bp->timer.data = (unsigned long) bp;
9971 bp->timer.function = bnx2x_timer;
9972
9973 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009974}
9975
9976/*
9977 * ethtool service functions
9978 */
9979
9980/* All ethtool functions called with rtnl_lock */
9981
9982static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9983{
9984 struct bnx2x *bp = netdev_priv(dev);
9985
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009986 cmd->supported = bp->port.supported;
9987 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009988
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07009989 if ((bp->state == BNX2X_STATE_OPEN) &&
9990 !(bp->flags & MF_FUNC_DIS) &&
9991 (bp->link_vars.link_up)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009992 cmd->speed = bp->link_vars.line_speed;
9993 cmd->duplex = bp->link_vars.duplex;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07009994 if (IS_E1HMF(bp)) {
9995 u16 vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009996
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07009997 vn_max_rate =
9998 ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009999 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -070010000 if (vn_max_rate < cmd->speed)
10001 cmd->speed = vn_max_rate;
10002 }
10003 } else {
10004 cmd->speed = -1;
10005 cmd->duplex = -1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010006 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010007
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010008 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
10009 u32 ext_phy_type =
10010 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -080010011
10012 switch (ext_phy_type) {
10013 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010014 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010015 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein589abe32009-02-12 08:36:55 +000010016 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
10017 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
10018 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010019 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010020 cmd->port = PORT_FIBRE;
10021 break;
10022
10023 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein28577182009-02-12 08:37:00 +000010024 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010025 cmd->port = PORT_TP;
10026 break;
10027
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010028 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
10029 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
10030 bp->link_params.ext_phy_config);
10031 break;
10032
Eliezer Tamirf1410642008-02-28 11:51:50 -080010033 default:
10034 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010035 bp->link_params.ext_phy_config);
10036 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010037 }
10038 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010039 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010040
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010041 cmd->phy_address = bp->mdio.prtad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010042 cmd->transceiver = XCVR_INTERNAL;
10043
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010044 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010045 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010046 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010047 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010048
10049 cmd->maxtxpkt = 0;
10050 cmd->maxrxpkt = 0;
10051
10052 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
10053 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
10054 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
10055 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
10056 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
10057 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
10058 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
10059
10060 return 0;
10061}
10062
10063static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10064{
10065 struct bnx2x *bp = netdev_priv(dev);
10066 u32 advertising;
10067
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010068 if (IS_E1HMF(bp))
10069 return 0;
10070
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010071 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
10072 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
10073 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
10074 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
10075 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
10076 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
10077 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
10078
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010079 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010080 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
10081 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010082 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010083 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010084
10085 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010086 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010087
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010088 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
10089 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010090 bp->port.advertising |= (ADVERTISED_Autoneg |
10091 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010092
10093 } else { /* forced speed */
10094 /* advertise the requested speed and duplex if supported */
10095 switch (cmd->speed) {
10096 case SPEED_10:
10097 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010098 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010099 SUPPORTED_10baseT_Full)) {
10100 DP(NETIF_MSG_LINK,
10101 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010102 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010103 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010104
10105 advertising = (ADVERTISED_10baseT_Full |
10106 ADVERTISED_TP);
10107 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010108 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010109 SUPPORTED_10baseT_Half)) {
10110 DP(NETIF_MSG_LINK,
10111 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010112 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010113 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010114
10115 advertising = (ADVERTISED_10baseT_Half |
10116 ADVERTISED_TP);
10117 }
10118 break;
10119
10120 case SPEED_100:
10121 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010122 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010123 SUPPORTED_100baseT_Full)) {
10124 DP(NETIF_MSG_LINK,
10125 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010126 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010127 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010128
10129 advertising = (ADVERTISED_100baseT_Full |
10130 ADVERTISED_TP);
10131 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010132 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010133 SUPPORTED_100baseT_Half)) {
10134 DP(NETIF_MSG_LINK,
10135 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010136 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010137 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010138
10139 advertising = (ADVERTISED_100baseT_Half |
10140 ADVERTISED_TP);
10141 }
10142 break;
10143
10144 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010145 if (cmd->duplex != DUPLEX_FULL) {
10146 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010147 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010148 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010149
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010150 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -080010151 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010152 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010153 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010154
10155 advertising = (ADVERTISED_1000baseT_Full |
10156 ADVERTISED_TP);
10157 break;
10158
10159 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010160 if (cmd->duplex != DUPLEX_FULL) {
10161 DP(NETIF_MSG_LINK,
10162 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010163 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010164 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010165
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010166 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -080010167 DP(NETIF_MSG_LINK,
10168 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010169 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010170 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010171
Eliezer Tamirf1410642008-02-28 11:51:50 -080010172 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010173 ADVERTISED_TP);
10174 break;
10175
10176 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010177 if (cmd->duplex != DUPLEX_FULL) {
10178 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010179 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010180 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010181
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010182 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -080010183 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010184 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010185 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010186
10187 advertising = (ADVERTISED_10000baseT_Full |
10188 ADVERTISED_FIBRE);
10189 break;
10190
10191 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010192 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010193 return -EINVAL;
10194 }
10195
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010196 bp->link_params.req_line_speed = cmd->speed;
10197 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010198 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010199 }
10200
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010201 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010202 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010203 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010204 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010205
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010206 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010207 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010208 bnx2x_link_set(bp);
10209 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010210
10211 return 0;
10212}
10213
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010214#define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
10215#define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
10216
10217static int bnx2x_get_regs_len(struct net_device *dev)
10218{
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010219 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010220 int regdump_len = 0;
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010221 int i;
10222
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010223 if (CHIP_IS_E1(bp)) {
10224 for (i = 0; i < REGS_COUNT; i++)
10225 if (IS_E1_ONLINE(reg_addrs[i].info))
10226 regdump_len += reg_addrs[i].size;
10227
10228 for (i = 0; i < WREGS_COUNT_E1; i++)
10229 if (IS_E1_ONLINE(wreg_addrs_e1[i].info))
10230 regdump_len += wreg_addrs_e1[i].size *
10231 (1 + wreg_addrs_e1[i].read_regs_count);
10232
10233 } else { /* E1H */
10234 for (i = 0; i < REGS_COUNT; i++)
10235 if (IS_E1H_ONLINE(reg_addrs[i].info))
10236 regdump_len += reg_addrs[i].size;
10237
10238 for (i = 0; i < WREGS_COUNT_E1H; i++)
10239 if (IS_E1H_ONLINE(wreg_addrs_e1h[i].info))
10240 regdump_len += wreg_addrs_e1h[i].size *
10241 (1 + wreg_addrs_e1h[i].read_regs_count);
10242 }
10243 regdump_len *= 4;
10244 regdump_len += sizeof(struct dump_hdr);
10245
10246 return regdump_len;
10247}
10248
10249static void bnx2x_get_regs(struct net_device *dev,
10250 struct ethtool_regs *regs, void *_p)
10251{
10252 u32 *p = _p, i, j;
10253 struct bnx2x *bp = netdev_priv(dev);
10254 struct dump_hdr dump_hdr = {0};
10255
10256 regs->version = 0;
10257 memset(p, 0, regs->len);
10258
10259 if (!netif_running(bp->dev))
10260 return;
10261
10262 dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
10263 dump_hdr.dump_sign = dump_sign_all;
10264 dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
10265 dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
10266 dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
10267 dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
10268 dump_hdr.info = CHIP_IS_E1(bp) ? RI_E1_ONLINE : RI_E1H_ONLINE;
10269
10270 memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
10271 p += dump_hdr.hdr_size + 1;
10272
10273 if (CHIP_IS_E1(bp)) {
10274 for (i = 0; i < REGS_COUNT; i++)
10275 if (IS_E1_ONLINE(reg_addrs[i].info))
10276 for (j = 0; j < reg_addrs[i].size; j++)
10277 *p++ = REG_RD(bp,
10278 reg_addrs[i].addr + j*4);
10279
10280 } else { /* E1H */
10281 for (i = 0; i < REGS_COUNT; i++)
10282 if (IS_E1H_ONLINE(reg_addrs[i].info))
10283 for (j = 0; j < reg_addrs[i].size; j++)
10284 *p++ = REG_RD(bp,
10285 reg_addrs[i].addr + j*4);
10286 }
10287}
10288
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010289#define PHY_FW_VER_LEN 10
10290
10291static void bnx2x_get_drvinfo(struct net_device *dev,
10292 struct ethtool_drvinfo *info)
10293{
10294 struct bnx2x *bp = netdev_priv(dev);
10295 u8 phy_fw_ver[PHY_FW_VER_LEN];
10296
10297 strcpy(info->driver, DRV_MODULE_NAME);
10298 strcpy(info->version, DRV_MODULE_VERSION);
10299
10300 phy_fw_ver[0] = '\0';
10301 if (bp->port.pmf) {
10302 bnx2x_acquire_phy_lock(bp);
10303 bnx2x_get_ext_phy_fw_version(&bp->link_params,
10304 (bp->state != BNX2X_STATE_CLOSED),
10305 phy_fw_ver, PHY_FW_VER_LEN);
10306 bnx2x_release_phy_lock(bp);
10307 }
10308
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010309 strncpy(info->fw_version, bp->fw_ver, 32);
10310 snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
10311 "bc %d.%d.%d%s%s",
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010312 (bp->common.bc_ver & 0xff0000) >> 16,
10313 (bp->common.bc_ver & 0xff00) >> 8,
10314 (bp->common.bc_ver & 0xff),
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010315 ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010316 strcpy(info->bus_info, pci_name(bp->pdev));
10317 info->n_stats = BNX2X_NUM_STATS;
10318 info->testinfo_len = BNX2X_NUM_TESTS;
10319 info->eedump_len = bp->common.flash_size;
10320 info->regdump_len = bnx2x_get_regs_len(dev);
10321}
10322
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010323static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10324{
10325 struct bnx2x *bp = netdev_priv(dev);
10326
10327 if (bp->flags & NO_WOL_FLAG) {
10328 wol->supported = 0;
10329 wol->wolopts = 0;
10330 } else {
10331 wol->supported = WAKE_MAGIC;
10332 if (bp->wol)
10333 wol->wolopts = WAKE_MAGIC;
10334 else
10335 wol->wolopts = 0;
10336 }
10337 memset(&wol->sopass, 0, sizeof(wol->sopass));
10338}
10339
10340static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10341{
10342 struct bnx2x *bp = netdev_priv(dev);
10343
10344 if (wol->wolopts & ~WAKE_MAGIC)
10345 return -EINVAL;
10346
10347 if (wol->wolopts & WAKE_MAGIC) {
10348 if (bp->flags & NO_WOL_FLAG)
10349 return -EINVAL;
10350
10351 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010352 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010353 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010354
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010355 return 0;
10356}
10357
10358static u32 bnx2x_get_msglevel(struct net_device *dev)
10359{
10360 struct bnx2x *bp = netdev_priv(dev);
10361
Joe Perches7995c642010-02-17 15:01:52 +000010362 return bp->msg_enable;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010363}
10364
10365static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
10366{
10367 struct bnx2x *bp = netdev_priv(dev);
10368
10369 if (capable(CAP_NET_ADMIN))
Joe Perches7995c642010-02-17 15:01:52 +000010370 bp->msg_enable = level;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010371}
10372
10373static int bnx2x_nway_reset(struct net_device *dev)
10374{
10375 struct bnx2x *bp = netdev_priv(dev);
10376
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010377 if (!bp->port.pmf)
10378 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010379
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010380 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010381 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010382 bnx2x_link_set(bp);
10383 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010384
10385 return 0;
10386}
10387
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010388static u32 bnx2x_get_link(struct net_device *dev)
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070010389{
10390 struct bnx2x *bp = netdev_priv(dev);
10391
Eilon Greensteinf34d28e2009-10-15 00:18:08 -070010392 if (bp->flags & MF_FUNC_DIS)
10393 return 0;
10394
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070010395 return bp->link_vars.link_up;
10396}
10397
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010398static int bnx2x_get_eeprom_len(struct net_device *dev)
10399{
10400 struct bnx2x *bp = netdev_priv(dev);
10401
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010402 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010403}
10404
10405static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
10406{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010407 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010408 int count, i;
10409 u32 val = 0;
10410
10411 /* adjust timeout for emulation/FPGA */
10412 count = NVRAM_TIMEOUT_COUNT;
10413 if (CHIP_REV_IS_SLOW(bp))
10414 count *= 100;
10415
10416 /* request access to nvram interface */
10417 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10418 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
10419
10420 for (i = 0; i < count*10; i++) {
10421 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
10422 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
10423 break;
10424
10425 udelay(5);
10426 }
10427
10428 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010429 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010430 return -EBUSY;
10431 }
10432
10433 return 0;
10434}
10435
10436static int bnx2x_release_nvram_lock(struct bnx2x *bp)
10437{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010438 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010439 int count, i;
10440 u32 val = 0;
10441
10442 /* adjust timeout for emulation/FPGA */
10443 count = NVRAM_TIMEOUT_COUNT;
10444 if (CHIP_REV_IS_SLOW(bp))
10445 count *= 100;
10446
10447 /* relinquish nvram interface */
10448 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10449 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
10450
10451 for (i = 0; i < count*10; i++) {
10452 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
10453 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
10454 break;
10455
10456 udelay(5);
10457 }
10458
10459 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010460 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010461 return -EBUSY;
10462 }
10463
10464 return 0;
10465}
10466
10467static void bnx2x_enable_nvram_access(struct bnx2x *bp)
10468{
10469 u32 val;
10470
10471 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
10472
10473 /* enable both bits, even on read */
10474 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
10475 (val | MCPR_NVM_ACCESS_ENABLE_EN |
10476 MCPR_NVM_ACCESS_ENABLE_WR_EN));
10477}
10478
10479static void bnx2x_disable_nvram_access(struct bnx2x *bp)
10480{
10481 u32 val;
10482
10483 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
10484
10485 /* disable both bits, even after read */
10486 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
10487 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
10488 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
10489}
10490
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010491static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010492 u32 cmd_flags)
10493{
Eliezer Tamirf1410642008-02-28 11:51:50 -080010494 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010495 u32 val;
10496
10497 /* build the command word */
10498 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
10499
10500 /* need to clear DONE bit separately */
10501 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
10502
10503 /* address of the NVRAM to read from */
10504 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
10505 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
10506
10507 /* issue a read command */
10508 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
10509
10510 /* adjust timeout for emulation/FPGA */
10511 count = NVRAM_TIMEOUT_COUNT;
10512 if (CHIP_REV_IS_SLOW(bp))
10513 count *= 100;
10514
10515 /* wait for completion */
10516 *ret_val = 0;
10517 rc = -EBUSY;
10518 for (i = 0; i < count; i++) {
10519 udelay(5);
10520 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
10521
10522 if (val & MCPR_NVM_COMMAND_DONE) {
10523 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010524 /* we read nvram data in cpu order
10525 * but ethtool sees it as an array of bytes
10526 * converting to big-endian will do the work */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010527 *ret_val = cpu_to_be32(val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010528 rc = 0;
10529 break;
10530 }
10531 }
10532
10533 return rc;
10534}
10535
10536static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
10537 int buf_size)
10538{
10539 int rc;
10540 u32 cmd_flags;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010541 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010542
10543 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010544 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010545 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010546 offset, buf_size);
10547 return -EINVAL;
10548 }
10549
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010550 if (offset + buf_size > bp->common.flash_size) {
10551 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010552 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010553 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010554 return -EINVAL;
10555 }
10556
10557 /* request access to nvram interface */
10558 rc = bnx2x_acquire_nvram_lock(bp);
10559 if (rc)
10560 return rc;
10561
10562 /* enable access to nvram interface */
10563 bnx2x_enable_nvram_access(bp);
10564
10565 /* read the first word(s) */
10566 cmd_flags = MCPR_NVM_COMMAND_FIRST;
10567 while ((buf_size > sizeof(u32)) && (rc == 0)) {
10568 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
10569 memcpy(ret_buf, &val, 4);
10570
10571 /* advance to the next dword */
10572 offset += sizeof(u32);
10573 ret_buf += sizeof(u32);
10574 buf_size -= sizeof(u32);
10575 cmd_flags = 0;
10576 }
10577
10578 if (rc == 0) {
10579 cmd_flags |= MCPR_NVM_COMMAND_LAST;
10580 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
10581 memcpy(ret_buf, &val, 4);
10582 }
10583
10584 /* disable access to nvram interface */
10585 bnx2x_disable_nvram_access(bp);
10586 bnx2x_release_nvram_lock(bp);
10587
10588 return rc;
10589}
10590
10591static int bnx2x_get_eeprom(struct net_device *dev,
10592 struct ethtool_eeprom *eeprom, u8 *eebuf)
10593{
10594 struct bnx2x *bp = netdev_priv(dev);
10595 int rc;
10596
Eilon Greenstein2add3ac2009-01-14 06:44:07 +000010597 if (!netif_running(dev))
10598 return -EAGAIN;
10599
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010600 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010601 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
10602 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
10603 eeprom->len, eeprom->len);
10604
10605 /* parameters already validated in ethtool_get_eeprom */
10606
10607 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
10608
10609 return rc;
10610}
10611
10612static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
10613 u32 cmd_flags)
10614{
Eliezer Tamirf1410642008-02-28 11:51:50 -080010615 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010616
10617 /* build the command word */
10618 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
10619
10620 /* need to clear DONE bit separately */
10621 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
10622
10623 /* write the data */
10624 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
10625
10626 /* address of the NVRAM to write to */
10627 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
10628 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
10629
10630 /* issue the write command */
10631 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
10632
10633 /* adjust timeout for emulation/FPGA */
10634 count = NVRAM_TIMEOUT_COUNT;
10635 if (CHIP_REV_IS_SLOW(bp))
10636 count *= 100;
10637
10638 /* wait for completion */
10639 rc = -EBUSY;
10640 for (i = 0; i < count; i++) {
10641 udelay(5);
10642 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
10643 if (val & MCPR_NVM_COMMAND_DONE) {
10644 rc = 0;
10645 break;
10646 }
10647 }
10648
10649 return rc;
10650}
10651
Eliezer Tamirf1410642008-02-28 11:51:50 -080010652#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010653
10654static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
10655 int buf_size)
10656{
10657 int rc;
10658 u32 cmd_flags;
10659 u32 align_offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010660 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010661
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010662 if (offset + buf_size > bp->common.flash_size) {
10663 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010664 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010665 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010666 return -EINVAL;
10667 }
10668
10669 /* request access to nvram interface */
10670 rc = bnx2x_acquire_nvram_lock(bp);
10671 if (rc)
10672 return rc;
10673
10674 /* enable access to nvram interface */
10675 bnx2x_enable_nvram_access(bp);
10676
10677 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
10678 align_offset = (offset & ~0x03);
10679 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
10680
10681 if (rc == 0) {
10682 val &= ~(0xff << BYTE_OFFSET(offset));
10683 val |= (*data_buf << BYTE_OFFSET(offset));
10684
10685 /* nvram data is returned as an array of bytes
10686 * convert it back to cpu order */
10687 val = be32_to_cpu(val);
10688
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010689 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
10690 cmd_flags);
10691 }
10692
10693 /* disable access to nvram interface */
10694 bnx2x_disable_nvram_access(bp);
10695 bnx2x_release_nvram_lock(bp);
10696
10697 return rc;
10698}
10699
10700static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
10701 int buf_size)
10702{
10703 int rc;
10704 u32 cmd_flags;
10705 u32 val;
10706 u32 written_so_far;
10707
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010708 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010709 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010710
10711 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010712 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010713 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010714 offset, buf_size);
10715 return -EINVAL;
10716 }
10717
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010718 if (offset + buf_size > bp->common.flash_size) {
10719 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010720 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010721 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010722 return -EINVAL;
10723 }
10724
10725 /* request access to nvram interface */
10726 rc = bnx2x_acquire_nvram_lock(bp);
10727 if (rc)
10728 return rc;
10729
10730 /* enable access to nvram interface */
10731 bnx2x_enable_nvram_access(bp);
10732
10733 written_so_far = 0;
10734 cmd_flags = MCPR_NVM_COMMAND_FIRST;
10735 while ((written_so_far < buf_size) && (rc == 0)) {
10736 if (written_so_far == (buf_size - sizeof(u32)))
10737 cmd_flags |= MCPR_NVM_COMMAND_LAST;
10738 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
10739 cmd_flags |= MCPR_NVM_COMMAND_LAST;
10740 else if ((offset % NVRAM_PAGE_SIZE) == 0)
10741 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
10742
10743 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010744
10745 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
10746
10747 /* advance to the next dword */
10748 offset += sizeof(u32);
10749 data_buf += sizeof(u32);
10750 written_so_far += sizeof(u32);
10751 cmd_flags = 0;
10752 }
10753
10754 /* disable access to nvram interface */
10755 bnx2x_disable_nvram_access(bp);
10756 bnx2x_release_nvram_lock(bp);
10757
10758 return rc;
10759}
10760
10761static int bnx2x_set_eeprom(struct net_device *dev,
10762 struct ethtool_eeprom *eeprom, u8 *eebuf)
10763{
10764 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010765 int port = BP_PORT(bp);
10766 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010767
Eilon Greenstein9f4c9582009-01-08 11:21:43 -080010768 if (!netif_running(dev))
10769 return -EAGAIN;
10770
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010771 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010772 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
10773 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
10774 eeprom->len, eeprom->len);
10775
10776 /* parameters already validated in ethtool_set_eeprom */
10777
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010778 /* PHY eeprom can be accessed only by the PMF */
10779 if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
10780 !bp->port.pmf)
10781 return -EINVAL;
10782
10783 if (eeprom->magic == 0x50485950) {
10784 /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
10785 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
10786
10787 bnx2x_acquire_phy_lock(bp);
10788 rc |= bnx2x_link_reset(&bp->link_params,
10789 &bp->link_vars, 0);
10790 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
10791 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
10792 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
10793 MISC_REGISTERS_GPIO_HIGH, port);
10794 bnx2x_release_phy_lock(bp);
10795 bnx2x_link_report(bp);
10796
10797 } else if (eeprom->magic == 0x50485952) {
10798 /* 'PHYR' (0x50485952): re-init link after FW upgrade */
Eilon Greensteinf34d28e2009-10-15 00:18:08 -070010799 if (bp->state == BNX2X_STATE_OPEN) {
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010800 bnx2x_acquire_phy_lock(bp);
10801 rc |= bnx2x_link_reset(&bp->link_params,
10802 &bp->link_vars, 1);
10803
10804 rc |= bnx2x_phy_init(&bp->link_params,
10805 &bp->link_vars);
10806 bnx2x_release_phy_lock(bp);
10807 bnx2x_calc_fc_adv(bp);
10808 }
10809 } else if (eeprom->magic == 0x53985943) {
10810 /* 'PHYC' (0x53985943): PHY FW upgrade completed */
10811 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
10812 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
10813 u8 ext_phy_addr =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +000010814 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010815
10816 /* DSP Remove Download Mode */
10817 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
10818 MISC_REGISTERS_GPIO_LOW, port);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010819
Yitchak Gertner4a37fb62008-08-13 15:50:23 -070010820 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010821
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010822 bnx2x_sfx7101_sp_sw_reset(bp, port, ext_phy_addr);
10823
10824 /* wait 0.5 sec to allow it to run */
10825 msleep(500);
10826 bnx2x_ext_phy_hw_reset(bp, port);
10827 msleep(500);
10828 bnx2x_release_phy_lock(bp);
10829 }
10830 } else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010831 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010832
10833 return rc;
10834}
10835
10836static int bnx2x_get_coalesce(struct net_device *dev,
10837 struct ethtool_coalesce *coal)
10838{
10839 struct bnx2x *bp = netdev_priv(dev);
10840
10841 memset(coal, 0, sizeof(struct ethtool_coalesce));
10842
10843 coal->rx_coalesce_usecs = bp->rx_ticks;
10844 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010845
10846 return 0;
10847}
10848
10849static int bnx2x_set_coalesce(struct net_device *dev,
10850 struct ethtool_coalesce *coal)
10851{
10852 struct bnx2x *bp = netdev_priv(dev);
10853
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010854 bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
10855 if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
10856 bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010857
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010858 bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
10859 if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
10860 bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010861
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010862 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010863 bnx2x_update_coalesce(bp);
10864
10865 return 0;
10866}
10867
10868static void bnx2x_get_ringparam(struct net_device *dev,
10869 struct ethtool_ringparam *ering)
10870{
10871 struct bnx2x *bp = netdev_priv(dev);
10872
10873 ering->rx_max_pending = MAX_RX_AVAIL;
10874 ering->rx_mini_max_pending = 0;
10875 ering->rx_jumbo_max_pending = 0;
10876
10877 ering->rx_pending = bp->rx_ring_size;
10878 ering->rx_mini_pending = 0;
10879 ering->rx_jumbo_pending = 0;
10880
10881 ering->tx_max_pending = MAX_TX_AVAIL;
10882 ering->tx_pending = bp->tx_ring_size;
10883}
10884
10885static int bnx2x_set_ringparam(struct net_device *dev,
10886 struct ethtool_ringparam *ering)
10887{
10888 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010889 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010890
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010891 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
10892 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
10893 return -EAGAIN;
10894 }
10895
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010896 if ((ering->rx_pending > MAX_RX_AVAIL) ||
10897 (ering->tx_pending > MAX_TX_AVAIL) ||
10898 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
10899 return -EINVAL;
10900
10901 bp->rx_ring_size = ering->rx_pending;
10902 bp->tx_ring_size = ering->tx_pending;
10903
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010904 if (netif_running(dev)) {
10905 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10906 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010907 }
10908
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010909 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010910}
10911
10912static void bnx2x_get_pauseparam(struct net_device *dev,
10913 struct ethtool_pauseparam *epause)
10914{
10915 struct bnx2x *bp = netdev_priv(dev);
10916
Eilon Greenstein356e2382009-02-12 08:38:32 +000010917 epause->autoneg = (bp->link_params.req_flow_ctrl ==
10918 BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010919 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
10920
David S. Millerc0700f92008-12-16 23:53:20 -080010921 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
10922 BNX2X_FLOW_CTRL_RX);
10923 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
10924 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010925
10926 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
10927 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
10928 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
10929}
10930
10931static int bnx2x_set_pauseparam(struct net_device *dev,
10932 struct ethtool_pauseparam *epause)
10933{
10934 struct bnx2x *bp = netdev_priv(dev);
10935
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010936 if (IS_E1HMF(bp))
10937 return 0;
10938
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010939 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
10940 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
10941 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
10942
David S. Millerc0700f92008-12-16 23:53:20 -080010943 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010944
10945 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -080010946 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010947
10948 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -080010949 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010950
David S. Millerc0700f92008-12-16 23:53:20 -080010951 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
10952 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010953
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010954 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010955 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -070010956 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -080010957 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010958 }
10959
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010960 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -080010961 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010962 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010963
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010964 DP(NETIF_MSG_LINK,
10965 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010966
10967 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010968 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010969 bnx2x_link_set(bp);
10970 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010971
10972 return 0;
10973}
10974
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010975static int bnx2x_set_flags(struct net_device *dev, u32 data)
10976{
10977 struct bnx2x *bp = netdev_priv(dev);
10978 int changed = 0;
10979 int rc = 0;
10980
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010981 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
10982 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
10983 return -EAGAIN;
10984 }
10985
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010986 /* TPA requires Rx CSUM offloading */
10987 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
Vladislav Zolotarovd43a7e62010-02-17 02:03:40 +000010988 if (!disable_tpa) {
10989 if (!(dev->features & NETIF_F_LRO)) {
10990 dev->features |= NETIF_F_LRO;
10991 bp->flags |= TPA_ENABLE_FLAG;
10992 changed = 1;
10993 }
10994 } else
10995 rc = -EINVAL;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010996 } else if (dev->features & NETIF_F_LRO) {
10997 dev->features &= ~NETIF_F_LRO;
10998 bp->flags &= ~TPA_ENABLE_FLAG;
10999 changed = 1;
11000 }
11001
11002 if (changed && netif_running(dev)) {
11003 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
11004 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
11005 }
11006
11007 return rc;
11008}
11009
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011010static u32 bnx2x_get_rx_csum(struct net_device *dev)
11011{
11012 struct bnx2x *bp = netdev_priv(dev);
11013
11014 return bp->rx_csum;
11015}
11016
11017static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
11018{
11019 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011020 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011021
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011022 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
11023 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
11024 return -EAGAIN;
11025 }
11026
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011027 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011028
11029 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
11030 TPA'ed packets will be discarded due to wrong TCP CSUM */
11031 if (!data) {
11032 u32 flags = ethtool_op_get_flags(dev);
11033
11034 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
11035 }
11036
11037 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011038}
11039
11040static int bnx2x_set_tso(struct net_device *dev, u32 data)
11041{
Eilon Greenstein755735e2008-06-23 20:35:13 -070011042 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011043 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -070011044 dev->features |= NETIF_F_TSO6;
11045 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011046 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -070011047 dev->features &= ~NETIF_F_TSO6;
11048 }
11049
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011050 return 0;
11051}
11052
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011053static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011054 char string[ETH_GSTRING_LEN];
11055} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011056 { "register_test (offline)" },
11057 { "memory_test (offline)" },
11058 { "loopback_test (offline)" },
11059 { "nvram_test (online)" },
11060 { "interrupt_test (online)" },
11061 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +000011062 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011063};
11064
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011065static int bnx2x_test_registers(struct bnx2x *bp)
11066{
11067 int idx, i, rc = -ENODEV;
11068 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011069 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011070 static const struct {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011071 u32 offset0;
11072 u32 offset1;
11073 u32 mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011074 } reg_tbl[] = {
11075/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
11076 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
11077 { HC_REG_AGG_INT_0, 4, 0x000003ff },
11078 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
11079 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
11080 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
11081 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
11082 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
11083 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
11084 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
11085/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
11086 { QM_REG_CONNNUM_0, 4, 0x000fffff },
11087 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
11088 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
11089 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
11090 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
11091 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
11092 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011093 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000011094 { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
11095/* 20 */ { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011096 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
11097 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
11098 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
11099 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
11100 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
11101 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
11102 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
11103 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000011104 { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
11105/* 30 */ { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011106 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
11107 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
11108 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
11109 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
11110 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
11111 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
11112
11113 { 0xffffffff, 0, 0x00000000 }
11114 };
11115
11116 if (!netif_running(bp->dev))
11117 return rc;
11118
11119 /* Repeat the test twice:
11120 First by writing 0x00000000, second by writing 0xffffffff */
11121 for (idx = 0; idx < 2; idx++) {
11122
11123 switch (idx) {
11124 case 0:
11125 wr_val = 0;
11126 break;
11127 case 1:
11128 wr_val = 0xffffffff;
11129 break;
11130 }
11131
11132 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
11133 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011134
11135 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
11136 mask = reg_tbl[i].mask;
11137
11138 save_val = REG_RD(bp, offset);
11139
11140 REG_WR(bp, offset, wr_val);
11141 val = REG_RD(bp, offset);
11142
11143 /* Restore the original register's value */
11144 REG_WR(bp, offset, save_val);
11145
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011146 /* verify value is as expected */
11147 if ((val & mask) != (wr_val & mask)) {
11148 DP(NETIF_MSG_PROBE,
11149 "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
11150 offset, val, wr_val, mask);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011151 goto test_reg_exit;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011152 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011153 }
11154 }
11155
11156 rc = 0;
11157
11158test_reg_exit:
11159 return rc;
11160}
11161
11162static int bnx2x_test_memory(struct bnx2x *bp)
11163{
11164 int i, j, rc = -ENODEV;
11165 u32 val;
11166 static const struct {
11167 u32 offset;
11168 int size;
11169 } mem_tbl[] = {
11170 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
11171 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
11172 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
11173 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
11174 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
11175 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
11176 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
11177
11178 { 0xffffffff, 0 }
11179 };
11180 static const struct {
11181 char *name;
11182 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011183 u32 e1_mask;
11184 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011185 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011186 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
11187 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
11188 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
11189 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
11190 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
11191 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011192
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011193 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011194 };
11195
11196 if (!netif_running(bp->dev))
11197 return rc;
11198
11199 /* Go through all the memories */
11200 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
11201 for (j = 0; j < mem_tbl[i].size; j++)
11202 REG_RD(bp, mem_tbl[i].offset + j*4);
11203
11204 /* Check the parity status */
11205 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
11206 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011207 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
11208 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011209 DP(NETIF_MSG_HW,
11210 "%s is 0x%x\n", prty_tbl[i].name, val);
11211 goto test_mem_exit;
11212 }
11213 }
11214
11215 rc = 0;
11216
11217test_mem_exit:
11218 return rc;
11219}
11220
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011221static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
11222{
11223 int cnt = 1000;
11224
11225 if (link_up)
11226 while (bnx2x_link_test(bp) && cnt--)
11227 msleep(10);
11228}
11229
11230static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
11231{
11232 unsigned int pkt_size, num_pkts, i;
11233 struct sk_buff *skb;
11234 unsigned char *packet;
Eilon Greensteinca003922009-08-12 22:53:28 -070011235 struct bnx2x_fastpath *fp_rx = &bp->fp[0];
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011236 struct bnx2x_fastpath *fp_tx = &bp->fp[0];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011237 u16 tx_start_idx, tx_idx;
11238 u16 rx_start_idx, rx_idx;
Eilon Greensteinca003922009-08-12 22:53:28 -070011239 u16 pkt_prod, bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011240 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070011241 struct eth_tx_start_bd *tx_start_bd;
11242 struct eth_tx_parse_bd *pbd = NULL;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011243 dma_addr_t mapping;
11244 union eth_rx_cqe *cqe;
11245 u8 cqe_fp_flags;
11246 struct sw_rx_bd *rx_buf;
11247 u16 len;
11248 int rc = -ENODEV;
11249
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011250 /* check the loopback mode */
11251 switch (loopback_mode) {
11252 case BNX2X_PHY_LOOPBACK:
11253 if (bp->link_params.loopback_mode != LOOPBACK_XGXS_10)
11254 return -EINVAL;
11255 break;
11256 case BNX2X_MAC_LOOPBACK:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011257 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011258 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011259 break;
11260 default:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011261 return -EINVAL;
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011262 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011263
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011264 /* prepare the loopback packet */
11265 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
11266 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011267 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
11268 if (!skb) {
11269 rc = -ENOMEM;
11270 goto test_loopback_exit;
11271 }
11272 packet = skb_put(skb, pkt_size);
11273 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
Eilon Greensteinca003922009-08-12 22:53:28 -070011274 memset(packet + ETH_ALEN, 0, ETH_ALEN);
11275 memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011276 for (i = ETH_HLEN; i < pkt_size; i++)
11277 packet[i] = (unsigned char) (i & 0xff);
11278
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011279 /* send the loopback packet */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011280 num_pkts = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070011281 tx_start_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
11282 rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011283
Eilon Greensteinca003922009-08-12 22:53:28 -070011284 pkt_prod = fp_tx->tx_pkt_prod++;
11285 tx_buf = &fp_tx->tx_buf_ring[TX_BD(pkt_prod)];
11286 tx_buf->first_bd = fp_tx->tx_bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011287 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070011288 tx_buf->flags = 0;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011289
Eilon Greensteinca003922009-08-12 22:53:28 -070011290 bd_prod = TX_BD(fp_tx->tx_bd_prod);
11291 tx_start_bd = &fp_tx->tx_desc_ring[bd_prod].start_bd;
FUJITA Tomonori1a983142010-04-04 01:51:03 +000011292 mapping = dma_map_single(&bp->pdev->dev, skb->data,
11293 skb_headlen(skb), DMA_TO_DEVICE);
Eilon Greensteinca003922009-08-12 22:53:28 -070011294 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
11295 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
11296 tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
11297 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
11298 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
11299 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
11300 tx_start_bd->general_data = ((UNICAST_ADDRESS <<
11301 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT) | 1);
11302
11303 /* turn on parsing and get a BD */
11304 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
11305 pbd = &fp_tx->tx_desc_ring[bd_prod].parse_bd;
11306
11307 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011308
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080011309 wmb();
11310
Eilon Greensteinca003922009-08-12 22:53:28 -070011311 fp_tx->tx_db.data.prod += 2;
11312 barrier();
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011313 DOORBELL(bp, fp_tx->index, fp_tx->tx_db.raw);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011314
11315 mmiowb();
11316
11317 num_pkts++;
Eilon Greensteinca003922009-08-12 22:53:28 -070011318 fp_tx->tx_bd_prod += 2; /* start + pbd */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011319
11320 udelay(100);
11321
Eilon Greensteinca003922009-08-12 22:53:28 -070011322 tx_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011323 if (tx_idx != tx_start_idx + num_pkts)
11324 goto test_loopback_exit;
11325
Eilon Greensteinca003922009-08-12 22:53:28 -070011326 rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011327 if (rx_idx != rx_start_idx + num_pkts)
11328 goto test_loopback_exit;
11329
Eilon Greensteinca003922009-08-12 22:53:28 -070011330 cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011331 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
11332 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
11333 goto test_loopback_rx_exit;
11334
11335 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
11336 if (len != pkt_size)
11337 goto test_loopback_rx_exit;
11338
Eilon Greensteinca003922009-08-12 22:53:28 -070011339 rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011340 skb = rx_buf->skb;
11341 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
11342 for (i = ETH_HLEN; i < pkt_size; i++)
11343 if (*(skb->data + i) != (unsigned char) (i & 0xff))
11344 goto test_loopback_rx_exit;
11345
11346 rc = 0;
11347
11348test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011349
Eilon Greensteinca003922009-08-12 22:53:28 -070011350 fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
11351 fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
11352 fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
11353 fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011354
11355 /* Update producers */
Eilon Greensteinca003922009-08-12 22:53:28 -070011356 bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
11357 fp_rx->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011358
11359test_loopback_exit:
11360 bp->link_params.loopback_mode = LOOPBACK_NONE;
11361
11362 return rc;
11363}
11364
11365static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
11366{
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011367 int rc = 0, res;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011368
Vladislav Zolotarov2145a922010-04-19 01:13:49 +000011369 if (BP_NOMCP(bp))
11370 return rc;
11371
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011372 if (!netif_running(bp->dev))
11373 return BNX2X_LOOPBACK_FAILED;
11374
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011375 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000011376 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011377
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011378 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up);
11379 if (res) {
11380 DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
11381 rc |= BNX2X_PHY_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011382 }
11383
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011384 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up);
11385 if (res) {
11386 DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
11387 rc |= BNX2X_MAC_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011388 }
11389
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000011390 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011391 bnx2x_netif_start(bp);
11392
11393 return rc;
11394}
11395
11396#define CRC32_RESIDUAL 0xdebb20e3
11397
11398static int bnx2x_test_nvram(struct bnx2x *bp)
11399{
11400 static const struct {
11401 int offset;
11402 int size;
11403 } nvram_tbl[] = {
11404 { 0, 0x14 }, /* bootstrap */
11405 { 0x14, 0xec }, /* dir */
11406 { 0x100, 0x350 }, /* manuf_info */
11407 { 0x450, 0xf0 }, /* feature_info */
11408 { 0x640, 0x64 }, /* upgrade_key_info */
11409 { 0x6a4, 0x64 },
11410 { 0x708, 0x70 }, /* manuf_key_info */
11411 { 0x778, 0x70 },
11412 { 0, 0 }
11413 };
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000011414 __be32 buf[0x350 / 4];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011415 u8 *data = (u8 *)buf;
11416 int i, rc;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011417 u32 magic, crc;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011418
Vladislav Zolotarov2145a922010-04-19 01:13:49 +000011419 if (BP_NOMCP(bp))
11420 return 0;
11421
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011422 rc = bnx2x_nvram_read(bp, 0, data, 4);
11423 if (rc) {
Eilon Greensteinf5372252009-02-12 08:38:30 +000011424 DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011425 goto test_nvram_exit;
11426 }
11427
11428 magic = be32_to_cpu(buf[0]);
11429 if (magic != 0x669955aa) {
11430 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
11431 rc = -ENODEV;
11432 goto test_nvram_exit;
11433 }
11434
11435 for (i = 0; nvram_tbl[i].size; i++) {
11436
11437 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
11438 nvram_tbl[i].size);
11439 if (rc) {
11440 DP(NETIF_MSG_PROBE,
Eilon Greensteinf5372252009-02-12 08:38:30 +000011441 "nvram_tbl[%d] read data (rc %d)\n", i, rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011442 goto test_nvram_exit;
11443 }
11444
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011445 crc = ether_crc_le(nvram_tbl[i].size, data);
11446 if (crc != CRC32_RESIDUAL) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011447 DP(NETIF_MSG_PROBE,
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011448 "nvram_tbl[%d] crc value (0x%08x)\n", i, crc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011449 rc = -ENODEV;
11450 goto test_nvram_exit;
11451 }
11452 }
11453
11454test_nvram_exit:
11455 return rc;
11456}
11457
11458static int bnx2x_test_intr(struct bnx2x *bp)
11459{
11460 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
11461 int i, rc;
11462
11463 if (!netif_running(bp->dev))
11464 return -ENODEV;
11465
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011466 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +000011467 if (CHIP_IS_E1(bp))
Vladislav Zolotarov0c43f432010-02-17 02:04:00 +000011468 /* use last unicast entries */
11469 config->hdr.offset = (BP_PORT(bp) ? 63 : 31);
Eilon Greensteinaf246402009-01-14 06:43:59 +000011470 else
11471 config->hdr.offset = BP_FUNC(bp);
Eilon Greenstein0626b892009-02-12 08:38:14 +000011472 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011473 config->hdr.reserved1 = 0;
11474
Michael Chane665bfd2009-10-10 13:46:54 +000011475 bp->set_mac_pending++;
11476 smp_wmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011477 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
11478 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
11479 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
11480 if (rc == 0) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011481 for (i = 0; i < 10; i++) {
11482 if (!bp->set_mac_pending)
11483 break;
Michael Chane665bfd2009-10-10 13:46:54 +000011484 smp_rmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011485 msleep_interruptible(10);
11486 }
11487 if (i == 10)
11488 rc = -ENODEV;
11489 }
11490
11491 return rc;
11492}
11493
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011494static void bnx2x_self_test(struct net_device *dev,
11495 struct ethtool_test *etest, u64 *buf)
11496{
11497 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011498
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011499 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
11500 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
11501 etest->flags |= ETH_TEST_FL_FAILED;
11502 return;
11503 }
11504
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011505 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
11506
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011507 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011508 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011509
Eilon Greenstein33471622008-08-13 15:59:08 -070011510 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011511 if (IS_E1HMF(bp))
11512 etest->flags &= ~ETH_TEST_FL_OFFLINE;
11513
11514 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Eilon Greenstein279abdf2009-07-21 05:47:22 +000011515 int port = BP_PORT(bp);
11516 u32 val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011517 u8 link_up;
11518
Eilon Greenstein279abdf2009-07-21 05:47:22 +000011519 /* save current value of input enable for TX port IF */
11520 val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
11521 /* disable input for TX port IF */
11522 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
11523
Eilon Greenstein061bc702009-10-15 00:18:47 -070011524 link_up = (bnx2x_link_test(bp) == 0);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011525 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
11526 bnx2x_nic_load(bp, LOAD_DIAG);
11527 /* wait until link state is restored */
11528 bnx2x_wait_for_link(bp, link_up);
11529
11530 if (bnx2x_test_registers(bp) != 0) {
11531 buf[0] = 1;
11532 etest->flags |= ETH_TEST_FL_FAILED;
11533 }
11534 if (bnx2x_test_memory(bp) != 0) {
11535 buf[1] = 1;
11536 etest->flags |= ETH_TEST_FL_FAILED;
11537 }
11538 buf[2] = bnx2x_test_loopback(bp, link_up);
11539 if (buf[2] != 0)
11540 etest->flags |= ETH_TEST_FL_FAILED;
11541
11542 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
Eilon Greenstein279abdf2009-07-21 05:47:22 +000011543
11544 /* restore input for TX port IF */
11545 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
11546
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011547 bnx2x_nic_load(bp, LOAD_NORMAL);
11548 /* wait until link state is restored */
11549 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011550 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011551 if (bnx2x_test_nvram(bp) != 0) {
11552 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011553 etest->flags |= ETH_TEST_FL_FAILED;
11554 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011555 if (bnx2x_test_intr(bp) != 0) {
11556 buf[4] = 1;
11557 etest->flags |= ETH_TEST_FL_FAILED;
11558 }
11559 if (bp->port.pmf)
11560 if (bnx2x_link_test(bp) != 0) {
11561 buf[5] = 1;
11562 etest->flags |= ETH_TEST_FL_FAILED;
11563 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011564
11565#ifdef BNX2X_EXTRA_DEBUG
11566 bnx2x_panic_dump(bp);
11567#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011568}
11569
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011570static const struct {
11571 long offset;
11572 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +000011573 u8 string[ETH_GSTRING_LEN];
11574} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
11575/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
11576 { Q_STATS_OFFSET32(error_bytes_received_hi),
11577 8, "[%d]: rx_error_bytes" },
11578 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
11579 8, "[%d]: rx_ucast_packets" },
11580 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
11581 8, "[%d]: rx_mcast_packets" },
11582 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
11583 8, "[%d]: rx_bcast_packets" },
11584 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
11585 { Q_STATS_OFFSET32(rx_err_discard_pkt),
11586 4, "[%d]: rx_phy_ip_err_discards"},
11587 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
11588 4, "[%d]: rx_skb_alloc_discard" },
11589 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
11590
11591/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
11592 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011593 8, "[%d]: tx_ucast_packets" },
11594 { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
11595 8, "[%d]: tx_mcast_packets" },
11596 { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
11597 8, "[%d]: tx_bcast_packets" }
Eilon Greensteinde832a52009-02-12 08:36:33 +000011598};
11599
11600static const struct {
11601 long offset;
11602 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011603 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011604#define STATS_FLAGS_PORT 1
11605#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +000011606#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011607 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011608} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +000011609/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
11610 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011611 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011612 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011613 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011614 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011615 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011616 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011617 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011618 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011619 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011620 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011621 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011622 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000011623 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
11624 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
11625 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
11626 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
11627/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
11628 8, STATS_FLAGS_PORT, "rx_fragments" },
11629 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
11630 8, STATS_FLAGS_PORT, "rx_jabbers" },
11631 { STATS_OFFSET32(no_buff_discard_hi),
11632 8, STATS_FLAGS_BOTH, "rx_discards" },
11633 { STATS_OFFSET32(mac_filter_discard),
11634 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
11635 { STATS_OFFSET32(xxoverflow_discard),
11636 4, STATS_FLAGS_PORT, "rx_fw_discards" },
11637 { STATS_OFFSET32(brb_drop_hi),
11638 8, STATS_FLAGS_PORT, "rx_brb_discard" },
11639 { STATS_OFFSET32(brb_truncate_hi),
11640 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
11641 { STATS_OFFSET32(pause_frames_received_hi),
11642 8, STATS_FLAGS_PORT, "rx_pause_frames" },
11643 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
11644 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
11645 { STATS_OFFSET32(nig_timer_max),
11646 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
11647/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
11648 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
11649 { STATS_OFFSET32(rx_skb_alloc_failed),
11650 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
11651 { STATS_OFFSET32(hw_csum_err),
11652 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
11653
11654 { STATS_OFFSET32(total_bytes_transmitted_hi),
11655 8, STATS_FLAGS_BOTH, "tx_bytes" },
11656 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
11657 8, STATS_FLAGS_PORT, "tx_error_bytes" },
11658 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011659 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
11660 { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
11661 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
11662 { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
11663 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000011664 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
11665 8, STATS_FLAGS_PORT, "tx_mac_errors" },
11666 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
11667 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011668/* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011669 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011670 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011671 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011672 { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011673 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011674 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011675 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011676 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011677 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011678 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011679 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011680 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011681 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011682 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011683 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011684 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011685 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011686 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011687 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011688/* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011689 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011690 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011691 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011692 { STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011693 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000011694 { STATS_OFFSET32(pause_frames_sent_hi),
11695 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011696};
11697
Eilon Greensteinde832a52009-02-12 08:36:33 +000011698#define IS_PORT_STAT(i) \
11699 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
11700#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
11701#define IS_E1HMF_MODE_STAT(bp) \
Joe Perches7995c642010-02-17 15:01:52 +000011702 (IS_E1HMF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011703
Ben Hutchings15f0a392009-10-01 11:58:24 +000011704static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
11705{
11706 struct bnx2x *bp = netdev_priv(dev);
11707 int i, num_stats;
11708
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011709 switch (stringset) {
Ben Hutchings15f0a392009-10-01 11:58:24 +000011710 case ETH_SS_STATS:
11711 if (is_multi(bp)) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011712 num_stats = BNX2X_NUM_Q_STATS * bp->num_queues;
Ben Hutchings15f0a392009-10-01 11:58:24 +000011713 if (!IS_E1HMF_MODE_STAT(bp))
11714 num_stats += BNX2X_NUM_STATS;
11715 } else {
11716 if (IS_E1HMF_MODE_STAT(bp)) {
11717 num_stats = 0;
11718 for (i = 0; i < BNX2X_NUM_STATS; i++)
11719 if (IS_FUNC_STAT(i))
11720 num_stats++;
11721 } else
11722 num_stats = BNX2X_NUM_STATS;
11723 }
11724 return num_stats;
11725
11726 case ETH_SS_TEST:
11727 return BNX2X_NUM_TESTS;
11728
11729 default:
11730 return -EINVAL;
11731 }
11732}
11733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011734static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
11735{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011736 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000011737 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011738
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011739 switch (stringset) {
11740 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +000011741 if (is_multi(bp)) {
11742 k = 0;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011743 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000011744 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
11745 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
11746 bnx2x_q_stats_arr[j].string, i);
11747 k += BNX2X_NUM_Q_STATS;
11748 }
11749 if (IS_E1HMF_MODE_STAT(bp))
11750 break;
11751 for (j = 0; j < BNX2X_NUM_STATS; j++)
11752 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
11753 bnx2x_stats_arr[j].string);
11754 } else {
11755 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
11756 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
11757 continue;
11758 strcpy(buf + j*ETH_GSTRING_LEN,
11759 bnx2x_stats_arr[i].string);
11760 j++;
11761 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011762 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011763 break;
11764
11765 case ETH_SS_TEST:
11766 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
11767 break;
11768 }
11769}
11770
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011771static void bnx2x_get_ethtool_stats(struct net_device *dev,
11772 struct ethtool_stats *stats, u64 *buf)
11773{
11774 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000011775 u32 *hw_stats, *offset;
11776 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011777
Eilon Greensteinde832a52009-02-12 08:36:33 +000011778 if (is_multi(bp)) {
11779 k = 0;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011780 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000011781 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
11782 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
11783 if (bnx2x_q_stats_arr[j].size == 0) {
11784 /* skip this counter */
11785 buf[k + j] = 0;
11786 continue;
11787 }
11788 offset = (hw_stats +
11789 bnx2x_q_stats_arr[j].offset);
11790 if (bnx2x_q_stats_arr[j].size == 4) {
11791 /* 4-byte counter */
11792 buf[k + j] = (u64) *offset;
11793 continue;
11794 }
11795 /* 8-byte counter */
11796 buf[k + j] = HILO_U64(*offset, *(offset + 1));
11797 }
11798 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011799 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000011800 if (IS_E1HMF_MODE_STAT(bp))
11801 return;
11802 hw_stats = (u32 *)&bp->eth_stats;
11803 for (j = 0; j < BNX2X_NUM_STATS; j++) {
11804 if (bnx2x_stats_arr[j].size == 0) {
11805 /* skip this counter */
11806 buf[k + j] = 0;
11807 continue;
11808 }
11809 offset = (hw_stats + bnx2x_stats_arr[j].offset);
11810 if (bnx2x_stats_arr[j].size == 4) {
11811 /* 4-byte counter */
11812 buf[k + j] = (u64) *offset;
11813 continue;
11814 }
11815 /* 8-byte counter */
11816 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011817 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000011818 } else {
11819 hw_stats = (u32 *)&bp->eth_stats;
11820 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
11821 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
11822 continue;
11823 if (bnx2x_stats_arr[i].size == 0) {
11824 /* skip this counter */
11825 buf[j] = 0;
11826 j++;
11827 continue;
11828 }
11829 offset = (hw_stats + bnx2x_stats_arr[i].offset);
11830 if (bnx2x_stats_arr[i].size == 4) {
11831 /* 4-byte counter */
11832 buf[j] = (u64) *offset;
11833 j++;
11834 continue;
11835 }
11836 /* 8-byte counter */
11837 buf[j] = HILO_U64(*offset, *(offset + 1));
11838 j++;
11839 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011840 }
11841}
11842
11843static int bnx2x_phys_id(struct net_device *dev, u32 data)
11844{
11845 struct bnx2x *bp = netdev_priv(dev);
11846 int i;
11847
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011848 if (!netif_running(dev))
11849 return 0;
11850
11851 if (!bp->port.pmf)
11852 return 0;
11853
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011854 if (data == 0)
11855 data = 2;
11856
11857 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011858 if ((i % 2) == 0)
Yaniv Rosner7846e472009-11-05 19:18:07 +020011859 bnx2x_set_led(&bp->link_params, LED_MODE_OPER,
11860 SPEED_1000);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011861 else
Yaniv Rosner7846e472009-11-05 19:18:07 +020011862 bnx2x_set_led(&bp->link_params, LED_MODE_OFF, 0);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011863
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011864 msleep_interruptible(500);
11865 if (signal_pending(current))
11866 break;
11867 }
11868
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011869 if (bp->link_vars.link_up)
Yaniv Rosner7846e472009-11-05 19:18:07 +020011870 bnx2x_set_led(&bp->link_params, LED_MODE_OPER,
11871 bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011872
11873 return 0;
11874}
11875
Stephen Hemminger0fc0b732009-09-02 01:03:33 -070011876static const struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011877 .get_settings = bnx2x_get_settings,
11878 .set_settings = bnx2x_set_settings,
11879 .get_drvinfo = bnx2x_get_drvinfo,
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000011880 .get_regs_len = bnx2x_get_regs_len,
11881 .get_regs = bnx2x_get_regs,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011882 .get_wol = bnx2x_get_wol,
11883 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011884 .get_msglevel = bnx2x_get_msglevel,
11885 .set_msglevel = bnx2x_set_msglevel,
11886 .nway_reset = bnx2x_nway_reset,
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070011887 .get_link = bnx2x_get_link,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011888 .get_eeprom_len = bnx2x_get_eeprom_len,
11889 .get_eeprom = bnx2x_get_eeprom,
11890 .set_eeprom = bnx2x_set_eeprom,
11891 .get_coalesce = bnx2x_get_coalesce,
11892 .set_coalesce = bnx2x_set_coalesce,
11893 .get_ringparam = bnx2x_get_ringparam,
11894 .set_ringparam = bnx2x_set_ringparam,
11895 .get_pauseparam = bnx2x_get_pauseparam,
11896 .set_pauseparam = bnx2x_set_pauseparam,
11897 .get_rx_csum = bnx2x_get_rx_csum,
11898 .set_rx_csum = bnx2x_set_rx_csum,
11899 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -070011900 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011901 .set_flags = bnx2x_set_flags,
11902 .get_flags = ethtool_op_get_flags,
11903 .get_sg = ethtool_op_get_sg,
11904 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011905 .get_tso = ethtool_op_get_tso,
11906 .set_tso = bnx2x_set_tso,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011907 .self_test = bnx2x_self_test,
Ben Hutchings15f0a392009-10-01 11:58:24 +000011908 .get_sset_count = bnx2x_get_sset_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011909 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011910 .phys_id = bnx2x_phys_id,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011911 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011912};
11913
11914/* end of ethtool_ops */
11915
11916/****************************************************************************
11917* General service functions
11918****************************************************************************/
11919
11920static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
11921{
11922 u16 pmcsr;
11923
11924 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
11925
11926 switch (state) {
11927 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011928 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011929 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
11930 PCI_PM_CTRL_PME_STATUS));
11931
11932 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -070011933 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011934 msleep(20);
11935 break;
11936
11937 case PCI_D3hot:
11938 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
11939 pmcsr |= 3;
11940
11941 if (bp->wol)
11942 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
11943
11944 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
11945 pmcsr);
11946
11947 /* No more memory access after this point until
11948 * device is brought back to D0.
11949 */
11950 break;
11951
11952 default:
11953 return -EINVAL;
11954 }
11955 return 0;
11956}
11957
Eilon Greenstein237907c2009-01-14 06:42:44 +000011958static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
11959{
11960 u16 rx_cons_sb;
11961
11962 /* Tell compiler that status block fields can change */
11963 barrier();
11964 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
11965 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
11966 rx_cons_sb++;
11967 return (fp->rx_comp_cons != rx_cons_sb);
11968}
11969
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011970/*
11971 * net_device service functions
11972 */
11973
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011974static int bnx2x_poll(struct napi_struct *napi, int budget)
11975{
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011976 int work_done = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011977 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
11978 napi);
11979 struct bnx2x *bp = fp->bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011980
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011981 while (1) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011982#ifdef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011983 if (unlikely(bp->panic)) {
11984 napi_complete(napi);
11985 return 0;
11986 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011987#endif
11988
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011989 if (bnx2x_has_tx_work(fp))
11990 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011991
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011992 if (bnx2x_has_rx_work(fp)) {
11993 work_done += bnx2x_rx_int(fp, budget - work_done);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011994
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011995 /* must not complete if we consumed full budget */
11996 if (work_done >= budget)
11997 break;
11998 }
Eilon Greenstein356e2382009-02-12 08:38:32 +000011999
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012000 /* Fall out from the NAPI loop if needed */
12001 if (!(bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
12002 bnx2x_update_fpsb_idx(fp);
12003 /* bnx2x_has_rx_work() reads the status block, thus we need
12004 * to ensure that status block indices have been actually read
12005 * (bnx2x_update_fpsb_idx) prior to this check
12006 * (bnx2x_has_rx_work) so that we won't write the "newer"
12007 * value of the status block to IGU (if there was a DMA right
12008 * after bnx2x_has_rx_work and if there is no rmb, the memory
12009 * reading (bnx2x_update_fpsb_idx) may be postponed to right
12010 * before bnx2x_ack_sb). In this case there will never be
12011 * another interrupt until there is another update of the
12012 * status block, while there is still unhandled work.
12013 */
12014 rmb();
12015
12016 if (!(bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
12017 napi_complete(napi);
12018 /* Re-enable interrupts */
12019 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
12020 le16_to_cpu(fp->fp_c_idx),
12021 IGU_INT_NOP, 1);
12022 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
12023 le16_to_cpu(fp->fp_u_idx),
12024 IGU_INT_ENABLE, 1);
12025 break;
12026 }
12027 }
Eilon Greenstein8534f322009-03-02 07:59:45 +000012028 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012029
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012030 return work_done;
12031}
12032
Eilon Greenstein755735e2008-06-23 20:35:13 -070012033
12034/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -070012035 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735e2008-06-23 20:35:13 -070012036 * we use one mapping for both BDs
12037 * So far this has only been observed to happen
12038 * in Other Operating Systems(TM)
12039 */
12040static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
12041 struct bnx2x_fastpath *fp,
Eilon Greensteinca003922009-08-12 22:53:28 -070012042 struct sw_tx_bd *tx_buf,
12043 struct eth_tx_start_bd **tx_bd, u16 hlen,
Eilon Greenstein755735e2008-06-23 20:35:13 -070012044 u16 bd_prod, int nbd)
12045{
Eilon Greensteinca003922009-08-12 22:53:28 -070012046 struct eth_tx_start_bd *h_tx_bd = *tx_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012047 struct eth_tx_bd *d_tx_bd;
12048 dma_addr_t mapping;
12049 int old_len = le16_to_cpu(h_tx_bd->nbytes);
12050
12051 /* first fix first BD */
12052 h_tx_bd->nbd = cpu_to_le16(nbd);
12053 h_tx_bd->nbytes = cpu_to_le16(hlen);
12054
12055 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
12056 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
12057 h_tx_bd->addr_lo, h_tx_bd->nbd);
12058
12059 /* now get a new data BD
12060 * (after the pbd) and fill it */
12061 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070012062 d_tx_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012063
12064 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
12065 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
12066
12067 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
12068 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
12069 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070012070
12071 /* this marks the BD as one that has no individual mapping */
12072 tx_buf->flags |= BNX2X_TSO_SPLIT_BD;
12073
Eilon Greenstein755735e2008-06-23 20:35:13 -070012074 DP(NETIF_MSG_TX_QUEUED,
12075 "TSO split data size is %d (%x:%x)\n",
12076 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
12077
Eilon Greensteinca003922009-08-12 22:53:28 -070012078 /* update tx_bd */
12079 *tx_bd = (struct eth_tx_start_bd *)d_tx_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012080
12081 return bd_prod;
12082}
12083
12084static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
12085{
12086 if (fix > 0)
12087 csum = (u16) ~csum_fold(csum_sub(csum,
12088 csum_partial(t_header - fix, fix, 0)));
12089
12090 else if (fix < 0)
12091 csum = (u16) ~csum_fold(csum_add(csum,
12092 csum_partial(t_header, -fix, 0)));
12093
12094 return swab16(csum);
12095}
12096
12097static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
12098{
12099 u32 rc;
12100
12101 if (skb->ip_summed != CHECKSUM_PARTIAL)
12102 rc = XMIT_PLAIN;
12103
12104 else {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000012105 if (skb->protocol == htons(ETH_P_IPV6)) {
Eilon Greenstein755735e2008-06-23 20:35:13 -070012106 rc = XMIT_CSUM_V6;
12107 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
12108 rc |= XMIT_CSUM_TCP;
12109
12110 } else {
12111 rc = XMIT_CSUM_V4;
12112 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
12113 rc |= XMIT_CSUM_TCP;
12114 }
12115 }
12116
12117 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
Eilon Greensteind6a2f982009-11-09 06:09:22 +000012118 rc |= (XMIT_GSO_V4 | XMIT_CSUM_V4 | XMIT_CSUM_TCP);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012119
12120 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
Eilon Greensteind6a2f982009-11-09 06:09:22 +000012121 rc |= (XMIT_GSO_V6 | XMIT_CSUM_TCP | XMIT_CSUM_V6);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012122
12123 return rc;
12124}
12125
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012126#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000012127/* check if packet requires linearization (packet is too fragmented)
12128 no need to check fragmentation if page size > 8K (there will be no
12129 violation to FW restrictions) */
Eilon Greenstein755735e2008-06-23 20:35:13 -070012130static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
12131 u32 xmit_type)
12132{
12133 int to_copy = 0;
12134 int hlen = 0;
12135 int first_bd_sz = 0;
12136
12137 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
12138 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
12139
12140 if (xmit_type & XMIT_GSO) {
12141 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
12142 /* Check if LSO packet needs to be copied:
12143 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
12144 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -070012145 /* Number of windows to check */
Eilon Greenstein755735e2008-06-23 20:35:13 -070012146 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
12147 int wnd_idx = 0;
12148 int frag_idx = 0;
12149 u32 wnd_sum = 0;
12150
12151 /* Headers length */
12152 hlen = (int)(skb_transport_header(skb) - skb->data) +
12153 tcp_hdrlen(skb);
12154
12155 /* Amount of data (w/o headers) on linear part of SKB*/
12156 first_bd_sz = skb_headlen(skb) - hlen;
12157
12158 wnd_sum = first_bd_sz;
12159
12160 /* Calculate the first sum - it's special */
12161 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
12162 wnd_sum +=
12163 skb_shinfo(skb)->frags[frag_idx].size;
12164
12165 /* If there was data on linear skb data - check it */
12166 if (first_bd_sz > 0) {
12167 if (unlikely(wnd_sum < lso_mss)) {
12168 to_copy = 1;
12169 goto exit_lbl;
12170 }
12171
12172 wnd_sum -= first_bd_sz;
12173 }
12174
12175 /* Others are easier: run through the frag list and
12176 check all windows */
12177 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
12178 wnd_sum +=
12179 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
12180
12181 if (unlikely(wnd_sum < lso_mss)) {
12182 to_copy = 1;
12183 break;
12184 }
12185 wnd_sum -=
12186 skb_shinfo(skb)->frags[wnd_idx].size;
12187 }
Eilon Greenstein755735e2008-06-23 20:35:13 -070012188 } else {
12189 /* in non-LSO too fragmented packet should always
12190 be linearized */
12191 to_copy = 1;
12192 }
12193 }
12194
12195exit_lbl:
12196 if (unlikely(to_copy))
12197 DP(NETIF_MSG_TX_QUEUED,
12198 "Linearization IS REQUIRED for %s packet. "
12199 "num_frags %d hlen %d first_bd_sz %d\n",
12200 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
12201 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
12202
12203 return to_copy;
12204}
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012205#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070012206
12207/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012208 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735e2008-06-23 20:35:13 -070012209 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012210 */
Stephen Hemminger613573252009-08-31 19:50:58 +000012211static netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012212{
12213 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012214 struct bnx2x_fastpath *fp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012215 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012216 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070012217 struct eth_tx_start_bd *tx_start_bd;
12218 struct eth_tx_bd *tx_data_bd, *total_pkt_bd = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012219 struct eth_tx_parse_bd *pbd = NULL;
12220 u16 pkt_prod, bd_prod;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012221 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012222 dma_addr_t mapping;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012223 u32 xmit_type = bnx2x_xmit_type(bp, skb);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012224 int i;
12225 u8 hlen = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070012226 __le16 pkt_size = 0;
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000012227 struct ethhdr *eth;
12228 u8 mac_type = UNICAST_ADDRESS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012229
12230#ifdef BNX2X_STOP_ON_ERROR
12231 if (unlikely(bp->panic))
12232 return NETDEV_TX_BUSY;
12233#endif
12234
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012235 fp_index = skb_get_queue_mapping(skb);
12236 txq = netdev_get_tx_queue(dev, fp_index);
12237
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012238 fp = &bp->fp[fp_index];
Eilon Greenstein755735e2008-06-23 20:35:13 -070012239
Yitchak Gertner231fd582008-08-25 15:27:06 -070012240 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012241 fp->eth_q_stats.driver_xoff++;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012242 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012243 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
12244 return NETDEV_TX_BUSY;
12245 }
12246
Eilon Greenstein755735e2008-06-23 20:35:13 -070012247 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
12248 " gso type %x xmit_type %x\n",
12249 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
12250 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
12251
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000012252 eth = (struct ethhdr *)skb->data;
12253
12254 /* set flag according to packet type (UNICAST_ADDRESS is default)*/
12255 if (unlikely(is_multicast_ether_addr(eth->h_dest))) {
12256 if (is_broadcast_ether_addr(eth->h_dest))
12257 mac_type = BROADCAST_ADDRESS;
12258 else
12259 mac_type = MULTICAST_ADDRESS;
12260 }
12261
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012262#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000012263 /* First, check if we need to linearize the skb (due to FW
12264 restrictions). No need to check fragmentation if page size > 8K
12265 (there will be no violation to FW restrictions) */
Eilon Greenstein755735e2008-06-23 20:35:13 -070012266 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
12267 /* Statistics of linearization */
12268 bp->lin_cnt++;
12269 if (skb_linearize(skb) != 0) {
12270 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
12271 "silently dropping this SKB\n");
12272 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070012273 return NETDEV_TX_OK;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012274 }
12275 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012276#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070012277
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012278 /*
Eilon Greenstein755735e2008-06-23 20:35:13 -070012279 Please read carefully. First we use one BD which we mark as start,
Eilon Greensteinca003922009-08-12 22:53:28 -070012280 then we have a parsing info BD (used for TSO or xsum),
Eilon Greenstein755735e2008-06-23 20:35:13 -070012281 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012282 (don't forget to mark the last one as last,
12283 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735e2008-06-23 20:35:13 -070012284 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012285 */
12286
12287 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012288 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012289
Eilon Greenstein755735e2008-06-23 20:35:13 -070012290 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012291 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
Eilon Greensteinca003922009-08-12 22:53:28 -070012292 tx_start_bd = &fp->tx_desc_ring[bd_prod].start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012293
Eilon Greensteinca003922009-08-12 22:53:28 -070012294 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000012295 tx_start_bd->general_data = (mac_type <<
12296 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070012297 /* header nbd */
Eilon Greensteinca003922009-08-12 22:53:28 -070012298 tx_start_bd->general_data |= (1 << ETH_TX_START_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012299
Eilon Greenstein755735e2008-06-23 20:35:13 -070012300 /* remember the first BD of the packet */
12301 tx_buf->first_bd = fp->tx_bd_prod;
12302 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070012303 tx_buf->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012304
12305 DP(NETIF_MSG_TX_QUEUED,
12306 "sending pkt %u @%p next_idx %u bd %u @%p\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070012307 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_start_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012308
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012309#ifdef BCM_VLAN
12310 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
12311 (bp->flags & HW_VLAN_TX_FLAG)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070012312 tx_start_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
12313 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012314 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012315#endif
Eilon Greensteinca003922009-08-12 22:53:28 -070012316 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012317
Eilon Greensteinca003922009-08-12 22:53:28 -070012318 /* turn on parsing and get a BD */
12319 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
12320 pbd = &fp->tx_desc_ring[bd_prod].parse_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012321
Eilon Greensteinca003922009-08-12 22:53:28 -070012322 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012323
12324 if (xmit_type & XMIT_CSUM) {
Eilon Greensteinca003922009-08-12 22:53:28 -070012325 hlen = (skb_network_header(skb) - skb->data) / 2;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012326
12327 /* for now NS flag is not used in Linux */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000012328 pbd->global_data =
12329 (hlen | ((skb->protocol == cpu_to_be16(ETH_P_8021Q)) <<
12330 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012331
12332 pbd->ip_hlen = (skb_transport_header(skb) -
12333 skb_network_header(skb)) / 2;
12334
12335 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
12336
12337 pbd->total_hlen = cpu_to_le16(hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070012338 hlen = hlen*2;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012339
Eilon Greensteinca003922009-08-12 22:53:28 -070012340 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_L4_CSUM;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012341
12342 if (xmit_type & XMIT_CSUM_V4)
Eilon Greensteinca003922009-08-12 22:53:28 -070012343 tx_start_bd->bd_flags.as_bitfield |=
Eilon Greenstein755735e2008-06-23 20:35:13 -070012344 ETH_TX_BD_FLAGS_IP_CSUM;
12345 else
Eilon Greensteinca003922009-08-12 22:53:28 -070012346 tx_start_bd->bd_flags.as_bitfield |=
12347 ETH_TX_BD_FLAGS_IPV6;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012348
12349 if (xmit_type & XMIT_CSUM_TCP) {
12350 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
12351
12352 } else {
12353 s8 fix = SKB_CS_OFF(skb); /* signed! */
12354
Eilon Greensteinca003922009-08-12 22:53:28 -070012355 pbd->global_data |= ETH_TX_PARSE_BD_UDP_CS_FLG;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012356
12357 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070012358 "hlen %d fix %d csum before fix %x\n",
12359 le16_to_cpu(pbd->total_hlen), fix, SKB_CS(skb));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012360
12361 /* HW bug: fixup the CSUM */
12362 pbd->tcp_pseudo_csum =
12363 bnx2x_csum_fix(skb_transport_header(skb),
12364 SKB_CS(skb), fix);
12365
12366 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
12367 pbd->tcp_pseudo_csum);
12368 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012369 }
12370
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012371 mapping = dma_map_single(&bp->pdev->dev, skb->data,
12372 skb_headlen(skb), DMA_TO_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012373
Eilon Greensteinca003922009-08-12 22:53:28 -070012374 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
12375 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
12376 nbd = skb_shinfo(skb)->nr_frags + 2; /* start_bd + pbd + frags */
12377 tx_start_bd->nbd = cpu_to_le16(nbd);
12378 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
12379 pkt_size = tx_start_bd->nbytes;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012380
12381 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735e2008-06-23 20:35:13 -070012382 " nbytes %d flags %x vlan %x\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070012383 tx_start_bd, tx_start_bd->addr_hi, tx_start_bd->addr_lo,
12384 le16_to_cpu(tx_start_bd->nbd), le16_to_cpu(tx_start_bd->nbytes),
12385 tx_start_bd->bd_flags.as_bitfield, le16_to_cpu(tx_start_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012386
Eilon Greenstein755735e2008-06-23 20:35:13 -070012387 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012388
12389 DP(NETIF_MSG_TX_QUEUED,
12390 "TSO packet len %d hlen %d total len %d tso size %d\n",
12391 skb->len, hlen, skb_headlen(skb),
12392 skb_shinfo(skb)->gso_size);
12393
Eilon Greensteinca003922009-08-12 22:53:28 -070012394 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012395
Eilon Greenstein755735e2008-06-23 20:35:13 -070012396 if (unlikely(skb_headlen(skb) > hlen))
Eilon Greensteinca003922009-08-12 22:53:28 -070012397 bd_prod = bnx2x_tx_split(bp, fp, tx_buf, &tx_start_bd,
12398 hlen, bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012399
12400 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
12401 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012402 pbd->tcp_flags = pbd_tcp_flags(skb);
12403
12404 if (xmit_type & XMIT_GSO_V4) {
12405 pbd->ip_id = swab16(ip_hdr(skb)->id);
12406 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012407 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
12408 ip_hdr(skb)->daddr,
12409 0, IPPROTO_TCP, 0));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012410
12411 } else
12412 pbd->tcp_pseudo_csum =
12413 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
12414 &ipv6_hdr(skb)->daddr,
12415 0, IPPROTO_TCP, 0));
12416
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012417 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
12418 }
Eilon Greensteinca003922009-08-12 22:53:28 -070012419 tx_data_bd = (struct eth_tx_bd *)tx_start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012420
Eilon Greenstein755735e2008-06-23 20:35:13 -070012421 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
12422 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012423
Eilon Greenstein755735e2008-06-23 20:35:13 -070012424 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070012425 tx_data_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
12426 if (total_pkt_bd == NULL)
12427 total_pkt_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012428
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012429 mapping = dma_map_page(&bp->pdev->dev, frag->page,
12430 frag->page_offset,
12431 frag->size, DMA_TO_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012432
Eilon Greensteinca003922009-08-12 22:53:28 -070012433 tx_data_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
12434 tx_data_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
12435 tx_data_bd->nbytes = cpu_to_le16(frag->size);
12436 le16_add_cpu(&pkt_size, frag->size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012437
Eilon Greenstein755735e2008-06-23 20:35:13 -070012438 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070012439 "frag %d bd @%p addr (%x:%x) nbytes %d\n",
12440 i, tx_data_bd, tx_data_bd->addr_hi, tx_data_bd->addr_lo,
12441 le16_to_cpu(tx_data_bd->nbytes));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012442 }
12443
Eilon Greensteinca003922009-08-12 22:53:28 -070012444 DP(NETIF_MSG_TX_QUEUED, "last bd @%p\n", tx_data_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012445
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012446 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
12447
Eilon Greenstein755735e2008-06-23 20:35:13 -070012448 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012449 * if the packet contains or ends with it
12450 */
12451 if (TX_BD_POFF(bd_prod) < nbd)
12452 nbd++;
12453
Eilon Greensteinca003922009-08-12 22:53:28 -070012454 if (total_pkt_bd != NULL)
12455 total_pkt_bd->total_pkt_bytes = pkt_size;
12456
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012457 if (pbd)
12458 DP(NETIF_MSG_TX_QUEUED,
12459 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
12460 " tcp_flags %x xsum %x seq %u hlen %u\n",
12461 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
12462 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -070012463 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012464
Eilon Greenstein755735e2008-06-23 20:35:13 -070012465 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012466
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080012467 /*
12468 * Make sure that the BD data is updated before updating the producer
12469 * since FW might read the BD right after the producer is updated.
12470 * This is only applicable for weak-ordered memory model archs such
12471 * as IA-64. The following barrier is also mandatory since FW will
12472 * assumes packets must have BDs.
12473 */
12474 wmb();
12475
Eilon Greensteinca003922009-08-12 22:53:28 -070012476 fp->tx_db.data.prod += nbd;
12477 barrier();
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012478 DOORBELL(bp, fp->index, fp->tx_db.raw);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012479
12480 mmiowb();
12481
Eilon Greenstein755735e2008-06-23 20:35:13 -070012482 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012483
12484 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070012485 netif_tx_stop_queue(txq);
Stanislaw Gruszka9baddeb2010-03-09 06:55:02 +000012486
12487 /* paired memory barrier is in bnx2x_tx_int(), we have to keep
12488 * ordering of set_bit() in netif_tx_stop_queue() and read of
12489 * fp->bd_tx_cons */
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080012490 smp_mb();
Stanislaw Gruszka9baddeb2010-03-09 06:55:02 +000012491
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012492 fp->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012493 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012494 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012495 }
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012496 fp->tx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012497
12498 return NETDEV_TX_OK;
12499}
12500
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012501/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012502static int bnx2x_open(struct net_device *dev)
12503{
12504 struct bnx2x *bp = netdev_priv(dev);
12505
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012506 netif_carrier_off(dev);
12507
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012508 bnx2x_set_power_state(bp, PCI_D0);
12509
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012510 if (!bnx2x_reset_is_done(bp)) {
12511 do {
12512 /* Reset MCP mail box sequence if there is on going
12513 * recovery
12514 */
12515 bp->fw_seq = 0;
12516
12517 /* If it's the first function to load and reset done
12518 * is still not cleared it may mean that. We don't
12519 * check the attention state here because it may have
12520 * already been cleared by a "common" reset but we
12521 * shell proceed with "process kill" anyway.
12522 */
12523 if ((bnx2x_get_load_cnt(bp) == 0) &&
12524 bnx2x_trylock_hw_lock(bp,
12525 HW_LOCK_RESOURCE_RESERVED_08) &&
12526 (!bnx2x_leader_reset(bp))) {
12527 DP(NETIF_MSG_HW, "Recovered in open\n");
12528 break;
12529 }
12530
12531 bnx2x_set_power_state(bp, PCI_D3hot);
12532
12533 printk(KERN_ERR"%s: Recovery flow hasn't been properly"
12534 " completed yet. Try again later. If u still see this"
12535 " message after a few retries then power cycle is"
12536 " required.\n", bp->dev->name);
12537
12538 return -EAGAIN;
12539 } while (0);
12540 }
12541
12542 bp->recovery_state = BNX2X_RECOVERY_DONE;
12543
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012544 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012545}
12546
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012547/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012548static int bnx2x_close(struct net_device *dev)
12549{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012550 struct bnx2x *bp = netdev_priv(dev);
12551
12552 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012553 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
12554 if (atomic_read(&bp->pdev->enable_cnt) == 1)
12555 if (!CHIP_REV_IS_SLOW(bp))
12556 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012557
12558 return 0;
12559}
12560
Eilon Greensteinf5372252009-02-12 08:38:30 +000012561/* called with netif_tx_lock from dev_mcast.c */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012562static void bnx2x_set_rx_mode(struct net_device *dev)
12563{
12564 struct bnx2x *bp = netdev_priv(dev);
12565 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
12566 int port = BP_PORT(bp);
12567
12568 if (bp->state != BNX2X_STATE_OPEN) {
12569 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12570 return;
12571 }
12572
12573 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
12574
12575 if (dev->flags & IFF_PROMISC)
12576 rx_mode = BNX2X_RX_MODE_PROMISC;
12577
12578 else if ((dev->flags & IFF_ALLMULTI) ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +000012579 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
12580 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012581 rx_mode = BNX2X_RX_MODE_ALLMULTI;
12582
12583 else { /* some multicasts */
12584 if (CHIP_IS_E1(bp)) {
12585 int i, old, offset;
Jiri Pirko22bedad2010-04-01 21:22:57 +000012586 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012587 struct mac_configuration_cmd *config =
12588 bnx2x_sp(bp, mcast_config);
12589
Jiri Pirko0ddf4772010-02-20 00:13:58 +000012590 i = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +000012591 netdev_for_each_mc_addr(ha, dev) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012592 config->config_table[i].
12593 cam_entry.msb_mac_addr =
Jiri Pirko22bedad2010-04-01 21:22:57 +000012594 swab16(*(u16 *)&ha->addr[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012595 config->config_table[i].
12596 cam_entry.middle_mac_addr =
Jiri Pirko22bedad2010-04-01 21:22:57 +000012597 swab16(*(u16 *)&ha->addr[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012598 config->config_table[i].
12599 cam_entry.lsb_mac_addr =
Jiri Pirko22bedad2010-04-01 21:22:57 +000012600 swab16(*(u16 *)&ha->addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012601 config->config_table[i].cam_entry.flags =
12602 cpu_to_le16(port);
12603 config->config_table[i].
12604 target_table_entry.flags = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070012605 config->config_table[i].target_table_entry.
12606 clients_bit_vector =
12607 cpu_to_le32(1 << BP_L_ID(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012608 config->config_table[i].
12609 target_table_entry.vlan_id = 0;
12610
12611 DP(NETIF_MSG_IFUP,
12612 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
12613 config->config_table[i].
12614 cam_entry.msb_mac_addr,
12615 config->config_table[i].
12616 cam_entry.middle_mac_addr,
12617 config->config_table[i].
12618 cam_entry.lsb_mac_addr);
Jiri Pirko0ddf4772010-02-20 00:13:58 +000012619 i++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012620 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012621 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012622 if (old > i) {
12623 for (; i < old; i++) {
12624 if (CAM_IS_INVALID(config->
12625 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000012626 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012627 break;
12628 }
12629 /* invalidate */
12630 CAM_INVALIDATE(config->
12631 config_table[i]);
12632 }
12633 }
12634
12635 if (CHIP_REV_IS_SLOW(bp))
12636 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
12637 else
12638 offset = BNX2X_MAX_MULTICAST*(1 + port);
12639
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012640 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012641 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012642 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012643 config->hdr.reserved1 = 0;
12644
Michael Chane665bfd2009-10-10 13:46:54 +000012645 bp->set_mac_pending++;
12646 smp_wmb();
12647
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012648 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
12649 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
12650 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
12651 0);
12652 } else { /* E1H */
12653 /* Accept one or more multicasts */
Jiri Pirko22bedad2010-04-01 21:22:57 +000012654 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012655 u32 mc_filter[MC_HASH_SIZE];
12656 u32 crc, bit, regidx;
12657 int i;
12658
12659 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
12660
Jiri Pirko22bedad2010-04-01 21:22:57 +000012661 netdev_for_each_mc_addr(ha, dev) {
Johannes Berg7c510e42008-10-27 17:47:26 -070012662 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
Jiri Pirko22bedad2010-04-01 21:22:57 +000012663 ha->addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012664
Jiri Pirko22bedad2010-04-01 21:22:57 +000012665 crc = crc32c_le(0, ha->addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012666 bit = (crc >> 24) & 0xff;
12667 regidx = bit >> 5;
12668 bit &= 0x1f;
12669 mc_filter[regidx] |= (1 << bit);
12670 }
12671
12672 for (i = 0; i < MC_HASH_SIZE; i++)
12673 REG_WR(bp, MC_HASH_OFFSET(bp, i),
12674 mc_filter[i]);
12675 }
12676 }
12677
12678 bp->rx_mode = rx_mode;
12679 bnx2x_set_storm_rx_mode(bp);
12680}
12681
12682/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012683static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
12684{
12685 struct sockaddr *addr = p;
12686 struct bnx2x *bp = netdev_priv(dev);
12687
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012688 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012689 return -EINVAL;
12690
12691 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012692 if (netif_running(dev)) {
12693 if (CHIP_IS_E1(bp))
Michael Chane665bfd2009-10-10 13:46:54 +000012694 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012695 else
Michael Chane665bfd2009-10-10 13:46:54 +000012696 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012697 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012698
12699 return 0;
12700}
12701
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012702/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012703static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12704 int devad, u16 addr)
12705{
12706 struct bnx2x *bp = netdev_priv(netdev);
12707 u16 value;
12708 int rc;
12709 u32 phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
12710
12711 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12712 prtad, devad, addr);
12713
12714 if (prtad != bp->mdio.prtad) {
12715 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
12716 prtad, bp->mdio.prtad);
12717 return -EINVAL;
12718 }
12719
12720 /* The HW expects different devad if CL22 is used */
12721 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12722
12723 bnx2x_acquire_phy_lock(bp);
12724 rc = bnx2x_cl45_read(bp, BP_PORT(bp), phy_type, prtad,
12725 devad, addr, &value);
12726 bnx2x_release_phy_lock(bp);
12727 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12728
12729 if (!rc)
12730 rc = value;
12731 return rc;
12732}
12733
12734/* called with rtnl_lock */
12735static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12736 u16 addr, u16 value)
12737{
12738 struct bnx2x *bp = netdev_priv(netdev);
12739 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
12740 int rc;
12741
12742 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
12743 " value 0x%x\n", prtad, devad, addr, value);
12744
12745 if (prtad != bp->mdio.prtad) {
12746 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
12747 prtad, bp->mdio.prtad);
12748 return -EINVAL;
12749 }
12750
12751 /* The HW expects different devad if CL22 is used */
12752 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12753
12754 bnx2x_acquire_phy_lock(bp);
12755 rc = bnx2x_cl45_write(bp, BP_PORT(bp), ext_phy_type, prtad,
12756 devad, addr, value);
12757 bnx2x_release_phy_lock(bp);
12758 return rc;
12759}
12760
12761/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012762static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12763{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012764 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012765 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012766
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012767 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12768 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012769
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012770 if (!netif_running(dev))
12771 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012772
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012773 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012774}
12775
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012776/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012777static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
12778{
12779 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012780 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012781
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012782 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
12783 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
12784 return -EAGAIN;
12785 }
12786
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012787 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
12788 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
12789 return -EINVAL;
12790
12791 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080012792 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012793 * only updated as part of load
12794 */
12795 dev->mtu = new_mtu;
12796
12797 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012798 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
12799 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012800 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012801
12802 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012803}
12804
12805static void bnx2x_tx_timeout(struct net_device *dev)
12806{
12807 struct bnx2x *bp = netdev_priv(dev);
12808
12809#ifdef BNX2X_STOP_ON_ERROR
12810 if (!bp->panic)
12811 bnx2x_panic();
12812#endif
12813 /* This allows the netif to be shutdown gracefully before resetting */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012814 schedule_delayed_work(&bp->reset_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012815}
12816
12817#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012818/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012819static void bnx2x_vlan_rx_register(struct net_device *dev,
12820 struct vlan_group *vlgrp)
12821{
12822 struct bnx2x *bp = netdev_priv(dev);
12823
12824 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012825
12826 /* Set flags according to the required capabilities */
12827 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
12828
12829 if (dev->features & NETIF_F_HW_VLAN_TX)
12830 bp->flags |= HW_VLAN_TX_FLAG;
12831
12832 if (dev->features & NETIF_F_HW_VLAN_RX)
12833 bp->flags |= HW_VLAN_RX_FLAG;
12834
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012835 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080012836 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012837}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012838
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012839#endif
12840
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012841#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012842static void poll_bnx2x(struct net_device *dev)
12843{
12844 struct bnx2x *bp = netdev_priv(dev);
12845
12846 disable_irq(bp->pdev->irq);
12847 bnx2x_interrupt(bp->pdev->irq, dev);
12848 enable_irq(bp->pdev->irq);
12849}
12850#endif
12851
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012852static const struct net_device_ops bnx2x_netdev_ops = {
12853 .ndo_open = bnx2x_open,
12854 .ndo_stop = bnx2x_close,
12855 .ndo_start_xmit = bnx2x_start_xmit,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012856 .ndo_set_multicast_list = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012857 .ndo_set_mac_address = bnx2x_change_mac_addr,
12858 .ndo_validate_addr = eth_validate_addr,
12859 .ndo_do_ioctl = bnx2x_ioctl,
12860 .ndo_change_mtu = bnx2x_change_mtu,
12861 .ndo_tx_timeout = bnx2x_tx_timeout,
12862#ifdef BCM_VLAN
12863 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
12864#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012865#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012866 .ndo_poll_controller = poll_bnx2x,
12867#endif
12868};
12869
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012870static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
12871 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012872{
12873 struct bnx2x *bp;
12874 int rc;
12875
12876 SET_NETDEV_DEV(dev, &pdev->dev);
12877 bp = netdev_priv(dev);
12878
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012879 bp->dev = dev;
12880 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012881 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012882 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012883
12884 rc = pci_enable_device(pdev);
12885 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012886 dev_err(&bp->pdev->dev,
12887 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012888 goto err_out;
12889 }
12890
12891 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012892 dev_err(&bp->pdev->dev,
12893 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012894 rc = -ENODEV;
12895 goto err_out_disable;
12896 }
12897
12898 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012899 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
12900 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012901 rc = -ENODEV;
12902 goto err_out_disable;
12903 }
12904
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012905 if (atomic_read(&pdev->enable_cnt) == 1) {
12906 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12907 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012908 dev_err(&bp->pdev->dev,
12909 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012910 goto err_out_disable;
12911 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012912
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012913 pci_set_master(pdev);
12914 pci_save_state(pdev);
12915 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012916
12917 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
12918 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012919 dev_err(&bp->pdev->dev,
12920 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012921 rc = -EIO;
12922 goto err_out_release;
12923 }
12924
12925 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
12926 if (bp->pcie_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012927 dev_err(&bp->pdev->dev,
12928 "Cannot find PCI Express capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012929 rc = -EIO;
12930 goto err_out_release;
12931 }
12932
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012933 if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012934 bp->flags |= USING_DAC_FLAG;
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012935 if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012936 dev_err(&bp->pdev->dev, "dma_set_coherent_mask"
12937 " failed, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012938 rc = -EIO;
12939 goto err_out_release;
12940 }
12941
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012942 } else if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012943 dev_err(&bp->pdev->dev,
12944 "System does not support DMA, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012945 rc = -EIO;
12946 goto err_out_release;
12947 }
12948
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012949 dev->mem_start = pci_resource_start(pdev, 0);
12950 dev->base_addr = dev->mem_start;
12951 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012952
12953 dev->irq = pdev->irq;
12954
Arjan van de Ven275f1652008-10-20 21:42:39 -070012955 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012956 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012957 dev_err(&bp->pdev->dev,
12958 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012959 rc = -ENOMEM;
12960 goto err_out_release;
12961 }
12962
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012963 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12964 min_t(u64, BNX2X_DB_SIZE,
12965 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012966 if (!bp->doorbells) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012967 dev_err(&bp->pdev->dev,
12968 "Cannot map doorbell space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012969 rc = -ENOMEM;
12970 goto err_out_unmap;
12971 }
12972
12973 bnx2x_set_power_state(bp, PCI_D0);
12974
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012975 /* clean indirect addresses */
12976 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12977 PCICFG_VENDOR_ID_OFFSET);
12978 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
12979 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
12980 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
12981 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012982
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012983 /* Reset the load counter */
12984 bnx2x_clear_load_cnt(bp);
12985
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012986 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012987
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012988 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012989 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012990 dev->features |= NETIF_F_SG;
12991 dev->features |= NETIF_F_HW_CSUM;
12992 if (bp->flags & USING_DAC_FLAG)
12993 dev->features |= NETIF_F_HIGHDMA;
Eilon Greenstein5316bc02009-07-21 05:47:43 +000012994 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
12995 dev->features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012996#ifdef BCM_VLAN
12997 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012998 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein5316bc02009-07-21 05:47:43 +000012999
13000 dev->vlan_features |= NETIF_F_SG;
13001 dev->vlan_features |= NETIF_F_HW_CSUM;
13002 if (bp->flags & USING_DAC_FLAG)
13003 dev->vlan_features |= NETIF_F_HIGHDMA;
13004 dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
13005 dev->vlan_features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013006#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013007
Eilon Greenstein01cd4522009-08-12 08:23:08 +000013008 /* get_port_hwinfo() will set prtad and mmds properly */
13009 bp->mdio.prtad = MDIO_PRTAD_NONE;
13010 bp->mdio.mmds = 0;
13011 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
13012 bp->mdio.dev = dev;
13013 bp->mdio.mdio_read = bnx2x_mdio_read;
13014 bp->mdio.mdio_write = bnx2x_mdio_write;
13015
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013016 return 0;
13017
13018err_out_unmap:
13019 if (bp->regview) {
13020 iounmap(bp->regview);
13021 bp->regview = NULL;
13022 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013023 if (bp->doorbells) {
13024 iounmap(bp->doorbells);
13025 bp->doorbells = NULL;
13026 }
13027
13028err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013029 if (atomic_read(&pdev->enable_cnt) == 1)
13030 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013031
13032err_out_disable:
13033 pci_disable_device(pdev);
13034 pci_set_drvdata(pdev, NULL);
13035
13036err_out:
13037 return rc;
13038}
13039
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013040static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
13041 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080013042{
13043 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
13044
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013045 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
13046
13047 /* return value of 1=2.5GHz 2=5GHz */
13048 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080013049}
13050
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013051static int __devinit bnx2x_check_firmware(struct bnx2x *bp)
13052{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013053 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013054 struct bnx2x_fw_file_hdr *fw_hdr;
13055 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013056 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013057 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013058 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013059 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013060
13061 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
13062 return -EINVAL;
13063
13064 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
13065 sections = (struct bnx2x_fw_file_section *)fw_hdr;
13066
13067 /* Make sure none of the offsets and sizes make us read beyond
13068 * the end of the firmware data */
13069 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
13070 offset = be32_to_cpu(sections[i].offset);
13071 len = be32_to_cpu(sections[i].len);
13072 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013073 dev_err(&bp->pdev->dev,
13074 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013075 return -EINVAL;
13076 }
13077 }
13078
13079 /* Likewise for the init_ops offsets */
13080 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
13081 ops_offsets = (u16 *)(firmware->data + offset);
13082 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
13083
13084 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
13085 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013086 dev_err(&bp->pdev->dev,
13087 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013088 return -EINVAL;
13089 }
13090 }
13091
13092 /* Check FW version */
13093 offset = be32_to_cpu(fw_hdr->fw_version.offset);
13094 fw_ver = firmware->data + offset;
13095 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
13096 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
13097 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
13098 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013099 dev_err(&bp->pdev->dev,
13100 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013101 fw_ver[0], fw_ver[1], fw_ver[2],
13102 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
13103 BCM_5710_FW_MINOR_VERSION,
13104 BCM_5710_FW_REVISION_VERSION,
13105 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013106 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013107 }
13108
13109 return 0;
13110}
13111
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013112static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013113{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013114 const __be32 *source = (const __be32 *)_source;
13115 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013116 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013117
13118 for (i = 0; i < n/4; i++)
13119 target[i] = be32_to_cpu(source[i]);
13120}
13121
13122/*
13123 Ops array is stored in the following format:
13124 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
13125 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013126static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013127{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013128 const __be32 *source = (const __be32 *)_source;
13129 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013130 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013131
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013132 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013133 tmp = be32_to_cpu(source[j]);
13134 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013135 target[i].offset = tmp & 0xffffff;
13136 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013137 }
13138}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013139
13140static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013141{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013142 const __be16 *source = (const __be16 *)_source;
13143 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013144 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013145
13146 for (i = 0; i < n/2; i++)
13147 target[i] = be16_to_cpu(source[i]);
13148}
13149
Joe Perches7995c642010-02-17 15:01:52 +000013150#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
13151do { \
13152 u32 len = be32_to_cpu(fw_hdr->arr.len); \
13153 bp->arr = kmalloc(len, GFP_KERNEL); \
13154 if (!bp->arr) { \
13155 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
13156 goto lbl; \
13157 } \
13158 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
13159 (u8 *)bp->arr, len); \
13160} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013161
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013162static int __devinit bnx2x_init_firmware(struct bnx2x *bp, struct device *dev)
13163{
Ben Hutchings45229b42009-11-07 11:53:39 +000013164 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013165 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000013166 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013167
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013168 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000013169 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013170 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000013171 fw_file_name = FW_FILE_NAME_E1H;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013172 else {
13173 dev_err(dev, "Unsupported chip revision\n");
13174 return -EINVAL;
13175 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013176
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013177 dev_info(dev, "Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013178
13179 rc = request_firmware(&bp->firmware, fw_file_name, dev);
13180 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013181 dev_err(dev, "Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013182 goto request_firmware_exit;
13183 }
13184
13185 rc = bnx2x_check_firmware(bp);
13186 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013187 dev_err(dev, "Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013188 goto request_firmware_exit;
13189 }
13190
13191 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
13192
13193 /* Initialize the pointers to the init arrays */
13194 /* Blob */
13195 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
13196
13197 /* Opcodes */
13198 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
13199
13200 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013201 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
13202 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013203
13204 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000013205 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13206 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
13207 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
13208 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
13209 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13210 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
13211 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
13212 be32_to_cpu(fw_hdr->usem_pram_data.offset);
13213 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13214 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
13215 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
13216 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
13217 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13218 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
13219 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
13220 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013221
13222 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013223
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013224init_offsets_alloc_err:
13225 kfree(bp->init_ops);
13226init_ops_alloc_err:
13227 kfree(bp->init_data);
13228request_firmware_exit:
13229 release_firmware(bp->firmware);
13230
13231 return rc;
13232}
13233
13234
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013235static int __devinit bnx2x_init_one(struct pci_dev *pdev,
13236 const struct pci_device_id *ent)
13237{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013238 struct net_device *dev = NULL;
13239 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013240 int pcie_width, pcie_speed;
Eliezer Tamir25047952008-02-28 11:50:16 -080013241 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013242
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013243 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000013244 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013245 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013246 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013247 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013248 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013249
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013250 bp = netdev_priv(dev);
Joe Perches7995c642010-02-17 15:01:52 +000013251 bp->msg_enable = debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013252
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013253 pci_set_drvdata(pdev, dev);
13254
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013255 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013256 if (rc < 0) {
13257 free_netdev(dev);
13258 return rc;
13259 }
13260
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013261 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013262 if (rc)
13263 goto init_one_exit;
13264
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013265 /* Set init arrays */
13266 rc = bnx2x_init_firmware(bp, &pdev->dev);
13267 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013268 dev_err(&pdev->dev, "Error loading firmware\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013269 goto init_one_exit;
13270 }
13271
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013272 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013273 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013274 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013275 goto init_one_exit;
13276 }
13277
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013278 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013279 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
13280 " IRQ %d, ", board_info[ent->driver_data].name,
13281 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13282 pcie_width, (pcie_speed == 2) ? "5GHz (Gen2)" : "2.5GHz",
13283 dev->base_addr, bp->pdev->irq);
13284 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013285
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013286 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013287
13288init_one_exit:
13289 if (bp->regview)
13290 iounmap(bp->regview);
13291
13292 if (bp->doorbells)
13293 iounmap(bp->doorbells);
13294
13295 free_netdev(dev);
13296
13297 if (atomic_read(&pdev->enable_cnt) == 1)
13298 pci_release_regions(pdev);
13299
13300 pci_disable_device(pdev);
13301 pci_set_drvdata(pdev, NULL);
13302
13303 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013304}
13305
13306static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
13307{
13308 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080013309 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013310
Eliezer Tamir228241e2008-02-28 11:56:57 -080013311 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013312 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080013313 return;
13314 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080013315 bp = netdev_priv(dev);
13316
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013317 unregister_netdev(dev);
13318
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013319 /* Make sure RESET task is not scheduled before continuing */
13320 cancel_delayed_work_sync(&bp->reset_task);
13321
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013322 kfree(bp->init_ops_offsets);
13323 kfree(bp->init_ops);
13324 kfree(bp->init_data);
13325 release_firmware(bp->firmware);
13326
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013327 if (bp->regview)
13328 iounmap(bp->regview);
13329
13330 if (bp->doorbells)
13331 iounmap(bp->doorbells);
13332
13333 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013334
13335 if (atomic_read(&pdev->enable_cnt) == 1)
13336 pci_release_regions(pdev);
13337
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013338 pci_disable_device(pdev);
13339 pci_set_drvdata(pdev, NULL);
13340}
13341
13342static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
13343{
13344 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080013345 struct bnx2x *bp;
13346
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013347 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013348 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013349 return -ENODEV;
13350 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080013351 bp = netdev_priv(dev);
13352
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013353 rtnl_lock();
13354
13355 pci_save_state(pdev);
13356
13357 if (!netif_running(dev)) {
13358 rtnl_unlock();
13359 return 0;
13360 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013361
13362 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013363
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070013364 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013365
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013366 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080013367
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013368 rtnl_unlock();
13369
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013370 return 0;
13371}
13372
13373static int bnx2x_resume(struct pci_dev *pdev)
13374{
13375 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080013376 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013377 int rc;
13378
Eliezer Tamir228241e2008-02-28 11:56:57 -080013379 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013380 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080013381 return -ENODEV;
13382 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080013383 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013384
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013385 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
13386 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
13387 return -EAGAIN;
13388 }
13389
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013390 rtnl_lock();
13391
Eliezer Tamir228241e2008-02-28 11:56:57 -080013392 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013393
13394 if (!netif_running(dev)) {
13395 rtnl_unlock();
13396 return 0;
13397 }
13398
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013399 bnx2x_set_power_state(bp, PCI_D0);
13400 netif_device_attach(dev);
13401
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070013402 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013403
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013404 rtnl_unlock();
13405
13406 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013407}
13408
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013409static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13410{
13411 int i;
13412
13413 bp->state = BNX2X_STATE_ERROR;
13414
13415 bp->rx_mode = BNX2X_RX_MODE_NONE;
13416
13417 bnx2x_netif_stop(bp, 0);
13418
13419 del_timer_sync(&bp->timer);
13420 bp->stats_state = STATS_STATE_DISABLED;
13421 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
13422
13423 /* Release IRQs */
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +000013424 bnx2x_free_irq(bp, false);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013425
13426 if (CHIP_IS_E1(bp)) {
13427 struct mac_configuration_cmd *config =
13428 bnx2x_sp(bp, mcast_config);
13429
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080013430 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013431 CAM_INVALIDATE(config->config_table[i]);
13432 }
13433
13434 /* Free SKBs, SGEs, TPA pool and driver internals */
13435 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000013436 for_each_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013437 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000013438 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000013439 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013440 bnx2x_free_mem(bp);
13441
13442 bp->state = BNX2X_STATE_CLOSED;
13443
13444 netif_carrier_off(bp->dev);
13445
13446 return 0;
13447}
13448
13449static void bnx2x_eeh_recover(struct bnx2x *bp)
13450{
13451 u32 val;
13452
13453 mutex_init(&bp->port.phy_mutex);
13454
13455 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
13456 bp->link_params.shmem_base = bp->common.shmem_base;
13457 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
13458
13459 if (!bp->common.shmem_base ||
13460 (bp->common.shmem_base < 0xA0000) ||
13461 (bp->common.shmem_base >= 0xC0000)) {
13462 BNX2X_DEV_INFO("MCP not active\n");
13463 bp->flags |= NO_MCP_FLAG;
13464 return;
13465 }
13466
13467 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
13468 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
13469 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
13470 BNX2X_ERR("BAD MCP validity signature\n");
13471
13472 if (!BP_NOMCP(bp)) {
13473 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
13474 & DRV_MSG_SEQ_NUMBER_MASK);
13475 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
13476 }
13477}
13478
Wendy Xiong493adb12008-06-23 20:36:22 -070013479/**
13480 * bnx2x_io_error_detected - called when PCI error is detected
13481 * @pdev: Pointer to PCI device
13482 * @state: The current pci connection state
13483 *
13484 * This function is called after a PCI bus error affecting
13485 * this device has been detected.
13486 */
13487static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13488 pci_channel_state_t state)
13489{
13490 struct net_device *dev = pci_get_drvdata(pdev);
13491 struct bnx2x *bp = netdev_priv(dev);
13492
13493 rtnl_lock();
13494
13495 netif_device_detach(dev);
13496
Dean Nelson07ce50e2009-07-31 09:13:25 +000013497 if (state == pci_channel_io_perm_failure) {
13498 rtnl_unlock();
13499 return PCI_ERS_RESULT_DISCONNECT;
13500 }
13501
Wendy Xiong493adb12008-06-23 20:36:22 -070013502 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013503 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013504
13505 pci_disable_device(pdev);
13506
13507 rtnl_unlock();
13508
13509 /* Request a slot reset */
13510 return PCI_ERS_RESULT_NEED_RESET;
13511}
13512
13513/**
13514 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13515 * @pdev: Pointer to PCI device
13516 *
13517 * Restart the card from scratch, as if from a cold-boot.
13518 */
13519static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13520{
13521 struct net_device *dev = pci_get_drvdata(pdev);
13522 struct bnx2x *bp = netdev_priv(dev);
13523
13524 rtnl_lock();
13525
13526 if (pci_enable_device(pdev)) {
13527 dev_err(&pdev->dev,
13528 "Cannot re-enable PCI device after reset\n");
13529 rtnl_unlock();
13530 return PCI_ERS_RESULT_DISCONNECT;
13531 }
13532
13533 pci_set_master(pdev);
13534 pci_restore_state(pdev);
13535
13536 if (netif_running(dev))
13537 bnx2x_set_power_state(bp, PCI_D0);
13538
13539 rtnl_unlock();
13540
13541 return PCI_ERS_RESULT_RECOVERED;
13542}
13543
13544/**
13545 * bnx2x_io_resume - called when traffic can start flowing again
13546 * @pdev: Pointer to PCI device
13547 *
13548 * This callback is called when the error recovery driver tells us that
13549 * its OK to resume normal operation.
13550 */
13551static void bnx2x_io_resume(struct pci_dev *pdev)
13552{
13553 struct net_device *dev = pci_get_drvdata(pdev);
13554 struct bnx2x *bp = netdev_priv(dev);
13555
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013556 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
13557 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
13558 return;
13559 }
13560
Wendy Xiong493adb12008-06-23 20:36:22 -070013561 rtnl_lock();
13562
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013563 bnx2x_eeh_recover(bp);
13564
Wendy Xiong493adb12008-06-23 20:36:22 -070013565 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013566 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013567
13568 netif_device_attach(dev);
13569
13570 rtnl_unlock();
13571}
13572
13573static struct pci_error_handlers bnx2x_err_handler = {
13574 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013575 .slot_reset = bnx2x_io_slot_reset,
13576 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013577};
13578
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013579static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013580 .name = DRV_MODULE_NAME,
13581 .id_table = bnx2x_pci_tbl,
13582 .probe = bnx2x_init_one,
13583 .remove = __devexit_p(bnx2x_remove_one),
13584 .suspend = bnx2x_suspend,
13585 .resume = bnx2x_resume,
13586 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013587};
13588
13589static int __init bnx2x_init(void)
13590{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013591 int ret;
13592
Joe Perches7995c642010-02-17 15:01:52 +000013593 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013594
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013595 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13596 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013597 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013598 return -ENOMEM;
13599 }
13600
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013601 ret = pci_register_driver(&bnx2x_pci_driver);
13602 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013603 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013604 destroy_workqueue(bnx2x_wq);
13605 }
13606 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013607}
13608
13609static void __exit bnx2x_cleanup(void)
13610{
13611 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013612
13613 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013614}
13615
13616module_init(bnx2x_init);
13617module_exit(bnx2x_cleanup);
13618
Michael Chan993ac7b2009-10-10 13:46:56 +000013619#ifdef BCM_CNIC
13620
13621/* count denotes the number of new completions we have seen */
13622static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13623{
13624 struct eth_spe *spe;
13625
13626#ifdef BNX2X_STOP_ON_ERROR
13627 if (unlikely(bp->panic))
13628 return;
13629#endif
13630
13631 spin_lock_bh(&bp->spq_lock);
13632 bp->cnic_spq_pending -= count;
13633
13634 for (; bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending;
13635 bp->cnic_spq_pending++) {
13636
13637 if (!bp->cnic_kwq_pending)
13638 break;
13639
13640 spe = bnx2x_sp_get_next(bp);
13641 *spe = *bp->cnic_kwq_cons;
13642
13643 bp->cnic_kwq_pending--;
13644
13645 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
13646 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13647
13648 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13649 bp->cnic_kwq_cons = bp->cnic_kwq;
13650 else
13651 bp->cnic_kwq_cons++;
13652 }
13653 bnx2x_sp_prod_update(bp);
13654 spin_unlock_bh(&bp->spq_lock);
13655}
13656
13657static int bnx2x_cnic_sp_queue(struct net_device *dev,
13658 struct kwqe_16 *kwqes[], u32 count)
13659{
13660 struct bnx2x *bp = netdev_priv(dev);
13661 int i;
13662
13663#ifdef BNX2X_STOP_ON_ERROR
13664 if (unlikely(bp->panic))
13665 return -EIO;
13666#endif
13667
13668 spin_lock_bh(&bp->spq_lock);
13669
13670 for (i = 0; i < count; i++) {
13671 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13672
13673 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13674 break;
13675
13676 *bp->cnic_kwq_prod = *spe;
13677
13678 bp->cnic_kwq_pending++;
13679
13680 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
13681 spe->hdr.conn_and_cmd_data, spe->hdr.type,
13682 spe->data.mac_config_addr.hi,
13683 spe->data.mac_config_addr.lo,
13684 bp->cnic_kwq_pending);
13685
13686 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13687 bp->cnic_kwq_prod = bp->cnic_kwq;
13688 else
13689 bp->cnic_kwq_prod++;
13690 }
13691
13692 spin_unlock_bh(&bp->spq_lock);
13693
13694 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13695 bnx2x_cnic_sp_post(bp, 0);
13696
13697 return i;
13698}
13699
13700static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13701{
13702 struct cnic_ops *c_ops;
13703 int rc = 0;
13704
13705 mutex_lock(&bp->cnic_mutex);
13706 c_ops = bp->cnic_ops;
13707 if (c_ops)
13708 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13709 mutex_unlock(&bp->cnic_mutex);
13710
13711 return rc;
13712}
13713
13714static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13715{
13716 struct cnic_ops *c_ops;
13717 int rc = 0;
13718
13719 rcu_read_lock();
13720 c_ops = rcu_dereference(bp->cnic_ops);
13721 if (c_ops)
13722 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13723 rcu_read_unlock();
13724
13725 return rc;
13726}
13727
13728/*
13729 * for commands that have no data
13730 */
13731static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
13732{
13733 struct cnic_ctl_info ctl = {0};
13734
13735 ctl.cmd = cmd;
13736
13737 return bnx2x_cnic_ctl_send(bp, &ctl);
13738}
13739
13740static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid)
13741{
13742 struct cnic_ctl_info ctl;
13743
13744 /* first we tell CNIC and only then we count this as a completion */
13745 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13746 ctl.data.comp.cid = cid;
13747
13748 bnx2x_cnic_ctl_send_bh(bp, &ctl);
13749 bnx2x_cnic_sp_post(bp, 1);
13750}
13751
13752static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13753{
13754 struct bnx2x *bp = netdev_priv(dev);
13755 int rc = 0;
13756
13757 switch (ctl->cmd) {
13758 case DRV_CTL_CTXTBL_WR_CMD: {
13759 u32 index = ctl->data.io.offset;
13760 dma_addr_t addr = ctl->data.io.dma_addr;
13761
13762 bnx2x_ilt_wr(bp, index, addr);
13763 break;
13764 }
13765
13766 case DRV_CTL_COMPLETION_CMD: {
13767 int count = ctl->data.comp.comp_count;
13768
13769 bnx2x_cnic_sp_post(bp, count);
13770 break;
13771 }
13772
13773 /* rtnl_lock is held. */
13774 case DRV_CTL_START_L2_CMD: {
13775 u32 cli = ctl->data.ring.client_id;
13776
13777 bp->rx_mode_cl_mask |= (1 << cli);
13778 bnx2x_set_storm_rx_mode(bp);
13779 break;
13780 }
13781
13782 /* rtnl_lock is held. */
13783 case DRV_CTL_STOP_L2_CMD: {
13784 u32 cli = ctl->data.ring.client_id;
13785
13786 bp->rx_mode_cl_mask &= ~(1 << cli);
13787 bnx2x_set_storm_rx_mode(bp);
13788 break;
13789 }
13790
13791 default:
13792 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13793 rc = -EINVAL;
13794 }
13795
13796 return rc;
13797}
13798
13799static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
13800{
13801 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13802
13803 if (bp->flags & USING_MSIX_FLAG) {
13804 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13805 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13806 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13807 } else {
13808 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13809 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13810 }
13811 cp->irq_arr[0].status_blk = bp->cnic_sb;
13812 cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp);
13813 cp->irq_arr[1].status_blk = bp->def_status_blk;
13814 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
13815
13816 cp->num_irq = 2;
13817}
13818
13819static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13820 void *data)
13821{
13822 struct bnx2x *bp = netdev_priv(dev);
13823 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13824
13825 if (ops == NULL)
13826 return -EINVAL;
13827
13828 if (atomic_read(&bp->intr_sem) != 0)
13829 return -EBUSY;
13830
13831 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13832 if (!bp->cnic_kwq)
13833 return -ENOMEM;
13834
13835 bp->cnic_kwq_cons = bp->cnic_kwq;
13836 bp->cnic_kwq_prod = bp->cnic_kwq;
13837 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13838
13839 bp->cnic_spq_pending = 0;
13840 bp->cnic_kwq_pending = 0;
13841
13842 bp->cnic_data = data;
13843
13844 cp->num_irq = 0;
13845 cp->drv_state = CNIC_DRV_STATE_REGD;
13846
13847 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping, CNIC_SB_ID(bp));
13848
13849 bnx2x_setup_cnic_irq_info(bp);
13850 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
13851 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
13852 rcu_assign_pointer(bp->cnic_ops, ops);
13853
13854 return 0;
13855}
13856
13857static int bnx2x_unregister_cnic(struct net_device *dev)
13858{
13859 struct bnx2x *bp = netdev_priv(dev);
13860 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13861
13862 mutex_lock(&bp->cnic_mutex);
13863 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
13864 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
13865 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
13866 }
13867 cp->drv_state = 0;
13868 rcu_assign_pointer(bp->cnic_ops, NULL);
13869 mutex_unlock(&bp->cnic_mutex);
13870 synchronize_rcu();
13871 kfree(bp->cnic_kwq);
13872 bp->cnic_kwq = NULL;
13873
13874 return 0;
13875}
13876
13877struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13878{
13879 struct bnx2x *bp = netdev_priv(dev);
13880 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13881
13882 cp->drv_owner = THIS_MODULE;
13883 cp->chip_id = CHIP_ID(bp);
13884 cp->pdev = bp->pdev;
13885 cp->io_base = bp->regview;
13886 cp->io_base2 = bp->doorbells;
13887 cp->max_kwqe_pending = 8;
13888 cp->ctx_blk_size = CNIC_CTX_PER_ILT * sizeof(union cdu_context);
13889 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + 1;
13890 cp->ctx_tbl_len = CNIC_ILT_LINES;
13891 cp->starting_cid = BCM_CNIC_CID_START;
13892 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13893 cp->drv_ctl = bnx2x_drv_ctl;
13894 cp->drv_register_cnic = bnx2x_register_cnic;
13895 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
13896
13897 return cp;
13898}
13899EXPORT_SYMBOL(bnx2x_cnic_probe);
13900
13901#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013902