blob: ed922726daabe9d4f8f4336e620b1eec1c7b5e9a [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000058#define MAJ 3
Don Skidmorea38a1042011-05-20 03:05:14 +000059#define MIN 4
Don Skidmorec89c7112011-04-14 07:40:11 +000060#define BUILD 8
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000061#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000062 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070063const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000064static const char ixgbe_copyright[] =
65 "Copyright (c) 1999-2011 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070066
67static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070068 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000069 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e2010-11-16 19:27:16 -080070 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070071};
72
73/* ixgbe_pci_tbl - PCI Device ID Table
74 *
75 * Wildcard entries (PCI_ANY_ID) should come last
76 * Last entry must be all 0s
77 *
78 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
79 * Class, Class Mask, private data (not used) }
80 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000081static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000082 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
83 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
84 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
85 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
86 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700108 /* required last entry */
109 {0, }
110};
111MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
112
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400113#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800114static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000115 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800116static struct notifier_block dca_notifier = {
117 .notifier_call = ixgbe_notify_dca,
118 .next = NULL,
119 .priority = 0
120};
121#endif
122
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000123#ifdef CONFIG_PCI_IOV
124static unsigned int max_vfs;
125module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000126MODULE_PARM_DESC(max_vfs,
127 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000128#endif /* CONFIG_PCI_IOV */
129
Auke Kok9a799d72007-09-15 14:07:45 -0700130MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
131MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
132MODULE_LICENSE("GPL");
133MODULE_VERSION(DRV_VERSION);
134
135#define DEFAULT_DEBUG_LEVEL_SHIFT 3
136
Alexander Duyck70864002011-04-27 09:13:56 +0000137static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
138{
139 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
140 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
141 schedule_work(&adapter->service_task);
142}
143
144static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
145{
146 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
147
148 /* flush memory to make sure state is correct before next watchog */
149 smp_mb__before_clear_bit();
150 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
151}
152
Taku Izumidcd79ae2010-04-27 14:39:53 +0000153struct ixgbe_reg_info {
154 u32 ofs;
155 char *name;
156};
157
158static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
159
160 /* General Registers */
161 {IXGBE_CTRL, "CTRL"},
162 {IXGBE_STATUS, "STATUS"},
163 {IXGBE_CTRL_EXT, "CTRL_EXT"},
164
165 /* Interrupt Registers */
166 {IXGBE_EICR, "EICR"},
167
168 /* RX Registers */
169 {IXGBE_SRRCTL(0), "SRRCTL"},
170 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
171 {IXGBE_RDLEN(0), "RDLEN"},
172 {IXGBE_RDH(0), "RDH"},
173 {IXGBE_RDT(0), "RDT"},
174 {IXGBE_RXDCTL(0), "RXDCTL"},
175 {IXGBE_RDBAL(0), "RDBAL"},
176 {IXGBE_RDBAH(0), "RDBAH"},
177
178 /* TX Registers */
179 {IXGBE_TDBAL(0), "TDBAL"},
180 {IXGBE_TDBAH(0), "TDBAH"},
181 {IXGBE_TDLEN(0), "TDLEN"},
182 {IXGBE_TDH(0), "TDH"},
183 {IXGBE_TDT(0), "TDT"},
184 {IXGBE_TXDCTL(0), "TXDCTL"},
185
186 /* List Terminator */
187 {}
188};
189
190
191/*
192 * ixgbe_regdump - register printout routine
193 */
194static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
195{
196 int i = 0, j = 0;
197 char rname[16];
198 u32 regs[64];
199
200 switch (reginfo->ofs) {
201 case IXGBE_SRRCTL(0):
202 for (i = 0; i < 64; i++)
203 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
204 break;
205 case IXGBE_DCA_RXCTRL(0):
206 for (i = 0; i < 64; i++)
207 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
208 break;
209 case IXGBE_RDLEN(0):
210 for (i = 0; i < 64; i++)
211 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
212 break;
213 case IXGBE_RDH(0):
214 for (i = 0; i < 64; i++)
215 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
216 break;
217 case IXGBE_RDT(0):
218 for (i = 0; i < 64; i++)
219 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
220 break;
221 case IXGBE_RXDCTL(0):
222 for (i = 0; i < 64; i++)
223 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
224 break;
225 case IXGBE_RDBAL(0):
226 for (i = 0; i < 64; i++)
227 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
228 break;
229 case IXGBE_RDBAH(0):
230 for (i = 0; i < 64; i++)
231 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
232 break;
233 case IXGBE_TDBAL(0):
234 for (i = 0; i < 64; i++)
235 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
236 break;
237 case IXGBE_TDBAH(0):
238 for (i = 0; i < 64; i++)
239 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
240 break;
241 case IXGBE_TDLEN(0):
242 for (i = 0; i < 64; i++)
243 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
244 break;
245 case IXGBE_TDH(0):
246 for (i = 0; i < 64; i++)
247 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
248 break;
249 case IXGBE_TDT(0):
250 for (i = 0; i < 64; i++)
251 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
252 break;
253 case IXGBE_TXDCTL(0):
254 for (i = 0; i < 64; i++)
255 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
256 break;
257 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000258 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000259 IXGBE_READ_REG(hw, reginfo->ofs));
260 return;
261 }
262
263 for (i = 0; i < 8; i++) {
264 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000265 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000266 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000267 pr_cont(" %08x", regs[i*8+j]);
268 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000269 }
270
271}
272
273/*
274 * ixgbe_dump - Print registers, tx-rings and rx-rings
275 */
276static void ixgbe_dump(struct ixgbe_adapter *adapter)
277{
278 struct net_device *netdev = adapter->netdev;
279 struct ixgbe_hw *hw = &adapter->hw;
280 struct ixgbe_reg_info *reginfo;
281 int n = 0;
282 struct ixgbe_ring *tx_ring;
283 struct ixgbe_tx_buffer *tx_buffer_info;
284 union ixgbe_adv_tx_desc *tx_desc;
285 struct my_u0 { u64 a; u64 b; } *u0;
286 struct ixgbe_ring *rx_ring;
287 union ixgbe_adv_rx_desc *rx_desc;
288 struct ixgbe_rx_buffer *rx_buffer_info;
289 u32 staterr;
290 int i = 0;
291
292 if (!netif_msg_hw(adapter))
293 return;
294
295 /* Print netdevice Info */
296 if (netdev) {
297 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000298 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000299 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000300 pr_info("%-15s %016lX %016lX %016lX\n",
301 netdev->name,
302 netdev->state,
303 netdev->trans_start,
304 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000305 }
306
307 /* Print Registers */
308 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000309 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000310 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
311 reginfo->name; reginfo++) {
312 ixgbe_regdump(hw, reginfo);
313 }
314
315 /* Print TX Ring Summary */
316 if (!netdev || !netif_running(netdev))
317 goto exit;
318
319 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000320 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000321 for (n = 0; n < adapter->num_tx_queues; n++) {
322 tx_ring = adapter->tx_ring[n];
323 tx_buffer_info =
324 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000325 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000326 n, tx_ring->next_to_use, tx_ring->next_to_clean,
327 (u64)tx_buffer_info->dma,
328 tx_buffer_info->length,
329 tx_buffer_info->next_to_watch,
330 (u64)tx_buffer_info->time_stamp);
331 }
332
333 /* Print TX Rings */
334 if (!netif_msg_tx_done(adapter))
335 goto rx_ring_summary;
336
337 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
338
339 /* Transmit Descriptor Formats
340 *
341 * Advanced Transmit Descriptor
342 * +--------------------------------------------------------------+
343 * 0 | Buffer Address [63:0] |
344 * +--------------------------------------------------------------+
345 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
346 * +--------------------------------------------------------------+
347 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
348 */
349
350 for (n = 0; n < adapter->num_tx_queues; n++) {
351 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000352 pr_info("------------------------------------\n");
353 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
354 pr_info("------------------------------------\n");
355 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000356 "[PlPOIdStDDt Ln] [bi->dma ] "
357 "leng ntw timestamp bi->skb\n");
358
359 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000360 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000361 tx_buffer_info = &tx_ring->tx_buffer_info[i];
362 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000363 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000364 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000365 le64_to_cpu(u0->a),
366 le64_to_cpu(u0->b),
367 (u64)tx_buffer_info->dma,
368 tx_buffer_info->length,
369 tx_buffer_info->next_to_watch,
370 (u64)tx_buffer_info->time_stamp,
371 tx_buffer_info->skb);
372 if (i == tx_ring->next_to_use &&
373 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000374 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000375 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000376 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000377 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000378 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000379 else
Joe Perchesc7689572010-09-07 21:35:17 +0000380 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000381
382 if (netif_msg_pktdata(adapter) &&
383 tx_buffer_info->dma != 0)
384 print_hex_dump(KERN_INFO, "",
385 DUMP_PREFIX_ADDRESS, 16, 1,
386 phys_to_virt(tx_buffer_info->dma),
387 tx_buffer_info->length, true);
388 }
389 }
390
391 /* Print RX Rings Summary */
392rx_ring_summary:
393 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000394 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000395 for (n = 0; n < adapter->num_rx_queues; n++) {
396 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000397 pr_info("%5d %5X %5X\n",
398 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000399 }
400
401 /* Print RX Rings */
402 if (!netif_msg_rx_status(adapter))
403 goto exit;
404
405 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
406
407 /* Advanced Receive Descriptor (Read) Format
408 * 63 1 0
409 * +-----------------------------------------------------+
410 * 0 | Packet Buffer Address [63:1] |A0/NSE|
411 * +----------------------------------------------+------+
412 * 8 | Header Buffer Address [63:1] | DD |
413 * +-----------------------------------------------------+
414 *
415 *
416 * Advanced Receive Descriptor (Write-Back) Format
417 *
418 * 63 48 47 32 31 30 21 20 16 15 4 3 0
419 * +------------------------------------------------------+
420 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
421 * | Checksum Ident | | | | Type | Type |
422 * +------------------------------------------------------+
423 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
424 * +------------------------------------------------------+
425 * 63 48 47 32 31 20 19 0
426 */
427 for (n = 0; n < adapter->num_rx_queues; n++) {
428 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000429 pr_info("------------------------------------\n");
430 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
431 pr_info("------------------------------------\n");
432 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000433 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
434 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000435 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000436 "[vl er S cks ln] ---------------- [bi->skb] "
437 "<-- Adv Rx Write-Back format\n");
438
439 for (i = 0; i < rx_ring->count; i++) {
440 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000441 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000442 u0 = (struct my_u0 *)rx_desc;
443 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
444 if (staterr & IXGBE_RXD_STAT_DD) {
445 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000446 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000447 "%016llX ---------------- %p", i,
448 le64_to_cpu(u0->a),
449 le64_to_cpu(u0->b),
450 rx_buffer_info->skb);
451 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000452 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000453 "%016llX %016llX %p", i,
454 le64_to_cpu(u0->a),
455 le64_to_cpu(u0->b),
456 (u64)rx_buffer_info->dma,
457 rx_buffer_info->skb);
458
459 if (netif_msg_pktdata(adapter)) {
460 print_hex_dump(KERN_INFO, "",
461 DUMP_PREFIX_ADDRESS, 16, 1,
462 phys_to_virt(rx_buffer_info->dma),
463 rx_ring->rx_buf_len, true);
464
465 if (rx_ring->rx_buf_len
Alexander Duyck919e78a2011-08-26 09:52:38 +0000466 < IXGBE_RXBUFFER_2K)
Taku Izumidcd79ae2010-04-27 14:39:53 +0000467 print_hex_dump(KERN_INFO, "",
468 DUMP_PREFIX_ADDRESS, 16, 1,
469 phys_to_virt(
470 rx_buffer_info->page_dma +
471 rx_buffer_info->page_offset
472 ),
473 PAGE_SIZE/2, true);
474 }
475 }
476
477 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000478 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000479 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000480 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000481 else
Joe Perchesc7689572010-09-07 21:35:17 +0000482 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000483
484 }
485 }
486
487exit:
488 return;
489}
490
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800491static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
492{
493 u32 ctrl_ext;
494
495 /* Let firmware take over control of h/w */
496 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
497 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000498 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800499}
500
501static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
502{
503 u32 ctrl_ext;
504
505 /* Let firmware know the driver has taken over */
506 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
507 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000508 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800509}
Auke Kok9a799d72007-09-15 14:07:45 -0700510
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000511/*
512 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
513 * @adapter: pointer to adapter struct
514 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
515 * @queue: queue to map the corresponding interrupt to
516 * @msix_vector: the vector to map to the corresponding queue
517 *
518 */
519static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000520 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700521{
522 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000523 struct ixgbe_hw *hw = &adapter->hw;
524 switch (hw->mac.type) {
525 case ixgbe_mac_82598EB:
526 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
527 if (direction == -1)
528 direction = 0;
529 index = (((direction * 64) + queue) >> 2) & 0x1F;
530 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
531 ivar &= ~(0xFF << (8 * (queue & 0x3)));
532 ivar |= (msix_vector << (8 * (queue & 0x3)));
533 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
534 break;
535 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800536 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000537 if (direction == -1) {
538 /* other causes */
539 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
540 index = ((queue & 1) * 8);
541 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
542 ivar &= ~(0xFF << index);
543 ivar |= (msix_vector << index);
544 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
545 break;
546 } else {
547 /* tx or rx causes */
548 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
549 index = ((16 * (queue & 1)) + (8 * direction));
550 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
551 ivar &= ~(0xFF << index);
552 ivar |= (msix_vector << index);
553 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
554 break;
555 }
556 default:
557 break;
558 }
Auke Kok9a799d72007-09-15 14:07:45 -0700559}
560
Alexander Duyckfe49f042009-06-04 16:00:09 +0000561static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000562 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000563{
564 u32 mask;
565
Alexander Duyckbd508172010-11-16 19:27:03 -0800566 switch (adapter->hw.mac.type) {
567 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000568 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
569 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800570 break;
571 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800572 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000573 mask = (qmask & 0xFFFFFFFF);
574 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
575 mask = (qmask >> 32);
576 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800577 break;
578 default:
579 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000580 }
581}
582
Alexander Duyckd3d00232011-07-15 02:31:25 +0000583static inline void ixgbe_unmap_tx_resource(struct ixgbe_ring *ring,
584 struct ixgbe_tx_buffer *tx_buffer)
585{
586 if (tx_buffer->dma) {
587 if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_MAPPED_AS_PAGE)
588 dma_unmap_page(ring->dev,
589 tx_buffer->dma,
590 tx_buffer->length,
591 DMA_TO_DEVICE);
592 else
593 dma_unmap_single(ring->dev,
594 tx_buffer->dma,
595 tx_buffer->length,
596 DMA_TO_DEVICE);
597 }
598 tx_buffer->dma = 0;
599}
600
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800601void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
602 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700603{
Alexander Duyckd3d00232011-07-15 02:31:25 +0000604 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
605 if (tx_buffer_info->skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700606 dev_kfree_skb_any(tx_buffer_info->skb);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000607 tx_buffer_info->skb = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700608 /* tx_buffer_info must be completely set up in the transmit path */
609}
610
John Fastabendc84d3242010-11-16 19:27:12 -0800611static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700612{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700613 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800614 struct ixgbe_hw_stats *hwstats = &adapter->stats;
615 u32 data = 0;
616 u32 xoff[8] = {0};
617 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700618
John Fastabendc84d3242010-11-16 19:27:12 -0800619 if ((hw->fc.current_mode == ixgbe_fc_full) ||
620 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
621 switch (hw->mac.type) {
622 case ixgbe_mac_82598EB:
623 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
624 break;
625 default:
626 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
627 }
628 hwstats->lxoffrxc += data;
629
630 /* refill credits (no tx hang) if we received xoff */
631 if (!data)
632 return;
633
634 for (i = 0; i < adapter->num_tx_queues; i++)
635 clear_bit(__IXGBE_HANG_CHECK_ARMED,
636 &adapter->tx_ring[i]->state);
637 return;
638 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
639 return;
640
641 /* update stats for each tc, only valid with PFC enabled */
642 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
643 switch (hw->mac.type) {
644 case ixgbe_mac_82598EB:
645 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
646 break;
647 default:
648 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
649 }
650 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700651 }
652
John Fastabendc84d3242010-11-16 19:27:12 -0800653 /* disarm tx queues that have received xoff frames */
654 for (i = 0; i < adapter->num_tx_queues; i++) {
655 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000656 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800657
658 if (xoff[tc])
659 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
660 }
661}
662
663static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
664{
665 return ring->tx_stats.completed;
666}
667
668static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
669{
670 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
671 struct ixgbe_hw *hw = &adapter->hw;
672
673 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
674 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
675
676 if (head != tail)
677 return (head < tail) ?
678 tail - head : (tail + ring->count - head);
679
680 return 0;
681}
682
683static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
684{
685 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
686 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
687 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
688 bool ret = false;
689
690 clear_check_for_tx_hang(tx_ring);
691
692 /*
693 * Check for a hung queue, but be thorough. This verifies
694 * that a transmit has been completed since the previous
695 * check AND there is at least one packet pending. The
696 * ARMED bit is set to indicate a potential hang. The
697 * bit is cleared if a pause frame is received to remove
698 * false hang detection due to PFC or 802.3x frames. By
699 * requiring this to fail twice we avoid races with
700 * pfc clearing the ARMED bit and conditions where we
701 * run the check_tx_hang logic with a transmit completion
702 * pending but without time to complete it yet.
703 */
704 if ((tx_done_old == tx_done) && tx_pending) {
705 /* make sure it is true for two checks in a row */
706 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
707 &tx_ring->state);
708 } else {
709 /* update completed stats and continue */
710 tx_ring->tx_stats.tx_done_old = tx_done;
711 /* reset the countdown */
712 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
713 }
714
715 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700716}
717
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000718/**
719 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
720 * @adapter: driver private struct
721 **/
722static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
723{
724
725 /* Do the reset outside of interrupt context */
726 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
727 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
728 ixgbe_service_event_schedule(adapter);
729 }
730}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700731
Auke Kok9a799d72007-09-15 14:07:45 -0700732/**
733 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000734 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700735 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700736 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000737static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000738 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700739{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000740 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000741 struct ixgbe_tx_buffer *tx_buffer;
742 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700743 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000744 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000745 u16 i = tx_ring->next_to_clean;
Auke Kok9a799d72007-09-15 14:07:45 -0700746
Alexander Duyckd3d00232011-07-15 02:31:25 +0000747 tx_buffer = &tx_ring->tx_buffer_info[i];
748 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800749
Alexander Duyck30065e62011-07-15 03:05:14 +0000750 for (; budget; budget--) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000751 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700752
Alexander Duyckd3d00232011-07-15 02:31:25 +0000753 /* if next_to_watch is not set then there is no work pending */
754 if (!eop_desc)
755 break;
756
757 /* if DD is not set pending work has not been completed */
758 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
759 break;
760
761 /* count the packet as being completed */
762 tx_ring->tx_stats.completed++;
763
764 /* clear next_to_watch to prevent false hangs */
765 tx_buffer->next_to_watch = NULL;
766
767 /* prevent any other reads prior to eop_desc being verified */
768 rmb();
769
770 do {
771 ixgbe_unmap_tx_resource(tx_ring, tx_buffer);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800772 tx_desc->wb.status = 0;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000773 if (likely(tx_desc == eop_desc)) {
774 eop_desc = NULL;
775 dev_kfree_skb_any(tx_buffer->skb);
776 tx_buffer->skb = NULL;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800777
Alexander Duyckd3d00232011-07-15 02:31:25 +0000778 total_bytes += tx_buffer->bytecount;
779 total_packets += tx_buffer->gso_segs;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800780 }
781
Alexander Duyckd3d00232011-07-15 02:31:25 +0000782 tx_buffer++;
783 tx_desc++;
784 i++;
785 if (unlikely(i == tx_ring->count)) {
786 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700787
Alexander Duyckd3d00232011-07-15 02:31:25 +0000788 tx_buffer = tx_ring->tx_buffer_info;
789 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
790 }
791
792 } while (eop_desc);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800793 }
794
Auke Kok9a799d72007-09-15 14:07:45 -0700795 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000796 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800797 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000798 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000799 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000800 q_vector->tx.total_bytes += total_bytes;
801 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800802
John Fastabendc84d3242010-11-16 19:27:12 -0800803 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800804 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800805 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000806 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
John Fastabendc84d3242010-11-16 19:27:12 -0800807 e_err(drv, "Detected Tx Unit Hang\n"
808 " Tx Queue <%d>\n"
809 " TDH, TDT <%x>, <%x>\n"
810 " next_to_use <%x>\n"
811 " next_to_clean <%x>\n"
812 "tx_buffer_info[next_to_clean]\n"
813 " time_stamp <%lx>\n"
814 " jiffies <%lx>\n",
815 tx_ring->queue_index,
816 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
817 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000818 tx_ring->next_to_use, i,
819 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800820
821 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
822
823 e_info(probe,
824 "tx hang %d detected on queue %d, resetting adapter\n",
825 adapter->tx_timeout_count + 1, tx_ring->queue_index);
826
827 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000828 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800829
830 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000831 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800832 }
Auke Kok9a799d72007-09-15 14:07:45 -0700833
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800834#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000835 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000836 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800837 /* Make sure that anybody stopping the queue after this
838 * sees the new next_to_clean.
839 */
840 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800841 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800842 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800843 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800844 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800845 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800846 }
Auke Kok9a799d72007-09-15 14:07:45 -0700847
Alexander Duyck59224552011-08-31 00:01:06 +0000848 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700849}
850
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400851#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800852static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800853 struct ixgbe_ring *rx_ring,
854 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800855{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800856 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800857 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800858 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800859
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800860 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
861 switch (hw->mac.type) {
862 case ixgbe_mac_82598EB:
863 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000864 rxctrl |= dca3_get_tag(rx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800865 break;
866 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800867 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800868 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000869 rxctrl |= (dca3_get_tag(rx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800870 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
871 break;
872 default:
873 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800874 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800875 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
876 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
877 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800878 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800879}
880
881static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800882 struct ixgbe_ring *tx_ring,
883 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800884{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000885 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800886 u32 txctrl;
887 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800888
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800889 switch (hw->mac.type) {
890 case ixgbe_mac_82598EB:
891 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
892 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000893 txctrl |= dca3_get_tag(tx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800894 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800895 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
896 break;
897 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800898 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800899 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
900 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000901 txctrl |= (dca3_get_tag(tx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800902 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
903 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800904 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
905 break;
906 default:
907 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800908 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800909}
910
911static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
912{
913 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000914 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800915 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800916
917 if (q_vector->cpu == cpu)
918 goto out_no_update;
919
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000920 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
921 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800922
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000923 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
924 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800925
926 q_vector->cpu = cpu;
927out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800928 put_cpu();
929}
930
931static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
932{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800933 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800934 int i;
935
936 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
937 return;
938
Alexander Duycke35ec122009-05-21 13:07:12 +0000939 /* always use CB2 mode, difference is masked in the CB driver */
940 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
941
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800942 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
943 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
944 else
945 num_q_vectors = 1;
946
947 for (i = 0; i < num_q_vectors; i++) {
948 adapter->q_vector[i]->cpu = -1;
949 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800950 }
951}
952
953static int __ixgbe_notify_dca(struct device *dev, void *data)
954{
Alexander Duyckc60fbb02010-11-16 19:26:54 -0800955 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800956 unsigned long event = *(unsigned long *)data;
957
Don Skidmore2a72c312011-07-20 02:27:05 +0000958 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800959 return 0;
960
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800961 switch (event) {
962 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700963 /* if we're already enabled, don't do it again */
964 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
965 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +0300966 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700967 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800968 ixgbe_setup_dca(adapter);
969 break;
970 }
971 /* Fall Through since DCA is disabled. */
972 case DCA_PROVIDER_REMOVE:
973 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
974 dca_remove_requester(dev);
975 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
976 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
977 }
978 break;
979 }
980
Denis V. Lunev652f0932008-03-27 14:39:17 +0300981 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800982}
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400983#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov67a74ee2011-04-23 04:50:40 +0000984
985static inline void ixgbe_rx_hash(union ixgbe_adv_rx_desc *rx_desc,
986 struct sk_buff *skb)
987{
988 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
989}
990
Auke Kok9a799d72007-09-15 14:07:45 -0700991/**
Alexander Duyckff886df2011-06-11 01:45:13 +0000992 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
993 * @adapter: address of board private structure
994 * @rx_desc: advanced rx descriptor
995 *
996 * Returns : true if it is FCoE pkt
997 */
998static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
999 union ixgbe_adv_rx_desc *rx_desc)
1000{
1001 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1002
1003 return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
1004 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1005 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1006 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1007}
1008
1009/**
Auke Kok9a799d72007-09-15 14:07:45 -07001010 * ixgbe_receive_skb - Send a completed packet up the stack
1011 * @adapter: board private structure
1012 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001013 * @status: hardware indication of status of receive
1014 * @rx_ring: rx descriptor ring (for a specific queue) to setup
1015 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -07001016 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001017static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001018 struct sk_buff *skb, u8 status,
1019 struct ixgbe_ring *ring,
1020 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -07001021{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001022 struct ixgbe_adapter *adapter = q_vector->adapter;
1023 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001024 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
1025 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -07001026
Jesse Grossf62bbb52010-10-20 13:56:10 +00001027 if (is_vlan && (tag & VLAN_VID_MASK))
1028 __vlan_hwaccel_put_tag(skb, tag);
1029
1030 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1031 napi_gro_receive(napi, skb);
1032 else
1033 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001034}
1035
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001036/**
1037 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1038 * @adapter: address of board private structure
1039 * @status_err: hardware indication of status of receive
1040 * @skb: skb currently being received and modified
Alexander Duyckff886df2011-06-11 01:45:13 +00001041 * @status_err: status error value of last descriptor in packet
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001042 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001043static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001044 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckff886df2011-06-11 01:45:13 +00001045 struct sk_buff *skb,
1046 u32 status_err)
Auke Kok9a799d72007-09-15 14:07:45 -07001047{
Alexander Duyckff886df2011-06-11 01:45:13 +00001048 skb->ip_summed = CHECKSUM_NONE;
Auke Kok9a799d72007-09-15 14:07:45 -07001049
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001050 /* Rx csum disabled */
1051 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001052 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001053
1054 /* if IP and error */
1055 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1056 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001057 adapter->hw_csum_rx_error++;
1058 return;
1059 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001060
1061 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1062 return;
1063
1064 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001065 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1066
1067 /*
1068 * 82599 errata, UDP frames with a 0 checksum can be marked as
1069 * checksum errors.
1070 */
1071 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1072 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1073 return;
1074
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001075 adapter->hw_csum_rx_error++;
1076 return;
1077 }
1078
Auke Kok9a799d72007-09-15 14:07:45 -07001079 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001080 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001081}
1082
Alexander Duyck84ea2592010-11-16 19:26:49 -08001083static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001084{
1085 /*
1086 * Force memory writes to complete before letting h/w
1087 * know there are new descriptors to fetch. (Only
1088 * applicable for weak-ordered memory model archs,
1089 * such as IA-64).
1090 */
1091 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001092 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001093}
1094
Auke Kok9a799d72007-09-15 14:07:45 -07001095/**
1096 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001097 * @rx_ring: ring to place buffers on
1098 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001099 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001100void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001101{
Auke Kok9a799d72007-09-15 14:07:45 -07001102 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001103 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001104 struct sk_buff *skb;
1105 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001106
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001107 /* do nothing if no valid netdev defined */
1108 if (!rx_ring->netdev)
1109 return;
1110
Auke Kok9a799d72007-09-15 14:07:45 -07001111 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001112 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001113 bi = &rx_ring->rx_buffer_info[i];
1114 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001115
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001116 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001117 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001118 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001119 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001120 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001121 goto no_buffers;
1122 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001123 /* initialize queue mapping */
1124 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001125 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001126 }
Auke Kok9a799d72007-09-15 14:07:45 -07001127
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001128 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001129 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001130 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001131 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001132 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001133 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001134 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001135 bi->dma = 0;
1136 goto no_buffers;
1137 }
Auke Kok9a799d72007-09-15 14:07:45 -07001138 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001139
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001140 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001141 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001142 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001143 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001144 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001145 goto no_buffers;
1146 }
1147 }
1148
1149 if (!bi->page_dma) {
1150 /* use a half page if we're re-using */
1151 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001152 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001153 bi->page,
1154 bi->page_offset,
1155 PAGE_SIZE / 2,
1156 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001157 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001158 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001159 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001160 bi->page_dma = 0;
1161 goto no_buffers;
1162 }
1163 }
1164
1165 /* Refresh the desc even if buffer_addrs didn't change
1166 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001167 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1168 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001169 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001170 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001171 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001172 }
1173
1174 i++;
1175 if (i == rx_ring->count)
1176 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001177 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001178
Auke Kok9a799d72007-09-15 14:07:45 -07001179no_buffers:
1180 if (rx_ring->next_to_use != i) {
1181 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001182 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001183 }
1184}
1185
Alexander Duyckc267fc12010-11-16 19:27:00 -08001186static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001187{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001188 /* HW will not DMA in data larger than the given buffer, even if it
1189 * parses the (NFS, of course) header to be larger. In that case, it
1190 * fills the header buffer and spills the rest into the page.
1191 */
1192 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1193 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1194 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1195 if (hlen > IXGBE_RX_HDR_SIZE)
1196 hlen = IXGBE_RX_HDR_SIZE;
1197 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001198}
1199
Alexander Duyckf8212f92009-04-27 22:42:37 +00001200/**
1201 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1202 * @skb: pointer to the last skb in the rsc queue
1203 *
1204 * This function changes a queue full of hw rsc buffers into a completed
1205 * packet. It uses the ->prev pointers to find the first packet and then
1206 * turns it into the frag list owner.
1207 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001208static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001209{
1210 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001211 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001212
1213 while (skb->prev) {
1214 struct sk_buff *prev = skb->prev;
1215 frag_list_size += skb->len;
1216 skb->prev = NULL;
1217 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001218 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001219 }
1220
1221 skb_shinfo(skb)->frag_list = skb->next;
1222 skb->next = NULL;
1223 skb->len += frag_list_size;
1224 skb->data_len += frag_list_size;
1225 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001226 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1227
Alexander Duyckf8212f92009-04-27 22:42:37 +00001228 return skb;
1229}
1230
Alexander Duyckaa801752010-11-16 19:27:02 -08001231static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1232{
1233 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1234 IXGBE_RXDADV_RSCCNT_MASK);
1235}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001236
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001237static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001238 struct ixgbe_ring *rx_ring,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001239 int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001240{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001241 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001242 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1243 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1244 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001245 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001246 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001247#ifdef IXGBE_FCOE
1248 int ddp_bytes = 0;
1249#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001250 u32 staterr;
1251 u16 i;
1252 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001253 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001254
1255 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001256 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001257 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001258
1259 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001260 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001261
Milton Miller3c945e52010-02-19 17:44:42 +00001262 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001263
Alexander Duyckc267fc12010-11-16 19:27:00 -08001264 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1265
Auke Kok9a799d72007-09-15 14:07:45 -07001266 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001267 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001268 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001269
Alexander Duyckc267fc12010-11-16 19:27:00 -08001270 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001271 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001272
David S. Miller8decf862011-09-22 03:23:13 -04001273 /* linear means we are building an skb from multiple pages */
1274 if (!skb_is_nonlinear(skb)) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001275 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001276 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001277 !(staterr & IXGBE_RXD_STAT_EOP) &&
1278 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001279 /*
1280 * When HWRSC is enabled, delay unmapping
1281 * of the first packet. It carries the
1282 * header information, HW may still
1283 * access the header after the writeback.
1284 * Only unmap it when EOP is reached
1285 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001286 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001287 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001288 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001289 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001290 rx_buffer_info->dma,
1291 rx_ring->rx_buf_len,
1292 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001293 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001294 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001295
1296 if (ring_is_ps_enabled(rx_ring)) {
1297 hlen = ixgbe_get_hlen(rx_desc);
1298 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1299 } else {
1300 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1301 }
1302
1303 skb_put(skb, hlen);
1304 } else {
1305 /* assume packet split since header is unmapped */
1306 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001307 }
1308
1309 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001310 dma_unmap_page(rx_ring->dev,
1311 rx_buffer_info->page_dma,
1312 PAGE_SIZE / 2,
1313 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001314 rx_buffer_info->page_dma = 0;
1315 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001316 rx_buffer_info->page,
1317 rx_buffer_info->page_offset,
1318 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001319
Alexander Duyckc267fc12010-11-16 19:27:00 -08001320 if ((page_count(rx_buffer_info->page) == 1) &&
1321 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001322 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001323 else
1324 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001325
1326 skb->len += upper_len;
1327 skb->data_len += upper_len;
1328 skb->truesize += upper_len;
1329 }
1330
1331 i++;
1332 if (i == rx_ring->count)
1333 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001334
Alexander Duyck31f05a22010-08-19 13:40:31 +00001335 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001336 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001337 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001338
Alexander Duyckaa801752010-11-16 19:27:02 -08001339 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001340 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1341 IXGBE_RXDADV_NEXTP_SHIFT;
1342 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001343 } else {
1344 next_buffer = &rx_ring->rx_buffer_info[i];
1345 }
1346
Alexander Duyckc267fc12010-11-16 19:27:00 -08001347 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001348 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001349 rx_buffer_info->skb = next_buffer->skb;
1350 rx_buffer_info->dma = next_buffer->dma;
1351 next_buffer->skb = skb;
1352 next_buffer->dma = 0;
1353 } else {
1354 skb->next = next_buffer->skb;
1355 skb->next->prev = skb;
1356 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001357 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001358 goto next_desc;
1359 }
1360
Alexander Duyckaa801752010-11-16 19:27:02 -08001361 if (skb->prev) {
1362 skb = ixgbe_transform_rsc_queue(skb);
1363 /* if we got here without RSC the packet is invalid */
1364 if (!pkt_is_rsc) {
1365 __pskb_trim(skb, 0);
1366 rx_buffer_info->skb = skb;
1367 goto next_desc;
1368 }
1369 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001370
1371 if (ring_is_rsc_enabled(rx_ring)) {
1372 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1373 dma_unmap_single(rx_ring->dev,
1374 IXGBE_RSC_CB(skb)->dma,
1375 rx_ring->rx_buf_len,
1376 DMA_FROM_DEVICE);
1377 IXGBE_RSC_CB(skb)->dma = 0;
1378 IXGBE_RSC_CB(skb)->delay_unmap = false;
1379 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001380 }
1381 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001382 if (ring_is_ps_enabled(rx_ring))
1383 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001384 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001385 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001386 rx_ring->rx_stats.rsc_count +=
1387 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001388 rx_ring->rx_stats.rsc_flush++;
1389 }
1390
1391 /* ERR_MASK will only have valid bits if EOP set */
Alexander Duyckff886df2011-06-11 01:45:13 +00001392 if (unlikely(staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK)) {
1393 dev_kfree_skb_any(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001394 goto next_desc;
1395 }
1396
Alexander Duyckff886df2011-06-11 01:45:13 +00001397 ixgbe_rx_checksum(adapter, rx_desc, skb, staterr);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001398 if (adapter->netdev->features & NETIF_F_RXHASH)
1399 ixgbe_rx_hash(rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001400
1401 /* probably a little skewed due to removing CRC */
1402 total_rx_bytes += skb->len;
1403 total_rx_packets++;
1404
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001405 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001406#ifdef IXGBE_FCOE
1407 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyckff886df2011-06-11 01:45:13 +00001408 if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
1409 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb,
1410 staterr);
David S. Miller823dcd22011-08-20 10:39:12 -07001411 if (!ddp_bytes) {
1412 dev_kfree_skb_any(skb);
Yi Zou332d4a72009-05-13 13:11:53 +00001413 goto next_desc;
David S. Miller823dcd22011-08-20 10:39:12 -07001414 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001415 }
Yi Zou332d4a72009-05-13 13:11:53 +00001416#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001417 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001418
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001419 budget--;
Auke Kok9a799d72007-09-15 14:07:45 -07001420next_desc:
1421 rx_desc->wb.upper.status_error = 0;
1422
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001423 if (!budget)
Alexander Duyckc267fc12010-11-16 19:27:00 -08001424 break;
1425
Auke Kok9a799d72007-09-15 14:07:45 -07001426 /* return some buffers to hardware, one at a time is too slow */
1427 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001428 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001429 cleaned_count = 0;
1430 }
1431
1432 /* use prefetched values */
1433 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001434 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001435 }
1436
Auke Kok9a799d72007-09-15 14:07:45 -07001437 rx_ring->next_to_clean = i;
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001438 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001439
1440 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001441 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001442
Yi Zou3d8fd382009-06-08 14:38:44 +00001443#ifdef IXGBE_FCOE
1444 /* include DDPed FCoE data */
1445 if (ddp_bytes > 0) {
1446 unsigned int mss;
1447
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001448 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001449 sizeof(struct fc_frame_header) -
1450 sizeof(struct fcoe_crc_eof);
1451 if (mss > 512)
1452 mss &= ~511;
1453 total_rx_bytes += ddp_bytes;
1454 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1455 }
1456#endif /* IXGBE_FCOE */
1457
Alexander Duyckc267fc12010-11-16 19:27:00 -08001458 u64_stats_update_begin(&rx_ring->syncp);
1459 rx_ring->stats.packets += total_rx_packets;
1460 rx_ring->stats.bytes += total_rx_bytes;
1461 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001462 q_vector->rx.total_packets += total_rx_packets;
1463 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001464
1465 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001466}
1467
Auke Kok9a799d72007-09-15 14:07:45 -07001468/**
1469 * ixgbe_configure_msix - Configure MSI-X hardware
1470 * @adapter: board private structure
1471 *
1472 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1473 * interrupts.
1474 **/
1475static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1476{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001477 struct ixgbe_q_vector *q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001478 int q_vectors, v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001479 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001480
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001481 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1482
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00001483 /* Populate MSIX to EITR Select */
1484 if (adapter->num_vfs > 32) {
1485 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
1486 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
1487 }
1488
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001489 /*
1490 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001491 * corresponding register.
1492 */
1493 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001494 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001495 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001496
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001497 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
1498 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001499
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001500 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
1501 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001502
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001503 if (q_vector->tx.ring && !q_vector->rx.ring) {
1504 /* tx only vector */
1505 if (adapter->tx_itr_setting == 1)
1506 q_vector->itr = IXGBE_10K_ITR;
1507 else
1508 q_vector->itr = adapter->tx_itr_setting;
1509 } else {
1510 /* rx or rx/tx vector */
1511 if (adapter->rx_itr_setting == 1)
1512 q_vector->itr = IXGBE_20K_ITR;
1513 else
1514 q_vector->itr = adapter->rx_itr_setting;
1515 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001516
Alexander Duyckfe49f042009-06-04 16:00:09 +00001517 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001518 }
1519
Alexander Duyckbd508172010-11-16 19:27:03 -08001520 switch (adapter->hw.mac.type) {
1521 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001522 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001523 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001524 break;
1525 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001526 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001527 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001528 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08001529 default:
1530 break;
1531 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001532 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001533
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001534 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001535 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001536 mask &= ~(IXGBE_EIMS_OTHER |
1537 IXGBE_EIMS_MAILBOX |
1538 IXGBE_EIMS_LSC);
1539
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001540 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001541}
1542
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001543enum latency_range {
1544 lowest_latency = 0,
1545 low_latency = 1,
1546 bulk_latency = 2,
1547 latency_invalid = 255
1548};
1549
1550/**
1551 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001552 * @q_vector: structure containing interrupt and ring information
1553 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001554 *
1555 * Stores a new ITR value based on packets and byte
1556 * counts during the last interrupt. The advantage of per interrupt
1557 * computation is faster updates and more accurate ITR for the current
1558 * traffic pattern. Constants in this function were computed
1559 * based on theoretical maximum wire speed and thresholds were set based
1560 * on testing data as well as attempting to minimize response time
1561 * while increasing bulk throughput.
1562 * this functionality is controlled by the InterruptThrottleRate module
1563 * parameter (see ixgbe_param.c)
1564 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001565static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1566 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001567{
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001568 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001569 struct ixgbe_adapter *adapter = q_vector->adapter;
1570 int bytes = ring_container->total_bytes;
1571 int packets = ring_container->total_packets;
1572 u32 timepassed_us;
1573 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001574
1575 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00001576 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001577
1578 /* simple throttlerate management
1579 * 0-20MB/s lowest (100000 ints/s)
1580 * 20-100MB/s low (20000 ints/s)
1581 * 100-1249MB/s bulk (8000 ints/s)
1582 */
1583 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001584 timepassed_us = q_vector->itr >> 2;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001585 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1586
1587 switch (itr_setting) {
1588 case lowest_latency:
1589 if (bytes_perint > adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001590 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001591 break;
1592 case low_latency:
1593 if (bytes_perint > adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001594 itr_setting = bulk_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001595 else if (bytes_perint <= adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001596 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001597 break;
1598 case bulk_latency:
1599 if (bytes_perint <= adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001600 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001601 break;
1602 }
1603
Alexander Duyckbd198052011-06-11 01:45:08 +00001604 /* clear work counters since we have the values we need */
1605 ring_container->total_bytes = 0;
1606 ring_container->total_packets = 0;
1607
1608 /* write updated itr to ring container */
1609 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001610}
1611
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001612/**
1613 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001614 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001615 *
1616 * This function is made to be called by ethtool and by the driver
1617 * when it needs to update EITR registers at runtime. Hardware
1618 * specific quirks/differences are taken care of here.
1619 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001620void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001621{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001622 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001623 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001624 int v_idx = q_vector->v_idx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001625 u32 itr_reg = q_vector->itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001626
Alexander Duyckbd508172010-11-16 19:27:03 -08001627 switch (adapter->hw.mac.type) {
1628 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001629 /* must write high and low 16 bits to reset counter */
1630 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001631 break;
1632 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001633 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001634 /*
1635 * set the WDIS bit to not clear the timer bits and cause an
1636 * immediate assertion of the interrupt
1637 */
1638 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001639 break;
1640 default:
1641 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001642 }
1643 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1644}
1645
Alexander Duyckbd198052011-06-11 01:45:08 +00001646static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001647{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001648 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00001649 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001650
Alexander Duyckbd198052011-06-11 01:45:08 +00001651 ixgbe_update_itr(q_vector, &q_vector->tx);
1652 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001653
Alexander Duyck08c88332011-06-11 01:45:03 +00001654 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001655
1656 switch (current_itr) {
1657 /* counts and packets in update_itr are dependent on these numbers */
1658 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001659 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001660 break;
1661 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001662 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001663 break;
1664 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001665 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001666 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00001667 default:
1668 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001669 }
1670
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001671 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001672 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001673 new_itr = (10 * new_itr * q_vector->itr) /
1674 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001675
Alexander Duyckbd198052011-06-11 01:45:08 +00001676 /* save the algorithm value here */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001677 q_vector->itr = new_itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001678
1679 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001680 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001681}
1682
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001683/**
Alexander Duyckf0f97782011-04-22 04:08:09 +00001684 * ixgbe_check_overtemp_subtask - check for over tempurature
1685 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001686 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00001687static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001688{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001689 struct ixgbe_hw *hw = &adapter->hw;
1690 u32 eicr = adapter->interrupt_event;
1691
Alexander Duyckf0f97782011-04-22 04:08:09 +00001692 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00001693 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001694
Alexander Duyckf0f97782011-04-22 04:08:09 +00001695 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1696 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
1697 return;
1698
1699 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1700
Joe Perches7ca647b2010-09-07 21:35:40 +00001701 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00001702 case IXGBE_DEV_ID_82599_T3_LOM:
1703 /*
1704 * Since the warning interrupt is for both ports
1705 * we don't have to check if:
1706 * - This interrupt wasn't for our port.
1707 * - We may have missed the interrupt so always have to
1708 * check if we got a LSC
1709 */
1710 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
1711 !(eicr & IXGBE_EICR_LSC))
1712 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001713
Alexander Duyckf0f97782011-04-22 04:08:09 +00001714 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
1715 u32 autoneg;
1716 bool link_up = false;
1717
Joe Perches7ca647b2010-09-07 21:35:40 +00001718 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1719
Alexander Duyckf0f97782011-04-22 04:08:09 +00001720 if (link_up)
1721 return;
1722 }
1723
1724 /* Check if this is not due to overtemp */
1725 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
1726 return;
1727
1728 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00001729 default:
1730 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1731 return;
1732 break;
1733 }
1734 e_crit(drv,
1735 "Network adapter has been stopped because it has over heated. "
1736 "Restart the computer. If the problem persists, "
1737 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00001738
1739 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001740}
1741
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001742static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1743{
1744 struct ixgbe_hw *hw = &adapter->hw;
1745
1746 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1747 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001748 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001749 /* write to clear the interrupt */
1750 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1751 }
1752}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001753
Jacob Keller4f51bf72011-08-20 04:49:45 +00001754static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
1755{
1756 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1757 return;
1758
1759 switch (adapter->hw.mac.type) {
1760 case ixgbe_mac_82599EB:
1761 /*
1762 * Need to check link state so complete overtemp check
1763 * on service task
1764 */
1765 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
1766 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
1767 adapter->interrupt_event = eicr;
1768 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1769 ixgbe_service_event_schedule(adapter);
1770 return;
1771 }
1772 return;
1773 case ixgbe_mac_X540:
1774 if (!(eicr & IXGBE_EICR_TS))
1775 return;
1776 break;
1777 default:
1778 return;
1779 }
1780
1781 e_crit(drv,
1782 "Network adapter has been stopped because it has over heated. "
1783 "Restart the computer. If the problem persists, "
1784 "power off the system and replace the adapter\n");
1785}
1786
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001787static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1788{
1789 struct ixgbe_hw *hw = &adapter->hw;
1790
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001791 if (eicr & IXGBE_EICR_GPI_SDP2) {
1792 /* Clear the interrupt */
1793 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00001794 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1795 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
1796 ixgbe_service_event_schedule(adapter);
1797 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001798 }
1799
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001800 if (eicr & IXGBE_EICR_GPI_SDP1) {
1801 /* Clear the interrupt */
1802 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00001803 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1804 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
1805 ixgbe_service_event_schedule(adapter);
1806 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001807 }
1808}
1809
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001810static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1811{
1812 struct ixgbe_hw *hw = &adapter->hw;
1813
1814 adapter->lsc_int++;
1815 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1816 adapter->link_check_timeout = jiffies;
1817 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1818 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001819 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00001820 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001821 }
1822}
1823
Alexander Duyckfe49f042009-06-04 16:00:09 +00001824static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1825 u64 qmask)
1826{
1827 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001828 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001829
Alexander Duyckbd508172010-11-16 19:27:03 -08001830 switch (hw->mac.type) {
1831 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001832 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001833 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1834 break;
1835 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001836 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001837 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001838 if (mask)
1839 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001840 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001841 if (mask)
1842 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1843 break;
1844 default:
1845 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001846 }
1847 /* skip the flush */
1848}
1849
1850static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001851 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001852{
1853 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001854 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001855
Alexander Duyckbd508172010-11-16 19:27:03 -08001856 switch (hw->mac.type) {
1857 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001858 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001859 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1860 break;
1861 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001862 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001863 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001864 if (mask)
1865 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001866 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001867 if (mask)
1868 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1869 break;
1870 default:
1871 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001872 }
1873 /* skip the flush */
1874}
1875
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001876/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00001877 * ixgbe_irq_enable - Enable default interrupt generation settings
1878 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001879 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00001880static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
1881 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07001882{
Alexander Duyck2c4af692011-07-15 07:29:55 +00001883 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001884
Alexander Duyck2c4af692011-07-15 07:29:55 +00001885 /* don't reenable LSC while waiting for link */
1886 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
1887 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001888
Alexander Duyck2c4af692011-07-15 07:29:55 +00001889 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00001890 switch (adapter->hw.mac.type) {
1891 case ixgbe_mac_82599EB:
1892 mask |= IXGBE_EIMS_GPI_SDP0;
1893 break;
1894 case ixgbe_mac_X540:
1895 mask |= IXGBE_EIMS_TS;
1896 break;
1897 default:
1898 break;
1899 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00001900 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
1901 mask |= IXGBE_EIMS_GPI_SDP1;
1902 switch (adapter->hw.mac.type) {
1903 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00001904 mask |= IXGBE_EIMS_GPI_SDP1;
1905 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00001906 case ixgbe_mac_X540:
1907 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00001908 mask |= IXGBE_EIMS_MAILBOX;
1909 break;
1910 default:
1911 break;
1912 }
1913 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
1914 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
1915 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001916
Alexander Duyck2c4af692011-07-15 07:29:55 +00001917 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1918 if (queues)
1919 ixgbe_irq_enable_queues(adapter, ~0);
1920 if (flush)
1921 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07001922}
1923
Alexander Duyck2c4af692011-07-15 07:29:55 +00001924static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001925{
Alexander Duyck2c4af692011-07-15 07:29:55 +00001926 struct ixgbe_adapter *adapter = data;
1927 struct ixgbe_hw *hw = &adapter->hw;
1928 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001929
Alexander Duyck2c4af692011-07-15 07:29:55 +00001930 /*
1931 * Workaround for Silicon errata. Use clear-by-write instead
1932 * of clear-by-read. Reading with EICS will return the
1933 * interrupt causes without clearing, which later be done
1934 * with the write to EICR.
1935 */
1936 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1937 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001938
Alexander Duyck2c4af692011-07-15 07:29:55 +00001939 if (eicr & IXGBE_EICR_LSC)
1940 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001941
Alexander Duyck2c4af692011-07-15 07:29:55 +00001942 if (eicr & IXGBE_EICR_MAILBOX)
1943 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001944
Alexander Duyck2c4af692011-07-15 07:29:55 +00001945 switch (hw->mac.type) {
1946 case ixgbe_mac_82599EB:
1947 case ixgbe_mac_X540:
1948 if (eicr & IXGBE_EICR_ECC)
1949 e_info(link, "Received unrecoverable ECC Err, please "
1950 "reboot\n");
1951 /* Handle Flow Director Full threshold interrupt */
1952 if (eicr & IXGBE_EICR_FLOW_DIR) {
1953 int reinit_count = 0;
1954 int i;
1955 for (i = 0; i < adapter->num_tx_queues; i++) {
1956 struct ixgbe_ring *ring = adapter->tx_ring[i];
1957 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1958 &ring->state))
1959 reinit_count++;
1960 }
1961 if (reinit_count) {
1962 /* no more flow director interrupts until after init */
1963 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
1964 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
1965 ixgbe_service_event_schedule(adapter);
1966 }
1967 }
1968 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00001969 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00001970 break;
1971 default:
1972 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001973 }
1974
Alexander Duyck2c4af692011-07-15 07:29:55 +00001975 ixgbe_check_fan_failure(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001976
Alexander Duyck2c4af692011-07-15 07:29:55 +00001977 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001978 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00001979 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001980
Alexander Duyck2c4af692011-07-15 07:29:55 +00001981 return IRQ_HANDLED;
1982}
1983
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001984static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001985{
1986 struct ixgbe_q_vector *q_vector = data;
1987
Auke Kok9a799d72007-09-15 14:07:45 -07001988 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001989
1990 if (q_vector->rx.ring || q_vector->tx.ring)
1991 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07001992
1993 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001994}
1995
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001996static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001997 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07001998{
Alexander Duyck7a921c92009-05-06 10:43:28 +00001999 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002000 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002001
Alexander Duyck22745432010-11-16 19:27:10 -08002002 rx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002003 rx_ring->next = q_vector->rx.ring;
2004 q_vector->rx.ring = rx_ring;
2005 q_vector->rx.count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002006}
Auke Kok9a799d72007-09-15 14:07:45 -07002007
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002008static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002009 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002010{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002011 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002012 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002013
Alexander Duyck22745432010-11-16 19:27:10 -08002014 tx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002015 tx_ring->next = q_vector->tx.ring;
2016 q_vector->tx.ring = tx_ring;
2017 q_vector->tx.count++;
Alexander Duyckbd198052011-06-11 01:45:08 +00002018 q_vector->tx.work_limit = a->tx_work_limit;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002019}
Auke Kok9a799d72007-09-15 14:07:45 -07002020
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002021/**
2022 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2023 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002024 *
2025 * This function maps descriptor rings to the queue-specific vectors
2026 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2027 * one vector per ring/queue, but on a constrained vector budget, we
2028 * group the rings as "efficiently" as possible. You would add new
2029 * mapping configurations in here.
2030 **/
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002031static void ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002032{
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002033 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2034 int rxr_remaining = adapter->num_rx_queues, rxr_idx = 0;
2035 int txr_remaining = adapter->num_tx_queues, txr_idx = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002036 int v_start = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002037
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002038 /* only one q_vector if MSI-X is disabled. */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002039 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002040 q_vectors = 1;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002041
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002042 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002043 * If we don't have enough vectors for a 1-to-1 mapping, we'll have to
2044 * group them so there are multiple queues per vector.
2045 *
2046 * Re-adjusting *qpv takes care of the remainder.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002047 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002048 for (; v_start < q_vectors && rxr_remaining; v_start++) {
2049 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_start);
2050 for (; rqpv; rqpv--, rxr_idx++, rxr_remaining--)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002051 map_vector_to_rxq(adapter, v_start, rxr_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002052 }
2053
2054 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002055 * If there are not enough q_vectors for each ring to have it's own
2056 * vector then we must pair up Rx/Tx on a each vector
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002057 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002058 if ((v_start + txr_remaining) > q_vectors)
2059 v_start = 0;
2060
2061 for (; v_start < q_vectors && txr_remaining; v_start++) {
2062 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_start);
2063 for (; tqpv; tqpv--, txr_idx++, txr_remaining--)
2064 map_vector_to_txq(adapter, v_start, txr_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07002065 }
Auke Kok9a799d72007-09-15 14:07:45 -07002066}
2067
2068/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002069 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2070 * @adapter: board private structure
2071 *
2072 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2073 * interrupts from the kernel.
2074 **/
2075static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2076{
2077 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002078 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2079 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002080 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002081
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002082 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002083 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002084 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002085
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002086 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002087 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002088 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002089 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002090 } else if (q_vector->rx.ring) {
2091 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2092 "%s-%s-%d", netdev->name, "rx", ri++);
2093 } else if (q_vector->tx.ring) {
2094 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2095 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002096 } else {
2097 /* skip this unused q_vector */
2098 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002099 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002100 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2101 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002102 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002103 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002104 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002105 goto free_queue_irqs;
2106 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002107 /* If Flow Director is enabled, set interrupt affinity */
2108 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2109 /* assign the mask for this irq */
2110 irq_set_affinity_hint(entry->vector,
2111 q_vector->affinity_mask);
2112 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002113 }
2114
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002115 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002116 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002117 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002118 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002119 goto free_queue_irqs;
2120 }
2121
2122 return 0;
2123
2124free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002125 while (vector) {
2126 vector--;
2127 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2128 NULL);
2129 free_irq(adapter->msix_entries[vector].vector,
2130 adapter->q_vector[vector]);
2131 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002132 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2133 pci_disable_msix(adapter->pdev);
2134 kfree(adapter->msix_entries);
2135 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002136 return err;
2137}
2138
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002139/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002140 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002141 * @irq: interrupt number
2142 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002143 **/
2144static irqreturn_t ixgbe_intr(int irq, void *data)
2145{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002146 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002147 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002148 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002149 u32 eicr;
2150
Don Skidmore54037502009-02-21 15:42:56 -08002151 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002152 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002153 * before the read of EICR.
2154 */
2155 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2156
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002157 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2158 * therefore no explict interrupt disable is necessary */
2159 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002160 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002161 /*
2162 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002163 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002164 * have disabled interrupts due to EIAM
2165 * finish the workaround of silicon errata on 82598. Unmask
2166 * the interrupt that we masked before the EICR read.
2167 */
2168 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2169 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002170 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002171 }
Auke Kok9a799d72007-09-15 14:07:45 -07002172
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002173 if (eicr & IXGBE_EICR_LSC)
2174 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002175
Alexander Duyckbd508172010-11-16 19:27:03 -08002176 switch (hw->mac.type) {
2177 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002178 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002179 /* Fall through */
2180 case ixgbe_mac_X540:
2181 if (eicr & IXGBE_EICR_ECC)
2182 e_info(link, "Received unrecoverable ECC err, please "
2183 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002184 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002185 break;
2186 default:
2187 break;
2188 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002189
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002190 ixgbe_check_fan_failure(adapter, eicr);
2191
Alexander Duyck7a921c92009-05-06 10:43:28 +00002192 if (napi_schedule_prep(&(q_vector->napi))) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002193 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002194 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002195 }
2196
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002197 /*
2198 * re-enable link(maybe) and non-queue interrupts, no flush.
2199 * ixgbe_poll will re-enable the queue interrupts
2200 */
2201
2202 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2203 ixgbe_irq_enable(adapter, false, false);
2204
Auke Kok9a799d72007-09-15 14:07:45 -07002205 return IRQ_HANDLED;
2206}
2207
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002208static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2209{
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002210 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2211 int i;
2212
2213 /* legacy and MSI only use one vector */
2214 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
2215 q_vectors = 1;
2216
2217 for (i = 0; i < adapter->num_rx_queues; i++) {
2218 adapter->rx_ring[i]->q_vector = NULL;
2219 adapter->rx_ring[i]->next = NULL;
2220 }
2221 for (i = 0; i < adapter->num_tx_queues; i++) {
2222 adapter->tx_ring[i]->q_vector = NULL;
2223 adapter->tx_ring[i]->next = NULL;
2224 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002225
2226 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002227 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002228 memset(&q_vector->rx, 0, sizeof(struct ixgbe_ring_container));
2229 memset(&q_vector->tx, 0, sizeof(struct ixgbe_ring_container));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002230 }
2231}
2232
Auke Kok9a799d72007-09-15 14:07:45 -07002233/**
2234 * ixgbe_request_irq - initialize interrupts
2235 * @adapter: board private structure
2236 *
2237 * Attempts to configure interrupts using the best available
2238 * capabilities of the hardware and kernel.
2239 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002240static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002241{
2242 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002243 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002244
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002245 /* map all of the rings to the q_vectors */
2246 ixgbe_map_rings_to_vectors(adapter);
2247
2248 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002249 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002250 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002251 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002252 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002253 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002254 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002255 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002256
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002257 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002258 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002259
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002260 /* place q_vectors and rings back into a known good state */
2261 ixgbe_reset_q_vectors(adapter);
2262 }
2263
Auke Kok9a799d72007-09-15 14:07:45 -07002264 return err;
2265}
2266
2267static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2268{
Auke Kok9a799d72007-09-15 14:07:45 -07002269 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002270 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002271
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002272 q_vectors = adapter->num_msix_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002273 i = q_vectors - 1;
Alexander Duycka65151ba22011-05-27 05:31:32 +00002274 free_irq(adapter->msix_entries[i].vector, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002275 i--;
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002276
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002277 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002278 /* free only the irqs that were actually requested */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002279 if (!adapter->q_vector[i]->rx.ring &&
2280 !adapter->q_vector[i]->tx.ring)
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002281 continue;
2282
Alexander Duyck207867f2011-07-15 03:05:37 +00002283 /* clear the affinity_mask in the IRQ descriptor */
2284 irq_set_affinity_hint(adapter->msix_entries[i].vector,
2285 NULL);
2286
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002287 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002288 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002289 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002290 } else {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002291 free_irq(adapter->pdev->irq, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002292 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002293
2294 /* clear q_vector state information */
2295 ixgbe_reset_q_vectors(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002296}
2297
2298/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002299 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2300 * @adapter: board private structure
2301 **/
2302static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2303{
Alexander Duyckbd508172010-11-16 19:27:03 -08002304 switch (adapter->hw.mac.type) {
2305 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002306 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002307 break;
2308 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002309 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002310 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2311 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002312 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002313 break;
2314 default:
2315 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002316 }
2317 IXGBE_WRITE_FLUSH(&adapter->hw);
2318 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2319 int i;
2320 for (i = 0; i < adapter->num_msix_vectors; i++)
2321 synchronize_irq(adapter->msix_entries[i].vector);
2322 } else {
2323 synchronize_irq(adapter->pdev->irq);
2324 }
2325}
2326
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002327/**
Auke Kok9a799d72007-09-15 14:07:45 -07002328 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2329 *
2330 **/
2331static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2332{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002333 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002334
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002335 /* rx/tx vector */
2336 if (adapter->rx_itr_setting == 1)
2337 q_vector->itr = IXGBE_20K_ITR;
2338 else
2339 q_vector->itr = adapter->rx_itr_setting;
2340
2341 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002342
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002343 ixgbe_set_ivar(adapter, 0, 0, 0);
2344 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002345
Emil Tantilov396e7992010-07-01 20:05:12 +00002346 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002347}
2348
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002349/**
2350 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2351 * @adapter: board private structure
2352 * @ring: structure containing ring specific data
2353 *
2354 * Configure the Tx descriptor ring after a reset.
2355 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002356void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2357 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002358{
2359 struct ixgbe_hw *hw = &adapter->hw;
2360 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002361 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002362 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002363 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002364
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002365 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002366 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002367 IXGBE_WRITE_FLUSH(hw);
2368
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002369 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002370 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002371 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2372 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2373 ring->count * sizeof(union ixgbe_adv_tx_desc));
2374 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2375 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002376 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002377
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002378 /*
2379 * set WTHRESH to encourage burst writeback, it should not be set
2380 * higher than 1 when ITR is 0 as it could cause false TX hangs
2381 *
2382 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2383 * to or less than the number of on chip descriptors, which is
2384 * currently 40.
2385 */
2386 if (!adapter->tx_itr_setting || !adapter->rx_itr_setting)
2387 txdctl |= (1 << 16); /* WTHRESH = 1 */
2388 else
2389 txdctl |= (8 << 16); /* WTHRESH = 8 */
2390
2391 /* PTHRESH=32 is needed to avoid a Tx hang with DFP enabled. */
2392 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2393 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002394
2395 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002396 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2397 adapter->atr_sample_rate) {
2398 ring->atr_sample_rate = adapter->atr_sample_rate;
2399 ring->atr_count = 0;
2400 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2401 } else {
2402 ring->atr_sample_rate = 0;
2403 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002404
John Fastabendc84d3242010-11-16 19:27:12 -08002405 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2406
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002407 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002408 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2409
2410 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2411 if (hw->mac.type == ixgbe_mac_82598EB &&
2412 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2413 return;
2414
2415 /* poll to verify queue is enabled */
2416 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002417 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002418 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2419 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2420 if (!wait_loop)
2421 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002422}
2423
Alexander Duyck120ff942010-08-19 13:34:50 +00002424static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2425{
2426 struct ixgbe_hw *hw = &adapter->hw;
2427 u32 rttdcs;
John Fastabend72a32f12011-04-26 07:25:58 +00002428 u32 reg;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002429 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002430
2431 if (hw->mac.type == ixgbe_mac_82598EB)
2432 return;
2433
2434 /* disable the arbiter while setting MTQC */
2435 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2436 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2437 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2438
2439 /* set transmit pool layout */
John Fastabend8b1c0b22011-05-03 02:26:48 +00002440 switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck120ff942010-08-19 13:34:50 +00002441 case (IXGBE_FLAG_SRIOV_ENABLED):
2442 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2443 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2444 break;
Alexander Duyck120ff942010-08-19 13:34:50 +00002445 default:
John Fastabend8b1c0b22011-05-03 02:26:48 +00002446 if (!tcs)
2447 reg = IXGBE_MTQC_64Q_1PB;
2448 else if (tcs <= 4)
2449 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2450 else
2451 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2452
2453 IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2454
2455 /* Enable Security TX Buffer IFG for multiple pb */
2456 if (tcs) {
2457 reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2458 reg |= IXGBE_SECTX_DCB;
2459 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
2460 }
Alexander Duyck120ff942010-08-19 13:34:50 +00002461 break;
2462 }
2463
2464 /* re-enable the arbiter */
2465 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2466 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2467}
2468
Auke Kok9a799d72007-09-15 14:07:45 -07002469/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002470 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002471 * @adapter: board private structure
2472 *
2473 * Configure the Tx unit of the MAC after a reset.
2474 **/
2475static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2476{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002477 struct ixgbe_hw *hw = &adapter->hw;
2478 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002479 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002480
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002481 ixgbe_setup_mtqc(adapter);
2482
2483 if (hw->mac.type != ixgbe_mac_82598EB) {
2484 /* DMATXCTL.EN must be before Tx queues are enabled */
2485 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2486 dmatxctl |= IXGBE_DMATXCTL_TE;
2487 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2488 }
2489
Auke Kok9a799d72007-09-15 14:07:45 -07002490 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002491 for (i = 0; i < adapter->num_tx_queues; i++)
2492 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002493}
2494
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002495#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002496
Yi Zoua6616b42009-08-06 13:05:23 +00002497static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002498 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002499{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002500 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002501 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002502
Alexander Duyckbd508172010-11-16 19:27:03 -08002503 switch (adapter->hw.mac.type) {
2504 case ixgbe_mac_82598EB: {
2505 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2506 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002507 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002508 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002509 break;
2510 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002511 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002512 default:
2513 break;
2514 }
2515
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002516 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002517
2518 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2519 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002520 if (adapter->num_vfs)
2521 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002522
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002523 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2524 IXGBE_SRRCTL_BSIZEHDR_MASK;
2525
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002526 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002527#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2528 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2529#else
2530 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2531#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002532 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002533 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002534 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2535 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002536 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002537 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002538
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002539 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002540}
2541
Alexander Duyck05abb122010-08-19 13:35:41 +00002542static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002543{
Alexander Duyck05abb122010-08-19 13:35:41 +00002544 struct ixgbe_hw *hw = &adapter->hw;
2545 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002546 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2547 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002548 u32 mrqc = 0, reta = 0;
2549 u32 rxcsum;
2550 int i, j;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002551 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend86b4db32011-04-26 07:26:19 +00002552 int maxq = adapter->ring_feature[RING_F_RSS].indices;
2553
2554 if (tcs)
2555 maxq = min(maxq, adapter->num_tx_queues / tcs);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002556
Alexander Duyck05abb122010-08-19 13:35:41 +00002557 /* Fill out hash function seeds */
2558 for (i = 0; i < 10; i++)
2559 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002560
Alexander Duyck05abb122010-08-19 13:35:41 +00002561 /* Fill out redirection table */
2562 for (i = 0, j = 0; i < 128; i++, j++) {
John Fastabend86b4db32011-04-26 07:26:19 +00002563 if (j == maxq)
Alexander Duyck05abb122010-08-19 13:35:41 +00002564 j = 0;
2565 /* reta = 4-byte sliding window of
2566 * 0x00..(indices-1)(indices-1)00..etc. */
2567 reta = (reta << 8) | (j * 0x11);
2568 if ((i & 3) == 3)
2569 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2570 }
2571
2572 /* Disable indicating checksum in descriptor, enables RSS hash */
2573 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2574 rxcsum |= IXGBE_RXCSUM_PCSD;
2575 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2576
John Fastabend8b1c0b22011-05-03 02:26:48 +00002577 if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
2578 (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002579 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002580 } else {
2581 int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2582 | IXGBE_FLAG_SRIOV_ENABLED);
2583
2584 switch (mask) {
2585 case (IXGBE_FLAG_RSS_ENABLED):
2586 if (!tcs)
2587 mrqc = IXGBE_MRQC_RSSEN;
2588 else if (tcs <= 4)
2589 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2590 else
2591 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2592 break;
2593 case (IXGBE_FLAG_SRIOV_ENABLED):
2594 mrqc = IXGBE_MRQC_VMDQEN;
2595 break;
2596 default:
2597 break;
2598 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002599 }
2600
Alexander Duyck05abb122010-08-19 13:35:41 +00002601 /* Perform hash on these packet types */
2602 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2603 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2604 | IXGBE_MRQC_RSS_FIELD_IPV6
2605 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2606
2607 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002608}
2609
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002610/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002611 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2612 * @adapter: address of board private structure
2613 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002614 **/
Don Skidmore082757a2011-07-21 05:55:00 +00002615static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002616 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002617{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002618 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002619 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002620 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002621 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002622
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002623 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002624 return;
2625
2626 rx_buf_len = ring->rx_buf_len;
2627 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002628 rscctrl |= IXGBE_RSCCTL_RSCEN;
2629 /*
2630 * we must limit the number of descriptors so that the
2631 * total size of max desc * buf_len is not greater
2632 * than 65535
2633 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002634 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002635#if (MAX_SKB_FRAGS > 16)
2636 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2637#elif (MAX_SKB_FRAGS > 8)
2638 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2639#elif (MAX_SKB_FRAGS > 4)
2640 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2641#else
2642 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2643#endif
2644 } else {
Alexander Duyck919e78a2011-08-26 09:52:38 +00002645 if (rx_buf_len < IXGBE_RXBUFFER_4K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002646 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck919e78a2011-08-26 09:52:38 +00002647 else if (rx_buf_len < IXGBE_RXBUFFER_8K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002648 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2649 else
2650 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2651 }
Alexander Duyck73670962010-08-19 13:38:34 +00002652 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002653}
2654
Alexander Duyck9e10e042010-08-19 13:40:06 +00002655/**
2656 * ixgbe_set_uta - Set unicast filter table address
2657 * @adapter: board private structure
2658 *
2659 * The unicast table address is a register array of 32-bit registers.
2660 * The table is meant to be used in a way similar to how the MTA is used
2661 * however due to certain limitations in the hardware it is necessary to
2662 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2663 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2664 **/
2665static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2666{
2667 struct ixgbe_hw *hw = &adapter->hw;
2668 int i;
2669
2670 /* The UTA table only exists on 82599 hardware and newer */
2671 if (hw->mac.type < ixgbe_mac_82599EB)
2672 return;
2673
2674 /* we only need to do this if VMDq is enabled */
2675 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2676 return;
2677
2678 for (i = 0; i < 128; i++)
2679 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2680}
2681
2682#define IXGBE_MAX_RX_DESC_POLL 10
2683static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2684 struct ixgbe_ring *ring)
2685{
2686 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002687 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2688 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002689 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002690
2691 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2692 if (hw->mac.type == ixgbe_mac_82598EB &&
2693 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2694 return;
2695
2696 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002697 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002698 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2699 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2700
2701 if (!wait_loop) {
2702 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2703 "the polling period\n", reg_idx);
2704 }
2705}
2706
Yi Zou2d39d572011-01-06 14:29:56 +00002707void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
2708 struct ixgbe_ring *ring)
2709{
2710 struct ixgbe_hw *hw = &adapter->hw;
2711 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2712 u32 rxdctl;
2713 u8 reg_idx = ring->reg_idx;
2714
2715 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2716 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
2717
2718 /* write value back with RXDCTL.ENABLE bit cleared */
2719 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2720
2721 if (hw->mac.type == ixgbe_mac_82598EB &&
2722 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2723 return;
2724
2725 /* the hardware may take up to 100us to really disable the rx queue */
2726 do {
2727 udelay(10);
2728 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2729 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
2730
2731 if (!wait_loop) {
2732 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
2733 "the polling period\n", reg_idx);
2734 }
2735}
2736
Alexander Duyck84418e32010-08-19 13:40:54 +00002737void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2738 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002739{
2740 struct ixgbe_hw *hw = &adapter->hw;
2741 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002742 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002743 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002744
Alexander Duyck9e10e042010-08-19 13:40:06 +00002745 /* disable queue to avoid issues while updating state */
2746 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00002747 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002748
Alexander Duyckacd37172010-08-19 13:36:05 +00002749 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2750 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2751 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2752 ring->count * sizeof(union ixgbe_adv_rx_desc));
2753 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2754 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002755 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002756
2757 ixgbe_configure_srrctl(adapter, ring);
2758 ixgbe_configure_rscctl(adapter, ring);
2759
Greg Rosee9f98072011-01-26 01:06:07 +00002760 /* If operating in IOV mode set RLPML for X540 */
2761 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
2762 hw->mac.type == ixgbe_mac_X540) {
2763 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
2764 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
2765 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
2766 }
2767
Alexander Duyck9e10e042010-08-19 13:40:06 +00002768 if (hw->mac.type == ixgbe_mac_82598EB) {
2769 /*
2770 * enable cache line friendly hardware writes:
2771 * PTHRESH=32 descriptors (half the internal cache),
2772 * this also removes ugly rx_no_buffer_count increment
2773 * HTHRESH=4 descriptors (to minimize latency on fetch)
2774 * WTHRESH=8 burst writeback up to two cache lines
2775 */
2776 rxdctl &= ~0x3FFFFF;
2777 rxdctl |= 0x080420;
2778 }
2779
2780 /* enable receive descriptor ring */
2781 rxdctl |= IXGBE_RXDCTL_ENABLE;
2782 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2783
2784 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00002785 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00002786}
2787
Alexander Duyck48654522010-08-19 13:36:27 +00002788static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
2789{
2790 struct ixgbe_hw *hw = &adapter->hw;
2791 int p;
2792
2793 /* PSRTYPE must be initialized in non 82598 adapters */
2794 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002795 IXGBE_PSRTYPE_UDPHDR |
2796 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00002797 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002798 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00002799
2800 if (hw->mac.type == ixgbe_mac_82598EB)
2801 return;
2802
2803 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
2804 psrtype |= (adapter->num_rx_queues_per_pool << 29);
2805
2806 for (p = 0; p < adapter->num_rx_pools; p++)
2807 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
2808 psrtype);
2809}
2810
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002811static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
2812{
2813 struct ixgbe_hw *hw = &adapter->hw;
2814 u32 gcr_ext;
2815 u32 vt_reg_bits;
2816 u32 reg_offset, vf_shift;
2817 u32 vmdctl;
2818
2819 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2820 return;
2821
2822 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2823 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
2824 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
2825 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2826
2827 vf_shift = adapter->num_vfs % 32;
2828 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
2829
2830 /* Enable only the PF's pool for Tx/Rx */
2831 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2832 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
2833 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2834 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
2835 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2836
2837 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
2838 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2839
2840 /*
2841 * Set up VF register offsets for selected VT Mode,
2842 * i.e. 32 or 64 VFs for SR-IOV
2843 */
2844 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2845 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
2846 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
2847 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
2848
2849 /* enable Tx loopback for VF/PF communication */
2850 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00002851 /* Enable MAC Anti-Spoofing */
Greg Rosea1cbb152011-05-13 01:33:48 +00002852 hw->mac.ops.set_mac_anti_spoofing(hw,
2853 (adapter->antispoofing_enabled =
2854 (adapter->num_vfs != 0)),
Greg Rosea985b6c32010-11-18 03:02:52 +00002855 adapter->num_vfs);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002856}
2857
Alexander Duyck477de6e2010-08-19 13:38:11 +00002858static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002859{
Auke Kok9a799d72007-09-15 14:07:45 -07002860 struct ixgbe_hw *hw = &adapter->hw;
2861 struct net_device *netdev = adapter->netdev;
2862 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002863 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002864 struct ixgbe_ring *rx_ring;
2865 int i;
2866 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00002867
Auke Kok9a799d72007-09-15 14:07:45 -07002868 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00002869 /* On by default */
2870 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
2871
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002872 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00002873 if (adapter->num_vfs)
2874 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
2875
2876 /* Disable packet split due to 82599 erratum #45 */
2877 if (hw->mac.type == ixgbe_mac_82599EB)
2878 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07002879
Alexander Duyck477de6e2010-08-19 13:38:11 +00002880#ifdef IXGBE_FCOE
2881 /* adjust max frame to be able to do baby jumbo for FCoE */
2882 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
2883 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
2884 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2885
2886#endif /* IXGBE_FCOE */
2887 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
2888 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
2889 mhadd &= ~IXGBE_MHADD_MFS_MASK;
2890 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
2891
2892 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07002893 }
2894
Alexander Duyck919e78a2011-08-26 09:52:38 +00002895 /* MHADD will allow an extra 4 bytes past for vlan tagged frames */
2896 max_frame += VLAN_HLEN;
2897
2898 /* Set the RX buffer length according to the mode */
2899 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
2900 rx_buf_len = IXGBE_RX_HDR_SIZE;
2901 } else {
2902 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
2903 (netdev->mtu <= ETH_DATA_LEN))
2904 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
2905 /*
2906 * Make best use of allocation by using all but 1K of a
2907 * power of 2 allocation that will be used for skb->head.
2908 */
2909 else if (max_frame <= IXGBE_RXBUFFER_3K)
2910 rx_buf_len = IXGBE_RXBUFFER_3K;
2911 else if (max_frame <= IXGBE_RXBUFFER_7K)
2912 rx_buf_len = IXGBE_RXBUFFER_7K;
2913 else if (max_frame <= IXGBE_RXBUFFER_15K)
2914 rx_buf_len = IXGBE_RXBUFFER_15K;
2915 else
2916 rx_buf_len = IXGBE_MAX_RXBUFFER;
2917 }
2918
Auke Kok9a799d72007-09-15 14:07:45 -07002919 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00002920 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
2921 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07002922 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2923
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002924 /*
2925 * Setup the HW Rx Head and Tail Descriptor Pointers and
2926 * the Base and Length of the Rx Descriptor Ring
2927 */
Auke Kok9a799d72007-09-15 14:07:45 -07002928 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002929 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00002930 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002931
Yi Zou6e455b892009-08-06 13:05:44 +00002932 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002933 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00002934 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002935 clear_ring_ps_enabled(rx_ring);
2936
2937 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
2938 set_ring_rsc_enabled(rx_ring);
2939 else
2940 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002941
Yi Zou63f39bd2009-05-17 12:34:35 +00002942#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00002943 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00002944 struct ixgbe_ring_feature *f;
2945 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00002946 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002947 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00002948 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
2949 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00002950 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002951 } else if (!ring_is_rsc_enabled(rx_ring) &&
2952 !ring_is_ps_enabled(rx_ring)) {
2953 rx_ring->rx_buf_len =
2954 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00002955 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002956 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002957#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00002958 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00002959}
2960
Alexander Duyck73670962010-08-19 13:38:34 +00002961static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
2962{
2963 struct ixgbe_hw *hw = &adapter->hw;
2964 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
2965
2966 switch (hw->mac.type) {
2967 case ixgbe_mac_82598EB:
2968 /*
2969 * For VMDq support of different descriptor types or
2970 * buffer sizes through the use of multiple SRRCTL
2971 * registers, RDRXCTL.MVMEN must be set to 1
2972 *
2973 * also, the manual doesn't mention it clearly but DCA hints
2974 * will only use queue 0's tags unless this bit is set. Side
2975 * effects of setting this bit are only that SRRCTL must be
2976 * fully programmed [0..15]
2977 */
2978 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
2979 break;
2980 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002981 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00002982 /* Disable RSC for ACK packets */
2983 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
2984 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
2985 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
2986 /* hardware requires some bits to be set by default */
2987 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
2988 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
2989 break;
2990 default:
2991 /* We should do nothing since we don't know this hardware */
2992 return;
2993 }
2994
2995 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
2996}
2997
Alexander Duyck477de6e2010-08-19 13:38:11 +00002998/**
2999 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3000 * @adapter: board private structure
3001 *
3002 * Configure the Rx unit of the MAC after a reset.
3003 **/
3004static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3005{
3006 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003007 int i;
3008 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003009
3010 /* disable receives while setting up the descriptors */
3011 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3012 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3013
3014 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003015 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003016
Alexander Duyck9e10e042010-08-19 13:40:06 +00003017 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003018 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003019
Alexander Duyck9e10e042010-08-19 13:40:06 +00003020 ixgbe_set_uta(adapter);
3021
Alexander Duyck477de6e2010-08-19 13:38:11 +00003022 /* set_rx_buffer_len must be called before ring initialization */
3023 ixgbe_set_rx_buffer_len(adapter);
3024
3025 /*
3026 * Setup the HW Rx Head and Tail Descriptor Pointers and
3027 * the Base and Length of the Rx Descriptor Ring
3028 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003029 for (i = 0; i < adapter->num_rx_queues; i++)
3030 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003031
Alexander Duyck9e10e042010-08-19 13:40:06 +00003032 /* disable drop enable for 82598 parts */
3033 if (hw->mac.type == ixgbe_mac_82598EB)
3034 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3035
3036 /* enable all receives */
3037 rxctrl |= IXGBE_RXCTRL_RXEN;
3038 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003039}
3040
Auke Kok9a799d72007-09-15 14:07:45 -07003041static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3042{
3043 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003044 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003045 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003046
3047 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003048 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003049 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003050}
3051
3052static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3053{
3054 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003055 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003056 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003057
Auke Kok9a799d72007-09-15 14:07:45 -07003058 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003059 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003060 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003061}
3062
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003063/**
3064 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3065 * @adapter: driver data
3066 */
3067static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3068{
3069 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003070 u32 vlnctrl;
3071
3072 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3073 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3074 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3075}
3076
3077/**
3078 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3079 * @adapter: driver data
3080 */
3081static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3082{
3083 struct ixgbe_hw *hw = &adapter->hw;
3084 u32 vlnctrl;
3085
3086 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3087 vlnctrl |= IXGBE_VLNCTRL_VFE;
3088 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3089 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3090}
3091
3092/**
3093 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3094 * @adapter: driver data
3095 */
3096static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3097{
3098 struct ixgbe_hw *hw = &adapter->hw;
3099 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003100 int i, j;
3101
3102 switch (hw->mac.type) {
3103 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003104 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3105 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003106 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3107 break;
3108 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003109 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003110 for (i = 0; i < adapter->num_rx_queues; i++) {
3111 j = adapter->rx_ring[i]->reg_idx;
3112 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3113 vlnctrl &= ~IXGBE_RXDCTL_VME;
3114 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3115 }
3116 break;
3117 default:
3118 break;
3119 }
3120}
3121
3122/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003123 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003124 * @adapter: driver data
3125 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003126static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003127{
3128 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003129 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003130 int i, j;
3131
3132 switch (hw->mac.type) {
3133 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003134 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3135 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003136 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3137 break;
3138 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003139 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003140 for (i = 0; i < adapter->num_rx_queues; i++) {
3141 j = adapter->rx_ring[i]->reg_idx;
3142 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3143 vlnctrl |= IXGBE_RXDCTL_VME;
3144 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3145 }
3146 break;
3147 default:
3148 break;
3149 }
3150}
3151
Auke Kok9a799d72007-09-15 14:07:45 -07003152static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3153{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003154 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003155
Jesse Grossf62bbb52010-10-20 13:56:10 +00003156 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3157
3158 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3159 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003160}
3161
3162/**
Alexander Duyck28500622010-06-15 09:25:48 +00003163 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3164 * @netdev: network interface device structure
3165 *
3166 * Writes unicast address list to the RAR table.
3167 * Returns: -ENOMEM on failure/insufficient address space
3168 * 0 on no addresses written
3169 * X on writing X addresses to the RAR table
3170 **/
3171static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3172{
3173 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3174 struct ixgbe_hw *hw = &adapter->hw;
3175 unsigned int vfn = adapter->num_vfs;
Greg Rosea1cbb152011-05-13 01:33:48 +00003176 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003177 int count = 0;
3178
3179 /* return ENOMEM indicating insufficient memory for addresses */
3180 if (netdev_uc_count(netdev) > rar_entries)
3181 return -ENOMEM;
3182
3183 if (!netdev_uc_empty(netdev) && rar_entries) {
3184 struct netdev_hw_addr *ha;
3185 /* return error if we do not support writing to RAR table */
3186 if (!hw->mac.ops.set_rar)
3187 return -ENOMEM;
3188
3189 netdev_for_each_uc_addr(ha, netdev) {
3190 if (!rar_entries)
3191 break;
3192 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3193 vfn, IXGBE_RAH_AV);
3194 count++;
3195 }
3196 }
3197 /* write the addresses in reverse order to avoid write combining */
3198 for (; rar_entries > 0 ; rar_entries--)
3199 hw->mac.ops.clear_rar(hw, rar_entries);
3200
3201 return count;
3202}
3203
3204/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003205 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003206 * @netdev: network interface device structure
3207 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003208 * The set_rx_method entry point is called whenever the unicast/multicast
3209 * address list or the network interface flags are updated. This routine is
3210 * responsible for configuring the hardware for proper unicast, multicast and
3211 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003212 **/
Greg Rose7f870472010-01-09 02:25:29 +00003213void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003214{
3215 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3216 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003217 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3218 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003219
3220 /* Check for Promiscuous and All Multicast modes */
3221
3222 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3223
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003224 /* set all bits that we expect to always be set */
3225 fctrl |= IXGBE_FCTRL_BAM;
3226 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3227 fctrl |= IXGBE_FCTRL_PMCF;
3228
Alexander Duyck28500622010-06-15 09:25:48 +00003229 /* clear the bits we are changing the status of */
3230 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3231
Auke Kok9a799d72007-09-15 14:07:45 -07003232 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003233 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003234 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003235 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003236 /* don't hardware filter vlans in promisc mode */
3237 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003238 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003239 if (netdev->flags & IFF_ALLMULTI) {
3240 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003241 vmolr |= IXGBE_VMOLR_MPE;
3242 } else {
3243 /*
3244 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003245 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003246 * that we can at least receive multicast traffic
3247 */
3248 hw->mac.ops.update_mc_addr_list(hw, netdev);
3249 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003250 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003251 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003252 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003253 /*
3254 * Write addresses to available RAR registers, if there is not
3255 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003256 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003257 */
3258 count = ixgbe_write_uc_addr_list(netdev);
3259 if (count < 0) {
3260 fctrl |= IXGBE_FCTRL_UPE;
3261 vmolr |= IXGBE_VMOLR_ROPE;
3262 }
3263 }
3264
3265 if (adapter->num_vfs) {
3266 ixgbe_restore_vf_multicasts(adapter);
3267 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3268 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3269 IXGBE_VMOLR_ROPE);
3270 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003271 }
3272
3273 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003274
3275 if (netdev->features & NETIF_F_HW_VLAN_RX)
3276 ixgbe_vlan_strip_enable(adapter);
3277 else
3278 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003279}
3280
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003281static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3282{
3283 int q_idx;
3284 struct ixgbe_q_vector *q_vector;
3285 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3286
3287 /* legacy and MSI only use one vector */
3288 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3289 q_vectors = 1;
3290
3291 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003292 q_vector = adapter->q_vector[q_idx];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003293 napi_enable(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003294 }
3295}
3296
3297static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3298{
3299 int q_idx;
3300 struct ixgbe_q_vector *q_vector;
3301 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3302
3303 /* legacy and MSI only use one vector */
3304 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3305 q_vectors = 1;
3306
3307 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003308 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003309 napi_disable(&q_vector->napi);
3310 }
3311}
3312
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003313#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003314/*
3315 * ixgbe_configure_dcb - Configure DCB hardware
3316 * @adapter: ixgbe adapter struct
3317 *
3318 * This is called by the driver on open to configure the DCB hardware.
3319 * This is also called by the gennetlink interface when reconfiguring
3320 * the DCB state.
3321 */
3322static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3323{
3324 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003325 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003326
Alexander Duyck67ebd792010-08-19 13:34:04 +00003327 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3328 if (hw->mac.type == ixgbe_mac_82598EB)
3329 netif_set_gso_max_size(adapter->netdev, 65536);
3330 return;
3331 }
3332
3333 if (hw->mac.type == ixgbe_mac_82598EB)
3334 netif_set_gso_max_size(adapter->netdev, 32768);
3335
Alexander Duyck2f90b862008-11-20 20:52:10 -08003336
Alexander Duyck2f90b862008-11-20 20:52:10 -08003337 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003338 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003339
Alexander Duyck2f90b862008-11-20 20:52:10 -08003340 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003341
3342 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003343 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
Alexander Duyck971060b2011-07-15 02:31:30 +00003344#ifdef IXGBE_FCOE
John Fastabendc27931d2011-02-23 05:58:25 +00003345 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3346 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3347#endif
3348 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3349 DCB_TX_CONFIG);
3350 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3351 DCB_RX_CONFIG);
3352 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3353 } else {
3354 struct net_device *dev = adapter->netdev;
3355
John Fastabend4c09f3a2011-08-04 05:47:07 +00003356 if (adapter->ixgbe_ieee_ets) {
3357 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
3358 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3359
3360 ixgbe_dcb_hw_ets(&adapter->hw, ets, max_frame);
3361 }
3362
3363 if (adapter->ixgbe_ieee_pfc) {
3364 struct ieee_pfc *pfc = adapter->ixgbe_ieee_pfc;
3365
3366 ixgbe_dcb_hw_pfc_config(&adapter->hw, pfc->pfc_en);
3367 }
John Fastabendc27931d2011-02-23 05:58:25 +00003368 }
John Fastabend8187cd42011-02-23 05:58:08 +00003369
3370 /* Enable RSS Hash per TC */
3371 if (hw->mac.type != ixgbe_mac_82598EB) {
3372 int i;
3373 u32 reg = 0;
3374
3375 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3376 u8 msb = 0;
3377 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3378
3379 while (cnt >>= 1)
3380 msb++;
3381
3382 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3383 }
3384 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3385 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003386}
John Fastabend9da712d2011-08-23 03:14:22 +00003387#endif
3388
3389/* Additional bittime to account for IXGBE framing */
3390#define IXGBE_ETH_FRAMING 20
3391
3392/*
3393 * ixgbe_hpbthresh - calculate high water mark for flow control
3394 *
3395 * @adapter: board private structure to calculate for
3396 * @pb - packet buffer to calculate
3397 */
3398static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3399{
3400 struct ixgbe_hw *hw = &adapter->hw;
3401 struct net_device *dev = adapter->netdev;
3402 int link, tc, kb, marker;
3403 u32 dv_id, rx_pba;
3404
3405 /* Calculate max LAN frame size */
3406 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3407
3408#ifdef IXGBE_FCOE
3409 /* FCoE traffic class uses FCOE jumbo frames */
3410 if (dev->features & NETIF_F_FCOE_MTU) {
3411 int fcoe_pb = 0;
3412
3413#ifdef CONFIG_IXGBE_DCB
3414 fcoe_pb = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003415
3416#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003417 if (fcoe_pb == pb && tc < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3418 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3419 }
3420#endif
3421
3422 /* Calculate delay value for device */
3423 switch (hw->mac.type) {
3424 case ixgbe_mac_X540:
3425 dv_id = IXGBE_DV_X540(link, tc);
3426 break;
3427 default:
3428 dv_id = IXGBE_DV(link, tc);
3429 break;
3430 }
3431
3432 /* Loopback switch introduces additional latency */
3433 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3434 dv_id += IXGBE_B2BT(tc);
3435
3436 /* Delay value is calculated in bit times convert to KB */
3437 kb = IXGBE_BT2KB(dv_id);
3438 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3439
3440 marker = rx_pba - kb;
3441
3442 /* It is possible that the packet buffer is not large enough
3443 * to provide required headroom. In this case throw an error
3444 * to user and a do the best we can.
3445 */
3446 if (marker < 0) {
3447 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3448 "headroom to support flow control."
3449 "Decrease MTU or number of traffic classes\n", pb);
3450 marker = tc + 1;
3451 }
3452
3453 return marker;
3454}
3455
3456/*
3457 * ixgbe_lpbthresh - calculate low water mark for for flow control
3458 *
3459 * @adapter: board private structure to calculate for
3460 * @pb - packet buffer to calculate
3461 */
3462static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3463{
3464 struct ixgbe_hw *hw = &adapter->hw;
3465 struct net_device *dev = adapter->netdev;
3466 int tc;
3467 u32 dv_id;
3468
3469 /* Calculate max LAN frame size */
3470 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3471
3472 /* Calculate delay value for device */
3473 switch (hw->mac.type) {
3474 case ixgbe_mac_X540:
3475 dv_id = IXGBE_LOW_DV_X540(tc);
3476 break;
3477 default:
3478 dv_id = IXGBE_LOW_DV(tc);
3479 break;
3480 }
3481
3482 /* Delay value is calculated in bit times convert to KB */
3483 return IXGBE_BT2KB(dv_id);
3484}
3485
3486/*
3487 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3488 */
3489static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3490{
3491 struct ixgbe_hw *hw = &adapter->hw;
3492 int num_tc = netdev_get_num_tc(adapter->netdev);
3493 int i;
3494
3495 if (!num_tc)
3496 num_tc = 1;
3497
3498 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3499
3500 for (i = 0; i < num_tc; i++) {
3501 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3502
3503 /* Low water marks must not be larger than high water marks */
3504 if (hw->fc.low_water > hw->fc.high_water[i])
3505 hw->fc.low_water = 0;
3506 }
3507}
John Fastabend80605c652011-05-02 12:34:10 +00003508
3509static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3510{
John Fastabend80605c652011-05-02 12:34:10 +00003511 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003512 int hdrm;
3513 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003514
3515 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3516 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003517 hdrm = 32 << adapter->fdir_pballoc;
3518 else
3519 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003520
Alexander Duyckf7e10272011-07-21 00:40:35 +00003521 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00003522 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00003523}
3524
Alexander Duycke4911d52011-05-11 07:18:52 +00003525static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3526{
3527 struct ixgbe_hw *hw = &adapter->hw;
3528 struct hlist_node *node, *node2;
3529 struct ixgbe_fdir_filter *filter;
3530
3531 spin_lock(&adapter->fdir_perfect_lock);
3532
3533 if (!hlist_empty(&adapter->fdir_filter_list))
3534 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3535
3536 hlist_for_each_entry_safe(filter, node, node2,
3537 &adapter->fdir_filter_list, fdir_node) {
3538 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003539 &filter->filter,
3540 filter->sw_idx,
3541 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3542 IXGBE_FDIR_DROP_QUEUE :
3543 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003544 }
3545
3546 spin_unlock(&adapter->fdir_perfect_lock);
3547}
3548
Auke Kok9a799d72007-09-15 14:07:45 -07003549static void ixgbe_configure(struct ixgbe_adapter *adapter)
3550{
John Fastabend80605c652011-05-02 12:34:10 +00003551 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003552#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003553 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003554#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003555
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003556 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003557 ixgbe_restore_vlan(adapter);
3558
Yi Zoueacd73f2009-05-13 13:11:06 +00003559#ifdef IXGBE_FCOE
3560 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3561 ixgbe_configure_fcoe(adapter);
3562
3563#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003564 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003565 ixgbe_init_fdir_signature_82599(&adapter->hw,
3566 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003567 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3568 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3569 adapter->fdir_pballoc);
3570 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003571 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003572
Alexander Duyck933d41f2010-09-07 21:34:29 +00003573 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003574
Auke Kok9a799d72007-09-15 14:07:45 -07003575 ixgbe_configure_tx(adapter);
3576 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003577}
3578
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003579static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3580{
3581 switch (hw->phy.type) {
3582 case ixgbe_phy_sfp_avago:
3583 case ixgbe_phy_sfp_ftl:
3584 case ixgbe_phy_sfp_intel:
3585 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003586 case ixgbe_phy_sfp_passive_tyco:
3587 case ixgbe_phy_sfp_passive_unknown:
3588 case ixgbe_phy_sfp_active_unknown:
3589 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003590 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00003591 case ixgbe_phy_nl:
3592 if (hw->mac.type == ixgbe_mac_82598EB)
3593 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003594 default:
3595 return false;
3596 }
3597}
3598
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003599/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003600 * ixgbe_sfp_link_config - set up SFP+ link
3601 * @adapter: pointer to private adapter struct
3602 **/
3603static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3604{
Alexander Duyck70864002011-04-27 09:13:56 +00003605 /*
3606 * We are assuming the worst case scenerio here, and that
3607 * is that an SFP was inserted/removed after the reset
3608 * but before SFP detection was enabled. As such the best
3609 * solution is to just start searching as soon as we start
3610 */
3611 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3612 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003613
Alexander Duyck70864002011-04-27 09:13:56 +00003614 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003615}
3616
3617/**
3618 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003619 * @hw: pointer to private hardware struct
3620 *
3621 * Returns 0 on success, negative on failure
3622 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003623static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003624{
3625 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003626 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003627 u32 ret = IXGBE_ERR_LINK_SETUP;
3628
3629 if (hw->mac.ops.check_link)
3630 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3631
3632 if (ret)
3633 goto link_cfg_out;
3634
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003635 autoneg = hw->phy.autoneg_advertised;
3636 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003637 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3638 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003639 if (ret)
3640 goto link_cfg_out;
3641
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003642 if (hw->mac.ops.setup_link)
3643 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003644link_cfg_out:
3645 return ret;
3646}
3647
Alexander Duycka34bcff2010-08-19 13:39:20 +00003648static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003649{
Auke Kok9a799d72007-09-15 14:07:45 -07003650 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003651 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003652
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003653 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003654 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3655 IXGBE_GPIE_OCD;
3656 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003657 /*
3658 * use EIAM to auto-mask when MSI-X interrupt is asserted
3659 * this saves a register write for every interrupt
3660 */
3661 switch (hw->mac.type) {
3662 case ixgbe_mac_82598EB:
3663 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3664 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003665 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003666 case ixgbe_mac_X540:
3667 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003668 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3669 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3670 break;
3671 }
3672 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003673 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3674 * specifically only auto mask tx and rx interrupts */
3675 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003676 }
3677
Alexander Duycka34bcff2010-08-19 13:39:20 +00003678 /* XXX: to interrupt immediately for EICS writes, enable this */
3679 /* gpie |= IXGBE_GPIE_EIMEN; */
3680
3681 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3682 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3683 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003684 }
3685
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003686 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00003687 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
3688 switch (adapter->hw.mac.type) {
3689 case ixgbe_mac_82599EB:
3690 gpie |= IXGBE_SDP0_GPIEN;
3691 break;
3692 case ixgbe_mac_X540:
3693 gpie |= IXGBE_EIMS_TS;
3694 break;
3695 default:
3696 break;
3697 }
3698 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003699
Alexander Duycka34bcff2010-08-19 13:39:20 +00003700 /* Enable fan failure interrupt */
3701 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003702 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003703
Don Skidmore2698b202011-04-13 07:01:52 +00003704 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003705 gpie |= IXGBE_SDP1_GPIEN;
3706 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003707 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003708
3709 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3710}
3711
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003712static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00003713{
3714 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003715 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003716 u32 ctrl_ext;
3717
3718 ixgbe_get_hw_control(adapter);
3719 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003720
Auke Kok9a799d72007-09-15 14:07:45 -07003721 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3722 ixgbe_configure_msix(adapter);
3723 else
3724 ixgbe_configure_msi_and_legacy(adapter);
3725
Don Skidmorec6ecf392010-12-03 03:31:51 +00003726 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3727 if (hw->mac.ops.enable_tx_laser &&
3728 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003729 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003730 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003731 hw->mac.ops.enable_tx_laser(hw);
3732
Auke Kok9a799d72007-09-15 14:07:45 -07003733 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003734 ixgbe_napi_enable_all(adapter);
3735
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003736 if (ixgbe_is_sfp(hw)) {
3737 ixgbe_sfp_link_config(adapter);
3738 } else {
3739 err = ixgbe_non_sfp_link_config(hw);
3740 if (err)
3741 e_err(probe, "link_config FAILED %d\n", err);
3742 }
3743
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003744 /* clear any pending interrupts, may auto mask */
3745 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003746 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003747
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003748 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003749 * If this adapter has a fan, check to see if we had a failure
3750 * before we enabled the interrupt.
3751 */
3752 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3753 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3754 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003755 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003756 }
3757
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003758 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003759 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003760
Auke Kok9a799d72007-09-15 14:07:45 -07003761 /* bring the link up in the watchdog, this could race with our first
3762 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003763 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3764 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00003765 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003766
3767 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3768 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3769 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3770 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07003771}
3772
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003773void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3774{
3775 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00003776 /* put off any impending NetWatchDogTimeout */
3777 adapter->netdev->trans_start = jiffies;
3778
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003779 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00003780 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003781 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003782 /*
3783 * If SR-IOV enabled then wait a bit before bringing the adapter
3784 * back up to give the VFs time to respond to the reset. The
3785 * two second wait is based upon the watchdog timer cycle in
3786 * the VF driver.
3787 */
3788 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3789 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003790 ixgbe_up(adapter);
3791 clear_bit(__IXGBE_RESETTING, &adapter->state);
3792}
3793
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003794void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003795{
3796 /* hardware has been reset, we need to reload some things */
3797 ixgbe_configure(adapter);
3798
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003799 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003800}
3801
3802void ixgbe_reset(struct ixgbe_adapter *adapter)
3803{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003804 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003805 int err;
3806
Alexander Duyck70864002011-04-27 09:13:56 +00003807 /* lock SFP init bit to prevent race conditions with the watchdog */
3808 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3809 usleep_range(1000, 2000);
3810
3811 /* clear all SFP and link config related flags while holding SFP_INIT */
3812 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
3813 IXGBE_FLAG2_SFP_NEEDS_RESET);
3814 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
3815
Don Skidmore8ca783a2009-05-26 20:40:47 -07003816 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003817 switch (err) {
3818 case 0:
3819 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00003820 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003821 break;
3822 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003823 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003824 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003825 case IXGBE_ERR_EEPROM_VERSION:
3826 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003827 e_dev_warn("This device is a pre-production adapter/LOM. "
3828 "Please be aware there may be issuesassociated with "
3829 "your hardware. If you are experiencing problems "
3830 "please contact your Intel or hardware "
3831 "representative who provided you with this "
3832 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003833 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003834 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003835 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003836 }
Auke Kok9a799d72007-09-15 14:07:45 -07003837
Alexander Duyck70864002011-04-27 09:13:56 +00003838 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
3839
Auke Kok9a799d72007-09-15 14:07:45 -07003840 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003841 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3842 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003843}
3844
Auke Kok9a799d72007-09-15 14:07:45 -07003845/**
3846 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07003847 * @rx_ring: ring to free buffers from
3848 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003849static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003850{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003851 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07003852 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003853 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003854
Alexander Duyck84418e32010-08-19 13:40:54 +00003855 /* ring already cleared, nothing to do */
3856 if (!rx_ring->rx_buffer_info)
3857 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003858
Alexander Duyck84418e32010-08-19 13:40:54 +00003859 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003860 for (i = 0; i < rx_ring->count; i++) {
3861 struct ixgbe_rx_buffer *rx_buffer_info;
3862
3863 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3864 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003865 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003866 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003867 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003868 rx_buffer_info->dma = 0;
3869 }
3870 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003871 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003872 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003873 do {
3874 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003875 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003876 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00003877 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003878 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003879 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003880 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003881 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003882 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003883 skb = skb->prev;
3884 dev_kfree_skb(this);
3885 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003886 }
3887 if (!rx_buffer_info->page)
3888 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003889 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003890 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00003891 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003892 rx_buffer_info->page_dma = 0;
3893 }
Auke Kok9a799d72007-09-15 14:07:45 -07003894 put_page(rx_buffer_info->page);
3895 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003896 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003897 }
3898
3899 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3900 memset(rx_ring->rx_buffer_info, 0, size);
3901
3902 /* Zero out the descriptor ring */
3903 memset(rx_ring->desc, 0, rx_ring->size);
3904
3905 rx_ring->next_to_clean = 0;
3906 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003907}
3908
3909/**
3910 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07003911 * @tx_ring: ring to be cleaned
3912 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003913static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003914{
3915 struct ixgbe_tx_buffer *tx_buffer_info;
3916 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003917 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003918
Alexander Duyck84418e32010-08-19 13:40:54 +00003919 /* ring already cleared, nothing to do */
3920 if (!tx_ring->tx_buffer_info)
3921 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003922
Alexander Duyck84418e32010-08-19 13:40:54 +00003923 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003924 for (i = 0; i < tx_ring->count; i++) {
3925 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003926 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07003927 }
3928
3929 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3930 memset(tx_ring->tx_buffer_info, 0, size);
3931
3932 /* Zero out the descriptor ring */
3933 memset(tx_ring->desc, 0, tx_ring->size);
3934
3935 tx_ring->next_to_use = 0;
3936 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003937}
3938
3939/**
Auke Kok9a799d72007-09-15 14:07:45 -07003940 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3941 * @adapter: board private structure
3942 **/
3943static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3944{
3945 int i;
3946
3947 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003948 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003949}
3950
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003951/**
3952 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3953 * @adapter: board private structure
3954 **/
3955static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3956{
3957 int i;
3958
3959 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003960 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003961}
3962
Alexander Duycke4911d52011-05-11 07:18:52 +00003963static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
3964{
3965 struct hlist_node *node, *node2;
3966 struct ixgbe_fdir_filter *filter;
3967
3968 spin_lock(&adapter->fdir_perfect_lock);
3969
3970 hlist_for_each_entry_safe(filter, node, node2,
3971 &adapter->fdir_filter_list, fdir_node) {
3972 hlist_del(&filter->fdir_node);
3973 kfree(filter);
3974 }
3975 adapter->fdir_filter_count = 0;
3976
3977 spin_unlock(&adapter->fdir_perfect_lock);
3978}
3979
Auke Kok9a799d72007-09-15 14:07:45 -07003980void ixgbe_down(struct ixgbe_adapter *adapter)
3981{
3982 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003983 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003984 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003985 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07003986
3987 /* signal that we are down to the interrupt handler */
3988 set_bit(__IXGBE_DOWN, &adapter->state);
3989
3990 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003991 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3992 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003993
Yi Zou2d39d572011-01-06 14:29:56 +00003994 /* disable all enabled rx queues */
3995 for (i = 0; i < adapter->num_rx_queues; i++)
3996 /* this call also flushes the previous write */
3997 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
3998
Don Skidmore032b4322011-03-18 09:32:53 +00003999 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004000
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004001 netif_tx_stop_all_queues(netdev);
4002
Alexander Duyck70864002011-04-27 09:13:56 +00004003 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004004 netif_carrier_off(netdev);
4005 netif_tx_disable(netdev);
4006
4007 ixgbe_irq_disable(adapter);
4008
4009 ixgbe_napi_disable_all(adapter);
4010
Alexander Duyckd034acf2011-04-27 09:25:34 +00004011 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4012 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004013 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4014
4015 del_timer_sync(&adapter->service_timer);
4016
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004017 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004018 /* Clear EITR Select mapping */
4019 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4020
4021 /* Mark all the VFs as inactive */
4022 for (i = 0 ; i < adapter->num_vfs; i++)
4023 adapter->vfinfo[i].clear_to_send = 0;
4024
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004025 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004026 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004027
Auke Kok9a799d72007-09-15 14:07:45 -07004028 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004029 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004030 }
4031
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004032 /* disable transmits in the hardware now that interrupts are off */
4033 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004034 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004035 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004036 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004037
4038 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004039 switch (hw->mac.type) {
4040 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004041 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004042 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004043 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4044 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004045 break;
4046 default:
4047 break;
4048 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004049
Paul Larson6f4a0e42008-06-24 17:00:56 -07004050 if (!pci_channel_offline(adapter->pdev))
4051 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004052
4053 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4054 if (hw->mac.ops.disable_tx_laser &&
4055 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004056 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004057 (hw->mac.type == ixgbe_mac_82599EB))))
4058 hw->mac.ops.disable_tx_laser(hw);
4059
Auke Kok9a799d72007-09-15 14:07:45 -07004060 ixgbe_clean_all_tx_rings(adapter);
4061 ixgbe_clean_all_rx_rings(adapter);
4062
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004063#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004064 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004065 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004066#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004067}
4068
Auke Kok9a799d72007-09-15 14:07:45 -07004069/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004070 * ixgbe_poll - NAPI Rx polling callback
4071 * @napi: structure for representing this polling device
4072 * @budget: how many packets driver is allowed to clean
4073 *
4074 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07004075 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004076static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07004077{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004078 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00004079 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004080 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004081 struct ixgbe_ring *ring;
4082 int per_ring_budget;
4083 bool clean_complete = true;
Auke Kok9a799d72007-09-15 14:07:45 -07004084
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004085#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08004086 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
4087 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08004088#endif
4089
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004090 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
4091 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004092
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004093 /* attempt to distribute budget to each queue fairly, but don't allow
4094 * the budget to go below 1 because we'll exit polling */
4095 if (q_vector->rx.count > 1)
4096 per_ring_budget = max(budget/q_vector->rx.count, 1);
4097 else
4098 per_ring_budget = budget;
David S. Millerd2c7ddd2008-01-15 22:43:24 -08004099
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004100 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
4101 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
4102 per_ring_budget);
4103
4104 /* If all work not completed, return budget and keep polling */
4105 if (!clean_complete)
4106 return budget;
4107
4108 /* all work done, exit the polling mode */
4109 napi_complete(napi);
4110 if (adapter->rx_itr_setting & 1)
4111 ixgbe_set_itr(q_vector);
4112 if (!test_bit(__IXGBE_DOWN, &adapter->state))
4113 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
4114
4115 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004116}
4117
4118/**
4119 * ixgbe_tx_timeout - Respond to a Tx Hang
4120 * @netdev: network interface device structure
4121 **/
4122static void ixgbe_tx_timeout(struct net_device *netdev)
4123{
4124 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4125
4126 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004127 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004128}
4129
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004130/**
4131 * ixgbe_set_rss_queues: Allocate queues for RSS
4132 * @adapter: board private structure to initialize
4133 *
4134 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4135 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4136 *
4137 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004138static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4139{
4140 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004141 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004142
4143 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004144 f->mask = 0xF;
4145 adapter->num_rx_queues = f->indices;
4146 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004147 ret = true;
4148 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004149 ret = false;
4150 }
4151
4152 return ret;
4153}
4154
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004155/**
4156 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4157 * @adapter: board private structure to initialize
4158 *
4159 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4160 * to the original CPU that initiated the Tx session. This runs in addition
4161 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4162 * Rx load across CPUs using RSS.
4163 *
4164 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004165static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004166{
4167 bool ret = false;
4168 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4169
4170 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4171 f_fdir->mask = 0;
4172
4173 /* Flow Director must have RSS enabled */
Alexander Duyck03ecf912011-05-20 07:36:17 +00004174 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4175 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004176 adapter->num_tx_queues = f_fdir->indices;
4177 adapter->num_rx_queues = f_fdir->indices;
4178 ret = true;
4179 } else {
4180 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004181 }
4182 return ret;
4183}
4184
Yi Zou0331a832009-05-17 12:33:52 +00004185#ifdef IXGBE_FCOE
4186/**
4187 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4188 * @adapter: board private structure to initialize
4189 *
4190 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4191 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4192 * rx queues out of the max number of rx queues, instead, it is used as the
4193 * index of the first rx queue used by FCoE.
4194 *
4195 **/
4196static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4197{
Yi Zou0331a832009-05-17 12:33:52 +00004198 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4199
John Fastabende5b64632011-03-08 03:44:52 +00004200 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4201 return false;
4202
John Fastabende901acd2011-04-26 07:26:08 +00004203 f->indices = min((int)num_online_cpus(), f->indices);
John Fastabende5b64632011-03-08 03:44:52 +00004204
John Fastabende901acd2011-04-26 07:26:08 +00004205 adapter->num_rx_queues = 1;
4206 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004207
John Fastabende901acd2011-04-26 07:26:08 +00004208 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4209 e_info(probe, "FCoE enabled with RSS\n");
Alexander Duyck03ecf912011-05-20 07:36:17 +00004210 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
John Fastabende901acd2011-04-26 07:26:08 +00004211 ixgbe_set_fdir_queues(adapter);
4212 else
4213 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004214 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00004215
John Fastabende901acd2011-04-26 07:26:08 +00004216 /* adding FCoE rx rings to the end */
4217 f->mask = adapter->num_rx_queues;
4218 adapter->num_rx_queues += f->indices;
4219 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004220
John Fastabende5b64632011-03-08 03:44:52 +00004221 return true;
4222}
4223#endif /* IXGBE_FCOE */
4224
John Fastabende901acd2011-04-26 07:26:08 +00004225/* Artificial max queue cap per traffic class in DCB mode */
4226#define DCB_QUEUE_CAP 8
4227
John Fastabende5b64632011-03-08 03:44:52 +00004228#ifdef CONFIG_IXGBE_DCB
4229static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4230{
John Fastabende901acd2011-04-26 07:26:08 +00004231 int per_tc_q, q, i, offset = 0;
4232 struct net_device *dev = adapter->netdev;
4233 int tcs = netdev_get_num_tc(dev);
John Fastabende5b64632011-03-08 03:44:52 +00004234
John Fastabende901acd2011-04-26 07:26:08 +00004235 if (!tcs)
4236 return false;
John Fastabende5b64632011-03-08 03:44:52 +00004237
John Fastabende901acd2011-04-26 07:26:08 +00004238 /* Map queue offset and counts onto allocated tx queues */
4239 per_tc_q = min(dev->num_tx_queues / tcs, (unsigned int)DCB_QUEUE_CAP);
4240 q = min((int)num_online_cpus(), per_tc_q);
John Fastabend8b1c0b22011-05-03 02:26:48 +00004241
John Fastabend8b1c0b22011-05-03 02:26:48 +00004242 for (i = 0; i < tcs; i++) {
John Fastabende901acd2011-04-26 07:26:08 +00004243 netdev_set_prio_tc_map(dev, i, i);
4244 netdev_set_tc_queue(dev, i, q, offset);
4245 offset += q;
John Fastabende5b64632011-03-08 03:44:52 +00004246 }
4247
John Fastabende901acd2011-04-26 07:26:08 +00004248 adapter->num_tx_queues = q * tcs;
4249 adapter->num_rx_queues = q * tcs;
John Fastabende5b64632011-03-08 03:44:52 +00004250
4251#ifdef IXGBE_FCOE
John Fastabende901acd2011-04-26 07:26:08 +00004252 /* FCoE enabled queues require special configuration indexed
4253 * by feature specific indices and mask. Here we map FCoE
4254 * indices onto the DCB queue pairs allowing FCoE to own
4255 * configuration later.
John Fastabende5b64632011-03-08 03:44:52 +00004256 */
John Fastabende901acd2011-04-26 07:26:08 +00004257 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4258 int tc;
4259 struct ixgbe_ring_feature *f =
4260 &adapter->ring_feature[RING_F_FCOE];
4261
4262 tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
4263 f->indices = dev->tc_to_txq[tc].count;
4264 f->mask = dev->tc_to_txq[tc].offset;
4265 }
John Fastabende5b64632011-03-08 03:44:52 +00004266#endif
4267
John Fastabende901acd2011-04-26 07:26:08 +00004268 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004269}
John Fastabende5b64632011-03-08 03:44:52 +00004270#endif
Yi Zou0331a832009-05-17 12:33:52 +00004271
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004272/**
4273 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4274 * @adapter: board private structure to initialize
4275 *
4276 * IOV doesn't actually use anything, so just NAK the
4277 * request for now and let the other queue routines
4278 * figure out what to do.
4279 */
4280static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4281{
4282 return false;
4283}
4284
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004285/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004286 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004287 * @adapter: board private structure to initialize
4288 *
4289 * This is the top level queue allocation routine. The order here is very
4290 * important, starting with the "most" number of features turned on at once,
4291 * and ending with the smallest set of features. This way large combinations
4292 * can be allocated if they're turned on, and smaller combinations are the
4293 * fallthrough conditions.
4294 *
4295 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004296static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004297{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004298 /* Start with base case */
4299 adapter->num_rx_queues = 1;
4300 adapter->num_tx_queues = 1;
4301 adapter->num_rx_pools = adapter->num_rx_queues;
4302 adapter->num_rx_queues_per_pool = 1;
4303
4304 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004305 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004306
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004307#ifdef CONFIG_IXGBE_DCB
4308 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004309 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004310
4311#endif
John Fastabende5b64632011-03-08 03:44:52 +00004312#ifdef IXGBE_FCOE
4313 if (ixgbe_set_fcoe_queues(adapter))
4314 goto done;
4315
4316#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004317 if (ixgbe_set_fdir_queues(adapter))
4318 goto done;
4319
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004320 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004321 goto done;
4322
4323 /* fallback to base case */
4324 adapter->num_rx_queues = 1;
4325 adapter->num_tx_queues = 1;
4326
4327done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004328 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004329 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004330 return netif_set_real_num_rx_queues(adapter->netdev,
4331 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004332}
4333
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004334static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004335 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004336{
4337 int err, vector_threshold;
4338
4339 /* We'll want at least 3 (vector_threshold):
4340 * 1) TxQ[0] Cleanup
4341 * 2) RxQ[0] Cleanup
4342 * 3) Other (Link Status Change, etc.)
4343 * 4) TCP Timer (optional)
4344 */
4345 vector_threshold = MIN_MSIX_COUNT;
4346
4347 /* The more we get, the more we will assign to Tx/Rx Cleanup
4348 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4349 * Right now, we simply care about how many we'll get; we'll
4350 * set them up later while requesting irq's.
4351 */
4352 while (vectors >= vector_threshold) {
4353 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004354 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004355 if (!err) /* Success in acquiring all requested vectors. */
4356 break;
4357 else if (err < 0)
4358 vectors = 0; /* Nasty failure, quit now */
4359 else /* err == number of vectors we should try again with */
4360 vectors = err;
4361 }
4362
4363 if (vectors < vector_threshold) {
4364 /* Can't allocate enough MSI-X interrupts? Oh well.
4365 * This just means we'll go with either a single MSI
4366 * vector or fall back to legacy interrupts.
4367 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004368 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4369 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004370 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4371 kfree(adapter->msix_entries);
4372 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004373 } else {
4374 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004375 /*
4376 * Adjust for only the vectors we'll use, which is minimum
4377 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4378 * vectors we were allocated.
4379 */
4380 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004381 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004382 }
4383}
4384
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004385/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004386 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004387 * @adapter: board private structure to initialize
4388 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004389 * Cache the descriptor ring offsets for RSS to the assigned rings.
4390 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004391 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004392static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004393{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004394 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004395
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004396 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4397 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004398
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004399 for (i = 0; i < adapter->num_rx_queues; i++)
4400 adapter->rx_ring[i]->reg_idx = i;
4401 for (i = 0; i < adapter->num_tx_queues; i++)
4402 adapter->tx_ring[i]->reg_idx = i;
4403
4404 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004405}
4406
4407#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004408
4409/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
John Fastabendb32c8dc2011-04-12 02:44:55 +00004410static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4411 unsigned int *tx, unsigned int *rx)
John Fastabende5b64632011-03-08 03:44:52 +00004412{
4413 struct net_device *dev = adapter->netdev;
4414 struct ixgbe_hw *hw = &adapter->hw;
4415 u8 num_tcs = netdev_get_num_tc(dev);
4416
4417 *tx = 0;
4418 *rx = 0;
4419
4420 switch (hw->mac.type) {
4421 case ixgbe_mac_82598EB:
John Fastabendaba70d52011-04-26 07:26:14 +00004422 *tx = tc << 2;
4423 *rx = tc << 3;
John Fastabende5b64632011-03-08 03:44:52 +00004424 break;
4425 case ixgbe_mac_82599EB:
4426 case ixgbe_mac_X540:
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004427 if (num_tcs > 4) {
John Fastabende5b64632011-03-08 03:44:52 +00004428 if (tc < 3) {
4429 *tx = tc << 5;
4430 *rx = tc << 4;
4431 } else if (tc < 5) {
4432 *tx = ((tc + 2) << 4);
4433 *rx = tc << 4;
4434 } else if (tc < num_tcs) {
4435 *tx = ((tc + 8) << 3);
4436 *rx = tc << 4;
4437 }
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004438 } else {
John Fastabende5b64632011-03-08 03:44:52 +00004439 *rx = tc << 5;
4440 switch (tc) {
4441 case 0:
4442 *tx = 0;
4443 break;
4444 case 1:
4445 *tx = 64;
4446 break;
4447 case 2:
4448 *tx = 96;
4449 break;
4450 case 3:
4451 *tx = 112;
4452 break;
4453 default:
4454 break;
4455 }
4456 }
4457 break;
4458 default:
4459 break;
4460 }
4461}
4462
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004463/**
4464 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4465 * @adapter: board private structure to initialize
4466 *
4467 * Cache the descriptor ring offsets for DCB to the assigned rings.
4468 *
4469 **/
4470static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4471{
John Fastabende5b64632011-03-08 03:44:52 +00004472 struct net_device *dev = adapter->netdev;
4473 int i, j, k;
4474 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004475
John Fastabend8b1c0b22011-05-03 02:26:48 +00004476 if (!num_tcs)
Alexander Duyckbd508172010-11-16 19:27:03 -08004477 return false;
4478
John Fastabende5b64632011-03-08 03:44:52 +00004479 for (i = 0, k = 0; i < num_tcs; i++) {
4480 unsigned int tx_s, rx_s;
4481 u16 count = dev->tc_to_txq[i].count;
4482
4483 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4484 for (j = 0; j < count; j++, k++) {
4485 adapter->tx_ring[k]->reg_idx = tx_s + j;
4486 adapter->rx_ring[k]->reg_idx = rx_s + j;
4487 adapter->tx_ring[k]->dcb_tc = i;
4488 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004489 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004490 }
John Fastabende5b64632011-03-08 03:44:52 +00004491
4492 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004493}
4494#endif
4495
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004496/**
4497 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4498 * @adapter: board private structure to initialize
4499 *
4500 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4501 *
4502 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004503static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004504{
4505 int i;
4506 bool ret = false;
4507
Alexander Duyck03ecf912011-05-20 07:36:17 +00004508 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4509 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004510 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004511 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004512 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004513 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004514 ret = true;
4515 }
4516
4517 return ret;
4518}
4519
Yi Zou0331a832009-05-17 12:33:52 +00004520#ifdef IXGBE_FCOE
4521/**
4522 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4523 * @adapter: board private structure to initialize
4524 *
4525 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4526 *
4527 */
4528static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4529{
Yi Zou0331a832009-05-17 12:33:52 +00004530 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004531 int i;
4532 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004533
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004534 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4535 return false;
4536
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004537 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Alexander Duyck03ecf912011-05-20 07:36:17 +00004538 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004539 ixgbe_cache_ring_fdir(adapter);
4540 else
4541 ixgbe_cache_ring_rss(adapter);
4542
4543 fcoe_rx_i = f->mask;
4544 fcoe_tx_i = f->mask;
4545 }
4546 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4547 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4548 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4549 }
4550 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004551}
4552
4553#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004554/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004555 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4556 * @adapter: board private structure to initialize
4557 *
4558 * SR-IOV doesn't use any descriptor rings but changes the default if
4559 * no other mapping is used.
4560 *
4561 */
4562static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4563{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004564 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4565 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004566 if (adapter->num_vfs)
4567 return true;
4568 else
4569 return false;
4570}
4571
4572/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004573 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4574 * @adapter: board private structure to initialize
4575 *
4576 * Once we know the feature-set enabled for the device, we'll cache
4577 * the register offset the descriptor ring is assigned to.
4578 *
4579 * Note, the order the various feature calls is important. It must start with
4580 * the "most" features enabled at the same time, then trickle down to the
4581 * least amount of features turned on at once.
4582 **/
4583static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4584{
4585 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004586 adapter->rx_ring[0]->reg_idx = 0;
4587 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004588
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004589 if (ixgbe_cache_ring_sriov(adapter))
4590 return;
4591
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004592#ifdef CONFIG_IXGBE_DCB
4593 if (ixgbe_cache_ring_dcb(adapter))
4594 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004595#endif
John Fastabende5b64632011-03-08 03:44:52 +00004596
4597#ifdef IXGBE_FCOE
4598 if (ixgbe_cache_ring_fcoe(adapter))
4599 return;
4600#endif /* IXGBE_FCOE */
4601
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004602 if (ixgbe_cache_ring_fdir(adapter))
4603 return;
4604
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004605 if (ixgbe_cache_ring_rss(adapter))
4606 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004607}
4608
Auke Kok9a799d72007-09-15 14:07:45 -07004609/**
4610 * ixgbe_alloc_queues - Allocate memory for all rings
4611 * @adapter: board private structure to initialize
4612 *
4613 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004614 * number of queues at compile-time. The polling_netdev array is
4615 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004616 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004617static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004618{
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004619 int rx = 0, tx = 0, nid = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004620
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004621 if (nid < 0 || !node_online(nid))
4622 nid = first_online_node;
4623
4624 for (; tx < adapter->num_tx_queues; tx++) {
4625 struct ixgbe_ring *ring;
4626
4627 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004628 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004629 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004630 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004631 goto err_allocation;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004632 ring->count = adapter->tx_ring_count;
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004633 ring->queue_index = tx;
4634 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004635 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004636 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004637
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004638 adapter->tx_ring[tx] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004639 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004640
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004641 for (; rx < adapter->num_rx_queues; rx++) {
4642 struct ixgbe_ring *ring;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004643
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004644 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004645 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004646 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004647 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004648 goto err_allocation;
4649 ring->count = adapter->rx_ring_count;
4650 ring->queue_index = rx;
4651 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004652 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004653 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004654
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004655 adapter->rx_ring[rx] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004656 }
4657
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004658 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004659
4660 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004661
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004662err_allocation:
4663 while (tx)
4664 kfree(adapter->tx_ring[--tx]);
4665
4666 while (rx)
4667 kfree(adapter->rx_ring[--rx]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004668 return -ENOMEM;
4669}
4670
4671/**
4672 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4673 * @adapter: board private structure to initialize
4674 *
4675 * Attempt to configure the interrupts using the best available
4676 * capabilities of the hardware and the kernel.
4677 **/
Al Virofeea6a52008-11-27 15:34:07 -08004678static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004679{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004680 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004681 int err = 0;
4682 int vector, v_budget;
4683
4684 /*
4685 * It's easy to be greedy for MSI-X vectors, but it really
4686 * doesn't do us much good if we have a lot more vectors
4687 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004688 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004689 */
4690 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004691 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004692
4693 /*
4694 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004695 * hw.mac->max_msix_vectors vectors. With features
4696 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4697 * descriptor queues supported by our device. Thus, we cap it off in
4698 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004699 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004700 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004701
4702 /* A failure in MSI-X entry allocation isn't fatal, but it does
4703 * mean we disable MSI-X capabilities of the adapter. */
4704 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004705 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004706 if (adapter->msix_entries) {
4707 for (vector = 0; vector < v_budget; vector++)
4708 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004709
Alexander Duyck7a921c92009-05-06 10:43:28 +00004710 ixgbe_acquire_msix_vectors(adapter, v_budget);
4711
4712 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4713 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004714 }
David S. Miller26d27842010-05-03 15:18:22 -07004715
Alexander Duyck7a921c92009-05-06 10:43:28 +00004716 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4717 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck03ecf912011-05-20 07:36:17 +00004718 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00004719 e_err(probe,
Alexander Duyck03ecf912011-05-20 07:36:17 +00004720 "ATR is not supported while multiple "
Alexander Duyck45b9f502011-01-06 14:29:59 +00004721 "queues are disabled. Disabling Flow Director\n");
4722 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004723 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004724 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004725 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4726 ixgbe_disable_sriov(adapter);
4727
Ben Hutchings847f53f2010-09-27 08:28:56 +00004728 err = ixgbe_set_num_queues(adapter);
4729 if (err)
4730 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004731
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004732 err = pci_enable_msi(adapter->pdev);
4733 if (!err) {
4734 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4735 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004736 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4737 "Unable to allocate MSI interrupt, "
4738 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004739 /* reset err */
4740 err = 0;
4741 }
4742
4743out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004744 return err;
4745}
4746
Alexander Duyck7a921c92009-05-06 10:43:28 +00004747/**
4748 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4749 * @adapter: board private structure to initialize
4750 *
4751 * We allocate one q_vector per queue interrupt. If allocation fails we
4752 * return -ENOMEM.
4753 **/
4754static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4755{
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004756 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004757 struct ixgbe_q_vector *q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004758
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004759 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004760 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004761 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004762 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004763
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004764 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004765 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004766 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004767 if (!q_vector)
4768 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004769 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004770 if (!q_vector)
4771 goto err_out;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004772
Alexander Duyck7a921c92009-05-06 10:43:28 +00004773 q_vector->adapter = adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004774 q_vector->v_idx = v_idx;
4775
Alexander Duyck207867f2011-07-15 03:05:37 +00004776 /* Allocate the affinity_hint cpumask, configure the mask */
4777 if (!alloc_cpumask_var(&q_vector->affinity_mask, GFP_KERNEL))
4778 goto err_out;
4779 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004780 netif_napi_add(adapter->netdev, &q_vector->napi,
4781 ixgbe_poll, 64);
4782 adapter->q_vector[v_idx] = q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004783 }
4784
4785 return 0;
4786
4787err_out:
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004788 while (v_idx) {
4789 v_idx--;
4790 q_vector = adapter->q_vector[v_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004791 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00004792 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004793 kfree(q_vector);
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004794 adapter->q_vector[v_idx] = NULL;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004795 }
4796 return -ENOMEM;
4797}
4798
4799/**
4800 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4801 * @adapter: board private structure to initialize
4802 *
4803 * This function frees the memory allocated to the q_vectors. In addition if
4804 * NAPI is enabled it will delete any references to the NAPI struct prior
4805 * to freeing the q_vector.
4806 **/
4807static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4808{
Alexander Duyck207867f2011-07-15 03:05:37 +00004809 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004810
Alexander Duyck91281fd2009-06-04 16:00:27 +00004811 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004812 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004813 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004814 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004815
Alexander Duyck207867f2011-07-15 03:05:37 +00004816 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
4817 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
4818 adapter->q_vector[v_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004819 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00004820 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004821 kfree(q_vector);
4822 }
4823}
4824
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004825static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004826{
4827 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4828 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4829 pci_disable_msix(adapter->pdev);
4830 kfree(adapter->msix_entries);
4831 adapter->msix_entries = NULL;
4832 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4833 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4834 pci_disable_msi(adapter->pdev);
4835 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004836}
4837
4838/**
4839 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4840 * @adapter: board private structure to initialize
4841 *
4842 * We determine which interrupt scheme to use based on...
4843 * - Kernel support (MSI, MSI-X)
4844 * - which can be user-defined (via MODULE_PARAM)
4845 * - Hardware queue count (num_*_queues)
4846 * - defined by miscellaneous hardware support/features (RSS, etc.)
4847 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004848int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004849{
4850 int err;
4851
4852 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00004853 err = ixgbe_set_num_queues(adapter);
4854 if (err)
4855 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004856
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004857 err = ixgbe_set_interrupt_capability(adapter);
4858 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004859 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004860 goto err_set_interrupt;
4861 }
4862
Alexander Duyck7a921c92009-05-06 10:43:28 +00004863 err = ixgbe_alloc_q_vectors(adapter);
4864 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004865 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004866 goto err_alloc_q_vectors;
4867 }
4868
4869 err = ixgbe_alloc_queues(adapter);
4870 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004871 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004872 goto err_alloc_queues;
4873 }
4874
Emil Tantilov849c4542010-06-03 16:53:41 +00004875 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00004876 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
4877 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004878
4879 set_bit(__IXGBE_DOWN, &adapter->state);
4880
4881 return 0;
4882
Alexander Duyck7a921c92009-05-06 10:43:28 +00004883err_alloc_queues:
4884 ixgbe_free_q_vectors(adapter);
4885err_alloc_q_vectors:
4886 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004887err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004888 return err;
4889}
4890
4891/**
4892 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4893 * @adapter: board private structure to clear interrupt scheme on
4894 *
4895 * We go through and clear interrupt specific resources and reset the structure
4896 * to pre-load conditions
4897 **/
4898void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4899{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004900 int i;
4901
4902 for (i = 0; i < adapter->num_tx_queues; i++) {
4903 kfree(adapter->tx_ring[i]);
4904 adapter->tx_ring[i] = NULL;
4905 }
4906 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08004907 struct ixgbe_ring *ring = adapter->rx_ring[i];
4908
4909 /* ixgbe_get_stats64() might access this ring, we must wait
4910 * a grace period before freeing it.
4911 */
Lai Jiangshanbcec8b62011-03-18 11:57:21 +08004912 kfree_rcu(ring, rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004913 adapter->rx_ring[i] = NULL;
4914 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004915
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00004916 adapter->num_tx_queues = 0;
4917 adapter->num_rx_queues = 0;
4918
Alexander Duyck7a921c92009-05-06 10:43:28 +00004919 ixgbe_free_q_vectors(adapter);
4920 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004921}
4922
4923/**
4924 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4925 * @adapter: board private structure to initialize
4926 *
4927 * ixgbe_sw_init initializes the Adapter private data structure.
4928 * Fields are initialized based on PCI device information and
4929 * OS network device settings (MTU size).
4930 **/
4931static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4932{
4933 struct ixgbe_hw *hw = &adapter->hw;
4934 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004935 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004936#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004937 int j;
4938 struct tc_configuration *tc;
4939#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004940
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004941 /* PCI config space info */
4942
4943 hw->vendor_id = pdev->vendor;
4944 hw->device_id = pdev->device;
4945 hw->revision_id = pdev->revision;
4946 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4947 hw->subsystem_device_id = pdev->subsystem_device;
4948
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004949 /* Set capability flags */
4950 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
4951 adapter->ring_feature[RING_F_RSS].indices = rss;
4952 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyckbd508172010-11-16 19:27:03 -08004953 switch (hw->mac.type) {
4954 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00004955 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4956 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004957 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08004958 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004959 case ixgbe_mac_X540:
Jacob Keller4f51bf72011-08-20 04:49:45 +00004960 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4961 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004962 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004963 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4964 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004965 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4966 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004967 /* Flow Director hash filters enabled */
4968 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4969 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004970 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00004971 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00004972 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00004973#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004974 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4975 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4976 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004977#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004978 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00004979 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004980#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004981#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08004982 break;
4983 default:
4984 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004985 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004986
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004987 /* n-tuple support exists, always init our spinlock */
4988 spin_lock_init(&adapter->fdir_perfect_lock);
4989
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004990#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004991 /* Configure DCB traffic classes */
4992 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4993 tc = &adapter->dcb_cfg.tc_config[j];
4994 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4995 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4996 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4997 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4998 tc->dcb_pfc = pfc_disabled;
4999 }
5000 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5001 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005002 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005003 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005004 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005005 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00005006 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005007
5008#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005009
5010 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005011 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005012 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005013#ifdef CONFIG_DCB
5014 adapter->last_lfc_mode = hw->fc.current_mode;
5015#endif
John Fastabend9da712d2011-08-23 03:14:22 +00005016 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005017 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5018 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005019 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005020
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005021 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005022 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005023 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005024
5025 /* set defaults for eitr in MegaBytes */
5026 adapter->eitr_low = 10;
5027 adapter->eitr_high = 20;
5028
5029 /* set default ring sizes */
5030 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5031 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5032
Alexander Duyckbd198052011-06-11 01:45:08 +00005033 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005034 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005035
Auke Kok9a799d72007-09-15 14:07:45 -07005036 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005037 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005038 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005039 return -EIO;
5040 }
5041
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005042 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07005043 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
5044
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005045 /* get assigned NUMA node */
5046 adapter->node = dev_to_node(&pdev->dev);
5047
Auke Kok9a799d72007-09-15 14:07:45 -07005048 set_bit(__IXGBE_DOWN, &adapter->state);
5049
5050 return 0;
5051}
5052
5053/**
5054 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005055 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005056 *
5057 * Return 0 on success, negative on failure
5058 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005059int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005060{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005061 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07005062 int size;
5063
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005064 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005065 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005066 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005067 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005068 if (!tx_ring->tx_buffer_info)
5069 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005070
5071 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005072 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005073 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005074
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005075 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005076 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005077 if (!tx_ring->desc)
5078 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005079
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005080 tx_ring->next_to_use = 0;
5081 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005082 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005083
5084err:
5085 vfree(tx_ring->tx_buffer_info);
5086 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005087 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005088 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005089}
5090
5091/**
Alexander Duyck69888672008-09-11 20:05:39 -07005092 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5093 * @adapter: board private structure
5094 *
5095 * If this function returns with an error, then it's possible one or
5096 * more of the rings is populated (while the rest are not). It is the
5097 * callers duty to clean those orphaned rings.
5098 *
5099 * Return 0 on success, negative on failure
5100 **/
5101static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5102{
5103 int i, err = 0;
5104
5105 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005106 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005107 if (!err)
5108 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005109 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005110 break;
5111 }
5112
5113 return err;
5114}
5115
5116/**
Auke Kok9a799d72007-09-15 14:07:45 -07005117 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005118 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005119 *
5120 * Returns 0 on success, negative on failure
5121 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005122int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005123{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005124 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005125 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005126
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005127 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005128 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005129 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005130 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005131 if (!rx_ring->rx_buffer_info)
5132 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005133
Auke Kok9a799d72007-09-15 14:07:45 -07005134 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005135 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5136 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005137
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005138 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005139 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005140
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005141 if (!rx_ring->desc)
5142 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005143
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005144 rx_ring->next_to_clean = 0;
5145 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005146
5147 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005148err:
5149 vfree(rx_ring->rx_buffer_info);
5150 rx_ring->rx_buffer_info = NULL;
5151 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005152 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005153}
5154
5155/**
Alexander Duyck69888672008-09-11 20:05:39 -07005156 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5157 * @adapter: board private structure
5158 *
5159 * If this function returns with an error, then it's possible one or
5160 * more of the rings is populated (while the rest are not). It is the
5161 * callers duty to clean those orphaned rings.
5162 *
5163 * Return 0 on success, negative on failure
5164 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005165static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5166{
5167 int i, err = 0;
5168
5169 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005170 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005171 if (!err)
5172 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005173 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005174 break;
5175 }
5176
5177 return err;
5178}
5179
5180/**
Auke Kok9a799d72007-09-15 14:07:45 -07005181 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005182 * @tx_ring: Tx descriptor ring for a specific queue
5183 *
5184 * Free all transmit software resources
5185 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005186void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005187{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005188 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005189
5190 vfree(tx_ring->tx_buffer_info);
5191 tx_ring->tx_buffer_info = NULL;
5192
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005193 /* if not set, then don't free */
5194 if (!tx_ring->desc)
5195 return;
5196
5197 dma_free_coherent(tx_ring->dev, tx_ring->size,
5198 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005199
5200 tx_ring->desc = NULL;
5201}
5202
5203/**
5204 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5205 * @adapter: board private structure
5206 *
5207 * Free all transmit software resources
5208 **/
5209static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5210{
5211 int i;
5212
5213 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005214 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005215 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005216}
5217
5218/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005219 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005220 * @rx_ring: ring to clean the resources from
5221 *
5222 * Free all receive software resources
5223 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005224void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005225{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005226 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005227
5228 vfree(rx_ring->rx_buffer_info);
5229 rx_ring->rx_buffer_info = NULL;
5230
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005231 /* if not set, then don't free */
5232 if (!rx_ring->desc)
5233 return;
5234
5235 dma_free_coherent(rx_ring->dev, rx_ring->size,
5236 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005237
5238 rx_ring->desc = NULL;
5239}
5240
5241/**
5242 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5243 * @adapter: board private structure
5244 *
5245 * Free all receive software resources
5246 **/
5247static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5248{
5249 int i;
5250
5251 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005252 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005253 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005254}
5255
5256/**
Auke Kok9a799d72007-09-15 14:07:45 -07005257 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5258 * @netdev: network interface device structure
5259 * @new_mtu: new value for maximum frame size
5260 *
5261 * Returns 0 on success, negative on failure
5262 **/
5263static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5264{
5265 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005266 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005267 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5268
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005269 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005270 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5271 hw->mac.type != ixgbe_mac_X540) {
5272 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5273 return -EINVAL;
5274 } else {
5275 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5276 return -EINVAL;
5277 }
Auke Kok9a799d72007-09-15 14:07:45 -07005278
Emil Tantilov396e7992010-07-01 20:05:12 +00005279 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005280 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005281 netdev->mtu = new_mtu;
5282
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005283 if (netif_running(netdev))
5284 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005285
5286 return 0;
5287}
5288
5289/**
5290 * ixgbe_open - Called when a network interface is made active
5291 * @netdev: network interface device structure
5292 *
5293 * Returns 0 on success, negative value on failure
5294 *
5295 * The open entry point is called when a network interface is made
5296 * active by the system (IFF_UP). At this point all resources needed
5297 * for transmit and receive operations are allocated, the interrupt
5298 * handler is registered with the OS, the watchdog timer is started,
5299 * and the stack is notified that the interface is ready.
5300 **/
5301static int ixgbe_open(struct net_device *netdev)
5302{
5303 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5304 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005305
Auke Kok4bebfaa2008-02-11 09:26:01 -08005306 /* disallow open during test */
5307 if (test_bit(__IXGBE_TESTING, &adapter->state))
5308 return -EBUSY;
5309
Jesse Brandeburg54386462009-04-17 20:44:27 +00005310 netif_carrier_off(netdev);
5311
Auke Kok9a799d72007-09-15 14:07:45 -07005312 /* allocate transmit descriptors */
5313 err = ixgbe_setup_all_tx_resources(adapter);
5314 if (err)
5315 goto err_setup_tx;
5316
Auke Kok9a799d72007-09-15 14:07:45 -07005317 /* allocate receive descriptors */
5318 err = ixgbe_setup_all_rx_resources(adapter);
5319 if (err)
5320 goto err_setup_rx;
5321
5322 ixgbe_configure(adapter);
5323
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005324 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005325 if (err)
5326 goto err_req_irq;
5327
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005328 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005329
5330 return 0;
5331
Auke Kok9a799d72007-09-15 14:07:45 -07005332err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005333err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005334 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005335err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005336 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005337 ixgbe_reset(adapter);
5338
5339 return err;
5340}
5341
5342/**
5343 * ixgbe_close - Disables a network interface
5344 * @netdev: network interface device structure
5345 *
5346 * Returns 0, this is not allowed to fail
5347 *
5348 * The close entry point is called when an interface is de-activated
5349 * by the OS. The hardware is still under the drivers control, but
5350 * needs to be disabled. A global MAC reset is issued to stop the
5351 * hardware, and all transmit and receive resources are freed.
5352 **/
5353static int ixgbe_close(struct net_device *netdev)
5354{
5355 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005356
5357 ixgbe_down(adapter);
5358 ixgbe_free_irq(adapter);
5359
Alexander Duycke4911d52011-05-11 07:18:52 +00005360 ixgbe_fdir_filter_exit(adapter);
5361
Auke Kok9a799d72007-09-15 14:07:45 -07005362 ixgbe_free_all_tx_resources(adapter);
5363 ixgbe_free_all_rx_resources(adapter);
5364
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005365 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005366
5367 return 0;
5368}
5369
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005370#ifdef CONFIG_PM
5371static int ixgbe_resume(struct pci_dev *pdev)
5372{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005373 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5374 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005375 u32 err;
5376
5377 pci_set_power_state(pdev, PCI_D0);
5378 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005379 /*
5380 * pci_restore_state clears dev->state_saved so call
5381 * pci_save_state to restore it.
5382 */
5383 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005384
5385 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005386 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005387 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005388 return err;
5389 }
5390 pci_set_master(pdev);
5391
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005392 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005393
5394 err = ixgbe_init_interrupt_scheme(adapter);
5395 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005396 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005397 return err;
5398 }
5399
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005400 ixgbe_reset(adapter);
5401
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005402 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5403
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005404 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005405 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005406 if (err)
5407 return err;
5408 }
5409
5410 netif_device_attach(netdev);
5411
5412 return 0;
5413}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005414#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005415
5416static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005417{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005418 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5419 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005420 struct ixgbe_hw *hw = &adapter->hw;
5421 u32 ctrl, fctrl;
5422 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005423#ifdef CONFIG_PM
5424 int retval = 0;
5425#endif
5426
5427 netif_device_detach(netdev);
5428
5429 if (netif_running(netdev)) {
5430 ixgbe_down(adapter);
5431 ixgbe_free_irq(adapter);
5432 ixgbe_free_all_tx_resources(adapter);
5433 ixgbe_free_all_rx_resources(adapter);
5434 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005435
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005436 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005437#ifdef CONFIG_DCB
5438 kfree(adapter->ixgbe_ieee_pfc);
5439 kfree(adapter->ixgbe_ieee_ets);
5440#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005441
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005442#ifdef CONFIG_PM
5443 retval = pci_save_state(pdev);
5444 if (retval)
5445 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005446
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005447#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005448 if (wufc) {
5449 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005450
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005451 /* turn on all-multi mode if wake on multicast is enabled */
5452 if (wufc & IXGBE_WUFC_MC) {
5453 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5454 fctrl |= IXGBE_FCTRL_MPE;
5455 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5456 }
5457
5458 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5459 ctrl |= IXGBE_CTRL_GIO_DIS;
5460 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5461
5462 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5463 } else {
5464 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5465 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5466 }
5467
Alexander Duyckbd508172010-11-16 19:27:03 -08005468 switch (hw->mac.type) {
5469 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005470 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005471 break;
5472 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005473 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005474 pci_wake_from_d3(pdev, !!wufc);
5475 break;
5476 default:
5477 break;
5478 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005479
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005480 *enable_wake = !!wufc;
5481
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005482 ixgbe_release_hw_control(adapter);
5483
5484 pci_disable_device(pdev);
5485
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005486 return 0;
5487}
5488
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005489#ifdef CONFIG_PM
5490static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5491{
5492 int retval;
5493 bool wake;
5494
5495 retval = __ixgbe_shutdown(pdev, &wake);
5496 if (retval)
5497 return retval;
5498
5499 if (wake) {
5500 pci_prepare_to_sleep(pdev);
5501 } else {
5502 pci_wake_from_d3(pdev, false);
5503 pci_set_power_state(pdev, PCI_D3hot);
5504 }
5505
5506 return 0;
5507}
5508#endif /* CONFIG_PM */
5509
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005510static void ixgbe_shutdown(struct pci_dev *pdev)
5511{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005512 bool wake;
5513
5514 __ixgbe_shutdown(pdev, &wake);
5515
5516 if (system_state == SYSTEM_POWER_OFF) {
5517 pci_wake_from_d3(pdev, wake);
5518 pci_set_power_state(pdev, PCI_D3hot);
5519 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005520}
5521
5522/**
Auke Kok9a799d72007-09-15 14:07:45 -07005523 * ixgbe_update_stats - Update the board statistics counters.
5524 * @adapter: board private structure
5525 **/
5526void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5527{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005528 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005529 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005530 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005531 u64 total_mpc = 0;
5532 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005533 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5534 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5535 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005536
Don Skidmored08935c2010-06-11 13:20:29 +00005537 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5538 test_bit(__IXGBE_RESETTING, &adapter->state))
5539 return;
5540
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005541 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005542 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005543 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005544 for (i = 0; i < 16; i++)
5545 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005546 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005547 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005548 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5549 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005550 }
5551 adapter->rsc_total_count = rsc_count;
5552 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005553 }
5554
Alexander Duyck5b7da512010-11-16 19:26:50 -08005555 for (i = 0; i < adapter->num_rx_queues; i++) {
5556 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5557 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5558 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5559 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5560 bytes += rx_ring->stats.bytes;
5561 packets += rx_ring->stats.packets;
5562 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005563 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005564 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5565 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5566 netdev->stats.rx_bytes = bytes;
5567 netdev->stats.rx_packets = packets;
5568
5569 bytes = 0;
5570 packets = 0;
5571 /* gather some stats to the adapter struct that are per queue */
5572 for (i = 0; i < adapter->num_tx_queues; i++) {
5573 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5574 restart_queue += tx_ring->tx_stats.restart_queue;
5575 tx_busy += tx_ring->tx_stats.tx_busy;
5576 bytes += tx_ring->stats.bytes;
5577 packets += tx_ring->stats.packets;
5578 }
5579 adapter->restart_queue = restart_queue;
5580 adapter->tx_busy = tx_busy;
5581 netdev->stats.tx_bytes = bytes;
5582 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005583
Joe Perches7ca647b2010-09-07 21:35:40 +00005584 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005585
5586 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005587 for (i = 0; i < 8; i++) {
5588 /* for packet buffers not used, the register should read 0 */
5589 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5590 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005591 hwstats->mpc[i] += mpc;
5592 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005593 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5594 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005595 switch (hw->mac.type) {
5596 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005597 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5598 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5599 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005600 hwstats->pxonrxc[i] +=
5601 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005602 break;
5603 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005604 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005605 hwstats->pxonrxc[i] +=
5606 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005607 break;
5608 default:
5609 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005610 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005611 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005612
5613 /*16 register reads */
5614 for (i = 0; i < 16; i++) {
5615 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5616 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5617 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5618 (hw->mac.type == ixgbe_mac_X540)) {
5619 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5620 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5621 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5622 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5623 }
5624 }
5625
Joe Perches7ca647b2010-09-07 21:35:40 +00005626 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005627 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005628 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005629
John Fastabendc84d3242010-11-16 19:27:12 -08005630 ixgbe_update_xoff_received(adapter);
5631
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005632 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005633 switch (hw->mac.type) {
5634 case ixgbe_mac_82598EB:
5635 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005636 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5637 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5638 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5639 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005640 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005641 /* OS2BMC stats are X540 only*/
5642 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5643 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5644 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5645 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5646 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005647 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005648 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005649 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005650 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005651 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005652 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005653 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005654 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5655 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005656#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005657 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5658 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5659 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5660 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5661 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5662 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005663#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005664 break;
5665 default:
5666 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005667 }
Auke Kok9a799d72007-09-15 14:07:45 -07005668 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005669 hwstats->bprc += bprc;
5670 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005671 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005672 hwstats->mprc -= bprc;
5673 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5674 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5675 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5676 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5677 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5678 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5679 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5680 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005681 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005682 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005683 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005684 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005685 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5686 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005687 /*
5688 * 82598 errata - tx of flow control packets is included in tx counters
5689 */
5690 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005691 hwstats->gptc -= xon_off_tot;
5692 hwstats->mptc -= xon_off_tot;
5693 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5694 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5695 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5696 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5697 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5698 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5699 hwstats->ptc64 -= xon_off_tot;
5700 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5701 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5702 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5703 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5704 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5705 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005706
5707 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005708 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005709
5710 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005711 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005712 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005713 netdev->stats.rx_length_errors = hwstats->rlec;
5714 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005715 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005716}
5717
5718/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005719 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5720 * @adapter - pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005721 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005722static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005723{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005724 struct ixgbe_hw *hw = &adapter->hw;
5725 int i;
5726
Alexander Duyckd034acf2011-04-27 09:25:34 +00005727 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5728 return;
5729
5730 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5731
5732 /* if interface is down do nothing */
5733 if (test_bit(__IXGBE_DOWN, &adapter->state))
5734 return;
5735
5736 /* do nothing if we are not using signature filters */
5737 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5738 return;
5739
5740 adapter->fdir_overflow++;
5741
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005742 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5743 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005744 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005745 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005746 /* re-enable flow director interrupts */
5747 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005748 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005749 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005750 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005751 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005752}
5753
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005754/**
5755 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
5756 * @adapter - pointer to the device adapter structure
5757 *
5758 * This function serves two purposes. First it strobes the interrupt lines
5759 * in order to make certain interrupts are occuring. Secondly it sets the
5760 * bits needed to check for TX hangs. As a result we should immediately
5761 * determine if a hang has occured.
5762 */
5763static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5764{
Auke Kok9a799d72007-09-15 14:07:45 -07005765 struct ixgbe_hw *hw = &adapter->hw;
5766 u64 eics = 0;
5767 int i;
5768
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005769 /* If we're down or resetting, just bail */
5770 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5771 test_bit(__IXGBE_RESETTING, &adapter->state))
5772 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005773
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005774 /* Force detection of hung controller */
5775 if (netif_carrier_ok(adapter->netdev)) {
5776 for (i = 0; i < adapter->num_tx_queues; i++)
5777 set_check_for_tx_hang(adapter->tx_ring[i]);
5778 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005779
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005780 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005781 /*
5782 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005783 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005784 * would set *both* EIMS and EICS for any bit in EIAM
5785 */
5786 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5787 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005788 } else {
5789 /* get one bit for every active tx/rx interrupt vector */
5790 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5791 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005792 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005793 eics |= ((u64)1 << i);
5794 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005795 }
5796
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005797 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005798 ixgbe_irq_rearm_queues(adapter, eics);
5799
Alexander Duyckfe49f042009-06-04 16:00:09 +00005800}
5801
5802/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005803 * ixgbe_watchdog_update_link - update the link status
5804 * @adapter - pointer to the device adapter structure
5805 * @link_speed - pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005806 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005807static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005808{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005809 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005810 u32 link_speed = adapter->link_speed;
5811 bool link_up = adapter->link_up;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005812 int i;
5813
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005814 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5815 return;
5816
5817 if (hw->mac.ops.check_link) {
5818 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005819 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005820 /* always assume link is up, if no check link function */
5821 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5822 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005823 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005824 if (link_up) {
5825 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5826 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5827 hw->mac.ops.fc_enable(hw, i);
5828 } else {
5829 hw->mac.ops.fc_enable(hw, 0);
5830 }
5831 }
5832
5833 if (link_up ||
5834 time_after(jiffies, (adapter->link_check_timeout +
5835 IXGBE_TRY_LINK_TIMEOUT))) {
5836 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5837 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5838 IXGBE_WRITE_FLUSH(hw);
5839 }
5840
5841 adapter->link_up = link_up;
5842 adapter->link_speed = link_speed;
5843}
5844
5845/**
5846 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5847 * print link up message
5848 * @adapter - pointer to the device adapter structure
5849 **/
5850static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5851{
5852 struct net_device *netdev = adapter->netdev;
5853 struct ixgbe_hw *hw = &adapter->hw;
5854 u32 link_speed = adapter->link_speed;
5855 bool flow_rx, flow_tx;
5856
5857 /* only continue if link was previously down */
5858 if (netif_carrier_ok(netdev))
5859 return;
5860
5861 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5862
5863 switch (hw->mac.type) {
5864 case ixgbe_mac_82598EB: {
5865 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5866 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5867 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5868 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5869 }
5870 break;
5871 case ixgbe_mac_X540:
5872 case ixgbe_mac_82599EB: {
5873 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5874 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5875 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5876 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5877 }
5878 break;
5879 default:
5880 flow_tx = false;
5881 flow_rx = false;
5882 break;
5883 }
5884 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5885 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5886 "10 Gbps" :
5887 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5888 "1 Gbps" :
5889 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5890 "100 Mbps" :
5891 "unknown speed"))),
5892 ((flow_rx && flow_tx) ? "RX/TX" :
5893 (flow_rx ? "RX" :
5894 (flow_tx ? "TX" : "None"))));
5895
5896 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005897 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005898}
5899
5900/**
5901 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5902 * print link down message
5903 * @adapter - pointer to the adapter structure
5904 **/
5905static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
5906{
5907 struct net_device *netdev = adapter->netdev;
5908 struct ixgbe_hw *hw = &adapter->hw;
5909
5910 adapter->link_up = false;
5911 adapter->link_speed = 0;
5912
5913 /* only continue if link was up previously */
5914 if (!netif_carrier_ok(netdev))
5915 return;
5916
5917 /* poll for SFP+ cable when link is down */
5918 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5919 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5920
5921 e_info(drv, "NIC Link is Down\n");
5922 netif_carrier_off(netdev);
5923}
5924
5925/**
5926 * ixgbe_watchdog_flush_tx - flush queues on link down
5927 * @adapter - pointer to the device adapter structure
5928 **/
5929static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5930{
5931 int i;
5932 int some_tx_pending = 0;
5933
5934 if (!netif_carrier_ok(adapter->netdev)) {
5935 for (i = 0; i < adapter->num_tx_queues; i++) {
5936 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5937 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5938 some_tx_pending = 1;
5939 break;
5940 }
5941 }
5942
5943 if (some_tx_pending) {
5944 /* We've lost link, so the controller stops DMA,
5945 * but we've got queued Tx work that's never going
5946 * to get done, so reset controller to flush Tx.
5947 * (Do the reset outside of interrupt context).
5948 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005949 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005950 }
5951 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005952}
5953
Greg Rosea985b6c32010-11-18 03:02:52 +00005954static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5955{
5956 u32 ssvpc;
5957
5958 /* Do not perform spoof check for 82598 */
5959 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
5960 return;
5961
5962 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5963
5964 /*
5965 * ssvpc register is cleared on read, if zero then no
5966 * spoofed packets in the last interval.
5967 */
5968 if (!ssvpc)
5969 return;
5970
5971 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
5972}
5973
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005974/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005975 * ixgbe_watchdog_subtask - check and bring link up
5976 * @adapter - pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005977 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005978static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005979{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005980 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00005981 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5982 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005983 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005984
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005985 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005986
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005987 if (adapter->link_up)
5988 ixgbe_watchdog_link_is_up(adapter);
5989 else
5990 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005991
Greg Rosea985b6c32010-11-18 03:02:52 +00005992 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005993 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005994
5995 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005996}
5997
Alexander Duyck70864002011-04-27 09:13:56 +00005998/**
5999 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
6000 * @adapter - the ixgbe adapter structure
6001 **/
6002static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6003{
6004 struct ixgbe_hw *hw = &adapter->hw;
6005 s32 err;
6006
6007 /* not searching for SFP so there is nothing to do here */
6008 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6009 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6010 return;
6011
6012 /* someone else is in init, wait until next service event */
6013 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6014 return;
6015
6016 err = hw->phy.ops.identify_sfp(hw);
6017 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6018 goto sfp_out;
6019
6020 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6021 /* If no cable is present, then we need to reset
6022 * the next time we find a good cable. */
6023 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6024 }
6025
6026 /* exit on error */
6027 if (err)
6028 goto sfp_out;
6029
6030 /* exit if reset not needed */
6031 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6032 goto sfp_out;
6033
6034 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6035
6036 /*
6037 * A module may be identified correctly, but the EEPROM may not have
6038 * support for that module. setup_sfp() will fail in that case, so
6039 * we should not allow that module to load.
6040 */
6041 if (hw->mac.type == ixgbe_mac_82598EB)
6042 err = hw->phy.ops.reset(hw);
6043 else
6044 err = hw->mac.ops.setup_sfp(hw);
6045
6046 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6047 goto sfp_out;
6048
6049 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6050 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6051
6052sfp_out:
6053 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6054
6055 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6056 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6057 e_dev_err("failed to initialize because an unsupported "
6058 "SFP+ module type was detected.\n");
6059 e_dev_err("Reload the driver after installing a "
6060 "supported module.\n");
6061 unregister_netdev(adapter->netdev);
6062 }
6063}
6064
6065/**
6066 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
6067 * @adapter - the ixgbe adapter structure
6068 **/
6069static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6070{
6071 struct ixgbe_hw *hw = &adapter->hw;
6072 u32 autoneg;
6073 bool negotiation;
6074
6075 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6076 return;
6077
6078 /* someone else is in init, wait until next service event */
6079 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6080 return;
6081
6082 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6083
6084 autoneg = hw->phy.autoneg_advertised;
6085 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
6086 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
6087 hw->mac.autotry_restart = false;
6088 if (hw->mac.ops.setup_link)
6089 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
6090
6091 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6092 adapter->link_check_timeout = jiffies;
6093 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6094}
6095
6096/**
6097 * ixgbe_service_timer - Timer Call-back
6098 * @data: pointer to adapter cast into an unsigned long
6099 **/
6100static void ixgbe_service_timer(unsigned long data)
6101{
6102 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6103 unsigned long next_event_offset;
6104
6105 /* poll faster when waiting for link */
6106 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6107 next_event_offset = HZ / 10;
6108 else
6109 next_event_offset = HZ * 2;
6110
6111 /* Reset the timer */
6112 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6113
6114 ixgbe_service_event_schedule(adapter);
6115}
6116
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006117static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6118{
6119 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6120 return;
6121
6122 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6123
6124 /* If we're already down or resetting, just bail */
6125 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6126 test_bit(__IXGBE_RESETTING, &adapter->state))
6127 return;
6128
6129 ixgbe_dump(adapter);
6130 netdev_err(adapter->netdev, "Reset adapter\n");
6131 adapter->tx_timeout_count++;
6132
6133 ixgbe_reinit_locked(adapter);
6134}
6135
Alexander Duyck70864002011-04-27 09:13:56 +00006136/**
6137 * ixgbe_service_task - manages and runs subtasks
6138 * @work: pointer to work_struct containing our data
6139 **/
6140static void ixgbe_service_task(struct work_struct *work)
6141{
6142 struct ixgbe_adapter *adapter = container_of(work,
6143 struct ixgbe_adapter,
6144 service_task);
6145
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006146 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006147 ixgbe_sfp_detection_subtask(adapter);
6148 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006149 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006150 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006151 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006152 ixgbe_check_hang_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006153
6154 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006155}
6156
Alexander Duyck897ab152011-05-27 05:31:47 +00006157void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
6158 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07006159{
6160 struct ixgbe_adv_tx_context_desc *context_desc;
Alexander Duyck897ab152011-05-27 05:31:47 +00006161 u16 i = tx_ring->next_to_use;
6162
6163 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6164
6165 i++;
6166 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6167
6168 /* set bits to identify this as an advanced context descriptor */
6169 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6170
6171 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6172 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
6173 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
6174 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6175}
6176
6177static int ixgbe_tso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6178 u32 tx_flags, __be16 protocol, u8 *hdr_len)
6179{
Auke Kok9a799d72007-09-15 14:07:45 -07006180 int err;
Alexander Duyck897ab152011-05-27 05:31:47 +00006181 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006182 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006183
Alexander Duyck897ab152011-05-27 05:31:47 +00006184 if (!skb_is_gso(skb))
6185 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006186
Alexander Duyck897ab152011-05-27 05:31:47 +00006187 if (skb_header_cloned(skb)) {
6188 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6189 if (err)
6190 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006191 }
6192
Alexander Duyck897ab152011-05-27 05:31:47 +00006193 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6194 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6195
6196 if (protocol == __constant_htons(ETH_P_IP)) {
6197 struct iphdr *iph = ip_hdr(skb);
6198 iph->tot_len = 0;
6199 iph->check = 0;
6200 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6201 iph->daddr, 0,
6202 IPPROTO_TCP,
6203 0);
6204 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6205 } else if (skb_is_gso_v6(skb)) {
6206 ipv6_hdr(skb)->payload_len = 0;
6207 tcp_hdr(skb)->check =
6208 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6209 &ipv6_hdr(skb)->daddr,
6210 0, IPPROTO_TCP, 0);
6211 }
6212
6213 l4len = tcp_hdrlen(skb);
6214 *hdr_len = skb_transport_offset(skb) + l4len;
6215
6216 /* mss_l4len_id: use 1 as index for TSO */
6217 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6218 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
6219 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
6220
6221 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6222 vlan_macip_lens = skb_network_header_len(skb);
6223 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6224 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6225
6226 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
6227 mss_l4len_idx);
6228
6229 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006230}
6231
Alexander Duyck897ab152011-05-27 05:31:47 +00006232static bool ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006233 struct sk_buff *skb, u32 tx_flags,
6234 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006235{
Alexander Duyck897ab152011-05-27 05:31:47 +00006236 u32 vlan_macip_lens = 0;
6237 u32 mss_l4len_idx = 0;
6238 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006239
Alexander Duyck897ab152011-05-27 05:31:47 +00006240 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006241 if (!(tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6242 !(tx_flags & IXGBE_TX_FLAGS_TXSW))
Alexander Duyck897ab152011-05-27 05:31:47 +00006243 return false;
6244 } else {
6245 u8 l4_hdr = 0;
6246 switch (protocol) {
6247 case __constant_htons(ETH_P_IP):
6248 vlan_macip_lens |= skb_network_header_len(skb);
6249 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6250 l4_hdr = ip_hdr(skb)->protocol;
6251 break;
6252 case __constant_htons(ETH_P_IPV6):
6253 vlan_macip_lens |= skb_network_header_len(skb);
6254 l4_hdr = ipv6_hdr(skb)->nexthdr;
6255 break;
6256 default:
6257 if (unlikely(net_ratelimit())) {
6258 dev_warn(tx_ring->dev,
6259 "partial checksum but proto=%x!\n",
6260 skb->protocol);
6261 }
6262 break;
6263 }
Auke Kok9a799d72007-09-15 14:07:45 -07006264
Alexander Duyck897ab152011-05-27 05:31:47 +00006265 switch (l4_hdr) {
6266 case IPPROTO_TCP:
6267 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6268 mss_l4len_idx = tcp_hdrlen(skb) <<
6269 IXGBE_ADVTXD_L4LEN_SHIFT;
6270 break;
6271 case IPPROTO_SCTP:
6272 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6273 mss_l4len_idx = sizeof(struct sctphdr) <<
6274 IXGBE_ADVTXD_L4LEN_SHIFT;
6275 break;
6276 case IPPROTO_UDP:
6277 mss_l4len_idx = sizeof(struct udphdr) <<
6278 IXGBE_ADVTXD_L4LEN_SHIFT;
6279 break;
6280 default:
6281 if (unlikely(net_ratelimit())) {
6282 dev_warn(tx_ring->dev,
6283 "partial checksum but l4 proto=%x!\n",
6284 skb->protocol);
6285 }
6286 break;
6287 }
Auke Kok9a799d72007-09-15 14:07:45 -07006288 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006289
Alexander Duyck897ab152011-05-27 05:31:47 +00006290 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6291 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6292
6293 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6294 type_tucmd, mss_l4len_idx);
6295
6296 return (skb->ip_summed == CHECKSUM_PARTIAL);
Auke Kok9a799d72007-09-15 14:07:45 -07006297}
6298
Alexander Duyckd3d00232011-07-15 02:31:25 +00006299static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6300{
6301 /* set type for advanced descriptor with frame checksum insertion */
6302 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
6303 IXGBE_ADVTXD_DCMD_IFCS |
6304 IXGBE_ADVTXD_DCMD_DEXT);
6305
6306 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006307 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006308 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6309
6310 /* set segmentation enable bits for TSO/FSO */
6311#ifdef IXGBE_FCOE
6312 if ((tx_flags & IXGBE_TX_FLAGS_TSO) || (tx_flags & IXGBE_TX_FLAGS_FSO))
6313#else
6314 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6315#endif
6316 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6317
6318 return cmd_type;
6319}
6320
6321static __le32 ixgbe_tx_olinfo_status(u32 tx_flags, unsigned int paylen)
6322{
6323 __le32 olinfo_status =
6324 cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6325
6326 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6327 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM |
6328 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6329 /* enble IPv4 checksum for TSO */
6330 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6331 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6332 }
6333
6334 /* enable L4 checksum for TSO and TX checksum offload */
6335 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6336 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6337
6338#ifdef IXGBE_FCOE
6339 /* use index 1 context for FCOE/FSO */
6340 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6341 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC |
6342 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6343
6344#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006345 /*
6346 * Check Context must be set if Tx switch is enabled, which it
6347 * always is for case where virtual functions are running
6348 */
6349 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
6350 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
6351
Alexander Duyckd3d00232011-07-15 02:31:25 +00006352 return olinfo_status;
6353}
6354
6355#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6356 IXGBE_TXD_CMD_RS)
6357
6358static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
6359 struct sk_buff *skb,
6360 struct ixgbe_tx_buffer *first,
6361 u32 tx_flags,
6362 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006363{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006364 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006365 struct ixgbe_tx_buffer *tx_buffer_info;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006366 union ixgbe_adv_tx_desc *tx_desc;
6367 dma_addr_t dma;
6368 __le32 cmd_type, olinfo_status;
6369 struct skb_frag_struct *frag;
6370 unsigned int f = 0;
6371 unsigned int data_len = skb->data_len;
6372 unsigned int size = skb_headlen(skb);
6373 u32 offset = 0;
6374 u32 paylen = skb->len - hdr_len;
6375 u16 i = tx_ring->next_to_use;
6376 u16 gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006377
Alexander Duyckd3d00232011-07-15 02:31:25 +00006378#ifdef IXGBE_FCOE
6379 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6380 if (data_len >= sizeof(struct fcoe_crc_eof)) {
6381 data_len -= sizeof(struct fcoe_crc_eof);
6382 } else {
6383 size -= sizeof(struct fcoe_crc_eof) - data_len;
6384 data_len = 0;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006385 }
Auke Kok9a799d72007-09-15 14:07:45 -07006386 }
6387
Alexander Duyckd3d00232011-07-15 02:31:25 +00006388#endif
6389 dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
6390 if (dma_mapping_error(dev, dma))
6391 goto dma_error;
6392
6393 cmd_type = ixgbe_tx_cmd_type(tx_flags);
6394 olinfo_status = ixgbe_tx_olinfo_status(tx_flags, paylen);
6395
6396 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6397
6398 for (;;) {
6399 while (size > IXGBE_MAX_DATA_PER_TXD) {
6400 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6401 tx_desc->read.cmd_type_len =
6402 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
6403 tx_desc->read.olinfo_status = olinfo_status;
6404
6405 offset += IXGBE_MAX_DATA_PER_TXD;
6406 size -= IXGBE_MAX_DATA_PER_TXD;
6407
6408 tx_desc++;
6409 i++;
6410 if (i == tx_ring->count) {
6411 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
6412 i = 0;
6413 }
6414 }
6415
6416 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6417 tx_buffer_info->length = offset + size;
6418 tx_buffer_info->tx_flags = tx_flags;
6419 tx_buffer_info->dma = dma;
6420
6421 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6422 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
6423 tx_desc->read.olinfo_status = olinfo_status;
6424
6425 if (!data_len)
6426 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006427
6428 frag = &skb_shinfo(skb)->frags[f];
Alexander Duyckd3d00232011-07-15 02:31:25 +00006429#ifdef IXGBE_FCOE
6430 size = min_t(unsigned int, data_len, frag->size);
6431#else
6432 size = frag->size;
6433#endif
6434 data_len -= size;
6435 f++;
Auke Kok9a799d72007-09-15 14:07:45 -07006436
Alexander Duyckd3d00232011-07-15 02:31:25 +00006437 offset = 0;
6438 tx_flags |= IXGBE_TX_FLAGS_MAPPED_AS_PAGE;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006439
Ian Campbell877749b2011-08-29 23:18:26 +00006440 dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006441 if (dma_mapping_error(dev, dma))
6442 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006443
Alexander Duyckd3d00232011-07-15 02:31:25 +00006444 tx_desc++;
6445 i++;
6446 if (i == tx_ring->count) {
6447 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
6448 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006449 }
6450 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006451
Alexander Duyckd3d00232011-07-15 02:31:25 +00006452 tx_desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD);
6453
6454 i++;
6455 if (i == tx_ring->count)
6456 i = 0;
6457
6458 tx_ring->next_to_use = i;
6459
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006460 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6461 gso_segs = skb_shinfo(skb)->gso_segs;
6462#ifdef IXGBE_FCOE
6463 /* adjust for FCoE Sequence Offload */
6464 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6465 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6466 skb_shinfo(skb)->gso_size);
6467#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006468 else
6469 gso_segs = 1;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006470
6471 /* multiply data chunks by size of headers */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006472 tx_buffer_info->bytecount = paylen + (gso_segs * hdr_len);
6473 tx_buffer_info->gso_segs = gso_segs;
6474 tx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07006475
Alexander Duyckd3d00232011-07-15 02:31:25 +00006476 /* set the timestamp */
6477 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006478
6479 /*
6480 * Force memory writes to complete before letting h/w
6481 * know there are new descriptors to fetch. (Only
6482 * applicable for weak-ordered memory model archs,
6483 * such as IA-64).
6484 */
6485 wmb();
6486
Alexander Duyckd3d00232011-07-15 02:31:25 +00006487 /* set next_to_watch value indicating a packet is present */
6488 first->next_to_watch = tx_desc;
6489
6490 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006491 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006492
6493 return;
6494dma_error:
6495 dev_err(dev, "TX DMA map failed\n");
6496
6497 /* clear dma mappings for failed tx_buffer_info map */
6498 for (;;) {
6499 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6500 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
6501 if (tx_buffer_info == first)
6502 break;
6503 if (i == 0)
6504 i = tx_ring->count;
6505 i--;
6506 }
6507
6508 dev_kfree_skb_any(skb);
6509
6510 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006511}
6512
Alexander Duyck69830522011-01-06 14:29:58 +00006513static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6514 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006515{
Alexander Duyck69830522011-01-06 14:29:58 +00006516 struct ixgbe_q_vector *q_vector = ring->q_vector;
6517 union ixgbe_atr_hash_dword input = { .dword = 0 };
6518 union ixgbe_atr_hash_dword common = { .dword = 0 };
6519 union {
6520 unsigned char *network;
6521 struct iphdr *ipv4;
6522 struct ipv6hdr *ipv6;
6523 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006524 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006525 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006526
Alexander Duyck69830522011-01-06 14:29:58 +00006527 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6528 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006529 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006530
Alexander Duyck69830522011-01-06 14:29:58 +00006531 /* do nothing if sampling is disabled */
6532 if (!ring->atr_sample_rate)
6533 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006534
Alexander Duyck69830522011-01-06 14:29:58 +00006535 ring->atr_count++;
6536
6537 /* snag network header to get L4 type and address */
6538 hdr.network = skb_network_header(skb);
6539
6540 /* Currently only IPv4/IPv6 with TCP is supported */
6541 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6542 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6543 (protocol != __constant_htons(ETH_P_IP) ||
6544 hdr.ipv4->protocol != IPPROTO_TCP))
6545 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006546
6547 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006548
Alexander Duyck66f32a82011-06-29 05:43:22 +00006549 /* skip this packet since it is invalid or the socket is closing */
6550 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006551 return;
6552
6553 /* sample on all syn packets or once every atr sample count */
6554 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6555 return;
6556
6557 /* reset sample count */
6558 ring->atr_count = 0;
6559
6560 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6561
6562 /*
6563 * src and dst are inverted, think how the receiver sees them
6564 *
6565 * The input is broken into two sections, a non-compressed section
6566 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6567 * is XORed together and stored in the compressed dword.
6568 */
6569 input.formatted.vlan_id = vlan_id;
6570
6571 /*
6572 * since src port and flex bytes occupy the same word XOR them together
6573 * and write the value to source port portion of compressed dword
6574 */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006575 if (tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006576 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6577 else
6578 common.port.src ^= th->dest ^ protocol;
6579 common.port.dst ^= th->source;
6580
6581 if (protocol == __constant_htons(ETH_P_IP)) {
6582 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6583 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6584 } else {
6585 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6586 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6587 hdr.ipv6->saddr.s6_addr32[1] ^
6588 hdr.ipv6->saddr.s6_addr32[2] ^
6589 hdr.ipv6->saddr.s6_addr32[3] ^
6590 hdr.ipv6->daddr.s6_addr32[0] ^
6591 hdr.ipv6->daddr.s6_addr32[1] ^
6592 hdr.ipv6->daddr.s6_addr32[2] ^
6593 hdr.ipv6->daddr.s6_addr32[3];
6594 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006595
6596 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006597 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6598 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006599}
6600
Alexander Duyck63544e92011-05-27 05:31:42 +00006601static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006602{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006603 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006604 /* Herbert's original patch had:
6605 * smp_mb__after_netif_stop_queue();
6606 * but since that doesn't exist yet, just open code it. */
6607 smp_mb();
6608
6609 /* We need to check again in a case another CPU has just
6610 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006611 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006612 return -EBUSY;
6613
6614 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006615 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006616 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006617 return 0;
6618}
6619
Alexander Duyck82d4e462011-06-11 01:44:58 +00006620static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006621{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006622 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006623 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006624 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006625}
6626
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006627static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6628{
6629 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00006630 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6631 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006632#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00006633 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00006634
John Fastabende5b64632011-03-08 03:44:52 +00006635 if (((protocol == htons(ETH_P_FCOE)) ||
6636 (protocol == htons(ETH_P_FIP))) &&
6637 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6638 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6639 txq += adapter->ring_feature[RING_F_FCOE].mask;
6640 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006641 }
6642#endif
6643
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006644 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6645 while (unlikely(txq >= dev->real_num_tx_queues))
6646 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006647 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006648 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006649
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006650 return skb_tx_hash(dev, skb);
6651}
6652
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006653netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006654 struct ixgbe_adapter *adapter,
6655 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006656{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006657 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006658 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006659 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006660#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6661 unsigned short f;
6662#endif
Alexander Duycka535c302011-05-27 05:31:52 +00006663 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006664 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006665 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006666
Alexander Duycka535c302011-05-27 05:31:52 +00006667 /*
6668 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
6669 * + 1 desc for skb_head_len/IXGBE_MAX_DATA_PER_TXD,
6670 * + 2 desc gap to keep tail from touching head,
6671 * + 1 desc for context descriptor,
6672 * otherwise try next time
6673 */
6674#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6675 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6676 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6677#else
6678 count += skb_shinfo(skb)->nr_frags;
6679#endif
6680 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6681 tx_ring->tx_stats.tx_busy++;
6682 return NETDEV_TX_BUSY;
6683 }
6684
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006685#ifdef CONFIG_PCI_IOV
6686 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6687 tx_flags |= IXGBE_TX_FLAGS_TXSW;
6688
6689#endif
Alexander Duyck66f32a82011-06-29 05:43:22 +00006690 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006691 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006692 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6693 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6694 /* else if it is a SW VLAN check the next protocol and store the tag */
6695 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6696 struct vlan_hdr *vhdr, _vhdr;
6697 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6698 if (!vhdr)
6699 goto out_drop;
6700
6701 protocol = vhdr->h_vlan_encapsulated_proto;
6702 tx_flags |= ntohs(vhdr->h_vlan_TCI) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6703 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006704 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006705
Alexander Duyck66f32a82011-06-29 05:43:22 +00006706 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006707 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6708 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006709 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6710 tx_flags |= tx_ring->dcb_tc <<
6711 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
6712 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6713 struct vlan_ethhdr *vhdr;
6714 if (skb_header_cloned(skb) &&
6715 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6716 goto out_drop;
6717 vhdr = (struct vlan_ethhdr *)skb->data;
6718 vhdr->h_vlan_TCI = htons(tx_flags >>
6719 IXGBE_TX_FLAGS_VLAN_SHIFT);
6720 } else {
6721 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6722 }
6723 }
Alexander Duycka535c302011-05-27 05:31:52 +00006724
Alexander Duycka535c302011-05-27 05:31:52 +00006725 /* record the location of the first descriptor for this packet */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006726 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
Alexander Duycka535c302011-05-27 05:31:52 +00006727
Yi Zoueacd73f2009-05-13 13:11:06 +00006728#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006729 /* setup tx offload for FCoE */
6730 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
6731 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006732 tso = ixgbe_fso(tx_ring, skb, tx_flags, &hdr_len);
6733 if (tso < 0)
6734 goto out_drop;
6735 else if (tso)
Alexander Duyck66f32a82011-06-29 05:43:22 +00006736 tx_flags |= IXGBE_TX_FLAGS_FSO |
6737 IXGBE_TX_FLAGS_FCOE;
6738 else
6739 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Auke Kok9a799d72007-09-15 14:07:45 -07006740
Alexander Duyck66f32a82011-06-29 05:43:22 +00006741 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006742 }
Auke Kok9a799d72007-09-15 14:07:45 -07006743
Auke Kok9a799d72007-09-15 14:07:45 -07006744#endif /* IXGBE_FCOE */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006745 /* setup IPv4/IPv6 offloads */
6746 if (protocol == __constant_htons(ETH_P_IP))
6747 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006748
Alexander Duyck66f32a82011-06-29 05:43:22 +00006749 tso = ixgbe_tso(tx_ring, skb, tx_flags, protocol, &hdr_len);
6750 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006751 goto out_drop;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006752 else if (tso)
6753 tx_flags |= IXGBE_TX_FLAGS_TSO;
6754 else if (ixgbe_tx_csum(tx_ring, skb, tx_flags, protocol))
6755 tx_flags |= IXGBE_TX_FLAGS_CSUM;
6756
6757 /* add the ATR filter if ATR is on */
6758 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6759 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
6760
6761#ifdef IXGBE_FCOE
6762xmit_fcoe:
6763#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006764 ixgbe_tx_map(tx_ring, skb, first, tx_flags, hdr_len);
6765
6766 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006767
6768 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006769
6770out_drop:
6771 dev_kfree_skb_any(skb);
6772 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006773}
6774
6775static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6776{
6777 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6778 struct ixgbe_ring *tx_ring;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006779
Auke Kok9a799d72007-09-15 14:07:45 -07006780 tx_ring = adapter->tx_ring[skb->queue_mapping];
6781 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6782}
6783
6784/**
6785 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006786 * @netdev: network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07006787 * @p: pointer to an address structure
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006788 *
Auke Kok9a799d72007-09-15 14:07:45 -07006789 * Returns 0 on success, negative on failure
6790 **/
6791static int ixgbe_set_mac(struct net_device *netdev, void *p)
6792{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006793 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6794 struct ixgbe_hw *hw = &adapter->hw;
6795 struct sockaddr *addr = p;
6796
6797 if (!is_valid_ether_addr(addr->sa_data))
6798 return -EADDRNOTAVAIL;
6799
6800 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6801 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6802
6803 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6804 IXGBE_RAH_AV);
6805
6806 return 0;
6807}
6808
6809static int
6810ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6811{
6812 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6813 struct ixgbe_hw *hw = &adapter->hw;
6814 u16 value;
6815 int rc;
6816
6817 if (prtad != hw->phy.mdio.prtad)
6818 return -EINVAL;
6819 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6820 if (!rc)
6821 rc = value;
6822 return rc;
6823}
6824
6825static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6826 u16 addr, u16 value)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006827{
6828 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jiri Pirko31278e72009-06-17 01:12:19 +00006829 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006830
6831 if (prtad != hw->phy.mdio.prtad)
6832 return -EINVAL;
6833 return hw->phy.ops.write_reg(hw, addr, devad, value);
6834}
6835
6836static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6837{
6838 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6839
6840 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6841}
6842
6843/**
6844 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6845 * netdev->dev_addrs
6846 * @netdev: network interface device structure
6847 *
6848 * Returns non-zero on failure
6849 **/
Jiri Pirko31278e72009-06-17 01:12:19 +00006850static int ixgbe_add_sanmac_netdev(struct net_device *dev)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006851{
6852 int err = 0;
6853 struct ixgbe_adapter *adapter = netdev_priv(dev);
6854 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6855
6856 if (is_valid_ether_addr(mac->san_addr)) {
6857 rtnl_lock();
6858 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6859 rtnl_unlock();
6860 }
6861 return err;
6862}
6863
6864/**
6865 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6866 * netdev->dev_addrs
6867 * @netdev: network interface device structure
6868 *
Auke Kok9a799d72007-09-15 14:07:45 -07006869 * Returns non-zero on failure
6870 **/
6871static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6872{
6873 int err = 0;
6874 struct ixgbe_adapter *adapter = netdev_priv(dev);
6875 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6876
6877 if (is_valid_ether_addr(mac->san_addr)) {
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006878 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07006879 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006880 rtnl_unlock();
6881 }
6882 return err;
6883}
Auke Kok9a799d72007-09-15 14:07:45 -07006884
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006885#ifdef CONFIG_NET_POLL_CONTROLLER
6886/*
6887 * Polling 'interrupt' - used by things like netconsole to send skbs
6888 * without having to re-enable interrupts. It's not called while
6889 * the interrupt routine is executing.
6890 */
6891static void ixgbe_netpoll(struct net_device *netdev)
6892{
6893 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006894 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006895
6896 /* if interface is down do nothing */
6897 if (test_bit(__IXGBE_DOWN, &adapter->state))
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006898 return;
6899
6900 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Stephen Hemminger00829822008-11-20 20:14:53 -08006901 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006902 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Chris Leeche90d4002009-03-10 16:00:24 +00006903 for (i = 0; i < num_q_vectors; i++) {
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006904 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00006905 ixgbe_msix_clean_rings(0, q_vector);
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006906 }
6907 } else {
6908 ixgbe_intr(adapter->pdev->irq, netdev);
6909 }
6910 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
6911}
6912#endif
6913
Eric Dumazetde1036b2010-10-20 23:00:04 +00006914static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6915 struct rtnl_link_stats64 *stats)
6916{
6917 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6918 int i;
6919
Eric Dumazet1a515022010-11-16 19:26:42 -08006920 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006921 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006922 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006923 u64 bytes, packets;
6924 unsigned int start;
6925
Eric Dumazet1a515022010-11-16 19:26:42 -08006926 if (ring) {
6927 do {
6928 start = u64_stats_fetch_begin_bh(&ring->syncp);
6929 packets = ring->stats.packets;
6930 bytes = ring->stats.bytes;
6931 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6932 stats->rx_packets += packets;
6933 stats->rx_bytes += bytes;
6934 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006935 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006936
6937 for (i = 0; i < adapter->num_tx_queues; i++) {
6938 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6939 u64 bytes, packets;
6940 unsigned int start;
6941
6942 if (ring) {
6943 do {
6944 start = u64_stats_fetch_begin_bh(&ring->syncp);
6945 packets = ring->stats.packets;
6946 bytes = ring->stats.bytes;
6947 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6948 stats->tx_packets += packets;
6949 stats->tx_bytes += bytes;
6950 }
6951 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006952 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006953 /* following stats updated by ixgbe_watchdog_task() */
6954 stats->multicast = netdev->stats.multicast;
6955 stats->rx_errors = netdev->stats.rx_errors;
6956 stats->rx_length_errors = netdev->stats.rx_length_errors;
6957 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6958 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6959 return stats;
6960}
6961
John Fastabend8b1c0b22011-05-03 02:26:48 +00006962/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6963 * #adapter: pointer to ixgbe_adapter
6964 * @tc: number of traffic classes currently enabled
6965 *
6966 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6967 * 802.1Q priority maps to a packet buffer that exists.
6968 */
6969static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6970{
6971 struct ixgbe_hw *hw = &adapter->hw;
6972 u32 reg, rsave;
6973 int i;
6974
6975 /* 82598 have a static priority to TC mapping that can not
6976 * be changed so no validation is needed.
6977 */
6978 if (hw->mac.type == ixgbe_mac_82598EB)
6979 return;
6980
6981 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6982 rsave = reg;
6983
6984 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6985 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6986
6987 /* If up2tc is out of bounds default to zero */
6988 if (up2tc > tc)
6989 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6990 }
6991
6992 if (reg != rsave)
6993 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6994
6995 return;
6996}
6997
6998
6999/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
7000 * classes.
7001 *
7002 * @netdev: net device to configure
7003 * @tc: number of traffic classes to enable
7004 */
7005int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7006{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007007 struct ixgbe_adapter *adapter = netdev_priv(dev);
7008 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007009
John Fastabende7589ea2011-07-18 22:38:36 +00007010 /* Multiple traffic classes requires multiple queues */
7011 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
7012 e_err(drv, "Enable failed, needs MSI-X\n");
7013 return -EINVAL;
7014 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00007015
7016 /* Hardware supports up to 8 traffic classes */
7017 if (tc > MAX_TRAFFIC_CLASS ||
7018 (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
7019 return -EINVAL;
7020
7021 /* Hardware has to reinitialize queues and interrupts to
7022 * match packet buffer alignment. Unfortunantly, the
7023 * hardware is not flexible enough to do this dynamically.
7024 */
7025 if (netif_running(dev))
7026 ixgbe_close(dev);
7027 ixgbe_clear_interrupt_scheme(adapter);
7028
John Fastabende7589ea2011-07-18 22:38:36 +00007029 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007030 netdev_set_num_tc(dev, tc);
John Fastabende7589ea2011-07-18 22:38:36 +00007031 adapter->last_lfc_mode = adapter->hw.fc.current_mode;
7032
7033 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
7034 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7035
7036 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7037 adapter->hw.fc.requested_mode = ixgbe_fc_none;
7038 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007039 netdev_reset_tc(dev);
7040
John Fastabende7589ea2011-07-18 22:38:36 +00007041 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
7042
7043 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
7044 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7045
7046 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7047 adapter->dcb_cfg.pfc_mode_enable = false;
7048 }
7049
John Fastabend8b1c0b22011-05-03 02:26:48 +00007050 ixgbe_init_interrupt_scheme(adapter);
7051 ixgbe_validate_rtr(adapter, tc);
7052 if (netif_running(dev))
7053 ixgbe_open(dev);
7054
7055 return 0;
7056}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007057
Don Skidmore082757a2011-07-21 05:55:00 +00007058void ixgbe_do_reset(struct net_device *netdev)
7059{
7060 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7061
7062 if (netif_running(netdev))
7063 ixgbe_reinit_locked(adapter);
7064 else
7065 ixgbe_reset(adapter);
7066}
7067
7068static u32 ixgbe_fix_features(struct net_device *netdev, u32 data)
7069{
7070 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7071
7072#ifdef CONFIG_DCB
7073 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
7074 data &= ~NETIF_F_HW_VLAN_RX;
7075#endif
7076
7077 /* return error if RXHASH is being enabled when RSS is not supported */
7078 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
7079 data &= ~NETIF_F_RXHASH;
7080
7081 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
7082 if (!(data & NETIF_F_RXCSUM))
7083 data &= ~NETIF_F_LRO;
7084
7085 /* Turn off LRO if not RSC capable or invalid ITR settings */
7086 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
7087 data &= ~NETIF_F_LRO;
7088 } else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
7089 (adapter->rx_itr_setting != 1 &&
7090 adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
7091 data &= ~NETIF_F_LRO;
7092 e_info(probe, "rx-usecs set too low, not enabling RSC\n");
7093 }
7094
7095 return data;
7096}
7097
7098static int ixgbe_set_features(struct net_device *netdev, u32 data)
7099{
7100 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7101 bool need_reset = false;
7102
7103 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
7104 if (!(data & NETIF_F_RXCSUM))
7105 adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
7106 else
7107 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
7108
7109 /* Make sure RSC matches LRO, reset if change */
7110 if (!!(data & NETIF_F_LRO) !=
7111 !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7112 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
7113 switch (adapter->hw.mac.type) {
7114 case ixgbe_mac_X540:
7115 case ixgbe_mac_82599EB:
7116 need_reset = true;
7117 break;
7118 default:
7119 break;
7120 }
7121 }
7122
7123 /*
7124 * Check if Flow Director n-tuple support was enabled or disabled. If
7125 * the state changed, we need to reset.
7126 */
7127 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
7128 /* turn off ATR, enable perfect filters and reset */
7129 if (data & NETIF_F_NTUPLE) {
7130 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7131 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7132 need_reset = true;
7133 }
7134 } else if (!(data & NETIF_F_NTUPLE)) {
7135 /* turn off Flow Director, set ATR and reset */
7136 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7137 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
7138 !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
7139 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7140 need_reset = true;
7141 }
7142
7143 if (need_reset)
7144 ixgbe_do_reset(netdev);
7145
7146 return 0;
7147
7148}
7149
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007150static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007151 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007152 .ndo_stop = ixgbe_close,
7153 .ndo_start_xmit = ixgbe_xmit_frame,
7154 .ndo_select_queue = ixgbe_select_queue,
7155 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007156 .ndo_validate_addr = eth_validate_addr,
7157 .ndo_set_mac_address = ixgbe_set_mac,
7158 .ndo_change_mtu = ixgbe_change_mtu,
7159 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007160 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7161 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007162 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007163 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7164 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7165 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
7166 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007167 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007168 .ndo_setup_tc = ixgbe_setup_tc,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007169#ifdef CONFIG_NET_POLL_CONTROLLER
7170 .ndo_poll_controller = ixgbe_netpoll,
7171#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007172#ifdef IXGBE_FCOE
7173 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007174 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007175 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007176 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7177 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007178 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00007179#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007180 .ndo_set_features = ixgbe_set_features,
7181 .ndo_fix_features = ixgbe_fix_features,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007182};
7183
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007184static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7185 const struct ixgbe_info *ii)
7186{
7187#ifdef CONFIG_PCI_IOV
7188 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007189
Greg Rosec6bda302011-08-24 02:37:55 +00007190 if (hw->mac.type == ixgbe_mac_82598EB)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007191 return;
7192
7193 /* The 82599 supports up to 64 VFs per physical function
7194 * but this implementation limits allocation to 63 so that
7195 * basic networking resources are still available to the
7196 * physical function
7197 */
7198 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
Greg Rosec6bda302011-08-24 02:37:55 +00007199 ixgbe_enable_sriov(adapter, ii);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007200#endif /* CONFIG_PCI_IOV */
7201}
7202
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007203/**
Auke Kok9a799d72007-09-15 14:07:45 -07007204 * ixgbe_probe - Device Initialization Routine
7205 * @pdev: PCI device information struct
7206 * @ent: entry in ixgbe_pci_tbl
7207 *
7208 * Returns 0 on success, negative on failure
7209 *
7210 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7211 * The OS initialization, configuring of the adapter private structure,
7212 * and a hardware reset occur.
7213 **/
7214static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007215 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007216{
7217 struct net_device *netdev;
7218 struct ixgbe_adapter *adapter = NULL;
7219 struct ixgbe_hw *hw;
7220 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007221 static int cards_found;
7222 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007223 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007224 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007225#ifdef IXGBE_FCOE
7226 u16 device_caps;
7227#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007228 u32 eec;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007229 u16 wol_cap;
Auke Kok9a799d72007-09-15 14:07:45 -07007230
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007231 /* Catch broken hardware that put the wrong VF device ID in
7232 * the PCIe SR-IOV capability.
7233 */
7234 if (pdev->is_virtfn) {
7235 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7236 pci_name(pdev), pdev->vendor, pdev->device);
7237 return -EINVAL;
7238 }
7239
gouji-new9ce77662009-05-06 10:44:45 +00007240 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007241 if (err)
7242 return err;
7243
Nick Nunley1b507732010-04-27 13:10:27 +00007244 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7245 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007246 pci_using_dac = 1;
7247 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007248 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007249 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007250 err = dma_set_coherent_mask(&pdev->dev,
7251 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007252 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007253 dev_err(&pdev->dev,
7254 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007255 goto err_dma;
7256 }
7257 }
7258 pci_using_dac = 0;
7259 }
7260
gouji-new9ce77662009-05-06 10:44:45 +00007261 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007262 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007263 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007264 dev_err(&pdev->dev,
7265 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007266 goto err_pci_reg;
7267 }
7268
Frans Pop19d5afd2009-10-02 10:04:12 -07007269 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007270
Auke Kok9a799d72007-09-15 14:07:45 -07007271 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007272 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007273
John Fastabende901acd2011-04-26 07:26:08 +00007274#ifdef CONFIG_IXGBE_DCB
7275 indices *= MAX_TRAFFIC_CLASS;
7276#endif
7277
John Fastabendc85a2612010-02-25 23:15:21 +00007278 if (ii->mac == ixgbe_mac_82598EB)
7279 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7280 else
7281 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7282
John Fastabende901acd2011-04-26 07:26:08 +00007283#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007284 indices += min_t(unsigned int, num_possible_cpus(),
7285 IXGBE_MAX_FCOE_INDICES);
7286#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007287 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007288 if (!netdev) {
7289 err = -ENOMEM;
7290 goto err_alloc_etherdev;
7291 }
7292
Auke Kok9a799d72007-09-15 14:07:45 -07007293 SET_NETDEV_DEV(netdev, &pdev->dev);
7294
Auke Kok9a799d72007-09-15 14:07:45 -07007295 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007296 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007297
7298 adapter->netdev = netdev;
7299 adapter->pdev = pdev;
7300 hw = &adapter->hw;
7301 hw->back = adapter;
7302 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7303
Jeff Kirsher05857982008-09-11 19:57:00 -07007304 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007305 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007306 if (!hw->hw_addr) {
7307 err = -EIO;
7308 goto err_ioremap;
7309 }
7310
7311 for (i = 1; i <= 5; i++) {
7312 if (pci_resource_len(pdev, i) == 0)
7313 continue;
7314 }
7315
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007316 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007317 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007318 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007319 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007320
Auke Kok9a799d72007-09-15 14:07:45 -07007321 adapter->bd_number = cards_found;
7322
Auke Kok9a799d72007-09-15 14:07:45 -07007323 /* Setup hw api */
7324 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007325 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007326
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007327 /* EEPROM */
7328 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7329 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7330 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7331 if (!(eec & (1 << 8)))
7332 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7333
7334 /* PHY */
7335 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007336 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007337 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7338 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7339 hw->phy.mdio.mmds = 0;
7340 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7341 hw->phy.mdio.dev = netdev;
7342 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7343 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007344
Don Skidmore8ca783a2009-05-26 20:40:47 -07007345 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007346
7347 /* setup the private structure */
7348 err = ixgbe_sw_init(adapter);
7349 if (err)
7350 goto err_sw_init;
7351
Don Skidmoree86bff02010-02-11 04:14:08 +00007352 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007353 switch (adapter->hw.mac.type) {
7354 case ixgbe_mac_82599EB:
7355 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007356 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007357 break;
7358 default:
7359 break;
7360 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007361
Don Skidmorebf069c92009-05-07 10:39:54 +00007362 /*
7363 * If there is a fan on this device and it has failed log the
7364 * failure.
7365 */
7366 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7367 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7368 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007369 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007370 }
7371
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007372 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007373 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007374 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007375 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007376 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7377 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007378 err = 0;
7379 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007380 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007381 "module type was detected.\n");
7382 e_dev_err("Reload the driver after installing a supported "
7383 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007384 goto err_sw_init;
7385 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007386 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007387 goto err_sw_init;
7388 }
7389
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007390 ixgbe_probe_vf(adapter, ii);
7391
Emil Tantilov396e7992010-07-01 20:05:12 +00007392 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007393 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007394 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00007395 NETIF_F_HW_VLAN_TX |
7396 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00007397 NETIF_F_HW_VLAN_FILTER |
7398 NETIF_F_TSO |
7399 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007400 NETIF_F_RXHASH |
7401 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007402
Don Skidmore082757a2011-07-21 05:55:00 +00007403 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007404
Don Skidmore58be7662011-04-12 09:42:11 +00007405 switch (adapter->hw.mac.type) {
7406 case ixgbe_mac_82599EB:
7407 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007408 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007409 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7410 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007411 break;
7412 default:
7413 break;
7414 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007415
Jeff Kirsherad31c402008-06-05 04:05:30 -07007416 netdev->vlan_features |= NETIF_F_TSO;
7417 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007418 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007419 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007420 netdev->vlan_features |= NETIF_F_SG;
7421
Jiri Pirko01789342011-08-16 06:29:00 +00007422 netdev->priv_flags |= IFF_UNICAST_FLT;
7423
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007424 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7425 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7426 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007427
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007428#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007429 netdev->dcbnl_ops = &dcbnl_ops;
7430#endif
7431
Yi Zoueacd73f2009-05-13 13:11:06 +00007432#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007433 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007434 if (hw->mac.ops.get_device_caps) {
7435 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007436 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7437 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007438 }
7439 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007440 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7441 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7442 netdev->vlan_features |= NETIF_F_FSO;
7443 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7444 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007445#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007446 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007447 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007448 netdev->vlan_features |= NETIF_F_HIGHDMA;
7449 }
Auke Kok9a799d72007-09-15 14:07:45 -07007450
Don Skidmore082757a2011-07-21 05:55:00 +00007451 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7452 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007453 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007454 netdev->features |= NETIF_F_LRO;
7455
Auke Kok9a799d72007-09-15 14:07:45 -07007456 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007457 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007458 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007459 err = -EIO;
7460 goto err_eeprom;
7461 }
7462
7463 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7464 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7465
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007466 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007467 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007468 err = -EIO;
7469 goto err_eeprom;
7470 }
7471
Don Skidmorec6ecf392010-12-03 03:31:51 +00007472 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7473 if (hw->mac.ops.disable_tx_laser &&
7474 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00007475 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00007476 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007477 hw->mac.ops.disable_tx_laser(hw);
7478
Alexander Duyck70864002011-04-27 09:13:56 +00007479 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
7480 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007481
Alexander Duyck70864002011-04-27 09:13:56 +00007482 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7483 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007484
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007485 err = ixgbe_init_interrupt_scheme(adapter);
7486 if (err)
7487 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007488
Don Skidmore082757a2011-07-21 05:55:00 +00007489 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
7490 netdev->hw_features &= ~NETIF_F_RXHASH;
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007491 netdev->features &= ~NETIF_F_RXHASH;
Don Skidmore082757a2011-07-21 05:55:00 +00007492 }
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007493
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007494 /* WOL not supported for all but the following */
7495 adapter->wol = 0;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007496 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007497 case IXGBE_DEV_ID_82599_SFP:
7498 /* Only this subdevice supports WOL */
7499 if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007500 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007501 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007502 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7503 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007504 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007505 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007506 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007507 case IXGBE_DEV_ID_82599_KX4:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007508 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007509 break;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007510 case IXGBE_DEV_ID_X540T:
7511 /* Check eeprom to see if it is enabled */
7512 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
7513 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7514
7515 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7516 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7517 (hw->bus.func == 0)))
7518 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007519 break;
7520 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007521 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7522
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007523 /* pick up the PCI bus settings for reporting later */
7524 hw->mac.ops.get_bus_info(hw);
7525
Auke Kok9a799d72007-09-15 14:07:45 -07007526 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007527 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007528 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7529 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007530 "Unknown"),
7531 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7532 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7533 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7534 "Unknown"),
7535 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007536
7537 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7538 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007539 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007540 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007541 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007542 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007543 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007544 else
Don Skidmore289700db2010-12-03 03:32:58 +00007545 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7546 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007547
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007548 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007549 e_dev_warn("PCI-Express bandwidth available for this card is "
7550 "not sufficient for optimal performance.\n");
7551 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7552 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007553 }
7554
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007555 /* save off EEPROM version number */
7556 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7557
Auke Kok9a799d72007-09-15 14:07:45 -07007558 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007559 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007560
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007561 if (err == IXGBE_ERR_EEPROM_VERSION) {
7562 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007563 e_dev_warn("This device is a pre-production adapter/LOM. "
7564 "Please be aware there may be issues associated "
7565 "with your hardware. If you are experiencing "
7566 "problems please contact your Intel or hardware "
7567 "representative who provided you with this "
7568 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007569 }
Auke Kok9a799d72007-09-15 14:07:45 -07007570 strcpy(netdev->name, "eth%d");
7571 err = register_netdev(netdev);
7572 if (err)
7573 goto err_register;
7574
Jesse Brandeburg54386462009-04-17 20:44:27 +00007575 /* carrier off reporting is important to ethtool even BEFORE open */
7576 netif_carrier_off(netdev);
7577
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007578#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007579 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007580 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007581 ixgbe_setup_dca(adapter);
7582 }
7583#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007584 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007585 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007586 for (i = 0; i < adapter->num_vfs; i++)
7587 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7588 }
7589
Emil Tantilov9612de92011-05-07 07:40:20 +00007590 /* Inform firmware of driver version */
7591 if (hw->mac.ops.set_fw_drv_ver)
Don Skidmorea38a1042011-05-20 03:05:14 +00007592 hw->mac.ops.set_fw_drv_ver(hw, MAJ, MIN, BUILD,
7593 FW_CEM_UNUSED_VER);
Emil Tantilov9612de92011-05-07 07:40:20 +00007594
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007595 /* add san mac addr to netdev */
7596 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007597
Emil Tantilov849c4542010-06-03 16:53:41 +00007598 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007599 cards_found++;
7600 return 0;
7601
7602err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007603 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007604 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007605err_sw_init:
7606err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007607 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7608 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007609 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007610 iounmap(hw->hw_addr);
7611err_ioremap:
7612 free_netdev(netdev);
7613err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007614 pci_release_selected_regions(pdev,
7615 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007616err_pci_reg:
7617err_dma:
7618 pci_disable_device(pdev);
7619 return err;
7620}
7621
7622/**
7623 * ixgbe_remove - Device Removal Routine
7624 * @pdev: PCI device information struct
7625 *
7626 * ixgbe_remove is called by the PCI subsystem to alert the driver
7627 * that it should release a PCI device. The could be caused by a
7628 * Hot-Plug event, or because the driver is going to be removed from
7629 * memory.
7630 **/
7631static void __devexit ixgbe_remove(struct pci_dev *pdev)
7632{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007633 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7634 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007635
7636 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007637 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007638
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007639#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007640 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7641 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7642 dca_remove_requester(&pdev->dev);
7643 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7644 }
7645
7646#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007647#ifdef IXGBE_FCOE
7648 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7649 ixgbe_cleanup_fcoe(adapter);
7650
7651#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007652
7653 /* remove the added san mac */
7654 ixgbe_del_sanmac_netdev(netdev);
7655
Donald Skidmorec4900be2008-11-20 21:11:42 -08007656 if (netdev->reg_state == NETREG_REGISTERED)
7657 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007658
Greg Rosec6bda302011-08-24 02:37:55 +00007659 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7660 if (!(ixgbe_check_vf_assignment(adapter)))
7661 ixgbe_disable_sriov(adapter);
7662 else
7663 e_dev_warn("Unloading driver while VFs are assigned "
7664 "- VFs will not be deallocated\n");
7665 }
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007666
Alexander Duyck7a921c92009-05-06 10:43:28 +00007667 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007668
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007669 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007670
7671 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007672 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007673 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007674
Emil Tantilov849c4542010-06-03 16:53:41 +00007675 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007676
Auke Kok9a799d72007-09-15 14:07:45 -07007677 free_netdev(netdev);
7678
Frans Pop19d5afd2009-10-02 10:04:12 -07007679 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007680
Auke Kok9a799d72007-09-15 14:07:45 -07007681 pci_disable_device(pdev);
7682}
7683
7684/**
7685 * ixgbe_io_error_detected - called when PCI error is detected
7686 * @pdev: Pointer to PCI device
7687 * @state: The current pci connection state
7688 *
7689 * This function is called after a PCI bus error affecting
7690 * this device has been detected.
7691 */
7692static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007693 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007694{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007695 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7696 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007697
7698 netif_device_detach(netdev);
7699
Breno Leitao3044b8d2009-05-06 10:44:26 +00007700 if (state == pci_channel_io_perm_failure)
7701 return PCI_ERS_RESULT_DISCONNECT;
7702
Auke Kok9a799d72007-09-15 14:07:45 -07007703 if (netif_running(netdev))
7704 ixgbe_down(adapter);
7705 pci_disable_device(pdev);
7706
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007707 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007708 return PCI_ERS_RESULT_NEED_RESET;
7709}
7710
7711/**
7712 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7713 * @pdev: Pointer to PCI device
7714 *
7715 * Restart the card from scratch, as if from a cold-boot.
7716 */
7717static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7718{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007719 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007720 pci_ers_result_t result;
7721 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007722
gouji-new9ce77662009-05-06 10:44:45 +00007723 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007724 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007725 result = PCI_ERS_RESULT_DISCONNECT;
7726 } else {
7727 pci_set_master(pdev);
7728 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007729 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007730
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007731 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007732
7733 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007734 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007735 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007736 }
Auke Kok9a799d72007-09-15 14:07:45 -07007737
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007738 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7739 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007740 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7741 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007742 /* non-fatal, continue */
7743 }
Auke Kok9a799d72007-09-15 14:07:45 -07007744
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007745 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007746}
7747
7748/**
7749 * ixgbe_io_resume - called when traffic can start flowing again.
7750 * @pdev: Pointer to PCI device
7751 *
7752 * This callback is called when the error recovery driver tells us that
7753 * its OK to resume normal operation.
7754 */
7755static void ixgbe_io_resume(struct pci_dev *pdev)
7756{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007757 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7758 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007759
Alexander Duyckc7ccde02011-07-21 00:40:40 +00007760 if (netif_running(netdev))
7761 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007762
7763 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007764}
7765
7766static struct pci_error_handlers ixgbe_err_handler = {
7767 .error_detected = ixgbe_io_error_detected,
7768 .slot_reset = ixgbe_io_slot_reset,
7769 .resume = ixgbe_io_resume,
7770};
7771
7772static struct pci_driver ixgbe_driver = {
7773 .name = ixgbe_driver_name,
7774 .id_table = ixgbe_pci_tbl,
7775 .probe = ixgbe_probe,
7776 .remove = __devexit_p(ixgbe_remove),
7777#ifdef CONFIG_PM
7778 .suspend = ixgbe_suspend,
7779 .resume = ixgbe_resume,
7780#endif
7781 .shutdown = ixgbe_shutdown,
7782 .err_handler = &ixgbe_err_handler
7783};
7784
7785/**
7786 * ixgbe_init_module - Driver Registration Routine
7787 *
7788 * ixgbe_init_module is the first routine called when the driver is
7789 * loaded. All it does is register with the PCI subsystem.
7790 **/
7791static int __init ixgbe_init_module(void)
7792{
7793 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007794 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007795 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007796
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007797#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007798 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007799#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007800
Auke Kok9a799d72007-09-15 14:07:45 -07007801 ret = pci_register_driver(&ixgbe_driver);
7802 return ret;
7803}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007804
Auke Kok9a799d72007-09-15 14:07:45 -07007805module_init(ixgbe_init_module);
7806
7807/**
7808 * ixgbe_exit_module - Driver Exit Cleanup Routine
7809 *
7810 * ixgbe_exit_module is called just before the driver is removed
7811 * from memory.
7812 **/
7813static void __exit ixgbe_exit_module(void)
7814{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007815#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007816 dca_unregister_notify(&dca_notifier);
7817#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007818 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007819 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007820}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007821
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007822#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007823static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007824 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007825{
7826 int ret_val;
7827
7828 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007829 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007830
7831 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7832}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007833
Alexander Duyckb4533682009-03-31 21:32:42 +00007834#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007835
Auke Kok9a799d72007-09-15 14:07:45 -07007836module_exit(ixgbe_exit_module);
7837
7838/* ixgbe_main.c */