blob: 6e56f7b7c8fd01738d07ab691af7ab2628d67002 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000037#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <net/checksum.h>
41#include <net/ip6_checksum.h>
42#include <linux/ethtool.h>
43#include <linux/if_vlan.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000044#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070045
46#include "ixgbe.h"
47#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000048#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000049#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070050
51char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070052static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000053 "Intel(R) 10 Gigabit PCI Express Network Driver";
Auke Kok9a799d72007-09-15 14:07:45 -070054
Don Skidmore99faf682010-07-19 14:00:47 +000055#define DRV_VERSION "2.0.84-k2"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056const char ixgbe_driver_version[] = DRV_VERSION;
Shannon Nelson8c47eaa2010-01-13 01:49:34 +000057static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070058
59static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070060 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000061 [board_82599] = &ixgbe_82599_info,
Auke Kok9a799d72007-09-15 14:07:45 -070062};
63
64/* ixgbe_pci_tbl - PCI Device ID Table
65 *
66 * Wildcard entries (PCI_ANY_ID) should come last
67 * Last entry must be all 0s
68 *
69 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
70 * Class, Class Mask, private data (not used) }
71 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000072static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080073 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
74 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070075 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070076 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070077 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070078 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070079 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
80 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
82 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070084 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
86 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
88 board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
90 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070091 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
92 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
94 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -080095 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
96 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +000097 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
98 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +000099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
100 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
102 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
104 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
106 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
108 board_82599 },
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
110 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
112 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
114 board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700115
116 /* required last entry */
117 {0, }
118};
119MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
120
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400121#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800122static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000123 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static struct notifier_block dca_notifier = {
125 .notifier_call = ixgbe_notify_dca,
126 .next = NULL,
127 .priority = 0
128};
129#endif
130
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000131#ifdef CONFIG_PCI_IOV
132static unsigned int max_vfs;
133module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000134MODULE_PARM_DESC(max_vfs,
135 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000136#endif /* CONFIG_PCI_IOV */
137
Auke Kok9a799d72007-09-15 14:07:45 -0700138MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
139MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
140MODULE_LICENSE("GPL");
141MODULE_VERSION(DRV_VERSION);
142
143#define DEFAULT_DEBUG_LEVEL_SHIFT 3
144
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000145static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
146{
147 struct ixgbe_hw *hw = &adapter->hw;
148 u32 gcr;
149 u32 gpie;
150 u32 vmdctl;
151
152#ifdef CONFIG_PCI_IOV
153 /* disable iov and allow time for transactions to clear */
154 pci_disable_sriov(adapter->pdev);
155#endif
156
157 /* turn off device IOV mode */
158 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
159 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
160 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
161 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
162 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
163 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
164
165 /* set default pool back to 0 */
166 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
167 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
168 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
169
170 /* take a breather then clean up driver data */
171 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000172
173 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000174 adapter->vfinfo = NULL;
175
176 adapter->num_vfs = 0;
177 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
178}
179
Taku Izumidcd79ae2010-04-27 14:39:53 +0000180struct ixgbe_reg_info {
181 u32 ofs;
182 char *name;
183};
184
185static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
186
187 /* General Registers */
188 {IXGBE_CTRL, "CTRL"},
189 {IXGBE_STATUS, "STATUS"},
190 {IXGBE_CTRL_EXT, "CTRL_EXT"},
191
192 /* Interrupt Registers */
193 {IXGBE_EICR, "EICR"},
194
195 /* RX Registers */
196 {IXGBE_SRRCTL(0), "SRRCTL"},
197 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
198 {IXGBE_RDLEN(0), "RDLEN"},
199 {IXGBE_RDH(0), "RDH"},
200 {IXGBE_RDT(0), "RDT"},
201 {IXGBE_RXDCTL(0), "RXDCTL"},
202 {IXGBE_RDBAL(0), "RDBAL"},
203 {IXGBE_RDBAH(0), "RDBAH"},
204
205 /* TX Registers */
206 {IXGBE_TDBAL(0), "TDBAL"},
207 {IXGBE_TDBAH(0), "TDBAH"},
208 {IXGBE_TDLEN(0), "TDLEN"},
209 {IXGBE_TDH(0), "TDH"},
210 {IXGBE_TDT(0), "TDT"},
211 {IXGBE_TXDCTL(0), "TXDCTL"},
212
213 /* List Terminator */
214 {}
215};
216
217
218/*
219 * ixgbe_regdump - register printout routine
220 */
221static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
222{
223 int i = 0, j = 0;
224 char rname[16];
225 u32 regs[64];
226
227 switch (reginfo->ofs) {
228 case IXGBE_SRRCTL(0):
229 for (i = 0; i < 64; i++)
230 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
231 break;
232 case IXGBE_DCA_RXCTRL(0):
233 for (i = 0; i < 64; i++)
234 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
235 break;
236 case IXGBE_RDLEN(0):
237 for (i = 0; i < 64; i++)
238 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
239 break;
240 case IXGBE_RDH(0):
241 for (i = 0; i < 64; i++)
242 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
243 break;
244 case IXGBE_RDT(0):
245 for (i = 0; i < 64; i++)
246 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
247 break;
248 case IXGBE_RXDCTL(0):
249 for (i = 0; i < 64; i++)
250 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
251 break;
252 case IXGBE_RDBAL(0):
253 for (i = 0; i < 64; i++)
254 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
255 break;
256 case IXGBE_RDBAH(0):
257 for (i = 0; i < 64; i++)
258 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
259 break;
260 case IXGBE_TDBAL(0):
261 for (i = 0; i < 64; i++)
262 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
263 break;
264 case IXGBE_TDBAH(0):
265 for (i = 0; i < 64; i++)
266 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
267 break;
268 case IXGBE_TDLEN(0):
269 for (i = 0; i < 64; i++)
270 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
271 break;
272 case IXGBE_TDH(0):
273 for (i = 0; i < 64; i++)
274 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
275 break;
276 case IXGBE_TDT(0):
277 for (i = 0; i < 64; i++)
278 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
279 break;
280 case IXGBE_TXDCTL(0):
281 for (i = 0; i < 64; i++)
282 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
283 break;
284 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000285 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000286 IXGBE_READ_REG(hw, reginfo->ofs));
287 return;
288 }
289
290 for (i = 0; i < 8; i++) {
291 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000292 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000293 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000294 pr_cont(" %08x", regs[i*8+j]);
295 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000296 }
297
298}
299
300/*
301 * ixgbe_dump - Print registers, tx-rings and rx-rings
302 */
303static void ixgbe_dump(struct ixgbe_adapter *adapter)
304{
305 struct net_device *netdev = adapter->netdev;
306 struct ixgbe_hw *hw = &adapter->hw;
307 struct ixgbe_reg_info *reginfo;
308 int n = 0;
309 struct ixgbe_ring *tx_ring;
310 struct ixgbe_tx_buffer *tx_buffer_info;
311 union ixgbe_adv_tx_desc *tx_desc;
312 struct my_u0 { u64 a; u64 b; } *u0;
313 struct ixgbe_ring *rx_ring;
314 union ixgbe_adv_rx_desc *rx_desc;
315 struct ixgbe_rx_buffer *rx_buffer_info;
316 u32 staterr;
317 int i = 0;
318
319 if (!netif_msg_hw(adapter))
320 return;
321
322 /* Print netdevice Info */
323 if (netdev) {
324 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000325 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000326 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000327 pr_info("%-15s %016lX %016lX %016lX\n",
328 netdev->name,
329 netdev->state,
330 netdev->trans_start,
331 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000332 }
333
334 /* Print Registers */
335 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000336 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000337 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
338 reginfo->name; reginfo++) {
339 ixgbe_regdump(hw, reginfo);
340 }
341
342 /* Print TX Ring Summary */
343 if (!netdev || !netif_running(netdev))
344 goto exit;
345
346 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000347 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000348 for (n = 0; n < adapter->num_tx_queues; n++) {
349 tx_ring = adapter->tx_ring[n];
350 tx_buffer_info =
351 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Joe Perchesc7689572010-09-07 21:35:17 +0000352 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000353 n, tx_ring->next_to_use, tx_ring->next_to_clean,
354 (u64)tx_buffer_info->dma,
355 tx_buffer_info->length,
356 tx_buffer_info->next_to_watch,
357 (u64)tx_buffer_info->time_stamp);
358 }
359
360 /* Print TX Rings */
361 if (!netif_msg_tx_done(adapter))
362 goto rx_ring_summary;
363
364 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
365
366 /* Transmit Descriptor Formats
367 *
368 * Advanced Transmit Descriptor
369 * +--------------------------------------------------------------+
370 * 0 | Buffer Address [63:0] |
371 * +--------------------------------------------------------------+
372 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
373 * +--------------------------------------------------------------+
374 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
375 */
376
377 for (n = 0; n < adapter->num_tx_queues; n++) {
378 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000379 pr_info("------------------------------------\n");
380 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
381 pr_info("------------------------------------\n");
382 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000383 "[PlPOIdStDDt Ln] [bi->dma ] "
384 "leng ntw timestamp bi->skb\n");
385
386 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000387 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 tx_buffer_info = &tx_ring->tx_buffer_info[i];
389 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000390 pr_info("T [0x%03X] %016llX %016llX %016llX"
Taku Izumidcd79ae2010-04-27 14:39:53 +0000391 " %04X %3X %016llX %p", i,
392 le64_to_cpu(u0->a),
393 le64_to_cpu(u0->b),
394 (u64)tx_buffer_info->dma,
395 tx_buffer_info->length,
396 tx_buffer_info->next_to_watch,
397 (u64)tx_buffer_info->time_stamp,
398 tx_buffer_info->skb);
399 if (i == tx_ring->next_to_use &&
400 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000401 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000402 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000403 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000405 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000406 else
Joe Perchesc7689572010-09-07 21:35:17 +0000407 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408
409 if (netif_msg_pktdata(adapter) &&
410 tx_buffer_info->dma != 0)
411 print_hex_dump(KERN_INFO, "",
412 DUMP_PREFIX_ADDRESS, 16, 1,
413 phys_to_virt(tx_buffer_info->dma),
414 tx_buffer_info->length, true);
415 }
416 }
417
418 /* Print RX Rings Summary */
419rx_ring_summary:
420 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000421 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000422 for (n = 0; n < adapter->num_rx_queues; n++) {
423 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000424 pr_info("%5d %5X %5X\n",
425 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000426 }
427
428 /* Print RX Rings */
429 if (!netif_msg_rx_status(adapter))
430 goto exit;
431
432 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
433
434 /* Advanced Receive Descriptor (Read) Format
435 * 63 1 0
436 * +-----------------------------------------------------+
437 * 0 | Packet Buffer Address [63:1] |A0/NSE|
438 * +----------------------------------------------+------+
439 * 8 | Header Buffer Address [63:1] | DD |
440 * +-----------------------------------------------------+
441 *
442 *
443 * Advanced Receive Descriptor (Write-Back) Format
444 *
445 * 63 48 47 32 31 30 21 20 16 15 4 3 0
446 * +------------------------------------------------------+
447 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
448 * | Checksum Ident | | | | Type | Type |
449 * +------------------------------------------------------+
450 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
451 * +------------------------------------------------------+
452 * 63 48 47 32 31 20 19 0
453 */
454 for (n = 0; n < adapter->num_rx_queues; n++) {
455 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000456 pr_info("------------------------------------\n");
457 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
458 pr_info("------------------------------------\n");
459 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000460 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
461 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000462 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000463 "[vl er S cks ln] ---------------- [bi->skb] "
464 "<-- Adv Rx Write-Back format\n");
465
466 for (i = 0; i < rx_ring->count; i++) {
467 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000468 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000469 u0 = (struct my_u0 *)rx_desc;
470 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
471 if (staterr & IXGBE_RXD_STAT_DD) {
472 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000473 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000474 "%016llX ---------------- %p", i,
475 le64_to_cpu(u0->a),
476 le64_to_cpu(u0->b),
477 rx_buffer_info->skb);
478 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000479 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000480 "%016llX %016llX %p", i,
481 le64_to_cpu(u0->a),
482 le64_to_cpu(u0->b),
483 (u64)rx_buffer_info->dma,
484 rx_buffer_info->skb);
485
486 if (netif_msg_pktdata(adapter)) {
487 print_hex_dump(KERN_INFO, "",
488 DUMP_PREFIX_ADDRESS, 16, 1,
489 phys_to_virt(rx_buffer_info->dma),
490 rx_ring->rx_buf_len, true);
491
492 if (rx_ring->rx_buf_len
493 < IXGBE_RXBUFFER_2048)
494 print_hex_dump(KERN_INFO, "",
495 DUMP_PREFIX_ADDRESS, 16, 1,
496 phys_to_virt(
497 rx_buffer_info->page_dma +
498 rx_buffer_info->page_offset
499 ),
500 PAGE_SIZE/2, true);
501 }
502 }
503
504 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000505 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000506 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000507 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000508 else
Joe Perchesc7689572010-09-07 21:35:17 +0000509 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000510
511 }
512 }
513
514exit:
515 return;
516}
517
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800518static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
519{
520 u32 ctrl_ext;
521
522 /* Let firmware take over control of h/w */
523 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
524 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000525 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800526}
527
528static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
529{
530 u32 ctrl_ext;
531
532 /* Let firmware know the driver has taken over */
533 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
534 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000535 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800536}
Auke Kok9a799d72007-09-15 14:07:45 -0700537
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000538/*
539 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
540 * @adapter: pointer to adapter struct
541 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
542 * @queue: queue to map the corresponding interrupt to
543 * @msix_vector: the vector to map to the corresponding queue
544 *
545 */
546static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000547 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700548{
549 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000550 struct ixgbe_hw *hw = &adapter->hw;
551 switch (hw->mac.type) {
552 case ixgbe_mac_82598EB:
553 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
554 if (direction == -1)
555 direction = 0;
556 index = (((direction * 64) + queue) >> 2) & 0x1F;
557 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
558 ivar &= ~(0xFF << (8 * (queue & 0x3)));
559 ivar |= (msix_vector << (8 * (queue & 0x3)));
560 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
561 break;
562 case ixgbe_mac_82599EB:
563 if (direction == -1) {
564 /* other causes */
565 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
566 index = ((queue & 1) * 8);
567 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
568 ivar &= ~(0xFF << index);
569 ivar |= (msix_vector << index);
570 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
571 break;
572 } else {
573 /* tx or rx causes */
574 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
575 index = ((16 * (queue & 1)) + (8 * direction));
576 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
577 ivar &= ~(0xFF << index);
578 ivar |= (msix_vector << index);
579 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
580 break;
581 }
582 default:
583 break;
584 }
Auke Kok9a799d72007-09-15 14:07:45 -0700585}
586
Alexander Duyckfe49f042009-06-04 16:00:09 +0000587static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000588 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000589{
590 u32 mask;
591
Alexander Duyckbd508172010-11-16 19:27:03 -0800592 switch (adapter->hw.mac.type) {
593 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000594 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
595 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800596 break;
597 case ixgbe_mac_82599EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000598 mask = (qmask & 0xFFFFFFFF);
599 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
600 mask = (qmask >> 32);
601 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800602 break;
603 default:
604 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000605 }
606}
607
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800608void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
609 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700610{
Alexander Duycke5a43542009-12-02 16:46:56 +0000611 if (tx_buffer_info->dma) {
612 if (tx_buffer_info->mapped_as_page)
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800613 dma_unmap_page(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000614 tx_buffer_info->dma,
615 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000616 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000617 else
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800618 dma_unmap_single(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000619 tx_buffer_info->dma,
620 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000621 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000622 tx_buffer_info->dma = 0;
623 }
Auke Kok9a799d72007-09-15 14:07:45 -0700624 if (tx_buffer_info->skb) {
625 dev_kfree_skb_any(tx_buffer_info->skb);
626 tx_buffer_info->skb = NULL;
627 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000628 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700629 /* tx_buffer_info must be completely set up in the transmit path */
630}
631
Yi Zou26f23d82009-11-06 12:56:00 +0000632/**
John Fastabendc84d3242010-11-16 19:27:12 -0800633 * ixgbe_dcb_txq_to_tc - convert a reg index to a traffic class
634 * @adapter: driver private struct
635 * @index: reg idx of queue to query (0-127)
Yi Zou26f23d82009-11-06 12:56:00 +0000636 *
John Fastabendc84d3242010-11-16 19:27:12 -0800637 * Helper function to determine the traffic index for a paticular
638 * register index.
Yi Zou26f23d82009-11-06 12:56:00 +0000639 *
John Fastabendc84d3242010-11-16 19:27:12 -0800640 * Returns : a tc index for use in range 0-7, or 0-3
Yi Zou26f23d82009-11-06 12:56:00 +0000641 */
John Fastabendc84d3242010-11-16 19:27:12 -0800642u8 ixgbe_dcb_txq_to_tc(struct ixgbe_adapter *adapter, u8 reg_idx)
Yi Zou26f23d82009-11-06 12:56:00 +0000643{
John Fastabendc84d3242010-11-16 19:27:12 -0800644 int tc = -1;
645 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
Yi Zou26f23d82009-11-06 12:56:00 +0000646
John Fastabendc84d3242010-11-16 19:27:12 -0800647 /* if DCB is not enabled the queues have no TC */
648 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
649 return tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000650
John Fastabendc84d3242010-11-16 19:27:12 -0800651 /* check valid range */
652 if (reg_idx >= adapter->hw.mac.max_tx_queues)
653 return tc;
654
655 switch (adapter->hw.mac.type) {
656 case ixgbe_mac_82598EB:
657 tc = reg_idx >> 2;
658 break;
659 default:
660 if (dcb_i != 4 && dcb_i != 8)
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000661 break;
John Fastabendc84d3242010-11-16 19:27:12 -0800662
663 /* if VMDq is enabled the lowest order bits determine TC */
664 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
665 IXGBE_FLAG_VMDQ_ENABLED)) {
666 tc = reg_idx & (dcb_i - 1);
Alexander Duyckbd508172010-11-16 19:27:03 -0800667 break;
Yi Zou26f23d82009-11-06 12:56:00 +0000668 }
John Fastabendc84d3242010-11-16 19:27:12 -0800669
670 /*
671 * Convert the reg_idx into the correct TC. This bitmask
672 * targets the last full 32 ring traffic class and assigns
673 * it a value of 1. From there the rest of the rings are
674 * based on shifting the mask further up to include the
675 * reg_idx / 16 and then reg_idx / 8. It assumes dcB_i
676 * will only ever be 8 or 4 and that reg_idx will never
677 * be greater then 128. The code without the power of 2
678 * optimizations would be:
679 * (((reg_idx % 32) + 32) * dcb_i) >> (9 - reg_idx / 32)
680 */
681 tc = ((reg_idx & 0X1F) + 0x20) * dcb_i;
682 tc >>= 9 - (reg_idx >> 5);
Yi Zou26f23d82009-11-06 12:56:00 +0000683 }
John Fastabendc84d3242010-11-16 19:27:12 -0800684
685 return tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000686}
687
John Fastabendc84d3242010-11-16 19:27:12 -0800688static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700689{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700690 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800691 struct ixgbe_hw_stats *hwstats = &adapter->stats;
692 u32 data = 0;
693 u32 xoff[8] = {0};
694 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700695
John Fastabendc84d3242010-11-16 19:27:12 -0800696 if ((hw->fc.current_mode == ixgbe_fc_full) ||
697 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
698 switch (hw->mac.type) {
699 case ixgbe_mac_82598EB:
700 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
701 break;
702 default:
703 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
704 }
705 hwstats->lxoffrxc += data;
706
707 /* refill credits (no tx hang) if we received xoff */
708 if (!data)
709 return;
710
711 for (i = 0; i < adapter->num_tx_queues; i++)
712 clear_bit(__IXGBE_HANG_CHECK_ARMED,
713 &adapter->tx_ring[i]->state);
714 return;
715 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
716 return;
717
718 /* update stats for each tc, only valid with PFC enabled */
719 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
720 switch (hw->mac.type) {
721 case ixgbe_mac_82598EB:
722 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
723 break;
724 default:
725 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
726 }
727 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700728 }
729
John Fastabendc84d3242010-11-16 19:27:12 -0800730 /* disarm tx queues that have received xoff frames */
731 for (i = 0; i < adapter->num_tx_queues; i++) {
732 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
733 u32 tc = ixgbe_dcb_txq_to_tc(adapter, tx_ring->reg_idx);
734
735 if (xoff[tc])
736 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
737 }
738}
739
740static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
741{
742 return ring->tx_stats.completed;
743}
744
745static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
746{
747 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
748 struct ixgbe_hw *hw = &adapter->hw;
749
750 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
751 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
752
753 if (head != tail)
754 return (head < tail) ?
755 tail - head : (tail + ring->count - head);
756
757 return 0;
758}
759
760static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
761{
762 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
763 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
764 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
765 bool ret = false;
766
767 clear_check_for_tx_hang(tx_ring);
768
769 /*
770 * Check for a hung queue, but be thorough. This verifies
771 * that a transmit has been completed since the previous
772 * check AND there is at least one packet pending. The
773 * ARMED bit is set to indicate a potential hang. The
774 * bit is cleared if a pause frame is received to remove
775 * false hang detection due to PFC or 802.3x frames. By
776 * requiring this to fail twice we avoid races with
777 * pfc clearing the ARMED bit and conditions where we
778 * run the check_tx_hang logic with a transmit completion
779 * pending but without time to complete it yet.
780 */
781 if ((tx_done_old == tx_done) && tx_pending) {
782 /* make sure it is true for two checks in a row */
783 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
784 &tx_ring->state);
785 } else {
786 /* update completed stats and continue */
787 tx_ring->tx_stats.tx_done_old = tx_done;
788 /* reset the countdown */
789 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
790 }
791
792 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700793}
794
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700795#define IXGBE_MAX_TXD_PWR 14
796#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800797
798/* Tx Descriptors needed, worst case */
799#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
800 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
801#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700802 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800803
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700804static void ixgbe_tx_timeout(struct net_device *netdev);
805
Auke Kok9a799d72007-09-15 14:07:45 -0700806/**
807 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000808 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700809 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700810 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000811static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000812 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700813{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000814 struct ixgbe_adapter *adapter = q_vector->adapter;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800815 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
816 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700817 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyckb9537992010-11-16 19:26:58 -0800818 u16 i, eop, count = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700819
820 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800821 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000822 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800823
824 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000825 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800826 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000827 rmb(); /* read buffer_info after eop_desc */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800828 for ( ; !cleaned; count++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000829 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -0700830 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700831
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800832 tx_desc->wb.status = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800833 cleaned = (i == eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800834
Auke Kok9a799d72007-09-15 14:07:45 -0700835 i++;
836 if (i == tx_ring->count)
837 i = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800838
839 if (cleaned && tx_buffer_info->skb) {
840 total_bytes += tx_buffer_info->bytecount;
841 total_packets += tx_buffer_info->gso_segs;
842 }
843
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800844 ixgbe_unmap_and_free_tx_resource(tx_ring,
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800845 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700846 }
847
John Fastabendc84d3242010-11-16 19:27:12 -0800848 tx_ring->tx_stats.completed++;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800849 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000850 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800851 }
852
Auke Kok9a799d72007-09-15 14:07:45 -0700853 tx_ring->next_to_clean = i;
Alexander Duyckb9537992010-11-16 19:26:58 -0800854 tx_ring->total_bytes += total_bytes;
855 tx_ring->total_packets += total_packets;
856 u64_stats_update_begin(&tx_ring->syncp);
857 tx_ring->stats.packets += total_packets;
858 tx_ring->stats.bytes += total_bytes;
859 u64_stats_update_end(&tx_ring->syncp);
860
John Fastabendc84d3242010-11-16 19:27:12 -0800861 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800862 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800863 struct ixgbe_hw *hw = &adapter->hw;
864 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
865 e_err(drv, "Detected Tx Unit Hang\n"
866 " Tx Queue <%d>\n"
867 " TDH, TDT <%x>, <%x>\n"
868 " next_to_use <%x>\n"
869 " next_to_clean <%x>\n"
870 "tx_buffer_info[next_to_clean]\n"
871 " time_stamp <%lx>\n"
872 " jiffies <%lx>\n",
873 tx_ring->queue_index,
874 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
875 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
876 tx_ring->next_to_use, eop,
877 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
878
879 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
880
881 e_info(probe,
882 "tx hang %d detected on queue %d, resetting adapter\n",
883 adapter->tx_timeout_count + 1, tx_ring->queue_index);
884
885 /* schedule immediate reset if we believe we hung */
Alexander Duyckb9537992010-11-16 19:26:58 -0800886 ixgbe_tx_timeout(adapter->netdev);
887
888 /* the adapter is about to reset, no point in enabling stuff */
889 return true;
890 }
Auke Kok9a799d72007-09-15 14:07:45 -0700891
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800892#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800893 if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
Joe Perchese8e9f692010-09-07 21:34:53 +0000894 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800895 /* Make sure that anybody stopping the queue after this
896 * sees the new next_to_clean.
897 */
898 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800899 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800900 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800901 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800902 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800903 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800904 }
Auke Kok9a799d72007-09-15 14:07:45 -0700905
Eric Dumazet807540b2010-09-23 05:40:09 +0000906 return count < tx_ring->work_limit;
Auke Kok9a799d72007-09-15 14:07:45 -0700907}
908
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400909#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800910static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800911 struct ixgbe_ring *rx_ring,
912 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800913{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800914 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800915 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800916 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800917
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800918 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
919 switch (hw->mac.type) {
920 case ixgbe_mac_82598EB:
921 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
922 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
923 break;
924 case ixgbe_mac_82599EB:
925 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
926 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
927 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
928 break;
929 default:
930 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800931 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800932 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
933 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
934 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
935 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
936 IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
937 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800938}
939
940static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800941 struct ixgbe_ring *tx_ring,
942 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800943{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000944 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800945 u32 txctrl;
946 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800947
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800948 switch (hw->mac.type) {
949 case ixgbe_mac_82598EB:
950 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
951 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
952 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
953 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
954 txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
955 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
956 break;
957 case ixgbe_mac_82599EB:
958 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
959 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
960 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
961 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
962 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
963 txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
964 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
965 break;
966 default:
967 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800968 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800969}
970
971static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
972{
973 struct ixgbe_adapter *adapter = q_vector->adapter;
974 int cpu = get_cpu();
975 long r_idx;
976 int i;
977
978 if (q_vector->cpu == cpu)
979 goto out_no_update;
980
981 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
982 for (i = 0; i < q_vector->txr_count; i++) {
983 ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
984 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
985 r_idx + 1);
986 }
987
988 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
989 for (i = 0; i < q_vector->rxr_count; i++) {
990 ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
991 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
992 r_idx + 1);
993 }
994
995 q_vector->cpu = cpu;
996out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800997 put_cpu();
998}
999
1000static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1001{
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001002 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001003 int i;
1004
1005 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1006 return;
1007
Alexander Duycke35ec122009-05-21 13:07:12 +00001008 /* always use CB2 mode, difference is masked in the CB driver */
1009 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1010
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001011 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
1012 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1013 else
1014 num_q_vectors = 1;
1015
1016 for (i = 0; i < num_q_vectors; i++) {
1017 adapter->q_vector[i]->cpu = -1;
1018 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001019 }
1020}
1021
1022static int __ixgbe_notify_dca(struct device *dev, void *data)
1023{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001024 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001025 unsigned long event = *(unsigned long *)data;
1026
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001027 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1028 return 0;
1029
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001030 switch (event) {
1031 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001032 /* if we're already enabled, don't do it again */
1033 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1034 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001035 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001036 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001037 ixgbe_setup_dca(adapter);
1038 break;
1039 }
1040 /* Fall Through since DCA is disabled. */
1041 case DCA_PROVIDER_REMOVE:
1042 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1043 dca_remove_requester(dev);
1044 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1045 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1046 }
1047 break;
1048 }
1049
Denis V. Lunev652f0932008-03-27 14:39:17 +03001050 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001051}
1052
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001053#endif /* CONFIG_IXGBE_DCA */
Auke Kok9a799d72007-09-15 14:07:45 -07001054/**
1055 * ixgbe_receive_skb - Send a completed packet up the stack
1056 * @adapter: board private structure
1057 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001058 * @status: hardware indication of status of receive
1059 * @rx_ring: rx descriptor ring (for a specific queue) to setup
1060 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -07001061 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001062static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001063 struct sk_buff *skb, u8 status,
1064 struct ixgbe_ring *ring,
1065 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -07001066{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001067 struct ixgbe_adapter *adapter = q_vector->adapter;
1068 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001069 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
1070 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -07001071
Jesse Grossf62bbb52010-10-20 13:56:10 +00001072 if (is_vlan && (tag & VLAN_VID_MASK))
1073 __vlan_hwaccel_put_tag(skb, tag);
1074
1075 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1076 napi_gro_receive(napi, skb);
1077 else
1078 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001079}
1080
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001081/**
1082 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1083 * @adapter: address of board private structure
1084 * @status_err: hardware indication of status of receive
1085 * @skb: skb currently being received and modified
1086 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001087static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001088 union ixgbe_adv_rx_desc *rx_desc,
1089 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001090{
Don Skidmore8bae1b22009-07-23 18:00:39 +00001091 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
1092
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001093 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001094
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001095 /* Rx csum disabled */
1096 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001097 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001098
1099 /* if IP and error */
1100 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1101 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001102 adapter->hw_csum_rx_error++;
1103 return;
1104 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001105
1106 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1107 return;
1108
1109 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001110 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1111
1112 /*
1113 * 82599 errata, UDP frames with a 0 checksum can be marked as
1114 * checksum errors.
1115 */
1116 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1117 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1118 return;
1119
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001120 adapter->hw_csum_rx_error++;
1121 return;
1122 }
1123
Auke Kok9a799d72007-09-15 14:07:45 -07001124 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001125 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001126}
1127
Alexander Duyck84ea2592010-11-16 19:26:49 -08001128static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001129{
1130 /*
1131 * Force memory writes to complete before letting h/w
1132 * know there are new descriptors to fetch. (Only
1133 * applicable for weak-ordered memory model archs,
1134 * such as IA-64).
1135 */
1136 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001137 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001138}
1139
Auke Kok9a799d72007-09-15 14:07:45 -07001140/**
1141 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001142 * @rx_ring: ring to place buffers on
1143 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001144 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001145void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001146{
Auke Kok9a799d72007-09-15 14:07:45 -07001147 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001148 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001149 struct sk_buff *skb;
1150 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001151
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001152 /* do nothing if no valid netdev defined */
1153 if (!rx_ring->netdev)
1154 return;
1155
Auke Kok9a799d72007-09-15 14:07:45 -07001156 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001157 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001158 bi = &rx_ring->rx_buffer_info[i];
1159 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001160
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001161 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001162 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001163 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001164 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001165 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001166 goto no_buffers;
1167 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001168 /* initialize queue mapping */
1169 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001170 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001171 }
Auke Kok9a799d72007-09-15 14:07:45 -07001172
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001173 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001174 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001175 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001176 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001177 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001178 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001179 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001180 bi->dma = 0;
1181 goto no_buffers;
1182 }
Auke Kok9a799d72007-09-15 14:07:45 -07001183 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001184
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001185 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001186 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001187 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001188 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001189 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001190 goto no_buffers;
1191 }
1192 }
1193
1194 if (!bi->page_dma) {
1195 /* use a half page if we're re-using */
1196 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001197 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001198 bi->page,
1199 bi->page_offset,
1200 PAGE_SIZE / 2,
1201 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001202 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001203 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001204 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001205 bi->page_dma = 0;
1206 goto no_buffers;
1207 }
1208 }
1209
1210 /* Refresh the desc even if buffer_addrs didn't change
1211 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001212 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1213 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001214 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001215 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001216 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001217 }
1218
1219 i++;
1220 if (i == rx_ring->count)
1221 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001222 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001223
Auke Kok9a799d72007-09-15 14:07:45 -07001224no_buffers:
1225 if (rx_ring->next_to_use != i) {
1226 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001227 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001228 }
1229}
1230
Alexander Duyckc267fc12010-11-16 19:27:00 -08001231static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001232{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001233 /* HW will not DMA in data larger than the given buffer, even if it
1234 * parses the (NFS, of course) header to be larger. In that case, it
1235 * fills the header buffer and spills the rest into the page.
1236 */
1237 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1238 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1239 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1240 if (hlen > IXGBE_RX_HDR_SIZE)
1241 hlen = IXGBE_RX_HDR_SIZE;
1242 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001243}
1244
Alexander Duyckf8212f92009-04-27 22:42:37 +00001245/**
1246 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1247 * @skb: pointer to the last skb in the rsc queue
1248 *
1249 * This function changes a queue full of hw rsc buffers into a completed
1250 * packet. It uses the ->prev pointers to find the first packet and then
1251 * turns it into the frag list owner.
1252 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001253static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001254{
1255 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001256 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001257
1258 while (skb->prev) {
1259 struct sk_buff *prev = skb->prev;
1260 frag_list_size += skb->len;
1261 skb->prev = NULL;
1262 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001263 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001264 }
1265
1266 skb_shinfo(skb)->frag_list = skb->next;
1267 skb->next = NULL;
1268 skb->len += frag_list_size;
1269 skb->data_len += frag_list_size;
1270 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001271 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1272
Alexander Duyckf8212f92009-04-27 22:42:37 +00001273 return skb;
1274}
1275
Alexander Duyckaa801752010-11-16 19:27:02 -08001276static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1277{
1278 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1279 IXGBE_RXDADV_RSCCNT_MASK);
1280}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001281
Alexander Duyckc267fc12010-11-16 19:27:00 -08001282static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001283 struct ixgbe_ring *rx_ring,
1284 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001285{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001286 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001287 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1288 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1289 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001290 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001291 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001292#ifdef IXGBE_FCOE
1293 int ddp_bytes = 0;
1294#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001295 u32 staterr;
1296 u16 i;
1297 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001298 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001299
1300 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001301 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001302 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001303
1304 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001305 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001306
Milton Miller3c945e52010-02-19 17:44:42 +00001307 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001308
Alexander Duyckc267fc12010-11-16 19:27:00 -08001309 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1310
Auke Kok9a799d72007-09-15 14:07:45 -07001311 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001312 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001313 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001314
Alexander Duyckc267fc12010-11-16 19:27:00 -08001315 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001316 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001317
1318 /* if this is a skb from previous receive DMA will be 0 */
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001319 if (rx_buffer_info->dma) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001320 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001321 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001322 !(staterr & IXGBE_RXD_STAT_EOP) &&
1323 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001324 /*
1325 * When HWRSC is enabled, delay unmapping
1326 * of the first packet. It carries the
1327 * header information, HW may still
1328 * access the header after the writeback.
1329 * Only unmap it when EOP is reached
1330 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001331 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001332 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001333 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001334 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001335 rx_buffer_info->dma,
1336 rx_ring->rx_buf_len,
1337 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001338 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001339 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001340
1341 if (ring_is_ps_enabled(rx_ring)) {
1342 hlen = ixgbe_get_hlen(rx_desc);
1343 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1344 } else {
1345 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1346 }
1347
1348 skb_put(skb, hlen);
1349 } else {
1350 /* assume packet split since header is unmapped */
1351 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001352 }
1353
1354 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001355 dma_unmap_page(rx_ring->dev,
1356 rx_buffer_info->page_dma,
1357 PAGE_SIZE / 2,
1358 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001359 rx_buffer_info->page_dma = 0;
1360 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001361 rx_buffer_info->page,
1362 rx_buffer_info->page_offset,
1363 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001364
Alexander Duyckc267fc12010-11-16 19:27:00 -08001365 if ((page_count(rx_buffer_info->page) == 1) &&
1366 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001367 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001368 else
1369 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001370
1371 skb->len += upper_len;
1372 skb->data_len += upper_len;
1373 skb->truesize += upper_len;
1374 }
1375
1376 i++;
1377 if (i == rx_ring->count)
1378 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001379
Alexander Duyck31f05a22010-08-19 13:40:31 +00001380 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001381 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001382 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001383
Alexander Duyckaa801752010-11-16 19:27:02 -08001384 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001385 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1386 IXGBE_RXDADV_NEXTP_SHIFT;
1387 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001388 } else {
1389 next_buffer = &rx_ring->rx_buffer_info[i];
1390 }
1391
Alexander Duyckc267fc12010-11-16 19:27:00 -08001392 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001393 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001394 rx_buffer_info->skb = next_buffer->skb;
1395 rx_buffer_info->dma = next_buffer->dma;
1396 next_buffer->skb = skb;
1397 next_buffer->dma = 0;
1398 } else {
1399 skb->next = next_buffer->skb;
1400 skb->next->prev = skb;
1401 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001402 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001403 goto next_desc;
1404 }
1405
Alexander Duyckaa801752010-11-16 19:27:02 -08001406 if (skb->prev) {
1407 skb = ixgbe_transform_rsc_queue(skb);
1408 /* if we got here without RSC the packet is invalid */
1409 if (!pkt_is_rsc) {
1410 __pskb_trim(skb, 0);
1411 rx_buffer_info->skb = skb;
1412 goto next_desc;
1413 }
1414 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001415
1416 if (ring_is_rsc_enabled(rx_ring)) {
1417 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1418 dma_unmap_single(rx_ring->dev,
1419 IXGBE_RSC_CB(skb)->dma,
1420 rx_ring->rx_buf_len,
1421 DMA_FROM_DEVICE);
1422 IXGBE_RSC_CB(skb)->dma = 0;
1423 IXGBE_RSC_CB(skb)->delay_unmap = false;
1424 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001425 }
1426 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001427 if (ring_is_ps_enabled(rx_ring))
1428 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001429 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001430 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001431 rx_ring->rx_stats.rsc_count +=
1432 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001433 rx_ring->rx_stats.rsc_flush++;
1434 }
1435
1436 /* ERR_MASK will only have valid bits if EOP set */
Auke Kok9a799d72007-09-15 14:07:45 -07001437 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001438 /* trim packet back to size 0 and recycle it */
1439 __pskb_trim(skb, 0);
1440 rx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001441 goto next_desc;
1442 }
1443
Don Skidmore8bae1b22009-07-23 18:00:39 +00001444 ixgbe_rx_checksum(adapter, rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001445
1446 /* probably a little skewed due to removing CRC */
1447 total_rx_bytes += skb->len;
1448 total_rx_packets++;
1449
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001450 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001451#ifdef IXGBE_FCOE
1452 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001453 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1454 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1455 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001456 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001457 }
Yi Zou332d4a72009-05-13 13:11:53 +00001458#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001459 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001460
1461next_desc:
1462 rx_desc->wb.upper.status_error = 0;
1463
Alexander Duyckc267fc12010-11-16 19:27:00 -08001464 (*work_done)++;
1465 if (*work_done >= work_to_do)
1466 break;
1467
Auke Kok9a799d72007-09-15 14:07:45 -07001468 /* return some buffers to hardware, one at a time is too slow */
1469 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001470 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001471 cleaned_count = 0;
1472 }
1473
1474 /* use prefetched values */
1475 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001476 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001477 }
1478
Auke Kok9a799d72007-09-15 14:07:45 -07001479 rx_ring->next_to_clean = i;
1480 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1481
1482 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001483 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001484
Yi Zou3d8fd382009-06-08 14:38:44 +00001485#ifdef IXGBE_FCOE
1486 /* include DDPed FCoE data */
1487 if (ddp_bytes > 0) {
1488 unsigned int mss;
1489
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001490 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001491 sizeof(struct fc_frame_header) -
1492 sizeof(struct fcoe_crc_eof);
1493 if (mss > 512)
1494 mss &= ~511;
1495 total_rx_bytes += ddp_bytes;
1496 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1497 }
1498#endif /* IXGBE_FCOE */
1499
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001500 rx_ring->total_packets += total_rx_packets;
1501 rx_ring->total_bytes += total_rx_bytes;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001502 u64_stats_update_begin(&rx_ring->syncp);
1503 rx_ring->stats.packets += total_rx_packets;
1504 rx_ring->stats.bytes += total_rx_bytes;
1505 u64_stats_update_end(&rx_ring->syncp);
Auke Kok9a799d72007-09-15 14:07:45 -07001506}
1507
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001508static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001509/**
1510 * ixgbe_configure_msix - Configure MSI-X hardware
1511 * @adapter: board private structure
1512 *
1513 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1514 * interrupts.
1515 **/
1516static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1517{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001518 struct ixgbe_q_vector *q_vector;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001519 int i, q_vectors, v_idx, r_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001520 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001521
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001522 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1523
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001524 /*
1525 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001526 * corresponding register.
1527 */
1528 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001529 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001530 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001531 r_idx = find_first_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001532 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001533
1534 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001535 u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
1536 ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001537 r_idx = find_next_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001538 adapter->num_rx_queues,
1539 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001540 }
1541 r_idx = find_first_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001542 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001543
1544 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001545 u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
1546 ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001547 r_idx = find_next_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001548 adapter->num_tx_queues,
1549 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001550 }
1551
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001552 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001553 /* tx only */
1554 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001555 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001556 /* rx or mixed */
1557 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001558
Alexander Duyckfe49f042009-06-04 16:00:09 +00001559 ixgbe_write_eitr(q_vector);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00001560 /* If Flow Director is enabled, set interrupt affinity */
1561 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
1562 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
1563 /*
1564 * Allocate the affinity_hint cpumask, assign the mask
1565 * for this vector, and set our affinity_hint for
1566 * this irq.
1567 */
1568 if (!alloc_cpumask_var(&q_vector->affinity_mask,
1569 GFP_KERNEL))
1570 return;
1571 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
1572 irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
1573 q_vector->affinity_mask);
1574 }
Auke Kok9a799d72007-09-15 14:07:45 -07001575 }
1576
Alexander Duyckbd508172010-11-16 19:27:03 -08001577 switch (adapter->hw.mac.type) {
1578 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001579 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001580 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001581 break;
1582 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001583 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001584 break;
1585
1586 default:
1587 break;
1588 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001589 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001590
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001591 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001592 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001593 if (adapter->num_vfs)
1594 mask &= ~(IXGBE_EIMS_OTHER |
1595 IXGBE_EIMS_MAILBOX |
1596 IXGBE_EIMS_LSC);
1597 else
1598 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001599 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001600}
1601
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001602enum latency_range {
1603 lowest_latency = 0,
1604 low_latency = 1,
1605 bulk_latency = 2,
1606 latency_invalid = 255
1607};
1608
1609/**
1610 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1611 * @adapter: pointer to adapter
1612 * @eitr: eitr setting (ints per sec) to give last timeslice
1613 * @itr_setting: current throttle rate in ints/second
1614 * @packets: the number of packets during this measurement interval
1615 * @bytes: the number of bytes during this measurement interval
1616 *
1617 * Stores a new ITR value based on packets and byte
1618 * counts during the last interrupt. The advantage of per interrupt
1619 * computation is faster updates and more accurate ITR for the current
1620 * traffic pattern. Constants in this function were computed
1621 * based on theoretical maximum wire speed and thresholds were set based
1622 * on testing data as well as attempting to minimize response time
1623 * while increasing bulk throughput.
1624 * this functionality is controlled by the InterruptThrottleRate module
1625 * parameter (see ixgbe_param.c)
1626 **/
1627static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001628 u32 eitr, u8 itr_setting,
1629 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001630{
1631 unsigned int retval = itr_setting;
1632 u32 timepassed_us;
1633 u64 bytes_perint;
1634
1635 if (packets == 0)
1636 goto update_itr_done;
1637
1638
1639 /* simple throttlerate management
1640 * 0-20MB/s lowest (100000 ints/s)
1641 * 20-100MB/s low (20000 ints/s)
1642 * 100-1249MB/s bulk (8000 ints/s)
1643 */
1644 /* what was last interrupt timeslice? */
1645 timepassed_us = 1000000/eitr;
1646 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1647
1648 switch (itr_setting) {
1649 case lowest_latency:
1650 if (bytes_perint > adapter->eitr_low)
1651 retval = low_latency;
1652 break;
1653 case low_latency:
1654 if (bytes_perint > adapter->eitr_high)
1655 retval = bulk_latency;
1656 else if (bytes_perint <= adapter->eitr_low)
1657 retval = lowest_latency;
1658 break;
1659 case bulk_latency:
1660 if (bytes_perint <= adapter->eitr_high)
1661 retval = low_latency;
1662 break;
1663 }
1664
1665update_itr_done:
1666 return retval;
1667}
1668
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001669/**
1670 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001671 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001672 *
1673 * This function is made to be called by ethtool and by the driver
1674 * when it needs to update EITR registers at runtime. Hardware
1675 * specific quirks/differences are taken care of here.
1676 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001677void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001678{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001679 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001680 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001681 int v_idx = q_vector->v_idx;
1682 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1683
Alexander Duyckbd508172010-11-16 19:27:03 -08001684 switch (adapter->hw.mac.type) {
1685 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001686 /* must write high and low 16 bits to reset counter */
1687 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001688 break;
1689 case ixgbe_mac_82599EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001690 /*
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001691 * 82599 can support a value of zero, so allow it for
1692 * max interrupt rate, but there is an errata where it can
1693 * not be zero with RSC
1694 */
1695 if (itr_reg == 8 &&
1696 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1697 itr_reg = 0;
1698
1699 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001700 * set the WDIS bit to not clear the timer bits and cause an
1701 * immediate assertion of the interrupt
1702 */
1703 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001704 break;
1705 default:
1706 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001707 }
1708 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1709}
1710
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001711static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1712{
1713 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck125601b2010-11-16 19:27:08 -08001714 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001715 u32 new_itr;
1716 u8 current_itr, ret_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001717
1718 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1719 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001720 struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001721 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001722 q_vector->tx_itr,
1723 tx_ring->total_packets,
1724 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001725 /* if the result for this queue would decrease interrupt
1726 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001727 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001728 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001729 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001730 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001731 }
1732
1733 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1734 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001735 struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001736 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001737 q_vector->rx_itr,
1738 rx_ring->total_packets,
1739 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001740 /* if the result for this queue would decrease interrupt
1741 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001742 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001743 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001744 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001745 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001746 }
1747
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001748 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001749
1750 switch (current_itr) {
1751 /* counts and packets in update_itr are dependent on these numbers */
1752 case lowest_latency:
1753 new_itr = 100000;
1754 break;
1755 case low_latency:
1756 new_itr = 20000; /* aka hwitr = ~200 */
1757 break;
1758 case bulk_latency:
1759 default:
1760 new_itr = 8000;
1761 break;
1762 }
1763
1764 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001765 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08001766 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001767
1768 /* save the algorithm value here, not the smoothed one */
1769 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001770
1771 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001772 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001773}
1774
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001775/**
1776 * ixgbe_check_overtemp_task - worker thread to check over tempurature
1777 * @work: pointer to work_struct containing our data
1778 **/
1779static void ixgbe_check_overtemp_task(struct work_struct *work)
1780{
1781 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00001782 struct ixgbe_adapter,
1783 check_overtemp_task);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001784 struct ixgbe_hw *hw = &adapter->hw;
1785 u32 eicr = adapter->interrupt_event;
1786
Joe Perches7ca647b2010-09-07 21:35:40 +00001787 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1788 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001789
Joe Perches7ca647b2010-09-07 21:35:40 +00001790 switch (hw->device_id) {
1791 case IXGBE_DEV_ID_82599_T3_LOM: {
1792 u32 autoneg;
1793 bool link_up = false;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001794
Joe Perches7ca647b2010-09-07 21:35:40 +00001795 if (hw->mac.ops.check_link)
1796 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1797
1798 if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
1799 (eicr & IXGBE_EICR_LSC))
1800 /* Check if this is due to overtemp */
1801 if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
1802 break;
1803 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001804 }
Joe Perches7ca647b2010-09-07 21:35:40 +00001805 default:
1806 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1807 return;
1808 break;
1809 }
1810 e_crit(drv,
1811 "Network adapter has been stopped because it has over heated. "
1812 "Restart the computer. If the problem persists, "
1813 "power off the system and replace the adapter\n");
1814 /* write to clear the interrupt */
1815 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001816}
1817
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001818static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1819{
1820 struct ixgbe_hw *hw = &adapter->hw;
1821
1822 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1823 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001824 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001825 /* write to clear the interrupt */
1826 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1827 }
1828}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001829
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001830static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1831{
1832 struct ixgbe_hw *hw = &adapter->hw;
1833
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001834 if (eicr & IXGBE_EICR_GPI_SDP2) {
1835 /* Clear the interrupt */
1836 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1837 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1838 schedule_work(&adapter->sfp_config_module_task);
1839 }
1840
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001841 if (eicr & IXGBE_EICR_GPI_SDP1) {
1842 /* Clear the interrupt */
1843 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001844 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1845 schedule_work(&adapter->multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001846 }
1847}
1848
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001849static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1850{
1851 struct ixgbe_hw *hw = &adapter->hw;
1852
1853 adapter->lsc_int++;
1854 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1855 adapter->link_check_timeout = jiffies;
1856 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1857 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001858 IXGBE_WRITE_FLUSH(hw);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001859 schedule_work(&adapter->watchdog_task);
1860 }
1861}
1862
Auke Kok9a799d72007-09-15 14:07:45 -07001863static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1864{
1865 struct net_device *netdev = data;
1866 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1867 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001868 u32 eicr;
1869
1870 /*
1871 * Workaround for Silicon errata. Use clear-by-write instead
1872 * of clear-by-read. Reading with EICS will return the
1873 * interrupt causes without clearing, which later be done
1874 * with the write to EICR.
1875 */
1876 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1877 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001878
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001879 if (eicr & IXGBE_EICR_LSC)
1880 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001881
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001882 if (eicr & IXGBE_EICR_MAILBOX)
1883 ixgbe_msg_task(adapter);
1884
Alexander Duyckbd508172010-11-16 19:27:03 -08001885 switch (hw->mac.type) {
1886 case ixgbe_mac_82599EB:
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001887 /* Handle Flow Director Full threshold interrupt */
1888 if (eicr & IXGBE_EICR_FLOW_DIR) {
1889 int i;
1890 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1891 /* Disable transmits before FDIR Re-initialization */
1892 netif_tx_stop_all_queues(netdev);
1893 for (i = 0; i < adapter->num_tx_queues; i++) {
1894 struct ixgbe_ring *tx_ring =
Joe Perchese8e9f692010-09-07 21:34:53 +00001895 adapter->tx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001896 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1897 &tx_ring->state))
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001898 schedule_work(&adapter->fdir_reinit_task);
1899 }
1900 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001901 ixgbe_check_sfp_event(adapter, eicr);
1902 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1903 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
1904 adapter->interrupt_event = eicr;
1905 schedule_work(&adapter->check_overtemp_task);
1906 }
1907 break;
1908 default:
1909 break;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001910 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001911
1912 ixgbe_check_fan_failure(adapter, eicr);
1913
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001914 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1915 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
Auke Kok9a799d72007-09-15 14:07:45 -07001916
1917 return IRQ_HANDLED;
1918}
1919
Alexander Duyckfe49f042009-06-04 16:00:09 +00001920static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1921 u64 qmask)
1922{
1923 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001924 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001925
Alexander Duyckbd508172010-11-16 19:27:03 -08001926 switch (hw->mac.type) {
1927 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001928 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001929 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1930 break;
1931 case ixgbe_mac_82599EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001932 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001933 if (mask)
1934 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001935 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001936 if (mask)
1937 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1938 break;
1939 default:
1940 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001941 }
1942 /* skip the flush */
1943}
1944
1945static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001946 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001947{
1948 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001949 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001950
Alexander Duyckbd508172010-11-16 19:27:03 -08001951 switch (hw->mac.type) {
1952 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001953 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001954 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1955 break;
1956 case ixgbe_mac_82599EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001957 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001958 if (mask)
1959 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001960 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001961 if (mask)
1962 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1963 break;
1964 default:
1965 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001966 }
1967 /* skip the flush */
1968}
1969
Auke Kok9a799d72007-09-15 14:07:45 -07001970static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
1971{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001972 struct ixgbe_q_vector *q_vector = data;
1973 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001974 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001975 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001976
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001977 if (!q_vector->txr_count)
1978 return IRQ_HANDLED;
1979
1980 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1981 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001982 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001983 tx_ring->total_bytes = 0;
1984 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001985 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001986 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001987 }
1988
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001989 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001990 napi_schedule(&q_vector->napi);
1991
Auke Kok9a799d72007-09-15 14:07:45 -07001992 return IRQ_HANDLED;
1993}
1994
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001995/**
1996 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
1997 * @irq: unused
1998 * @data: pointer to our q_vector struct for this interrupt vector
1999 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002000static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
2001{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002002 struct ixgbe_q_vector *q_vector = data;
2003 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002004 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002005 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002006 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07002007
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002008#ifdef CONFIG_IXGBE_DCA
2009 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2010 ixgbe_update_dca(q_vector);
2011#endif
2012
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002013 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002014 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002015 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002016 rx_ring->total_bytes = 0;
2017 rx_ring->total_packets = 0;
2018 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002019 r_idx + 1);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002020 }
2021
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002022 if (!q_vector->rxr_count)
2023 return IRQ_HANDLED;
2024
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002025 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08002026 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002027
Auke Kok9a799d72007-09-15 14:07:45 -07002028 return IRQ_HANDLED;
2029}
2030
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002031static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
2032{
Alexander Duyck91281fd2009-06-04 16:00:27 +00002033 struct ixgbe_q_vector *q_vector = data;
2034 struct ixgbe_adapter *adapter = q_vector->adapter;
2035 struct ixgbe_ring *ring;
2036 int r_idx;
2037 int i;
2038
2039 if (!q_vector->txr_count && !q_vector->rxr_count)
2040 return IRQ_HANDLED;
2041
2042 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2043 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002044 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002045 ring->total_bytes = 0;
2046 ring->total_packets = 0;
2047 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002048 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002049 }
2050
2051 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2052 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002053 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002054 ring->total_bytes = 0;
2055 ring->total_packets = 0;
2056 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002057 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002058 }
2059
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002060 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002061 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002062
2063 return IRQ_HANDLED;
2064}
2065
2066/**
2067 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
2068 * @napi: napi struct with our devices info in it
2069 * @budget: amount of work driver is allowed to do this pass, in packets
2070 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002071 * This function is optimized for cleaning one queue only on a single
2072 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002073 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002074static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
2075{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002076 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002077 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002078 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002079 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07002080 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002081 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07002082
Jeff Garzik5dd2d332008-10-16 05:09:31 -04002083#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002084 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002085 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002086#endif
Auke Kok9a799d72007-09-15 14:07:45 -07002087
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002088 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2089 rx_ring = adapter->rx_ring[r_idx];
2090
Herbert Xu78b6f4c2009-01-18 21:49:45 -08002091 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07002092
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002093 /* If all Rx work done, exit the polling mode */
2094 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002095 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002096 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002097 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002098 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002099 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002100 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07002101 }
2102
2103 return work_done;
2104}
2105
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002106/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00002107 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002108 * @napi: napi struct with our devices info in it
2109 * @budget: amount of work driver is allowed to do this pass, in packets
2110 *
2111 * This function will clean more than one rx queue associated with a
2112 * q_vector.
2113 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00002114static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002115{
2116 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002117 container_of(napi, struct ixgbe_q_vector, napi);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002118 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002119 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002120 int work_done = 0, i;
2121 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002122 bool tx_clean_complete = true;
2123
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002124#ifdef CONFIG_IXGBE_DCA
2125 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2126 ixgbe_update_dca(q_vector);
2127#endif
2128
Alexander Duyck91281fd2009-06-04 16:00:27 +00002129 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2130 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002131 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002132 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
2133 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002134 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002135 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002136
2137 /* attempt to distribute budget to each queue fairly, but don't allow
2138 * the budget to go below 1 because we'll exit polling */
2139 budget /= (q_vector->rxr_count ?: 1);
2140 budget = max(budget, 1);
2141 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2142 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002143 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002144 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002145 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002146 r_idx + 1);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002147 }
2148
2149 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002150 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002151 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07002152 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002153 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002154 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002155 ixgbe_set_itr_msix(q_vector);
2156 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002157 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002158 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002159 return 0;
2160 }
2161
2162 return work_done;
2163}
Alexander Duyck91281fd2009-06-04 16:00:27 +00002164
2165/**
2166 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
2167 * @napi: napi struct with our devices info in it
2168 * @budget: amount of work driver is allowed to do this pass, in packets
2169 *
2170 * This function is optimized for cleaning one queue only on a single
2171 * q_vector!!!
2172 **/
2173static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
2174{
2175 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002176 container_of(napi, struct ixgbe_q_vector, napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002177 struct ixgbe_adapter *adapter = q_vector->adapter;
2178 struct ixgbe_ring *tx_ring = NULL;
2179 int work_done = 0;
2180 long r_idx;
2181
Alexander Duyck91281fd2009-06-04 16:00:27 +00002182#ifdef CONFIG_IXGBE_DCA
2183 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002184 ixgbe_update_dca(q_vector);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002185#endif
2186
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002187 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2188 tx_ring = adapter->tx_ring[r_idx];
2189
Alexander Duyck91281fd2009-06-04 16:00:27 +00002190 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2191 work_done = budget;
2192
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002193 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002194 if (work_done < budget) {
2195 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002196 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002197 ixgbe_set_itr_msix(q_vector);
2198 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perchese8e9f692010-09-07 21:34:53 +00002199 ixgbe_irq_enable_queues(adapter,
2200 ((u64)1 << q_vector->v_idx));
Alexander Duyck91281fd2009-06-04 16:00:27 +00002201 }
2202
2203 return work_done;
2204}
2205
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002206static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002207 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002208{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002209 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002210 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002211
2212 set_bit(r_idx, q_vector->rxr_idx);
2213 q_vector->rxr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002214 rx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002215}
Auke Kok9a799d72007-09-15 14:07:45 -07002216
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002217static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002218 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002219{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002220 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002221 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002222
2223 set_bit(t_idx, q_vector->txr_idx);
2224 q_vector->txr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002225 tx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002226}
Auke Kok9a799d72007-09-15 14:07:45 -07002227
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002228/**
2229 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2230 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002231 *
2232 * This function maps descriptor rings to the queue-specific vectors
2233 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2234 * one vector per ring/queue, but on a constrained vector budget, we
2235 * group the rings as "efficiently" as possible. You would add new
2236 * mapping configurations in here.
2237 **/
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002238static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002239{
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002240 int q_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002241 int v_start = 0;
2242 int rxr_idx = 0, txr_idx = 0;
2243 int rxr_remaining = adapter->num_rx_queues;
2244 int txr_remaining = adapter->num_tx_queues;
2245 int i, j;
2246 int rqpv, tqpv;
2247 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002248
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002249 /* No mapping required if MSI-X is disabled. */
2250 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002251 goto out;
2252
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002253 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2254
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002255 /*
2256 * The ideal configuration...
2257 * We have enough vectors to map one per queue.
2258 */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002259 if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002260 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2261 map_vector_to_rxq(adapter, v_start, rxr_idx);
2262
2263 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2264 map_vector_to_txq(adapter, v_start, txr_idx);
2265
2266 goto out;
2267 }
2268
2269 /*
2270 * If we don't have enough vectors for a 1-to-1
2271 * mapping, we'll have to group them so there are
2272 * multiple queues per vector.
2273 */
2274 /* Re-adjusting *qpv takes care of the remainder. */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002275 for (i = v_start; i < q_vectors; i++) {
2276 rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002277 for (j = 0; j < rqpv; j++) {
2278 map_vector_to_rxq(adapter, i, rxr_idx);
2279 rxr_idx++;
2280 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002281 }
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002282 tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002283 for (j = 0; j < tqpv; j++) {
2284 map_vector_to_txq(adapter, i, txr_idx);
2285 txr_idx++;
2286 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002287 }
Auke Kok9a799d72007-09-15 14:07:45 -07002288 }
Auke Kok9a799d72007-09-15 14:07:45 -07002289out:
Auke Kok9a799d72007-09-15 14:07:45 -07002290 return err;
2291}
2292
2293/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002294 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2295 * @adapter: board private structure
2296 *
2297 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2298 * interrupts from the kernel.
2299 **/
2300static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2301{
2302 struct net_device *netdev = adapter->netdev;
2303 irqreturn_t (*handler)(int, void *);
2304 int i, vector, q_vectors, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002305 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002306
2307 /* Decrement for Other and TCP Timer vectors */
2308 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2309
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002310 err = ixgbe_map_rings_to_vectors(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002311 if (err)
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002312 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002313
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002314#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count) \
2315 ? &ixgbe_msix_clean_many : \
2316 (_v)->rxr_count ? &ixgbe_msix_clean_rx : \
2317 (_v)->txr_count ? &ixgbe_msix_clean_tx : \
2318 NULL)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002319 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002320 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2321 handler = SET_HANDLER(q_vector);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002322
Joe Perchese8e9f692010-09-07 21:34:53 +00002323 if (handler == &ixgbe_msix_clean_rx) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002324 sprintf(q_vector->name, "%s-%s-%d",
Robert Olssoncb13fc22008-11-25 16:43:52 -08002325 netdev->name, "rx", ri++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002326 } else if (handler == &ixgbe_msix_clean_tx) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002327 sprintf(q_vector->name, "%s-%s-%d",
Robert Olssoncb13fc22008-11-25 16:43:52 -08002328 netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002329 } else if (handler == &ixgbe_msix_clean_many) {
2330 sprintf(q_vector->name, "%s-%s-%d",
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002331 netdev->name, "TxRx", ri++);
2332 ti++;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002333 } else {
2334 /* skip this unused q_vector */
2335 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002336 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002337 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002338 handler, 0, q_vector->name,
2339 q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002340 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002341 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002342 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002343 goto free_queue_irqs;
2344 }
2345 }
2346
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002347 sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002348 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002349 ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002350 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002351 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002352 goto free_queue_irqs;
2353 }
2354
2355 return 0;
2356
2357free_queue_irqs:
2358 for (i = vector - 1; i >= 0; i--)
2359 free_irq(adapter->msix_entries[--vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002360 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002361 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2362 pci_disable_msix(adapter->pdev);
2363 kfree(adapter->msix_entries);
2364 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002365 return err;
2366}
2367
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002368static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2369{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002370 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002371 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2372 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Alexander Duyck125601b2010-11-16 19:27:08 -08002373 u32 new_itr = q_vector->eitr;
2374 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002375
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002376 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002377 q_vector->tx_itr,
2378 tx_ring->total_packets,
2379 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002380 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002381 q_vector->rx_itr,
2382 rx_ring->total_packets,
2383 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002384
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002385 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002386
2387 switch (current_itr) {
2388 /* counts and packets in update_itr are dependent on these numbers */
2389 case lowest_latency:
2390 new_itr = 100000;
2391 break;
2392 case low_latency:
2393 new_itr = 20000; /* aka hwitr = ~200 */
2394 break;
2395 case bulk_latency:
2396 new_itr = 8000;
2397 break;
2398 default:
2399 break;
2400 }
2401
2402 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002403 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08002404 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002405
Alexander Duyck125601b2010-11-16 19:27:08 -08002406 /* save the algorithm value here */
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002407 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002408
2409 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002410 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002411}
2412
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002413/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002414 * ixgbe_irq_enable - Enable default interrupt generation settings
2415 * @adapter: board private structure
2416 **/
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002417static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2418 bool flush)
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002419{
2420 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002421
2422 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002423 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2424 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002425 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2426 mask |= IXGBE_EIMS_GPI_SDP1;
Alexander Duyckbd508172010-11-16 19:27:03 -08002427 switch (adapter->hw.mac.type) {
2428 case ixgbe_mac_82599EB:
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002429 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002430 mask |= IXGBE_EIMS_GPI_SDP1;
2431 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002432 if (adapter->num_vfs)
2433 mask |= IXGBE_EIMS_MAILBOX;
Alexander Duyckbd508172010-11-16 19:27:03 -08002434 break;
2435 default:
2436 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002437 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002438 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
2439 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
2440 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002441
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002442 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002443 if (queues)
2444 ixgbe_irq_enable_queues(adapter, ~0);
2445 if (flush)
2446 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002447
2448 if (adapter->num_vfs > 32) {
2449 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2450 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2451 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002452}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002453
2454/**
2455 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002456 * @irq: interrupt number
2457 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002458 **/
2459static irqreturn_t ixgbe_intr(int irq, void *data)
2460{
2461 struct net_device *netdev = data;
2462 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2463 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002464 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002465 u32 eicr;
2466
Don Skidmore54037502009-02-21 15:42:56 -08002467 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002468 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002469 * before the read of EICR.
2470 */
2471 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2472
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002473 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2474 * therefore no explict interrupt disable is necessary */
2475 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002476 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002477 /*
2478 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002479 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002480 * have disabled interrupts due to EIAM
2481 * finish the workaround of silicon errata on 82598. Unmask
2482 * the interrupt that we masked before the EICR read.
2483 */
2484 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2485 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002486 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002487 }
Auke Kok9a799d72007-09-15 14:07:45 -07002488
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002489 if (eicr & IXGBE_EICR_LSC)
2490 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002491
Alexander Duyckbd508172010-11-16 19:27:03 -08002492 switch (hw->mac.type) {
2493 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002494 ixgbe_check_sfp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002495 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2496 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
2497 adapter->interrupt_event = eicr;
2498 schedule_work(&adapter->check_overtemp_task);
2499 }
2500 break;
2501 default:
2502 break;
2503 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002504
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002505 ixgbe_check_fan_failure(adapter, eicr);
2506
Alexander Duyck7a921c92009-05-06 10:43:28 +00002507 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002508 adapter->tx_ring[0]->total_packets = 0;
2509 adapter->tx_ring[0]->total_bytes = 0;
2510 adapter->rx_ring[0]->total_packets = 0;
2511 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002512 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002513 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002514 }
2515
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002516 /*
2517 * re-enable link(maybe) and non-queue interrupts, no flush.
2518 * ixgbe_poll will re-enable the queue interrupts
2519 */
2520
2521 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2522 ixgbe_irq_enable(adapter, false, false);
2523
Auke Kok9a799d72007-09-15 14:07:45 -07002524 return IRQ_HANDLED;
2525}
2526
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002527static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2528{
2529 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2530
2531 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002532 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002533 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2534 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2535 q_vector->rxr_count = 0;
2536 q_vector->txr_count = 0;
2537 }
2538}
2539
Auke Kok9a799d72007-09-15 14:07:45 -07002540/**
2541 * ixgbe_request_irq - initialize interrupts
2542 * @adapter: board private structure
2543 *
2544 * Attempts to configure interrupts using the best available
2545 * capabilities of the hardware and kernel.
2546 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002547static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002548{
2549 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002550 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002551
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002552 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2553 err = ixgbe_request_msix_irqs(adapter);
2554 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002555 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Joe Perchese8e9f692010-09-07 21:34:53 +00002556 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002557 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002558 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Joe Perchese8e9f692010-09-07 21:34:53 +00002559 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002560 }
2561
Auke Kok9a799d72007-09-15 14:07:45 -07002562 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002563 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002564
Auke Kok9a799d72007-09-15 14:07:45 -07002565 return err;
2566}
2567
2568static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2569{
2570 struct net_device *netdev = adapter->netdev;
2571
2572 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002573 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002574
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002575 q_vectors = adapter->num_msix_vectors;
2576
2577 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002578 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002579
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002580 i--;
2581 for (; i >= 0; i--) {
2582 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002583 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002584 }
2585
2586 ixgbe_reset_q_vectors(adapter);
2587 } else {
2588 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002589 }
2590}
2591
2592/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002593 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2594 * @adapter: board private structure
2595 **/
2596static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2597{
Alexander Duyckbd508172010-11-16 19:27:03 -08002598 switch (adapter->hw.mac.type) {
2599 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002600 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002601 break;
2602 case ixgbe_mac_82599EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002603 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2604 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002605 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002606 if (adapter->num_vfs > 32)
2607 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002608 break;
2609 default:
2610 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002611 }
2612 IXGBE_WRITE_FLUSH(&adapter->hw);
2613 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2614 int i;
2615 for (i = 0; i < adapter->num_msix_vectors; i++)
2616 synchronize_irq(adapter->msix_entries[i].vector);
2617 } else {
2618 synchronize_irq(adapter->pdev->irq);
2619 }
2620}
2621
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002622/**
Auke Kok9a799d72007-09-15 14:07:45 -07002623 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2624 *
2625 **/
2626static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2627{
Auke Kok9a799d72007-09-15 14:07:45 -07002628 struct ixgbe_hw *hw = &adapter->hw;
2629
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002630 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002631 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002632
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002633 ixgbe_set_ivar(adapter, 0, 0, 0);
2634 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002635
2636 map_vector_to_rxq(adapter, 0, 0);
2637 map_vector_to_txq(adapter, 0, 0);
2638
Emil Tantilov396e7992010-07-01 20:05:12 +00002639 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002640}
2641
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002642/**
2643 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2644 * @adapter: board private structure
2645 * @ring: structure containing ring specific data
2646 *
2647 * Configure the Tx descriptor ring after a reset.
2648 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002649void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2650 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002651{
2652 struct ixgbe_hw *hw = &adapter->hw;
2653 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002654 int wait_loop = 10;
2655 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002656 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002657
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002658 /* disable queue to avoid issues while updating state */
2659 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2660 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
2661 txdctl & ~IXGBE_TXDCTL_ENABLE);
2662 IXGBE_WRITE_FLUSH(hw);
2663
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002664 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002665 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002666 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2667 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2668 ring->count * sizeof(union ixgbe_adv_tx_desc));
2669 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2670 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002671 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002672
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002673 /* configure fetching thresholds */
2674 if (adapter->rx_itr_setting == 0) {
2675 /* cannot set wthresh when itr==0 */
2676 txdctl &= ~0x007F0000;
2677 } else {
2678 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
2679 txdctl |= (8 << 16);
2680 }
2681 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
2682 /* PThresh workaround for Tx hang with DFP enabled. */
2683 txdctl |= 32;
2684 }
2685
2686 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002687 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2688 adapter->atr_sample_rate) {
2689 ring->atr_sample_rate = adapter->atr_sample_rate;
2690 ring->atr_count = 0;
2691 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2692 } else {
2693 ring->atr_sample_rate = 0;
2694 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002695
John Fastabendc84d3242010-11-16 19:27:12 -08002696 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2697
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002698 /* enable queue */
2699 txdctl |= IXGBE_TXDCTL_ENABLE;
2700 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2701
2702 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2703 if (hw->mac.type == ixgbe_mac_82598EB &&
2704 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2705 return;
2706
2707 /* poll to verify queue is enabled */
2708 do {
2709 msleep(1);
2710 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2711 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2712 if (!wait_loop)
2713 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002714}
2715
Alexander Duyck120ff942010-08-19 13:34:50 +00002716static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2717{
2718 struct ixgbe_hw *hw = &adapter->hw;
2719 u32 rttdcs;
2720 u32 mask;
2721
2722 if (hw->mac.type == ixgbe_mac_82598EB)
2723 return;
2724
2725 /* disable the arbiter while setting MTQC */
2726 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2727 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2728 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2729
2730 /* set transmit pool layout */
2731 mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
2732 switch (adapter->flags & mask) {
2733
2734 case (IXGBE_FLAG_SRIOV_ENABLED):
2735 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2736 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2737 break;
2738
2739 case (IXGBE_FLAG_DCB_ENABLED):
2740 /* We enable 8 traffic classes, DCB only */
2741 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2742 (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
2743 break;
2744
2745 default:
2746 IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
2747 break;
2748 }
2749
2750 /* re-enable the arbiter */
2751 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2752 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2753}
2754
Auke Kok9a799d72007-09-15 14:07:45 -07002755/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002756 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002757 * @adapter: board private structure
2758 *
2759 * Configure the Tx unit of the MAC after a reset.
2760 **/
2761static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2762{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002763 struct ixgbe_hw *hw = &adapter->hw;
2764 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002765 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002766
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002767 ixgbe_setup_mtqc(adapter);
2768
2769 if (hw->mac.type != ixgbe_mac_82598EB) {
2770 /* DMATXCTL.EN must be before Tx queues are enabled */
2771 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2772 dmatxctl |= IXGBE_DMATXCTL_TE;
2773 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2774 }
2775
Auke Kok9a799d72007-09-15 14:07:45 -07002776 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002777 for (i = 0; i < adapter->num_tx_queues; i++)
2778 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002779}
2780
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002781#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002782
Yi Zoua6616b42009-08-06 13:05:23 +00002783static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002784 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002785{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002786 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002787 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002788
Alexander Duyckbd508172010-11-16 19:27:03 -08002789 switch (adapter->hw.mac.type) {
2790 case ixgbe_mac_82598EB: {
2791 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2792 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002793 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002794 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002795 break;
2796 case ixgbe_mac_82599EB:
2797 default:
2798 break;
2799 }
2800
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002801 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002802
2803 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2804 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002805 if (adapter->num_vfs)
2806 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002807
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002808 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2809 IXGBE_SRRCTL_BSIZEHDR_MASK;
2810
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002811 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002812#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2813 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2814#else
2815 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2816#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002817 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002818 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002819 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2820 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002821 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002822 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002823
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002824 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002825}
2826
Alexander Duyck05abb122010-08-19 13:35:41 +00002827static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002828{
Alexander Duyck05abb122010-08-19 13:35:41 +00002829 struct ixgbe_hw *hw = &adapter->hw;
2830 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002831 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2832 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002833 u32 mrqc = 0, reta = 0;
2834 u32 rxcsum;
2835 int i, j;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002836 int mask;
2837
Alexander Duyck05abb122010-08-19 13:35:41 +00002838 /* Fill out hash function seeds */
2839 for (i = 0; i < 10; i++)
2840 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002841
Alexander Duyck05abb122010-08-19 13:35:41 +00002842 /* Fill out redirection table */
2843 for (i = 0, j = 0; i < 128; i++, j++) {
2844 if (j == adapter->ring_feature[RING_F_RSS].indices)
2845 j = 0;
2846 /* reta = 4-byte sliding window of
2847 * 0x00..(indices-1)(indices-1)00..etc. */
2848 reta = (reta << 8) | (j * 0x11);
2849 if ((i & 3) == 3)
2850 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2851 }
2852
2853 /* Disable indicating checksum in descriptor, enables RSS hash */
2854 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2855 rxcsum |= IXGBE_RXCSUM_PCSD;
2856 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2857
2858 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2859 mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
2860 else
2861 mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002862#ifdef CONFIG_IXGBE_DCB
Alexander Duyck05abb122010-08-19 13:35:41 +00002863 | IXGBE_FLAG_DCB_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002864#endif
Alexander Duyck05abb122010-08-19 13:35:41 +00002865 | IXGBE_FLAG_SRIOV_ENABLED
2866 );
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002867
2868 switch (mask) {
2869 case (IXGBE_FLAG_RSS_ENABLED):
2870 mrqc = IXGBE_MRQC_RSSEN;
2871 break;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002872 case (IXGBE_FLAG_SRIOV_ENABLED):
2873 mrqc = IXGBE_MRQC_VMDQEN;
2874 break;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002875#ifdef CONFIG_IXGBE_DCB
2876 case (IXGBE_FLAG_DCB_ENABLED):
2877 mrqc = IXGBE_MRQC_RT8TCEN;
2878 break;
2879#endif /* CONFIG_IXGBE_DCB */
2880 default:
2881 break;
2882 }
2883
Alexander Duyck05abb122010-08-19 13:35:41 +00002884 /* Perform hash on these packet types */
2885 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2886 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2887 | IXGBE_MRQC_RSS_FIELD_IPV6
2888 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2889
2890 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002891}
2892
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002893/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002894 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2895 * @adapter: address of board private structure
2896 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002897 **/
Alexander Duyck73670962010-08-19 13:38:34 +00002898static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2899 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002900{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002901 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002902 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002903 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002904 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002905
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002906 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002907 return;
2908
2909 rx_buf_len = ring->rx_buf_len;
2910 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002911 rscctrl |= IXGBE_RSCCTL_RSCEN;
2912 /*
2913 * we must limit the number of descriptors so that the
2914 * total size of max desc * buf_len is not greater
2915 * than 65535
2916 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002917 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002918#if (MAX_SKB_FRAGS > 16)
2919 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2920#elif (MAX_SKB_FRAGS > 8)
2921 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2922#elif (MAX_SKB_FRAGS > 4)
2923 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2924#else
2925 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2926#endif
2927 } else {
2928 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2929 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2930 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2931 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2932 else
2933 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2934 }
Alexander Duyck73670962010-08-19 13:38:34 +00002935 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002936}
2937
Alexander Duyck9e10e042010-08-19 13:40:06 +00002938/**
2939 * ixgbe_set_uta - Set unicast filter table address
2940 * @adapter: board private structure
2941 *
2942 * The unicast table address is a register array of 32-bit registers.
2943 * The table is meant to be used in a way similar to how the MTA is used
2944 * however due to certain limitations in the hardware it is necessary to
2945 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2946 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2947 **/
2948static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2949{
2950 struct ixgbe_hw *hw = &adapter->hw;
2951 int i;
2952
2953 /* The UTA table only exists on 82599 hardware and newer */
2954 if (hw->mac.type < ixgbe_mac_82599EB)
2955 return;
2956
2957 /* we only need to do this if VMDq is enabled */
2958 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2959 return;
2960
2961 for (i = 0; i < 128; i++)
2962 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2963}
2964
2965#define IXGBE_MAX_RX_DESC_POLL 10
2966static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2967 struct ixgbe_ring *ring)
2968{
2969 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002970 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2971 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002972 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002973
2974 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2975 if (hw->mac.type == ixgbe_mac_82598EB &&
2976 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2977 return;
2978
2979 do {
2980 msleep(1);
2981 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2982 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2983
2984 if (!wait_loop) {
2985 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2986 "the polling period\n", reg_idx);
2987 }
2988}
2989
Alexander Duyck84418e32010-08-19 13:40:54 +00002990void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2991 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002992{
2993 struct ixgbe_hw *hw = &adapter->hw;
2994 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002995 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002996 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002997
Alexander Duyck9e10e042010-08-19 13:40:06 +00002998 /* disable queue to avoid issues while updating state */
2999 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3000 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx),
3001 rxdctl & ~IXGBE_RXDCTL_ENABLE);
3002 IXGBE_WRITE_FLUSH(hw);
3003
Alexander Duyckacd37172010-08-19 13:36:05 +00003004 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3005 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3006 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3007 ring->count * sizeof(union ixgbe_adv_rx_desc));
3008 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3009 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003010 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003011
3012 ixgbe_configure_srrctl(adapter, ring);
3013 ixgbe_configure_rscctl(adapter, ring);
3014
3015 if (hw->mac.type == ixgbe_mac_82598EB) {
3016 /*
3017 * enable cache line friendly hardware writes:
3018 * PTHRESH=32 descriptors (half the internal cache),
3019 * this also removes ugly rx_no_buffer_count increment
3020 * HTHRESH=4 descriptors (to minimize latency on fetch)
3021 * WTHRESH=8 burst writeback up to two cache lines
3022 */
3023 rxdctl &= ~0x3FFFFF;
3024 rxdctl |= 0x080420;
3025 }
3026
3027 /* enable receive descriptor ring */
3028 rxdctl |= IXGBE_RXDCTL_ENABLE;
3029 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3030
3031 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08003032 ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003033}
3034
Alexander Duyck48654522010-08-19 13:36:27 +00003035static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3036{
3037 struct ixgbe_hw *hw = &adapter->hw;
3038 int p;
3039
3040 /* PSRTYPE must be initialized in non 82598 adapters */
3041 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003042 IXGBE_PSRTYPE_UDPHDR |
3043 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003044 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003045 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003046
3047 if (hw->mac.type == ixgbe_mac_82598EB)
3048 return;
3049
3050 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
3051 psrtype |= (adapter->num_rx_queues_per_pool << 29);
3052
3053 for (p = 0; p < adapter->num_rx_pools; p++)
3054 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
3055 psrtype);
3056}
3057
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003058static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3059{
3060 struct ixgbe_hw *hw = &adapter->hw;
3061 u32 gcr_ext;
3062 u32 vt_reg_bits;
3063 u32 reg_offset, vf_shift;
3064 u32 vmdctl;
3065
3066 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3067 return;
3068
3069 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3070 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
3071 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
3072 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
3073
3074 vf_shift = adapter->num_vfs % 32;
3075 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
3076
3077 /* Enable only the PF's pool for Tx/Rx */
3078 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
3079 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
3080 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
3081 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
3082 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3083
3084 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3085 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
3086
3087 /*
3088 * Set up VF register offsets for selected VT Mode,
3089 * i.e. 32 or 64 VFs for SR-IOV
3090 */
3091 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
3092 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
3093 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
3094 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3095
3096 /* enable Tx loopback for VF/PF communication */
3097 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3098}
3099
Alexander Duyck477de6e2010-08-19 13:38:11 +00003100static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003101{
Auke Kok9a799d72007-09-15 14:07:45 -07003102 struct ixgbe_hw *hw = &adapter->hw;
3103 struct net_device *netdev = adapter->netdev;
3104 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003105 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003106 struct ixgbe_ring *rx_ring;
3107 int i;
3108 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003109
Auke Kok9a799d72007-09-15 14:07:45 -07003110 /* Decide whether to use packet split mode or not */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003111 /* Do not use packet split if we're in SR-IOV Mode */
3112 if (!adapter->num_vfs)
3113 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07003114
3115 /* Set the RX buffer length according to the mode */
3116 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003117 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003118 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00003119 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00003120 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003121 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003122 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00003123 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3124 }
3125
3126#ifdef IXGBE_FCOE
3127 /* adjust max frame to be able to do baby jumbo for FCoE */
3128 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3129 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3130 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3131
3132#endif /* IXGBE_FCOE */
3133 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3134 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3135 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3136 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3137
3138 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003139 }
3140
Auke Kok9a799d72007-09-15 14:07:45 -07003141 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003142 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3143 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003144 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3145
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003146 /*
3147 * Setup the HW Rx Head and Tail Descriptor Pointers and
3148 * the Base and Length of the Rx Descriptor Ring
3149 */
Auke Kok9a799d72007-09-15 14:07:45 -07003150 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003151 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00003152 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003153
Yi Zou6e455b892009-08-06 13:05:44 +00003154 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003155 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00003156 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003157 clear_ring_ps_enabled(rx_ring);
3158
3159 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3160 set_ring_rsc_enabled(rx_ring);
3161 else
3162 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003163
Yi Zou63f39bd2009-05-17 12:34:35 +00003164#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003165 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003166 struct ixgbe_ring_feature *f;
3167 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00003168 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003169 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00003170 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3171 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00003172 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003173 } else if (!ring_is_rsc_enabled(rx_ring) &&
3174 !ring_is_ps_enabled(rx_ring)) {
3175 rx_ring->rx_buf_len =
3176 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00003177 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003178 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003179#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003180 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003181}
3182
Alexander Duyck73670962010-08-19 13:38:34 +00003183static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3184{
3185 struct ixgbe_hw *hw = &adapter->hw;
3186 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3187
3188 switch (hw->mac.type) {
3189 case ixgbe_mac_82598EB:
3190 /*
3191 * For VMDq support of different descriptor types or
3192 * buffer sizes through the use of multiple SRRCTL
3193 * registers, RDRXCTL.MVMEN must be set to 1
3194 *
3195 * also, the manual doesn't mention it clearly but DCA hints
3196 * will only use queue 0's tags unless this bit is set. Side
3197 * effects of setting this bit are only that SRRCTL must be
3198 * fully programmed [0..15]
3199 */
3200 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3201 break;
3202 case ixgbe_mac_82599EB:
3203 /* Disable RSC for ACK packets */
3204 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3205 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3206 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3207 /* hardware requires some bits to be set by default */
3208 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3209 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3210 break;
3211 default:
3212 /* We should do nothing since we don't know this hardware */
3213 return;
3214 }
3215
3216 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3217}
3218
Alexander Duyck477de6e2010-08-19 13:38:11 +00003219/**
3220 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3221 * @adapter: board private structure
3222 *
3223 * Configure the Rx unit of the MAC after a reset.
3224 **/
3225static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3226{
3227 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003228 int i;
3229 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003230
3231 /* disable receives while setting up the descriptors */
3232 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3233 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3234
3235 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003236 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003237
Alexander Duyck9e10e042010-08-19 13:40:06 +00003238 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003239 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003240
Alexander Duyck9e10e042010-08-19 13:40:06 +00003241 ixgbe_set_uta(adapter);
3242
Alexander Duyck477de6e2010-08-19 13:38:11 +00003243 /* set_rx_buffer_len must be called before ring initialization */
3244 ixgbe_set_rx_buffer_len(adapter);
3245
3246 /*
3247 * Setup the HW Rx Head and Tail Descriptor Pointers and
3248 * the Base and Length of the Rx Descriptor Ring
3249 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003250 for (i = 0; i < adapter->num_rx_queues; i++)
3251 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003252
Alexander Duyck9e10e042010-08-19 13:40:06 +00003253 /* disable drop enable for 82598 parts */
3254 if (hw->mac.type == ixgbe_mac_82598EB)
3255 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3256
3257 /* enable all receives */
3258 rxctrl |= IXGBE_RXCTRL_RXEN;
3259 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003260}
3261
Auke Kok9a799d72007-09-15 14:07:45 -07003262static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3263{
3264 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003265 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003266 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003267
3268 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003269 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003270 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003271}
3272
3273static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3274{
3275 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003276 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003277 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003278
Auke Kok9a799d72007-09-15 14:07:45 -07003279 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003280 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003281 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003282}
3283
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003284/**
3285 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3286 * @adapter: driver data
3287 */
3288static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3289{
3290 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003291 u32 vlnctrl;
3292
3293 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3294 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3295 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3296}
3297
3298/**
3299 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3300 * @adapter: driver data
3301 */
3302static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3303{
3304 struct ixgbe_hw *hw = &adapter->hw;
3305 u32 vlnctrl;
3306
3307 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3308 vlnctrl |= IXGBE_VLNCTRL_VFE;
3309 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3310 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3311}
3312
3313/**
3314 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3315 * @adapter: driver data
3316 */
3317static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3318{
3319 struct ixgbe_hw *hw = &adapter->hw;
3320 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003321 int i, j;
3322
3323 switch (hw->mac.type) {
3324 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003325 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3326 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003327 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3328 break;
3329 case ixgbe_mac_82599EB:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003330 for (i = 0; i < adapter->num_rx_queues; i++) {
3331 j = adapter->rx_ring[i]->reg_idx;
3332 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3333 vlnctrl &= ~IXGBE_RXDCTL_VME;
3334 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3335 }
3336 break;
3337 default:
3338 break;
3339 }
3340}
3341
3342/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003343 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003344 * @adapter: driver data
3345 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003346static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003347{
3348 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003349 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003350 int i, j;
3351
3352 switch (hw->mac.type) {
3353 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003354 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3355 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003356 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3357 break;
3358 case ixgbe_mac_82599EB:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003359 for (i = 0; i < adapter->num_rx_queues; i++) {
3360 j = adapter->rx_ring[i]->reg_idx;
3361 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3362 vlnctrl |= IXGBE_RXDCTL_VME;
3363 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3364 }
3365 break;
3366 default:
3367 break;
3368 }
3369}
3370
Auke Kok9a799d72007-09-15 14:07:45 -07003371static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3372{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003373 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003374
Jesse Grossf62bbb52010-10-20 13:56:10 +00003375 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3376
3377 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3378 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003379}
3380
3381/**
Alexander Duyck28500622010-06-15 09:25:48 +00003382 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3383 * @netdev: network interface device structure
3384 *
3385 * Writes unicast address list to the RAR table.
3386 * Returns: -ENOMEM on failure/insufficient address space
3387 * 0 on no addresses written
3388 * X on writing X addresses to the RAR table
3389 **/
3390static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3391{
3392 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3393 struct ixgbe_hw *hw = &adapter->hw;
3394 unsigned int vfn = adapter->num_vfs;
3395 unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
3396 int count = 0;
3397
3398 /* return ENOMEM indicating insufficient memory for addresses */
3399 if (netdev_uc_count(netdev) > rar_entries)
3400 return -ENOMEM;
3401
3402 if (!netdev_uc_empty(netdev) && rar_entries) {
3403 struct netdev_hw_addr *ha;
3404 /* return error if we do not support writing to RAR table */
3405 if (!hw->mac.ops.set_rar)
3406 return -ENOMEM;
3407
3408 netdev_for_each_uc_addr(ha, netdev) {
3409 if (!rar_entries)
3410 break;
3411 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3412 vfn, IXGBE_RAH_AV);
3413 count++;
3414 }
3415 }
3416 /* write the addresses in reverse order to avoid write combining */
3417 for (; rar_entries > 0 ; rar_entries--)
3418 hw->mac.ops.clear_rar(hw, rar_entries);
3419
3420 return count;
3421}
3422
3423/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003424 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003425 * @netdev: network interface device structure
3426 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003427 * The set_rx_method entry point is called whenever the unicast/multicast
3428 * address list or the network interface flags are updated. This routine is
3429 * responsible for configuring the hardware for proper unicast, multicast and
3430 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003431 **/
Greg Rose7f870472010-01-09 02:25:29 +00003432void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003433{
3434 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3435 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003436 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3437 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003438
3439 /* Check for Promiscuous and All Multicast modes */
3440
3441 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3442
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003443 /* set all bits that we expect to always be set */
3444 fctrl |= IXGBE_FCTRL_BAM;
3445 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3446 fctrl |= IXGBE_FCTRL_PMCF;
3447
Alexander Duyck28500622010-06-15 09:25:48 +00003448 /* clear the bits we are changing the status of */
3449 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3450
Auke Kok9a799d72007-09-15 14:07:45 -07003451 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003452 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003453 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003454 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003455 /* don't hardware filter vlans in promisc mode */
3456 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003457 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003458 if (netdev->flags & IFF_ALLMULTI) {
3459 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003460 vmolr |= IXGBE_VMOLR_MPE;
3461 } else {
3462 /*
3463 * Write addresses to the MTA, if the attempt fails
3464 * then we should just turn on promiscous mode so
3465 * that we can at least receive multicast traffic
3466 */
3467 hw->mac.ops.update_mc_addr_list(hw, netdev);
3468 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003469 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003470 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003471 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003472 /*
3473 * Write addresses to available RAR registers, if there is not
3474 * sufficient space to store all the addresses then enable
3475 * unicast promiscous mode
3476 */
3477 count = ixgbe_write_uc_addr_list(netdev);
3478 if (count < 0) {
3479 fctrl |= IXGBE_FCTRL_UPE;
3480 vmolr |= IXGBE_VMOLR_ROPE;
3481 }
3482 }
3483
3484 if (adapter->num_vfs) {
3485 ixgbe_restore_vf_multicasts(adapter);
3486 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3487 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3488 IXGBE_VMOLR_ROPE);
3489 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003490 }
3491
3492 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003493
3494 if (netdev->features & NETIF_F_HW_VLAN_RX)
3495 ixgbe_vlan_strip_enable(adapter);
3496 else
3497 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003498}
3499
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003500static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3501{
3502 int q_idx;
3503 struct ixgbe_q_vector *q_vector;
3504 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3505
3506 /* legacy and MSI only use one vector */
3507 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3508 q_vectors = 1;
3509
3510 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003511 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003512 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003513 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003514 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3515 if (!q_vector->rxr_count || !q_vector->txr_count) {
3516 if (q_vector->txr_count == 1)
3517 napi->poll = &ixgbe_clean_txonly;
3518 else if (q_vector->rxr_count == 1)
3519 napi->poll = &ixgbe_clean_rxonly;
3520 }
3521 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003522
3523 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003524 }
3525}
3526
3527static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3528{
3529 int q_idx;
3530 struct ixgbe_q_vector *q_vector;
3531 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3532
3533 /* legacy and MSI only use one vector */
3534 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3535 q_vectors = 1;
3536
3537 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003538 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003539 napi_disable(&q_vector->napi);
3540 }
3541}
3542
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003543#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003544/*
3545 * ixgbe_configure_dcb - Configure DCB hardware
3546 * @adapter: ixgbe adapter struct
3547 *
3548 * This is called by the driver on open to configure the DCB hardware.
3549 * This is also called by the gennetlink interface when reconfiguring
3550 * the DCB state.
3551 */
3552static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3553{
3554 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003555 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003556
Alexander Duyck67ebd792010-08-19 13:34:04 +00003557 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3558 if (hw->mac.type == ixgbe_mac_82598EB)
3559 netif_set_gso_max_size(adapter->netdev, 65536);
3560 return;
3561 }
3562
3563 if (hw->mac.type == ixgbe_mac_82598EB)
3564 netif_set_gso_max_size(adapter->netdev, 32768);
3565
John Fastabend98063072010-10-28 00:59:57 +00003566#ifdef CONFIG_FCOE
3567 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3568 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3569#endif
3570
John Fastabend80ab1932010-11-16 19:26:45 -08003571 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
John Fastabend98063072010-10-28 00:59:57 +00003572 DCB_TX_CONFIG);
John Fastabend80ab1932010-11-16 19:26:45 -08003573 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
John Fastabend98063072010-10-28 00:59:57 +00003574 DCB_RX_CONFIG);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003575
Alexander Duyck2f90b862008-11-20 20:52:10 -08003576 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003577 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003578
Alexander Duyck2f90b862008-11-20 20:52:10 -08003579 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003580
3581 /* reconfigure the hardware */
3582 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003583}
3584
3585#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003586static void ixgbe_configure(struct ixgbe_adapter *adapter)
3587{
3588 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003589 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003590 int i;
3591
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003592#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003593 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003594#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003595
Jesse Grossf62bbb52010-10-20 13:56:10 +00003596 ixgbe_set_rx_mode(netdev);
3597 ixgbe_restore_vlan(adapter);
3598
Yi Zoueacd73f2009-05-13 13:11:06 +00003599#ifdef IXGBE_FCOE
3600 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3601 ixgbe_configure_fcoe(adapter);
3602
3603#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003604 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3605 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003606 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003607 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003608 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
3609 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3610 ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
3611 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003612 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003613
Auke Kok9a799d72007-09-15 14:07:45 -07003614 ixgbe_configure_tx(adapter);
3615 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003616}
3617
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003618static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3619{
3620 switch (hw->phy.type) {
3621 case ixgbe_phy_sfp_avago:
3622 case ixgbe_phy_sfp_ftl:
3623 case ixgbe_phy_sfp_intel:
3624 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003625 case ixgbe_phy_sfp_passive_tyco:
3626 case ixgbe_phy_sfp_passive_unknown:
3627 case ixgbe_phy_sfp_active_unknown:
3628 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003629 return true;
3630 default:
3631 return false;
3632 }
3633}
3634
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003635/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003636 * ixgbe_sfp_link_config - set up SFP+ link
3637 * @adapter: pointer to private adapter struct
3638 **/
3639static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3640{
3641 struct ixgbe_hw *hw = &adapter->hw;
3642
3643 if (hw->phy.multispeed_fiber) {
3644 /*
3645 * In multispeed fiber setups, the device may not have
3646 * had a physical connection when the driver loaded.
3647 * If that's the case, the initial link configuration
3648 * couldn't get the MAC into 10G or 1G mode, so we'll
3649 * never have a link status change interrupt fire.
3650 * We need to try and force an autonegotiation
3651 * session, then bring up link.
3652 */
3653 hw->mac.ops.setup_sfp(hw);
3654 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
3655 schedule_work(&adapter->multispeed_fiber_task);
3656 } else {
3657 /*
3658 * Direct Attach Cu and non-multispeed fiber modules
3659 * still need to be configured properly prior to
3660 * attempting link.
3661 */
3662 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
3663 schedule_work(&adapter->sfp_config_module_task);
3664 }
3665}
3666
3667/**
3668 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003669 * @hw: pointer to private hardware struct
3670 *
3671 * Returns 0 on success, negative on failure
3672 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003673static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003674{
3675 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003676 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003677 u32 ret = IXGBE_ERR_LINK_SETUP;
3678
3679 if (hw->mac.ops.check_link)
3680 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3681
3682 if (ret)
3683 goto link_cfg_out;
3684
3685 if (hw->mac.ops.get_link_capabilities)
Joe Perchese8e9f692010-09-07 21:34:53 +00003686 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3687 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003688 if (ret)
3689 goto link_cfg_out;
3690
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003691 if (hw->mac.ops.setup_link)
3692 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003693link_cfg_out:
3694 return ret;
3695}
3696
Alexander Duycka34bcff2010-08-19 13:39:20 +00003697static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003698{
Auke Kok9a799d72007-09-15 14:07:45 -07003699 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003700 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003701
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003702 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003703 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3704 IXGBE_GPIE_OCD;
3705 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003706 /*
3707 * use EIAM to auto-mask when MSI-X interrupt is asserted
3708 * this saves a register write for every interrupt
3709 */
3710 switch (hw->mac.type) {
3711 case ixgbe_mac_82598EB:
3712 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3713 break;
3714 default:
3715 case ixgbe_mac_82599EB:
3716 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3717 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3718 break;
3719 }
3720 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003721 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3722 * specifically only auto mask tx and rx interrupts */
3723 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003724 }
3725
Alexander Duycka34bcff2010-08-19 13:39:20 +00003726 /* XXX: to interrupt immediately for EICS writes, enable this */
3727 /* gpie |= IXGBE_GPIE_EIMEN; */
3728
3729 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3730 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3731 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003732 }
3733
Alexander Duycka34bcff2010-08-19 13:39:20 +00003734 /* Enable fan failure interrupt */
3735 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003736 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003737
Alexander Duycka34bcff2010-08-19 13:39:20 +00003738 if (hw->mac.type == ixgbe_mac_82599EB)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003739 gpie |= IXGBE_SDP1_GPIEN;
3740 gpie |= IXGBE_SDP2_GPIEN;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003741
3742 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3743}
3744
3745static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3746{
3747 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003748 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003749 u32 ctrl_ext;
3750
3751 ixgbe_get_hw_control(adapter);
3752 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003753
Auke Kok9a799d72007-09-15 14:07:45 -07003754 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3755 ixgbe_configure_msix(adapter);
3756 else
3757 ixgbe_configure_msi_and_legacy(adapter);
3758
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003759 /* enable the optics */
Alexander Duycke3de4b72010-11-16 19:27:11 -08003760 if (hw->phy.multispeed_fiber && hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003761 hw->mac.ops.enable_tx_laser(hw);
3762
Auke Kok9a799d72007-09-15 14:07:45 -07003763 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003764 ixgbe_napi_enable_all(adapter);
3765
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003766 if (ixgbe_is_sfp(hw)) {
3767 ixgbe_sfp_link_config(adapter);
3768 } else {
3769 err = ixgbe_non_sfp_link_config(hw);
3770 if (err)
3771 e_err(probe, "link_config FAILED %d\n", err);
3772 }
3773
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003774 /* clear any pending interrupts, may auto mask */
3775 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003776 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003777
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003778 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003779 * If this adapter has a fan, check to see if we had a failure
3780 * before we enabled the interrupt.
3781 */
3782 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3783 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3784 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003785 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003786 }
3787
3788 /*
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003789 * For hot-pluggable SFP+ devices, a new SFP+ module may have
Don Skidmore19343de2009-07-02 12:50:31 +00003790 * arrived before interrupts were enabled but after probe. Such
3791 * devices wouldn't have their type identified yet. We need to
3792 * kick off the SFP+ module setup first, then try to bring up link.
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003793 * If we're not hot-pluggable SFP+, we just need to configure link
3794 * and bring it up.
3795 */
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003796 if (hw->phy.type == ixgbe_phy_unknown)
3797 schedule_work(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003798
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003799 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003800 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003801
Auke Kok9a799d72007-09-15 14:07:45 -07003802 /* bring the link up in the watchdog, this could race with our first
3803 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003804 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3805 adapter->link_check_timeout = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07003806 mod_timer(&adapter->watchdog_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003807
3808 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3809 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3810 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3811 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3812
Auke Kok9a799d72007-09-15 14:07:45 -07003813 return 0;
3814}
3815
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003816void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3817{
3818 WARN_ON(in_interrupt());
3819 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3820 msleep(1);
3821 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003822 /*
3823 * If SR-IOV enabled then wait a bit before bringing the adapter
3824 * back up to give the VFs time to respond to the reset. The
3825 * two second wait is based upon the watchdog timer cycle in
3826 * the VF driver.
3827 */
3828 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3829 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003830 ixgbe_up(adapter);
3831 clear_bit(__IXGBE_RESETTING, &adapter->state);
3832}
3833
Auke Kok9a799d72007-09-15 14:07:45 -07003834int ixgbe_up(struct ixgbe_adapter *adapter)
3835{
3836 /* hardware has been reset, we need to reload some things */
3837 ixgbe_configure(adapter);
3838
3839 return ixgbe_up_complete(adapter);
3840}
3841
3842void ixgbe_reset(struct ixgbe_adapter *adapter)
3843{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003844 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003845 int err;
3846
3847 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003848 switch (err) {
3849 case 0:
3850 case IXGBE_ERR_SFP_NOT_PRESENT:
3851 break;
3852 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003853 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003854 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003855 case IXGBE_ERR_EEPROM_VERSION:
3856 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003857 e_dev_warn("This device is a pre-production adapter/LOM. "
3858 "Please be aware there may be issuesassociated with "
3859 "your hardware. If you are experiencing problems "
3860 "please contact your Intel or hardware "
3861 "representative who provided you with this "
3862 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003863 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003864 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003865 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003866 }
Auke Kok9a799d72007-09-15 14:07:45 -07003867
3868 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003869 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3870 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003871}
3872
Auke Kok9a799d72007-09-15 14:07:45 -07003873/**
3874 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07003875 * @rx_ring: ring to free buffers from
3876 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003877static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003878{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003879 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07003880 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003881 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003882
Alexander Duyck84418e32010-08-19 13:40:54 +00003883 /* ring already cleared, nothing to do */
3884 if (!rx_ring->rx_buffer_info)
3885 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003886
Alexander Duyck84418e32010-08-19 13:40:54 +00003887 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003888 for (i = 0; i < rx_ring->count; i++) {
3889 struct ixgbe_rx_buffer *rx_buffer_info;
3890
3891 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3892 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003893 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003894 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003895 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003896 rx_buffer_info->dma = 0;
3897 }
3898 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003899 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003900 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003901 do {
3902 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003903 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003904 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00003905 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003906 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003907 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003908 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003909 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003910 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003911 skb = skb->prev;
3912 dev_kfree_skb(this);
3913 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003914 }
3915 if (!rx_buffer_info->page)
3916 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003917 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003918 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00003919 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003920 rx_buffer_info->page_dma = 0;
3921 }
Auke Kok9a799d72007-09-15 14:07:45 -07003922 put_page(rx_buffer_info->page);
3923 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003924 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003925 }
3926
3927 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3928 memset(rx_ring->rx_buffer_info, 0, size);
3929
3930 /* Zero out the descriptor ring */
3931 memset(rx_ring->desc, 0, rx_ring->size);
3932
3933 rx_ring->next_to_clean = 0;
3934 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003935}
3936
3937/**
3938 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07003939 * @tx_ring: ring to be cleaned
3940 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003941static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003942{
3943 struct ixgbe_tx_buffer *tx_buffer_info;
3944 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003945 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003946
Alexander Duyck84418e32010-08-19 13:40:54 +00003947 /* ring already cleared, nothing to do */
3948 if (!tx_ring->tx_buffer_info)
3949 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003950
Alexander Duyck84418e32010-08-19 13:40:54 +00003951 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003952 for (i = 0; i < tx_ring->count; i++) {
3953 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003954 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07003955 }
3956
3957 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3958 memset(tx_ring->tx_buffer_info, 0, size);
3959
3960 /* Zero out the descriptor ring */
3961 memset(tx_ring->desc, 0, tx_ring->size);
3962
3963 tx_ring->next_to_use = 0;
3964 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003965}
3966
3967/**
Auke Kok9a799d72007-09-15 14:07:45 -07003968 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3969 * @adapter: board private structure
3970 **/
3971static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3972{
3973 int i;
3974
3975 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003976 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003977}
3978
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003979/**
3980 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3981 * @adapter: board private structure
3982 **/
3983static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3984{
3985 int i;
3986
3987 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003988 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003989}
3990
Auke Kok9a799d72007-09-15 14:07:45 -07003991void ixgbe_down(struct ixgbe_adapter *adapter)
3992{
3993 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003994 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003995 u32 rxctrl;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003996 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003997 int i;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003998 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Auke Kok9a799d72007-09-15 14:07:45 -07003999
4000 /* signal that we are down to the interrupt handler */
4001 set_bit(__IXGBE_DOWN, &adapter->state);
4002
Greg Rose767081a2010-01-22 22:46:40 +00004003 /* disable receive for all VFs and wait one second */
4004 if (adapter->num_vfs) {
Greg Rose767081a2010-01-22 22:46:40 +00004005 /* ping all the active vfs to let them know we are going down */
4006 ixgbe_ping_all_vfs(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00004007
Greg Rose767081a2010-01-22 22:46:40 +00004008 /* Disable all VFTE/VFRE TX/RX */
4009 ixgbe_disable_tx_rx(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00004010
4011 /* Mark all the VFs as inactive */
4012 for (i = 0 ; i < adapter->num_vfs; i++)
4013 adapter->vfinfo[i].clear_to_send = 0;
Greg Rose767081a2010-01-22 22:46:40 +00004014 }
4015
Auke Kok9a799d72007-09-15 14:07:45 -07004016 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004017 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4018 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004019
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004020 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07004021 msleep(10);
4022
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004023 netif_tx_stop_all_queues(netdev);
4024
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004025 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
4026 del_timer_sync(&adapter->sfp_timer);
Auke Kok9a799d72007-09-15 14:07:45 -07004027 del_timer_sync(&adapter->watchdog_timer);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004028 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07004029
John Fastabendc0dfb902010-04-27 02:13:39 +00004030 netif_carrier_off(netdev);
4031 netif_tx_disable(netdev);
4032
4033 ixgbe_irq_disable(adapter);
4034
4035 ixgbe_napi_disable_all(adapter);
4036
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004037 /* Cleanup the affinity_hint CPU mask memory and callback */
4038 for (i = 0; i < num_q_vectors; i++) {
4039 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
4040 /* clear the affinity_mask in the IRQ descriptor */
4041 irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
4042 /* release the CPU mask memory */
4043 free_cpumask_var(q_vector->affinity_mask);
4044 }
4045
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004046 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4047 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4048 cancel_work_sync(&adapter->fdir_reinit_task);
4049
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004050 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
4051 cancel_work_sync(&adapter->check_overtemp_task);
4052
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004053 /* disable transmits in the hardware now that interrupts are off */
4054 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004055 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4056 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
4057 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00004058 (txdctl & ~IXGBE_TXDCTL_ENABLE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004059 }
PJ Waskiewicz88512532009-03-13 22:15:10 +00004060 /* Disable the Tx DMA engine on 82599 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004061 switch (hw->mac.type) {
4062 case ixgbe_mac_82599EB:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004063 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004064 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4065 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004066 break;
4067 default:
4068 break;
4069 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004070
John Fastabend9f756f02010-06-29 18:28:36 +00004071 /* power down the optics */
Alexander Duycke3de4b72010-11-16 19:27:11 -08004072 if (hw->phy.multispeed_fiber && hw->mac.ops.disable_tx_laser)
John Fastabend9f756f02010-06-29 18:28:36 +00004073 hw->mac.ops.disable_tx_laser(hw);
4074
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004075 /* clear n-tuple filters that are cached */
4076 ethtool_ntuple_flush(netdev);
4077
Paul Larson6f4a0e42008-06-24 17:00:56 -07004078 if (!pci_channel_offline(adapter->pdev))
4079 ixgbe_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004080 ixgbe_clean_all_tx_rings(adapter);
4081 ixgbe_clean_all_rx_rings(adapter);
4082
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004083#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004084 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004085 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004086#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004087}
4088
Auke Kok9a799d72007-09-15 14:07:45 -07004089/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004090 * ixgbe_poll - NAPI Rx polling callback
4091 * @napi: structure for representing this polling device
4092 * @budget: how many packets driver is allowed to clean
4093 *
4094 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07004095 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004096static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07004097{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004098 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00004099 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004100 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004101 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004102
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004103#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08004104 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
4105 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08004106#endif
4107
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004108 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
4109 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07004110
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004111 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08004112 work_done = budget;
4113
David S. Miller53e52c72008-01-07 21:06:12 -08004114 /* If budget not fully consumed, exit the polling mode */
4115 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004116 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004117 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08004118 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004119 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00004120 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004121 }
Auke Kok9a799d72007-09-15 14:07:45 -07004122 return work_done;
4123}
4124
4125/**
4126 * ixgbe_tx_timeout - Respond to a Tx Hang
4127 * @netdev: network interface device structure
4128 **/
4129static void ixgbe_tx_timeout(struct net_device *netdev)
4130{
4131 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4132
John Fastabendc84d3242010-11-16 19:27:12 -08004133 adapter->tx_timeout_count++;
4134
Auke Kok9a799d72007-09-15 14:07:45 -07004135 /* Do the reset outside of interrupt context */
4136 schedule_work(&adapter->reset_task);
4137}
4138
4139static void ixgbe_reset_task(struct work_struct *work)
4140{
4141 struct ixgbe_adapter *adapter;
4142 adapter = container_of(work, struct ixgbe_adapter, reset_task);
4143
Alexander Duyck2f90b862008-11-20 20:52:10 -08004144 /* If we're already down or resetting, just bail */
4145 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
4146 test_bit(__IXGBE_RESETTING, &adapter->state))
4147 return;
4148
Taku Izumidcd79ae2010-04-27 14:39:53 +00004149 ixgbe_dump(adapter);
4150 netdev_err(adapter->netdev, "Reset adapter\n");
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004151 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004152}
4153
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004154#ifdef CONFIG_IXGBE_DCB
4155static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004156{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004157 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004158 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004159
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004160 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4161 return ret;
4162
4163 f->mask = 0x7 << 3;
4164 adapter->num_rx_queues = f->indices;
4165 adapter->num_tx_queues = f->indices;
4166 ret = true;
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004167
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004168 return ret;
4169}
4170#endif
4171
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004172/**
4173 * ixgbe_set_rss_queues: Allocate queues for RSS
4174 * @adapter: board private structure to initialize
4175 *
4176 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4177 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4178 *
4179 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004180static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4181{
4182 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004183 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004184
4185 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004186 f->mask = 0xF;
4187 adapter->num_rx_queues = f->indices;
4188 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004189 ret = true;
4190 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004191 ret = false;
4192 }
4193
4194 return ret;
4195}
4196
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004197/**
4198 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4199 * @adapter: board private structure to initialize
4200 *
4201 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4202 * to the original CPU that initiated the Tx session. This runs in addition
4203 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4204 * Rx load across CPUs using RSS.
4205 *
4206 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004207static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004208{
4209 bool ret = false;
4210 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4211
4212 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4213 f_fdir->mask = 0;
4214
4215 /* Flow Director must have RSS enabled */
4216 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4217 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4218 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
4219 adapter->num_tx_queues = f_fdir->indices;
4220 adapter->num_rx_queues = f_fdir->indices;
4221 ret = true;
4222 } else {
4223 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4224 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4225 }
4226 return ret;
4227}
4228
Yi Zou0331a832009-05-17 12:33:52 +00004229#ifdef IXGBE_FCOE
4230/**
4231 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4232 * @adapter: board private structure to initialize
4233 *
4234 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4235 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4236 * rx queues out of the max number of rx queues, instead, it is used as the
4237 * index of the first rx queue used by FCoE.
4238 *
4239 **/
4240static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4241{
4242 bool ret = false;
4243 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4244
4245 f->indices = min((int)num_online_cpus(), f->indices);
4246 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004247 adapter->num_rx_queues = 1;
4248 adapter->num_tx_queues = 1;
Yi Zou0331a832009-05-17 12:33:52 +00004249#ifdef CONFIG_IXGBE_DCB
4250 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004251 e_info(probe, "FCoE enabled with DCB\n");
Yi Zou0331a832009-05-17 12:33:52 +00004252 ixgbe_set_dcb_queues(adapter);
4253 }
4254#endif
4255 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004256 e_info(probe, "FCoE enabled with RSS\n");
Yi Zou8faa2a72009-07-09 02:29:50 +00004257 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4258 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4259 ixgbe_set_fdir_queues(adapter);
4260 else
4261 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004262 }
4263 /* adding FCoE rx rings to the end */
4264 f->mask = adapter->num_rx_queues;
4265 adapter->num_rx_queues += f->indices;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004266 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004267
4268 ret = true;
4269 }
4270
4271 return ret;
4272}
4273
4274#endif /* IXGBE_FCOE */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004275/**
4276 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4277 * @adapter: board private structure to initialize
4278 *
4279 * IOV doesn't actually use anything, so just NAK the
4280 * request for now and let the other queue routines
4281 * figure out what to do.
4282 */
4283static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4284{
4285 return false;
4286}
4287
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004288/*
4289 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
4290 * @adapter: board private structure to initialize
4291 *
4292 * This is the top level queue allocation routine. The order here is very
4293 * important, starting with the "most" number of features turned on at once,
4294 * and ending with the smallest set of features. This way large combinations
4295 * can be allocated if they're turned on, and smaller combinations are the
4296 * fallthrough conditions.
4297 *
4298 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004299static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004300{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004301 /* Start with base case */
4302 adapter->num_rx_queues = 1;
4303 adapter->num_tx_queues = 1;
4304 adapter->num_rx_pools = adapter->num_rx_queues;
4305 adapter->num_rx_queues_per_pool = 1;
4306
4307 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004308 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004309
Yi Zou0331a832009-05-17 12:33:52 +00004310#ifdef IXGBE_FCOE
4311 if (ixgbe_set_fcoe_queues(adapter))
4312 goto done;
4313
4314#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004315#ifdef CONFIG_IXGBE_DCB
4316 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004317 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004318
4319#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004320 if (ixgbe_set_fdir_queues(adapter))
4321 goto done;
4322
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004323 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004324 goto done;
4325
4326 /* fallback to base case */
4327 adapter->num_rx_queues = 1;
4328 adapter->num_tx_queues = 1;
4329
4330done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004331 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004332 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004333 return netif_set_real_num_rx_queues(adapter->netdev,
4334 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004335}
4336
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004337static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004338 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004339{
4340 int err, vector_threshold;
4341
4342 /* We'll want at least 3 (vector_threshold):
4343 * 1) TxQ[0] Cleanup
4344 * 2) RxQ[0] Cleanup
4345 * 3) Other (Link Status Change, etc.)
4346 * 4) TCP Timer (optional)
4347 */
4348 vector_threshold = MIN_MSIX_COUNT;
4349
4350 /* The more we get, the more we will assign to Tx/Rx Cleanup
4351 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4352 * Right now, we simply care about how many we'll get; we'll
4353 * set them up later while requesting irq's.
4354 */
4355 while (vectors >= vector_threshold) {
4356 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004357 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004358 if (!err) /* Success in acquiring all requested vectors. */
4359 break;
4360 else if (err < 0)
4361 vectors = 0; /* Nasty failure, quit now */
4362 else /* err == number of vectors we should try again with */
4363 vectors = err;
4364 }
4365
4366 if (vectors < vector_threshold) {
4367 /* Can't allocate enough MSI-X interrupts? Oh well.
4368 * This just means we'll go with either a single MSI
4369 * vector or fall back to legacy interrupts.
4370 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004371 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4372 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004373 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4374 kfree(adapter->msix_entries);
4375 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004376 } else {
4377 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004378 /*
4379 * Adjust for only the vectors we'll use, which is minimum
4380 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4381 * vectors we were allocated.
4382 */
4383 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004384 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004385 }
4386}
4387
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004388/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004389 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004390 * @adapter: board private structure to initialize
4391 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004392 * Cache the descriptor ring offsets for RSS to the assigned rings.
4393 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004394 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004395static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004396{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004397 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004398
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004399 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4400 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004401
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004402 for (i = 0; i < adapter->num_rx_queues; i++)
4403 adapter->rx_ring[i]->reg_idx = i;
4404 for (i = 0; i < adapter->num_tx_queues; i++)
4405 adapter->tx_ring[i]->reg_idx = i;
4406
4407 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004408}
4409
4410#ifdef CONFIG_IXGBE_DCB
4411/**
4412 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4413 * @adapter: board private structure to initialize
4414 *
4415 * Cache the descriptor ring offsets for DCB to the assigned rings.
4416 *
4417 **/
4418static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4419{
4420 int i;
4421 bool ret = false;
4422 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
4423
Alexander Duyckbd508172010-11-16 19:27:03 -08004424 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4425 return false;
4426
4427 /* the number of queues is assumed to be symmetric */
4428 switch (adapter->hw.mac.type) {
4429 case ixgbe_mac_82598EB:
4430 for (i = 0; i < dcb_i; i++) {
4431 adapter->rx_ring[i]->reg_idx = i << 3;
4432 adapter->tx_ring[i]->reg_idx = i << 2;
4433 }
4434 ret = true;
4435 break;
4436 case ixgbe_mac_82599EB:
4437 if (dcb_i == 8) {
4438 /*
4439 * Tx TC0 starts at: descriptor queue 0
4440 * Tx TC1 starts at: descriptor queue 32
4441 * Tx TC2 starts at: descriptor queue 64
4442 * Tx TC3 starts at: descriptor queue 80
4443 * Tx TC4 starts at: descriptor queue 96
4444 * Tx TC5 starts at: descriptor queue 104
4445 * Tx TC6 starts at: descriptor queue 112
4446 * Tx TC7 starts at: descriptor queue 120
4447 *
4448 * Rx TC0-TC7 are offset by 16 queues each
4449 */
4450 for (i = 0; i < 3; i++) {
4451 adapter->tx_ring[i]->reg_idx = i << 5;
4452 adapter->rx_ring[i]->reg_idx = i << 4;
4453 }
4454 for ( ; i < 5; i++) {
4455 adapter->tx_ring[i]->reg_idx = ((i + 2) << 4);
4456 adapter->rx_ring[i]->reg_idx = i << 4;
4457 }
4458 for ( ; i < dcb_i; i++) {
4459 adapter->tx_ring[i]->reg_idx = ((i + 8) << 3);
4460 adapter->rx_ring[i]->reg_idx = i << 4;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004461 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004462 ret = true;
Alexander Duyckbd508172010-11-16 19:27:03 -08004463 } else if (dcb_i == 4) {
4464 /*
4465 * Tx TC0 starts at: descriptor queue 0
4466 * Tx TC1 starts at: descriptor queue 64
4467 * Tx TC2 starts at: descriptor queue 96
4468 * Tx TC3 starts at: descriptor queue 112
4469 *
4470 * Rx TC0-TC3 are offset by 32 queues each
4471 */
4472 adapter->tx_ring[0]->reg_idx = 0;
4473 adapter->tx_ring[1]->reg_idx = 64;
4474 adapter->tx_ring[2]->reg_idx = 96;
4475 adapter->tx_ring[3]->reg_idx = 112;
4476 for (i = 0 ; i < dcb_i; i++)
4477 adapter->rx_ring[i]->reg_idx = i << 5;
4478 ret = true;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004479 }
Alexander Duyckbd508172010-11-16 19:27:03 -08004480 break;
4481 default:
4482 break;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004483 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004484 return ret;
4485}
4486#endif
4487
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004488/**
4489 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4490 * @adapter: board private structure to initialize
4491 *
4492 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4493 *
4494 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004495static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004496{
4497 int i;
4498 bool ret = false;
4499
4500 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4501 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4502 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
4503 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004504 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004505 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004506 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004507 ret = true;
4508 }
4509
4510 return ret;
4511}
4512
Yi Zou0331a832009-05-17 12:33:52 +00004513#ifdef IXGBE_FCOE
4514/**
4515 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4516 * @adapter: board private structure to initialize
4517 *
4518 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4519 *
4520 */
4521static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4522{
Yi Zou0331a832009-05-17 12:33:52 +00004523 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004524 int i;
4525 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004526
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004527 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4528 return false;
4529
Yi Zou0331a832009-05-17 12:33:52 +00004530#ifdef CONFIG_IXGBE_DCB
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004531 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4532 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004533
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004534 ixgbe_cache_ring_dcb(adapter);
4535 /* find out queues in TC for FCoE */
4536 fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
4537 fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
4538 /*
4539 * In 82599, the number of Tx queues for each traffic
4540 * class for both 8-TC and 4-TC modes are:
4541 * TCs : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
4542 * 8 TCs: 32 32 16 16 8 8 8 8
4543 * 4 TCs: 64 64 32 32
4544 * We have max 8 queues for FCoE, where 8 the is
4545 * FCoE redirection table size. If TC for FCoE is
4546 * less than or equal to TC3, we have enough queues
4547 * to add max of 8 queues for FCoE, so we start FCoE
4548 * Tx queue from the next one, i.e., reg_idx + 1.
4549 * If TC for FCoE is above TC3, implying 8 TC mode,
4550 * and we need 8 for FCoE, we have to take all queues
4551 * in that traffic class for FCoE.
4552 */
4553 if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
4554 fcoe_tx_i--;
Yi Zou0331a832009-05-17 12:33:52 +00004555 }
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004556#endif /* CONFIG_IXGBE_DCB */
4557 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4558 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4559 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4560 ixgbe_cache_ring_fdir(adapter);
4561 else
4562 ixgbe_cache_ring_rss(adapter);
4563
4564 fcoe_rx_i = f->mask;
4565 fcoe_tx_i = f->mask;
4566 }
4567 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4568 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4569 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4570 }
4571 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004572}
4573
4574#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004575/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004576 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4577 * @adapter: board private structure to initialize
4578 *
4579 * SR-IOV doesn't use any descriptor rings but changes the default if
4580 * no other mapping is used.
4581 *
4582 */
4583static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4584{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004585 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4586 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004587 if (adapter->num_vfs)
4588 return true;
4589 else
4590 return false;
4591}
4592
4593/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004594 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4595 * @adapter: board private structure to initialize
4596 *
4597 * Once we know the feature-set enabled for the device, we'll cache
4598 * the register offset the descriptor ring is assigned to.
4599 *
4600 * Note, the order the various feature calls is important. It must start with
4601 * the "most" features enabled at the same time, then trickle down to the
4602 * least amount of features turned on at once.
4603 **/
4604static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4605{
4606 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004607 adapter->rx_ring[0]->reg_idx = 0;
4608 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004609
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004610 if (ixgbe_cache_ring_sriov(adapter))
4611 return;
4612
Yi Zou0331a832009-05-17 12:33:52 +00004613#ifdef IXGBE_FCOE
4614 if (ixgbe_cache_ring_fcoe(adapter))
4615 return;
4616
4617#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004618#ifdef CONFIG_IXGBE_DCB
4619 if (ixgbe_cache_ring_dcb(adapter))
4620 return;
4621
4622#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004623 if (ixgbe_cache_ring_fdir(adapter))
4624 return;
4625
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004626 if (ixgbe_cache_ring_rss(adapter))
4627 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004628}
4629
Auke Kok9a799d72007-09-15 14:07:45 -07004630/**
4631 * ixgbe_alloc_queues - Allocate memory for all rings
4632 * @adapter: board private structure to initialize
4633 *
4634 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004635 * number of queues at compile-time. The polling_netdev array is
4636 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004637 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004638static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004639{
4640 int i;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004641 int rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004642 int orig_node = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004643
4644 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004645 struct ixgbe_ring *ring = adapter->tx_ring[i];
4646 if (orig_node == -1) {
4647 int cur_node = next_online_node(adapter->node);
4648 if (cur_node == MAX_NUMNODES)
4649 cur_node = first_online_node;
4650 adapter->node = cur_node;
4651 }
4652 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004653 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004654 if (!ring)
4655 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4656 if (!ring)
4657 goto err_tx_ring_allocation;
4658 ring->count = adapter->tx_ring_count;
4659 ring->queue_index = i;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004660 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004661 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004662 ring->numa_node = adapter->node;
4663
4664 adapter->tx_ring[i] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004665 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004666
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004667 /* Restore the adapter's original node */
4668 adapter->node = orig_node;
4669
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004670 rx_count = adapter->rx_ring_count;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004671 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004672 struct ixgbe_ring *ring = adapter->rx_ring[i];
4673 if (orig_node == -1) {
4674 int cur_node = next_online_node(adapter->node);
4675 if (cur_node == MAX_NUMNODES)
4676 cur_node = first_online_node;
4677 adapter->node = cur_node;
4678 }
4679 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004680 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004681 if (!ring)
4682 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4683 if (!ring)
4684 goto err_rx_ring_allocation;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004685 ring->count = rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004686 ring->queue_index = i;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004687 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004688 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004689 ring->numa_node = adapter->node;
4690
4691 adapter->rx_ring[i] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004692 }
4693
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004694 /* Restore the adapter's original node */
4695 adapter->node = orig_node;
4696
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004697 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004698
4699 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004700
4701err_rx_ring_allocation:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004702 for (i = 0; i < adapter->num_tx_queues; i++)
4703 kfree(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004704err_tx_ring_allocation:
4705 return -ENOMEM;
4706}
4707
4708/**
4709 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4710 * @adapter: board private structure to initialize
4711 *
4712 * Attempt to configure the interrupts using the best available
4713 * capabilities of the hardware and the kernel.
4714 **/
Al Virofeea6a52008-11-27 15:34:07 -08004715static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004716{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004717 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004718 int err = 0;
4719 int vector, v_budget;
4720
4721 /*
4722 * It's easy to be greedy for MSI-X vectors, but it really
4723 * doesn't do us much good if we have a lot more vectors
4724 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004725 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004726 */
4727 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004728 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004729
4730 /*
4731 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004732 * hw.mac->max_msix_vectors vectors. With features
4733 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4734 * descriptor queues supported by our device. Thus, we cap it off in
4735 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004736 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004737 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004738
4739 /* A failure in MSI-X entry allocation isn't fatal, but it does
4740 * mean we disable MSI-X capabilities of the adapter. */
4741 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004742 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004743 if (adapter->msix_entries) {
4744 for (vector = 0; vector < v_budget; vector++)
4745 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004746
Alexander Duyck7a921c92009-05-06 10:43:28 +00004747 ixgbe_acquire_msix_vectors(adapter, v_budget);
4748
4749 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4750 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004751 }
David S. Miller26d27842010-05-03 15:18:22 -07004752
Alexander Duyck7a921c92009-05-06 10:43:28 +00004753 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4754 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004755 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4756 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4757 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004758 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4759 ixgbe_disable_sriov(adapter);
4760
Ben Hutchings847f53f2010-09-27 08:28:56 +00004761 err = ixgbe_set_num_queues(adapter);
4762 if (err)
4763 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004764
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004765 err = pci_enable_msi(adapter->pdev);
4766 if (!err) {
4767 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4768 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004769 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4770 "Unable to allocate MSI interrupt, "
4771 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004772 /* reset err */
4773 err = 0;
4774 }
4775
4776out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004777 return err;
4778}
4779
Alexander Duyck7a921c92009-05-06 10:43:28 +00004780/**
4781 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4782 * @adapter: board private structure to initialize
4783 *
4784 * We allocate one q_vector per queue interrupt. If allocation fails we
4785 * return -ENOMEM.
4786 **/
4787static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4788{
4789 int q_idx, num_q_vectors;
4790 struct ixgbe_q_vector *q_vector;
4791 int napi_vectors;
4792 int (*poll)(struct napi_struct *, int);
4793
4794 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4795 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4796 napi_vectors = adapter->num_rx_queues;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004797 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004798 } else {
4799 num_q_vectors = 1;
4800 napi_vectors = 1;
4801 poll = &ixgbe_poll;
4802 }
4803
4804 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004805 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004806 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004807 if (!q_vector)
4808 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004809 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004810 if (!q_vector)
4811 goto err_out;
4812 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004813 if (q_vector->txr_count && !q_vector->rxr_count)
4814 q_vector->eitr = adapter->tx_eitr_param;
4815 else
4816 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004817 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004818 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004819 adapter->q_vector[q_idx] = q_vector;
4820 }
4821
4822 return 0;
4823
4824err_out:
4825 while (q_idx) {
4826 q_idx--;
4827 q_vector = adapter->q_vector[q_idx];
4828 netif_napi_del(&q_vector->napi);
4829 kfree(q_vector);
4830 adapter->q_vector[q_idx] = NULL;
4831 }
4832 return -ENOMEM;
4833}
4834
4835/**
4836 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4837 * @adapter: board private structure to initialize
4838 *
4839 * This function frees the memory allocated to the q_vectors. In addition if
4840 * NAPI is enabled it will delete any references to the NAPI struct prior
4841 * to freeing the q_vector.
4842 **/
4843static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4844{
4845 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004846
Alexander Duyck91281fd2009-06-04 16:00:27 +00004847 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004848 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004849 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004850 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004851
4852 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4853 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004854 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004855 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004856 kfree(q_vector);
4857 }
4858}
4859
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004860static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004861{
4862 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4863 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4864 pci_disable_msix(adapter->pdev);
4865 kfree(adapter->msix_entries);
4866 adapter->msix_entries = NULL;
4867 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4868 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4869 pci_disable_msi(adapter->pdev);
4870 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004871}
4872
4873/**
4874 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4875 * @adapter: board private structure to initialize
4876 *
4877 * We determine which interrupt scheme to use based on...
4878 * - Kernel support (MSI, MSI-X)
4879 * - which can be user-defined (via MODULE_PARAM)
4880 * - Hardware queue count (num_*_queues)
4881 * - defined by miscellaneous hardware support/features (RSS, etc.)
4882 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004883int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004884{
4885 int err;
4886
4887 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00004888 err = ixgbe_set_num_queues(adapter);
4889 if (err)
4890 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004891
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004892 err = ixgbe_set_interrupt_capability(adapter);
4893 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004894 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004895 goto err_set_interrupt;
4896 }
4897
Alexander Duyck7a921c92009-05-06 10:43:28 +00004898 err = ixgbe_alloc_q_vectors(adapter);
4899 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004900 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004901 goto err_alloc_q_vectors;
4902 }
4903
4904 err = ixgbe_alloc_queues(adapter);
4905 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004906 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004907 goto err_alloc_queues;
4908 }
4909
Emil Tantilov849c4542010-06-03 16:53:41 +00004910 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00004911 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
4912 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004913
4914 set_bit(__IXGBE_DOWN, &adapter->state);
4915
4916 return 0;
4917
Alexander Duyck7a921c92009-05-06 10:43:28 +00004918err_alloc_queues:
4919 ixgbe_free_q_vectors(adapter);
4920err_alloc_q_vectors:
4921 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004922err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004923 return err;
4924}
4925
Eric Dumazet1a515022010-11-16 19:26:42 -08004926static void ring_free_rcu(struct rcu_head *head)
4927{
4928 kfree(container_of(head, struct ixgbe_ring, rcu));
4929}
4930
Alexander Duyck7a921c92009-05-06 10:43:28 +00004931/**
4932 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4933 * @adapter: board private structure to clear interrupt scheme on
4934 *
4935 * We go through and clear interrupt specific resources and reset the structure
4936 * to pre-load conditions
4937 **/
4938void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4939{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004940 int i;
4941
4942 for (i = 0; i < adapter->num_tx_queues; i++) {
4943 kfree(adapter->tx_ring[i]);
4944 adapter->tx_ring[i] = NULL;
4945 }
4946 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08004947 struct ixgbe_ring *ring = adapter->rx_ring[i];
4948
4949 /* ixgbe_get_stats64() might access this ring, we must wait
4950 * a grace period before freeing it.
4951 */
4952 call_rcu(&ring->rcu, ring_free_rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004953 adapter->rx_ring[i] = NULL;
4954 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004955
4956 ixgbe_free_q_vectors(adapter);
4957 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004958}
4959
4960/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08004961 * ixgbe_sfp_timer - worker thread to find a missing module
4962 * @data: pointer to our adapter struct
4963 **/
4964static void ixgbe_sfp_timer(unsigned long data)
4965{
4966 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
4967
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004968 /*
4969 * Do the sfp_timer outside of interrupt context due to the
Donald Skidmorec4900be2008-11-20 21:11:42 -08004970 * delays that sfp+ detection requires
4971 */
4972 schedule_work(&adapter->sfp_task);
4973}
4974
4975/**
4976 * ixgbe_sfp_task - worker thread to find a missing module
4977 * @work: pointer to work_struct containing our data
4978 **/
4979static void ixgbe_sfp_task(struct work_struct *work)
4980{
4981 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00004982 struct ixgbe_adapter,
4983 sfp_task);
Donald Skidmorec4900be2008-11-20 21:11:42 -08004984 struct ixgbe_hw *hw = &adapter->hw;
4985
4986 if ((hw->phy.type == ixgbe_phy_nl) &&
4987 (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
4988 s32 ret = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00004989 if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
Donald Skidmorec4900be2008-11-20 21:11:42 -08004990 goto reschedule;
4991 ret = hw->phy.ops.reset(hw);
4992 if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004993 e_dev_err("failed to initialize because an unsupported "
4994 "SFP+ module type was detected.\n");
4995 e_dev_err("Reload the driver after installing a "
4996 "supported module.\n");
Donald Skidmorec4900be2008-11-20 21:11:42 -08004997 unregister_netdev(adapter->netdev);
4998 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00004999 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
Donald Skidmorec4900be2008-11-20 21:11:42 -08005000 }
5001 /* don't need this routine any more */
5002 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
5003 }
5004 return;
5005reschedule:
5006 if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
5007 mod_timer(&adapter->sfp_timer,
Joe Perchese8e9f692010-09-07 21:34:53 +00005008 round_jiffies(jiffies + (2 * HZ)));
Donald Skidmorec4900be2008-11-20 21:11:42 -08005009}
5010
5011/**
Auke Kok9a799d72007-09-15 14:07:45 -07005012 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
5013 * @adapter: board private structure to initialize
5014 *
5015 * ixgbe_sw_init initializes the Adapter private data structure.
5016 * Fields are initialized based on PCI device information and
5017 * OS network device settings (MTU size).
5018 **/
5019static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
5020{
5021 struct ixgbe_hw *hw = &adapter->hw;
5022 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00005023 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005024 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005025#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005026 int j;
5027 struct tc_configuration *tc;
5028#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005029 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005030
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005031 /* PCI config space info */
5032
5033 hw->vendor_id = pdev->vendor;
5034 hw->device_id = pdev->device;
5035 hw->revision_id = pdev->revision;
5036 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5037 hw->subsystem_device_id = pdev->subsystem_device;
5038
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005039 /* Set capability flags */
5040 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
5041 adapter->ring_feature[RING_F_RSS].indices = rss;
5042 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005043 adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
Alexander Duyckbd508172010-11-16 19:27:03 -08005044 switch (hw->mac.type) {
5045 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00005046 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5047 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005048 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08005049 break;
5050 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005051 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00005052 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5053 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07005054 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5055 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00005056 if (dev->features & NETIF_F_NTUPLE) {
5057 /* Flow Director perfect filter enabled */
5058 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
5059 adapter->atr_sample_rate = 0;
5060 spin_lock_init(&adapter->fdir_perfect_lock);
5061 } else {
5062 /* Flow Director hash filters enabled */
5063 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
5064 adapter->atr_sample_rate = 20;
5065 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005066 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00005067 IXGBE_MAX_FDIR_INDICES;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005068 adapter->fdir_pballoc = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00005069#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00005070 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5071 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5072 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00005073#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00005074 /* Default traffic class to use for FCoE */
5075 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
John Fastabend56075a92010-07-26 20:41:31 +00005076 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00005077#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00005078#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005079 break;
5080 default:
5081 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005082 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005083
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005084#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005085 /* Configure DCB traffic classes */
5086 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5087 tc = &adapter->dcb_cfg.tc_config[j];
5088 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5089 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5090 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5091 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5092 tc->dcb_pfc = pfc_disabled;
5093 }
5094 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5095 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5096 adapter->dcb_cfg.rx_pba_cfg = pba_equal;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005097 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005098 adapter->dcb_cfg.round_robin_enable = false;
5099 adapter->dcb_set_bitmap = 0x00;
5100 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
Joe Perchese8e9f692010-09-07 21:34:53 +00005101 adapter->ring_feature[RING_F_DCB].indices);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005102
5103#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005104
5105 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005106 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005107 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005108#ifdef CONFIG_DCB
5109 adapter->last_lfc_mode = hw->fc.current_mode;
5110#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005111 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5112 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005113 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5114 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005115 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005116
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005117 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005118 adapter->rx_itr_setting = 1;
5119 adapter->rx_eitr_param = 20000;
5120 adapter->tx_itr_setting = 1;
5121 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005122
5123 /* set defaults for eitr in MegaBytes */
5124 adapter->eitr_low = 10;
5125 adapter->eitr_high = 20;
5126
5127 /* set default ring sizes */
5128 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5129 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5130
Auke Kok9a799d72007-09-15 14:07:45 -07005131 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005132 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005133 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005134 return -EIO;
5135 }
5136
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005137 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07005138 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
5139
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005140 /* get assigned NUMA node */
5141 adapter->node = dev_to_node(&pdev->dev);
5142
Auke Kok9a799d72007-09-15 14:07:45 -07005143 set_bit(__IXGBE_DOWN, &adapter->state);
5144
5145 return 0;
5146}
5147
5148/**
5149 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005150 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005151 *
5152 * Return 0 on success, negative on failure
5153 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005154int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005155{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005156 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07005157 int size;
5158
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005159 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005160 tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005161 if (!tx_ring->tx_buffer_info)
5162 tx_ring->tx_buffer_info = vmalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005163 if (!tx_ring->tx_buffer_info)
5164 goto err;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005165 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07005166
5167 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005168 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005169 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005170
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005171 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005172 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005173 if (!tx_ring->desc)
5174 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005175
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005176 tx_ring->next_to_use = 0;
5177 tx_ring->next_to_clean = 0;
5178 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07005179 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005180
5181err:
5182 vfree(tx_ring->tx_buffer_info);
5183 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005184 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005185 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005186}
5187
5188/**
Alexander Duyck69888672008-09-11 20:05:39 -07005189 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5190 * @adapter: board private structure
5191 *
5192 * If this function returns with an error, then it's possible one or
5193 * more of the rings is populated (while the rest are not). It is the
5194 * callers duty to clean those orphaned rings.
5195 *
5196 * Return 0 on success, negative on failure
5197 **/
5198static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5199{
5200 int i, err = 0;
5201
5202 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005203 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005204 if (!err)
5205 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005206 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005207 break;
5208 }
5209
5210 return err;
5211}
5212
5213/**
Auke Kok9a799d72007-09-15 14:07:45 -07005214 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005215 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005216 *
5217 * Returns 0 on success, negative on failure
5218 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005219int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005220{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005221 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005222 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005223
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005224 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005225 rx_ring->rx_buffer_info = vmalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005226 if (!rx_ring->rx_buffer_info)
5227 rx_ring->rx_buffer_info = vmalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005228 if (!rx_ring->rx_buffer_info)
5229 goto err;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005230 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07005231
Auke Kok9a799d72007-09-15 14:07:45 -07005232 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005233 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5234 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005235
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005236 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005237 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005238
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005239 if (!rx_ring->desc)
5240 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005241
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005242 rx_ring->next_to_clean = 0;
5243 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005244
5245 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005246err:
5247 vfree(rx_ring->rx_buffer_info);
5248 rx_ring->rx_buffer_info = NULL;
5249 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005250 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005251}
5252
5253/**
Alexander Duyck69888672008-09-11 20:05:39 -07005254 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5255 * @adapter: board private structure
5256 *
5257 * If this function returns with an error, then it's possible one or
5258 * more of the rings is populated (while the rest are not). It is the
5259 * callers duty to clean those orphaned rings.
5260 *
5261 * Return 0 on success, negative on failure
5262 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005263static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5264{
5265 int i, err = 0;
5266
5267 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005268 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005269 if (!err)
5270 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005271 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005272 break;
5273 }
5274
5275 return err;
5276}
5277
5278/**
Auke Kok9a799d72007-09-15 14:07:45 -07005279 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005280 * @tx_ring: Tx descriptor ring for a specific queue
5281 *
5282 * Free all transmit software resources
5283 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005284void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005285{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005286 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005287
5288 vfree(tx_ring->tx_buffer_info);
5289 tx_ring->tx_buffer_info = NULL;
5290
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005291 /* if not set, then don't free */
5292 if (!tx_ring->desc)
5293 return;
5294
5295 dma_free_coherent(tx_ring->dev, tx_ring->size,
5296 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005297
5298 tx_ring->desc = NULL;
5299}
5300
5301/**
5302 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5303 * @adapter: board private structure
5304 *
5305 * Free all transmit software resources
5306 **/
5307static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5308{
5309 int i;
5310
5311 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005312 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005313 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005314}
5315
5316/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005317 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005318 * @rx_ring: ring to clean the resources from
5319 *
5320 * Free all receive software resources
5321 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005322void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005323{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005324 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005325
5326 vfree(rx_ring->rx_buffer_info);
5327 rx_ring->rx_buffer_info = NULL;
5328
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005329 /* if not set, then don't free */
5330 if (!rx_ring->desc)
5331 return;
5332
5333 dma_free_coherent(rx_ring->dev, rx_ring->size,
5334 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005335
5336 rx_ring->desc = NULL;
5337}
5338
5339/**
5340 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5341 * @adapter: board private structure
5342 *
5343 * Free all receive software resources
5344 **/
5345static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5346{
5347 int i;
5348
5349 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005350 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005351 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005352}
5353
5354/**
Auke Kok9a799d72007-09-15 14:07:45 -07005355 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5356 * @netdev: network interface device structure
5357 * @new_mtu: new value for maximum frame size
5358 *
5359 * Returns 0 on success, negative on failure
5360 **/
5361static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5362{
5363 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005364 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005365 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5366
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005367 /* MTU < 68 is an error and causes problems on some kernels */
5368 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
Auke Kok9a799d72007-09-15 14:07:45 -07005369 return -EINVAL;
5370
Emil Tantilov396e7992010-07-01 20:05:12 +00005371 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005372 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005373 netdev->mtu = new_mtu;
5374
John Fastabend16b61be2010-11-16 19:26:44 -08005375 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5376 hw->fc.low_water = FC_LOW_WATER(max_frame);
5377
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005378 if (netif_running(netdev))
5379 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005380
5381 return 0;
5382}
5383
5384/**
5385 * ixgbe_open - Called when a network interface is made active
5386 * @netdev: network interface device structure
5387 *
5388 * Returns 0 on success, negative value on failure
5389 *
5390 * The open entry point is called when a network interface is made
5391 * active by the system (IFF_UP). At this point all resources needed
5392 * for transmit and receive operations are allocated, the interrupt
5393 * handler is registered with the OS, the watchdog timer is started,
5394 * and the stack is notified that the interface is ready.
5395 **/
5396static int ixgbe_open(struct net_device *netdev)
5397{
5398 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5399 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005400
Auke Kok4bebfaa2008-02-11 09:26:01 -08005401 /* disallow open during test */
5402 if (test_bit(__IXGBE_TESTING, &adapter->state))
5403 return -EBUSY;
5404
Jesse Brandeburg54386462009-04-17 20:44:27 +00005405 netif_carrier_off(netdev);
5406
Auke Kok9a799d72007-09-15 14:07:45 -07005407 /* allocate transmit descriptors */
5408 err = ixgbe_setup_all_tx_resources(adapter);
5409 if (err)
5410 goto err_setup_tx;
5411
Auke Kok9a799d72007-09-15 14:07:45 -07005412 /* allocate receive descriptors */
5413 err = ixgbe_setup_all_rx_resources(adapter);
5414 if (err)
5415 goto err_setup_rx;
5416
5417 ixgbe_configure(adapter);
5418
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005419 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005420 if (err)
5421 goto err_req_irq;
5422
Auke Kok9a799d72007-09-15 14:07:45 -07005423 err = ixgbe_up_complete(adapter);
5424 if (err)
5425 goto err_up;
5426
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005427 netif_tx_start_all_queues(netdev);
5428
Auke Kok9a799d72007-09-15 14:07:45 -07005429 return 0;
5430
5431err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005432 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005433 ixgbe_free_irq(adapter);
5434err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005435err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005436 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005437err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005438 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005439 ixgbe_reset(adapter);
5440
5441 return err;
5442}
5443
5444/**
5445 * ixgbe_close - Disables a network interface
5446 * @netdev: network interface device structure
5447 *
5448 * Returns 0, this is not allowed to fail
5449 *
5450 * The close entry point is called when an interface is de-activated
5451 * by the OS. The hardware is still under the drivers control, but
5452 * needs to be disabled. A global MAC reset is issued to stop the
5453 * hardware, and all transmit and receive resources are freed.
5454 **/
5455static int ixgbe_close(struct net_device *netdev)
5456{
5457 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005458
5459 ixgbe_down(adapter);
5460 ixgbe_free_irq(adapter);
5461
5462 ixgbe_free_all_tx_resources(adapter);
5463 ixgbe_free_all_rx_resources(adapter);
5464
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005465 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005466
5467 return 0;
5468}
5469
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005470#ifdef CONFIG_PM
5471static int ixgbe_resume(struct pci_dev *pdev)
5472{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005473 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5474 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005475 u32 err;
5476
5477 pci_set_power_state(pdev, PCI_D0);
5478 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005479 /*
5480 * pci_restore_state clears dev->state_saved so call
5481 * pci_save_state to restore it.
5482 */
5483 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005484
5485 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005486 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005487 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005488 return err;
5489 }
5490 pci_set_master(pdev);
5491
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005492 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005493
5494 err = ixgbe_init_interrupt_scheme(adapter);
5495 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005496 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005497 return err;
5498 }
5499
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005500 ixgbe_reset(adapter);
5501
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005502 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5503
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005504 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005505 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005506 if (err)
5507 return err;
5508 }
5509
5510 netif_device_attach(netdev);
5511
5512 return 0;
5513}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005514#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005515
5516static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005517{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005518 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5519 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005520 struct ixgbe_hw *hw = &adapter->hw;
5521 u32 ctrl, fctrl;
5522 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005523#ifdef CONFIG_PM
5524 int retval = 0;
5525#endif
5526
5527 netif_device_detach(netdev);
5528
5529 if (netif_running(netdev)) {
5530 ixgbe_down(adapter);
5531 ixgbe_free_irq(adapter);
5532 ixgbe_free_all_tx_resources(adapter);
5533 ixgbe_free_all_rx_resources(adapter);
5534 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005535
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005536 ixgbe_clear_interrupt_scheme(adapter);
5537
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005538#ifdef CONFIG_PM
5539 retval = pci_save_state(pdev);
5540 if (retval)
5541 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005542
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005543#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005544 if (wufc) {
5545 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005546
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005547 /* turn on all-multi mode if wake on multicast is enabled */
5548 if (wufc & IXGBE_WUFC_MC) {
5549 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5550 fctrl |= IXGBE_FCTRL_MPE;
5551 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5552 }
5553
5554 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5555 ctrl |= IXGBE_CTRL_GIO_DIS;
5556 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5557
5558 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5559 } else {
5560 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5561 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5562 }
5563
Alexander Duyckbd508172010-11-16 19:27:03 -08005564 switch (hw->mac.type) {
5565 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005566 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005567 break;
5568 case ixgbe_mac_82599EB:
5569 pci_wake_from_d3(pdev, !!wufc);
5570 break;
5571 default:
5572 break;
5573 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005574
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005575 *enable_wake = !!wufc;
5576
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005577 ixgbe_release_hw_control(adapter);
5578
5579 pci_disable_device(pdev);
5580
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005581 return 0;
5582}
5583
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005584#ifdef CONFIG_PM
5585static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5586{
5587 int retval;
5588 bool wake;
5589
5590 retval = __ixgbe_shutdown(pdev, &wake);
5591 if (retval)
5592 return retval;
5593
5594 if (wake) {
5595 pci_prepare_to_sleep(pdev);
5596 } else {
5597 pci_wake_from_d3(pdev, false);
5598 pci_set_power_state(pdev, PCI_D3hot);
5599 }
5600
5601 return 0;
5602}
5603#endif /* CONFIG_PM */
5604
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005605static void ixgbe_shutdown(struct pci_dev *pdev)
5606{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005607 bool wake;
5608
5609 __ixgbe_shutdown(pdev, &wake);
5610
5611 if (system_state == SYSTEM_POWER_OFF) {
5612 pci_wake_from_d3(pdev, wake);
5613 pci_set_power_state(pdev, PCI_D3hot);
5614 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005615}
5616
5617/**
Auke Kok9a799d72007-09-15 14:07:45 -07005618 * ixgbe_update_stats - Update the board statistics counters.
5619 * @adapter: board private structure
5620 **/
5621void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5622{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005623 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005624 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005625 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005626 u64 total_mpc = 0;
5627 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005628 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5629 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5630 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005631
Don Skidmored08935c2010-06-11 13:20:29 +00005632 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5633 test_bit(__IXGBE_RESETTING, &adapter->state))
5634 return;
5635
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005636 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005637 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005638 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005639 for (i = 0; i < 16; i++)
5640 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005641 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005642 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005643 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5644 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005645 }
5646 adapter->rsc_total_count = rsc_count;
5647 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005648 }
5649
Alexander Duyck5b7da512010-11-16 19:26:50 -08005650 for (i = 0; i < adapter->num_rx_queues; i++) {
5651 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5652 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5653 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5654 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5655 bytes += rx_ring->stats.bytes;
5656 packets += rx_ring->stats.packets;
5657 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005658 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005659 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5660 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5661 netdev->stats.rx_bytes = bytes;
5662 netdev->stats.rx_packets = packets;
5663
5664 bytes = 0;
5665 packets = 0;
5666 /* gather some stats to the adapter struct that are per queue */
5667 for (i = 0; i < adapter->num_tx_queues; i++) {
5668 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5669 restart_queue += tx_ring->tx_stats.restart_queue;
5670 tx_busy += tx_ring->tx_stats.tx_busy;
5671 bytes += tx_ring->stats.bytes;
5672 packets += tx_ring->stats.packets;
5673 }
5674 adapter->restart_queue = restart_queue;
5675 adapter->tx_busy = tx_busy;
5676 netdev->stats.tx_bytes = bytes;
5677 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005678
Joe Perches7ca647b2010-09-07 21:35:40 +00005679 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005680 for (i = 0; i < 8; i++) {
5681 /* for packet buffers not used, the register should read 0 */
5682 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5683 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005684 hwstats->mpc[i] += mpc;
5685 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005686 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005687 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5688 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5689 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5690 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5691 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005692 switch (hw->mac.type) {
5693 case ixgbe_mac_82598EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005694 hwstats->pxonrxc[i] +=
5695 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005696 break;
5697 case ixgbe_mac_82599EB:
5698 hwstats->pxonrxc[i] +=
5699 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005700 break;
5701 default:
5702 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005703 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005704 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5705 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005706 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005707 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005708 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005709 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005710
John Fastabendc84d3242010-11-16 19:27:12 -08005711 ixgbe_update_xoff_received(adapter);
5712
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005713 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005714 switch (hw->mac.type) {
5715 case ixgbe_mac_82598EB:
5716 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005717 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5718 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5719 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5720 break;
5721 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005722 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005723 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005724 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005725 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005726 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005727 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005728 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005729 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5730 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005731#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005732 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5733 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5734 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5735 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5736 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5737 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005738#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005739 break;
5740 default:
5741 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005742 }
Auke Kok9a799d72007-09-15 14:07:45 -07005743 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005744 hwstats->bprc += bprc;
5745 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005746 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005747 hwstats->mprc -= bprc;
5748 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5749 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5750 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5751 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5752 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5753 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5754 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5755 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005756 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005757 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005758 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005759 hwstats->lxofftxc += lxoff;
5760 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5761 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5762 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005763 /*
5764 * 82598 errata - tx of flow control packets is included in tx counters
5765 */
5766 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005767 hwstats->gptc -= xon_off_tot;
5768 hwstats->mptc -= xon_off_tot;
5769 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5770 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5771 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5772 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5773 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5774 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5775 hwstats->ptc64 -= xon_off_tot;
5776 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5777 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5778 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5779 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5780 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5781 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005782
5783 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005784 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005785
5786 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005787 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005788 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005789 netdev->stats.rx_length_errors = hwstats->rlec;
5790 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005791 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005792}
5793
5794/**
5795 * ixgbe_watchdog - Timer Call-back
5796 * @data: pointer to adapter cast into an unsigned long
5797 **/
5798static void ixgbe_watchdog(unsigned long data)
5799{
5800 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005801 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005802 u64 eics = 0;
5803 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07005804
Alexander Duyckfe49f042009-06-04 16:00:09 +00005805 /*
5806 * Do the watchdog outside of interrupt context due to the lovely
5807 * delays that some of the newer hardware requires
5808 */
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005809
Alexander Duyckfe49f042009-06-04 16:00:09 +00005810 if (test_bit(__IXGBE_DOWN, &adapter->state))
5811 goto watchdog_short_circuit;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005812
Alexander Duyckfe49f042009-06-04 16:00:09 +00005813 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
5814 /*
5815 * for legacy and MSI interrupts don't set any bits
5816 * that are enabled for EIAM, because this operation
5817 * would set *both* EIMS and EICS for any bit in EIAM
5818 */
5819 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5820 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5821 goto watchdog_reschedule;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005822 }
5823
Alexander Duyckfe49f042009-06-04 16:00:09 +00005824 /* get one bit for every active tx/rx interrupt vector */
5825 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5826 struct ixgbe_q_vector *qv = adapter->q_vector[i];
5827 if (qv->rxr_count || qv->txr_count)
5828 eics |= ((u64)1 << i);
5829 }
5830
5831 /* Cause software interrupt to ensure rx rings are cleaned */
5832 ixgbe_irq_rearm_queues(adapter, eics);
5833
5834watchdog_reschedule:
5835 /* Reset the timer */
5836 mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));
5837
5838watchdog_short_circuit:
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005839 schedule_work(&adapter->watchdog_task);
5840}
5841
5842/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005843 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
5844 * @work: pointer to work_struct containing our data
5845 **/
5846static void ixgbe_multispeed_fiber_task(struct work_struct *work)
5847{
5848 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005849 struct ixgbe_adapter,
5850 multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005851 struct ixgbe_hw *hw = &adapter->hw;
5852 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005853 bool negotiation;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005854
5855 adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
Mallikarjuna R Chilakalaa1f25322009-06-30 11:44:36 +00005856 autoneg = hw->phy.autoneg_advertised;
5857 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005858 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +00005859 hw->mac.autotry_restart = false;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005860 if (hw->mac.ops.setup_link)
5861 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005862 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5863 adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
5864}
5865
5866/**
5867 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
5868 * @work: pointer to work_struct containing our data
5869 **/
5870static void ixgbe_sfp_config_module_task(struct work_struct *work)
5871{
5872 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005873 struct ixgbe_adapter,
5874 sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005875 struct ixgbe_hw *hw = &adapter->hw;
5876 u32 err;
5877
5878 adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005879
5880 /* Time for electrical oscillations to settle down */
5881 msleep(100);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005882 err = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005883
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005884 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005885 e_dev_err("failed to initialize because an unsupported SFP+ "
5886 "module type was detected.\n");
5887 e_dev_err("Reload the driver after installing a supported "
5888 "module.\n");
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005889 unregister_netdev(adapter->netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005890 return;
5891 }
5892 hw->mac.ops.setup_sfp(hw);
5893
Tony Breeds8d1c3c02009-04-09 22:29:10 +00005894 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005895 /* This will also work for DA Twinax connections */
5896 schedule_work(&adapter->multispeed_fiber_task);
5897 adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
5898}
5899
5900/**
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005901 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
5902 * @work: pointer to work_struct containing our data
5903 **/
5904static void ixgbe_fdir_reinit_task(struct work_struct *work)
5905{
5906 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005907 struct ixgbe_adapter,
5908 fdir_reinit_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005909 struct ixgbe_hw *hw = &adapter->hw;
5910 int i;
5911
5912 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5913 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005914 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
5915 &(adapter->tx_ring[i]->state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005916 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005917 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005918 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005919 }
5920 /* Done FDIR Re-initialization, enable transmits */
5921 netif_tx_start_all_queues(adapter->netdev);
5922}
5923
John Fastabend10eec952010-02-03 14:23:32 +00005924static DEFINE_MUTEX(ixgbe_watchdog_lock);
5925
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005926/**
Alexander Duyck69888672008-09-11 20:05:39 -07005927 * ixgbe_watchdog_task - worker thread to bring link up
5928 * @work: pointer to work_struct containing our data
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005929 **/
5930static void ixgbe_watchdog_task(struct work_struct *work)
5931{
5932 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005933 struct ixgbe_adapter,
5934 watchdog_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005935 struct net_device *netdev = adapter->netdev;
5936 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend10eec952010-02-03 14:23:32 +00005937 u32 link_speed;
5938 bool link_up;
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005939 int i;
5940 struct ixgbe_ring *tx_ring;
5941 int some_tx_pending = 0;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005942
John Fastabend10eec952010-02-03 14:23:32 +00005943 mutex_lock(&ixgbe_watchdog_lock);
5944
5945 link_up = adapter->link_up;
5946 link_speed = adapter->link_speed;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005947
5948 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
5949 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005950 if (link_up) {
5951#ifdef CONFIG_DCB
5952 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5953 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005954 hw->mac.ops.fc_enable(hw, i);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005955 } else {
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005956 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005957 }
5958#else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005959 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005960#endif
5961 }
5962
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005963 if (link_up ||
5964 time_after(jiffies, (adapter->link_check_timeout +
Joe Perchese8e9f692010-09-07 21:34:53 +00005965 IXGBE_TRY_LINK_TIMEOUT))) {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005966 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005967 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005968 }
5969 adapter->link_up = link_up;
5970 adapter->link_speed = link_speed;
5971 }
Auke Kok9a799d72007-09-15 14:07:45 -07005972
5973 if (link_up) {
5974 if (!netif_carrier_ok(netdev)) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005975 bool flow_rx, flow_tx;
5976
Alexander Duyckbd508172010-11-16 19:27:03 -08005977 switch (hw->mac.type) {
5978 case ixgbe_mac_82598EB: {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005979 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5980 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005981 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5982 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005983 }
Alexander Duyckbd508172010-11-16 19:27:03 -08005984 break;
5985 case ixgbe_mac_82599EB: {
5986 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5987 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5988 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5989 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5990 }
5991 break;
5992 default:
5993 flow_tx = false;
5994 flow_rx = false;
5995 break;
5996 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005997
Emil Tantilov396e7992010-07-01 20:05:12 +00005998 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
Jeff Kirshera46e5342008-11-27 00:22:21 -08005999 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
Emil Tantilov849c4542010-06-03 16:53:41 +00006000 "10 Gbps" :
6001 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6002 "1 Gbps" : "unknown speed")),
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006003 ((flow_rx && flow_tx) ? "RX/TX" :
Emil Tantilov849c4542010-06-03 16:53:41 +00006004 (flow_rx ? "RX" :
6005 (flow_tx ? "TX" : "None"))));
Auke Kok9a799d72007-09-15 14:07:45 -07006006
6007 netif_carrier_on(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006008 } else {
6009 /* Force detection of hung controller */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006010 for (i = 0; i < adapter->num_tx_queues; i++) {
6011 tx_ring = adapter->tx_ring[i];
6012 set_check_for_tx_hang(tx_ring);
6013 }
Auke Kok9a799d72007-09-15 14:07:45 -07006014 }
6015 } else {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006016 adapter->link_up = false;
6017 adapter->link_speed = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006018 if (netif_carrier_ok(netdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006019 e_info(drv, "NIC Link is Down\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006020 netif_carrier_off(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006021 }
6022 }
6023
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006024 if (!netif_carrier_ok(netdev)) {
6025 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00006026 tx_ring = adapter->tx_ring[i];
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006027 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6028 some_tx_pending = 1;
6029 break;
6030 }
6031 }
6032
6033 if (some_tx_pending) {
6034 /* We've lost link, so the controller stops DMA,
6035 * but we've got queued Tx work that's never going
6036 * to get done, so reset controller to flush Tx.
6037 * (Do the reset outside of interrupt context).
6038 */
6039 schedule_work(&adapter->reset_task);
6040 }
6041 }
6042
Auke Kok9a799d72007-09-15 14:07:45 -07006043 ixgbe_update_stats(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006044 mutex_unlock(&ixgbe_watchdog_lock);
Auke Kok9a799d72007-09-15 14:07:45 -07006045}
6046
Auke Kok9a799d72007-09-15 14:07:45 -07006047static int ixgbe_tso(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006048 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
Hao Zheng5e09a102010-11-11 13:47:59 +00006049 u32 tx_flags, u8 *hdr_len, __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006050{
6051 struct ixgbe_adv_tx_context_desc *context_desc;
6052 unsigned int i;
6053 int err;
6054 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006055 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
6056 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006057
6058 if (skb_is_gso(skb)) {
6059 if (skb_header_cloned(skb)) {
6060 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6061 if (err)
6062 return err;
6063 }
6064 l4len = tcp_hdrlen(skb);
6065 *hdr_len += l4len;
6066
Hao Zheng5e09a102010-11-11 13:47:59 +00006067 if (protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006068 struct iphdr *iph = ip_hdr(skb);
6069 iph->tot_len = 0;
6070 iph->check = 0;
6071 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006072 iph->daddr, 0,
6073 IPPROTO_TCP,
6074 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08006075 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006076 ipv6_hdr(skb)->payload_len = 0;
6077 tcp_hdr(skb)->check =
6078 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006079 &ipv6_hdr(skb)->daddr,
6080 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07006081 }
6082
6083 i = tx_ring->next_to_use;
6084
6085 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006086 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006087
6088 /* VLAN MACLEN IPLEN */
6089 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6090 vlan_macip_lens |=
6091 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6092 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006093 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006094 *hdr_len += skb_network_offset(skb);
6095 vlan_macip_lens |=
6096 (skb_transport_header(skb) - skb_network_header(skb));
6097 *hdr_len +=
6098 (skb_transport_header(skb) - skb_network_header(skb));
6099 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6100 context_desc->seqnum_seed = 0;
6101
6102 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006103 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006104 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006105
Hao Zheng5e09a102010-11-11 13:47:59 +00006106 if (protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07006107 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
6108 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6109 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6110
6111 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006112 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07006113 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
6114 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006115 /* use index 1 for TSO */
6116 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006117 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6118
6119 tx_buffer_info->time_stamp = jiffies;
6120 tx_buffer_info->next_to_watch = i;
6121
6122 i++;
6123 if (i == tx_ring->count)
6124 i = 0;
6125 tx_ring->next_to_use = i;
6126
6127 return true;
6128 }
6129 return false;
6130}
6131
Hao Zheng5e09a102010-11-11 13:47:59 +00006132static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6133 __be16 protocol)
Joe Perches7ca647b2010-09-07 21:35:40 +00006134{
6135 u32 rtn = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00006136
6137 switch (protocol) {
6138 case cpu_to_be16(ETH_P_IP):
6139 rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
6140 switch (ip_hdr(skb)->protocol) {
6141 case IPPROTO_TCP:
6142 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6143 break;
6144 case IPPROTO_SCTP:
6145 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6146 break;
6147 }
6148 break;
6149 case cpu_to_be16(ETH_P_IPV6):
6150 /* XXX what about other V6 headers?? */
6151 switch (ipv6_hdr(skb)->nexthdr) {
6152 case IPPROTO_TCP:
6153 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6154 break;
6155 case IPPROTO_SCTP:
6156 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6157 break;
6158 }
6159 break;
6160 default:
6161 if (unlikely(net_ratelimit()))
6162 e_warn(probe, "partial checksum but proto=%x!\n",
Hao Zheng5e09a102010-11-11 13:47:59 +00006163 protocol);
Joe Perches7ca647b2010-09-07 21:35:40 +00006164 break;
6165 }
6166
6167 return rtn;
6168}
6169
Auke Kok9a799d72007-09-15 14:07:45 -07006170static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006171 struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006172 struct sk_buff *skb, u32 tx_flags,
6173 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006174{
6175 struct ixgbe_adv_tx_context_desc *context_desc;
6176 unsigned int i;
6177 struct ixgbe_tx_buffer *tx_buffer_info;
6178 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
6179
6180 if (skb->ip_summed == CHECKSUM_PARTIAL ||
6181 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
6182 i = tx_ring->next_to_use;
6183 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006184 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006185
6186 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6187 vlan_macip_lens |=
6188 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6189 vlan_macip_lens |= (skb_network_offset(skb) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006190 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006191 if (skb->ip_summed == CHECKSUM_PARTIAL)
6192 vlan_macip_lens |= (skb_transport_header(skb) -
Joe Perchese8e9f692010-09-07 21:34:53 +00006193 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07006194
6195 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6196 context_desc->seqnum_seed = 0;
6197
6198 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006199 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006200
Joe Perches7ca647b2010-09-07 21:35:40 +00006201 if (skb->ip_summed == CHECKSUM_PARTIAL)
Hao Zheng5e09a102010-11-11 13:47:59 +00006202 type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
Auke Kok9a799d72007-09-15 14:07:45 -07006203
6204 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006205 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07006206 context_desc->mss_l4len_idx = 0;
6207
6208 tx_buffer_info->time_stamp = jiffies;
6209 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006210
Auke Kok9a799d72007-09-15 14:07:45 -07006211 i++;
6212 if (i == tx_ring->count)
6213 i = 0;
6214 tx_ring->next_to_use = i;
6215
6216 return true;
6217 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006218
Auke Kok9a799d72007-09-15 14:07:45 -07006219 return false;
6220}
6221
6222static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006223 struct ixgbe_ring *tx_ring,
6224 struct sk_buff *skb, u32 tx_flags,
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006225 unsigned int first, const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006226{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006227 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006228 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00006229 unsigned int len;
6230 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07006231 unsigned int offset = 0, size, count = 0, i;
6232 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
6233 unsigned int f;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006234 unsigned int bytecount = skb->len;
6235 u16 gso_segs = 1;
Auke Kok9a799d72007-09-15 14:07:45 -07006236
6237 i = tx_ring->next_to_use;
6238
Yi Zoueacd73f2009-05-13 13:11:06 +00006239 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6240 /* excluding fcoe_crc_eof for FCoE */
6241 total -= sizeof(struct fcoe_crc_eof);
6242
6243 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07006244 while (len) {
6245 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6246 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6247
6248 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00006249 tx_buffer_info->mapped_as_page = false;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006250 tx_buffer_info->dma = dma_map_single(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006251 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00006252 size, DMA_TO_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006253 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006254 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006255 tx_buffer_info->time_stamp = jiffies;
6256 tx_buffer_info->next_to_watch = i;
6257
6258 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006259 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006260 offset += size;
6261 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006262
6263 if (len) {
6264 i++;
6265 if (i == tx_ring->count)
6266 i = 0;
6267 }
Auke Kok9a799d72007-09-15 14:07:45 -07006268 }
6269
6270 for (f = 0; f < nr_frags; f++) {
6271 struct skb_frag_struct *frag;
6272
6273 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00006274 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00006275 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07006276
6277 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00006278 i++;
6279 if (i == tx_ring->count)
6280 i = 0;
6281
Auke Kok9a799d72007-09-15 14:07:45 -07006282 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6283 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6284
6285 tx_buffer_info->length = size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006286 tx_buffer_info->dma = dma_map_page(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006287 frag->page,
6288 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00006289 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00006290 tx_buffer_info->mapped_as_page = true;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006291 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006292 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006293 tx_buffer_info->time_stamp = jiffies;
6294 tx_buffer_info->next_to_watch = i;
6295
6296 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006297 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006298 offset += size;
6299 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07006300 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006301 if (total == 0)
6302 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006303 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006304
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006305 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6306 gso_segs = skb_shinfo(skb)->gso_segs;
6307#ifdef IXGBE_FCOE
6308 /* adjust for FCoE Sequence Offload */
6309 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6310 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6311 skb_shinfo(skb)->gso_size);
6312#endif /* IXGBE_FCOE */
6313 bytecount += (gso_segs - 1) * hdr_len;
6314
6315 /* multiply data chunks by size of headers */
6316 tx_ring->tx_buffer_info[i].bytecount = bytecount;
6317 tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006318 tx_ring->tx_buffer_info[i].skb = skb;
6319 tx_ring->tx_buffer_info[first].next_to_watch = i;
6320
6321 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00006322
6323dma_error:
Emil Tantilov849c4542010-06-03 16:53:41 +00006324 e_dev_err("TX DMA map failed\n");
Alexander Duycke5a43542009-12-02 16:46:56 +00006325
6326 /* clear timestamp and dma mappings for failed tx_buffer_info map */
6327 tx_buffer_info->dma = 0;
6328 tx_buffer_info->time_stamp = 0;
6329 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006330 if (count)
6331 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006332
6333 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00006334 while (count--) {
Joe Perchese8e9f692010-09-07 21:34:53 +00006335 if (i == 0)
Alexander Duycke5a43542009-12-02 16:46:56 +00006336 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006337 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006338 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006339 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duycke5a43542009-12-02 16:46:56 +00006340 }
6341
Anton Blancharde44d38e2010-02-03 13:12:51 +00006342 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006343}
6344
Alexander Duyck84ea2592010-11-16 19:26:49 -08006345static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
Joe Perchese8e9f692010-09-07 21:34:53 +00006346 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006347{
6348 union ixgbe_adv_tx_desc *tx_desc = NULL;
6349 struct ixgbe_tx_buffer *tx_buffer_info;
6350 u32 olinfo_status = 0, cmd_type_len = 0;
6351 unsigned int i;
6352 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
6353
6354 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
6355
6356 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
6357
6358 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6359 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
6360
6361 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6362 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6363
6364 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006365 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006366
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006367 /* use index 1 context for tso */
6368 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006369 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6370 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006371 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006372
6373 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6374 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006375 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006376
Yi Zoueacd73f2009-05-13 13:11:06 +00006377 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6378 olinfo_status |= IXGBE_ADVTXD_CC;
6379 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6380 if (tx_flags & IXGBE_TX_FLAGS_FSO)
6381 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6382 }
6383
Auke Kok9a799d72007-09-15 14:07:45 -07006384 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
6385
6386 i = tx_ring->next_to_use;
6387 while (count--) {
6388 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006389 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006390 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6391 tx_desc->read.cmd_type_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00006392 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006393 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006394 i++;
6395 if (i == tx_ring->count)
6396 i = 0;
6397 }
6398
6399 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6400
6401 /*
6402 * Force memory writes to complete before letting h/w
6403 * know there are new descriptors to fetch. (Only
6404 * applicable for weak-ordered memory model archs,
6405 * such as IA-64).
6406 */
6407 wmb();
6408
6409 tx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08006410 writel(i, tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07006411}
6412
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006413static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006414 u8 queue, u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006415{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006416 struct ixgbe_atr_input atr_input;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006417 struct iphdr *iph = ip_hdr(skb);
6418 struct ethhdr *eth = (struct ethhdr *)skb->data;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006419 struct tcphdr *th;
6420 u16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006421
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006422 /* Right now, we support IPv4 w/ TCP only */
6423 if (protocol != htons(ETH_P_IP) ||
6424 iph->protocol != IPPROTO_TCP)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006425 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006426
6427 memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));
6428
6429 vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
Joe Perchese8e9f692010-09-07 21:34:53 +00006430 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006431
6432 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006433
6434 ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006435 ixgbe_atr_set_src_port_82599(&atr_input, th->dest);
6436 ixgbe_atr_set_dst_port_82599(&atr_input, th->source);
6437 ixgbe_atr_set_flex_byte_82599(&atr_input, eth->h_proto);
6438 ixgbe_atr_set_l4type_82599(&atr_input, IXGBE_ATR_L4TYPE_TCP);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006439 /* src and dst are inverted, think how the receiver sees them */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006440 ixgbe_atr_set_src_ipv4_82599(&atr_input, iph->daddr);
6441 ixgbe_atr_set_dst_ipv4_82599(&atr_input, iph->saddr);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006442
6443 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
6444 ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
6445}
6446
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006447static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006448{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006449 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006450 /* Herbert's original patch had:
6451 * smp_mb__after_netif_stop_queue();
6452 * but since that doesn't exist yet, just open code it. */
6453 smp_mb();
6454
6455 /* We need to check again in a case another CPU has just
6456 * made room available. */
6457 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6458 return -EBUSY;
6459
6460 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006461 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006462 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006463 return 0;
6464}
6465
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006466static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006467{
6468 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6469 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006470 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006471}
6472
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006473static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6474{
6475 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006476 int txq = smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006477#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006478 __be16 protocol;
6479
6480 protocol = vlan_get_protocol(skb);
6481
6482 if ((protocol == htons(ETH_P_FCOE)) ||
6483 (protocol == htons(ETH_P_FIP))) {
John Fastabend56075a92010-07-26 20:41:31 +00006484 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
6485 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6486 txq += adapter->ring_feature[RING_F_FCOE].mask;
6487 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006488#ifdef CONFIG_IXGBE_DCB
John Fastabend56075a92010-07-26 20:41:31 +00006489 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6490 txq = adapter->fcoe.up;
6491 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006492#endif
John Fastabend56075a92010-07-26 20:41:31 +00006493 }
6494 }
6495#endif
6496
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006497 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6498 while (unlikely(txq >= dev->real_num_tx_queues))
6499 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006500 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006501 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006502
John Fastabend2ea186a2010-02-27 03:28:24 -08006503 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6504 if (skb->priority == TC_PRIO_CONTROL)
6505 txq = adapter->ring_feature[RING_F_DCB].indices-1;
6506 else
6507 txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
6508 >> 13;
6509 return txq;
6510 }
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006511
6512 return skb_tx_hash(dev, skb);
6513}
6514
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006515netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006516 struct ixgbe_adapter *adapter,
6517 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006518{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006519 struct net_device *netdev = tx_ring->netdev;
Eric Dumazet60d51132009-12-08 07:22:03 +00006520 struct netdev_queue *txq;
Auke Kok9a799d72007-09-15 14:07:45 -07006521 unsigned int first;
6522 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006523 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006524 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006525 int count = 0;
6526 unsigned int f;
Hao Zheng5e09a102010-11-11 13:47:59 +00006527 __be16 protocol;
6528
6529 protocol = vlan_get_protocol(skb);
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006530
Jesse Grosseab6d182010-10-20 13:56:03 +00006531 if (vlan_tx_tag_present(skb)) {
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006532 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006533 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6534 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
Yi Zou5f715822009-12-03 11:32:44 +00006535 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006536 }
6537 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6538 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006539 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6540 skb->priority != TC_PRIO_CONTROL) {
John Fastabend2ea186a2010-02-27 03:28:24 -08006541 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6542 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6543 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006544 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006545
Yi Zou09ad1cc2009-09-03 14:56:10 +00006546#ifdef IXGBE_FCOE
John Fastabend56075a92010-07-26 20:41:31 +00006547 /* for FCoE with DCB, we force the priority to what
6548 * was specified by the switch */
6549 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
Hao Zheng5e09a102010-11-11 13:47:59 +00006550 (protocol == htons(ETH_P_FCOE) ||
6551 protocol == htons(ETH_P_FIP))) {
John Fastabend4bc091d2010-08-08 15:46:15 +00006552#ifdef CONFIG_IXGBE_DCB
6553 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6554 tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
6555 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6556 tx_flags |= ((adapter->fcoe.up << 13)
6557 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6558 }
6559#endif
Robert Loveca77cd52010-03-24 12:45:00 +00006560 /* flag for FCoE offloads */
Hao Zheng5e09a102010-11-11 13:47:59 +00006561 if (protocol == htons(ETH_P_FCOE))
Robert Loveca77cd52010-03-24 12:45:00 +00006562 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Yi Zou09ad1cc2009-09-03 14:56:10 +00006563 }
Robert Loveca77cd52010-03-24 12:45:00 +00006564#endif
6565
Yi Zoueacd73f2009-05-13 13:11:06 +00006566 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006567 if (skb_is_gso(skb) ||
6568 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006569 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6570 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006571 count++;
6572
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006573 count += TXD_USE_COUNT(skb_headlen(skb));
6574 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006575 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6576
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006577 if (ixgbe_maybe_stop_tx(tx_ring, count)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08006578 tx_ring->tx_stats.tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006579 return NETDEV_TX_BUSY;
6580 }
Auke Kok9a799d72007-09-15 14:07:45 -07006581
Auke Kok9a799d72007-09-15 14:07:45 -07006582 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006583 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6584#ifdef IXGBE_FCOE
6585 /* setup tx offload for FCoE */
6586 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6587 if (tso < 0) {
6588 dev_kfree_skb_any(skb);
6589 return NETDEV_TX_OK;
6590 }
6591 if (tso)
6592 tx_flags |= IXGBE_TX_FLAGS_FSO;
6593#endif /* IXGBE_FCOE */
6594 } else {
Hao Zheng5e09a102010-11-11 13:47:59 +00006595 if (protocol == htons(ETH_P_IP))
Yi Zoueacd73f2009-05-13 13:11:06 +00006596 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Hao Zheng5e09a102010-11-11 13:47:59 +00006597 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
6598 protocol);
Yi Zoueacd73f2009-05-13 13:11:06 +00006599 if (tso < 0) {
6600 dev_kfree_skb_any(skb);
6601 return NETDEV_TX_OK;
6602 }
6603
6604 if (tso)
6605 tx_flags |= IXGBE_TX_FLAGS_TSO;
Hao Zheng5e09a102010-11-11 13:47:59 +00006606 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
6607 protocol) &&
Yi Zoueacd73f2009-05-13 13:11:06 +00006608 (skb->ip_summed == CHECKSUM_PARTIAL))
6609 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006610 }
6611
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006612 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006613 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006614 /* add the ATR filter if ATR is on */
6615 if (tx_ring->atr_sample_rate) {
6616 ++tx_ring->atr_count;
6617 if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006618 test_bit(__IXGBE_TX_FDIR_INIT_DONE,
6619 &tx_ring->state)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006620 ixgbe_atr(adapter, skb, tx_ring->queue_index,
Hao Zheng5e09a102010-11-11 13:47:59 +00006621 tx_flags, protocol);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006622 tx_ring->atr_count = 0;
6623 }
6624 }
Eric Dumazet60d51132009-12-08 07:22:03 +00006625 txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
6626 txq->tx_bytes += skb->len;
6627 txq->tx_packets++;
Alexander Duyck84ea2592010-11-16 19:26:49 -08006628 ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006629 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006630
Alexander Duyck44df32c2009-03-31 21:34:23 +00006631 } else {
6632 dev_kfree_skb_any(skb);
6633 tx_ring->tx_buffer_info[first].time_stamp = 0;
6634 tx_ring->next_to_use = first;
6635 }
Auke Kok9a799d72007-09-15 14:07:45 -07006636
6637 return NETDEV_TX_OK;
6638}
6639
Alexander Duyck84418e32010-08-19 13:40:54 +00006640static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6641{
6642 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6643 struct ixgbe_ring *tx_ring;
6644
6645 tx_ring = adapter->tx_ring[skb->queue_mapping];
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006646 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00006647}
6648
Auke Kok9a799d72007-09-15 14:07:45 -07006649/**
Auke Kok9a799d72007-09-15 14:07:45 -07006650 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6651 * @netdev: network interface device structure
6652 * @p: pointer to an address structure
6653 *
6654 * Returns 0 on success, negative on failure
6655 **/
6656static int ixgbe_set_mac(struct net_device *netdev, void *p)
6657{
6658 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006659 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006660 struct sockaddr *addr = p;
6661
6662 if (!is_valid_ether_addr(addr->sa_data))
6663 return -EADDRNOTAVAIL;
6664
6665 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006666 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006667
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006668 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6669 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006670
6671 return 0;
6672}
6673
Ben Hutchings6b73e102009-04-29 08:08:58 +00006674static int
6675ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6676{
6677 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6678 struct ixgbe_hw *hw = &adapter->hw;
6679 u16 value;
6680 int rc;
6681
6682 if (prtad != hw->phy.mdio.prtad)
6683 return -EINVAL;
6684 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6685 if (!rc)
6686 rc = value;
6687 return rc;
6688}
6689
6690static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6691 u16 addr, u16 value)
6692{
6693 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6694 struct ixgbe_hw *hw = &adapter->hw;
6695
6696 if (prtad != hw->phy.mdio.prtad)
6697 return -EINVAL;
6698 return hw->phy.ops.write_reg(hw, addr, devad, value);
6699}
6700
6701static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6702{
6703 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6704
6705 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6706}
6707
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006708/**
6709 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006710 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006711 * @netdev: network interface device structure
6712 *
6713 * Returns non-zero on failure
6714 **/
6715static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6716{
6717 int err = 0;
6718 struct ixgbe_adapter *adapter = netdev_priv(dev);
6719 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6720
6721 if (is_valid_ether_addr(mac->san_addr)) {
6722 rtnl_lock();
6723 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6724 rtnl_unlock();
6725 }
6726 return err;
6727}
6728
6729/**
6730 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006731 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006732 * @netdev: network interface device structure
6733 *
6734 * Returns non-zero on failure
6735 **/
6736static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6737{
6738 int err = 0;
6739 struct ixgbe_adapter *adapter = netdev_priv(dev);
6740 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6741
6742 if (is_valid_ether_addr(mac->san_addr)) {
6743 rtnl_lock();
6744 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6745 rtnl_unlock();
6746 }
6747 return err;
6748}
6749
Auke Kok9a799d72007-09-15 14:07:45 -07006750#ifdef CONFIG_NET_POLL_CONTROLLER
6751/*
6752 * Polling 'interrupt' - used by things like netconsole to send skbs
6753 * without having to re-enable interrupts. It's not called while
6754 * the interrupt routine is executing.
6755 */
6756static void ixgbe_netpoll(struct net_device *netdev)
6757{
6758 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006759 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006760
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006761 /* if interface is down do nothing */
6762 if (test_bit(__IXGBE_DOWN, &adapter->state))
6763 return;
6764
Auke Kok9a799d72007-09-15 14:07:45 -07006765 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006766 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6767 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
6768 for (i = 0; i < num_q_vectors; i++) {
6769 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6770 ixgbe_msix_clean_many(0, q_vector);
6771 }
6772 } else {
6773 ixgbe_intr(adapter->pdev->irq, netdev);
6774 }
Auke Kok9a799d72007-09-15 14:07:45 -07006775 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006776}
6777#endif
6778
Eric Dumazetde1036b2010-10-20 23:00:04 +00006779static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6780 struct rtnl_link_stats64 *stats)
6781{
6782 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6783 int i;
6784
6785 /* accurate rx/tx bytes/packets stats */
6786 dev_txq_stats_fold(netdev, stats);
Eric Dumazet1a515022010-11-16 19:26:42 -08006787 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006788 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006789 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006790 u64 bytes, packets;
6791 unsigned int start;
6792
Eric Dumazet1a515022010-11-16 19:26:42 -08006793 if (ring) {
6794 do {
6795 start = u64_stats_fetch_begin_bh(&ring->syncp);
6796 packets = ring->stats.packets;
6797 bytes = ring->stats.bytes;
6798 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6799 stats->rx_packets += packets;
6800 stats->rx_bytes += bytes;
6801 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006802 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006803 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006804 /* following stats updated by ixgbe_watchdog_task() */
6805 stats->multicast = netdev->stats.multicast;
6806 stats->rx_errors = netdev->stats.rx_errors;
6807 stats->rx_length_errors = netdev->stats.rx_length_errors;
6808 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6809 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6810 return stats;
6811}
6812
6813
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006814static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00006815 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006816 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08006817 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006818 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00006819 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006820 .ndo_set_multicast_list = ixgbe_set_rx_mode,
6821 .ndo_validate_addr = eth_validate_addr,
6822 .ndo_set_mac_address = ixgbe_set_mac,
6823 .ndo_change_mtu = ixgbe_change_mtu,
6824 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006825 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
6826 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00006827 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00006828 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
6829 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
6830 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
6831 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00006832 .ndo_get_stats64 = ixgbe_get_stats64,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006833#ifdef CONFIG_NET_POLL_CONTROLLER
6834 .ndo_poll_controller = ixgbe_netpoll,
6835#endif
Yi Zou332d4a72009-05-13 13:11:53 +00006836#ifdef IXGBE_FCOE
6837 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
6838 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00006839 .ndo_fcoe_enable = ixgbe_fcoe_enable,
6840 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00006841 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00006842#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006843};
6844
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006845static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
6846 const struct ixgbe_info *ii)
6847{
6848#ifdef CONFIG_PCI_IOV
6849 struct ixgbe_hw *hw = &adapter->hw;
6850 int err;
6851
6852 if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
6853 return;
6854
6855 /* The 82599 supports up to 64 VFs per physical function
6856 * but this implementation limits allocation to 63 so that
6857 * basic networking resources are still available to the
6858 * physical function
6859 */
6860 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
6861 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
6862 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
6863 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006864 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006865 goto err_novfs;
6866 }
6867 /* If call to enable VFs succeeded then allocate memory
6868 * for per VF control structures.
6869 */
6870 adapter->vfinfo =
6871 kcalloc(adapter->num_vfs,
6872 sizeof(struct vf_data_storage), GFP_KERNEL);
6873 if (adapter->vfinfo) {
6874 /* Now that we're sure SR-IOV is enabled
6875 * and memory allocated set up the mailbox parameters
6876 */
6877 ixgbe_init_mbx_params_pf(hw);
6878 memcpy(&hw->mbx.ops, ii->mbx_ops,
6879 sizeof(hw->mbx.ops));
6880
6881 /* Disable RSC when in SR-IOV mode */
6882 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
6883 IXGBE_FLAG2_RSC_ENABLED);
6884 return;
6885 }
6886
6887 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00006888 e_err(probe, "Unable to allocate memory for VF Data Storage - "
6889 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006890 pci_disable_sriov(adapter->pdev);
6891
6892err_novfs:
6893 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
6894 adapter->num_vfs = 0;
6895#endif /* CONFIG_PCI_IOV */
6896}
6897
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006898/**
Auke Kok9a799d72007-09-15 14:07:45 -07006899 * ixgbe_probe - Device Initialization Routine
6900 * @pdev: PCI device information struct
6901 * @ent: entry in ixgbe_pci_tbl
6902 *
6903 * Returns 0 on success, negative on failure
6904 *
6905 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
6906 * The OS initialization, configuring of the adapter private structure,
6907 * and a hardware reset occur.
6908 **/
6909static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006910 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07006911{
6912 struct net_device *netdev;
6913 struct ixgbe_adapter *adapter = NULL;
6914 struct ixgbe_hw *hw;
6915 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07006916 static int cards_found;
6917 int i, err, pci_using_dac;
John Fastabendc85a2612010-02-25 23:15:21 +00006918 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00006919#ifdef IXGBE_FCOE
6920 u16 device_caps;
6921#endif
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006922 u32 part_num, eec;
Auke Kok9a799d72007-09-15 14:07:45 -07006923
Andy Gospodarekbded64a2010-07-21 06:40:31 +00006924 /* Catch broken hardware that put the wrong VF device ID in
6925 * the PCIe SR-IOV capability.
6926 */
6927 if (pdev->is_virtfn) {
6928 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
6929 pci_name(pdev), pdev->vendor, pdev->device);
6930 return -EINVAL;
6931 }
6932
gouji-new9ce77662009-05-06 10:44:45 +00006933 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006934 if (err)
6935 return err;
6936
Nick Nunley1b507732010-04-27 13:10:27 +00006937 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
6938 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07006939 pci_using_dac = 1;
6940 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00006941 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006942 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00006943 err = dma_set_coherent_mask(&pdev->dev,
6944 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006945 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006946 dev_err(&pdev->dev,
6947 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006948 goto err_dma;
6949 }
6950 }
6951 pci_using_dac = 0;
6952 }
6953
gouji-new9ce77662009-05-06 10:44:45 +00006954 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006955 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07006956 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006957 dev_err(&pdev->dev,
6958 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07006959 goto err_pci_reg;
6960 }
6961
Frans Pop19d5afd2009-10-02 10:04:12 -07006962 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006963
Auke Kok9a799d72007-09-15 14:07:45 -07006964 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07006965 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006966
John Fastabendc85a2612010-02-25 23:15:21 +00006967 if (ii->mac == ixgbe_mac_82598EB)
6968 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
6969 else
6970 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
6971
6972 indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
6973#ifdef IXGBE_FCOE
6974 indices += min_t(unsigned int, num_possible_cpus(),
6975 IXGBE_MAX_FCOE_INDICES);
6976#endif
John Fastabendc85a2612010-02-25 23:15:21 +00006977 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07006978 if (!netdev) {
6979 err = -ENOMEM;
6980 goto err_alloc_etherdev;
6981 }
6982
Auke Kok9a799d72007-09-15 14:07:45 -07006983 SET_NETDEV_DEV(netdev, &pdev->dev);
6984
Auke Kok9a799d72007-09-15 14:07:45 -07006985 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08006986 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006987
6988 adapter->netdev = netdev;
6989 adapter->pdev = pdev;
6990 hw = &adapter->hw;
6991 hw->back = adapter;
6992 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
6993
Jeff Kirsher05857982008-09-11 19:57:00 -07006994 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00006995 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07006996 if (!hw->hw_addr) {
6997 err = -EIO;
6998 goto err_ioremap;
6999 }
7000
7001 for (i = 1; i <= 5; i++) {
7002 if (pci_resource_len(pdev, i) == 0)
7003 continue;
7004 }
7005
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007006 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007007 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007008 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9a799d72007-09-15 14:07:45 -07007009 strcpy(netdev->name, pci_name(pdev));
7010
Auke Kok9a799d72007-09-15 14:07:45 -07007011 adapter->bd_number = cards_found;
7012
Auke Kok9a799d72007-09-15 14:07:45 -07007013 /* Setup hw api */
7014 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007015 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007016
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007017 /* EEPROM */
7018 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7019 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7020 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7021 if (!(eec & (1 << 8)))
7022 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7023
7024 /* PHY */
7025 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007026 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007027 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7028 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7029 hw->phy.mdio.mmds = 0;
7030 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7031 hw->phy.mdio.dev = netdev;
7032 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7033 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007034
7035 /* set up this timer and work struct before calling get_invariants
7036 * which might start the timer
7037 */
7038 init_timer(&adapter->sfp_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007039 adapter->sfp_timer.function = ixgbe_sfp_timer;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007040 adapter->sfp_timer.data = (unsigned long) adapter;
7041
7042 INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007043
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007044 /* multispeed fiber has its own tasklet, called from GPI SDP1 context */
7045 INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);
7046
7047 /* a new SFP+ module arrival, called from GPI SDP2 context */
7048 INIT_WORK(&adapter->sfp_config_module_task,
Joe Perchese8e9f692010-09-07 21:34:53 +00007049 ixgbe_sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007050
Don Skidmore8ca783a2009-05-26 20:40:47 -07007051 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007052
7053 /* setup the private structure */
7054 err = ixgbe_sw_init(adapter);
7055 if (err)
7056 goto err_sw_init;
7057
Don Skidmoree86bff02010-02-11 04:14:08 +00007058 /* Make it possible the adapter to be woken up via WOL */
7059 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
7060 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7061
Don Skidmorebf069c92009-05-07 10:39:54 +00007062 /*
7063 * If there is a fan on this device and it has failed log the
7064 * failure.
7065 */
7066 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7067 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7068 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007069 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007070 }
7071
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007072 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007073 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007074 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007075 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007076 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7077 hw->mac.type == ixgbe_mac_82598EB) {
7078 /*
7079 * Start a kernel thread to watch for a module to arrive.
7080 * Only do this for 82598, since 82599 will generate
7081 * interrupts on module arrival.
7082 */
7083 set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7084 mod_timer(&adapter->sfp_timer,
7085 round_jiffies(jiffies + (2 * HZ)));
7086 err = 0;
7087 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007088 e_dev_err("failed to initialize because an unsupported SFP+ "
7089 "module type was detected.\n");
7090 e_dev_err("Reload the driver after installing a supported "
7091 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007092 goto err_sw_init;
7093 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007094 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007095 goto err_sw_init;
7096 }
7097
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007098 ixgbe_probe_vf(adapter, ii);
7099
Emil Tantilov396e7992010-07-01 20:05:12 +00007100 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007101 NETIF_F_IP_CSUM |
7102 NETIF_F_HW_VLAN_TX |
7103 NETIF_F_HW_VLAN_RX |
7104 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07007105
Jesse Brandeburge9990a92008-08-26 04:27:24 -07007106 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007107 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07007108 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08007109 netdev->features |= NETIF_F_GRO;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007110
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007111 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
7112 netdev->features |= NETIF_F_SCTP_CSUM;
7113
Jeff Kirsherad31c402008-06-05 04:05:30 -07007114 netdev->vlan_features |= NETIF_F_TSO;
7115 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007116 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007117 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007118 netdev->vlan_features |= NETIF_F_SG;
7119
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007120 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7121 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7122 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007123 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
7124 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
7125
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007126#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007127 netdev->dcbnl_ops = &dcbnl_ops;
7128#endif
7129
Yi Zoueacd73f2009-05-13 13:11:06 +00007130#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007131 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007132 if (hw->mac.ops.get_device_caps) {
7133 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007134 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7135 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007136 }
7137 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007138 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7139 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7140 netdev->vlan_features |= NETIF_F_FSO;
7141 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7142 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007143#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007144 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007145 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007146 netdev->vlan_features |= NETIF_F_HIGHDMA;
7147 }
Auke Kok9a799d72007-09-15 14:07:45 -07007148
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007149 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007150 netdev->features |= NETIF_F_LRO;
7151
Auke Kok9a799d72007-09-15 14:07:45 -07007152 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007153 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007154 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007155 err = -EIO;
7156 goto err_eeprom;
7157 }
7158
7159 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7160 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7161
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007162 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007163 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007164 err = -EIO;
7165 goto err_eeprom;
7166 }
7167
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007168 /* power down the optics */
Alexander Duycke3de4b72010-11-16 19:27:11 -08007169 if (hw->phy.multispeed_fiber && hw->mac.ops.disable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007170 hw->mac.ops.disable_tx_laser(hw);
7171
Auke Kok9a799d72007-09-15 14:07:45 -07007172 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007173 adapter->watchdog_timer.function = ixgbe_watchdog;
Auke Kok9a799d72007-09-15 14:07:45 -07007174 adapter->watchdog_timer.data = (unsigned long)adapter;
7175
7176 INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07007177 INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007178
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007179 err = ixgbe_init_interrupt_scheme(adapter);
7180 if (err)
7181 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007182
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007183 switch (pdev->device) {
Alexander Duyck50d6c682010-11-16 19:27:05 -08007184 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7185 /* All except this subdevice support WOL */
7186 if (pdev->subsystem_device ==
7187 IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ) {
7188 adapter->wol = 0;
7189 break;
7190 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007191 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00007192 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
Joe Perchese8e9f692010-09-07 21:34:53 +00007193 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007194 break;
7195 default:
7196 adapter->wol = 0;
7197 break;
7198 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007199 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7200
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007201 /* pick up the PCI bus settings for reporting later */
7202 hw->mac.ops.get_bus_info(hw);
7203
Auke Kok9a799d72007-09-15 14:07:45 -07007204 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007205 e_dev_info("(PCI Express:%s:%s) %pM\n",
Joe Perchese8e9f692010-09-07 21:34:53 +00007206 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
7207 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
7208 "Unknown"),
7209 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7210 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7211 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7212 "Unknown"),
7213 netdev->dev_addr);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007214 ixgbe_read_pba_num_generic(hw, &part_num);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007215 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Emil Tantilov849c4542010-06-03 16:53:41 +00007216 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, "
7217 "PBA No: %06x-%03x\n",
7218 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7219 (part_num >> 8), (part_num & 0xff));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007220 else
Emil Tantilov849c4542010-06-03 16:53:41 +00007221 e_dev_info("MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
7222 hw->mac.type, hw->phy.type,
7223 (part_num >> 8), (part_num & 0xff));
Auke Kok9a799d72007-09-15 14:07:45 -07007224
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007225 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007226 e_dev_warn("PCI-Express bandwidth available for this card is "
7227 "not sufficient for optimal performance.\n");
7228 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7229 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007230 }
7231
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007232 /* save off EEPROM version number */
7233 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7234
Auke Kok9a799d72007-09-15 14:07:45 -07007235 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007236 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007237
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007238 if (err == IXGBE_ERR_EEPROM_VERSION) {
7239 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007240 e_dev_warn("This device is a pre-production adapter/LOM. "
7241 "Please be aware there may be issues associated "
7242 "with your hardware. If you are experiencing "
7243 "problems please contact your Intel or hardware "
7244 "representative who provided you with this "
7245 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007246 }
Auke Kok9a799d72007-09-15 14:07:45 -07007247 strcpy(netdev->name, "eth%d");
7248 err = register_netdev(netdev);
7249 if (err)
7250 goto err_register;
7251
Jesse Brandeburg54386462009-04-17 20:44:27 +00007252 /* carrier off reporting is important to ethtool even BEFORE open */
7253 netif_carrier_off(netdev);
7254
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007255 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7256 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7257 INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);
7258
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007259 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Joe Perchese8e9f692010-09-07 21:34:53 +00007260 INIT_WORK(&adapter->check_overtemp_task,
7261 ixgbe_check_overtemp_task);
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007262#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007263 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007264 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007265 ixgbe_setup_dca(adapter);
7266 }
7267#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007268 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007269 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007270 for (i = 0; i < adapter->num_vfs; i++)
7271 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7272 }
7273
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007274 /* add san mac addr to netdev */
7275 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007276
Emil Tantilov849c4542010-06-03 16:53:41 +00007277 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007278 cards_found++;
7279 return 0;
7280
7281err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007282 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007283 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007284err_sw_init:
7285err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007286 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7287 ixgbe_disable_sriov(adapter);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007288 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7289 del_timer_sync(&adapter->sfp_timer);
7290 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007291 cancel_work_sync(&adapter->multispeed_fiber_task);
7292 cancel_work_sync(&adapter->sfp_config_module_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007293 iounmap(hw->hw_addr);
7294err_ioremap:
7295 free_netdev(netdev);
7296err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007297 pci_release_selected_regions(pdev,
7298 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007299err_pci_reg:
7300err_dma:
7301 pci_disable_device(pdev);
7302 return err;
7303}
7304
7305/**
7306 * ixgbe_remove - Device Removal Routine
7307 * @pdev: PCI device information struct
7308 *
7309 * ixgbe_remove is called by the PCI subsystem to alert the driver
7310 * that it should release a PCI device. The could be caused by a
7311 * Hot-Plug event, or because the driver is going to be removed from
7312 * memory.
7313 **/
7314static void __devexit ixgbe_remove(struct pci_dev *pdev)
7315{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007316 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7317 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007318
7319 set_bit(__IXGBE_DOWN, &adapter->state);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007320 /* clear the module not found bit to make sure the worker won't
7321 * reschedule
7322 */
7323 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007324 del_timer_sync(&adapter->watchdog_timer);
7325
Donald Skidmorec4900be2008-11-20 21:11:42 -08007326 del_timer_sync(&adapter->sfp_timer);
7327 cancel_work_sync(&adapter->watchdog_task);
7328 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007329 cancel_work_sync(&adapter->multispeed_fiber_task);
7330 cancel_work_sync(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007331 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7332 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7333 cancel_work_sync(&adapter->fdir_reinit_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007334 flush_scheduled_work();
7335
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007336#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007337 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7338 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7339 dca_remove_requester(&pdev->dev);
7340 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7341 }
7342
7343#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007344#ifdef IXGBE_FCOE
7345 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7346 ixgbe_cleanup_fcoe(adapter);
7347
7348#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007349
7350 /* remove the added san mac */
7351 ixgbe_del_sanmac_netdev(netdev);
7352
Donald Skidmorec4900be2008-11-20 21:11:42 -08007353 if (netdev->reg_state == NETREG_REGISTERED)
7354 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007355
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007356 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7357 ixgbe_disable_sriov(adapter);
7358
Alexander Duyck7a921c92009-05-06 10:43:28 +00007359 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007360
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007361 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007362
7363 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007364 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007365 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007366
Emil Tantilov849c4542010-06-03 16:53:41 +00007367 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007368
Auke Kok9a799d72007-09-15 14:07:45 -07007369 free_netdev(netdev);
7370
Frans Pop19d5afd2009-10-02 10:04:12 -07007371 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007372
Auke Kok9a799d72007-09-15 14:07:45 -07007373 pci_disable_device(pdev);
7374}
7375
7376/**
7377 * ixgbe_io_error_detected - called when PCI error is detected
7378 * @pdev: Pointer to PCI device
7379 * @state: The current pci connection state
7380 *
7381 * This function is called after a PCI bus error affecting
7382 * this device has been detected.
7383 */
7384static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007385 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007386{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007387 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7388 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007389
7390 netif_device_detach(netdev);
7391
Breno Leitao3044b8d2009-05-06 10:44:26 +00007392 if (state == pci_channel_io_perm_failure)
7393 return PCI_ERS_RESULT_DISCONNECT;
7394
Auke Kok9a799d72007-09-15 14:07:45 -07007395 if (netif_running(netdev))
7396 ixgbe_down(adapter);
7397 pci_disable_device(pdev);
7398
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007399 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007400 return PCI_ERS_RESULT_NEED_RESET;
7401}
7402
7403/**
7404 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7405 * @pdev: Pointer to PCI device
7406 *
7407 * Restart the card from scratch, as if from a cold-boot.
7408 */
7409static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7410{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007411 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007412 pci_ers_result_t result;
7413 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007414
gouji-new9ce77662009-05-06 10:44:45 +00007415 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007416 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007417 result = PCI_ERS_RESULT_DISCONNECT;
7418 } else {
7419 pci_set_master(pdev);
7420 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007421 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007422
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007423 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007424
7425 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007426 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007427 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007428 }
Auke Kok9a799d72007-09-15 14:07:45 -07007429
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007430 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7431 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007432 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7433 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007434 /* non-fatal, continue */
7435 }
Auke Kok9a799d72007-09-15 14:07:45 -07007436
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007437 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007438}
7439
7440/**
7441 * ixgbe_io_resume - called when traffic can start flowing again.
7442 * @pdev: Pointer to PCI device
7443 *
7444 * This callback is called when the error recovery driver tells us that
7445 * its OK to resume normal operation.
7446 */
7447static void ixgbe_io_resume(struct pci_dev *pdev)
7448{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007449 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7450 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007451
7452 if (netif_running(netdev)) {
7453 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007454 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007455 return;
7456 }
7457 }
7458
7459 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007460}
7461
7462static struct pci_error_handlers ixgbe_err_handler = {
7463 .error_detected = ixgbe_io_error_detected,
7464 .slot_reset = ixgbe_io_slot_reset,
7465 .resume = ixgbe_io_resume,
7466};
7467
7468static struct pci_driver ixgbe_driver = {
7469 .name = ixgbe_driver_name,
7470 .id_table = ixgbe_pci_tbl,
7471 .probe = ixgbe_probe,
7472 .remove = __devexit_p(ixgbe_remove),
7473#ifdef CONFIG_PM
7474 .suspend = ixgbe_suspend,
7475 .resume = ixgbe_resume,
7476#endif
7477 .shutdown = ixgbe_shutdown,
7478 .err_handler = &ixgbe_err_handler
7479};
7480
7481/**
7482 * ixgbe_init_module - Driver Registration Routine
7483 *
7484 * ixgbe_init_module is the first routine called when the driver is
7485 * loaded. All it does is register with the PCI subsystem.
7486 **/
7487static int __init ixgbe_init_module(void)
7488{
7489 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007490 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007491 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007492
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007493#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007494 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007495#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007496
Auke Kok9a799d72007-09-15 14:07:45 -07007497 ret = pci_register_driver(&ixgbe_driver);
7498 return ret;
7499}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007500
Auke Kok9a799d72007-09-15 14:07:45 -07007501module_init(ixgbe_init_module);
7502
7503/**
7504 * ixgbe_exit_module - Driver Exit Cleanup Routine
7505 *
7506 * ixgbe_exit_module is called just before the driver is removed
7507 * from memory.
7508 **/
7509static void __exit ixgbe_exit_module(void)
7510{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007511#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007512 dca_unregister_notify(&dca_notifier);
7513#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007514 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007515 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007516}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007517
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007518#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007519static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007520 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007521{
7522 int ret_val;
7523
7524 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007525 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007526
7527 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7528}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007529
Alexander Duyckb4533682009-03-31 21:32:42 +00007530#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007531
Alexander Duyckb4533682009-03-31 21:32:42 +00007532/**
Emil Tantilov849c4542010-06-03 16:53:41 +00007533 * ixgbe_get_hw_dev return device
Alexander Duyckb4533682009-03-31 21:32:42 +00007534 * used by hardware layer to print debugging information
7535 **/
Emil Tantilov849c4542010-06-03 16:53:41 +00007536struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
Alexander Duyckb4533682009-03-31 21:32:42 +00007537{
7538 struct ixgbe_adapter *adapter = hw->back;
Emil Tantilov849c4542010-06-03 16:53:41 +00007539 return adapter->netdev;
Alexander Duyckb4533682009-03-31 21:32:42 +00007540}
7541
Auke Kok9a799d72007-09-15 14:07:45 -07007542module_exit(ixgbe_exit_module);
7543
7544/* ixgbe_main.c */