blob: bbdca5edcfbff9b42a5e20aa3833cc04e42e0cba [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080025#include "common.h"
26
27/*
28 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
29 * should rely on this file or its contents.
30 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujith394cf0a2009-02-09 13:26:54 +053032struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith394cf0a2009-02-09 13:26:54 +053034/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Ming Lei13bda122009-12-29 22:57:28 +080036#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053037 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080038 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053039 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080040 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & 0xffffffff) : \
42 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070043
Sujith394cf0a2009-02-09 13:26:54 +053044/* increment with wrap-around */
45#define INCR(_l, _sz) do { \
46 (_l)++; \
47 (_l) &= ((_sz) - 1); \
48 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070049
Sujith394cf0a2009-02-09 13:26:54 +053050/* decrement with wrap-around */
51#define DECR(_l, _sz) do { \
52 (_l)--; \
53 (_l) &= ((_sz) - 1); \
54 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Sujith394cf0a2009-02-09 13:26:54 +053056#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
Sujith394cf0a2009-02-09 13:26:54 +053058#define TSF_TO_TU(_h,_l) \
59 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
60
61#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
62
Sujith394cf0a2009-02-09 13:26:54 +053063struct ath_config {
64 u32 ath_aggr_prot;
65 u16 txpowlimit;
66 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067};
68
Sujith394cf0a2009-02-09 13:26:54 +053069/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053074 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053075 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
Sujitha119cc42009-03-30 15:28:38 +053081#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
Sujith394cf0a2009-02-09 13:26:54 +053085/**
86 * enum buffer_type - Buffer type flags
87 *
88 * @BUF_HT: Send this buffer using HT capabilities
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
92 * @BUF_RETRY: Indicates whether the buffer is retried
93 * @BUF_XRETRY: To denote excessive retries of the buffer
94 */
95enum buffer_type {
96 BUF_HT = BIT(1),
97 BUF_AMPDU = BIT(2),
98 BUF_AGGR = BIT(3),
99 BUF_RETRY = BIT(4),
100 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101};
102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define bf_nframes bf_state.bfs_nframes
104#define bf_al bf_state.bfs_al
105#define bf_frmlen bf_state.bfs_frmlen
106#define bf_retries bf_state.bfs_retries
107#define bf_seqno bf_state.bfs_seqno
108#define bf_tidno bf_state.bfs_tidno
109#define bf_keyix bf_state.bfs_keyix
110#define bf_keytype bf_state.bfs_keytype
111#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
112#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
113#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
114#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
115#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700116
Sujith394cf0a2009-02-09 13:26:54 +0530117struct ath_descdma {
Sujith17d79042009-02-09 13:27:03 +0530118 struct ath_desc *dd_desc;
119 dma_addr_t dd_desc_paddr;
120 u32 dd_desc_len;
121 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530122};
123
124int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
125 struct list_head *head, const char *name,
126 int nbuf, int ndesc);
127void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
128 struct list_head *head);
129
130/***********/
131/* RX / TX */
132/***********/
133
134#define ATH_MAX_ANTENNA 3
135#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530136#define ATH_TXBUF 512
137#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530138#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530139
140#define TID_TO_WME_AC(_tid) \
141 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
142 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
143 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
144 WME_AC_VO)
145
Sujith394cf0a2009-02-09 13:26:54 +0530146#define ADDBA_EXCHANGE_ATTEMPTS 10
147#define ATH_AGGR_DELIM_SZ 4
148#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
149/* number of delimiters for encryption padding */
150#define ATH_AGGR_ENCRYPTDELIM 10
151/* minimum h/w qdepth to be sustained to maximize aggregation */
152#define ATH_AGGR_MIN_QDEPTH 2
153#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530154
155#define IEEE80211_SEQ_SEQ_SHIFT 4
156#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530157#define IEEE80211_WEP_IVLEN 3
158#define IEEE80211_WEP_KIDLEN 1
159#define IEEE80211_WEP_CRCLEN 4
160#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
161 (IEEE80211_WEP_IVLEN + \
162 IEEE80211_WEP_KIDLEN + \
163 IEEE80211_WEP_CRCLEN))
164
165/* return whether a bit at index _n in bitmap _bm is set
166 * _sz is the size of the bitmap */
167#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
168 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
169
170/* return block-ack bitmap index given sequence and starting sequence */
171#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
172
173/* returns delimiter padding required given the packet length */
174#define ATH_AGGR_GET_NDELIM(_len) \
175 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
176 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
177
178#define BAW_WITHIN(_start, _bawsz, _seqno) \
179 ((((_seqno) - (_start)) & 4095) < (_bawsz))
180
181#define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
182#define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
183#define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
184#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
185
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400186#define ATH_TX_COMPLETE_POLL_INT 1000
187
Sujith394cf0a2009-02-09 13:26:54 +0530188enum ATH_AGGR_STATUS {
189 ATH_AGGR_DONE,
190 ATH_AGGR_BAW_CLOSED,
191 ATH_AGGR_LIMITED,
192};
193
194struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530195 u32 axq_qnum;
196 u32 *axq_link;
197 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530198 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530199 u32 axq_depth;
Sujith17d79042009-02-09 13:27:03 +0530200 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400201 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530202 struct list_head axq_acq;
203};
204
205#define AGGR_CLEANUP BIT(1)
206#define AGGR_ADDBA_COMPLETE BIT(2)
207#define AGGR_ADDBA_PROGRESS BIT(3)
208
Sujith394cf0a2009-02-09 13:26:54 +0530209struct ath_tx_control {
210 struct ath_txq *txq;
211 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200212 enum ath9k_internal_frame_type frame_type;
Sujith394cf0a2009-02-09 13:26:54 +0530213};
214
Sujith394cf0a2009-02-09 13:26:54 +0530215#define ATH_TX_ERROR 0x01
216#define ATH_TX_XRETRY 0x02
217#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530218
Sujith394cf0a2009-02-09 13:26:54 +0530219struct ath_tx {
220 u16 seq_no;
221 u32 txqsetup;
222 int hwq_map[ATH9K_WME_AC_VO+1];
223 spinlock_t txbuflock;
224 struct list_head txbuf;
225 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
226 struct ath_descdma txdma;
227};
228
229struct ath_rx {
230 u8 defant;
231 u8 rxotherant;
232 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530233 unsigned int rxfilter;
234 spinlock_t rxflushlock;
235 spinlock_t rxbuflock;
236 struct list_head rxbuf;
237 struct ath_descdma rxdma;
238};
239
240int ath_startrecv(struct ath_softc *sc);
241bool ath_stoprecv(struct ath_softc *sc);
242void ath_flushrecv(struct ath_softc *sc);
243u32 ath_calcrxfilter(struct ath_softc *sc);
244int ath_rx_init(struct ath_softc *sc, int nbufs);
245void ath_rx_cleanup(struct ath_softc *sc);
246int ath_rx_tasklet(struct ath_softc *sc, int flush);
247struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
248void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
249int ath_tx_setup(struct ath_softc *sc, int haltype);
250void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
251void ath_draintxq(struct ath_softc *sc,
252 struct ath_txq *txq, bool retry_tx);
253void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
254void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
255void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
256int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530257void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530258struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
259int ath_txq_update(struct ath_softc *sc, int qnum,
260 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200261int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530262 struct ath_tx_control *txctl);
263void ath_tx_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200264void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530265bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
Sujithf83da962009-07-23 15:32:37 +0530266void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
267 u16 tid, u16 *ssn);
268void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530269void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
270
271/********/
Sujith17d79042009-02-09 13:27:03 +0530272/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530273/********/
274
Sujith17d79042009-02-09 13:27:03 +0530275struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530276 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200277 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530278 enum nl80211_iftype av_opmode;
279 struct ath_buf *av_bcbuf;
280 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200281 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530282};
283
284/*******************/
285/* Beacon Handling */
286/*******************/
287
288/*
289 * Regardless of the number of beacons we stagger, (i.e. regardless of the
290 * number of BSSIDs) if a given beacon does not go out even after waiting this
291 * number of beacon intervals, the game's up.
292 */
293#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200294#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530295#define ATH_DEFAULT_BINTVAL 100 /* TU */
296#define ATH_DEFAULT_BMISS_LIMIT 10
297#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
298
299struct ath_beacon_config {
300 u16 beacon_interval;
301 u16 listen_interval;
302 u16 dtim_period;
303 u16 bmiss_timeout;
304 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530305};
306
Sujith394cf0a2009-02-09 13:26:54 +0530307struct ath_beacon {
308 enum {
309 OK, /* no change needed */
310 UPDATE, /* update pending */
311 COMMIT /* beacon sent, commit change */
312 } updateslot; /* slot time update fsm */
313
314 u32 beaconq;
315 u32 bmisscnt;
316 u32 ast_be_xmit;
317 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200318 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200319 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530320 int slottime;
321 int slotupdate;
322 struct ath9k_tx_queue_info beacon_qi;
323 struct ath_descdma bdma;
324 struct ath_txq *cabq;
325 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700326};
327
Sujith9fc9ab02009-03-03 10:16:51 +0530328void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200329void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200330int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530331void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530332int ath_beaconq_config(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700333
Sujith394cf0a2009-02-09 13:26:54 +0530334/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530335/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530336/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530337
Sujith20977d32009-02-20 15:13:28 +0530338#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
339#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
340#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
341#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
342#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530343
Sujith0fca65c2010-01-08 10:36:00 +0530344/**********/
345/* BTCOEX */
346/**********/
347
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700348/* Defines the BT AR_BT_COEX_WGHT used */
349enum ath_stomp_type {
350 ATH_BTCOEX_NO_STOMP,
351 ATH_BTCOEX_STOMP_ALL,
352 ATH_BTCOEX_STOMP_LOW,
353 ATH_BTCOEX_STOMP_NONE
354};
355
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700356struct ath_btcoex {
357 bool hw_timer_enabled;
358 spinlock_t btcoex_lock;
359 struct timer_list period_timer; /* Timer for BT period */
360 u32 bt_priority_cnt;
361 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700362 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700363 u32 btcoex_no_stomp; /* in usec */
364 u32 btcoex_period; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700365 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700366};
367
Sujith0fca65c2010-01-08 10:36:00 +0530368int ath_init_btcoex_timer(struct ath_softc *sc);
369void ath9k_btcoex_timer_resume(struct ath_softc *sc);
370void ath9k_btcoex_timer_pause(struct ath_softc *sc);
371
Sujith394cf0a2009-02-09 13:26:54 +0530372/********************/
373/* LED Control */
374/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530375
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530376#define ATH_LED_PIN_DEF 1
377#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530378#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
379#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530380
Sujith394cf0a2009-02-09 13:26:54 +0530381enum ath_led_type {
382 ATH_LED_RADIO,
383 ATH_LED_ASSOC,
384 ATH_LED_TX,
385 ATH_LED_RX
386};
Sujithf1dc5602008-10-29 10:16:30 +0530387
Sujith394cf0a2009-02-09 13:26:54 +0530388struct ath_led {
389 struct ath_softc *sc;
390 struct led_classdev led_cdev;
391 enum ath_led_type led_type;
392 char name[32];
393 bool registered;
394};
Sujithf1dc5602008-10-29 10:16:30 +0530395
Sujith0fca65c2010-01-08 10:36:00 +0530396void ath_init_leds(struct ath_softc *sc);
397void ath_deinit_leds(struct ath_softc *sc);
398
Sujith394cf0a2009-02-09 13:26:54 +0530399/********************/
400/* Main driver core */
401/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530402
Sujith394cf0a2009-02-09 13:26:54 +0530403/*
404 * Default cache line size, in bytes.
405 * Used when PCI device not fully initialized by bootrom/BIOS
406*/
407#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530408#define ATH_REGCLASSIDS_MAX 10
409#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
410#define ATH_MAX_SW_RETRIES 10
411#define ATH_CHAN_MAX 255
412#define IEEE80211_WEP_NKID 4 /* number of key ids */
413
Sujith394cf0a2009-02-09 13:26:54 +0530414#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530415#define ATH_RATE_DUMMY_MARKER 0
416
Sujithb238e902009-03-03 10:16:56 +0530417#define SC_OP_INVALID BIT(0)
418#define SC_OP_BEACONS BIT(1)
419#define SC_OP_RXAGGR BIT(2)
420#define SC_OP_TXAGGR BIT(3)
Sujithbdbdf462009-03-30 15:28:22 +0530421#define SC_OP_FULL_RESET BIT(4)
422#define SC_OP_PREAMBLE_SHORT BIT(5)
423#define SC_OP_PROTECT_ENABLE BIT(6)
424#define SC_OP_RXFLUSH BIT(7)
425#define SC_OP_LED_ASSOCIATED BIT(8)
Sujithbdbdf462009-03-30 15:28:22 +0530426#define SC_OP_WAIT_FOR_BEACON BIT(12)
427#define SC_OP_LED_ON BIT(13)
428#define SC_OP_SCANNING BIT(14)
429#define SC_OP_TSF_RESET BIT(15)
Jouni Malinencc659652009-05-14 21:28:48 +0300430#define SC_OP_WAIT_FOR_CAB BIT(16)
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300431#define SC_OP_WAIT_FOR_PSPOLL_DATA BIT(17)
432#define SC_OP_WAIT_FOR_TX_ACK BIT(18)
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300433#define SC_OP_BEACON_SYNC BIT(19)
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530434#define SC_OP_BT_PRIORITY_DETECTED BIT(21)
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -0500435#define SC_OP_NULLFUNC_COMPLETED BIT(22)
436#define SC_OP_PS_ENABLED BIT(23)
Sujith394cf0a2009-02-09 13:26:54 +0530437
Jouni Malinenbce048d2009-03-03 19:23:28 +0200438struct ath_wiphy;
Felix Fietkau545750d2009-11-23 22:21:01 +0100439struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200440
Sujith394cf0a2009-02-09 13:26:54 +0530441struct ath_softc {
442 struct ieee80211_hw *hw;
443 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200444
445 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200446 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200447 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
448 * have NULL entries */
449 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200450 int chan_idx;
451 int chan_is_ht;
452 struct ath_wiphy *next_wiphy;
453 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200454 int wiphy_select_failures;
455 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200456 struct delayed_work wiphy_work;
457 unsigned long wiphy_scheduler_int;
458 int wiphy_scheduler_index;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200459
Sujith394cf0a2009-02-09 13:26:54 +0530460 struct tasklet_struct intr_tq;
461 struct tasklet_struct bcon_tasklet;
Sujithcbe61d8a2009-02-09 13:27:12 +0530462 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530463 void __iomem *mem;
464 int irq;
465 spinlock_t sc_resetlock;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700466 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400467 spinlock_t sc_pm_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530468 struct mutex mutex;
469
Sujith17d79042009-02-09 13:27:03 +0530470 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530471 u32 sc_flags; /* SC_OP_* */
Sujith17d79042009-02-09 13:27:03 +0530472 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530473 u8 nbcnvifs;
474 u16 nvifs;
Gabor Juhos96148322009-07-24 17:27:21 +0200475 bool ps_enabled;
Gabor Juhos709ade92009-07-14 20:17:15 -0400476 unsigned long ps_usecount;
Sujith17d79042009-02-09 13:27:03 +0530477 enum ath9k_int imask;
Sujith394cf0a2009-02-09 13:26:54 +0530478
Sujith17d79042009-02-09 13:27:03 +0530479 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530480 struct ath_rx rx;
481 struct ath_tx tx;
482 struct ath_beacon beacon;
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400483 const struct ath_rate_table *cur_rate_table;
Felix Fietkau545750d2009-11-23 22:21:01 +0100484 enum wireless_mode cur_rate_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530485 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
486
487 struct ath_led radio_led;
488 struct ath_led assoc_led;
489 struct ath_led tx_led;
490 struct ath_led rx_led;
491 struct delayed_work ath_led_blink_work;
492 int led_on_duration;
493 int led_off_duration;
494 int led_on_cnt;
495 int led_off_cnt;
496
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200497 int beacon_interval;
498
Felix Fietkaua830df02009-11-23 22:33:27 +0100499#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530500 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700501#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530502 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400503 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700504 struct ath_btcoex btcoex;
Sujith394cf0a2009-02-09 13:26:54 +0530505};
506
Jouni Malinenbce048d2009-03-03 19:23:28 +0200507struct ath_wiphy {
508 struct ath_softc *sc; /* shared for all virtual wiphys */
509 struct ieee80211_hw *hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200510 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200511 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200512 ATH_WIPHY_ACTIVE,
513 ATH_WIPHY_PAUSING,
514 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200515 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200516 } state;
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700517 bool idle;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200518 int chan_idx;
519 int chan_is_ht;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200520};
521
Sujith394cf0a2009-02-09 13:26:54 +0530522int ath_reset(struct ath_softc *sc, bool retry_tx);
523int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
524int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
525int ath_cabq_update(struct ath_softc *);
526
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700527static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530528{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700529 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530530}
531
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700532static inline void ath_bus_cleanup(struct ath_common *common)
Sujith394cf0a2009-02-09 13:26:54 +0530533{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700534 common->bus_ops->cleanup(common);
Sujith394cf0a2009-02-09 13:26:54 +0530535}
536
537extern struct ieee80211_ops ath9k_ops;
538
539irqreturn_t ath_isr(int irq, void *dev);
540void ath_cleanup(struct ath_softc *sc);
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700541int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
542 const struct ath_bus_ops *bus_ops);
Sujith394cf0a2009-02-09 13:26:54 +0530543void ath_detach(struct ath_softc *sc);
544const char *ath_mac_bb_name(u32 mac_bb_version);
545const char *ath_rf_name(u16 rf_version);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200546void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200547void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
548 struct ath9k_channel *ichan);
549void ath_update_chainmask(struct ath_softc *sc, int is_ht);
550int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
551 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800552
553void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
554void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith394cf0a2009-02-09 13:26:54 +0530555
556#ifdef CONFIG_PCI
557int ath_pci_init(void);
558void ath_pci_exit(void);
559#else
560static inline int ath_pci_init(void) { return 0; };
561static inline void ath_pci_exit(void) {};
562#endif
563
564#ifdef CONFIG_ATHEROS_AR71XX
565int ath_ahb_init(void);
566void ath_ahb_exit(void);
567#else
568static inline int ath_ahb_init(void) { return 0; };
569static inline void ath_ahb_exit(void) {};
570#endif
571
Gabor Juhos0bc07982009-07-14 20:17:14 -0400572void ath9k_ps_wakeup(struct ath_softc *sc);
573void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200574
575void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200576int ath9k_wiphy_add(struct ath_softc *sc);
577int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200578void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
579int ath9k_wiphy_pause(struct ath_wiphy *aphy);
580int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200581int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200582void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200583void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200584bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200585void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
586 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200587bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200588void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400589bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700590void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200591
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800592void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
593void ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
594
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530595int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
Sujith0fca65c2010-01-08 10:36:00 +0530596
597void ath_start_rfkill_poll(struct ath_softc *sc);
598extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
599
Sujith394cf0a2009-02-09 13:26:54 +0530600#endif /* ATH9K_H */