blob: 2b02564551184098ff84cbf825593884f828eb1f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
22#include <net/mac80211.h>
23#include <linux/leds.h>
24#include <linux/rfkill.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "hw.h"
27#include "rc.h"
28#include "debug.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070029
Sujith394cf0a2009-02-09 13:26:54 +053030struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujith394cf0a2009-02-09 13:26:54 +053032/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ito64(x) (sizeof(x) == 8) ? \
35 (((unsigned long long int)(x)) & (0xff)) : \
36 (sizeof(x) == 16) ? \
37 (((unsigned long long int)(x)) & 0xffff) : \
38 ((sizeof(x) == 32) ? \
39 (((unsigned long long int)(x)) & 0xffffffff) : \
40 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070041
Sujith394cf0a2009-02-09 13:26:54 +053042/* increment with wrap-around */
43#define INCR(_l, _sz) do { \
44 (_l)++; \
45 (_l) &= ((_sz) - 1); \
46 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070047
Sujith394cf0a2009-02-09 13:26:54 +053048/* decrement with wrap-around */
49#define DECR(_l, _sz) do { \
50 (_l)--; \
51 (_l) &= ((_sz) - 1); \
52 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Sujith394cf0a2009-02-09 13:26:54 +053054#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Sujith394cf0a2009-02-09 13:26:54 +053056#define ASSERT(exp) do { \
57 if (unlikely(!(exp))) { \
58 BUG(); \
59 } \
60 } while (0)
61
62#define TSF_TO_TU(_h,_l) \
63 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
64
65#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
66
67static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
68
69struct ath_config {
70 u32 ath_aggr_prot;
71 u16 txpowlimit;
72 u8 cabqReadytime;
73 u8 swBeaconProcess;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070074};
75
Sujith394cf0a2009-02-09 13:26:54 +053076/*************************/
77/* Descriptor Management */
78/*************************/
79
80#define ATH_TXBUF_RESET(_bf) do { \
81 (_bf)->bf_status = 0; \
82 (_bf)->bf_lastbf = NULL; \
83 (_bf)->bf_next = NULL; \
84 memset(&((_bf)->bf_state), 0, \
85 sizeof(struct ath_buf_state)); \
86 } while (0)
87
88/**
89 * enum buffer_type - Buffer type flags
90 *
91 * @BUF_HT: Send this buffer using HT capabilities
92 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
93 * @BUF_AGGR: Indicates whether the buffer can be aggregated
94 * (used in aggregation scheduling)
95 * @BUF_RETRY: Indicates whether the buffer is retried
96 * @BUF_XRETRY: To denote excessive retries of the buffer
97 */
98enum buffer_type {
99 BUF_HT = BIT(1),
100 BUF_AMPDU = BIT(2),
101 BUF_AGGR = BIT(3),
102 BUF_RETRY = BIT(4),
103 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104};
105
Sujith394cf0a2009-02-09 13:26:54 +0530106struct ath_buf_state {
Sujith17d79042009-02-09 13:27:03 +0530107 int bfs_nframes;
108 u16 bfs_al;
109 u16 bfs_frmlen;
110 int bfs_seqno;
111 int bfs_tidno;
112 int bfs_retries;
113 u32 bf_type;
Sujith394cf0a2009-02-09 13:26:54 +0530114 u32 bfs_keyix;
115 enum ath9k_key_type bfs_keytype;
116};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700117
Sujith394cf0a2009-02-09 13:26:54 +0530118#define bf_nframes bf_state.bfs_nframes
119#define bf_al bf_state.bfs_al
120#define bf_frmlen bf_state.bfs_frmlen
121#define bf_retries bf_state.bfs_retries
122#define bf_seqno bf_state.bfs_seqno
123#define bf_tidno bf_state.bfs_tidno
124#define bf_keyix bf_state.bfs_keyix
125#define bf_keytype bf_state.bfs_keytype
126#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
127#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
128#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
129#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
130#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700131
Sujith394cf0a2009-02-09 13:26:54 +0530132struct ath_buf {
133 struct list_head list;
134 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
135 an aggregate) */
136 struct ath_buf *bf_next; /* next subframe in the aggregate */
137 void *bf_mpdu; /* enclosing frame structure */
138 struct ath_desc *bf_desc; /* virtual addr of desc */
139 dma_addr_t bf_daddr; /* physical addr of desc */
140 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
141 u32 bf_status;
Sujith17d79042009-02-09 13:27:03 +0530142 u16 bf_flags;
143 struct ath_buf_state bf_state;
Sujith394cf0a2009-02-09 13:26:54 +0530144 dma_addr_t bf_dmacontext;
145};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
148#define ATH_BUFSTATUS_STALE 0x00000002
149
Sujith394cf0a2009-02-09 13:26:54 +0530150struct ath_descdma {
151 const char *dd_name;
Sujith17d79042009-02-09 13:27:03 +0530152 struct ath_desc *dd_desc;
153 dma_addr_t dd_desc_paddr;
154 u32 dd_desc_len;
155 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530156 dma_addr_t dd_dmacontext;
157};
158
159int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
160 struct list_head *head, const char *name,
161 int nbuf, int ndesc);
162void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
163 struct list_head *head);
164
165/***********/
166/* RX / TX */
167/***********/
168
169#define ATH_MAX_ANTENNA 3
170#define ATH_RXBUF 512
171#define WME_NUM_TID 16
172#define ATH_TXBUF 512
173#define ATH_TXMAXTRY 13
174#define ATH_11N_TXMAXTRY 10
175#define ATH_MGT_TXMAXTRY 4
176#define WME_BA_BMP_SIZE 64
177#define WME_MAX_BA WME_BA_BMP_SIZE
178#define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
179
180#define TID_TO_WME_AC(_tid) \
181 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
182 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
183 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
184 WME_AC_VO)
185
186#define WME_AC_BE 0
187#define WME_AC_BK 1
188#define WME_AC_VI 2
189#define WME_AC_VO 3
190#define WME_NUM_AC 4
191
192#define ADDBA_EXCHANGE_ATTEMPTS 10
193#define ATH_AGGR_DELIM_SZ 4
194#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
195/* number of delimiters for encryption padding */
196#define ATH_AGGR_ENCRYPTDELIM 10
197/* minimum h/w qdepth to be sustained to maximize aggregation */
198#define ATH_AGGR_MIN_QDEPTH 2
199#define ATH_AMPDU_SUBFRAME_DEFAULT 32
200#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
201#define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
202
203#define IEEE80211_SEQ_SEQ_SHIFT 4
204#define IEEE80211_SEQ_MAX 4096
205#define IEEE80211_MIN_AMPDU_BUF 0x8
206#define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
207#define IEEE80211_WEP_IVLEN 3
208#define IEEE80211_WEP_KIDLEN 1
209#define IEEE80211_WEP_CRCLEN 4
210#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
211 (IEEE80211_WEP_IVLEN + \
212 IEEE80211_WEP_KIDLEN + \
213 IEEE80211_WEP_CRCLEN))
214
215/* return whether a bit at index _n in bitmap _bm is set
216 * _sz is the size of the bitmap */
217#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
218 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
219
220/* return block-ack bitmap index given sequence and starting sequence */
221#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
222
223/* returns delimiter padding required given the packet length */
224#define ATH_AGGR_GET_NDELIM(_len) \
225 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
226 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
227
228#define BAW_WITHIN(_start, _bawsz, _seqno) \
229 ((((_seqno) - (_start)) & 4095) < (_bawsz))
230
231#define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
232#define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
233#define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
234#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
235
236enum ATH_AGGR_STATUS {
237 ATH_AGGR_DONE,
238 ATH_AGGR_BAW_CLOSED,
239 ATH_AGGR_LIMITED,
240};
241
242struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530243 u32 axq_qnum;
244 u32 *axq_link;
245 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530246 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530247 u32 axq_depth;
248 u8 axq_aggr_depth;
249 u32 axq_totalqueued;
250 bool stopped;
251 struct ath_buf *axq_linkbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530252
253 /* first desc of the last descriptor that contains CTS */
254 struct ath_desc *axq_lastdsWithCTS;
255
256 /* final desc of the gating desc that determines whether
257 lastdsWithCTS has been DMA'ed or not */
258 struct ath_desc *axq_gatingds;
259
260 struct list_head axq_acq;
261};
262
263#define AGGR_CLEANUP BIT(1)
264#define AGGR_ADDBA_COMPLETE BIT(2)
265#define AGGR_ADDBA_PROGRESS BIT(3)
266
Sujith394cf0a2009-02-09 13:26:54 +0530267struct ath_atx_tid {
Sujith17d79042009-02-09 13:27:03 +0530268 struct list_head list;
269 struct list_head buf_q;
Sujith394cf0a2009-02-09 13:26:54 +0530270 struct ath_node *an;
271 struct ath_atx_ac *ac;
Sujith17d79042009-02-09 13:27:03 +0530272 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
Sujith394cf0a2009-02-09 13:26:54 +0530273 u16 seq_start;
274 u16 seq_next;
275 u16 baw_size;
276 int tidno;
Sujith17d79042009-02-09 13:27:03 +0530277 int baw_head; /* first un-acked tx buffer */
278 int baw_tail; /* next unused tx buffer slot */
Sujith394cf0a2009-02-09 13:26:54 +0530279 int sched;
280 int paused;
281 u8 state;
282 int addba_exchangeattempts;
283};
284
Sujith394cf0a2009-02-09 13:26:54 +0530285struct ath_atx_ac {
Sujith17d79042009-02-09 13:27:03 +0530286 int sched;
287 int qnum;
288 struct list_head list;
289 struct list_head tid_q;
Sujith394cf0a2009-02-09 13:26:54 +0530290};
291
Sujith394cf0a2009-02-09 13:26:54 +0530292struct ath_tx_control {
293 struct ath_txq *txq;
294 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200295 enum ath9k_internal_frame_type frame_type;
Sujith394cf0a2009-02-09 13:26:54 +0530296};
297
Sujith394cf0a2009-02-09 13:26:54 +0530298struct ath_xmit_status {
Sujith17d79042009-02-09 13:27:03 +0530299 int retries;
300 int flags;
Sujith394cf0a2009-02-09 13:26:54 +0530301#define ATH_TX_ERROR 0x01
302#define ATH_TX_XRETRY 0x02
303#define ATH_TX_BAR 0x04
304};
305
306/* All RSSI values are noise floor adjusted */
307struct ath_tx_stat {
308 int rssi;
309 int rssictl[ATH_MAX_ANTENNA];
310 int rssiextn[ATH_MAX_ANTENNA];
311 int rateieee;
312 int rateKbps;
313 int ratecode;
314 int flags;
315 u32 airtime; /* time on air per final tx rate */
316};
317
318struct aggr_rifs_param {
319 int param_max_frames;
320 int param_max_len;
321 int param_rl;
322 int param_al;
323 struct ath_rc_series *param_rcs;
324};
325
326struct ath_node {
327 struct ath_softc *an_sc;
328 struct ath_atx_tid tid[WME_NUM_TID];
329 struct ath_atx_ac ac[WME_NUM_AC];
330 u16 maxampdu;
331 u8 mpdudensity;
332};
333
334struct ath_tx {
335 u16 seq_no;
336 u32 txqsetup;
337 int hwq_map[ATH9K_WME_AC_VO+1];
338 spinlock_t txbuflock;
339 struct list_head txbuf;
340 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
341 struct ath_descdma txdma;
342};
343
344struct ath_rx {
345 u8 defant;
346 u8 rxotherant;
347 u32 *rxlink;
348 int bufsize;
349 unsigned int rxfilter;
350 spinlock_t rxflushlock;
351 spinlock_t rxbuflock;
352 struct list_head rxbuf;
353 struct ath_descdma rxdma;
354};
355
356int ath_startrecv(struct ath_softc *sc);
357bool ath_stoprecv(struct ath_softc *sc);
358void ath_flushrecv(struct ath_softc *sc);
359u32 ath_calcrxfilter(struct ath_softc *sc);
360int ath_rx_init(struct ath_softc *sc, int nbufs);
361void ath_rx_cleanup(struct ath_softc *sc);
362int ath_rx_tasklet(struct ath_softc *sc, int flush);
363struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
364void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
365int ath_tx_setup(struct ath_softc *sc, int haltype);
366void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
367void ath_draintxq(struct ath_softc *sc,
368 struct ath_txq *txq, bool retry_tx);
369void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
370void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
371void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
372int ath_tx_init(struct ath_softc *sc, int nbufs);
373int ath_tx_cleanup(struct ath_softc *sc);
374struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
375int ath_txq_update(struct ath_softc *sc, int qnum,
376 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200377int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530378 struct ath_tx_control *txctl);
379void ath_tx_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200380void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530381bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
382int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
383 u16 tid, u16 *ssn);
384int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
385void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
386
387/********/
Sujith17d79042009-02-09 13:27:03 +0530388/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530389/********/
390
Sujith17d79042009-02-09 13:27:03 +0530391struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530392 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200393 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530394 enum nl80211_iftype av_opmode;
395 struct ath_buf *av_bcbuf;
396 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200397 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530398};
399
400/*******************/
401/* Beacon Handling */
402/*******************/
403
404/*
405 * Regardless of the number of beacons we stagger, (i.e. regardless of the
406 * number of BSSIDs) if a given beacon does not go out even after waiting this
407 * number of beacon intervals, the game's up.
408 */
409#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200410#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530411#define ATH_DEFAULT_BINTVAL 100 /* TU */
412#define ATH_DEFAULT_BMISS_LIMIT 10
413#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
414
415struct ath_beacon_config {
416 u16 beacon_interval;
417 u16 listen_interval;
418 u16 dtim_period;
419 u16 bmiss_timeout;
420 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530421};
422
Sujith394cf0a2009-02-09 13:26:54 +0530423struct ath_beacon {
424 enum {
425 OK, /* no change needed */
426 UPDATE, /* update pending */
427 COMMIT /* beacon sent, commit change */
428 } updateslot; /* slot time update fsm */
429
430 u32 beaconq;
431 u32 bmisscnt;
432 u32 ast_be_xmit;
433 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200434 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200435 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530436 int slottime;
437 int slotupdate;
438 struct ath9k_tx_queue_info beacon_qi;
439 struct ath_descdma bdma;
440 struct ath_txq *cabq;
441 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442};
443
Sujith9fc9ab02009-03-03 10:16:51 +0530444void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200445void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujithcbe61d8a2009-02-09 13:27:12 +0530446int ath_beaconq_setup(struct ath_hw *ah);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200447int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530448void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449
Sujith394cf0a2009-02-09 13:26:54 +0530450/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530451/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530452/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530453
Sujith20977d32009-02-20 15:13:28 +0530454#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
455#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
456#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
457#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
458#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530459
Sujith394cf0a2009-02-09 13:26:54 +0530460struct ath_ani {
Sujith17d79042009-02-09 13:27:03 +0530461 bool caldone;
462 int16_t noise_floor;
463 unsigned int longcal_timer;
464 unsigned int shortcal_timer;
465 unsigned int resetcal_timer;
466 unsigned int checkani_timer;
Sujith394cf0a2009-02-09 13:26:54 +0530467 struct timer_list timer;
468};
Sujithf1dc5602008-10-29 10:16:30 +0530469
Sujith394cf0a2009-02-09 13:26:54 +0530470/********************/
471/* LED Control */
472/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530473
Sujith394cf0a2009-02-09 13:26:54 +0530474#define ATH_LED_PIN 1
475#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
476#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530477
Sujith394cf0a2009-02-09 13:26:54 +0530478enum ath_led_type {
479 ATH_LED_RADIO,
480 ATH_LED_ASSOC,
481 ATH_LED_TX,
482 ATH_LED_RX
483};
Sujithf1dc5602008-10-29 10:16:30 +0530484
Sujith394cf0a2009-02-09 13:26:54 +0530485struct ath_led {
486 struct ath_softc *sc;
487 struct led_classdev led_cdev;
488 enum ath_led_type led_type;
489 char name[32];
490 bool registered;
491};
Sujithf1dc5602008-10-29 10:16:30 +0530492
Sujith394cf0a2009-02-09 13:26:54 +0530493/* Rfkill */
494#define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530495
Sujith394cf0a2009-02-09 13:26:54 +0530496struct ath_rfkill {
497 struct rfkill *rfkill;
498 struct delayed_work rfkill_poll;
499 char rfkill_name[32];
500};
Sujithf1dc5602008-10-29 10:16:30 +0530501
Sujith394cf0a2009-02-09 13:26:54 +0530502/********************/
503/* Main driver core */
504/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530505
Sujith394cf0a2009-02-09 13:26:54 +0530506/*
507 * Default cache line size, in bytes.
508 * Used when PCI device not fully initialized by bootrom/BIOS
509*/
510#define DEFAULT_CACHELINE 32
511#define ATH_DEFAULT_NOISE_FLOOR -95
512#define ATH_REGCLASSIDS_MAX 10
513#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
514#define ATH_MAX_SW_RETRIES 10
515#define ATH_CHAN_MAX 255
516#define IEEE80211_WEP_NKID 4 /* number of key ids */
517
518/*
519 * The key cache is used for h/w cipher state and also for
520 * tracking station state such as the current tx antenna.
521 * We also setup a mapping table between key cache slot indices
522 * and station state to short-circuit node lookups on rx.
523 * Different parts have different size key caches. We handle
524 * up to ATH_KEYMAX entries (could dynamically allocate state).
525 */
526#define ATH_KEYMAX 128 /* max key cache size we handle */
527
Sujith394cf0a2009-02-09 13:26:54 +0530528#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
529#define ATH_RSSI_DUMMY_MARKER 0x127
530#define ATH_RATE_DUMMY_MARKER 0
531
Sujithb238e902009-03-03 10:16:56 +0530532#define SC_OP_INVALID BIT(0)
533#define SC_OP_BEACONS BIT(1)
534#define SC_OP_RXAGGR BIT(2)
535#define SC_OP_TXAGGR BIT(3)
536#define SC_OP_CHAINMASK_UPDATE BIT(4)
537#define SC_OP_FULL_RESET BIT(5)
538#define SC_OP_PREAMBLE_SHORT BIT(6)
539#define SC_OP_PROTECT_ENABLE BIT(7)
540#define SC_OP_RXFLUSH BIT(8)
541#define SC_OP_LED_ASSOCIATED BIT(9)
542#define SC_OP_RFKILL_REGISTERED BIT(10)
543#define SC_OP_RFKILL_SW_BLOCKED BIT(11)
544#define SC_OP_RFKILL_HW_BLOCKED BIT(12)
545#define SC_OP_WAIT_FOR_BEACON BIT(13)
546#define SC_OP_LED_ON BIT(14)
547#define SC_OP_SCANNING BIT(15)
548#define SC_OP_TSF_RESET BIT(16)
Sujith394cf0a2009-02-09 13:26:54 +0530549
550struct ath_bus_ops {
551 void (*read_cachesize)(struct ath_softc *sc, int *csz);
552 void (*cleanup)(struct ath_softc *sc);
Sujithcbe61d8a2009-02-09 13:27:12 +0530553 bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
Sujith394cf0a2009-02-09 13:26:54 +0530554};
555
Jouni Malinenbce048d2009-03-03 19:23:28 +0200556struct ath_wiphy;
557
Sujith394cf0a2009-02-09 13:26:54 +0530558struct ath_softc {
559 struct ieee80211_hw *hw;
560 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200561
562 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200563 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200564 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
565 * have NULL entries */
566 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200567 int chan_idx;
568 int chan_is_ht;
569 struct ath_wiphy *next_wiphy;
570 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200571 int wiphy_select_failures;
572 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200573 struct delayed_work wiphy_work;
574 unsigned long wiphy_scheduler_int;
575 int wiphy_scheduler_index;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200576
Sujith394cf0a2009-02-09 13:26:54 +0530577 struct tasklet_struct intr_tq;
578 struct tasklet_struct bcon_tasklet;
Sujithcbe61d8a2009-02-09 13:27:12 +0530579 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530580 void __iomem *mem;
581 int irq;
582 spinlock_t sc_resetlock;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700583 spinlock_t sc_serial_rw;
Sujith394cf0a2009-02-09 13:26:54 +0530584 struct mutex mutex;
585
Sujith17d79042009-02-09 13:27:03 +0530586 u8 curbssid[ETH_ALEN];
Sujith17d79042009-02-09 13:27:03 +0530587 u8 bssidmask[ETH_ALEN];
588 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530589 u32 sc_flags; /* SC_OP_* */
Sujith17d79042009-02-09 13:27:03 +0530590 u16 curtxpow;
591 u16 curaid;
592 u16 cachelsz;
593 u8 nbcnvifs;
594 u16 nvifs;
595 u8 tx_chainmask;
596 u8 rx_chainmask;
597 u32 keymax;
598 DECLARE_BITMAP(keymap, ATH_KEYMAX);
599 u8 splitmic;
Sujith394cf0a2009-02-09 13:26:54 +0530600 atomic_t ps_usecount;
Sujith17d79042009-02-09 13:27:03 +0530601 enum ath9k_int imask;
602 enum ath9k_ht_extprotspacing ht_extprotspacing;
Sujith394cf0a2009-02-09 13:26:54 +0530603 enum ath9k_ht_macmode tx_chan_width;
604
Sujith17d79042009-02-09 13:27:03 +0530605 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530606 struct ath_rx rx;
607 struct ath_tx tx;
608 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530609 struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
610 struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
611 struct ath_rate_table *cur_rate_table;
612 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
613
614 struct ath_led radio_led;
615 struct ath_led assoc_led;
616 struct ath_led tx_led;
617 struct ath_led rx_led;
618 struct delayed_work ath_led_blink_work;
619 int led_on_duration;
620 int led_off_duration;
621 int led_on_cnt;
622 int led_off_cnt;
623
624 struct ath_rfkill rf_kill;
Sujith17d79042009-02-09 13:27:03 +0530625 struct ath_ani ani;
626 struct ath9k_node_stats nodestats;
Sujith394cf0a2009-02-09 13:26:54 +0530627#ifdef CONFIG_ATH9K_DEBUG
Sujith17d79042009-02-09 13:27:03 +0530628 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700629#endif
Sujith394cf0a2009-02-09 13:26:54 +0530630 struct ath_bus_ops *bus_ops;
631};
632
Jouni Malinenbce048d2009-03-03 19:23:28 +0200633struct ath_wiphy {
634 struct ath_softc *sc; /* shared for all virtual wiphys */
635 struct ieee80211_hw *hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200636 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200637 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200638 ATH_WIPHY_ACTIVE,
639 ATH_WIPHY_PAUSING,
640 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200641 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200642 } state;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200643 int chan_idx;
644 int chan_is_ht;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200645};
646
Sujith394cf0a2009-02-09 13:26:54 +0530647int ath_reset(struct ath_softc *sc, bool retry_tx);
648int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
649int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
650int ath_cabq_update(struct ath_softc *);
651
652static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
653{
654 sc->bus_ops->read_cachesize(sc, csz);
655}
656
657static inline void ath_bus_cleanup(struct ath_softc *sc)
658{
659 sc->bus_ops->cleanup(sc);
660}
661
662extern struct ieee80211_ops ath9k_ops;
663
664irqreturn_t ath_isr(int irq, void *dev);
665void ath_cleanup(struct ath_softc *sc);
666int ath_attach(u16 devid, struct ath_softc *sc);
667void ath_detach(struct ath_softc *sc);
668const char *ath_mac_bb_name(u32 mac_bb_version);
669const char *ath_rf_name(u16 rf_version);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200670void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200671void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
672 struct ath9k_channel *ichan);
673void ath_update_chainmask(struct ath_softc *sc, int is_ht);
674int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
675 struct ath9k_channel *hchan);
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200676void ath_radio_enable(struct ath_softc *sc);
677void ath_radio_disable(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530678
679#ifdef CONFIG_PCI
680int ath_pci_init(void);
681void ath_pci_exit(void);
682#else
683static inline int ath_pci_init(void) { return 0; };
684static inline void ath_pci_exit(void) {};
685#endif
686
687#ifdef CONFIG_ATHEROS_AR71XX
688int ath_ahb_init(void);
689void ath_ahb_exit(void);
690#else
691static inline int ath_ahb_init(void) { return 0; };
692static inline void ath_ahb_exit(void) {};
693#endif
694
695static inline void ath9k_ps_wakeup(struct ath_softc *sc)
696{
697 if (atomic_inc_return(&sc->ps_usecount) == 1)
Sujith2660b812009-02-09 13:27:26 +0530698 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE) {
699 sc->sc_ah->restore_mode = sc->sc_ah->power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530700 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
701 }
702}
703
704static inline void ath9k_ps_restore(struct ath_softc *sc)
705{
706 if (atomic_dec_and_test(&sc->ps_usecount))
Vivek Natarajan541d8dd2009-03-02 20:25:14 +0530707 if ((sc->hw->conf.flags & IEEE80211_CONF_PS) &&
708 !(sc->sc_flags & SC_OP_WAIT_FOR_BEACON))
Sujith394cf0a2009-02-09 13:26:54 +0530709 ath9k_hw_setpower(sc->sc_ah,
Sujith2660b812009-02-09 13:27:26 +0530710 sc->sc_ah->restore_mode);
Sujith394cf0a2009-02-09 13:26:54 +0530711}
Sujith0c98de62009-03-03 10:16:45 +0530712
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200713
714void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200715int ath9k_wiphy_add(struct ath_softc *sc);
716int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200717void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
718int ath9k_wiphy_pause(struct ath_wiphy *aphy);
719int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200720int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200721void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200722void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200723bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200724void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
725 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200726bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200727void ath9k_wiphy_work(struct work_struct *work);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200728
David S. Miller2d6a5e92009-03-17 15:01:30 -0700729/*
730 * Read and write, they both share the same lock. We do this to serialize
731 * reads and writes on Atheros 802.11n PCI devices only. This is required
732 * as the FIFO on these devices can only accept sanely 2 requests. After
733 * that the device goes bananas. Serializing the reads/writes prevents this
734 * from happening.
735 */
736
737static inline void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val)
738{
739 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
740 unsigned long flags;
741 spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
742 iowrite32(val, ah->ah_sc->mem + reg_offset);
743 spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
744 } else
745 iowrite32(val, ah->ah_sc->mem + reg_offset);
746}
747
748static inline unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset)
749{
750 u32 val;
751 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
752 unsigned long flags;
753 spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
754 val = ioread32(ah->ah_sc->mem + reg_offset);
755 spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
756 } else
757 val = ioread32(ah->ah_sc->mem + reg_offset);
758 return val;
759}
760
Sujith394cf0a2009-02-09 13:26:54 +0530761#endif /* ATH9K_H */