blob: bb185e5efa35607821c2149eb175f03464836a5d [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
29#include <linux/version.h>
30#include <linux/module.h>
31#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080032#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/ip.h>
37#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemminger6d4b0f62006-05-08 15:11:34 -070054#define DRV_VERSION "1.3"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
60 * similar to Tigon3. A transmit can require several elements;
61 * a receive requires one (or two if using 64 bit dma).
62 */
63
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070066#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080067#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080068#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77#define ETH_JUMBO_MTU 9000
78#define TX_WATCHDOG (5 * HZ)
79#define NAPI_WEIGHT 64
80#define PHY_RETRIES 1000
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093static int copybreak __read_mostly = 256;
94module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101static int idle_timeout = 100;
102module_param(idle_timeout, int, 0);
103MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)");
104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700124 { 0 }
125};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700127MODULE_DEVICE_TABLE(pci, sky2_id_table);
128
129/* Avoid conditionals by using array */
130static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
131static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700132static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700133
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800134/* This driver supports yukon2 chipset only */
135static const char *yukon2_name[] = {
136 "XL", /* 0xb3 */
137 "EC Ultra", /* 0xb4 */
138 "UNKNOWN", /* 0xb5 */
139 "EC", /* 0xb6 */
140 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141};
142
Stephen Hemminger793b8832005-09-14 16:06:14 -0700143/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800144static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145{
146 int i;
147
148 gma_write16(hw, port, GM_SMI_DATA, val);
149 gma_write16(hw, port, GM_SMI_CTRL,
150 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
151
152 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800154 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700155 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157
Stephen Hemminger793b8832005-09-14 16:06:14 -0700158 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700160}
161
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700163{
164 int i;
165
Stephen Hemminger793b8832005-09-14 16:06:14 -0700166 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700167 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
168
169 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
171 *val = gma_read16(hw, port, GM_SMI_DATA);
172 return 0;
173 }
174
Stephen Hemminger793b8832005-09-14 16:06:14 -0700175 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176 }
177
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178 return -ETIMEDOUT;
179}
180
181static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
182{
183 u16 v;
184
185 if (__gm_phy_read(hw, port, reg, &v) != 0)
186 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
187 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700188}
189
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700190static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
191{
192 u16 power_control;
193 u32 reg1;
194 int vaux;
195 int ret = 0;
196
197 pr_debug("sky2_set_power_state %d\n", state);
198 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
199
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800200 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800201 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700202 (power_control & PCI_PM_CAP_PME_D3cold);
203
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800204 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205
206 power_control |= PCI_PM_CTRL_PME_STATUS;
207 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
208
209 switch (state) {
210 case PCI_D0:
211 /* switch power to VCC (WA for VAUX problem) */
212 sky2_write8(hw, B0_POWER_CTRL,
213 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
214
215 /* disable Core Clock Division, */
216 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
217
218 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
219 /* enable bits are inverted */
220 sky2_write8(hw, B2_Y2_CLK_GATE,
221 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
222 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
223 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
224 else
225 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
226
227 /* Turn off phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800228 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700229 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
230
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700231 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
233 reg1 |= PCI_Y2_PHY1_COMA;
234 if (hw->ports > 1)
235 reg1 |= PCI_Y2_PHY2_COMA;
236 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800237
238 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700239 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800240 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
241 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800242 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800243 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
244 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800245 }
246
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800247 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800248
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700249 break;
250
251 case PCI_D3hot:
252 case PCI_D3cold:
253 /* Turn on phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800254 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700255 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
256 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
257 else
258 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800259 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700260
261 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
262 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
263 else
264 /* enable bits are inverted */
265 sky2_write8(hw, B2_Y2_CLK_GATE,
266 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
267 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
268 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
269
270 /* switch power to VAUX */
271 if (vaux && state != PCI_D3cold)
272 sky2_write8(hw, B0_POWER_CTRL,
273 (PC_VAUX_ENA | PC_VCC_ENA |
274 PC_VAUX_ON | PC_VCC_OFF));
275 break;
276 default:
277 printk(KERN_ERR PFX "Unknown power state %d\n", state);
278 ret = -1;
279 }
280
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800281 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700282 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
283 return ret;
284}
285
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
287{
288 u16 reg;
289
290 /* disable all GMAC IRQ's */
291 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
292 /* disable PHY IRQs */
293 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700294
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700295 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
296 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
298 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
299
300 reg = gma_read16(hw, port, GM_RX_CTRL);
301 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
302 gma_write16(hw, port, GM_RX_CTRL, reg);
303}
304
305static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
306{
307 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700308 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700309
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700310 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700311 !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700312 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
313
314 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700315 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700316 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
317
318 if (hw->chip_id == CHIP_ID_YUKON_EC)
319 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
320 else
321 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
322
323 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
324 }
325
326 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
327 if (hw->copper) {
328 if (hw->chip_id == CHIP_ID_YUKON_FE) {
329 /* enable automatic crossover */
330 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
331 } else {
332 /* disable energy detect */
333 ctrl &= ~PHY_M_PC_EN_DET_MSK;
334
335 /* enable automatic crossover */
336 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
337
338 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700339 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 ctrl &= ~PHY_M_PC_DSC_MSK;
341 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
342 }
343 }
344 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
345 } else {
346 /* workaround for deviation #4.88 (CRC errors) */
347 /* disable Automatic Crossover */
348
349 ctrl &= ~PHY_M_PC_MDIX_MSK;
350 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
351
352 if (hw->chip_id == CHIP_ID_YUKON_XL) {
353 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
354 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
355 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
356 ctrl &= ~PHY_M_MAC_MD_MSK;
357 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
358 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
359
360 /* select page 1 to access Fiber registers */
361 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
362 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700363 }
364
365 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
366 if (sky2->autoneg == AUTONEG_DISABLE)
367 ctrl &= ~PHY_CT_ANE;
368 else
369 ctrl |= PHY_CT_ANE;
370
371 ctrl |= PHY_CT_RESET;
372 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
373
374 ctrl = 0;
375 ct1000 = 0;
376 adv = PHY_AN_CSMA;
377
378 if (sky2->autoneg == AUTONEG_ENABLE) {
379 if (hw->copper) {
380 if (sky2->advertising & ADVERTISED_1000baseT_Full)
381 ct1000 |= PHY_M_1000C_AFD;
382 if (sky2->advertising & ADVERTISED_1000baseT_Half)
383 ct1000 |= PHY_M_1000C_AHD;
384 if (sky2->advertising & ADVERTISED_100baseT_Full)
385 adv |= PHY_M_AN_100_FD;
386 if (sky2->advertising & ADVERTISED_100baseT_Half)
387 adv |= PHY_M_AN_100_HD;
388 if (sky2->advertising & ADVERTISED_10baseT_Full)
389 adv |= PHY_M_AN_10_FD;
390 if (sky2->advertising & ADVERTISED_10baseT_Half)
391 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700392 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700393 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
394
395 /* Set Flow-control capabilities */
396 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700397 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700398 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700399 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 else if (!sky2->rx_pause && sky2->tx_pause)
401 adv |= PHY_AN_PAUSE_ASYM; /* local */
402
403 /* Restart Auto-negotiation */
404 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
405 } else {
406 /* forced speed/duplex settings */
407 ct1000 = PHY_M_1000C_MSE;
408
409 if (sky2->duplex == DUPLEX_FULL)
410 ctrl |= PHY_CT_DUP_MD;
411
412 switch (sky2->speed) {
413 case SPEED_1000:
414 ctrl |= PHY_CT_SP1000;
415 break;
416 case SPEED_100:
417 ctrl |= PHY_CT_SP100;
418 break;
419 }
420
421 ctrl |= PHY_CT_RESET;
422 }
423
424 if (hw->chip_id != CHIP_ID_YUKON_FE)
425 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
426
427 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
428 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
429
430 /* Setup Phy LED's */
431 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
432 ledover = 0;
433
434 switch (hw->chip_id) {
435 case CHIP_ID_YUKON_FE:
436 /* on 88E3082 these bits are at 11..9 (shifted left) */
437 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
438
439 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
440
441 /* delete ACT LED control bits */
442 ctrl &= ~PHY_M_FELP_LED1_MSK;
443 /* change ACT LED control to blink mode */
444 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
445 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
446 break;
447
448 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700449 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450
451 /* select page 3 to access LED control register */
452 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
453
454 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700455 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
456 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
457 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
458 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
459 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460
461 /* set Polarity Control register */
462 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700463 (PHY_M_POLC_LS1_P_MIX(4) |
464 PHY_M_POLC_IS0_P_MIX(4) |
465 PHY_M_POLC_LOS_CTRL(2) |
466 PHY_M_POLC_INIT_CTRL(2) |
467 PHY_M_POLC_STA1_CTRL(2) |
468 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700469
470 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700471 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700472 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700473 case CHIP_ID_YUKON_EC_U:
474 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
475
476 /* select page 3 to access LED control register */
477 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
478
479 /* set LED Function Control register */
480 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
481 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
482 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
483 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
484 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
485
486 /* set Blink Rate in LED Timer Control Register */
487 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
488 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
489 /* restore page register */
490 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
491 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492
493 default:
494 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
495 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
496 /* turn off the Rx LED (LED_RX) */
497 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
498 }
499
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700500 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800501 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700502 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
503 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
504
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800505 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700506 gm_phy_write(hw, port, 0x18, 0xaa99);
507 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800509 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700510 gm_phy_write(hw, port, 0x18, 0xa204);
511 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800512
513 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700514 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800515 } else {
516 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
517
518 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
519 /* turn on 100 Mbps LED (LED_LINK100) */
520 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
521 }
522
523 if (ledover)
524 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
525
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700526 }
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700527 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700528 if (sky2->autoneg == AUTONEG_ENABLE)
529 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
530 else
531 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
532}
533
Stephen Hemminger1b537562005-12-20 15:08:07 -0800534/* Force a renegotiation */
535static void sky2_phy_reinit(struct sky2_port *sky2)
536{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800537 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800538 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800539 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800540}
541
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
543{
544 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
545 u16 reg;
546 int i;
547 const u8 *addr = hw->dev[port]->dev_addr;
548
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800549 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
550 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700551
552 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
553
Stephen Hemminger793b8832005-09-14 16:06:14 -0700554 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700555 /* WA DEV_472 -- looks like crossed wires on port 2 */
556 /* clear GMAC 1 Control reset */
557 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
558 do {
559 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
560 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
561 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
562 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
563 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
564 }
565
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700566 if (sky2->autoneg == AUTONEG_DISABLE) {
567 reg = gma_read16(hw, port, GM_GP_CTRL);
568 reg |= GM_GPCR_AU_ALL_DIS;
569 gma_write16(hw, port, GM_GP_CTRL, reg);
570 gma_read16(hw, port, GM_GP_CTRL);
571
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572 switch (sky2->speed) {
573 case SPEED_1000:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800574 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800576 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577 case SPEED_100:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800578 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800580 break;
581 case SPEED_10:
582 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
583 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584 }
585
586 if (sky2->duplex == DUPLEX_FULL)
587 reg |= GM_GPCR_DUP_FULL;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700588
589 /* turn off pause in 10/100mbps half duplex */
590 else if (sky2->speed != SPEED_1000 &&
591 hw->chip_id != CHIP_ID_YUKON_EC_U)
592 sky2->tx_pause = sky2->rx_pause = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593 } else
594 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
595
596 if (!sky2->tx_pause && !sky2->rx_pause) {
597 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700598 reg |=
599 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
600 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700601 /* disable Rx flow-control */
602 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
603 }
604
605 gma_write16(hw, port, GM_GP_CTRL, reg);
606
Stephen Hemminger793b8832005-09-14 16:06:14 -0700607 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700608
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800609 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700610 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800611 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700612
613 /* MIB clear */
614 reg = gma_read16(hw, port, GM_PHY_ADDR);
615 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
616
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700617 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
618 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700619 gma_write16(hw, port, GM_PHY_ADDR, reg);
620
621 /* transmit control */
622 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
623
624 /* receive control reg: unicast + multicast + no FCS */
625 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700626 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700627
628 /* transmit flow control */
629 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
630
631 /* transmit parameter */
632 gma_write16(hw, port, GM_TX_PARAM,
633 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
634 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
635 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
636 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
637
638 /* serial mode register */
639 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700640 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700641
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700642 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700643 reg |= GM_SMOD_JUMBO_ENA;
644
645 gma_write16(hw, port, GM_SERIAL_MODE, reg);
646
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700647 /* virtual address for data */
648 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
649
Stephen Hemminger793b8832005-09-14 16:06:14 -0700650 /* physical address: used for pause frames */
651 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
652
653 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700654 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
655 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
656 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
657
658 /* Configure Rx MAC FIFO */
659 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800660 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
661 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700662
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700663 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800664 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700665
Stephen Hemminger793b8832005-09-14 16:06:14 -0700666 /* Set threshold to 0xa (64 bytes)
667 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700668 */
669 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
670
671 /* Configure Tx MAC FIFO */
672 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
673 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800674
675 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
676 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
677 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
678 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
679 /* set Tx GMAC FIFO Almost Empty Threshold */
680 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
681 /* Disable Store & Forward mode for TX */
682 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
683 }
684 }
685
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700686}
687
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800688/* Assign Ram Buffer allocation.
689 * start and end are in units of 4k bytes
690 * ram registers are in units of 64bit words
691 */
692static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700693{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800694 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700695
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800696 start = startk * 4096/8;
697 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700699 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
700 sky2_write32(hw, RB_ADDR(q, RB_START), start);
701 sky2_write32(hw, RB_ADDR(q, RB_END), end);
702 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
703 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
704
705 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800706 u32 space = (endk - startk) * 4096/8;
707 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700708
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800709 /* On receive queue's set the thresholds
710 * give receiver priority when > 3/4 full
711 * send pause when down to 2K
712 */
713 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
714 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700715
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800716 tp = space - 2048/8;
717 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
718 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719 } else {
720 /* Enable store & forward on Tx queue's because
721 * Tx FIFO is only 1K on Yukon
722 */
723 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
724 }
725
726 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700727 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700728}
729
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700730/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800731static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700732{
733 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
734 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
735 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800736 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700737}
738
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700739/* Setup prefetch unit registers. This is the interface between
740 * hardware and driver list elements
741 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800742static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700743 u64 addr, u32 last)
744{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700745 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
746 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
747 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
748 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
749 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
750 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700751
752 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700753}
754
Stephen Hemminger793b8832005-09-14 16:06:14 -0700755static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
756{
757 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
758
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700759 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700760 return le;
761}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700762
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800763/* Update chip's next pointer */
764static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700765{
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800766 wmb();
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800767 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800768 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700769}
770
Stephen Hemminger793b8832005-09-14 16:06:14 -0700771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700772static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
773{
774 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700775 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700776 return le;
777}
778
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800779/* Return high part of DMA address (could be 32 or 64 bit) */
780static inline u32 high32(dma_addr_t a)
781{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800782 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800783}
784
Stephen Hemminger793b8832005-09-14 16:06:14 -0700785/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800786static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700787{
788 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800789 u32 hi = high32(map);
790 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700791
Stephen Hemminger793b8832005-09-14 16:06:14 -0700792 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700793 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700794 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700795 le->ctrl = 0;
796 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800797 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700798 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700799
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800801 le->addr = cpu_to_le32((u32) map);
802 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700803 le->ctrl = 0;
804 le->opcode = OP_PACKET | HW_OWNER;
805}
806
Stephen Hemminger793b8832005-09-14 16:06:14 -0700807
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808/* Tell chip where to start receive checksum.
809 * Actually has two checksums, but set both same to avoid possible byte
810 * order problems.
811 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700812static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813{
814 struct sky2_rx_le *le;
815
Stephen Hemminger793b8832005-09-14 16:06:14 -0700816 le = sky2_next_rx(sky2);
817 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
818 le->ctrl = 0;
819 le->opcode = OP_TCPSTART | HW_OWNER;
820
Stephen Hemminger793b8832005-09-14 16:06:14 -0700821 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
823 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
824
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700825}
826
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700827/*
828 * The RX Stop command will not work for Yukon-2 if the BMU does not
829 * reach the end of packet and since we can't make sure that we have
830 * incoming data, we must reset the BMU while it is not doing a DMA
831 * transfer. Since it is possible that the RX path is still active,
832 * the RX RAM buffer will be stopped first, so any possible incoming
833 * data will not trigger a DMA. After the RAM buffer is stopped, the
834 * BMU is polled until any DMA in progress is ended and only then it
835 * will be reset.
836 */
837static void sky2_rx_stop(struct sky2_port *sky2)
838{
839 struct sky2_hw *hw = sky2->hw;
840 unsigned rxq = rxqaddr[sky2->port];
841 int i;
842
843 /* disable the RAM Buffer receive queue */
844 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
845
846 for (i = 0; i < 0xffff; i++)
847 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
848 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
849 goto stopped;
850
851 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
852 sky2->netdev->name);
853stopped:
854 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
855
856 /* reset the Rx prefetch unit */
857 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
858}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700859
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700860/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700861static void sky2_rx_clean(struct sky2_port *sky2)
862{
863 unsigned i;
864
865 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700866 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867 struct ring_info *re = sky2->rx_ring + i;
868
869 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700870 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800871 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700872 PCI_DMA_FROMDEVICE);
873 kfree_skb(re->skb);
874 re->skb = NULL;
875 }
876 }
877}
878
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800879/* Basic MII support */
880static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
881{
882 struct mii_ioctl_data *data = if_mii(ifr);
883 struct sky2_port *sky2 = netdev_priv(dev);
884 struct sky2_hw *hw = sky2->hw;
885 int err = -EOPNOTSUPP;
886
887 if (!netif_running(dev))
888 return -ENODEV; /* Phy still in reset */
889
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800890 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800891 case SIOCGMIIPHY:
892 data->phy_id = PHY_ADDR_MARV;
893
894 /* fallthru */
895 case SIOCGMIIREG: {
896 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800897
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800898 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800899 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800900 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800901
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800902 data->val_out = val;
903 break;
904 }
905
906 case SIOCSMIIREG:
907 if (!capable(CAP_NET_ADMIN))
908 return -EPERM;
909
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800910 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800911 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
912 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800913 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800914 break;
915 }
916 return err;
917}
918
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700919#ifdef SKY2_VLAN_TAG_USED
920static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
921{
922 struct sky2_port *sky2 = netdev_priv(dev);
923 struct sky2_hw *hw = sky2->hw;
924 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700925
Stephen Hemminger302d1252006-01-17 13:43:20 -0800926 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700927
928 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
929 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
930 sky2->vlgrp = grp;
931
Stephen Hemminger302d1252006-01-17 13:43:20 -0800932 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700933}
934
935static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
936{
937 struct sky2_port *sky2 = netdev_priv(dev);
938 struct sky2_hw *hw = sky2->hw;
939 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700940
Stephen Hemminger302d1252006-01-17 13:43:20 -0800941 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700942
943 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
944 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
945 if (sky2->vlgrp)
946 sky2->vlgrp->vlan_devices[vid] = NULL;
947
Stephen Hemminger302d1252006-01-17 13:43:20 -0800948 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700949}
950#endif
951
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800953 * It appears the hardware has a bug in the FIFO logic that
954 * cause it to hang if the FIFO gets overrun and the receive buffer
955 * is not aligned. ALso alloc_skb() won't align properly if slab
956 * debugging is enabled.
957 */
958static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
959{
960 struct sk_buff *skb;
961
962 skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
963 if (likely(skb)) {
964 unsigned long p = (unsigned long) skb->data;
Stephen Hemminger4a15d562006-04-25 10:58:52 -0700965 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800966 }
967
968 return skb;
969}
970
971/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972 * Allocate and setup receiver buffer pool.
973 * In case of 64 bit dma, there are 2X as many list elements
974 * available as ring entries
975 * and need to reserve one list element so we don't wrap around.
976 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700977static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700979 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700980 unsigned rxq = rxqaddr[sky2->port];
981 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700983 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800984 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800985
986 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
987 /* MAC Rx RAM Read is controlled by hardware */
988 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
989 }
990
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700991 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
992
993 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700994 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996
Stephen Hemminger82788c72006-01-17 13:43:10 -0800997 re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998 if (!re->skb)
999 goto nomem;
1000
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001001 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001002 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
1003 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004 }
1005
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001006 /* Truncate oversize frames */
1007 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), sky2->rx_bufsize - 8);
1008 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1009
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001010 /* Tell chip about available buffers */
1011 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012 return 0;
1013nomem:
1014 sky2_rx_clean(sky2);
1015 return -ENOMEM;
1016}
1017
1018/* Bring up network interface. */
1019static int sky2_up(struct net_device *dev)
1020{
1021 struct sky2_port *sky2 = netdev_priv(dev);
1022 struct sky2_hw *hw = sky2->hw;
1023 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001024 u32 ramsize, rxspace, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001025 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001026 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001027
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001028 /*
1029 * On dual port PCI-X card, there is an problem where status
1030 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001031 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001032 if (otherdev && netif_running(otherdev) &&
1033 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1034 struct sky2_port *osky2 = netdev_priv(otherdev);
1035 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001036
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001037 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1038 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1039 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1040
1041 sky2->rx_csum = 0;
1042 osky2->rx_csum = 0;
1043 }
1044
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045 if (netif_msg_ifup(sky2))
1046 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1047
1048 /* must be power of 2 */
1049 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001050 TX_RING_SIZE *
1051 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001052 &sky2->tx_le_map);
1053 if (!sky2->tx_le)
1054 goto err_out;
1055
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001056 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057 GFP_KERNEL);
1058 if (!sky2->tx_ring)
1059 goto err_out;
1060 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061
1062 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1063 &sky2->rx_le_map);
1064 if (!sky2->rx_le)
1065 goto err_out;
1066 memset(sky2->rx_le, 0, RX_LE_BYTES);
1067
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001068 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069 GFP_KERNEL);
1070 if (!sky2->rx_ring)
1071 goto err_out;
1072
1073 sky2_mac_init(hw, port);
1074
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001075 /* Determine available ram buffer space (in 4K blocks).
1076 * Note: not sure about the FE setting below yet
1077 */
1078 if (hw->chip_id == CHIP_ID_YUKON_FE)
1079 ramsize = 4;
1080 else
1081 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001082
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001083 /* Give transmitter one third (rounded up) */
1084 rxspace = ramsize - (ramsize + 2) / 3;
1085
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001087 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001088
Stephen Hemminger793b8832005-09-14 16:06:14 -07001089 /* Make sure SyncQ is disabled */
1090 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1091 RB_RST_SET);
1092
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001093 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001094
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001095 /* Set almost empty threshold */
1096 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
1097 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001098
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001099 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1100 TX_RING_SIZE - 1);
1101
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001102 err = sky2_rx_start(sky2);
1103 if (err)
1104 goto err_out;
1105
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001107 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001108 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001109 sky2_write32(hw, B0_IMSK, imask);
1110
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001111 return 0;
1112
1113err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001114 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001115 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1116 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001117 sky2->rx_le = NULL;
1118 }
1119 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120 pci_free_consistent(hw->pdev,
1121 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1122 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001123 sky2->tx_le = NULL;
1124 }
1125 kfree(sky2->tx_ring);
1126 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001127
Stephen Hemminger1b537562005-12-20 15:08:07 -08001128 sky2->tx_ring = NULL;
1129 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001130 return err;
1131}
1132
Stephen Hemminger793b8832005-09-14 16:06:14 -07001133/* Modular subtraction in ring */
1134static inline int tx_dist(unsigned tail, unsigned head)
1135{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001136 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001137}
1138
1139/* Number of list elements available for next tx */
1140static inline int tx_avail(const struct sky2_port *sky2)
1141{
1142 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1143}
1144
1145/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001146static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001147{
1148 unsigned count;
1149
1150 count = sizeof(dma_addr_t) / sizeof(u32);
1151 count += skb_shinfo(skb)->nr_frags * count;
1152
1153 if (skb_shinfo(skb)->tso_size)
1154 ++count;
1155
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001156 if (skb->ip_summed == CHECKSUM_HW)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001157 ++count;
1158
1159 return count;
1160}
1161
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001162/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001163 * Put one packet in ring for transmit.
1164 * A single packet can generate multiple list elements, and
1165 * the number of ring elements will probably be less than the number
1166 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001167 *
1168 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001169 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001170static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1171{
1172 struct sky2_port *sky2 = netdev_priv(dev);
1173 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001174 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001175 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176 unsigned i, len;
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001177 int avail;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178 dma_addr_t mapping;
1179 u32 addr64;
1180 u16 mss;
1181 u8 ctrl;
1182
Stephen Hemminger302d1252006-01-17 13:43:20 -08001183 /* No BH disabling for tx_lock here. We are running in BH disabled
1184 * context and TX reclaim runs via poll inside of a software
1185 * interrupt, and no related locks in IRQ processing.
1186 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001187 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001188 return NETDEV_TX_LOCKED;
1189
Stephen Hemminger793b8832005-09-14 16:06:14 -07001190 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001191 /* There is a known but harmless race with lockless tx
1192 * and netif_stop_queue.
1193 */
1194 if (!netif_queue_stopped(dev)) {
1195 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001196 if (net_ratelimit())
1197 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1198 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001199 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001200 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202 return NETDEV_TX_BUSY;
1203 }
1204
Stephen Hemminger793b8832005-09-14 16:06:14 -07001205 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001206 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1207 dev->name, sky2->tx_prod, skb->len);
1208
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001209 len = skb_headlen(skb);
1210 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001211 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001212
1213 re = sky2->tx_ring + sky2->tx_prod;
1214
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001215 /* Send high bits if changed or crosses boundary */
1216 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001217 le = get_tx_le(sky2);
1218 le->tx.addr = cpu_to_le32(addr64);
1219 le->ctrl = 0;
1220 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001221 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001222 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001223
1224 /* Check for TCP Segmentation Offload */
1225 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001226 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001227 /* just drop the packet if non-linear expansion fails */
1228 if (skb_header_cloned(skb) &&
1229 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger15240072006-03-23 08:51:38 -08001230 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001231 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001232 }
1233
1234 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1235 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1236 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001237 }
1238
Stephen Hemminger793b8832005-09-14 16:06:14 -07001239 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001240 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001241 le->tx.tso.size = cpu_to_le16(mss);
1242 le->tx.tso.rsvd = 0;
1243 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001244 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001245 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001246 }
1247
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001249#ifdef SKY2_VLAN_TAG_USED
1250 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1251 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1252 if (!le) {
1253 le = get_tx_le(sky2);
1254 le->tx.addr = 0;
1255 le->opcode = OP_VLAN|HW_OWNER;
1256 le->ctrl = 0;
1257 } else
1258 le->opcode |= OP_VLAN;
1259 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1260 ctrl |= INS_VLAN;
1261 }
1262#endif
1263
1264 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001265 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001266 u16 hdr = skb->h.raw - skb->data;
1267 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001268
1269 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1270 if (skb->nh.iph->protocol == IPPROTO_UDP)
1271 ctrl |= UDPTCP;
1272
1273 le = get_tx_le(sky2);
1274 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001275 le->tx.csum.offset = cpu_to_le16(offset);
1276 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001277 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001278 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001279 }
1280
1281 le = get_tx_le(sky2);
1282 le->tx.addr = cpu_to_le32((u32) mapping);
1283 le->length = cpu_to_le16(len);
1284 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001285 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001286
Stephen Hemminger793b8832005-09-14 16:06:14 -07001287 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001288 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001289 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001290
1291 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1292 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001293 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001294
1295 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1296 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001297 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001298 if (addr64 != sky2->tx_addr64) {
1299 le = get_tx_le(sky2);
1300 le->tx.addr = cpu_to_le32(addr64);
1301 le->ctrl = 0;
1302 le->opcode = OP_ADDR64 | HW_OWNER;
1303 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001304 }
1305
1306 le = get_tx_le(sky2);
1307 le->tx.addr = cpu_to_le32((u32) mapping);
1308 le->length = cpu_to_le16(frag->size);
1309 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001310 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311
Stephen Hemminger793b8832005-09-14 16:06:14 -07001312 fre = sky2->tx_ring
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001313 + RING_NEXT((re - sky2->tx_ring) + i, TX_RING_SIZE);
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001314 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001316
Stephen Hemminger793b8832005-09-14 16:06:14 -07001317 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001318 le->ctrl |= EOP;
1319
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001320 avail = tx_avail(sky2);
1321 if (mss != 0 || avail < TX_MIN_PENDING) {
1322 le->ctrl |= FRC_STAT;
1323 if (avail <= MAX_SKB_TX_LE)
1324 netif_stop_queue(dev);
1325 }
1326
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001327 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328
Stephen Hemminger793b8832005-09-14 16:06:14 -07001329out_unlock:
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001330 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001331
1332 dev->trans_start = jiffies;
1333 return NETDEV_TX_OK;
1334}
1335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001336/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001337 * Free ring elements from starting at tx_cons until "done"
1338 *
1339 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001340 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001341 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001342static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001344 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001345 struct pci_dev *pdev = sky2->hw->pdev;
1346 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001347 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001348
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001349 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001350
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001351 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001352 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001353 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001355 for (put = sky2->tx_cons; put != done; put = nxt) {
1356 struct tx_ring_info *re = sky2->tx_ring + put;
1357 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001358
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001359 nxt = re->idx;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001360 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001361 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001362
Stephen Hemminger793b8832005-09-14 16:06:14 -07001363 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001364 if (tx_dist(put, done) < tx_dist(put, nxt))
1365 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001366
Stephen Hemminger793b8832005-09-14 16:06:14 -07001367 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001368 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001369 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001370
Stephen Hemminger793b8832005-09-14 16:06:14 -07001371 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001372 struct tx_ring_info *fre;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001373 fre = sky2->tx_ring + RING_NEXT(put + i, TX_RING_SIZE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001374 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001375 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001376 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001377 }
1378
Stephen Hemminger15240072006-03-23 08:51:38 -08001379 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001380 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001381
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001382 sky2->tx_cons = put;
Stephen Hemminger8f246642006-03-20 15:48:21 -08001383 if (tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001384 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001385}
1386
1387/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001388static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001389{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001390 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001391 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001392 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393}
1394
1395/* Network shutdown */
1396static int sky2_down(struct net_device *dev)
1397{
1398 struct sky2_port *sky2 = netdev_priv(dev);
1399 struct sky2_hw *hw = sky2->hw;
1400 unsigned port = sky2->port;
1401 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001402 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001403
Stephen Hemminger1b537562005-12-20 15:08:07 -08001404 /* Never really got started! */
1405 if (!sky2->tx_le)
1406 return 0;
1407
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001408 if (netif_msg_ifdown(sky2))
1409 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1410
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001411 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001412 netif_stop_queue(dev);
1413
Stephen Hemminger793b8832005-09-14 16:06:14 -07001414 sky2_phy_reset(hw, port);
1415
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416 /* Stop transmitter */
1417 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1418 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1419
1420 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001421 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001422
1423 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001424 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001425 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1426
1427 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1428
1429 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001430 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1431 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1433
1434 /* Disable Force Sync bit and Enable Alloc bit */
1435 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1436 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1437
1438 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1439 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1440 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1441
1442 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001443 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1444 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001445
1446 /* Reset the Tx prefetch units */
1447 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1448 PREF_UNIT_RST_SET);
1449
1450 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1451
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001452 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453
1454 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1455 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1456
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001457 /* Disable port IRQ */
1458 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001459 imask &= ~portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001460 sky2_write32(hw, B0_IMSK, imask);
1461
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001462 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001463 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1464
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001465 synchronize_irq(hw->pdev->irq);
1466
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001467 sky2_tx_clean(sky2);
1468 sky2_rx_clean(sky2);
1469
1470 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1471 sky2->rx_le, sky2->rx_le_map);
1472 kfree(sky2->rx_ring);
1473
1474 pci_free_consistent(hw->pdev,
1475 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1476 sky2->tx_le, sky2->tx_le_map);
1477 kfree(sky2->tx_ring);
1478
Stephen Hemminger1b537562005-12-20 15:08:07 -08001479 sky2->tx_le = NULL;
1480 sky2->rx_le = NULL;
1481
1482 sky2->rx_ring = NULL;
1483 sky2->tx_ring = NULL;
1484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485 return 0;
1486}
1487
1488static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1489{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001490 if (!hw->copper)
1491 return SPEED_1000;
1492
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001493 if (hw->chip_id == CHIP_ID_YUKON_FE)
1494 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1495
1496 switch (aux & PHY_M_PS_SPEED_MSK) {
1497 case PHY_M_PS_SPEED_1000:
1498 return SPEED_1000;
1499 case PHY_M_PS_SPEED_100:
1500 return SPEED_100;
1501 default:
1502 return SPEED_10;
1503 }
1504}
1505
1506static void sky2_link_up(struct sky2_port *sky2)
1507{
1508 struct sky2_hw *hw = sky2->hw;
1509 unsigned port = sky2->port;
1510 u16 reg;
1511
1512 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001513 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001514
1515 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -08001516 if (sky2->autoneg == AUTONEG_DISABLE) {
1517 reg |= GM_GPCR_AU_ALL_DIS;
1518
1519 /* Is write/read necessary? Copied from sky2_mac_init */
1520 gma_write16(hw, port, GM_GP_CTRL, reg);
1521 gma_read16(hw, port, GM_GP_CTRL);
1522
1523 switch (sky2->speed) {
1524 case SPEED_1000:
1525 reg &= ~GM_GPCR_SPEED_100;
1526 reg |= GM_GPCR_SPEED_1000;
1527 break;
1528 case SPEED_100:
1529 reg &= ~GM_GPCR_SPEED_1000;
1530 reg |= GM_GPCR_SPEED_100;
1531 break;
1532 case SPEED_10:
1533 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
1534 break;
1535 }
1536 } else
1537 reg &= ~GM_GPCR_AU_ALL_DIS;
1538
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001539 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1540 reg |= GM_GPCR_DUP_FULL;
1541
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001542 /* enable Rx/Tx */
1543 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1544 gma_write16(hw, port, GM_GP_CTRL, reg);
1545 gma_read16(hw, port, GM_GP_CTRL);
1546
1547 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1548
1549 netif_carrier_on(sky2->netdev);
1550 netif_wake_queue(sky2->netdev);
1551
1552 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001553 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1555
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001556 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001557 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001558 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1559
1560 switch(sky2->speed) {
1561 case SPEED_10:
1562 led |= PHY_M_LEDC_INIT_CTRL(7);
1563 break;
1564
1565 case SPEED_100:
1566 led |= PHY_M_LEDC_STA1_CTRL(7);
1567 break;
1568
1569 case SPEED_1000:
1570 led |= PHY_M_LEDC_STA0_CTRL(7);
1571 break;
1572 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001573
1574 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001575 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001576 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1577 }
1578
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579 if (netif_msg_link(sky2))
1580 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001581 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582 sky2->netdev->name, sky2->speed,
1583 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1584 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001585 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586}
1587
1588static void sky2_link_down(struct sky2_port *sky2)
1589{
1590 struct sky2_hw *hw = sky2->hw;
1591 unsigned port = sky2->port;
1592 u16 reg;
1593
1594 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1595
1596 reg = gma_read16(hw, port, GM_GP_CTRL);
1597 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1598 gma_write16(hw, port, GM_GP_CTRL, reg);
1599 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1600
1601 if (sky2->rx_pause && !sky2->tx_pause) {
1602 /* restore Asymmetric Pause bit */
1603 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001604 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1605 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001606 }
1607
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608 netif_carrier_off(sky2->netdev);
1609 netif_stop_queue(sky2->netdev);
1610
1611 /* Turn on link LED */
1612 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1613
1614 if (netif_msg_link(sky2))
1615 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1616 sky2_phy_init(hw, port);
1617}
1618
Stephen Hemminger793b8832005-09-14 16:06:14 -07001619static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1620{
1621 struct sky2_hw *hw = sky2->hw;
1622 unsigned port = sky2->port;
1623 u16 lpa;
1624
1625 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1626
1627 if (lpa & PHY_M_AN_RF) {
1628 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1629 return -1;
1630 }
1631
1632 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1633 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1634 printk(KERN_ERR PFX "%s: master/slave fault",
1635 sky2->netdev->name);
1636 return -1;
1637 }
1638
1639 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1640 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1641 sky2->netdev->name);
1642 return -1;
1643 }
1644
1645 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1646
1647 sky2->speed = sky2_phy_speed(hw, aux);
1648
1649 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001650 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001651 aux >>= 6;
1652
1653 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1654 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1655
1656 if ((sky2->tx_pause || sky2->rx_pause)
1657 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1658 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1659 else
1660 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1661
1662 return 0;
1663}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001665/* Interrupt from PHY */
1666static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001667{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001668 struct net_device *dev = hw->dev[port];
1669 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001670 u16 istatus, phystat;
1671
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001672 spin_lock(&sky2->phy_lock);
1673 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1674 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1675
1676 if (!netif_running(dev))
1677 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678
1679 if (netif_msg_intr(sky2))
1680 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1681 sky2->netdev->name, istatus, phystat);
1682
1683 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001684 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001686 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687 }
1688
Stephen Hemminger793b8832005-09-14 16:06:14 -07001689 if (istatus & PHY_M_IS_LSP_CHANGE)
1690 sky2->speed = sky2_phy_speed(hw, phystat);
1691
1692 if (istatus & PHY_M_IS_DUP_CHANGE)
1693 sky2->duplex =
1694 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1695
1696 if (istatus & PHY_M_IS_LST_CHANGE) {
1697 if (phystat & PHY_M_PS_LINK_UP)
1698 sky2_link_up(sky2);
1699 else
1700 sky2_link_down(sky2);
1701 }
1702out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001703 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001704}
1705
Stephen Hemminger302d1252006-01-17 13:43:20 -08001706
1707/* Transmit timeout is only called if we are running, carries is up
1708 * and tx queue is full (stopped).
1709 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710static void sky2_tx_timeout(struct net_device *dev)
1711{
1712 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001713 struct sky2_hw *hw = sky2->hw;
1714 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001715 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716
1717 if (netif_msg_timer(sky2))
1718 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1719
Stephen Hemminger8f246642006-03-20 15:48:21 -08001720 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1721 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722
Stephen Hemminger8f246642006-03-20 15:48:21 -08001723 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1724 dev->name,
1725 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001726
Stephen Hemminger8f246642006-03-20 15:48:21 -08001727 if (report != done) {
1728 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1729
1730 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1731 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1732 } else if (report != sky2->tx_cons) {
1733 printk(KERN_INFO PFX "status report lost?\n");
1734
1735 spin_lock_bh(&sky2->tx_lock);
1736 sky2_tx_complete(sky2, report);
1737 spin_unlock_bh(&sky2->tx_lock);
1738 } else {
1739 printk(KERN_INFO PFX "hardware hung? flushing\n");
1740
1741 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1742 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1743
1744 sky2_tx_clean(sky2);
1745
1746 sky2_qset(hw, txq);
1747 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1748 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749}
1750
Stephen Hemminger734d1862005-12-09 11:35:00 -08001751
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001752/* Want receive buffer size to be multiple of 64 bits
1753 * and incl room for vlan and truncation
1754 */
Stephen Hemminger734d1862005-12-09 11:35:00 -08001755static inline unsigned sky2_buf_size(int mtu)
1756{
Stephen Hemminger4a15d562006-04-25 10:58:52 -07001757 return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001758}
1759
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1761{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001762 struct sky2_port *sky2 = netdev_priv(dev);
1763 struct sky2_hw *hw = sky2->hw;
1764 int err;
1765 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001766 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001767
1768 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1769 return -EINVAL;
1770
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001771 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1772 return -EINVAL;
1773
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001774 if (!netif_running(dev)) {
1775 dev->mtu = new_mtu;
1776 return 0;
1777 }
1778
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001779 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001780 sky2_write32(hw, B0_IMSK, 0);
1781
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001782 dev->trans_start = jiffies; /* prevent tx timeout */
1783 netif_stop_queue(dev);
1784 netif_poll_disable(hw->dev[0]);
1785
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001786 synchronize_irq(hw->pdev->irq);
1787
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001788 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1789 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1790 sky2_rx_stop(sky2);
1791 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001792
1793 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001794 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001795 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1796 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001797
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001798 if (dev->mtu > ETH_DATA_LEN)
1799 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001800
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001801 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1802
1803 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1804
1805 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001806 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001807
Stephen Hemminger1b537562005-12-20 15:08:07 -08001808 if (err)
1809 dev_close(dev);
1810 else {
1811 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1812
1813 netif_poll_enable(hw->dev[0]);
1814 netif_wake_queue(dev);
1815 }
1816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817 return err;
1818}
1819
1820/*
1821 * Receive one packet.
1822 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001823 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001825static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826 u16 length, u32 status)
1827{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001829 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001830
1831 if (unlikely(netif_msg_rx_status(sky2)))
1832 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001833 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834
Stephen Hemminger793b8832005-09-14 16:06:14 -07001835 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001836 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001838 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001839 goto error;
1840
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001841 if (!(status & GMR_FS_RX_OK))
1842 goto resubmit;
1843
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001844 if (length > sky2->netdev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001845 goto oversize;
1846
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001847 if (length < copybreak) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001848 skb = alloc_skb(length + 2, GFP_ATOMIC);
1849 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001850 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001852 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001853 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1854 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001855 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001856 skb->ip_summed = re->skb->ip_summed;
1857 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001858 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1859 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001860 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001861 struct sk_buff *nskb;
1862
Stephen Hemminger82788c72006-01-17 13:43:10 -08001863 nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001864 if (!nskb)
1865 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866
Stephen Hemminger793b8832005-09-14 16:06:14 -07001867 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001868 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001869 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001870 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001871 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872
Stephen Hemminger793b8832005-09-14 16:06:14 -07001873 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001874 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001877 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001878resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001879 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001880 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001881
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001882 /* Tell receiver about new buffers. */
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001883 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001884
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001885 return skb;
1886
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001887oversize:
1888 ++sky2->net_stats.rx_over_errors;
1889 goto resubmit;
1890
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001891error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001892 ++sky2->net_stats.rx_errors;
1893
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001894 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1896 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001897
1898 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001899 sky2->net_stats.rx_length_errors++;
1900 if (status & GMR_FS_FRAGMENT)
1901 sky2->net_stats.rx_frame_errors++;
1902 if (status & GMR_FS_CRC_ERR)
1903 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001904 if (status & GMR_FS_RX_FF_OV)
1905 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001906
Stephen Hemminger793b8832005-09-14 16:06:14 -07001907 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908}
1909
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001910/* Transmit complete */
1911static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001912{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001913 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001914
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001915 if (netif_running(dev)) {
1916 spin_lock(&sky2->tx_lock);
1917 sky2_tx_complete(sky2, last);
1918 spin_unlock(&sky2->tx_lock);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001919 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920}
1921
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001922/* Process status response ring */
1923static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001924{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001925 int work_done = 0;
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001926 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001928 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001929
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001930 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001931 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1932 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001933 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935 u32 status;
1936 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001937
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001938 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001939
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001940 BUG_ON(le->link >= 2);
1941 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001942
1943 sky2 = netdev_priv(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001944 length = le->length;
1945 status = le->status;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001947 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001949 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001950 if (!skb)
1951 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001952
1953 skb->dev = dev;
1954 skb->protocol = eth_type_trans(skb, dev);
1955 dev->last_rx = jiffies;
1956
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001957#ifdef SKY2_VLAN_TAG_USED
1958 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1959 vlan_hwaccel_receive_skb(skb,
1960 sky2->vlgrp,
1961 be16_to_cpu(sky2->rx_tag));
1962 } else
1963#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001965
1966 if (++work_done >= to_do)
1967 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001968 break;
1969
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001970#ifdef SKY2_VLAN_TAG_USED
1971 case OP_RXVLAN:
1972 sky2->rx_tag = length;
1973 break;
1974
1975 case OP_RXCHKSVLAN:
1976 sky2->rx_tag = length;
1977 /* fall through */
1978#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001980 skb = sky2->rx_ring[sky2->rx_next].skb;
1981 skb->ip_summed = CHECKSUM_HW;
1982 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983 break;
1984
1985 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001986 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07001987 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
1988 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001989 if (hw->dev[1])
1990 sky2_tx_done(hw->dev[1],
1991 ((status >> 24) & 0xff)
1992 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993 break;
1994
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995 default:
1996 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001997 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001998 "unknown status opcode 0x%x\n", le->opcode);
1999 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002001 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002002
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002003exit_loop:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002004 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005}
2006
2007static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2008{
2009 struct net_device *dev = hw->dev[port];
2010
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002011 if (net_ratelimit())
2012 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2013 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014
2015 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002016 if (net_ratelimit())
2017 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2018 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019 /* Clear IRQ */
2020 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2021 }
2022
2023 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002024 if (net_ratelimit())
2025 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2026 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002027
2028 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2029 }
2030
2031 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002032 if (net_ratelimit())
2033 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002034 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2035 }
2036
2037 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002038 if (net_ratelimit())
2039 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002040 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2041 }
2042
2043 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002044 if (net_ratelimit())
2045 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2046 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002047 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2048 }
2049}
2050
2051static void sky2_hw_intr(struct sky2_hw *hw)
2052{
2053 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2054
Stephen Hemminger793b8832005-09-14 16:06:14 -07002055 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002056 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002057
2058 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002059 u16 pci_err;
2060
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002061 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002062 if (net_ratelimit())
2063 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2064 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065
2066 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002067 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002068 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002069 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2070 }
2071
2072 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002073 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002074 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002075
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002076 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002077
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002078 if (net_ratelimit())
2079 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2080 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002081
2082 /* clear the interrupt */
2083 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002084 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002085 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2087
2088 if (pex_err & PEX_FATAL_ERRORS) {
2089 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2090 hwmsk &= ~Y2_IS_PCI_EXP;
2091 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2092 }
2093 }
2094
2095 if (status & Y2_HWE_L1_MASK)
2096 sky2_hw_error(hw, 0, status);
2097 status >>= 8;
2098 if (status & Y2_HWE_L1_MASK)
2099 sky2_hw_error(hw, 1, status);
2100}
2101
2102static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2103{
2104 struct net_device *dev = hw->dev[port];
2105 struct sky2_port *sky2 = netdev_priv(dev);
2106 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2107
2108 if (netif_msg_intr(sky2))
2109 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2110 dev->name, status);
2111
2112 if (status & GM_IS_RX_FF_OR) {
2113 ++sky2->net_stats.rx_fifo_errors;
2114 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2115 }
2116
2117 if (status & GM_IS_TX_FF_UR) {
2118 ++sky2->net_stats.tx_fifo_errors;
2119 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2120 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002121}
2122
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002123/* This should never happen it is a fatal situation */
2124static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2125 const char *rxtx, u32 mask)
2126{
2127 struct net_device *dev = hw->dev[port];
2128 struct sky2_port *sky2 = netdev_priv(dev);
2129 u32 imask;
2130
2131 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2132 dev ? dev->name : "<not registered>", rxtx);
2133
2134 imask = sky2_read32(hw, B0_IMSK);
2135 imask &= ~mask;
2136 sky2_write32(hw, B0_IMSK, imask);
2137
2138 if (dev) {
2139 spin_lock(&sky2->phy_lock);
2140 sky2_link_down(sky2);
2141 spin_unlock(&sky2->phy_lock);
2142 }
2143}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002144
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002145/* If idle then force a fake soft NAPI poll once a second
2146 * to work around cases where sharing an edge triggered interrupt.
2147 */
2148static void sky2_idle(unsigned long arg)
2149{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002150 struct sky2_hw *hw = (struct sky2_hw *) arg;
2151 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002152
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002153 if (__netif_rx_schedule_prep(dev))
2154 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002155
2156 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002157}
2158
2159
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002160static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002161{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002162 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2163 int work_limit = min(dev0->quota, *budget);
2164 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002165 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002166
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002167 if (status & Y2_IS_HW_ERR)
2168 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002170 if (status & Y2_IS_IRQ_PHY1)
2171 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002172
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002173 if (status & Y2_IS_IRQ_PHY2)
2174 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002176 if (status & Y2_IS_IRQ_MAC1)
2177 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002178
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002179 if (status & Y2_IS_IRQ_MAC2)
2180 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002181
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002182 if (status & Y2_IS_CHK_RX1)
2183 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002184
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002185 if (status & Y2_IS_CHK_RX2)
2186 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002187
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002188 if (status & Y2_IS_CHK_TXA1)
2189 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002190
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002191 if (status & Y2_IS_CHK_TXA2)
2192 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002193
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002194 if (status & Y2_IS_STAT_BMU)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002195 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002196
2197 work_done = sky2_status_intr(hw, work_limit);
2198 *budget -= work_done;
2199 dev0->quota -= work_done;
2200
2201 if (work_done >= work_limit)
2202 return 1;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002203
Stephen Hemmingerd3240312006-05-08 15:11:26 -07002204 netif_rx_complete(dev0);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002205
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002206 status = sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002207 return 0;
2208}
2209
2210static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2211{
2212 struct sky2_hw *hw = dev_id;
2213 struct net_device *dev0 = hw->dev[0];
2214 u32 status;
2215
2216 /* Reading this mask interrupts as side effect */
2217 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2218 if (status == 0 || status == ~0)
2219 return IRQ_NONE;
2220
2221 prefetch(&hw->st_le[hw->st_idx]);
2222 if (likely(__netif_rx_schedule_prep(dev0)))
2223 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002224
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002225 return IRQ_HANDLED;
2226}
2227
2228#ifdef CONFIG_NET_POLL_CONTROLLER
2229static void sky2_netpoll(struct net_device *dev)
2230{
2231 struct sky2_port *sky2 = netdev_priv(dev);
2232
Stephen Hemminger793b8832005-09-14 16:06:14 -07002233 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002234}
2235#endif
2236
2237/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002238static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002239{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002240 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002241 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002242 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002243 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002244 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002245 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002246 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002247 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002248 }
2249}
2250
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002251static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2252{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002253 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002254}
2255
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002256static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2257{
2258 return clk / sky2_mhz(hw);
2259}
2260
2261
Stephen Hemminger98712e52006-04-25 10:58:53 -07002262static int __devinit sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002263{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002264 u16 status;
2265 u8 t8, pmd_type;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002266 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002267
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002268 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002269
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2271 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2272 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2273 pci_name(hw->pdev), hw->chip_id);
2274 return -EOPNOTSUPP;
2275 }
2276
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002277 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2278
2279 /* This rev is really old, and requires untested workarounds */
2280 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2281 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2282 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2283 hw->chip_id, hw->chip_rev);
2284 return -EOPNOTSUPP;
2285 }
2286
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002287 /* disable ASF */
2288 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2289 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2290 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2291 }
2292
2293 /* do a SW reset */
2294 sky2_write8(hw, B0_CTST, CS_RST_SET);
2295 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2296
2297 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002298 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002299
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002301 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2302
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002303
2304 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2305
2306 /* clear any PEX errors */
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08002307 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002308 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2309
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002310
2311 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2312 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2313
2314 hw->ports = 1;
2315 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2316 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2317 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2318 ++hw->ports;
2319 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002320
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002321 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002322
2323 for (i = 0; i < hw->ports; i++) {
2324 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2325 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2326 }
2327
2328 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2329
Stephen Hemminger793b8832005-09-14 16:06:14 -07002330 /* Clear I2C IRQ noise */
2331 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002332
2333 /* turn off hardware timer (unused) */
2334 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2335 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002336
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002337 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2338
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002339 /* Turn off descriptor polling */
2340 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002341
2342 /* Turn off receive timestamp */
2343 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002344 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002345
2346 /* enable the Tx Arbiters */
2347 for (i = 0; i < hw->ports; i++)
2348 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2349
2350 /* Initialize ram interface */
2351 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002352 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353
2354 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2355 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2356 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2357 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2358 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2359 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2360 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2361 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2362 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2363 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2364 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2365 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2366 }
2367
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002368 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2369
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002370 for (i = 0; i < hw->ports; i++)
2371 sky2_phy_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002373 memset(hw->st_le, 0, STATUS_LE_BYTES);
2374 hw->st_idx = 0;
2375
2376 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2377 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2378
2379 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002380 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002381
2382 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002383 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002384
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002385 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2386 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002388 /* set Status-FIFO ISR watermark */
2389 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2390 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2391 else
2392 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002393
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002394 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002395 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2396 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002397
Stephen Hemminger793b8832005-09-14 16:06:14 -07002398 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002399 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2400
2401 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2402 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2403 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2404
2405 return 0;
2406}
2407
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002408static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409{
2410 u32 modes;
2411 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002412 modes = SUPPORTED_10baseT_Half
2413 | SUPPORTED_10baseT_Full
2414 | SUPPORTED_100baseT_Half
2415 | SUPPORTED_100baseT_Full
2416 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002417
2418 if (hw->chip_id != CHIP_ID_YUKON_FE)
2419 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002420 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002421 } else
2422 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002423 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424 return modes;
2425}
2426
Stephen Hemminger793b8832005-09-14 16:06:14 -07002427static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002428{
2429 struct sky2_port *sky2 = netdev_priv(dev);
2430 struct sky2_hw *hw = sky2->hw;
2431
2432 ecmd->transceiver = XCVR_INTERNAL;
2433 ecmd->supported = sky2_supported_modes(hw);
2434 ecmd->phy_address = PHY_ADDR_MARV;
2435 if (hw->copper) {
2436 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002437 | SUPPORTED_10baseT_Full
2438 | SUPPORTED_100baseT_Half
2439 | SUPPORTED_100baseT_Full
2440 | SUPPORTED_1000baseT_Half
2441 | SUPPORTED_1000baseT_Full
2442 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002443 ecmd->port = PORT_TP;
2444 } else
2445 ecmd->port = PORT_FIBRE;
2446
2447 ecmd->advertising = sky2->advertising;
2448 ecmd->autoneg = sky2->autoneg;
2449 ecmd->speed = sky2->speed;
2450 ecmd->duplex = sky2->duplex;
2451 return 0;
2452}
2453
2454static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2455{
2456 struct sky2_port *sky2 = netdev_priv(dev);
2457 const struct sky2_hw *hw = sky2->hw;
2458 u32 supported = sky2_supported_modes(hw);
2459
2460 if (ecmd->autoneg == AUTONEG_ENABLE) {
2461 ecmd->advertising = supported;
2462 sky2->duplex = -1;
2463 sky2->speed = -1;
2464 } else {
2465 u32 setting;
2466
Stephen Hemminger793b8832005-09-14 16:06:14 -07002467 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468 case SPEED_1000:
2469 if (ecmd->duplex == DUPLEX_FULL)
2470 setting = SUPPORTED_1000baseT_Full;
2471 else if (ecmd->duplex == DUPLEX_HALF)
2472 setting = SUPPORTED_1000baseT_Half;
2473 else
2474 return -EINVAL;
2475 break;
2476 case SPEED_100:
2477 if (ecmd->duplex == DUPLEX_FULL)
2478 setting = SUPPORTED_100baseT_Full;
2479 else if (ecmd->duplex == DUPLEX_HALF)
2480 setting = SUPPORTED_100baseT_Half;
2481 else
2482 return -EINVAL;
2483 break;
2484
2485 case SPEED_10:
2486 if (ecmd->duplex == DUPLEX_FULL)
2487 setting = SUPPORTED_10baseT_Full;
2488 else if (ecmd->duplex == DUPLEX_HALF)
2489 setting = SUPPORTED_10baseT_Half;
2490 else
2491 return -EINVAL;
2492 break;
2493 default:
2494 return -EINVAL;
2495 }
2496
2497 if ((setting & supported) == 0)
2498 return -EINVAL;
2499
2500 sky2->speed = ecmd->speed;
2501 sky2->duplex = ecmd->duplex;
2502 }
2503
2504 sky2->autoneg = ecmd->autoneg;
2505 sky2->advertising = ecmd->advertising;
2506
Stephen Hemminger1b537562005-12-20 15:08:07 -08002507 if (netif_running(dev))
2508 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002509
2510 return 0;
2511}
2512
2513static void sky2_get_drvinfo(struct net_device *dev,
2514 struct ethtool_drvinfo *info)
2515{
2516 struct sky2_port *sky2 = netdev_priv(dev);
2517
2518 strcpy(info->driver, DRV_NAME);
2519 strcpy(info->version, DRV_VERSION);
2520 strcpy(info->fw_version, "N/A");
2521 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2522}
2523
2524static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002525 char name[ETH_GSTRING_LEN];
2526 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002527} sky2_stats[] = {
2528 { "tx_bytes", GM_TXO_OK_HI },
2529 { "rx_bytes", GM_RXO_OK_HI },
2530 { "tx_broadcast", GM_TXF_BC_OK },
2531 { "rx_broadcast", GM_RXF_BC_OK },
2532 { "tx_multicast", GM_TXF_MC_OK },
2533 { "rx_multicast", GM_RXF_MC_OK },
2534 { "tx_unicast", GM_TXF_UC_OK },
2535 { "rx_unicast", GM_RXF_UC_OK },
2536 { "tx_mac_pause", GM_TXF_MPAUSE },
2537 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002538 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002539 { "late_collision",GM_TXF_LAT_COL },
2540 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002541 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002543
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002544 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002545 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002546 { "rx_64_byte_packets", GM_RXF_64B },
2547 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2548 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2549 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2550 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2551 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2552 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002553 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002554 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2555 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002556 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002557
2558 { "tx_64_byte_packets", GM_TXF_64B },
2559 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2560 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2561 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2562 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2563 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2564 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2565 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566};
2567
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002568static u32 sky2_get_rx_csum(struct net_device *dev)
2569{
2570 struct sky2_port *sky2 = netdev_priv(dev);
2571
2572 return sky2->rx_csum;
2573}
2574
2575static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2576{
2577 struct sky2_port *sky2 = netdev_priv(dev);
2578
2579 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002580
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2582 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2583
2584 return 0;
2585}
2586
2587static u32 sky2_get_msglevel(struct net_device *netdev)
2588{
2589 struct sky2_port *sky2 = netdev_priv(netdev);
2590 return sky2->msg_enable;
2591}
2592
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002593static int sky2_nway_reset(struct net_device *dev)
2594{
2595 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002596
2597 if (sky2->autoneg != AUTONEG_ENABLE)
2598 return -EINVAL;
2599
Stephen Hemminger1b537562005-12-20 15:08:07 -08002600 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002601
2602 return 0;
2603}
2604
Stephen Hemminger793b8832005-09-14 16:06:14 -07002605static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002606{
2607 struct sky2_hw *hw = sky2->hw;
2608 unsigned port = sky2->port;
2609 int i;
2610
2611 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002612 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002614 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002615
Stephen Hemminger793b8832005-09-14 16:06:14 -07002616 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002617 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2618}
2619
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002620static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2621{
2622 struct sky2_port *sky2 = netdev_priv(netdev);
2623 sky2->msg_enable = value;
2624}
2625
2626static int sky2_get_stats_count(struct net_device *dev)
2627{
2628 return ARRAY_SIZE(sky2_stats);
2629}
2630
2631static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002632 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002633{
2634 struct sky2_port *sky2 = netdev_priv(dev);
2635
Stephen Hemminger793b8832005-09-14 16:06:14 -07002636 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002637}
2638
Stephen Hemminger793b8832005-09-14 16:06:14 -07002639static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002640{
2641 int i;
2642
2643 switch (stringset) {
2644 case ETH_SS_STATS:
2645 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2646 memcpy(data + i * ETH_GSTRING_LEN,
2647 sky2_stats[i].name, ETH_GSTRING_LEN);
2648 break;
2649 }
2650}
2651
2652/* Use hardware MIB variables for critical path statistics and
2653 * transmit feedback not reported at interrupt.
2654 * Other errors are accounted for in interrupt handler.
2655 */
2656static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2657{
2658 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002659 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002660
Stephen Hemminger793b8832005-09-14 16:06:14 -07002661 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662
2663 sky2->net_stats.tx_bytes = data[0];
2664 sky2->net_stats.rx_bytes = data[1];
2665 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2666 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002667 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002668 sky2->net_stats.collisions = data[10];
2669 sky2->net_stats.tx_aborted_errors = data[12];
2670
2671 return &sky2->net_stats;
2672}
2673
2674static int sky2_set_mac_address(struct net_device *dev, void *p)
2675{
2676 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002677 struct sky2_hw *hw = sky2->hw;
2678 unsigned port = sky2->port;
2679 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680
2681 if (!is_valid_ether_addr(addr->sa_data))
2682 return -EADDRNOTAVAIL;
2683
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002684 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002685 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002686 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002687 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002689
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002690 /* virtual address for data */
2691 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2692
2693 /* physical address: used for pause frames */
2694 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002695
2696 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697}
2698
2699static void sky2_set_multicast(struct net_device *dev)
2700{
2701 struct sky2_port *sky2 = netdev_priv(dev);
2702 struct sky2_hw *hw = sky2->hw;
2703 unsigned port = sky2->port;
2704 struct dev_mc_list *list = dev->mc_list;
2705 u16 reg;
2706 u8 filter[8];
2707
2708 memset(filter, 0, sizeof(filter));
2709
2710 reg = gma_read16(hw, port, GM_RX_CTRL);
2711 reg |= GM_RXCR_UCF_ENA;
2712
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002713 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002714 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002715 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002716 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002717 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002718 reg &= ~GM_RXCR_MCF_ENA;
2719 else {
2720 int i;
2721 reg |= GM_RXCR_MCF_ENA;
2722
2723 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2724 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002725 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002726 }
2727 }
2728
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002729 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002730 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002731 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002732 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002734 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002735 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002736 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002737
2738 gma_write16(hw, port, GM_RX_CTRL, reg);
2739}
2740
2741/* Can have one global because blinking is controlled by
2742 * ethtool and that is always under RTNL mutex
2743 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002744static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002745{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002746 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002747
Stephen Hemminger793b8832005-09-14 16:06:14 -07002748 switch (hw->chip_id) {
2749 case CHIP_ID_YUKON_XL:
2750 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2751 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2752 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2753 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2754 PHY_M_LEDC_INIT_CTRL(7) |
2755 PHY_M_LEDC_STA1_CTRL(7) |
2756 PHY_M_LEDC_STA0_CTRL(7))
2757 : 0);
2758
2759 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2760 break;
2761
2762 default:
2763 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2764 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2765 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2766 PHY_M_LED_MO_10(MO_LED_ON) |
2767 PHY_M_LED_MO_100(MO_LED_ON) |
2768 PHY_M_LED_MO_1000(MO_LED_ON) |
2769 PHY_M_LED_MO_RX(MO_LED_ON)
2770 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2771 PHY_M_LED_MO_10(MO_LED_OFF) |
2772 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002773 PHY_M_LED_MO_1000(MO_LED_OFF) |
2774 PHY_M_LED_MO_RX(MO_LED_OFF));
2775
Stephen Hemminger793b8832005-09-14 16:06:14 -07002776 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777}
2778
2779/* blink LED's for finding board */
2780static int sky2_phys_id(struct net_device *dev, u32 data)
2781{
2782 struct sky2_port *sky2 = netdev_priv(dev);
2783 struct sky2_hw *hw = sky2->hw;
2784 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002785 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002786 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002787 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788 int onoff = 1;
2789
Stephen Hemminger793b8832005-09-14 16:06:14 -07002790 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002791 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2792 else
2793 ms = data * 1000;
2794
2795 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002796 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002797 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2798 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2799 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2800 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2801 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2802 } else {
2803 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2804 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2805 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002807 interrupted = 0;
2808 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002809 sky2_led(hw, port, onoff);
2810 onoff = !onoff;
2811
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002812 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002813 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002814 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002815
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002816 ms -= 250;
2817 }
2818
2819 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002820 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2821 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2822 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2823 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2824 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2825 } else {
2826 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2827 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2828 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002829 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830
2831 return 0;
2832}
2833
2834static void sky2_get_pauseparam(struct net_device *dev,
2835 struct ethtool_pauseparam *ecmd)
2836{
2837 struct sky2_port *sky2 = netdev_priv(dev);
2838
2839 ecmd->tx_pause = sky2->tx_pause;
2840 ecmd->rx_pause = sky2->rx_pause;
2841 ecmd->autoneg = sky2->autoneg;
2842}
2843
2844static int sky2_set_pauseparam(struct net_device *dev,
2845 struct ethtool_pauseparam *ecmd)
2846{
2847 struct sky2_port *sky2 = netdev_priv(dev);
2848 int err = 0;
2849
2850 sky2->autoneg = ecmd->autoneg;
2851 sky2->tx_pause = ecmd->tx_pause != 0;
2852 sky2->rx_pause = ecmd->rx_pause != 0;
2853
Stephen Hemminger1b537562005-12-20 15:08:07 -08002854 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002855
2856 return err;
2857}
2858
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002859static int sky2_get_coalesce(struct net_device *dev,
2860 struct ethtool_coalesce *ecmd)
2861{
2862 struct sky2_port *sky2 = netdev_priv(dev);
2863 struct sky2_hw *hw = sky2->hw;
2864
2865 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2866 ecmd->tx_coalesce_usecs = 0;
2867 else {
2868 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2869 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2870 }
2871 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2872
2873 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2874 ecmd->rx_coalesce_usecs = 0;
2875 else {
2876 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2877 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2878 }
2879 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2880
2881 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2882 ecmd->rx_coalesce_usecs_irq = 0;
2883 else {
2884 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2885 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2886 }
2887
2888 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2889
2890 return 0;
2891}
2892
2893/* Note: this affect both ports */
2894static int sky2_set_coalesce(struct net_device *dev,
2895 struct ethtool_coalesce *ecmd)
2896{
2897 struct sky2_port *sky2 = netdev_priv(dev);
2898 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002899 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002900
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002901 if (ecmd->tx_coalesce_usecs > tmax ||
2902 ecmd->rx_coalesce_usecs > tmax ||
2903 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002904 return -EINVAL;
2905
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002906 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002907 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002908 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002909 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002910 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002911 return -EINVAL;
2912
2913 if (ecmd->tx_coalesce_usecs == 0)
2914 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2915 else {
2916 sky2_write32(hw, STAT_TX_TIMER_INI,
2917 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2918 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2919 }
2920 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2921
2922 if (ecmd->rx_coalesce_usecs == 0)
2923 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2924 else {
2925 sky2_write32(hw, STAT_LEV_TIMER_INI,
2926 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2927 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2928 }
2929 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2930
2931 if (ecmd->rx_coalesce_usecs_irq == 0)
2932 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2933 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002934 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002935 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2936 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2937 }
2938 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2939 return 0;
2940}
2941
Stephen Hemminger793b8832005-09-14 16:06:14 -07002942static void sky2_get_ringparam(struct net_device *dev,
2943 struct ethtool_ringparam *ering)
2944{
2945 struct sky2_port *sky2 = netdev_priv(dev);
2946
2947 ering->rx_max_pending = RX_MAX_PENDING;
2948 ering->rx_mini_max_pending = 0;
2949 ering->rx_jumbo_max_pending = 0;
2950 ering->tx_max_pending = TX_RING_SIZE - 1;
2951
2952 ering->rx_pending = sky2->rx_pending;
2953 ering->rx_mini_pending = 0;
2954 ering->rx_jumbo_pending = 0;
2955 ering->tx_pending = sky2->tx_pending;
2956}
2957
2958static int sky2_set_ringparam(struct net_device *dev,
2959 struct ethtool_ringparam *ering)
2960{
2961 struct sky2_port *sky2 = netdev_priv(dev);
2962 int err = 0;
2963
2964 if (ering->rx_pending > RX_MAX_PENDING ||
2965 ering->rx_pending < 8 ||
2966 ering->tx_pending < MAX_SKB_TX_LE ||
2967 ering->tx_pending > TX_RING_SIZE - 1)
2968 return -EINVAL;
2969
2970 if (netif_running(dev))
2971 sky2_down(dev);
2972
2973 sky2->rx_pending = ering->rx_pending;
2974 sky2->tx_pending = ering->tx_pending;
2975
Stephen Hemminger1b537562005-12-20 15:08:07 -08002976 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002977 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002978 if (err)
2979 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08002980 else
2981 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002982 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002983
2984 return err;
2985}
2986
Stephen Hemminger793b8832005-09-14 16:06:14 -07002987static int sky2_get_regs_len(struct net_device *dev)
2988{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002989 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002990}
2991
2992/*
2993 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002994 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002995 */
2996static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2997 void *p)
2998{
2999 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003000 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003001
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003002 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003003 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003004 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003005
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003006 memcpy_fromio(p, io, B3_RAM_ADDR);
3007
3008 memcpy_fromio(p + B3_RI_WTO_R1,
3009 io + B3_RI_WTO_R1,
3010 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003011}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012
3013static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003014 .get_settings = sky2_get_settings,
3015 .set_settings = sky2_set_settings,
3016 .get_drvinfo = sky2_get_drvinfo,
3017 .get_msglevel = sky2_get_msglevel,
3018 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003019 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003020 .get_regs_len = sky2_get_regs_len,
3021 .get_regs = sky2_get_regs,
3022 .get_link = ethtool_op_get_link,
3023 .get_sg = ethtool_op_get_sg,
3024 .set_sg = ethtool_op_set_sg,
3025 .get_tx_csum = ethtool_op_get_tx_csum,
3026 .set_tx_csum = ethtool_op_set_tx_csum,
3027 .get_tso = ethtool_op_get_tso,
3028 .set_tso = ethtool_op_set_tso,
3029 .get_rx_csum = sky2_get_rx_csum,
3030 .set_rx_csum = sky2_set_rx_csum,
3031 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003032 .get_coalesce = sky2_get_coalesce,
3033 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003034 .get_ringparam = sky2_get_ringparam,
3035 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003036 .get_pauseparam = sky2_get_pauseparam,
3037 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003038 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003039 .get_stats_count = sky2_get_stats_count,
3040 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003041 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042};
3043
3044/* Initialize network device */
3045static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3046 unsigned port, int highmem)
3047{
3048 struct sky2_port *sky2;
3049 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3050
3051 if (!dev) {
3052 printk(KERN_ERR "sky2 etherdev alloc failed");
3053 return NULL;
3054 }
3055
3056 SET_MODULE_OWNER(dev);
3057 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003058 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003059 dev->open = sky2_up;
3060 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003061 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003062 dev->hard_start_xmit = sky2_xmit_frame;
3063 dev->get_stats = sky2_get_stats;
3064 dev->set_multicast_list = sky2_set_multicast;
3065 dev->set_mac_address = sky2_set_mac_address;
3066 dev->change_mtu = sky2_change_mtu;
3067 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3068 dev->tx_timeout = sky2_tx_timeout;
3069 dev->watchdog_timeo = TX_WATCHDOG;
3070 if (port == 0)
3071 dev->poll = sky2_poll;
3072 dev->weight = NAPI_WEIGHT;
3073#ifdef CONFIG_NET_POLL_CONTROLLER
3074 dev->poll_controller = sky2_netpoll;
3075#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003076
3077 sky2 = netdev_priv(dev);
3078 sky2->netdev = dev;
3079 sky2->hw = hw;
3080 sky2->msg_enable = netif_msg_init(debug, default_msg);
3081
3082 spin_lock_init(&sky2->tx_lock);
3083 /* Auto speed and flow control */
3084 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003085 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003086 sky2->rx_pause = 1;
3087 sky2->duplex = -1;
3088 sky2->speed = -1;
3089 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003090 sky2->rx_csum = 1;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003091
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003092 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003093 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003094 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003095 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003096
3097 hw->dev[port] = dev;
3098
3099 sky2->port = port;
3100
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003101 dev->features |= NETIF_F_LLTX;
3102 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3103 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003104 if (highmem)
3105 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003106 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003107
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003108#ifdef SKY2_VLAN_TAG_USED
3109 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3110 dev->vlan_rx_register = sky2_vlan_rx_register;
3111 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3112#endif
3113
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003114 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003115 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003116 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003117
3118 /* device is off until link detection */
3119 netif_carrier_off(dev);
3120 netif_stop_queue(dev);
3121
3122 return dev;
3123}
3124
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003125static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126{
3127 const struct sky2_port *sky2 = netdev_priv(dev);
3128
3129 if (netif_msg_probe(sky2))
3130 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3131 dev->name,
3132 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3133 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3134}
3135
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003136/* Handle software interrupt used during MSI test */
3137static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3138 struct pt_regs *regs)
3139{
3140 struct sky2_hw *hw = dev_id;
3141 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3142
3143 if (status == 0)
3144 return IRQ_NONE;
3145
3146 if (status & Y2_IS_IRQ_SW) {
3147 hw->msi_detected = 1;
3148 wake_up(&hw->msi_wait);
3149 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3150 }
3151 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3152
3153 return IRQ_HANDLED;
3154}
3155
3156/* Test interrupt path by forcing a a software IRQ */
3157static int __devinit sky2_test_msi(struct sky2_hw *hw)
3158{
3159 struct pci_dev *pdev = hw->pdev;
3160 int err;
3161
3162 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3163
3164 err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
3165 if (err) {
3166 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3167 pci_name(pdev), pdev->irq);
3168 return err;
3169 }
3170
3171 init_waitqueue_head (&hw->msi_wait);
3172
3173 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3174 wmb();
3175
3176 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3177
3178 if (!hw->msi_detected) {
3179 /* MSI test failed, go back to INTx mode */
3180 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3181 "switching to INTx mode. Please report this failure to "
3182 "the PCI maintainer and include system chipset information.\n",
3183 pci_name(pdev));
3184
3185 err = -EOPNOTSUPP;
3186 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3187 }
3188
3189 sky2_write32(hw, B0_IMSK, 0);
3190
3191 free_irq(pdev->irq, hw);
3192
3193 return err;
3194}
3195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003196static int __devinit sky2_probe(struct pci_dev *pdev,
3197 const struct pci_device_id *ent)
3198{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003199 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003200 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003201 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202
Stephen Hemminger793b8832005-09-14 16:06:14 -07003203 err = pci_enable_device(pdev);
3204 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3206 pci_name(pdev));
3207 goto err_out;
3208 }
3209
Stephen Hemminger793b8832005-09-14 16:06:14 -07003210 err = pci_request_regions(pdev, DRV_NAME);
3211 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3213 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003214 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003215 }
3216
3217 pci_set_master(pdev);
3218
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003219 /* Find power-management capability. */
3220 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3221 if (pm_cap == 0) {
3222 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3223 "aborting.\n");
3224 err = -EIO;
3225 goto err_out_free_regions;
3226 }
3227
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003228 if (sizeof(dma_addr_t) > sizeof(u32) &&
3229 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3230 using_dac = 1;
3231 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3232 if (err < 0) {
3233 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3234 "for consistent allocations\n", pci_name(pdev));
3235 goto err_out_free_regions;
3236 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003237
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003238 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3240 if (err) {
3241 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3242 pci_name(pdev));
3243 goto err_out_free_regions;
3244 }
3245 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003246
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003248 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249 if (!hw) {
3250 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3251 pci_name(pdev));
3252 goto err_out_free_regions;
3253 }
3254
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256
3257 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3258 if (!hw->regs) {
3259 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3260 pci_name(pdev));
3261 goto err_out_free_hw;
3262 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003263 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003264
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003265#ifdef __BIG_ENDIAN
3266 /* byte swap descriptors in hardware */
3267 {
3268 u32 reg;
3269
3270 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
3271 reg |= PCI_REV_DESC;
3272 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3273 }
3274#endif
3275
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003276 /* ring for status responses */
3277 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3278 &hw->st_dma);
3279 if (!hw->st_le)
3280 goto err_out_iounmap;
3281
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282 err = sky2_reset(hw);
3283 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003284 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003286 printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
3287 DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger92f965e2005-12-09 11:34:53 -08003288 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003289 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003290
Stephen Hemminger793b8832005-09-14 16:06:14 -07003291 dev = sky2_init_netdev(hw, 0, using_dac);
3292 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003293 goto err_out_free_pci;
3294
Stephen Hemminger793b8832005-09-14 16:06:14 -07003295 err = register_netdev(dev);
3296 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297 printk(KERN_ERR PFX "%s: cannot register net device\n",
3298 pci_name(pdev));
3299 goto err_out_free_netdev;
3300 }
3301
3302 sky2_show_addr(dev);
3303
3304 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3305 if (register_netdev(dev1) == 0)
3306 sky2_show_addr(dev1);
3307 else {
3308 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003309 printk(KERN_WARNING PFX
3310 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311 hw->dev[1] = NULL;
3312 free_netdev(dev1);
3313 }
3314 }
3315
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003316 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3317 err = sky2_test_msi(hw);
3318 if (err == -EOPNOTSUPP)
3319 pci_disable_msi(pdev);
3320 else if (err)
3321 goto err_out_unregister;
3322 }
3323
3324 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003325 if (err) {
3326 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3327 pci_name(pdev), pdev->irq);
3328 goto err_out_unregister;
3329 }
3330
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003331 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003332
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003333 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
3334 if (idle_timeout > 0)
3335 mod_timer(&hw->idle_timer,
3336 jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003337
Stephen Hemminger793b8832005-09-14 16:06:14 -07003338 pci_set_drvdata(pdev, hw);
3339
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003340 return 0;
3341
Stephen Hemminger793b8832005-09-14 16:06:14 -07003342err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003343 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003344 if (dev1) {
3345 unregister_netdev(dev1);
3346 free_netdev(dev1);
3347 }
3348 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349err_out_free_netdev:
3350 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003351err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003352 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003353 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3354err_out_iounmap:
3355 iounmap(hw->regs);
3356err_out_free_hw:
3357 kfree(hw);
3358err_out_free_regions:
3359 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003360 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003361err_out:
3362 return err;
3363}
3364
3365static void __devexit sky2_remove(struct pci_dev *pdev)
3366{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003367 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003368 struct net_device *dev0, *dev1;
3369
Stephen Hemminger793b8832005-09-14 16:06:14 -07003370 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003371 return;
3372
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003373 del_timer_sync(&hw->idle_timer);
3374
3375 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003376 synchronize_irq(hw->pdev->irq);
3377
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003378 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003379 dev1 = hw->dev[1];
3380 if (dev1)
3381 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382 unregister_netdev(dev0);
3383
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003384 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003386 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003387 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388
3389 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003390 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003391 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003392 pci_release_regions(pdev);
3393 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003394
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395 if (dev1)
3396 free_netdev(dev1);
3397 free_netdev(dev0);
3398 iounmap(hw->regs);
3399 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003400
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003401 pci_set_drvdata(pdev, NULL);
3402}
3403
3404#ifdef CONFIG_PM
3405static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3406{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003407 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003408 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409
3410 for (i = 0; i < 2; i++) {
3411 struct net_device *dev = hw->dev[i];
3412
3413 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003414 if (!netif_running(dev))
3415 continue;
3416
3417 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003418 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419 }
3420 }
3421
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003422 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423}
3424
3425static int sky2_resume(struct pci_dev *pdev)
3426{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003427 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003428 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003429
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003430 pci_restore_state(pdev);
3431 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003432 err = sky2_set_power_state(hw, PCI_D0);
3433 if (err)
3434 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003436 err = sky2_reset(hw);
3437 if (err)
3438 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003439
3440 for (i = 0; i < 2; i++) {
3441 struct net_device *dev = hw->dev[i];
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003442 if (dev && netif_running(dev)) {
3443 netif_device_attach(dev);
3444 err = sky2_up(dev);
3445 if (err) {
3446 printk(KERN_ERR PFX "%s: could not up: %d\n",
3447 dev->name, err);
3448 dev_close(dev);
3449 break;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003450 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003451 }
3452 }
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003453out:
3454 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003455}
3456#endif
3457
3458static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003459 .name = DRV_NAME,
3460 .id_table = sky2_id_table,
3461 .probe = sky2_probe,
3462 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003463#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003464 .suspend = sky2_suspend,
3465 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003466#endif
3467};
3468
3469static int __init sky2_init_module(void)
3470{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003471 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003472}
3473
3474static void __exit sky2_cleanup_module(void)
3475{
3476 pci_unregister_driver(&sky2_driver);
3477}
3478
3479module_init(sky2_init_module);
3480module_exit(sky2_cleanup_module);
3481
3482MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3483MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3484MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003485MODULE_VERSION(DRV_VERSION);