blob: 8f8799c3f9d16704d07e050e6032f5fc49ba035f [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemminger793b8832005-09-14 16:06:14 -070026#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/kernel.h>
28#include <linux/version.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingercaa03712006-07-17 09:54:34 -040053#define DRV_VERSION "1.5"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
59 * similar to Tigon3. A transmit can require several elements;
60 * a receive requires one (or two if using 64 bit dma).
61 */
62
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080063#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070065#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070068#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77#define ETH_JUMBO_MTU 9000
78#define TX_WATCHDOG (5 * HZ)
79#define NAPI_WEIGHT 64
80#define PHY_RETRIES 1000
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093static int copybreak __read_mostly = 256;
94module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101static int idle_timeout = 100;
102module_param(idle_timeout, int, 0);
103MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)");
104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemminger5f5d83f2006-07-17 15:38:32 -0400124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700125 { 0 }
126};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700127
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700128MODULE_DEVICE_TABLE(pci, sky2_id_table);
129
130/* Avoid conditionals by using array */
131static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
132static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700133static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700134
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800135/* This driver supports yukon2 chipset only */
136static const char *yukon2_name[] = {
137 "XL", /* 0xb3 */
138 "EC Ultra", /* 0xb4 */
139 "UNKNOWN", /* 0xb5 */
140 "EC", /* 0xb6 */
141 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142};
143
Stephen Hemminger793b8832005-09-14 16:06:14 -0700144/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800145static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146{
147 int i;
148
149 gma_write16(hw, port, GM_SMI_DATA, val);
150 gma_write16(hw, port, GM_SMI_CTRL,
151 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
152
153 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700156 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700157 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800158
Stephen Hemminger793b8832005-09-14 16:06:14 -0700159 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161}
162
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800163static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700164{
165 int i;
166
Stephen Hemminger793b8832005-09-14 16:06:14 -0700167 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
169
170 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
172 *val = gma_read16(hw, port, GM_SMI_DATA);
173 return 0;
174 }
175
Stephen Hemminger793b8832005-09-14 16:06:14 -0700176 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700177 }
178
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179 return -ETIMEDOUT;
180}
181
182static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
183{
184 u16 v;
185
186 if (__gm_phy_read(hw, port, reg, &v) != 0)
187 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
188 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189}
190
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +0900191static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700192{
193 u16 power_control;
194 u32 reg1;
195 int vaux;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700196
197 pr_debug("sky2_set_power_state %d\n", state);
198 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
199
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800200 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800201 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700202 (power_control & PCI_PM_CAP_PME_D3cold);
203
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800204 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205
206 power_control |= PCI_PM_CTRL_PME_STATUS;
207 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
208
209 switch (state) {
210 case PCI_D0:
211 /* switch power to VCC (WA for VAUX problem) */
212 sky2_write8(hw, B0_POWER_CTRL,
213 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
214
215 /* disable Core Clock Division, */
216 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
217
218 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
219 /* enable bits are inverted */
220 sky2_write8(hw, B2_Y2_CLK_GATE,
221 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
222 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
223 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
224 else
225 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
226
227 /* Turn off phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800228 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700229 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
230
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700231 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
233 reg1 |= PCI_Y2_PHY1_COMA;
234 if (hw->ports > 1)
235 reg1 |= PCI_Y2_PHY2_COMA;
236 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800237
238 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800239 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
240 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800241 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800242 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
243 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800244 }
245
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800246 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingerafa195d2006-07-12 15:23:47 -0700247 udelay(100);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800248
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700249 break;
250
251 case PCI_D3hot:
252 case PCI_D3cold:
253 /* Turn on phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800254 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700255 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
256 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
257 else
258 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800259 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingerafa195d2006-07-12 15:23:47 -0700260 udelay(100);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700261
262 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
263 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
264 else
265 /* enable bits are inverted */
266 sky2_write8(hw, B2_Y2_CLK_GATE,
267 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
268 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
269 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
270
271 /* switch power to VAUX */
272 if (vaux && state != PCI_D3cold)
273 sky2_write8(hw, B0_POWER_CTRL,
274 (PC_VAUX_ENA | PC_VCC_ENA |
275 PC_VAUX_ON | PC_VCC_OFF));
276 break;
277 default:
278 printk(KERN_ERR PFX "Unknown power state %d\n", state);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700279 }
280
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800281 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700282 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700283}
284
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700285static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
286{
287 u16 reg;
288
289 /* disable all GMAC IRQ's */
290 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
291 /* disable PHY IRQs */
292 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700294 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
295 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
298
299 reg = gma_read16(hw, port, GM_RX_CTRL);
300 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
301 gma_write16(hw, port, GM_RX_CTRL, reg);
302}
303
304static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
305{
306 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700307 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700308
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700309 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700310 !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700311 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
312
313 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700314 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700315 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
316
317 if (hw->chip_id == CHIP_ID_YUKON_EC)
318 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
319 else
320 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
321
322 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
323 }
324
325 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
326 if (hw->copper) {
327 if (hw->chip_id == CHIP_ID_YUKON_FE) {
328 /* enable automatic crossover */
329 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
330 } else {
331 /* disable energy detect */
332 ctrl &= ~PHY_M_PC_EN_DET_MSK;
333
334 /* enable automatic crossover */
335 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
336
337 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700338 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 ctrl &= ~PHY_M_PC_DSC_MSK;
340 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
341 }
342 }
343 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
344 } else {
345 /* workaround for deviation #4.88 (CRC errors) */
346 /* disable Automatic Crossover */
347
348 ctrl &= ~PHY_M_PC_MDIX_MSK;
349 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
350
351 if (hw->chip_id == CHIP_ID_YUKON_XL) {
352 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
353 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
354 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
355 ctrl &= ~PHY_M_MAC_MD_MSK;
356 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
357 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
358
359 /* select page 1 to access Fiber registers */
360 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
361 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700362 }
363
364 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
365 if (sky2->autoneg == AUTONEG_DISABLE)
366 ctrl &= ~PHY_CT_ANE;
367 else
368 ctrl |= PHY_CT_ANE;
369
370 ctrl |= PHY_CT_RESET;
371 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
372
373 ctrl = 0;
374 ct1000 = 0;
375 adv = PHY_AN_CSMA;
376
377 if (sky2->autoneg == AUTONEG_ENABLE) {
378 if (hw->copper) {
379 if (sky2->advertising & ADVERTISED_1000baseT_Full)
380 ct1000 |= PHY_M_1000C_AFD;
381 if (sky2->advertising & ADVERTISED_1000baseT_Half)
382 ct1000 |= PHY_M_1000C_AHD;
383 if (sky2->advertising & ADVERTISED_100baseT_Full)
384 adv |= PHY_M_AN_100_FD;
385 if (sky2->advertising & ADVERTISED_100baseT_Half)
386 adv |= PHY_M_AN_100_HD;
387 if (sky2->advertising & ADVERTISED_10baseT_Full)
388 adv |= PHY_M_AN_10_FD;
389 if (sky2->advertising & ADVERTISED_10baseT_Half)
390 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700391 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700392 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
393
394 /* Set Flow-control capabilities */
395 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700396 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700397 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700398 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 else if (!sky2->rx_pause && sky2->tx_pause)
400 adv |= PHY_AN_PAUSE_ASYM; /* local */
401
402 /* Restart Auto-negotiation */
403 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
404 } else {
405 /* forced speed/duplex settings */
406 ct1000 = PHY_M_1000C_MSE;
407
408 if (sky2->duplex == DUPLEX_FULL)
409 ctrl |= PHY_CT_DUP_MD;
410
411 switch (sky2->speed) {
412 case SPEED_1000:
413 ctrl |= PHY_CT_SP1000;
414 break;
415 case SPEED_100:
416 ctrl |= PHY_CT_SP100;
417 break;
418 }
419
420 ctrl |= PHY_CT_RESET;
421 }
422
423 if (hw->chip_id != CHIP_ID_YUKON_FE)
424 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
425
426 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
427 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
428
429 /* Setup Phy LED's */
430 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
431 ledover = 0;
432
433 switch (hw->chip_id) {
434 case CHIP_ID_YUKON_FE:
435 /* on 88E3082 these bits are at 11..9 (shifted left) */
436 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
437
438 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
439
440 /* delete ACT LED control bits */
441 ctrl &= ~PHY_M_FELP_LED1_MSK;
442 /* change ACT LED control to blink mode */
443 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
444 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
445 break;
446
447 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700448 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700449
450 /* select page 3 to access LED control register */
451 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
452
453 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700454 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
455 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
456 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
457 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
458 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459
460 /* set Polarity Control register */
461 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700462 (PHY_M_POLC_LS1_P_MIX(4) |
463 PHY_M_POLC_IS0_P_MIX(4) |
464 PHY_M_POLC_LOS_CTRL(2) |
465 PHY_M_POLC_INIT_CTRL(2) |
466 PHY_M_POLC_STA1_CTRL(2) |
467 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700468
469 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700470 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700471 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700472 case CHIP_ID_YUKON_EC_U:
473 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
474
475 /* select page 3 to access LED control register */
476 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
477
478 /* set LED Function Control register */
479 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
480 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
481 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
482 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
483 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
484
485 /* set Blink Rate in LED Timer Control Register */
486 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
487 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
488 /* restore page register */
489 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
490 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700491
492 default:
493 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
494 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
495 /* turn off the Rx LED (LED_RX) */
496 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
497 }
498
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700499 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800500 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700501 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
502 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
503
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800504 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700505 gm_phy_write(hw, port, 0x18, 0xaa99);
506 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700507
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800508 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700509 gm_phy_write(hw, port, 0x18, 0xa204);
510 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800511
512 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700513 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800514 } else {
515 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
516
517 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
518 /* turn on 100 Mbps LED (LED_LINK100) */
519 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
520 }
521
522 if (ledover)
523 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
524
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525 }
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700526 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700527 if (sky2->autoneg == AUTONEG_ENABLE)
528 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
529 else
530 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
531}
532
Stephen Hemminger1b537562005-12-20 15:08:07 -0800533/* Force a renegotiation */
534static void sky2_phy_reinit(struct sky2_port *sky2)
535{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800536 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800537 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800538 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800539}
540
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700541static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
542{
543 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
544 u16 reg;
545 int i;
546 const u8 *addr = hw->dev[port]->dev_addr;
547
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800548 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
549 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550
551 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
552
Stephen Hemminger793b8832005-09-14 16:06:14 -0700553 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554 /* WA DEV_472 -- looks like crossed wires on port 2 */
555 /* clear GMAC 1 Control reset */
556 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
557 do {
558 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
559 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
560 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
561 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
562 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
563 }
564
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700565 if (sky2->autoneg == AUTONEG_DISABLE) {
566 reg = gma_read16(hw, port, GM_GP_CTRL);
567 reg |= GM_GPCR_AU_ALL_DIS;
568 gma_write16(hw, port, GM_GP_CTRL, reg);
569 gma_read16(hw, port, GM_GP_CTRL);
570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700571 switch (sky2->speed) {
572 case SPEED_1000:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800573 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700574 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800575 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700576 case SPEED_100:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800577 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700578 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800579 break;
580 case SPEED_10:
581 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
582 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 }
584
585 if (sky2->duplex == DUPLEX_FULL)
586 reg |= GM_GPCR_DUP_FULL;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587
588 /* turn off pause in 10/100mbps half duplex */
589 else if (sky2->speed != SPEED_1000 &&
590 hw->chip_id != CHIP_ID_YUKON_EC_U)
591 sky2->tx_pause = sky2->rx_pause = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592 } else
593 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
594
595 if (!sky2->tx_pause && !sky2->rx_pause) {
596 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700597 reg |=
598 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
599 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700600 /* disable Rx flow-control */
601 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
602 }
603
604 gma_write16(hw, port, GM_GP_CTRL, reg);
605
Stephen Hemminger793b8832005-09-14 16:06:14 -0700606 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700607
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800608 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700609 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800610 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700611
612 /* MIB clear */
613 reg = gma_read16(hw, port, GM_PHY_ADDR);
614 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
615
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700616 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
617 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700618 gma_write16(hw, port, GM_PHY_ADDR, reg);
619
620 /* transmit control */
621 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
622
623 /* receive control reg: unicast + multicast + no FCS */
624 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700625 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700626
627 /* transmit flow control */
628 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
629
630 /* transmit parameter */
631 gma_write16(hw, port, GM_TX_PARAM,
632 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
633 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
634 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
635 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
636
637 /* serial mode register */
638 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700639 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700640
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700641 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700642 reg |= GM_SMOD_JUMBO_ENA;
643
644 gma_write16(hw, port, GM_SERIAL_MODE, reg);
645
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700646 /* virtual address for data */
647 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
648
Stephen Hemminger793b8832005-09-14 16:06:14 -0700649 /* physical address: used for pause frames */
650 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
651
652 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700653 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
654 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
655 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
656
657 /* Configure Rx MAC FIFO */
658 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800659 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
660 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700661
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700662 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800663 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700664
Stephen Hemminger793b8832005-09-14 16:06:14 -0700665 /* Set threshold to 0xa (64 bytes)
666 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700667 */
668 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
669
670 /* Configure Tx MAC FIFO */
671 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
672 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800673
674 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
675 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
676 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
677 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
678 /* set Tx GMAC FIFO Almost Empty Threshold */
679 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
680 /* Disable Store & Forward mode for TX */
681 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
682 }
683 }
684
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700685}
686
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800687/* Assign Ram Buffer allocation.
688 * start and end are in units of 4k bytes
689 * ram registers are in units of 64bit words
690 */
691static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700692{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800693 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800695 start = startk * 4096/8;
696 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700697
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700698 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
699 sky2_write32(hw, RB_ADDR(q, RB_START), start);
700 sky2_write32(hw, RB_ADDR(q, RB_END), end);
701 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
702 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
703
704 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800705 u32 space = (endk - startk) * 4096/8;
706 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700707
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800708 /* On receive queue's set the thresholds
709 * give receiver priority when > 3/4 full
710 * send pause when down to 2K
711 */
712 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
713 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700714
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800715 tp = space - 2048/8;
716 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
717 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700718 } else {
719 /* Enable store & forward on Tx queue's because
720 * Tx FIFO is only 1K on Yukon
721 */
722 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
723 }
724
725 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700726 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700727}
728
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800730static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731{
732 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
733 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
734 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800735 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736}
737
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700738/* Setup prefetch unit registers. This is the interface between
739 * hardware and driver list elements
740 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800741static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742 u64 addr, u32 last)
743{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700744 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
745 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
746 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
747 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
748 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
749 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700750
751 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752}
753
Stephen Hemminger793b8832005-09-14 16:06:14 -0700754static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
755{
756 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
757
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700758 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700759 return le;
760}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700761
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800762/* Update chip's next pointer */
763static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700764{
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800765 wmb();
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800766 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800767 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700768}
769
Stephen Hemminger793b8832005-09-14 16:06:14 -0700770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700771static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
772{
773 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700774 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700775 return le;
776}
777
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800778/* Return high part of DMA address (could be 32 or 64 bit) */
779static inline u32 high32(dma_addr_t a)
780{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800781 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800782}
783
Stephen Hemminger793b8832005-09-14 16:06:14 -0700784/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800785static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700786{
787 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800788 u32 hi = high32(map);
789 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790
Stephen Hemminger793b8832005-09-14 16:06:14 -0700791 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700792 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700793 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794 le->ctrl = 0;
795 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800796 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700797 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700798
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700799 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800800 le->addr = cpu_to_le32((u32) map);
801 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802 le->ctrl = 0;
803 le->opcode = OP_PACKET | HW_OWNER;
804}
805
Stephen Hemminger793b8832005-09-14 16:06:14 -0700806
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700807/* Tell chip where to start receive checksum.
808 * Actually has two checksums, but set both same to avoid possible byte
809 * order problems.
810 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700811static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812{
813 struct sky2_rx_le *le;
814
Stephen Hemminger793b8832005-09-14 16:06:14 -0700815 le = sky2_next_rx(sky2);
816 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
817 le->ctrl = 0;
818 le->opcode = OP_TCPSTART | HW_OWNER;
819
Stephen Hemminger793b8832005-09-14 16:06:14 -0700820 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700821 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
822 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824}
825
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700826/*
827 * The RX Stop command will not work for Yukon-2 if the BMU does not
828 * reach the end of packet and since we can't make sure that we have
829 * incoming data, we must reset the BMU while it is not doing a DMA
830 * transfer. Since it is possible that the RX path is still active,
831 * the RX RAM buffer will be stopped first, so any possible incoming
832 * data will not trigger a DMA. After the RAM buffer is stopped, the
833 * BMU is polled until any DMA in progress is ended and only then it
834 * will be reset.
835 */
836static void sky2_rx_stop(struct sky2_port *sky2)
837{
838 struct sky2_hw *hw = sky2->hw;
839 unsigned rxq = rxqaddr[sky2->port];
840 int i;
841
842 /* disable the RAM Buffer receive queue */
843 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
844
845 for (i = 0; i < 0xffff; i++)
846 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
847 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
848 goto stopped;
849
850 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
851 sky2->netdev->name);
852stopped:
853 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
854
855 /* reset the Rx prefetch unit */
856 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
857}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700858
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700859/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860static void sky2_rx_clean(struct sky2_port *sky2)
861{
862 unsigned i;
863
864 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700865 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700866 struct ring_info *re = sky2->rx_ring + i;
867
868 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700869 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800870 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700871 PCI_DMA_FROMDEVICE);
872 kfree_skb(re->skb);
873 re->skb = NULL;
874 }
875 }
876}
877
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800878/* Basic MII support */
879static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
880{
881 struct mii_ioctl_data *data = if_mii(ifr);
882 struct sky2_port *sky2 = netdev_priv(dev);
883 struct sky2_hw *hw = sky2->hw;
884 int err = -EOPNOTSUPP;
885
886 if (!netif_running(dev))
887 return -ENODEV; /* Phy still in reset */
888
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800889 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800890 case SIOCGMIIPHY:
891 data->phy_id = PHY_ADDR_MARV;
892
893 /* fallthru */
894 case SIOCGMIIREG: {
895 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800896
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800897 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800898 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800899 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800900
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800901 data->val_out = val;
902 break;
903 }
904
905 case SIOCSMIIREG:
906 if (!capable(CAP_NET_ADMIN))
907 return -EPERM;
908
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800909 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800910 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
911 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800912 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800913 break;
914 }
915 return err;
916}
917
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700918#ifdef SKY2_VLAN_TAG_USED
919static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
920{
921 struct sky2_port *sky2 = netdev_priv(dev);
922 struct sky2_hw *hw = sky2->hw;
923 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700924
Stephen Hemminger302d1252006-01-17 13:43:20 -0800925 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700926
927 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
928 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
929 sky2->vlgrp = grp;
930
Stephen Hemminger302d1252006-01-17 13:43:20 -0800931 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700932}
933
934static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
935{
936 struct sky2_port *sky2 = netdev_priv(dev);
937 struct sky2_hw *hw = sky2->hw;
938 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700939
Stephen Hemminger302d1252006-01-17 13:43:20 -0800940 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700941
942 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
943 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
944 if (sky2->vlgrp)
945 sky2->vlgrp->vlan_devices[vid] = NULL;
946
Stephen Hemminger302d1252006-01-17 13:43:20 -0800947 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700948}
949#endif
950
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700951/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800952 * It appears the hardware has a bug in the FIFO logic that
953 * cause it to hang if the FIFO gets overrun and the receive buffer
954 * is not aligned. ALso alloc_skb() won't align properly if slab
955 * debugging is enabled.
956 */
957static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
958{
959 struct sk_buff *skb;
960
961 skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
962 if (likely(skb)) {
963 unsigned long p = (unsigned long) skb->data;
Stephen Hemminger4a15d562006-04-25 10:58:52 -0700964 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800965 }
966
967 return skb;
968}
969
970/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971 * Allocate and setup receiver buffer pool.
972 * In case of 64 bit dma, there are 2X as many list elements
973 * available as ring entries
974 * and need to reserve one list element so we don't wrap around.
975 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700976static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700977{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700978 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700979 unsigned rxq = rxqaddr[sky2->port];
980 int i;
Stephen Hemmingera1433ac2006-05-22 12:03:42 -0700981 unsigned thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700983 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800984 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800985
986 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
987 /* MAC Rx RAM Read is controlled by hardware */
988 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
989 }
990
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700991 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
992
993 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700994 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996
Stephen Hemminger82788c72006-01-17 13:43:10 -0800997 re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998 if (!re->skb)
999 goto nomem;
1000
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001001 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001002 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
1003 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004 }
1005
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001006
1007 /*
1008 * The receiver hangs if it receives frames larger than the
1009 * packet buffer. As a workaround, truncate oversize frames, but
1010 * the register is limited to 9 bits, so if you do frames > 2052
1011 * you better get the MTU right!
1012 */
1013 thresh = (sky2->rx_bufsize - 8) / sizeof(u32);
1014 if (thresh > 0x1ff)
1015 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1016 else {
1017 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1018 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1019 }
1020
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001021
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001022 /* Tell chip about available buffers */
1023 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001024 return 0;
1025nomem:
1026 sky2_rx_clean(sky2);
1027 return -ENOMEM;
1028}
1029
1030/* Bring up network interface. */
1031static int sky2_up(struct net_device *dev)
1032{
1033 struct sky2_port *sky2 = netdev_priv(dev);
1034 struct sky2_hw *hw = sky2->hw;
1035 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001036 u32 ramsize, rxspace, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001037 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001038 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001039
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001040 /*
1041 * On dual port PCI-X card, there is an problem where status
1042 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001043 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001044 if (otherdev && netif_running(otherdev) &&
1045 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1046 struct sky2_port *osky2 = netdev_priv(otherdev);
1047 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001048
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001049 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1050 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1051 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1052
1053 sky2->rx_csum = 0;
1054 osky2->rx_csum = 0;
1055 }
1056
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057 if (netif_msg_ifup(sky2))
1058 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1059
1060 /* must be power of 2 */
1061 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001062 TX_RING_SIZE *
1063 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064 &sky2->tx_le_map);
1065 if (!sky2->tx_le)
1066 goto err_out;
1067
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001068 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069 GFP_KERNEL);
1070 if (!sky2->tx_ring)
1071 goto err_out;
1072 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073
1074 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1075 &sky2->rx_le_map);
1076 if (!sky2->rx_le)
1077 goto err_out;
1078 memset(sky2->rx_le, 0, RX_LE_BYTES);
1079
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001080 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001081 GFP_KERNEL);
1082 if (!sky2->rx_ring)
1083 goto err_out;
1084
1085 sky2_mac_init(hw, port);
1086
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001087 /* Determine available ram buffer space (in 4K blocks).
1088 * Note: not sure about the FE setting below yet
1089 */
1090 if (hw->chip_id == CHIP_ID_YUKON_FE)
1091 ramsize = 4;
1092 else
1093 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001094
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001095 /* Give transmitter one third (rounded up) */
1096 rxspace = ramsize - (ramsize + 2) / 3;
1097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001099 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001100
Stephen Hemminger793b8832005-09-14 16:06:14 -07001101 /* Make sure SyncQ is disabled */
1102 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1103 RB_RST_SET);
1104
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001105 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001106
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001107 /* Set almost empty threshold */
1108 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
1109 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001110
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001111 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1112 TX_RING_SIZE - 1);
1113
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001114 err = sky2_rx_start(sky2);
1115 if (err)
1116 goto err_out;
1117
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001118 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001119 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001120 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001121 sky2_write32(hw, B0_IMSK, imask);
1122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001123 return 0;
1124
1125err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001126 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001127 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1128 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001129 sky2->rx_le = NULL;
1130 }
1131 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001132 pci_free_consistent(hw->pdev,
1133 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1134 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001135 sky2->tx_le = NULL;
1136 }
1137 kfree(sky2->tx_ring);
1138 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001139
Stephen Hemminger1b537562005-12-20 15:08:07 -08001140 sky2->tx_ring = NULL;
1141 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001142 return err;
1143}
1144
Stephen Hemminger793b8832005-09-14 16:06:14 -07001145/* Modular subtraction in ring */
1146static inline int tx_dist(unsigned tail, unsigned head)
1147{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001148 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001149}
1150
1151/* Number of list elements available for next tx */
1152static inline int tx_avail(const struct sky2_port *sky2)
1153{
1154 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1155}
1156
1157/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001158static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001159{
1160 unsigned count;
1161
1162 count = sizeof(dma_addr_t) / sizeof(u32);
1163 count += skb_shinfo(skb)->nr_frags * count;
1164
Herbert Xu89114af2006-07-08 13:34:32 -07001165 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001166 ++count;
1167
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001168 if (skb->ip_summed == CHECKSUM_HW)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001169 ++count;
1170
1171 return count;
1172}
1173
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001174/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001175 * Put one packet in ring for transmit.
1176 * A single packet can generate multiple list elements, and
1177 * the number of ring elements will probably be less than the number
1178 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001179 *
1180 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001182static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1183{
1184 struct sky2_port *sky2 = netdev_priv(dev);
1185 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001186 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001187 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001188 unsigned i, len;
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001189 int avail;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190 dma_addr_t mapping;
1191 u32 addr64;
1192 u16 mss;
1193 u8 ctrl;
1194
Stephen Hemminger302d1252006-01-17 13:43:20 -08001195 /* No BH disabling for tx_lock here. We are running in BH disabled
1196 * context and TX reclaim runs via poll inside of a software
1197 * interrupt, and no related locks in IRQ processing.
1198 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001199 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001200 return NETDEV_TX_LOCKED;
1201
Stephen Hemminger793b8832005-09-14 16:06:14 -07001202 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001203 /* There is a known but harmless race with lockless tx
1204 * and netif_stop_queue.
1205 */
1206 if (!netif_queue_stopped(dev)) {
1207 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001208 if (net_ratelimit())
1209 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1210 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001211 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001212 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001213
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001214 return NETDEV_TX_BUSY;
1215 }
1216
Stephen Hemminger793b8832005-09-14 16:06:14 -07001217 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001218 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1219 dev->name, sky2->tx_prod, skb->len);
1220
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001221 len = skb_headlen(skb);
1222 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001223 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001224
1225 re = sky2->tx_ring + sky2->tx_prod;
1226
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001227 /* Send high bits if changed or crosses boundary */
1228 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001229 le = get_tx_le(sky2);
1230 le->tx.addr = cpu_to_le32(addr64);
1231 le->ctrl = 0;
1232 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001233 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001234 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001235
1236 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001237 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001238 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239 /* just drop the packet if non-linear expansion fails */
1240 if (skb_header_cloned(skb) &&
1241 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger15240072006-03-23 08:51:38 -08001242 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001243 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001244 }
1245
1246 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1247 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1248 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001249 }
1250
Stephen Hemminger793b8832005-09-14 16:06:14 -07001251 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001252 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001253 le->tx.tso.size = cpu_to_le16(mss);
1254 le->tx.tso.rsvd = 0;
1255 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001256 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001257 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001258 }
1259
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001260 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001261#ifdef SKY2_VLAN_TAG_USED
1262 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1263 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1264 if (!le) {
1265 le = get_tx_le(sky2);
1266 le->tx.addr = 0;
1267 le->opcode = OP_VLAN|HW_OWNER;
1268 le->ctrl = 0;
1269 } else
1270 le->opcode |= OP_VLAN;
1271 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1272 ctrl |= INS_VLAN;
1273 }
1274#endif
1275
1276 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001277 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001278 u16 hdr = skb->h.raw - skb->data;
1279 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280
1281 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1282 if (skb->nh.iph->protocol == IPPROTO_UDP)
1283 ctrl |= UDPTCP;
1284
1285 le = get_tx_le(sky2);
1286 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001287 le->tx.csum.offset = cpu_to_le16(offset);
1288 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001289 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001290 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001291 }
1292
1293 le = get_tx_le(sky2);
1294 le->tx.addr = cpu_to_le32((u32) mapping);
1295 le->length = cpu_to_le16(len);
1296 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001297 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298
Stephen Hemminger793b8832005-09-14 16:06:14 -07001299 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001300 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001301 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302
1303 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1304 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001305 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001306
1307 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1308 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001309 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001310 if (addr64 != sky2->tx_addr64) {
1311 le = get_tx_le(sky2);
1312 le->tx.addr = cpu_to_le32(addr64);
1313 le->ctrl = 0;
1314 le->opcode = OP_ADDR64 | HW_OWNER;
1315 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316 }
1317
1318 le = get_tx_le(sky2);
1319 le->tx.addr = cpu_to_le32((u32) mapping);
1320 le->length = cpu_to_le16(frag->size);
1321 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001322 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323
Stephen Hemminger793b8832005-09-14 16:06:14 -07001324 fre = sky2->tx_ring
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001325 + RING_NEXT((re - sky2->tx_ring) + i, TX_RING_SIZE);
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001326 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001327 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001328
Stephen Hemminger793b8832005-09-14 16:06:14 -07001329 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001330 le->ctrl |= EOP;
1331
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001332 avail = tx_avail(sky2);
1333 if (mss != 0 || avail < TX_MIN_PENDING) {
1334 le->ctrl |= FRC_STAT;
1335 if (avail <= MAX_SKB_TX_LE)
1336 netif_stop_queue(dev);
1337 }
1338
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001339 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001340
Stephen Hemminger793b8832005-09-14 16:06:14 -07001341out_unlock:
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001342 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343
1344 dev->trans_start = jiffies;
1345 return NETDEV_TX_OK;
1346}
1347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001348/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001349 * Free ring elements from starting at tx_cons until "done"
1350 *
1351 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001352 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001354static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001355{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001356 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001357 struct pci_dev *pdev = sky2->hw->pdev;
1358 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001359 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001361 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001362
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001363 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001364 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001365 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001366
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001367 for (put = sky2->tx_cons; put != done; put = nxt) {
1368 struct tx_ring_info *re = sky2->tx_ring + put;
1369 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001370
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001371 nxt = re->idx;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001372 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001373 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001374
Stephen Hemminger793b8832005-09-14 16:06:14 -07001375 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001376 if (tx_dist(put, done) < tx_dist(put, nxt))
1377 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001378
Stephen Hemminger793b8832005-09-14 16:06:14 -07001379 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001380 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001381 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001382
Stephen Hemminger793b8832005-09-14 16:06:14 -07001383 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001384 struct tx_ring_info *fre;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001385 fre = sky2->tx_ring + RING_NEXT(put + i, TX_RING_SIZE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001386 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001387 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001388 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001389 }
1390
Stephen Hemminger15240072006-03-23 08:51:38 -08001391 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001392 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001393
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001394 sky2->tx_cons = put;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001395 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001396 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397}
1398
1399/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001400static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001402 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001403 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001404 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405}
1406
1407/* Network shutdown */
1408static int sky2_down(struct net_device *dev)
1409{
1410 struct sky2_port *sky2 = netdev_priv(dev);
1411 struct sky2_hw *hw = sky2->hw;
1412 unsigned port = sky2->port;
1413 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001414 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001415
Stephen Hemminger1b537562005-12-20 15:08:07 -08001416 /* Never really got started! */
1417 if (!sky2->tx_le)
1418 return 0;
1419
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001420 if (netif_msg_ifdown(sky2))
1421 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1422
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001423 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001424 netif_stop_queue(dev);
1425
Stephen Hemminger793b8832005-09-14 16:06:14 -07001426 sky2_phy_reset(hw, port);
1427
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001428 /* Stop transmitter */
1429 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1430 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1431
1432 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001433 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001434
1435 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001436 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1438
1439 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1440
1441 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001442 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1443 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001444 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1445
1446 /* Disable Force Sync bit and Enable Alloc bit */
1447 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1448 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1449
1450 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1451 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1452 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1453
1454 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001455 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1456 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001457
1458 /* Reset the Tx prefetch units */
1459 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1460 PREF_UNIT_RST_SET);
1461
1462 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1463
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001464 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001465
1466 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1467 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1468
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001469 /* Disable port IRQ */
1470 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001471 imask &= ~portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001472 sky2_write32(hw, B0_IMSK, imask);
1473
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001474 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001475 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1476
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001477 synchronize_irq(hw->pdev->irq);
1478
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001479 sky2_tx_clean(sky2);
1480 sky2_rx_clean(sky2);
1481
1482 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1483 sky2->rx_le, sky2->rx_le_map);
1484 kfree(sky2->rx_ring);
1485
1486 pci_free_consistent(hw->pdev,
1487 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1488 sky2->tx_le, sky2->tx_le_map);
1489 kfree(sky2->tx_ring);
1490
Stephen Hemminger1b537562005-12-20 15:08:07 -08001491 sky2->tx_le = NULL;
1492 sky2->rx_le = NULL;
1493
1494 sky2->rx_ring = NULL;
1495 sky2->tx_ring = NULL;
1496
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001497 return 0;
1498}
1499
1500static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1501{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001502 if (!hw->copper)
1503 return SPEED_1000;
1504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001505 if (hw->chip_id == CHIP_ID_YUKON_FE)
1506 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1507
1508 switch (aux & PHY_M_PS_SPEED_MSK) {
1509 case PHY_M_PS_SPEED_1000:
1510 return SPEED_1000;
1511 case PHY_M_PS_SPEED_100:
1512 return SPEED_100;
1513 default:
1514 return SPEED_10;
1515 }
1516}
1517
1518static void sky2_link_up(struct sky2_port *sky2)
1519{
1520 struct sky2_hw *hw = sky2->hw;
1521 unsigned port = sky2->port;
1522 u16 reg;
1523
1524 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001525 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526
1527 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -08001528 if (sky2->autoneg == AUTONEG_DISABLE) {
1529 reg |= GM_GPCR_AU_ALL_DIS;
1530
1531 /* Is write/read necessary? Copied from sky2_mac_init */
1532 gma_write16(hw, port, GM_GP_CTRL, reg);
1533 gma_read16(hw, port, GM_GP_CTRL);
1534
1535 switch (sky2->speed) {
1536 case SPEED_1000:
1537 reg &= ~GM_GPCR_SPEED_100;
1538 reg |= GM_GPCR_SPEED_1000;
1539 break;
1540 case SPEED_100:
1541 reg &= ~GM_GPCR_SPEED_1000;
1542 reg |= GM_GPCR_SPEED_100;
1543 break;
1544 case SPEED_10:
1545 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
1546 break;
1547 }
1548 } else
1549 reg &= ~GM_GPCR_AU_ALL_DIS;
1550
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001551 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1552 reg |= GM_GPCR_DUP_FULL;
1553
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 /* enable Rx/Tx */
1555 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1556 gma_write16(hw, port, GM_GP_CTRL, reg);
1557 gma_read16(hw, port, GM_GP_CTRL);
1558
1559 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1560
1561 netif_carrier_on(sky2->netdev);
1562 netif_wake_queue(sky2->netdev);
1563
1564 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001565 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1567
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001568 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001569 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001570 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1571
1572 switch(sky2->speed) {
1573 case SPEED_10:
1574 led |= PHY_M_LEDC_INIT_CTRL(7);
1575 break;
1576
1577 case SPEED_100:
1578 led |= PHY_M_LEDC_STA1_CTRL(7);
1579 break;
1580
1581 case SPEED_1000:
1582 led |= PHY_M_LEDC_STA0_CTRL(7);
1583 break;
1584 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001585
1586 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001587 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001588 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1589 }
1590
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591 if (netif_msg_link(sky2))
1592 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001593 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594 sky2->netdev->name, sky2->speed,
1595 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1596 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001597 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001598}
1599
1600static void sky2_link_down(struct sky2_port *sky2)
1601{
1602 struct sky2_hw *hw = sky2->hw;
1603 unsigned port = sky2->port;
1604 u16 reg;
1605
1606 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1607
1608 reg = gma_read16(hw, port, GM_GP_CTRL);
1609 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1610 gma_write16(hw, port, GM_GP_CTRL, reg);
1611 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1612
1613 if (sky2->rx_pause && !sky2->tx_pause) {
1614 /* restore Asymmetric Pause bit */
1615 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001616 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1617 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618 }
1619
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001620 netif_carrier_off(sky2->netdev);
1621 netif_stop_queue(sky2->netdev);
1622
1623 /* Turn on link LED */
1624 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1625
1626 if (netif_msg_link(sky2))
1627 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1628 sky2_phy_init(hw, port);
1629}
1630
Stephen Hemminger793b8832005-09-14 16:06:14 -07001631static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1632{
1633 struct sky2_hw *hw = sky2->hw;
1634 unsigned port = sky2->port;
1635 u16 lpa;
1636
1637 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1638
1639 if (lpa & PHY_M_AN_RF) {
1640 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1641 return -1;
1642 }
1643
1644 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1645 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1646 printk(KERN_ERR PFX "%s: master/slave fault",
1647 sky2->netdev->name);
1648 return -1;
1649 }
1650
1651 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1652 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1653 sky2->netdev->name);
1654 return -1;
1655 }
1656
1657 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1658
1659 sky2->speed = sky2_phy_speed(hw, aux);
1660
1661 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001662 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001663 aux >>= 6;
1664
1665 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1666 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1667
1668 if ((sky2->tx_pause || sky2->rx_pause)
1669 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1670 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1671 else
1672 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1673
1674 return 0;
1675}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001676
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001677/* Interrupt from PHY */
1678static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001679{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001680 struct net_device *dev = hw->dev[port];
1681 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682 u16 istatus, phystat;
1683
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001684 spin_lock(&sky2->phy_lock);
1685 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1686 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1687
1688 if (!netif_running(dev))
1689 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001690
1691 if (netif_msg_intr(sky2))
1692 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1693 sky2->netdev->name, istatus, phystat);
1694
1695 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001696 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001698 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001699 }
1700
Stephen Hemminger793b8832005-09-14 16:06:14 -07001701 if (istatus & PHY_M_IS_LSP_CHANGE)
1702 sky2->speed = sky2_phy_speed(hw, phystat);
1703
1704 if (istatus & PHY_M_IS_DUP_CHANGE)
1705 sky2->duplex =
1706 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1707
1708 if (istatus & PHY_M_IS_LST_CHANGE) {
1709 if (phystat & PHY_M_PS_LINK_UP)
1710 sky2_link_up(sky2);
1711 else
1712 sky2_link_down(sky2);
1713 }
1714out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001715 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716}
1717
Stephen Hemminger302d1252006-01-17 13:43:20 -08001718
1719/* Transmit timeout is only called if we are running, carries is up
1720 * and tx queue is full (stopped).
1721 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722static void sky2_tx_timeout(struct net_device *dev)
1723{
1724 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001725 struct sky2_hw *hw = sky2->hw;
1726 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001727 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728
1729 if (netif_msg_timer(sky2))
1730 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1731
Stephen Hemminger8f246642006-03-20 15:48:21 -08001732 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1733 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001734
Stephen Hemminger8f246642006-03-20 15:48:21 -08001735 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1736 dev->name,
1737 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001738
Stephen Hemminger8f246642006-03-20 15:48:21 -08001739 if (report != done) {
1740 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1741
1742 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1743 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1744 } else if (report != sky2->tx_cons) {
1745 printk(KERN_INFO PFX "status report lost?\n");
1746
1747 spin_lock_bh(&sky2->tx_lock);
1748 sky2_tx_complete(sky2, report);
1749 spin_unlock_bh(&sky2->tx_lock);
1750 } else {
1751 printk(KERN_INFO PFX "hardware hung? flushing\n");
1752
1753 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1754 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1755
1756 sky2_tx_clean(sky2);
1757
1758 sky2_qset(hw, txq);
1759 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1760 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761}
1762
Stephen Hemminger734d1862005-12-09 11:35:00 -08001763
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001764/* Want receive buffer size to be multiple of 64 bits
1765 * and incl room for vlan and truncation
1766 */
Stephen Hemminger734d1862005-12-09 11:35:00 -08001767static inline unsigned sky2_buf_size(int mtu)
1768{
Stephen Hemminger4a15d562006-04-25 10:58:52 -07001769 return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001770}
1771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001772static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1773{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001774 struct sky2_port *sky2 = netdev_priv(dev);
1775 struct sky2_hw *hw = sky2->hw;
1776 int err;
1777 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001778 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779
1780 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1781 return -EINVAL;
1782
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001783 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1784 return -EINVAL;
1785
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001786 if (!netif_running(dev)) {
1787 dev->mtu = new_mtu;
1788 return 0;
1789 }
1790
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001791 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001792 sky2_write32(hw, B0_IMSK, 0);
1793
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001794 dev->trans_start = jiffies; /* prevent tx timeout */
1795 netif_stop_queue(dev);
1796 netif_poll_disable(hw->dev[0]);
1797
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001798 synchronize_irq(hw->pdev->irq);
1799
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001800 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1801 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1802 sky2_rx_stop(sky2);
1803 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804
1805 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001806 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001807 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1808 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001810 if (dev->mtu > ETH_DATA_LEN)
1811 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001813 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1814
1815 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1816
1817 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001818 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001819
Stephen Hemminger1b537562005-12-20 15:08:07 -08001820 if (err)
1821 dev_close(dev);
1822 else {
1823 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1824
1825 netif_poll_enable(hw->dev[0]);
1826 netif_wake_queue(dev);
1827 }
1828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 return err;
1830}
1831
1832/*
1833 * Receive one packet.
1834 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001835 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001837static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838 u16 length, u32 status)
1839{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001841 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842
1843 if (unlikely(netif_msg_rx_status(sky2)))
1844 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001845 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001846
Stephen Hemminger793b8832005-09-14 16:06:14 -07001847 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001848 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001850 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851 goto error;
1852
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001853 if (!(status & GMR_FS_RX_OK))
1854 goto resubmit;
1855
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001856 if (length > sky2->netdev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001857 goto oversize;
1858
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001859 if (length < copybreak) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001860 skb = alloc_skb(length + 2, GFP_ATOMIC);
1861 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001862 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001863
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001864 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001865 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1866 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001867 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001868 skb->ip_summed = re->skb->ip_summed;
1869 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1871 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001872 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001873 struct sk_buff *nskb;
1874
Stephen Hemminger82788c72006-01-17 13:43:10 -08001875 nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 if (!nskb)
1877 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878
Stephen Hemminger793b8832005-09-14 16:06:14 -07001879 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001880 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001881 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001882 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001883 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001884
Stephen Hemminger793b8832005-09-14 16:06:14 -07001885 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001886 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001887 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001888
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001889 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001890resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001891 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001892 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894 return skb;
1895
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001896oversize:
1897 ++sky2->net_stats.rx_over_errors;
1898 goto resubmit;
1899
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001900error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001901 ++sky2->net_stats.rx_errors;
1902
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001903 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001904 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1905 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001906
1907 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908 sky2->net_stats.rx_length_errors++;
1909 if (status & GMR_FS_FRAGMENT)
1910 sky2->net_stats.rx_frame_errors++;
1911 if (status & GMR_FS_CRC_ERR)
1912 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001913 if (status & GMR_FS_RX_FF_OV)
1914 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001915
Stephen Hemminger793b8832005-09-14 16:06:14 -07001916 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001917}
1918
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001919/* Transmit complete */
1920static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001921{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001922 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001923
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001924 if (netif_running(dev)) {
1925 spin_lock(&sky2->tx_lock);
1926 sky2_tx_complete(sky2, last);
1927 spin_unlock(&sky2->tx_lock);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001928 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001929}
1930
Stephen Hemminger86fba632006-05-17 14:37:06 -07001931/* Is status ring empty or is there more to do? */
1932static inline int sky2_more_work(const struct sky2_hw *hw)
1933{
1934 return (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX));
1935}
1936
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001937/* Process status response ring */
1938static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939{
Stephen Hemminger22e11702006-07-12 15:23:48 -07001940 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001941 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001942 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001943 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001944
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001945 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001946
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001947 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001948 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1949 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951 u32 status;
1952 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001953
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001954 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001955
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001956 BUG_ON(le->link >= 2);
1957 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001958
1959 sky2 = netdev_priv(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001960 length = le->length;
1961 status = le->status;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001963 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001965 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001966 if (!skb)
1967 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001968
1969 skb->dev = dev;
1970 skb->protocol = eth_type_trans(skb, dev);
1971 dev->last_rx = jiffies;
1972
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001973#ifdef SKY2_VLAN_TAG_USED
1974 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1975 vlan_hwaccel_receive_skb(skb,
1976 sky2->vlgrp,
1977 be16_to_cpu(sky2->rx_tag));
1978 } else
1979#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001981
Stephen Hemminger22e11702006-07-12 15:23:48 -07001982 /* Update receiver after 16 frames */
1983 if (++buf_write[le->link] == RX_BUF_WRITE) {
1984 sky2_put_idx(hw, rxqaddr[le->link],
1985 sky2->rx_put);
1986 buf_write[le->link] = 0;
1987 }
1988
1989 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001990 if (++work_done >= to_do)
1991 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992 break;
1993
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001994#ifdef SKY2_VLAN_TAG_USED
1995 case OP_RXVLAN:
1996 sky2->rx_tag = length;
1997 break;
1998
1999 case OP_RXCHKSVLAN:
2000 sky2->rx_tag = length;
2001 /* fall through */
2002#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002003 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002004 skb = sky2->rx_ring[sky2->rx_next].skb;
2005 skb->ip_summed = CHECKSUM_HW;
2006 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002007 break;
2008
2009 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002010 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002011 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2012 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002013 if (hw->dev[1])
2014 sky2_tx_done(hw->dev[1],
2015 ((status >> 24) & 0xff)
2016 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 break;
2018
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019 default:
2020 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002021 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002022 "unknown status opcode 0x%x\n", le->opcode);
2023 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002024 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002025 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002027exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002028 if (buf_write[0]) {
2029 sky2 = netdev_priv(hw->dev[0]);
2030 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2031 }
2032
2033 if (buf_write[1]) {
2034 sky2 = netdev_priv(hw->dev[1]);
2035 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2036 }
2037
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002038 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002039}
2040
2041static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2042{
2043 struct net_device *dev = hw->dev[port];
2044
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002045 if (net_ratelimit())
2046 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2047 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048
2049 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002050 if (net_ratelimit())
2051 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2052 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053 /* Clear IRQ */
2054 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2055 }
2056
2057 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002058 if (net_ratelimit())
2059 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2060 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061
2062 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2063 }
2064
2065 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002066 if (net_ratelimit())
2067 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002068 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2069 }
2070
2071 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002072 if (net_ratelimit())
2073 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002074 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2075 }
2076
2077 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002078 if (net_ratelimit())
2079 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2080 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002081 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2082 }
2083}
2084
2085static void sky2_hw_intr(struct sky2_hw *hw)
2086{
2087 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2088
Stephen Hemminger793b8832005-09-14 16:06:14 -07002089 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002090 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091
2092 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002093 u16 pci_err;
2094
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002095 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002096 if (net_ratelimit())
2097 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2098 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099
2100 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002101 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002102 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002103 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2104 }
2105
2106 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002107 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002108 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002109
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002110 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002111
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002112 if (net_ratelimit())
2113 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2114 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002115
2116 /* clear the interrupt */
2117 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002118 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002119 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2121
2122 if (pex_err & PEX_FATAL_ERRORS) {
2123 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2124 hwmsk &= ~Y2_IS_PCI_EXP;
2125 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2126 }
2127 }
2128
2129 if (status & Y2_HWE_L1_MASK)
2130 sky2_hw_error(hw, 0, status);
2131 status >>= 8;
2132 if (status & Y2_HWE_L1_MASK)
2133 sky2_hw_error(hw, 1, status);
2134}
2135
2136static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2137{
2138 struct net_device *dev = hw->dev[port];
2139 struct sky2_port *sky2 = netdev_priv(dev);
2140 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2141
2142 if (netif_msg_intr(sky2))
2143 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2144 dev->name, status);
2145
2146 if (status & GM_IS_RX_FF_OR) {
2147 ++sky2->net_stats.rx_fifo_errors;
2148 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2149 }
2150
2151 if (status & GM_IS_TX_FF_UR) {
2152 ++sky2->net_stats.tx_fifo_errors;
2153 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2154 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002155}
2156
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002157/* This should never happen it is a fatal situation */
2158static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2159 const char *rxtx, u32 mask)
2160{
2161 struct net_device *dev = hw->dev[port];
2162 struct sky2_port *sky2 = netdev_priv(dev);
2163 u32 imask;
2164
2165 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2166 dev ? dev->name : "<not registered>", rxtx);
2167
2168 imask = sky2_read32(hw, B0_IMSK);
2169 imask &= ~mask;
2170 sky2_write32(hw, B0_IMSK, imask);
2171
2172 if (dev) {
2173 spin_lock(&sky2->phy_lock);
2174 sky2_link_down(sky2);
2175 spin_unlock(&sky2->phy_lock);
2176 }
2177}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002178
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002179/* If idle then force a fake soft NAPI poll once a second
2180 * to work around cases where sharing an edge triggered interrupt.
2181 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002182static inline void sky2_idle_start(struct sky2_hw *hw)
2183{
2184 if (idle_timeout > 0)
2185 mod_timer(&hw->idle_timer,
2186 jiffies + msecs_to_jiffies(idle_timeout));
2187}
2188
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002189static void sky2_idle(unsigned long arg)
2190{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002191 struct sky2_hw *hw = (struct sky2_hw *) arg;
2192 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002193
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002194 if (__netif_rx_schedule_prep(dev))
2195 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002196
2197 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002198}
2199
2200
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002201static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002203 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2204 int work_limit = min(dev0->quota, *budget);
2205 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002206 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002207
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002208 if (status & Y2_IS_HW_ERR)
2209 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002210
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002211 if (status & Y2_IS_IRQ_PHY1)
2212 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002213
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002214 if (status & Y2_IS_IRQ_PHY2)
2215 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002217 if (status & Y2_IS_IRQ_MAC1)
2218 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002220 if (status & Y2_IS_IRQ_MAC2)
2221 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002222
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002223 if (status & Y2_IS_CHK_RX1)
2224 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002225
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002226 if (status & Y2_IS_CHK_RX2)
2227 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002228
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002229 if (status & Y2_IS_CHK_TXA1)
2230 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002231
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002232 if (status & Y2_IS_CHK_TXA2)
2233 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002234
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002235 work_done = sky2_status_intr(hw, work_limit);
2236 *budget -= work_done;
2237 dev0->quota -= work_done;
2238
Stephen Hemminger86fba632006-05-17 14:37:06 -07002239 if (status & Y2_IS_STAT_BMU)
2240 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2241
2242 if (sky2_more_work(hw))
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002243 return 1;
Stephen Hemmingercaa03712006-07-17 09:54:34 -04002244
Stephen Hemmingerd3240312006-05-08 15:11:26 -07002245 netif_rx_complete(dev0);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002246
Stephen Hemminger86fba632006-05-17 14:37:06 -07002247 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002248 return 0;
2249}
2250
2251static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2252{
2253 struct sky2_hw *hw = dev_id;
2254 struct net_device *dev0 = hw->dev[0];
2255 u32 status;
2256
2257 /* Reading this mask interrupts as side effect */
2258 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2259 if (status == 0 || status == ~0)
2260 return IRQ_NONE;
2261
2262 prefetch(&hw->st_le[hw->st_idx]);
2263 if (likely(__netif_rx_schedule_prep(dev0)))
2264 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002265
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002266 return IRQ_HANDLED;
2267}
2268
2269#ifdef CONFIG_NET_POLL_CONTROLLER
2270static void sky2_netpoll(struct net_device *dev)
2271{
2272 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002273 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002274
Stephen Hemminger88d11362006-06-16 12:10:46 -07002275 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2276 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002277}
2278#endif
2279
2280/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002281static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002282{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002283 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002284 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002285 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002286 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002287 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002288 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002289 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002290 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002291 }
2292}
2293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2295{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002296 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297}
2298
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002299static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2300{
2301 return clk / sky2_mhz(hw);
2302}
2303
2304
Stephen Hemminger59139522006-07-12 15:23:45 -07002305static int sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002306{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002307 u16 status;
2308 u8 t8, pmd_type;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002309 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002312
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002313 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2314 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2315 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2316 pci_name(hw->pdev), hw->chip_id);
2317 return -EOPNOTSUPP;
2318 }
2319
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002320 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2321
2322 /* This rev is really old, and requires untested workarounds */
2323 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2324 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2325 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2326 hw->chip_id, hw->chip_rev);
2327 return -EOPNOTSUPP;
2328 }
2329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002330 /* disable ASF */
2331 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2332 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2333 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2334 }
2335
2336 /* do a SW reset */
2337 sky2_write8(hw, B0_CTST, CS_RST_SET);
2338 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2339
2340 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002341 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002342
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002343 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002344 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2345
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346
2347 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2348
2349 /* clear any PEX errors */
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08002350 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002351 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2352
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353
2354 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2355 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2356
2357 hw->ports = 1;
2358 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2359 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2360 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2361 ++hw->ports;
2362 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002364 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365
2366 for (i = 0; i < hw->ports; i++) {
2367 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2368 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2369 }
2370
2371 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2372
Stephen Hemminger793b8832005-09-14 16:06:14 -07002373 /* Clear I2C IRQ noise */
2374 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002375
2376 /* turn off hardware timer (unused) */
2377 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2378 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002379
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2381
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002382 /* Turn off descriptor polling */
2383 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002384
2385 /* Turn off receive timestamp */
2386 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002387 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002388
2389 /* enable the Tx Arbiters */
2390 for (i = 0; i < hw->ports; i++)
2391 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2392
2393 /* Initialize ram interface */
2394 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002395 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396
2397 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2398 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2399 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2400 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2401 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2402 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2403 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2404 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2405 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2406 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2407 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2408 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2409 }
2410
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2412
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413 for (i = 0; i < hw->ports; i++)
2414 sky2_phy_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002415
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002416 memset(hw->st_le, 0, STATUS_LE_BYTES);
2417 hw->st_idx = 0;
2418
2419 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2420 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2421
2422 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002423 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424
2425 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002426 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002428 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2429 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002431 /* set Status-FIFO ISR watermark */
2432 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2433 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2434 else
2435 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002436
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002437 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002438 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2439 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002440
Stephen Hemminger793b8832005-09-14 16:06:14 -07002441 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002442 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2443
2444 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2445 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2446 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2447
2448 return 0;
2449}
2450
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002451static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002452{
2453 u32 modes;
2454 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002455 modes = SUPPORTED_10baseT_Half
2456 | SUPPORTED_10baseT_Full
2457 | SUPPORTED_100baseT_Half
2458 | SUPPORTED_100baseT_Full
2459 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002460
2461 if (hw->chip_id != CHIP_ID_YUKON_FE)
2462 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002463 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002464 } else
2465 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002466 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002467 return modes;
2468}
2469
Stephen Hemminger793b8832005-09-14 16:06:14 -07002470static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002471{
2472 struct sky2_port *sky2 = netdev_priv(dev);
2473 struct sky2_hw *hw = sky2->hw;
2474
2475 ecmd->transceiver = XCVR_INTERNAL;
2476 ecmd->supported = sky2_supported_modes(hw);
2477 ecmd->phy_address = PHY_ADDR_MARV;
2478 if (hw->copper) {
2479 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002480 | SUPPORTED_10baseT_Full
2481 | SUPPORTED_100baseT_Half
2482 | SUPPORTED_100baseT_Full
2483 | SUPPORTED_1000baseT_Half
2484 | SUPPORTED_1000baseT_Full
2485 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002486 ecmd->port = PORT_TP;
2487 } else
2488 ecmd->port = PORT_FIBRE;
2489
2490 ecmd->advertising = sky2->advertising;
2491 ecmd->autoneg = sky2->autoneg;
2492 ecmd->speed = sky2->speed;
2493 ecmd->duplex = sky2->duplex;
2494 return 0;
2495}
2496
2497static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2498{
2499 struct sky2_port *sky2 = netdev_priv(dev);
2500 const struct sky2_hw *hw = sky2->hw;
2501 u32 supported = sky2_supported_modes(hw);
2502
2503 if (ecmd->autoneg == AUTONEG_ENABLE) {
2504 ecmd->advertising = supported;
2505 sky2->duplex = -1;
2506 sky2->speed = -1;
2507 } else {
2508 u32 setting;
2509
Stephen Hemminger793b8832005-09-14 16:06:14 -07002510 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511 case SPEED_1000:
2512 if (ecmd->duplex == DUPLEX_FULL)
2513 setting = SUPPORTED_1000baseT_Full;
2514 else if (ecmd->duplex == DUPLEX_HALF)
2515 setting = SUPPORTED_1000baseT_Half;
2516 else
2517 return -EINVAL;
2518 break;
2519 case SPEED_100:
2520 if (ecmd->duplex == DUPLEX_FULL)
2521 setting = SUPPORTED_100baseT_Full;
2522 else if (ecmd->duplex == DUPLEX_HALF)
2523 setting = SUPPORTED_100baseT_Half;
2524 else
2525 return -EINVAL;
2526 break;
2527
2528 case SPEED_10:
2529 if (ecmd->duplex == DUPLEX_FULL)
2530 setting = SUPPORTED_10baseT_Full;
2531 else if (ecmd->duplex == DUPLEX_HALF)
2532 setting = SUPPORTED_10baseT_Half;
2533 else
2534 return -EINVAL;
2535 break;
2536 default:
2537 return -EINVAL;
2538 }
2539
2540 if ((setting & supported) == 0)
2541 return -EINVAL;
2542
2543 sky2->speed = ecmd->speed;
2544 sky2->duplex = ecmd->duplex;
2545 }
2546
2547 sky2->autoneg = ecmd->autoneg;
2548 sky2->advertising = ecmd->advertising;
2549
Stephen Hemminger1b537562005-12-20 15:08:07 -08002550 if (netif_running(dev))
2551 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002552
2553 return 0;
2554}
2555
2556static void sky2_get_drvinfo(struct net_device *dev,
2557 struct ethtool_drvinfo *info)
2558{
2559 struct sky2_port *sky2 = netdev_priv(dev);
2560
2561 strcpy(info->driver, DRV_NAME);
2562 strcpy(info->version, DRV_VERSION);
2563 strcpy(info->fw_version, "N/A");
2564 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2565}
2566
2567static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002568 char name[ETH_GSTRING_LEN];
2569 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570} sky2_stats[] = {
2571 { "tx_bytes", GM_TXO_OK_HI },
2572 { "rx_bytes", GM_RXO_OK_HI },
2573 { "tx_broadcast", GM_TXF_BC_OK },
2574 { "rx_broadcast", GM_RXF_BC_OK },
2575 { "tx_multicast", GM_TXF_MC_OK },
2576 { "rx_multicast", GM_RXF_MC_OK },
2577 { "tx_unicast", GM_TXF_UC_OK },
2578 { "rx_unicast", GM_RXF_UC_OK },
2579 { "tx_mac_pause", GM_TXF_MPAUSE },
2580 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002581 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582 { "late_collision",GM_TXF_LAT_COL },
2583 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002584 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002586
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002587 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002589 { "rx_64_byte_packets", GM_RXF_64B },
2590 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2591 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2592 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2593 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2594 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2595 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002597 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2598 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002600
2601 { "tx_64_byte_packets", GM_TXF_64B },
2602 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2603 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2604 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2605 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2606 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2607 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2608 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609};
2610
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611static u32 sky2_get_rx_csum(struct net_device *dev)
2612{
2613 struct sky2_port *sky2 = netdev_priv(dev);
2614
2615 return sky2->rx_csum;
2616}
2617
2618static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2619{
2620 struct sky2_port *sky2 = netdev_priv(dev);
2621
2622 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002624 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2625 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2626
2627 return 0;
2628}
2629
2630static u32 sky2_get_msglevel(struct net_device *netdev)
2631{
2632 struct sky2_port *sky2 = netdev_priv(netdev);
2633 return sky2->msg_enable;
2634}
2635
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002636static int sky2_nway_reset(struct net_device *dev)
2637{
2638 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002639
2640 if (sky2->autoneg != AUTONEG_ENABLE)
2641 return -EINVAL;
2642
Stephen Hemminger1b537562005-12-20 15:08:07 -08002643 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002644
2645 return 0;
2646}
2647
Stephen Hemminger793b8832005-09-14 16:06:14 -07002648static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002649{
2650 struct sky2_hw *hw = sky2->hw;
2651 unsigned port = sky2->port;
2652 int i;
2653
2654 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002655 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002656 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002657 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002658
Stephen Hemminger793b8832005-09-14 16:06:14 -07002659 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002660 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2661}
2662
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2664{
2665 struct sky2_port *sky2 = netdev_priv(netdev);
2666 sky2->msg_enable = value;
2667}
2668
2669static int sky2_get_stats_count(struct net_device *dev)
2670{
2671 return ARRAY_SIZE(sky2_stats);
2672}
2673
2674static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002675 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676{
2677 struct sky2_port *sky2 = netdev_priv(dev);
2678
Stephen Hemminger793b8832005-09-14 16:06:14 -07002679 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680}
2681
Stephen Hemminger793b8832005-09-14 16:06:14 -07002682static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002683{
2684 int i;
2685
2686 switch (stringset) {
2687 case ETH_SS_STATS:
2688 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2689 memcpy(data + i * ETH_GSTRING_LEN,
2690 sky2_stats[i].name, ETH_GSTRING_LEN);
2691 break;
2692 }
2693}
2694
2695/* Use hardware MIB variables for critical path statistics and
2696 * transmit feedback not reported at interrupt.
2697 * Other errors are accounted for in interrupt handler.
2698 */
2699static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2700{
2701 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002702 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703
Stephen Hemminger793b8832005-09-14 16:06:14 -07002704 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705
2706 sky2->net_stats.tx_bytes = data[0];
2707 sky2->net_stats.rx_bytes = data[1];
2708 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2709 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002710 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002711 sky2->net_stats.collisions = data[10];
2712 sky2->net_stats.tx_aborted_errors = data[12];
2713
2714 return &sky2->net_stats;
2715}
2716
2717static int sky2_set_mac_address(struct net_device *dev, void *p)
2718{
2719 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002720 struct sky2_hw *hw = sky2->hw;
2721 unsigned port = sky2->port;
2722 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002723
2724 if (!is_valid_ether_addr(addr->sa_data))
2725 return -EADDRNOTAVAIL;
2726
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002727 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002728 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002729 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002730 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002731 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002732
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002733 /* virtual address for data */
2734 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2735
2736 /* physical address: used for pause frames */
2737 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002738
2739 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002740}
2741
2742static void sky2_set_multicast(struct net_device *dev)
2743{
2744 struct sky2_port *sky2 = netdev_priv(dev);
2745 struct sky2_hw *hw = sky2->hw;
2746 unsigned port = sky2->port;
2747 struct dev_mc_list *list = dev->mc_list;
2748 u16 reg;
2749 u8 filter[8];
2750
2751 memset(filter, 0, sizeof(filter));
2752
2753 reg = gma_read16(hw, port, GM_RX_CTRL);
2754 reg |= GM_RXCR_UCF_ENA;
2755
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002756 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002757 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002758 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002760 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002761 reg &= ~GM_RXCR_MCF_ENA;
2762 else {
2763 int i;
2764 reg |= GM_RXCR_MCF_ENA;
2765
2766 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2767 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002768 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002769 }
2770 }
2771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002772 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002773 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002774 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002775 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002776 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002777 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002778 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002779 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002780
2781 gma_write16(hw, port, GM_RX_CTRL, reg);
2782}
2783
2784/* Can have one global because blinking is controlled by
2785 * ethtool and that is always under RTNL mutex
2786 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002787static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002789 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002790
Stephen Hemminger793b8832005-09-14 16:06:14 -07002791 switch (hw->chip_id) {
2792 case CHIP_ID_YUKON_XL:
2793 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2794 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2795 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2796 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2797 PHY_M_LEDC_INIT_CTRL(7) |
2798 PHY_M_LEDC_STA1_CTRL(7) |
2799 PHY_M_LEDC_STA0_CTRL(7))
2800 : 0);
2801
2802 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2803 break;
2804
2805 default:
2806 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2807 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2808 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2809 PHY_M_LED_MO_10(MO_LED_ON) |
2810 PHY_M_LED_MO_100(MO_LED_ON) |
2811 PHY_M_LED_MO_1000(MO_LED_ON) |
2812 PHY_M_LED_MO_RX(MO_LED_ON)
2813 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2814 PHY_M_LED_MO_10(MO_LED_OFF) |
2815 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002816 PHY_M_LED_MO_1000(MO_LED_OFF) |
2817 PHY_M_LED_MO_RX(MO_LED_OFF));
2818
Stephen Hemminger793b8832005-09-14 16:06:14 -07002819 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002820}
2821
2822/* blink LED's for finding board */
2823static int sky2_phys_id(struct net_device *dev, u32 data)
2824{
2825 struct sky2_port *sky2 = netdev_priv(dev);
2826 struct sky2_hw *hw = sky2->hw;
2827 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002828 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002830 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831 int onoff = 1;
2832
Stephen Hemminger793b8832005-09-14 16:06:14 -07002833 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2835 else
2836 ms = data * 1000;
2837
2838 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002839 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002840 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2841 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2842 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2843 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2844 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2845 } else {
2846 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2847 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2848 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002850 interrupted = 0;
2851 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852 sky2_led(hw, port, onoff);
2853 onoff = !onoff;
2854
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002855 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002856 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002857 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002858
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859 ms -= 250;
2860 }
2861
2862 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002863 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2864 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2865 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2866 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2867 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2868 } else {
2869 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2870 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2871 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002872 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873
2874 return 0;
2875}
2876
2877static void sky2_get_pauseparam(struct net_device *dev,
2878 struct ethtool_pauseparam *ecmd)
2879{
2880 struct sky2_port *sky2 = netdev_priv(dev);
2881
2882 ecmd->tx_pause = sky2->tx_pause;
2883 ecmd->rx_pause = sky2->rx_pause;
2884 ecmd->autoneg = sky2->autoneg;
2885}
2886
2887static int sky2_set_pauseparam(struct net_device *dev,
2888 struct ethtool_pauseparam *ecmd)
2889{
2890 struct sky2_port *sky2 = netdev_priv(dev);
2891 int err = 0;
2892
2893 sky2->autoneg = ecmd->autoneg;
2894 sky2->tx_pause = ecmd->tx_pause != 0;
2895 sky2->rx_pause = ecmd->rx_pause != 0;
2896
Stephen Hemminger1b537562005-12-20 15:08:07 -08002897 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002898
2899 return err;
2900}
2901
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002902static int sky2_get_coalesce(struct net_device *dev,
2903 struct ethtool_coalesce *ecmd)
2904{
2905 struct sky2_port *sky2 = netdev_priv(dev);
2906 struct sky2_hw *hw = sky2->hw;
2907
2908 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2909 ecmd->tx_coalesce_usecs = 0;
2910 else {
2911 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2912 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2913 }
2914 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2915
2916 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2917 ecmd->rx_coalesce_usecs = 0;
2918 else {
2919 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2920 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2921 }
2922 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2923
2924 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2925 ecmd->rx_coalesce_usecs_irq = 0;
2926 else {
2927 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2928 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2929 }
2930
2931 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2932
2933 return 0;
2934}
2935
2936/* Note: this affect both ports */
2937static int sky2_set_coalesce(struct net_device *dev,
2938 struct ethtool_coalesce *ecmd)
2939{
2940 struct sky2_port *sky2 = netdev_priv(dev);
2941 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002942 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002943
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002944 if (ecmd->tx_coalesce_usecs > tmax ||
2945 ecmd->rx_coalesce_usecs > tmax ||
2946 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002947 return -EINVAL;
2948
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002949 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002950 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002951 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002952 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002953 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002954 return -EINVAL;
2955
2956 if (ecmd->tx_coalesce_usecs == 0)
2957 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2958 else {
2959 sky2_write32(hw, STAT_TX_TIMER_INI,
2960 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2961 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2962 }
2963 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2964
2965 if (ecmd->rx_coalesce_usecs == 0)
2966 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2967 else {
2968 sky2_write32(hw, STAT_LEV_TIMER_INI,
2969 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2970 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2971 }
2972 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2973
2974 if (ecmd->rx_coalesce_usecs_irq == 0)
2975 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2976 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002977 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002978 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2979 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2980 }
2981 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2982 return 0;
2983}
2984
Stephen Hemminger793b8832005-09-14 16:06:14 -07002985static void sky2_get_ringparam(struct net_device *dev,
2986 struct ethtool_ringparam *ering)
2987{
2988 struct sky2_port *sky2 = netdev_priv(dev);
2989
2990 ering->rx_max_pending = RX_MAX_PENDING;
2991 ering->rx_mini_max_pending = 0;
2992 ering->rx_jumbo_max_pending = 0;
2993 ering->tx_max_pending = TX_RING_SIZE - 1;
2994
2995 ering->rx_pending = sky2->rx_pending;
2996 ering->rx_mini_pending = 0;
2997 ering->rx_jumbo_pending = 0;
2998 ering->tx_pending = sky2->tx_pending;
2999}
3000
3001static int sky2_set_ringparam(struct net_device *dev,
3002 struct ethtool_ringparam *ering)
3003{
3004 struct sky2_port *sky2 = netdev_priv(dev);
3005 int err = 0;
3006
3007 if (ering->rx_pending > RX_MAX_PENDING ||
3008 ering->rx_pending < 8 ||
3009 ering->tx_pending < MAX_SKB_TX_LE ||
3010 ering->tx_pending > TX_RING_SIZE - 1)
3011 return -EINVAL;
3012
3013 if (netif_running(dev))
3014 sky2_down(dev);
3015
3016 sky2->rx_pending = ering->rx_pending;
3017 sky2->tx_pending = ering->tx_pending;
3018
Stephen Hemminger1b537562005-12-20 15:08:07 -08003019 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003020 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003021 if (err)
3022 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003023 else
3024 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003025 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003026
3027 return err;
3028}
3029
Stephen Hemminger793b8832005-09-14 16:06:14 -07003030static int sky2_get_regs_len(struct net_device *dev)
3031{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003032 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003033}
3034
3035/*
3036 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003037 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003038 */
3039static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3040 void *p)
3041{
3042 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003043 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003044
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003045 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003046 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003047 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003048
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003049 memcpy_fromio(p, io, B3_RAM_ADDR);
3050
3051 memcpy_fromio(p + B3_RI_WTO_R1,
3052 io + B3_RI_WTO_R1,
3053 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003054}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055
3056static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003057 .get_settings = sky2_get_settings,
3058 .set_settings = sky2_set_settings,
3059 .get_drvinfo = sky2_get_drvinfo,
3060 .get_msglevel = sky2_get_msglevel,
3061 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003062 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003063 .get_regs_len = sky2_get_regs_len,
3064 .get_regs = sky2_get_regs,
3065 .get_link = ethtool_op_get_link,
3066 .get_sg = ethtool_op_get_sg,
3067 .set_sg = ethtool_op_set_sg,
3068 .get_tx_csum = ethtool_op_get_tx_csum,
3069 .set_tx_csum = ethtool_op_set_tx_csum,
3070 .get_tso = ethtool_op_get_tso,
3071 .set_tso = ethtool_op_set_tso,
3072 .get_rx_csum = sky2_get_rx_csum,
3073 .set_rx_csum = sky2_set_rx_csum,
3074 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003075 .get_coalesce = sky2_get_coalesce,
3076 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003077 .get_ringparam = sky2_get_ringparam,
3078 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003079 .get_pauseparam = sky2_get_pauseparam,
3080 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003081 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003082 .get_stats_count = sky2_get_stats_count,
3083 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003084 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003085};
3086
3087/* Initialize network device */
3088static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3089 unsigned port, int highmem)
3090{
3091 struct sky2_port *sky2;
3092 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3093
3094 if (!dev) {
3095 printk(KERN_ERR "sky2 etherdev alloc failed");
3096 return NULL;
3097 }
3098
3099 SET_MODULE_OWNER(dev);
3100 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003101 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003102 dev->open = sky2_up;
3103 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003104 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003105 dev->hard_start_xmit = sky2_xmit_frame;
3106 dev->get_stats = sky2_get_stats;
3107 dev->set_multicast_list = sky2_set_multicast;
3108 dev->set_mac_address = sky2_set_mac_address;
3109 dev->change_mtu = sky2_change_mtu;
3110 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3111 dev->tx_timeout = sky2_tx_timeout;
3112 dev->watchdog_timeo = TX_WATCHDOG;
3113 if (port == 0)
3114 dev->poll = sky2_poll;
3115 dev->weight = NAPI_WEIGHT;
3116#ifdef CONFIG_NET_POLL_CONTROLLER
3117 dev->poll_controller = sky2_netpoll;
3118#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003119
3120 sky2 = netdev_priv(dev);
3121 sky2->netdev = dev;
3122 sky2->hw = hw;
3123 sky2->msg_enable = netif_msg_init(debug, default_msg);
3124
3125 spin_lock_init(&sky2->tx_lock);
3126 /* Auto speed and flow control */
3127 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003128 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003129 sky2->rx_pause = 1;
3130 sky2->duplex = -1;
3131 sky2->speed = -1;
3132 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003133 sky2->rx_csum = 1;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003134
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003135 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003136 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003137 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003138 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003139
3140 hw->dev[port] = dev;
3141
3142 sky2->port = port;
3143
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003144 dev->features |= NETIF_F_LLTX;
3145 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3146 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003147 if (highmem)
3148 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003149 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003151#ifdef SKY2_VLAN_TAG_USED
3152 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3153 dev->vlan_rx_register = sky2_vlan_rx_register;
3154 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3155#endif
3156
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003157 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003158 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003159 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003160
3161 /* device is off until link detection */
3162 netif_carrier_off(dev);
3163 netif_stop_queue(dev);
3164
3165 return dev;
3166}
3167
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003168static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169{
3170 const struct sky2_port *sky2 = netdev_priv(dev);
3171
3172 if (netif_msg_probe(sky2))
3173 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3174 dev->name,
3175 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3176 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3177}
3178
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003179/* Handle software interrupt used during MSI test */
3180static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3181 struct pt_regs *regs)
3182{
3183 struct sky2_hw *hw = dev_id;
3184 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3185
3186 if (status == 0)
3187 return IRQ_NONE;
3188
3189 if (status & Y2_IS_IRQ_SW) {
3190 hw->msi_detected = 1;
3191 wake_up(&hw->msi_wait);
3192 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3193 }
3194 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3195
3196 return IRQ_HANDLED;
3197}
3198
3199/* Test interrupt path by forcing a a software IRQ */
3200static int __devinit sky2_test_msi(struct sky2_hw *hw)
3201{
3202 struct pci_dev *pdev = hw->pdev;
3203 int err;
3204
3205 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3206
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003207 err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003208 if (err) {
3209 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3210 pci_name(pdev), pdev->irq);
3211 return err;
3212 }
3213
3214 init_waitqueue_head (&hw->msi_wait);
3215
3216 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3217 wmb();
3218
3219 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3220
3221 if (!hw->msi_detected) {
3222 /* MSI test failed, go back to INTx mode */
3223 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3224 "switching to INTx mode. Please report this failure to "
3225 "the PCI maintainer and include system chipset information.\n",
3226 pci_name(pdev));
3227
3228 err = -EOPNOTSUPP;
3229 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3230 }
3231
3232 sky2_write32(hw, B0_IMSK, 0);
3233
3234 free_irq(pdev->irq, hw);
3235
3236 return err;
3237}
3238
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239static int __devinit sky2_probe(struct pci_dev *pdev,
3240 const struct pci_device_id *ent)
3241{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003242 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003243 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003244 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003245
Stephen Hemminger793b8832005-09-14 16:06:14 -07003246 err = pci_enable_device(pdev);
3247 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003248 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3249 pci_name(pdev));
3250 goto err_out;
3251 }
3252
Stephen Hemminger793b8832005-09-14 16:06:14 -07003253 err = pci_request_regions(pdev, DRV_NAME);
3254 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3256 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003257 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258 }
3259
3260 pci_set_master(pdev);
3261
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003262 /* Find power-management capability. */
3263 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3264 if (pm_cap == 0) {
3265 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3266 "aborting.\n");
3267 err = -EIO;
3268 goto err_out_free_regions;
3269 }
3270
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003271 if (sizeof(dma_addr_t) > sizeof(u32) &&
3272 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3273 using_dac = 1;
3274 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3275 if (err < 0) {
3276 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3277 "for consistent allocations\n", pci_name(pdev));
3278 goto err_out_free_regions;
3279 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003281 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3283 if (err) {
3284 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3285 pci_name(pdev));
3286 goto err_out_free_regions;
3287 }
3288 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003289
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003290 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003291 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003292 if (!hw) {
3293 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3294 pci_name(pdev));
3295 goto err_out_free_regions;
3296 }
3297
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003298 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299
3300 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3301 if (!hw->regs) {
3302 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3303 pci_name(pdev));
3304 goto err_out_free_hw;
3305 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003306 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003308#ifdef __BIG_ENDIAN
3309 /* byte swap descriptors in hardware */
3310 {
3311 u32 reg;
3312
3313 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
3314 reg |= PCI_REV_DESC;
3315 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3316 }
3317#endif
3318
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003319 /* ring for status responses */
3320 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3321 &hw->st_dma);
3322 if (!hw->st_le)
3323 goto err_out_iounmap;
3324
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003325 err = sky2_reset(hw);
3326 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003327 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003328
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003329 printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3330 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3331 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003332 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003333
Stephen Hemminger793b8832005-09-14 16:06:14 -07003334 dev = sky2_init_netdev(hw, 0, using_dac);
3335 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003336 goto err_out_free_pci;
3337
Stephen Hemminger793b8832005-09-14 16:06:14 -07003338 err = register_netdev(dev);
3339 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003340 printk(KERN_ERR PFX "%s: cannot register net device\n",
3341 pci_name(pdev));
3342 goto err_out_free_netdev;
3343 }
3344
3345 sky2_show_addr(dev);
3346
3347 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3348 if (register_netdev(dev1) == 0)
3349 sky2_show_addr(dev1);
3350 else {
3351 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003352 printk(KERN_WARNING PFX
3353 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003354 hw->dev[1] = NULL;
3355 free_netdev(dev1);
3356 }
3357 }
3358
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003359 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3360 err = sky2_test_msi(hw);
3361 if (err == -EOPNOTSUPP)
3362 pci_disable_msi(pdev);
3363 else if (err)
3364 goto err_out_unregister;
3365 }
3366
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003367 err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, DRV_NAME, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003368 if (err) {
3369 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3370 pci_name(pdev), pdev->irq);
3371 goto err_out_unregister;
3372 }
3373
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003374 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003375
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003376 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003377 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003378
Stephen Hemminger793b8832005-09-14 16:06:14 -07003379 pci_set_drvdata(pdev, hw);
3380
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003381 return 0;
3382
Stephen Hemminger793b8832005-09-14 16:06:14 -07003383err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003384 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003385 if (dev1) {
3386 unregister_netdev(dev1);
3387 free_netdev(dev1);
3388 }
3389 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003390err_out_free_netdev:
3391 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003392err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003393 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3395err_out_iounmap:
3396 iounmap(hw->regs);
3397err_out_free_hw:
3398 kfree(hw);
3399err_out_free_regions:
3400 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003401 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003402err_out:
3403 return err;
3404}
3405
3406static void __devexit sky2_remove(struct pci_dev *pdev)
3407{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003408 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409 struct net_device *dev0, *dev1;
3410
Stephen Hemminger793b8832005-09-14 16:06:14 -07003411 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003412 return;
3413
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003414 del_timer_sync(&hw->idle_timer);
3415
3416 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003417 synchronize_irq(hw->pdev->irq);
3418
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003420 dev1 = hw->dev[1];
3421 if (dev1)
3422 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423 unregister_netdev(dev0);
3424
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003425 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003426 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003427 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003428 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003429
3430 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003431 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003432 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433 pci_release_regions(pdev);
3434 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003435
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003436 if (dev1)
3437 free_netdev(dev1);
3438 free_netdev(dev0);
3439 iounmap(hw->regs);
3440 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003441
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442 pci_set_drvdata(pdev, NULL);
3443}
3444
3445#ifdef CONFIG_PM
3446static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3447{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003448 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003449 int i;
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003450 pci_power_t pstate = pci_choose_state(pdev, state);
3451
3452 if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
3453 return -EINVAL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003454
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003455 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003456 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003457
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003458 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003459 struct net_device *dev = hw->dev[i];
3460
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003461 if (netif_running(dev)) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003462 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003463 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003464 }
3465 }
3466
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003467 sky2_write32(hw, B0_IMSK, 0);
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003468 pci_save_state(pdev);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003469 sky2_set_power_state(hw, pstate);
3470 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003471}
3472
3473static int sky2_resume(struct pci_dev *pdev)
3474{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003475 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003476 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003477
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003478 pci_restore_state(pdev);
3479 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003480 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003481
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003482 err = sky2_reset(hw);
3483 if (err)
3484 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003485
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003486 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3487
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003488 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003489 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003490 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003491 netif_device_attach(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07003492
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003493 err = sky2_up(dev);
3494 if (err) {
3495 printk(KERN_ERR PFX "%s: could not up: %d\n",
3496 dev->name, err);
3497 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003498 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003499 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003500 }
3501 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003502
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003503 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003504 sky2_idle_start(hw);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003505out:
3506 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003507}
3508#endif
3509
3510static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003511 .name = DRV_NAME,
3512 .id_table = sky2_id_table,
3513 .probe = sky2_probe,
3514 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003515#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003516 .suspend = sky2_suspend,
3517 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003518#endif
3519};
3520
3521static int __init sky2_init_module(void)
3522{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003523 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003524}
3525
3526static void __exit sky2_cleanup_module(void)
3527{
3528 pci_unregister_driver(&sky2_driver);
3529}
3530
3531module_init(sky2_init_module);
3532module_exit(sky2_cleanup_module);
3533
3534MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3535MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3536MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003537MODULE_VERSION(DRV_VERSION);