Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 1 | /* |
| 2 | * Shared interrupt handling code for IPR and INTC2 types of IRQs. |
| 3 | * |
| 4 | * Copyright (C) 2007 Magnus Damm |
| 5 | * |
| 6 | * Based on intc2.c and ipr.c |
| 7 | * |
| 8 | * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi |
| 9 | * Copyright (C) 2000 Kazumoto Kojima |
| 10 | * Copyright (C) 2001 David J. Mckay (david.mckay@st.com) |
| 11 | * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp> |
| 12 | * Copyright (C) 2005, 2006 Paul Mundt |
| 13 | * |
| 14 | * This file is subject to the terms and conditions of the GNU General Public |
| 15 | * License. See the file "COPYING" in the main directory of this archive |
| 16 | * for more details. |
| 17 | */ |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/irq.h> |
| 20 | #include <linux/module.h> |
| 21 | #include <linux/io.h> |
| 22 | #include <linux/interrupt.h> |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 23 | #include <linux/bootmem.h> |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 24 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 25 | #define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \ |
| 26 | ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \ |
| 27 | ((addr_e) << 16) | ((addr_d << 24))) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 28 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 29 | #define _INTC_SHIFT(h) (h & 0x1f) |
| 30 | #define _INTC_WIDTH(h) ((h >> 5) & 0xf) |
| 31 | #define _INTC_FN(h) ((h >> 9) & 0xf) |
| 32 | #define _INTC_MODE(h) ((h >> 13) & 0x7) |
| 33 | #define _INTC_ADDR_E(h) ((h >> 16) & 0xff) |
| 34 | #define _INTC_ADDR_D(h) ((h >> 24) & 0xff) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 35 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 36 | struct intc_handle_int { |
| 37 | unsigned int irq; |
| 38 | unsigned long handle; |
| 39 | }; |
| 40 | |
| 41 | struct intc_desc_int { |
| 42 | unsigned long *reg; |
| 43 | unsigned int nr_reg; |
| 44 | struct intc_handle_int *prio; |
| 45 | unsigned int nr_prio; |
| 46 | struct intc_handle_int *sense; |
| 47 | unsigned int nr_sense; |
| 48 | struct irq_chip chip; |
| 49 | }; |
| 50 | |
| 51 | static unsigned int intc_prio_level[NR_IRQS]; /* for now */ |
| 52 | |
| 53 | static inline struct intc_desc_int *get_intc_desc(unsigned int irq) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 54 | { |
| 55 | struct irq_chip *chip = get_irq_chip(irq); |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 56 | return (void *)((char *)chip - offsetof(struct intc_desc_int, chip)); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 57 | } |
| 58 | |
| 59 | static inline unsigned int set_field(unsigned int value, |
| 60 | unsigned int field_value, |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 61 | unsigned int handle) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 62 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 63 | unsigned int width = _INTC_WIDTH(handle); |
| 64 | unsigned int shift = _INTC_SHIFT(handle); |
| 65 | |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 66 | value &= ~(((1 << width) - 1) << shift); |
| 67 | value |= field_value << shift; |
| 68 | return value; |
| 69 | } |
| 70 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 71 | static void write_8(unsigned long addr, unsigned long h, unsigned long data) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 72 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 73 | ctrl_outb(set_field(0, data, h), addr); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 74 | } |
| 75 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 76 | static void write_16(unsigned long addr, unsigned long h, unsigned long data) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 77 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 78 | ctrl_outw(set_field(0, data, h), addr); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 79 | } |
| 80 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 81 | static void write_32(unsigned long addr, unsigned long h, unsigned long data) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 82 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 83 | ctrl_outl(set_field(0, data, h), addr); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 84 | } |
| 85 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 86 | static void modify_8(unsigned long addr, unsigned long h, unsigned long data) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 87 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 88 | ctrl_outb(set_field(ctrl_inb(addr), data, h), addr); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 89 | } |
| 90 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 91 | static void modify_16(unsigned long addr, unsigned long h, unsigned long data) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 92 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 93 | ctrl_outw(set_field(ctrl_inw(addr), data, h), addr); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 94 | } |
| 95 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 96 | static void modify_32(unsigned long addr, unsigned long h, unsigned long data) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 97 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 98 | ctrl_outl(set_field(ctrl_inl(addr), data, h), addr); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 99 | } |
| 100 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 101 | enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 }; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 102 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 103 | static void (*intc_reg_fns[])(unsigned long addr, |
| 104 | unsigned long h, |
| 105 | unsigned long data) = { |
| 106 | [REG_FN_WRITE_BASE + 0] = write_8, |
| 107 | [REG_FN_WRITE_BASE + 1] = write_16, |
| 108 | [REG_FN_WRITE_BASE + 3] = write_32, |
| 109 | [REG_FN_MODIFY_BASE + 0] = modify_8, |
| 110 | [REG_FN_MODIFY_BASE + 1] = modify_16, |
| 111 | [REG_FN_MODIFY_BASE + 3] = modify_32, |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 112 | }; |
| 113 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 114 | enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */ |
| 115 | MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */ |
| 116 | MODE_DUAL_REG, /* Two registers, set bit to enable / disable */ |
| 117 | MODE_PRIO_REG, /* Priority value written to enable interrupt */ |
| 118 | MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */ |
| 119 | }; |
| 120 | |
| 121 | static void intc_mode_field(unsigned long addr, |
| 122 | unsigned long handle, |
| 123 | void (*fn)(unsigned long, |
| 124 | unsigned long, |
| 125 | unsigned long), |
| 126 | unsigned int irq) |
| 127 | { |
| 128 | fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1)); |
| 129 | } |
| 130 | |
| 131 | static void intc_mode_zero(unsigned long addr, |
| 132 | unsigned long handle, |
| 133 | void (*fn)(unsigned long, |
| 134 | unsigned long, |
| 135 | unsigned long), |
| 136 | unsigned int irq) |
| 137 | { |
| 138 | fn(addr, handle, 0); |
| 139 | } |
| 140 | |
| 141 | static void intc_mode_prio(unsigned long addr, |
| 142 | unsigned long handle, |
| 143 | void (*fn)(unsigned long, |
| 144 | unsigned long, |
| 145 | unsigned long), |
| 146 | unsigned int irq) |
| 147 | { |
| 148 | fn(addr, handle, intc_prio_level[irq]); |
| 149 | } |
| 150 | |
| 151 | static void (*intc_enable_fns[])(unsigned long addr, |
| 152 | unsigned long handle, |
| 153 | void (*fn)(unsigned long, |
| 154 | unsigned long, |
| 155 | unsigned long), |
| 156 | unsigned int irq) = { |
| 157 | [MODE_ENABLE_REG] = intc_mode_field, |
| 158 | [MODE_MASK_REG] = intc_mode_zero, |
| 159 | [MODE_DUAL_REG] = intc_mode_field, |
| 160 | [MODE_PRIO_REG] = intc_mode_prio, |
| 161 | [MODE_PCLR_REG] = intc_mode_prio, |
| 162 | }; |
| 163 | |
| 164 | static void (*intc_disable_fns[])(unsigned long addr, |
| 165 | unsigned long handle, |
| 166 | void (*fn)(unsigned long, |
| 167 | unsigned long, |
| 168 | unsigned long), |
| 169 | unsigned int irq) = { |
| 170 | [MODE_ENABLE_REG] = intc_mode_zero, |
| 171 | [MODE_MASK_REG] = intc_mode_field, |
| 172 | [MODE_DUAL_REG] = intc_mode_field, |
| 173 | [MODE_PRIO_REG] = intc_mode_zero, |
| 174 | [MODE_PCLR_REG] = intc_mode_field, |
| 175 | }; |
| 176 | |
| 177 | static inline void _intc_enable(unsigned int irq, unsigned long handle) |
| 178 | { |
| 179 | struct intc_desc_int *d = get_intc_desc(irq); |
| 180 | unsigned long addr = d->reg[_INTC_ADDR_E(handle)]; |
| 181 | |
| 182 | intc_enable_fns[_INTC_MODE(handle)](addr, handle, |
| 183 | intc_reg_fns[_INTC_FN(handle)], |
| 184 | irq); |
| 185 | } |
| 186 | |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 187 | static void intc_enable(unsigned int irq) |
| 188 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 189 | _intc_enable(irq, (unsigned long)get_irq_chip_data(irq)); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 190 | } |
| 191 | |
| 192 | static void intc_disable(unsigned int irq) |
| 193 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 194 | struct intc_desc_int *desc = get_intc_desc(irq); |
| 195 | unsigned long handle = (unsigned long) get_irq_chip_data(irq); |
| 196 | unsigned long addr = desc->reg[_INTC_ADDR_D(handle)]; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 197 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 198 | intc_disable_fns[_INTC_MODE(handle)](addr, handle, |
| 199 | intc_reg_fns[_INTC_FN(handle)], |
| 200 | irq); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 201 | } |
| 202 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 203 | static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp, |
| 204 | unsigned int nr_hp, |
| 205 | unsigned int irq) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 206 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 207 | int i; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 208 | |
Magnus Damm | 3d37d94 | 2007-08-17 00:50:44 +0900 | [diff] [blame^] | 209 | /* this doesn't scale well, but... |
| 210 | * |
| 211 | * this function should only be used for cerain uncommon |
| 212 | * operations such as intc_set_priority() and intc_set_sense() |
| 213 | * and in those rare cases performance doesn't matter that much. |
| 214 | * keeping the memory footprint low is more important. |
| 215 | * |
| 216 | * one rather simple way to speed this up and still keep the |
| 217 | * memory footprint down is to make sure the array is sorted |
| 218 | * and then perform a bisect to lookup the irq. |
| 219 | */ |
| 220 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 221 | for (i = 0; i < nr_hp; i++) { |
| 222 | if ((hp + i)->irq != irq) |
| 223 | continue; |
| 224 | |
| 225 | return hp + i; |
| 226 | } |
| 227 | |
| 228 | return NULL; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 229 | } |
| 230 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 231 | int intc_set_priority(unsigned int irq, unsigned int prio) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 232 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 233 | struct intc_desc_int *d = get_intc_desc(irq); |
| 234 | struct intc_handle_int *ihp; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 235 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 236 | if (!intc_prio_level[irq] || prio <= 1) |
| 237 | return -EINVAL; |
| 238 | |
| 239 | ihp = intc_find_irq(d->prio, d->nr_prio, irq); |
| 240 | if (ihp) { |
Magnus Damm | 3d37d94 | 2007-08-17 00:50:44 +0900 | [diff] [blame^] | 241 | if (prio >= (1 << _INTC_WIDTH(ihp->handle))) |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 242 | return -EINVAL; |
| 243 | |
| 244 | intc_prio_level[irq] = prio; |
| 245 | |
| 246 | /* |
| 247 | * only set secondary masking method directly |
| 248 | * primary masking method is using intc_prio_level[irq] |
| 249 | * priority level will be set during next enable() |
| 250 | */ |
| 251 | |
Magnus Damm | 3d37d94 | 2007-08-17 00:50:44 +0900 | [diff] [blame^] | 252 | if (_INTC_FN(ihp->handle) != REG_FN_ERR) |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 253 | _intc_enable(irq, ihp->handle); |
| 254 | } |
| 255 | return 0; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 256 | } |
| 257 | |
| 258 | #define VALID(x) (x | 0x80) |
| 259 | |
| 260 | static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = { |
| 261 | [IRQ_TYPE_EDGE_FALLING] = VALID(0), |
| 262 | [IRQ_TYPE_EDGE_RISING] = VALID(1), |
| 263 | [IRQ_TYPE_LEVEL_LOW] = VALID(2), |
| 264 | [IRQ_TYPE_LEVEL_HIGH] = VALID(3), |
| 265 | }; |
| 266 | |
| 267 | static int intc_set_sense(unsigned int irq, unsigned int type) |
| 268 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 269 | struct intc_desc_int *d = get_intc_desc(irq); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 270 | unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK]; |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 271 | struct intc_handle_int *ihp; |
| 272 | unsigned long addr; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 273 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 274 | if (!value) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 275 | return -EINVAL; |
| 276 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 277 | ihp = intc_find_irq(d->sense, d->nr_sense, irq); |
| 278 | if (ihp) { |
| 279 | addr = d->reg[_INTC_ADDR_E(ihp->handle)]; |
| 280 | intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 281 | } |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 282 | return 0; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 283 | } |
| 284 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 285 | static unsigned int __init intc_get_reg(struct intc_desc_int *d, |
| 286 | unsigned long address) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 287 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 288 | unsigned int k; |
| 289 | |
| 290 | for (k = 0; k < d->nr_reg; k++) { |
| 291 | if (d->reg[k] == address) |
| 292 | return k; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 293 | } |
| 294 | |
| 295 | BUG(); |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 296 | return 0; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 297 | } |
| 298 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 299 | static intc_enum __init intc_grp_id(struct intc_desc *desc, |
| 300 | intc_enum enum_id) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 301 | { |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 302 | struct intc_group *g = desc->groups; |
| 303 | unsigned int i, j; |
| 304 | |
| 305 | for (i = 0; g && enum_id && i < desc->nr_groups; i++) { |
| 306 | g = desc->groups + i; |
| 307 | |
| 308 | for (j = 0; g->enum_ids[j]; j++) { |
| 309 | if (g->enum_ids[j] != enum_id) |
| 310 | continue; |
| 311 | |
| 312 | return g->enum_id; |
| 313 | } |
| 314 | } |
| 315 | |
| 316 | return 0; |
| 317 | } |
| 318 | |
| 319 | static unsigned int __init intc_prio_value(struct intc_desc *desc, |
| 320 | intc_enum enum_id, int do_grps) |
| 321 | { |
| 322 | struct intc_prio *p = desc->priorities; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 323 | unsigned int i; |
| 324 | |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 325 | for (i = 0; p && enum_id && i < desc->nr_priorities; i++) { |
| 326 | p = desc->priorities + i; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 327 | |
| 328 | if (p->enum_id != enum_id) |
| 329 | continue; |
| 330 | |
| 331 | return p->priority; |
| 332 | } |
| 333 | |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 334 | if (do_grps) |
| 335 | return intc_prio_value(desc, intc_grp_id(desc, enum_id), 0); |
| 336 | |
| 337 | /* default to the lowest priority possible if no priority is set |
| 338 | * - this needs to be at least 2 for 5-bit priorities on 7780 |
| 339 | */ |
| 340 | |
| 341 | return 2; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 342 | } |
| 343 | |
| 344 | static unsigned int __init intc_mask_data(struct intc_desc *desc, |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 345 | struct intc_desc_int *d, |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 346 | intc_enum enum_id, int do_grps) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 347 | { |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 348 | struct intc_mask_reg *mr = desc->mask_regs; |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 349 | unsigned int i, j, fn, mode; |
| 350 | unsigned long reg_e, reg_d; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 351 | |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 352 | for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) { |
| 353 | mr = desc->mask_regs + i; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 354 | |
| 355 | for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) { |
| 356 | if (mr->enum_ids[j] != enum_id) |
| 357 | continue; |
| 358 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 359 | if (mr->set_reg && mr->clr_reg) { |
| 360 | fn = REG_FN_WRITE_BASE; |
| 361 | mode = MODE_DUAL_REG; |
| 362 | reg_e = mr->clr_reg; |
| 363 | reg_d = mr->set_reg; |
| 364 | } else { |
| 365 | fn = REG_FN_MODIFY_BASE; |
| 366 | if (mr->set_reg) { |
| 367 | mode = MODE_ENABLE_REG; |
| 368 | reg_e = mr->set_reg; |
| 369 | reg_d = mr->set_reg; |
| 370 | } else { |
| 371 | mode = MODE_MASK_REG; |
| 372 | reg_e = mr->clr_reg; |
| 373 | reg_d = mr->clr_reg; |
| 374 | } |
Magnus Damm | 51da642 | 2007-08-03 14:25:32 +0900 | [diff] [blame] | 375 | } |
| 376 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 377 | fn += (mr->reg_width >> 3) - 1; |
| 378 | return _INTC_MK(fn, mode, |
| 379 | intc_get_reg(d, reg_e), |
| 380 | intc_get_reg(d, reg_d), |
| 381 | 1, |
| 382 | (mr->reg_width - 1) - j); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 383 | } |
| 384 | } |
| 385 | |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 386 | if (do_grps) |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 387 | return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0); |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 388 | |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 389 | return 0; |
| 390 | } |
| 391 | |
| 392 | static unsigned int __init intc_prio_data(struct intc_desc *desc, |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 393 | struct intc_desc_int *d, |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 394 | intc_enum enum_id, int do_grps) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 395 | { |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 396 | struct intc_prio_reg *pr = desc->prio_regs; |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 397 | unsigned int i, j, fn, mode, bit; |
| 398 | unsigned long reg_e, reg_d; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 399 | |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 400 | for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) { |
| 401 | pr = desc->prio_regs + i; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 402 | |
| 403 | for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) { |
| 404 | if (pr->enum_ids[j] != enum_id) |
| 405 | continue; |
| 406 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 407 | if (pr->set_reg && pr->clr_reg) { |
| 408 | fn = REG_FN_WRITE_BASE; |
| 409 | mode = MODE_PCLR_REG; |
| 410 | reg_e = pr->set_reg; |
| 411 | reg_d = pr->clr_reg; |
| 412 | } else { |
| 413 | fn = REG_FN_MODIFY_BASE; |
| 414 | mode = MODE_PRIO_REG; |
| 415 | if (!pr->set_reg) |
| 416 | BUG(); |
| 417 | reg_e = pr->set_reg; |
| 418 | reg_d = pr->set_reg; |
| 419 | } |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 420 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 421 | fn += (pr->reg_width >> 3) - 1; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 422 | bit = pr->reg_width - ((j + 1) * pr->field_width); |
| 423 | |
| 424 | BUG_ON(bit < 0); |
| 425 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 426 | return _INTC_MK(fn, mode, |
| 427 | intc_get_reg(d, reg_e), |
| 428 | intc_get_reg(d, reg_d), |
| 429 | pr->field_width, bit); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 430 | } |
| 431 | } |
| 432 | |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 433 | if (do_grps) |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 434 | return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0); |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 435 | |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 436 | return 0; |
| 437 | } |
| 438 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 439 | static unsigned int __init intc_sense_data(struct intc_desc *desc, |
| 440 | struct intc_desc_int *d, |
| 441 | intc_enum enum_id) |
| 442 | { |
| 443 | struct intc_sense_reg *sr = desc->sense_regs; |
| 444 | unsigned int i, j, fn, bit; |
| 445 | |
| 446 | for (i = 0; sr && enum_id && i < desc->nr_sense_regs; i++) { |
| 447 | sr = desc->sense_regs + i; |
| 448 | |
| 449 | for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) { |
| 450 | if (sr->enum_ids[j] != enum_id) |
| 451 | continue; |
| 452 | |
| 453 | fn = REG_FN_MODIFY_BASE; |
| 454 | fn += (sr->reg_width >> 3) - 1; |
| 455 | bit = sr->reg_width - ((j + 1) * sr->field_width); |
| 456 | |
| 457 | BUG_ON(bit < 0); |
| 458 | |
| 459 | return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg), |
| 460 | 0, sr->field_width, bit); |
| 461 | } |
| 462 | } |
| 463 | |
| 464 | return 0; |
| 465 | } |
| 466 | |
| 467 | static void __init intc_register_irq(struct intc_desc *desc, |
| 468 | struct intc_desc_int *d, |
| 469 | intc_enum enum_id, |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 470 | unsigned int irq) |
| 471 | { |
Magnus Damm | 3d37d94 | 2007-08-17 00:50:44 +0900 | [diff] [blame^] | 472 | struct intc_handle_int *hp; |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 473 | unsigned int data[2], primary; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 474 | |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 475 | /* Prefer single interrupt source bitmap over other combinations: |
| 476 | * 1. bitmap, single interrupt source |
| 477 | * 2. priority, single interrupt source |
| 478 | * 3. bitmap, multiple interrupt sources (groups) |
| 479 | * 4. priority, multiple interrupt sources (groups) |
| 480 | */ |
| 481 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 482 | data[0] = intc_mask_data(desc, d, enum_id, 0); |
| 483 | data[1] = intc_prio_data(desc, d, enum_id, 0); |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 484 | |
| 485 | primary = 0; |
| 486 | if (!data[0] && data[1]) |
| 487 | primary = 1; |
| 488 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 489 | data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1); |
| 490 | data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1); |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 491 | |
| 492 | if (!data[primary]) |
| 493 | primary ^= 1; |
| 494 | |
| 495 | BUG_ON(!data[primary]); /* must have primary masking method */ |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 496 | |
| 497 | disable_irq_nosync(irq); |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 498 | set_irq_chip_and_handler_name(irq, &d->chip, |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 499 | handle_level_irq, "level"); |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 500 | set_irq_chip_data(irq, (void *)data[primary]); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 501 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 502 | /* record the desired priority level */ |
| 503 | intc_prio_level[irq] = intc_prio_value(desc, enum_id, 1); |
| 504 | |
Magnus Damm | 680c459 | 2007-07-20 12:09:29 +0900 | [diff] [blame] | 505 | /* enable secondary masking method if present */ |
| 506 | if (data[!primary]) |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 507 | _intc_enable(irq, data[!primary]); |
| 508 | |
| 509 | /* add irq to d->prio list if priority is available */ |
| 510 | if (data[1]) { |
Magnus Damm | 3d37d94 | 2007-08-17 00:50:44 +0900 | [diff] [blame^] | 511 | hp = d->prio + d->nr_prio; |
| 512 | hp->irq = irq; |
| 513 | hp->handle = data[1]; |
| 514 | |
| 515 | if (primary) { |
| 516 | /* |
| 517 | * only secondary priority should access registers, so |
| 518 | * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority() |
| 519 | */ |
| 520 | |
| 521 | hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0); |
| 522 | hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0); |
| 523 | } |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 524 | d->nr_prio++; |
| 525 | } |
| 526 | |
| 527 | /* add irq to d->sense list if sense is available */ |
| 528 | data[0] = intc_sense_data(desc, d, enum_id); |
| 529 | if (data[0]) { |
| 530 | (d->sense + d->nr_sense)->irq = irq; |
| 531 | (d->sense + d->nr_sense)->handle = data[0]; |
| 532 | d->nr_sense++; |
| 533 | } |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 534 | |
| 535 | /* irq should be disabled by default */ |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 536 | d->chip.mask(irq); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 537 | } |
| 538 | |
| 539 | void __init register_intc_controller(struct intc_desc *desc) |
| 540 | { |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 541 | unsigned int i, k; |
| 542 | struct intc_desc_int *d; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 543 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 544 | d = alloc_bootmem(sizeof(*d)); |
| 545 | |
| 546 | d->nr_reg = desc->mask_regs ? desc->nr_mask_regs * 2 : 0; |
| 547 | d->nr_reg += desc->prio_regs ? desc->nr_prio_regs * 2 : 0; |
| 548 | d->nr_reg += desc->sense_regs ? desc->nr_sense_regs : 0; |
| 549 | |
| 550 | d->reg = alloc_bootmem(d->nr_reg * sizeof(*d->reg)); |
| 551 | k = 0; |
| 552 | |
| 553 | if (desc->mask_regs) { |
| 554 | for (i = 0; i < desc->nr_mask_regs; i++) { |
| 555 | if (desc->mask_regs[i].set_reg) |
| 556 | d->reg[k++] = desc->mask_regs[i].set_reg; |
| 557 | if (desc->mask_regs[i].clr_reg) |
| 558 | d->reg[k++] = desc->mask_regs[i].clr_reg; |
| 559 | } |
| 560 | } |
| 561 | |
| 562 | if (desc->prio_regs) { |
| 563 | d->prio = alloc_bootmem(desc->nr_vectors * sizeof(*d->prio)); |
| 564 | |
| 565 | for (i = 0; i < desc->nr_prio_regs; i++) { |
| 566 | if (desc->prio_regs[i].set_reg) |
| 567 | d->reg[k++] = desc->prio_regs[i].set_reg; |
| 568 | if (desc->prio_regs[i].clr_reg) |
| 569 | d->reg[k++] = desc->prio_regs[i].clr_reg; |
| 570 | } |
| 571 | } |
| 572 | |
| 573 | if (desc->sense_regs) { |
| 574 | d->sense = alloc_bootmem(desc->nr_vectors * sizeof(*d->sense)); |
| 575 | |
| 576 | for (i = 0; i < desc->nr_sense_regs; i++) { |
| 577 | if (desc->sense_regs[i].reg) |
| 578 | d->reg[k++] = desc->sense_regs[i].reg; |
| 579 | } |
| 580 | } |
| 581 | |
| 582 | BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */ |
| 583 | |
| 584 | d->chip.name = desc->name; |
| 585 | d->chip.mask = intc_disable; |
| 586 | d->chip.unmask = intc_enable; |
| 587 | d->chip.mask_ack = intc_disable; |
| 588 | d->chip.set_type = intc_set_sense; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 589 | |
| 590 | for (i = 0; i < desc->nr_vectors; i++) { |
| 591 | struct intc_vect *vect = desc->vectors + i; |
| 592 | |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 593 | intc_register_irq(desc, d, vect->enum_id, evt2irq(vect->vect)); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 594 | } |
| 595 | } |