blob: d609a8ccd456a4ef1fbd4a6bbfd93f1ee5e7d2c4 [file] [log] [blame]
Magnus Damm02ab3f72007-07-18 17:25:09 +09001/*
2 * Shared interrupt handling code for IPR and INTC2 types of IRQs.
3 *
4 * Copyright (C) 2007 Magnus Damm
5 *
6 * Based on intc2.c and ipr.c
7 *
8 * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
9 * Copyright (C) 2000 Kazumoto Kojima
10 * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
11 * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
12 * Copyright (C) 2005, 2006 Paul Mundt
13 *
14 * This file is subject to the terms and conditions of the GNU General Public
15 * License. See the file "COPYING" in the main directory of this archive
16 * for more details.
17 */
18#include <linux/init.h>
19#include <linux/irq.h>
20#include <linux/module.h>
21#include <linux/io.h>
22#include <linux/interrupt.h>
Magnus Damm73505b42007-08-12 15:26:12 +090023#include <linux/bootmem.h>
Magnus Damm02ab3f72007-07-18 17:25:09 +090024
Magnus Damm73505b42007-08-12 15:26:12 +090025#define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
26 ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
27 ((addr_e) << 16) | ((addr_d << 24)))
Magnus Damm02ab3f72007-07-18 17:25:09 +090028
Magnus Damm73505b42007-08-12 15:26:12 +090029#define _INTC_SHIFT(h) (h & 0x1f)
30#define _INTC_WIDTH(h) ((h >> 5) & 0xf)
31#define _INTC_FN(h) ((h >> 9) & 0xf)
32#define _INTC_MODE(h) ((h >> 13) & 0x7)
33#define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
34#define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
Magnus Damm02ab3f72007-07-18 17:25:09 +090035
Magnus Damm73505b42007-08-12 15:26:12 +090036struct intc_handle_int {
37 unsigned int irq;
38 unsigned long handle;
39};
40
41struct intc_desc_int {
42 unsigned long *reg;
43 unsigned int nr_reg;
44 struct intc_handle_int *prio;
45 unsigned int nr_prio;
46 struct intc_handle_int *sense;
47 unsigned int nr_sense;
48 struct irq_chip chip;
49};
50
51static unsigned int intc_prio_level[NR_IRQS]; /* for now */
52
53static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
Magnus Damm02ab3f72007-07-18 17:25:09 +090054{
55 struct irq_chip *chip = get_irq_chip(irq);
Magnus Damm73505b42007-08-12 15:26:12 +090056 return (void *)((char *)chip - offsetof(struct intc_desc_int, chip));
Magnus Damm02ab3f72007-07-18 17:25:09 +090057}
58
59static inline unsigned int set_field(unsigned int value,
60 unsigned int field_value,
Magnus Damm73505b42007-08-12 15:26:12 +090061 unsigned int handle)
Magnus Damm02ab3f72007-07-18 17:25:09 +090062{
Magnus Damm73505b42007-08-12 15:26:12 +090063 unsigned int width = _INTC_WIDTH(handle);
64 unsigned int shift = _INTC_SHIFT(handle);
65
Magnus Damm02ab3f72007-07-18 17:25:09 +090066 value &= ~(((1 << width) - 1) << shift);
67 value |= field_value << shift;
68 return value;
69}
70
Magnus Damm73505b42007-08-12 15:26:12 +090071static void write_8(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +090072{
Magnus Damm73505b42007-08-12 15:26:12 +090073 ctrl_outb(set_field(0, data, h), addr);
Magnus Damm02ab3f72007-07-18 17:25:09 +090074}
75
Magnus Damm73505b42007-08-12 15:26:12 +090076static void write_16(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +090077{
Magnus Damm73505b42007-08-12 15:26:12 +090078 ctrl_outw(set_field(0, data, h), addr);
Magnus Damm02ab3f72007-07-18 17:25:09 +090079}
80
Magnus Damm73505b42007-08-12 15:26:12 +090081static void write_32(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +090082{
Magnus Damm73505b42007-08-12 15:26:12 +090083 ctrl_outl(set_field(0, data, h), addr);
Magnus Damm02ab3f72007-07-18 17:25:09 +090084}
85
Magnus Damm73505b42007-08-12 15:26:12 +090086static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +090087{
Magnus Damm73505b42007-08-12 15:26:12 +090088 ctrl_outb(set_field(ctrl_inb(addr), data, h), addr);
Magnus Damm02ab3f72007-07-18 17:25:09 +090089}
90
Magnus Damm73505b42007-08-12 15:26:12 +090091static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +090092{
Magnus Damm73505b42007-08-12 15:26:12 +090093 ctrl_outw(set_field(ctrl_inw(addr), data, h), addr);
Magnus Damm02ab3f72007-07-18 17:25:09 +090094}
95
Magnus Damm73505b42007-08-12 15:26:12 +090096static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
Magnus Damm02ab3f72007-07-18 17:25:09 +090097{
Magnus Damm73505b42007-08-12 15:26:12 +090098 ctrl_outl(set_field(ctrl_inl(addr), data, h), addr);
Magnus Damm02ab3f72007-07-18 17:25:09 +090099}
100
Magnus Damm73505b42007-08-12 15:26:12 +0900101enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
Magnus Damm02ab3f72007-07-18 17:25:09 +0900102
Magnus Damm73505b42007-08-12 15:26:12 +0900103static void (*intc_reg_fns[])(unsigned long addr,
104 unsigned long h,
105 unsigned long data) = {
106 [REG_FN_WRITE_BASE + 0] = write_8,
107 [REG_FN_WRITE_BASE + 1] = write_16,
108 [REG_FN_WRITE_BASE + 3] = write_32,
109 [REG_FN_MODIFY_BASE + 0] = modify_8,
110 [REG_FN_MODIFY_BASE + 1] = modify_16,
111 [REG_FN_MODIFY_BASE + 3] = modify_32,
Magnus Damm02ab3f72007-07-18 17:25:09 +0900112};
113
Magnus Damm73505b42007-08-12 15:26:12 +0900114enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
115 MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
116 MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
117 MODE_PRIO_REG, /* Priority value written to enable interrupt */
118 MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
119};
120
121static void intc_mode_field(unsigned long addr,
122 unsigned long handle,
123 void (*fn)(unsigned long,
124 unsigned long,
125 unsigned long),
126 unsigned int irq)
127{
128 fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
129}
130
131static void intc_mode_zero(unsigned long addr,
132 unsigned long handle,
133 void (*fn)(unsigned long,
134 unsigned long,
135 unsigned long),
136 unsigned int irq)
137{
138 fn(addr, handle, 0);
139}
140
141static void intc_mode_prio(unsigned long addr,
142 unsigned long handle,
143 void (*fn)(unsigned long,
144 unsigned long,
145 unsigned long),
146 unsigned int irq)
147{
148 fn(addr, handle, intc_prio_level[irq]);
149}
150
151static void (*intc_enable_fns[])(unsigned long addr,
152 unsigned long handle,
153 void (*fn)(unsigned long,
154 unsigned long,
155 unsigned long),
156 unsigned int irq) = {
157 [MODE_ENABLE_REG] = intc_mode_field,
158 [MODE_MASK_REG] = intc_mode_zero,
159 [MODE_DUAL_REG] = intc_mode_field,
160 [MODE_PRIO_REG] = intc_mode_prio,
161 [MODE_PCLR_REG] = intc_mode_prio,
162};
163
164static void (*intc_disable_fns[])(unsigned long addr,
165 unsigned long handle,
166 void (*fn)(unsigned long,
167 unsigned long,
168 unsigned long),
169 unsigned int irq) = {
170 [MODE_ENABLE_REG] = intc_mode_zero,
171 [MODE_MASK_REG] = intc_mode_field,
172 [MODE_DUAL_REG] = intc_mode_field,
173 [MODE_PRIO_REG] = intc_mode_zero,
174 [MODE_PCLR_REG] = intc_mode_field,
175};
176
177static inline void _intc_enable(unsigned int irq, unsigned long handle)
178{
179 struct intc_desc_int *d = get_intc_desc(irq);
180 unsigned long addr = d->reg[_INTC_ADDR_E(handle)];
181
182 intc_enable_fns[_INTC_MODE(handle)](addr, handle,
183 intc_reg_fns[_INTC_FN(handle)],
184 irq);
185}
186
Magnus Damm02ab3f72007-07-18 17:25:09 +0900187static void intc_enable(unsigned int irq)
188{
Magnus Damm73505b42007-08-12 15:26:12 +0900189 _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
Magnus Damm02ab3f72007-07-18 17:25:09 +0900190}
191
192static void intc_disable(unsigned int irq)
193{
Magnus Damm73505b42007-08-12 15:26:12 +0900194 struct intc_desc_int *desc = get_intc_desc(irq);
195 unsigned long handle = (unsigned long) get_irq_chip_data(irq);
196 unsigned long addr = desc->reg[_INTC_ADDR_D(handle)];
Magnus Damm02ab3f72007-07-18 17:25:09 +0900197
Magnus Damm73505b42007-08-12 15:26:12 +0900198 intc_disable_fns[_INTC_MODE(handle)](addr, handle,
199 intc_reg_fns[_INTC_FN(handle)],
200 irq);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900201}
202
Magnus Damm73505b42007-08-12 15:26:12 +0900203static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
204 unsigned int nr_hp,
205 unsigned int irq)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900206{
Magnus Damm73505b42007-08-12 15:26:12 +0900207 int i;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900208
Magnus Damm73505b42007-08-12 15:26:12 +0900209 for (i = 0; i < nr_hp; i++) {
210 if ((hp + i)->irq != irq)
211 continue;
212
213 return hp + i;
214 }
215
216 return NULL;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900217}
218
Magnus Damm73505b42007-08-12 15:26:12 +0900219int intc_set_priority(unsigned int irq, unsigned int prio)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900220{
Magnus Damm73505b42007-08-12 15:26:12 +0900221 struct intc_desc_int *d = get_intc_desc(irq);
222 struct intc_handle_int *ihp;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900223
Magnus Damm73505b42007-08-12 15:26:12 +0900224 if (!intc_prio_level[irq] || prio <= 1)
225 return -EINVAL;
226
227 ihp = intc_find_irq(d->prio, d->nr_prio, irq);
228 if (ihp) {
229 if (prio >= ((1 << _INTC_WIDTH(ihp->handle)) - 1))
230 return -EINVAL;
231
232 intc_prio_level[irq] = prio;
233
234 /*
235 * only set secondary masking method directly
236 * primary masking method is using intc_prio_level[irq]
237 * priority level will be set during next enable()
238 */
239
240 if (ihp->handle)
241 _intc_enable(irq, ihp->handle);
242 }
243 return 0;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900244}
245
246#define VALID(x) (x | 0x80)
247
248static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
249 [IRQ_TYPE_EDGE_FALLING] = VALID(0),
250 [IRQ_TYPE_EDGE_RISING] = VALID(1),
251 [IRQ_TYPE_LEVEL_LOW] = VALID(2),
252 [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
253};
254
255static int intc_set_sense(unsigned int irq, unsigned int type)
256{
Magnus Damm73505b42007-08-12 15:26:12 +0900257 struct intc_desc_int *d = get_intc_desc(irq);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900258 unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
Magnus Damm73505b42007-08-12 15:26:12 +0900259 struct intc_handle_int *ihp;
260 unsigned long addr;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900261
Magnus Damm73505b42007-08-12 15:26:12 +0900262 if (!value)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900263 return -EINVAL;
264
Magnus Damm73505b42007-08-12 15:26:12 +0900265 ihp = intc_find_irq(d->sense, d->nr_sense, irq);
266 if (ihp) {
267 addr = d->reg[_INTC_ADDR_E(ihp->handle)];
268 intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900269 }
Magnus Damm73505b42007-08-12 15:26:12 +0900270 return 0;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900271}
272
Magnus Damm73505b42007-08-12 15:26:12 +0900273static unsigned int __init intc_get_reg(struct intc_desc_int *d,
274 unsigned long address)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900275{
Magnus Damm73505b42007-08-12 15:26:12 +0900276 unsigned int k;
277
278 for (k = 0; k < d->nr_reg; k++) {
279 if (d->reg[k] == address)
280 return k;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900281 }
282
283 BUG();
Magnus Damm73505b42007-08-12 15:26:12 +0900284 return 0;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900285}
286
Magnus Damm73505b42007-08-12 15:26:12 +0900287static intc_enum __init intc_grp_id(struct intc_desc *desc,
288 intc_enum enum_id)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900289{
Magnus Damm680c4592007-07-20 12:09:29 +0900290 struct intc_group *g = desc->groups;
291 unsigned int i, j;
292
293 for (i = 0; g && enum_id && i < desc->nr_groups; i++) {
294 g = desc->groups + i;
295
296 for (j = 0; g->enum_ids[j]; j++) {
297 if (g->enum_ids[j] != enum_id)
298 continue;
299
300 return g->enum_id;
301 }
302 }
303
304 return 0;
305}
306
307static unsigned int __init intc_prio_value(struct intc_desc *desc,
308 intc_enum enum_id, int do_grps)
309{
310 struct intc_prio *p = desc->priorities;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900311 unsigned int i;
312
Magnus Damm680c4592007-07-20 12:09:29 +0900313 for (i = 0; p && enum_id && i < desc->nr_priorities; i++) {
314 p = desc->priorities + i;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900315
316 if (p->enum_id != enum_id)
317 continue;
318
319 return p->priority;
320 }
321
Magnus Damm680c4592007-07-20 12:09:29 +0900322 if (do_grps)
323 return intc_prio_value(desc, intc_grp_id(desc, enum_id), 0);
324
325 /* default to the lowest priority possible if no priority is set
326 * - this needs to be at least 2 for 5-bit priorities on 7780
327 */
328
329 return 2;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900330}
331
332static unsigned int __init intc_mask_data(struct intc_desc *desc,
Magnus Damm73505b42007-08-12 15:26:12 +0900333 struct intc_desc_int *d,
Magnus Damm680c4592007-07-20 12:09:29 +0900334 intc_enum enum_id, int do_grps)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900335{
Magnus Damm680c4592007-07-20 12:09:29 +0900336 struct intc_mask_reg *mr = desc->mask_regs;
Magnus Damm73505b42007-08-12 15:26:12 +0900337 unsigned int i, j, fn, mode;
338 unsigned long reg_e, reg_d;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900339
Magnus Damm680c4592007-07-20 12:09:29 +0900340 for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) {
341 mr = desc->mask_regs + i;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900342
343 for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
344 if (mr->enum_ids[j] != enum_id)
345 continue;
346
Magnus Damm73505b42007-08-12 15:26:12 +0900347 if (mr->set_reg && mr->clr_reg) {
348 fn = REG_FN_WRITE_BASE;
349 mode = MODE_DUAL_REG;
350 reg_e = mr->clr_reg;
351 reg_d = mr->set_reg;
352 } else {
353 fn = REG_FN_MODIFY_BASE;
354 if (mr->set_reg) {
355 mode = MODE_ENABLE_REG;
356 reg_e = mr->set_reg;
357 reg_d = mr->set_reg;
358 } else {
359 mode = MODE_MASK_REG;
360 reg_e = mr->clr_reg;
361 reg_d = mr->clr_reg;
362 }
Magnus Damm51da6422007-08-03 14:25:32 +0900363 }
364
Magnus Damm73505b42007-08-12 15:26:12 +0900365 fn += (mr->reg_width >> 3) - 1;
366 return _INTC_MK(fn, mode,
367 intc_get_reg(d, reg_e),
368 intc_get_reg(d, reg_d),
369 1,
370 (mr->reg_width - 1) - j);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900371 }
372 }
373
Magnus Damm680c4592007-07-20 12:09:29 +0900374 if (do_grps)
Magnus Damm73505b42007-08-12 15:26:12 +0900375 return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
Magnus Damm680c4592007-07-20 12:09:29 +0900376
Magnus Damm02ab3f72007-07-18 17:25:09 +0900377 return 0;
378}
379
380static unsigned int __init intc_prio_data(struct intc_desc *desc,
Magnus Damm73505b42007-08-12 15:26:12 +0900381 struct intc_desc_int *d,
Magnus Damm680c4592007-07-20 12:09:29 +0900382 intc_enum enum_id, int do_grps)
Magnus Damm02ab3f72007-07-18 17:25:09 +0900383{
Magnus Damm680c4592007-07-20 12:09:29 +0900384 struct intc_prio_reg *pr = desc->prio_regs;
Magnus Damm73505b42007-08-12 15:26:12 +0900385 unsigned int i, j, fn, mode, bit;
386 unsigned long reg_e, reg_d;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900387
Magnus Damm680c4592007-07-20 12:09:29 +0900388 for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) {
389 pr = desc->prio_regs + i;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900390
391 for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) {
392 if (pr->enum_ids[j] != enum_id)
393 continue;
394
Magnus Damm73505b42007-08-12 15:26:12 +0900395 if (pr->set_reg && pr->clr_reg) {
396 fn = REG_FN_WRITE_BASE;
397 mode = MODE_PCLR_REG;
398 reg_e = pr->set_reg;
399 reg_d = pr->clr_reg;
400 } else {
401 fn = REG_FN_MODIFY_BASE;
402 mode = MODE_PRIO_REG;
403 if (!pr->set_reg)
404 BUG();
405 reg_e = pr->set_reg;
406 reg_d = pr->set_reg;
407 }
Magnus Damm02ab3f72007-07-18 17:25:09 +0900408
Magnus Damm73505b42007-08-12 15:26:12 +0900409 fn += (pr->reg_width >> 3) - 1;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900410 bit = pr->reg_width - ((j + 1) * pr->field_width);
411
412 BUG_ON(bit < 0);
413
Magnus Damm73505b42007-08-12 15:26:12 +0900414 return _INTC_MK(fn, mode,
415 intc_get_reg(d, reg_e),
416 intc_get_reg(d, reg_d),
417 pr->field_width, bit);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900418 }
419 }
420
Magnus Damm680c4592007-07-20 12:09:29 +0900421 if (do_grps)
Magnus Damm73505b42007-08-12 15:26:12 +0900422 return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
Magnus Damm680c4592007-07-20 12:09:29 +0900423
Magnus Damm02ab3f72007-07-18 17:25:09 +0900424 return 0;
425}
426
Magnus Damm73505b42007-08-12 15:26:12 +0900427static unsigned int __init intc_sense_data(struct intc_desc *desc,
428 struct intc_desc_int *d,
429 intc_enum enum_id)
430{
431 struct intc_sense_reg *sr = desc->sense_regs;
432 unsigned int i, j, fn, bit;
433
434 for (i = 0; sr && enum_id && i < desc->nr_sense_regs; i++) {
435 sr = desc->sense_regs + i;
436
437 for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
438 if (sr->enum_ids[j] != enum_id)
439 continue;
440
441 fn = REG_FN_MODIFY_BASE;
442 fn += (sr->reg_width >> 3) - 1;
443 bit = sr->reg_width - ((j + 1) * sr->field_width);
444
445 BUG_ON(bit < 0);
446
447 return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
448 0, sr->field_width, bit);
449 }
450 }
451
452 return 0;
453}
454
455static void __init intc_register_irq(struct intc_desc *desc,
456 struct intc_desc_int *d,
457 intc_enum enum_id,
Magnus Damm02ab3f72007-07-18 17:25:09 +0900458 unsigned int irq)
459{
Magnus Damm680c4592007-07-20 12:09:29 +0900460 unsigned int data[2], primary;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900461
Magnus Damm680c4592007-07-20 12:09:29 +0900462 /* Prefer single interrupt source bitmap over other combinations:
463 * 1. bitmap, single interrupt source
464 * 2. priority, single interrupt source
465 * 3. bitmap, multiple interrupt sources (groups)
466 * 4. priority, multiple interrupt sources (groups)
467 */
468
Magnus Damm73505b42007-08-12 15:26:12 +0900469 data[0] = intc_mask_data(desc, d, enum_id, 0);
470 data[1] = intc_prio_data(desc, d, enum_id, 0);
Magnus Damm680c4592007-07-20 12:09:29 +0900471
472 primary = 0;
473 if (!data[0] && data[1])
474 primary = 1;
475
Magnus Damm73505b42007-08-12 15:26:12 +0900476 data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
477 data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
Magnus Damm680c4592007-07-20 12:09:29 +0900478
479 if (!data[primary])
480 primary ^= 1;
481
482 BUG_ON(!data[primary]); /* must have primary masking method */
Magnus Damm02ab3f72007-07-18 17:25:09 +0900483
484 disable_irq_nosync(irq);
Magnus Damm73505b42007-08-12 15:26:12 +0900485 set_irq_chip_and_handler_name(irq, &d->chip,
Magnus Damm02ab3f72007-07-18 17:25:09 +0900486 handle_level_irq, "level");
Magnus Damm680c4592007-07-20 12:09:29 +0900487 set_irq_chip_data(irq, (void *)data[primary]);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900488
Magnus Damm73505b42007-08-12 15:26:12 +0900489 /* record the desired priority level */
490 intc_prio_level[irq] = intc_prio_value(desc, enum_id, 1);
491
Magnus Damm680c4592007-07-20 12:09:29 +0900492 /* enable secondary masking method if present */
493 if (data[!primary])
Magnus Damm73505b42007-08-12 15:26:12 +0900494 _intc_enable(irq, data[!primary]);
495
496 /* add irq to d->prio list if priority is available */
497 if (data[1]) {
498 (d->prio + d->nr_prio)->irq = irq;
499 if (!primary) /* only secondary priority can access regs */
500 (d->prio + d->nr_prio)->handle = data[1];
501 d->nr_prio++;
502 }
503
504 /* add irq to d->sense list if sense is available */
505 data[0] = intc_sense_data(desc, d, enum_id);
506 if (data[0]) {
507 (d->sense + d->nr_sense)->irq = irq;
508 (d->sense + d->nr_sense)->handle = data[0];
509 d->nr_sense++;
510 }
Magnus Damm02ab3f72007-07-18 17:25:09 +0900511
512 /* irq should be disabled by default */
Magnus Damm73505b42007-08-12 15:26:12 +0900513 d->chip.mask(irq);
Magnus Damm02ab3f72007-07-18 17:25:09 +0900514}
515
516void __init register_intc_controller(struct intc_desc *desc)
517{
Magnus Damm73505b42007-08-12 15:26:12 +0900518 unsigned int i, k;
519 struct intc_desc_int *d;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900520
Magnus Damm73505b42007-08-12 15:26:12 +0900521 d = alloc_bootmem(sizeof(*d));
522
523 d->nr_reg = desc->mask_regs ? desc->nr_mask_regs * 2 : 0;
524 d->nr_reg += desc->prio_regs ? desc->nr_prio_regs * 2 : 0;
525 d->nr_reg += desc->sense_regs ? desc->nr_sense_regs : 0;
526
527 d->reg = alloc_bootmem(d->nr_reg * sizeof(*d->reg));
528 k = 0;
529
530 if (desc->mask_regs) {
531 for (i = 0; i < desc->nr_mask_regs; i++) {
532 if (desc->mask_regs[i].set_reg)
533 d->reg[k++] = desc->mask_regs[i].set_reg;
534 if (desc->mask_regs[i].clr_reg)
535 d->reg[k++] = desc->mask_regs[i].clr_reg;
536 }
537 }
538
539 if (desc->prio_regs) {
540 d->prio = alloc_bootmem(desc->nr_vectors * sizeof(*d->prio));
541
542 for (i = 0; i < desc->nr_prio_regs; i++) {
543 if (desc->prio_regs[i].set_reg)
544 d->reg[k++] = desc->prio_regs[i].set_reg;
545 if (desc->prio_regs[i].clr_reg)
546 d->reg[k++] = desc->prio_regs[i].clr_reg;
547 }
548 }
549
550 if (desc->sense_regs) {
551 d->sense = alloc_bootmem(desc->nr_vectors * sizeof(*d->sense));
552
553 for (i = 0; i < desc->nr_sense_regs; i++) {
554 if (desc->sense_regs[i].reg)
555 d->reg[k++] = desc->sense_regs[i].reg;
556 }
557 }
558
559 BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
560
561 d->chip.name = desc->name;
562 d->chip.mask = intc_disable;
563 d->chip.unmask = intc_enable;
564 d->chip.mask_ack = intc_disable;
565 d->chip.set_type = intc_set_sense;
Magnus Damm02ab3f72007-07-18 17:25:09 +0900566
567 for (i = 0; i < desc->nr_vectors; i++) {
568 struct intc_vect *vect = desc->vectors + i;
569
Magnus Damm73505b42007-08-12 15:26:12 +0900570 intc_register_irq(desc, d, vect->enum_id, evt2irq(vect->vect));
Magnus Damm02ab3f72007-07-18 17:25:09 +0900571 }
572}