blob: 65908c0e651003e9daa12d3f8d2e3234b38f3488 [file] [log] [blame]
Wan ZongShun8bff82c2009-07-10 15:17:27 +08001/*
David Woodhousebb6a77552010-01-01 12:16:47 +00002 * Copyright © 2009 Nuvoton technology corporation.
Wan ZongShun8bff82c2009-07-10 15:17:27 +08003 *
4 * Wan ZongShun <mcuos.com@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation;version 2 of the License.
9 *
10 */
11
12#include <linux/slab.h>
Wan ZongShun8bff82c2009-07-10 15:17:27 +080013#include <linux/module.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/platform_device.h>
17#include <linux/delay.h>
18#include <linux/clk.h>
19#include <linux/err.h>
20
21#include <linux/mtd/mtd.h>
22#include <linux/mtd/nand.h>
23#include <linux/mtd/partitions.h>
24
25#define REG_FMICSR 0x00
26#define REG_SMCSR 0xa0
27#define REG_SMISR 0xac
28#define REG_SMCMD 0xb0
29#define REG_SMADDR 0xb4
30#define REG_SMDATA 0xb8
31
32#define RESET_FMI 0x01
33#define NAND_EN 0x08
34#define READYBUSY (0x01 << 18)
35
36#define SWRST 0x01
37#define PSIZE (0x01 << 3)
38#define DMARWEN (0x03 << 1)
39#define BUSWID (0x01 << 4)
40#define ECC4EN (0x01 << 5)
41#define WP (0x01 << 24)
42#define NANDCS (0x01 << 25)
43#define ENDADDR (0x01 << 31)
44
45#define read_data_reg(dev) \
46 __raw_readl((dev)->reg + REG_SMDATA)
47
48#define write_data_reg(dev, val) \
49 __raw_writel((val), (dev)->reg + REG_SMDATA)
50
51#define write_cmd_reg(dev, val) \
52 __raw_writel((val), (dev)->reg + REG_SMCMD)
53
54#define write_addr_reg(dev, val) \
55 __raw_writel((val), (dev)->reg + REG_SMADDR)
56
David Woodhousebb6a77552010-01-01 12:16:47 +000057struct nuc900_nand {
Wan ZongShun8bff82c2009-07-10 15:17:27 +080058 struct mtd_info mtd;
59 struct nand_chip chip;
60 void __iomem *reg;
61 struct clk *clk;
62 spinlock_t lock;
63};
64
Boris BREZILLONfaee6c32015-12-10 08:59:47 +010065static inline struct nuc900_nand *mtd_to_nuc900(struct mtd_info *mtd)
66{
67 return container_of(mtd, struct nuc900_nand, mtd);
68}
69
Wan ZongShun8bff82c2009-07-10 15:17:27 +080070static const struct mtd_partition partitions[] = {
71 {
72 .name = "NAND FS 0",
73 .offset = 0,
74 .size = 8 * 1024 * 1024
75 },
76 {
77 .name = "NAND FS 1",
78 .offset = MTDPART_OFS_APPEND,
79 .size = MTDPART_SIZ_FULL
80 }
81};
82
David Woodhousebb6a77552010-01-01 12:16:47 +000083static unsigned char nuc900_nand_read_byte(struct mtd_info *mtd)
Wan ZongShun8bff82c2009-07-10 15:17:27 +080084{
85 unsigned char ret;
Boris BREZILLONfaee6c32015-12-10 08:59:47 +010086 struct nuc900_nand *nand = mtd_to_nuc900(mtd);
Wan ZongShun8bff82c2009-07-10 15:17:27 +080087
88 ret = (unsigned char)read_data_reg(nand);
89
90 return ret;
91}
92
David Woodhousebb6a77552010-01-01 12:16:47 +000093static void nuc900_nand_read_buf(struct mtd_info *mtd,
94 unsigned char *buf, int len)
Wan ZongShun8bff82c2009-07-10 15:17:27 +080095{
96 int i;
Boris BREZILLONfaee6c32015-12-10 08:59:47 +010097 struct nuc900_nand *nand = mtd_to_nuc900(mtd);
Wan ZongShun8bff82c2009-07-10 15:17:27 +080098
99 for (i = 0; i < len; i++)
100 buf[i] = (unsigned char)read_data_reg(nand);
101}
102
David Woodhousebb6a77552010-01-01 12:16:47 +0000103static void nuc900_nand_write_buf(struct mtd_info *mtd,
104 const unsigned char *buf, int len)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800105{
106 int i;
Boris BREZILLONfaee6c32015-12-10 08:59:47 +0100107 struct nuc900_nand *nand = mtd_to_nuc900(mtd);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800108
109 for (i = 0; i < len; i++)
110 write_data_reg(nand, buf[i]);
111}
112
David Woodhousebb6a77552010-01-01 12:16:47 +0000113static int nuc900_check_rb(struct nuc900_nand *nand)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800114{
115 unsigned int val;
116 spin_lock(&nand->lock);
117 val = __raw_readl(REG_SMISR);
118 val &= READYBUSY;
119 spin_unlock(&nand->lock);
120
121 return val;
122}
123
David Woodhousebb6a77552010-01-01 12:16:47 +0000124static int nuc900_nand_devready(struct mtd_info *mtd)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800125{
Boris BREZILLONfaee6c32015-12-10 08:59:47 +0100126 struct nuc900_nand *nand = mtd_to_nuc900(mtd);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800127 int ready;
128
David Woodhousebb6a77552010-01-01 12:16:47 +0000129 ready = (nuc900_check_rb(nand)) ? 1 : 0;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800130 return ready;
131}
132
David Woodhousebb6a77552010-01-01 12:16:47 +0000133static void nuc900_nand_command_lp(struct mtd_info *mtd, unsigned int command,
134 int column, int page_addr)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800135{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100136 register struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONfaee6c32015-12-10 08:59:47 +0100137 struct nuc900_nand *nand = mtd_to_nuc900(mtd);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800138
139 if (command == NAND_CMD_READOOB) {
140 column += mtd->writesize;
141 command = NAND_CMD_READ0;
142 }
143
144 write_cmd_reg(nand, command & 0xff);
145
146 if (column != -1 || page_addr != -1) {
147
148 if (column != -1) {
Brian Norris3dad2342014-01-29 14:08:12 -0800149 if (chip->options & NAND_BUSWIDTH_16 &&
150 !nand_opcode_8bits(command))
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800151 column >>= 1;
152 write_addr_reg(nand, column);
153 write_addr_reg(nand, column >> 8 | ENDADDR);
154 }
155 if (page_addr != -1) {
156 write_addr_reg(nand, page_addr);
157
158 if (chip->chipsize > (128 << 20)) {
159 write_addr_reg(nand, page_addr >> 8);
160 write_addr_reg(nand, page_addr >> 16 | ENDADDR);
161 } else {
162 write_addr_reg(nand, page_addr >> 8 | ENDADDR);
163 }
164 }
165 }
166
167 switch (command) {
168 case NAND_CMD_CACHEDPROG:
169 case NAND_CMD_PAGEPROG:
170 case NAND_CMD_ERASE1:
171 case NAND_CMD_ERASE2:
172 case NAND_CMD_SEQIN:
173 case NAND_CMD_RNDIN:
174 case NAND_CMD_STATUS:
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800175 return;
176
177 case NAND_CMD_RESET:
178 if (chip->dev_ready)
179 break;
180 udelay(chip->chip_delay);
181
182 write_cmd_reg(nand, NAND_CMD_STATUS);
183 write_cmd_reg(nand, command);
184
David Woodhousebb6a77552010-01-01 12:16:47 +0000185 while (!nuc900_check_rb(nand))
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800186 ;
187
188 return;
189
190 case NAND_CMD_RNDOUT:
191 write_cmd_reg(nand, NAND_CMD_RNDOUTSTART);
192 return;
193
194 case NAND_CMD_READ0:
195
196 write_cmd_reg(nand, NAND_CMD_READSTART);
197 default:
198
199 if (!chip->dev_ready) {
200 udelay(chip->chip_delay);
201 return;
202 }
203 }
204
205 /* Apply this short delay always to ensure that we do wait tWB in
206 * any case on any machine. */
207 ndelay(100);
208
209 while (!chip->dev_ready(mtd))
210 ;
211}
212
213
David Woodhousebb6a77552010-01-01 12:16:47 +0000214static void nuc900_nand_enable(struct nuc900_nand *nand)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800215{
216 unsigned int val;
217 spin_lock(&nand->lock);
218 __raw_writel(RESET_FMI, (nand->reg + REG_FMICSR));
219
220 val = __raw_readl(nand->reg + REG_FMICSR);
221
222 if (!(val & NAND_EN))
Dan Carpenterc69dbbf2014-02-17 23:03:08 +0300223 __raw_writel(val | NAND_EN, nand->reg + REG_FMICSR);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800224
225 val = __raw_readl(nand->reg + REG_SMCSR);
226
227 val &= ~(SWRST|PSIZE|DMARWEN|BUSWID|ECC4EN|NANDCS);
228 val |= WP;
229
230 __raw_writel(val, nand->reg + REG_SMCSR);
231
232 spin_unlock(&nand->lock);
233}
234
Bill Pemberton06f25512012-11-19 13:23:07 -0500235static int nuc900_nand_probe(struct platform_device *pdev)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800236{
David Woodhousebb6a77552010-01-01 12:16:47 +0000237 struct nuc900_nand *nuc900_nand;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800238 struct nand_chip *chip;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800239 struct resource *res;
240
Jingoo Hane8009ca2013-12-26 10:44:59 +0900241 nuc900_nand = devm_kzalloc(&pdev->dev, sizeof(struct nuc900_nand),
242 GFP_KERNEL);
David Woodhousebb6a77552010-01-01 12:16:47 +0000243 if (!nuc900_nand)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800244 return -ENOMEM;
David Woodhousebb6a77552010-01-01 12:16:47 +0000245 chip = &(nuc900_nand->chip);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800246
David Woodhousebb6a77552010-01-01 12:16:47 +0000247 nuc900_nand->mtd.priv = chip;
Frans Klaverae5d8432015-06-10 22:38:56 +0200248 nuc900_nand->mtd.dev.parent = &pdev->dev;
David Woodhousebb6a77552010-01-01 12:16:47 +0000249 spin_lock_init(&nuc900_nand->lock);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800250
Jingoo Hane8009ca2013-12-26 10:44:59 +0900251 nuc900_nand->clk = devm_clk_get(&pdev->dev, NULL);
252 if (IS_ERR(nuc900_nand->clk))
253 return -ENOENT;
David Woodhousebb6a77552010-01-01 12:16:47 +0000254 clk_enable(nuc900_nand->clk);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800255
David Woodhousebb6a77552010-01-01 12:16:47 +0000256 chip->cmdfunc = nuc900_nand_command_lp;
257 chip->dev_ready = nuc900_nand_devready;
258 chip->read_byte = nuc900_nand_read_byte;
259 chip->write_buf = nuc900_nand_write_buf;
260 chip->read_buf = nuc900_nand_read_buf;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800261 chip->chip_delay = 50;
262 chip->options = 0;
263 chip->ecc.mode = NAND_ECC_SOFT;
264
265 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Hane8009ca2013-12-26 10:44:59 +0900266 nuc900_nand->reg = devm_ioremap_resource(&pdev->dev, res);
267 if (IS_ERR(nuc900_nand->reg))
268 return PTR_ERR(nuc900_nand->reg);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800269
David Woodhousebb6a77552010-01-01 12:16:47 +0000270 nuc900_nand_enable(nuc900_nand);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800271
Jingoo Hane8009ca2013-12-26 10:44:59 +0900272 if (nand_scan(&(nuc900_nand->mtd), 1))
273 return -ENXIO;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800274
Jamie Ilesee0e87b2011-05-23 10:23:40 +0100275 mtd_device_register(&(nuc900_nand->mtd), partitions,
276 ARRAY_SIZE(partitions));
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800277
David Woodhousebb6a77552010-01-01 12:16:47 +0000278 platform_set_drvdata(pdev, nuc900_nand);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800279
Jingoo Hane8009ca2013-12-26 10:44:59 +0900280 return 0;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800281}
282
Bill Pemberton810b7e02012-11-19 13:26:04 -0500283static int nuc900_nand_remove(struct platform_device *pdev)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800284{
David Woodhousebb6a77552010-01-01 12:16:47 +0000285 struct nuc900_nand *nuc900_nand = platform_get_drvdata(pdev);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800286
Axel Lin43c68712011-06-03 09:51:53 +0800287 nand_release(&nuc900_nand->mtd);
David Woodhousebb6a77552010-01-01 12:16:47 +0000288 clk_disable(nuc900_nand->clk);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800289
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800290 return 0;
291}
292
David Woodhousebb6a77552010-01-01 12:16:47 +0000293static struct platform_driver nuc900_nand_driver = {
294 .probe = nuc900_nand_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -0500295 .remove = nuc900_nand_remove,
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800296 .driver = {
Wan ZongShun49f37b72010-01-01 18:03:47 +0800297 .name = "nuc900-fmi",
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800298 },
299};
300
Axel Linf99640d2011-11-27 20:45:03 +0800301module_platform_driver(nuc900_nand_driver);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800302
303MODULE_AUTHOR("Wan ZongShun <mcuos.com@gmail.com>");
David Woodhousebb6a77552010-01-01 12:16:47 +0000304MODULE_DESCRIPTION("w90p910/NUC9xx nand driver!");
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800305MODULE_LICENSE("GPL");
Wan ZongShun49f37b72010-01-01 18:03:47 +0800306MODULE_ALIAS("platform:nuc900-fmi");