blob: ea4b6c696f1f99accecfc3ec3b49e762321dbf7c [file] [log] [blame]
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001#ifndef _ASM_POWERPC_PROCESSOR_H
2#define _ASM_POWERPC_PROCESSOR_H
3
4/*
5 * Copyright (C) 2001 PPC 64 Team, IBM Corp
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100013#include <asm/reg.h>
14
Michael Neulingc6e67712008-06-25 14:07:18 +100015#ifdef CONFIG_VSX
16#define TS_FPRWIDTH 2
Anton Blancharde156bd82013-09-23 12:04:37 +100017
18#ifdef __BIG_ENDIAN__
19#define TS_FPROFFSET 0
20#define TS_VSRLOWOFFSET 1
21#else
22#define TS_FPROFFSET 1
23#define TS_VSRLOWOFFSET 0
24#endif
25
Michael Neulingc6e67712008-06-25 14:07:18 +100026#else
Michael Neuling9c75a312008-06-26 17:07:48 +100027#define TS_FPRWIDTH 1
Anton Blancharde156bd82013-09-23 12:04:37 +100028#define TS_FPROFFSET 0
Michael Neulingc6e67712008-06-25 14:07:18 +100029#endif
Michael Neuling9c75a312008-06-26 17:07:48 +100030
Haren Myneni92779242012-12-06 21:49:56 +000031#ifdef CONFIG_PPC64
32/* Default SMT priority is set to 3. Use 11- 13bits to save priority. */
33#define PPR_PRIORITY 3
34#ifdef __ASSEMBLY__
35#define INIT_PPR (PPR_PRIORITY << 50)
36#else
37#define INIT_PPR ((u64)PPR_PRIORITY << 50)
38#endif /* __ASSEMBLY__ */
39#endif /* CONFIG_PPC64 */
40
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100041#ifndef __ASSEMBLY__
42#include <linux/compiler.h>
Ashish Kalra1325a682011-04-22 16:48:27 -050043#include <linux/cache.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100044#include <asm/ptrace.h>
45#include <asm/types.h>
Michael Neuling9422de32012-12-20 14:06:44 +000046#include <asm/hw_breakpoint.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100047
Paul Mackerras799d6042005-11-10 13:37:51 +110048/* We do _not_ want to define new machine types at all, those must die
49 * in favor of using the device-tree
50 * -- BenH.
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100051 */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100052
Paul Bolle933ee712013-03-27 00:47:03 +000053/* PREP sub-platform types. Unused */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100054#define _PREP_Motorola 0x01 /* motorola prep */
55#define _PREP_Firm 0x02 /* firmworks prep */
56#define _PREP_IBM 0x00 /* ibm prep */
57#define _PREP_Bull 0x03 /* bull prep */
58
Paul Mackerras799d6042005-11-10 13:37:51 +110059/* CHRP sub-platform types. These are arbitrary */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100060#define _CHRP_Motorola 0x04 /* motorola chrp, the cobra */
61#define _CHRP_IBM 0x05 /* IBM chrp, the longtrail and longtrail 2 */
62#define _CHRP_Pegasos 0x06 /* Genesi/bplan's Pegasos and Pegasos2 */
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +100063#define _CHRP_briq 0x07 /* TotalImpact's briQ */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100064
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110065#if defined(__KERNEL__) && defined(CONFIG_PPC32)
66
67extern int _chrp_type;
Paul Mackerras799d6042005-11-10 13:37:51 +110068
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110069#endif /* defined(__KERNEL__) && defined(CONFIG_PPC32) */
70
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100071/*
72 * Default implementation of macro that returns current
73 * instruction pointer ("program counter").
74 */
75#define current_text_addr() ({ __label__ _l; _l: &&_l;})
76
77/* Macros for adjusting thread priority (hardware multi-threading) */
78#define HMT_very_low() asm volatile("or 31,31,31 # very low priority")
79#define HMT_low() asm volatile("or 1,1,1 # low priority")
80#define HMT_medium_low() asm volatile("or 6,6,6 # medium low priority")
81#define HMT_medium() asm volatile("or 2,2,2 # medium priority")
82#define HMT_medium_high() asm volatile("or 5,5,5 # medium high priority")
83#define HMT_high() asm volatile("or 3,3,3 # high priority")
84
85#ifdef __KERNEL__
86
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100087struct task_struct;
88void start_thread(struct pt_regs *regs, unsigned long fdptr, unsigned long sp);
89void release_thread(struct task_struct *);
90
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100091#ifdef CONFIG_PPC32
Rune Torgersen7c4f10b2008-05-24 01:59:15 +100092
93#if CONFIG_TASK_SIZE > CONFIG_KERNEL_START
94#error User TASK_SIZE overlaps with KERNEL_START address
95#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100096#define TASK_SIZE (CONFIG_TASK_SIZE)
97
98/* This decides where the kernel will search for a free chunk of vm
99 * space during mmap's.
100 */
101#define TASK_UNMAPPED_BASE (TASK_SIZE / 8 * 3)
102#endif
103
104#ifdef CONFIG_PPC64
Aneesh Kumar K.Vf6eedbb2017-03-22 09:06:57 +0530105/*
106 * 64-bit user address space can have multiple limits
107 * For now supported values are:
108 */
109#define TASK_SIZE_64TB (0x0000400000000000UL)
110#define TASK_SIZE_128TB (0x0000800000000000UL)
111#define TASK_SIZE_512TB (0x0002000000000000UL)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000112
Aneesh Kumar K.Vf6eedbb2017-03-22 09:06:57 +0530113#ifdef CONFIG_PPC_BOOK3S_64
114/*
115 * Max value currently used:
116 */
117#define TASK_SIZE_USER64 TASK_SIZE_128TB
118#else
119#define TASK_SIZE_USER64 TASK_SIZE_64TB
120#endif
121
122/*
123 * 32-bit user address space is 4GB - 1 page
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000124 * (this 1 page is needed so referencing of 0xFFFFFFFF generates EFAULT
125 */
126#define TASK_SIZE_USER32 (0x0000000100000000UL - (1*PAGE_SIZE))
127
Dave Hansen82455252008-02-04 22:28:59 -0800128#define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000129 TASK_SIZE_USER32 : TASK_SIZE_USER64)
Dave Hansen82455252008-02-04 22:28:59 -0800130#define TASK_SIZE TASK_SIZE_OF(current)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000131
132/* This decides where the kernel will search for a free chunk of vm
133 * space during mmap's.
134 */
135#define TASK_UNMAPPED_BASE_USER32 (PAGE_ALIGN(TASK_SIZE_USER32 / 4))
136#define TASK_UNMAPPED_BASE_USER64 (PAGE_ALIGN(TASK_SIZE_USER64 / 4))
137
Denis Kirjanovcab175f2010-08-27 03:49:11 +0000138#define TASK_UNMAPPED_BASE ((is_32bit_task()) ? \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000139 TASK_UNMAPPED_BASE_USER32 : TASK_UNMAPPED_BASE_USER64 )
140#endif
141
David Howells922a70d2008-02-08 04:19:26 -0800142#ifdef __powerpc64__
143
144#define STACK_TOP_USER64 TASK_SIZE_USER64
145#define STACK_TOP_USER32 TASK_SIZE_USER32
146
Denis Kirjanovcab175f2010-08-27 03:49:11 +0000147#define STACK_TOP (is_32bit_task() ? \
David Howells922a70d2008-02-08 04:19:26 -0800148 STACK_TOP_USER32 : STACK_TOP_USER64)
149
150#define STACK_TOP_MAX STACK_TOP_USER64
151
152#else /* __powerpc64__ */
153
154#define STACK_TOP TASK_SIZE
155#define STACK_TOP_MAX STACK_TOP
156
157#endif /* __powerpc64__ */
David Howells922a70d2008-02-08 04:19:26 -0800158
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000159typedef struct {
160 unsigned long seg;
161} mm_segment_t;
162
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000163#define TS_FPR(i) fp_state.fpr[i][TS_FPROFFSET]
Cyril Bur000ec282016-09-23 16:18:25 +1000164#define TS_CKFPR(i) ckfp_state.fpr[i][TS_FPROFFSET]
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000165
166/* FP and VSX 0-31 register set */
167struct thread_fp_state {
168 u64 fpr[32][TS_FPRWIDTH] __attribute__((aligned(16)));
169 u64 fpscr; /* Floating point status */
170};
171
172/* Complete AltiVec register set including VSCR */
173struct thread_vr_state {
174 vector128 vr[32] __attribute__((aligned(16)));
175 vector128 vscr __attribute__((aligned(16)));
176};
Michael Neuling9c75a312008-06-26 17:07:48 +1000177
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530178struct debug_reg {
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000179#ifdef CONFIG_PPC_ADV_DEBUG_REGS
180 /*
181 * The following help to manage the use of Debug Control Registers
182 * om the BookE platforms.
183 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530184 uint32_t dbcr0;
185 uint32_t dbcr1;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000186#ifdef CONFIG_BOOKE
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530187 uint32_t dbcr2;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000188#endif
189 /*
190 * The stored value of the DBSR register will be the value at the
191 * last debug interrupt. This register can only be read from the
192 * user (will never be written to) and has value while helping to
193 * describe the reason for the last debug trap. Torez
194 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530195 uint32_t dbsr;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000196 /*
197 * The following will contain addresses used by debug applications
198 * to help trace and trap on particular address locations.
199 * The bits in the Debug Control Registers above help define which
200 * of the following registers will contain valid data and/or addresses.
201 */
202 unsigned long iac1;
203 unsigned long iac2;
204#if CONFIG_PPC_ADV_DEBUG_IACS > 2
205 unsigned long iac3;
206 unsigned long iac4;
207#endif
208 unsigned long dac1;
209 unsigned long dac2;
210#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
211 unsigned long dvc1;
212 unsigned long dvc2;
213#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000214#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530215};
216
217struct thread_struct {
218 unsigned long ksp; /* Kernel stack pointer */
Bharat Bhushan95791982013-06-26 11:12:22 +0530219
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530220#ifdef CONFIG_PPC64
221 unsigned long ksp_vsid;
222#endif
223 struct pt_regs *regs; /* Pointer to saved register state */
224 mm_segment_t fs; /* for get_fs() validation */
225#ifdef CONFIG_BOOKE
226 /* BookE base exception scratch space; align on cacheline */
227 unsigned long normsave[8] ____cacheline_aligned;
228#endif
229#ifdef CONFIG_PPC32
230 void *pgdir; /* root of page-table tree */
231 unsigned long ksp_limit; /* if ksp <= ksp_limit stack overflow */
232#endif
Bharat Bhushan95791982013-06-26 11:12:22 +0530233 /* Debug Registers */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530234 struct debug_reg debug;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000235 struct thread_fp_state fp_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000236 struct thread_fp_state *fp_save_area;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000237 int fpexc_mode; /* floating-point exception mode */
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000238 unsigned int align_ctl; /* alignment handling control */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000239#ifdef CONFIG_PPC64
240 unsigned long start_tb; /* Start purr when proc switched in */
Michael Ellerman027dfac2016-06-01 16:34:37 +1000241 unsigned long accum_tb; /* Total accumulated purr for process */
Christophe Leroyfa769d32016-11-29 09:52:13 +0100242#endif
K.Prasad5aae8a52010-06-15 11:35:19 +0530243#ifdef CONFIG_HAVE_HW_BREAKPOINT
244 struct perf_event *ptrace_bps[HBP_NUM];
245 /*
246 * Helps identify source of single-step exception and subsequent
247 * hw-breakpoint enablement
248 */
249 struct perf_event *last_hit_ubp;
250#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Michael Neuling9422de32012-12-20 14:06:44 +0000251 struct arch_hw_breakpoint hw_brk; /* info on the hardware breakpoint */
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000252 unsigned long trap_nr; /* last trap # on this thread */
Cyril Bur70fe3d92016-02-29 17:53:47 +1100253 u8 load_fp;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000254#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100255 u8 load_vec;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000256 struct thread_vr_state vr_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000257 struct thread_vr_state *vr_save_area;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000258 unsigned long vrsave;
259 int used_vr; /* set if process has used altivec */
260#endif /* CONFIG_ALTIVEC */
Michael Neulingc6e67712008-06-25 14:07:18 +1000261#ifdef CONFIG_VSX
262 /* VSR status */
Simon Guo71528d82016-03-25 01:12:21 +0800263 int used_vsr; /* set if process has used VSX */
Michael Neulingc6e67712008-06-25 14:07:18 +1000264#endif /* CONFIG_VSX */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000265#ifdef CONFIG_SPE
266 unsigned long evr[32]; /* upper 32-bits of SPE regs */
267 u64 acc; /* Accumulator */
268 unsigned long spefscr; /* SPE & eFP status */
Joseph Myers640e9222013-12-10 23:07:45 +0000269 unsigned long spefscr_last; /* SPEFSCR value on last prctl
270 call or trap return */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000271 int used_spe; /* set if process has used spe */
272#endif /* CONFIG_SPE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000273#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000274 u8 load_tm;
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000275 u64 tm_tfhar; /* Transaction fail handler addr */
276 u64 tm_texasr; /* Transaction exception & summary */
277 u64 tm_tfiar; /* Transaction fail instr address reg */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000278 struct pt_regs ckpt_regs; /* Checkpointed registers */
279
Michael Neuling28e61cc2013-08-09 17:29:31 +1000280 unsigned long tm_tar;
281 unsigned long tm_ppr;
282 unsigned long tm_dscr;
283
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000284 /*
Cyril Burdc310662016-09-23 16:18:24 +1000285 * Checkpointed FP and VSX 0-31 register set.
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000286 *
287 * When a transaction is active/signalled/scheduled etc., *regs is the
288 * most recent set of/speculated GPRs with ckpt_regs being the older
289 * checkpointed regs to which we roll back if transaction aborts.
290 *
Cyril Burdc310662016-09-23 16:18:24 +1000291 * These are analogous to how ckpt_regs and pt_regs work
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000292 */
Cyril Bur000ec282016-09-23 16:18:25 +1000293 struct thread_fp_state ckfp_state; /* Checkpointed FP state */
294 struct thread_vr_state ckvr_state; /* Checkpointed VR state */
295 unsigned long ckvrsave; /* Checkpointed VRSAVE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000296#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Alexander Graf97e49252010-04-16 00:11:51 +0200297#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
298 void* kvm_shadow_vcpu; /* KVM internal data */
299#endif /* CONFIG_KVM_BOOK3S_32_HANDLER */
Scott Woodd30f6e42011-12-20 15:34:43 +0000300#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
301 struct kvm_vcpu *kvm_vcpu;
302#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000303#ifdef CONFIG_PPC64
304 unsigned long dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +1100305 unsigned long fscr;
Anshuman Khanduald3cb06e2015-05-21 12:13:04 +0530306 /*
307 * This member element dscr_inherit indicates that the process
308 * has explicitly attempted and changed the DSCR register value
309 * for itself. Hence kernel wont use the default CPU DSCR value
310 * contained in the PACA structure anymore during process context
311 * switch. Once this variable is set, this behaviour will also be
312 * inherited to all the children of this process from that point
313 * onwards.
314 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000315 int dscr_inherit;
Haren Myneni92779242012-12-06 21:49:56 +0000316 unsigned long ppr; /* used to save/restore SMT priority */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000317#endif
Ian Munsie2468dcf2013-02-07 15:46:58 +0000318#ifdef CONFIG_PPC_BOOK3S_64
319 unsigned long tar;
Michael Ellerman93533742013-04-30 20:17:04 +0000320 unsigned long ebbrr;
321 unsigned long ebbhr;
322 unsigned long bescr;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000323 unsigned long siar;
324 unsigned long sdar;
325 unsigned long sier;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000326 unsigned long mmcr2;
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000327 unsigned mmcr0;
328 unsigned used_ebb;
Ian Munsie2468dcf2013-02-07 15:46:58 +0000329#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000330};
331
332#define ARCH_MIN_TASKALIGN 16
333
334#define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
Kumar Gala85218822008-04-28 16:21:22 +1000335#define INIT_SP_LIMIT \
336 (_ALIGN_UP(sizeof(init_thread_info), 16) + (unsigned long) &init_stack)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000337
Liu Yu6a800f32008-10-28 11:50:21 +0800338#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +0000339#define SPEFSCR_INIT \
340 .spefscr = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, \
341 .spefscr_last = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE,
Liu Yu6a800f32008-10-28 11:50:21 +0800342#else
343#define SPEFSCR_INIT
344#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000345
346#ifdef CONFIG_PPC32
347#define INIT_THREAD { \
348 .ksp = INIT_SP, \
Kumar Gala85218822008-04-28 16:21:22 +1000349 .ksp_limit = INIT_SP_LIMIT, \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000350 .fs = KERNEL_DS, \
351 .pgdir = swapper_pg_dir, \
352 .fpexc_mode = MSR_FE0 | MSR_FE1, \
Liu Yu6a800f32008-10-28 11:50:21 +0800353 SPEFSCR_INIT \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000354}
355#else
356#define INIT_THREAD { \
357 .ksp = INIT_SP, \
358 .regs = (struct pt_regs *)INIT_SP - 1, /* XXX bogus, I think */ \
359 .fs = KERNEL_DS, \
Arnd Bergmannddf5f752006-06-20 02:30:33 +0200360 .fpexc_mode = 0, \
Haren Myneni92779242012-12-06 21:49:56 +0000361 .ppr = INIT_PPR, \
Michael Neulingb57bd2d2016-06-09 12:31:08 +1000362 .fscr = FSCR_TAR | FSCR_EBB \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000363}
364#endif
365
366/*
367 * Return saved PC of a blocked thread. For now, this is the "user" PC
368 */
369#define thread_saved_pc(tsk) \
370 ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
371
Srinivasa Dse5093ff2008-07-08 00:22:27 +1000372#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.regs)
373
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000374unsigned long get_wchan(struct task_struct *p);
375
376#define KSTK_EIP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
377#define KSTK_ESP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->gpr[1]: 0)
378
379/* Get/set floating-point exception mode */
380#define GET_FPEXC_CTL(tsk, adr) get_fpexc_mode((tsk), (adr))
381#define SET_FPEXC_CTL(tsk, val) set_fpexc_mode((tsk), (val))
382
383extern int get_fpexc_mode(struct task_struct *tsk, unsigned long adr);
384extern int set_fpexc_mode(struct task_struct *tsk, unsigned int val);
385
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000386#define GET_ENDIAN(tsk, adr) get_endian((tsk), (adr))
387#define SET_ENDIAN(tsk, val) set_endian((tsk), (val))
388
389extern int get_endian(struct task_struct *tsk, unsigned long adr);
390extern int set_endian(struct task_struct *tsk, unsigned int val);
391
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000392#define GET_UNALIGN_CTL(tsk, adr) get_unalign_ctl((tsk), (adr))
393#define SET_UNALIGN_CTL(tsk, val) set_unalign_ctl((tsk), (val))
394
395extern int get_unalign_ctl(struct task_struct *tsk, unsigned long adr);
396extern int set_unalign_ctl(struct task_struct *tsk, unsigned int val);
397
Paul Mackerras18461962013-09-10 20:21:10 +1000398extern void load_fp_state(struct thread_fp_state *fp);
399extern void store_fp_state(struct thread_fp_state *fp);
400extern void load_vr_state(struct thread_vr_state *vr);
401extern void store_vr_state(struct thread_vr_state *vr);
402
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000403static inline unsigned int __unpack_fe01(unsigned long msr_bits)
404{
405 return ((msr_bits & MSR_FE0) >> 10) | ((msr_bits & MSR_FE1) >> 8);
406}
407
408static inline unsigned long __pack_fe01(unsigned int fpmode)
409{
410 return ((fpmode << 10) & MSR_FE0) | ((fpmode << 8) & MSR_FE1);
411}
412
413#ifdef CONFIG_PPC64
414#define cpu_relax() do { HMT_low(); HMT_medium(); barrier(); } while (0)
415#else
416#define cpu_relax() barrier()
417#endif
418
Anton Blanchard2f251942006-03-27 11:46:18 +1100419/* Check that a certain kernel stack pointer is valid in task_struct p */
420int validate_sp(unsigned long sp, struct task_struct *p,
421 unsigned long nbytes);
422
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000423/*
424 * Prefetch macros.
425 */
426#define ARCH_HAS_PREFETCH
427#define ARCH_HAS_PREFETCHW
428#define ARCH_HAS_SPINLOCK_PREFETCH
429
430static inline void prefetch(const void *x)
431{
432 if (unlikely(!x))
433 return;
434
435 __asm__ __volatile__ ("dcbt 0,%0" : : "r" (x));
436}
437
438static inline void prefetchw(const void *x)
439{
440 if (unlikely(!x))
441 return;
442
443 __asm__ __volatile__ ("dcbtst 0,%0" : : "r" (x));
444}
445
446#define spin_lock_prefetch(x) prefetchw(x)
447
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000448#define HAVE_ARCH_PICK_MMAP_LAYOUT
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000449
Josh Boyerefbda862009-03-25 06:23:59 +0000450#ifdef CONFIG_PPC64
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000451static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
Josh Boyerefbda862009-03-25 06:23:59 +0000452{
Josh Boyerefbda862009-03-25 06:23:59 +0000453 if (is_32)
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000454 return sp & 0x0ffffffffUL;
Josh Boyerefbda862009-03-25 06:23:59 +0000455 return sp;
456}
457#else
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000458static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
Josh Boyerefbda862009-03-25 06:23:59 +0000459{
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000460 return sp;
Josh Boyerefbda862009-03-25 06:23:59 +0000461}
462#endif
463
Deepthi Dharware8bb3e02011-11-30 02:47:03 +0000464extern unsigned long cpuidle_disable;
Deepthi Dharwar771dae82011-11-30 02:46:31 +0000465enum idle_boot_override {IDLE_NO_OVERRIDE = 0, IDLE_POWERSAVE_OFF};
466
David Howellsae3a1972012-03-28 18:30:02 +0100467extern int powersave_nap; /* set if nap mode can be used in idle loop */
Paul Mackerras56548fc2014-12-03 14:48:40 +1100468extern unsigned long power7_nap(int check_irq);
Shreyas B. Prabhu7cba1602014-12-10 00:26:52 +0530469extern unsigned long power7_sleep(void);
Shreyas B. Prabhu77b54e92014-12-10 00:26:53 +0530470extern unsigned long power7_winkle(void);
Gautham R. Shenoy09206b62017-01-25 14:06:28 +0530471extern unsigned long power9_idle_stop(unsigned long stop_psscr_val,
472 unsigned long stop_psscr_mask);
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530473
David Howellsae3a1972012-03-28 18:30:02 +0100474extern void flush_instruction_cache(void);
475extern void hard_reset_now(void);
476extern void poweroff_now(void);
477extern int fix_alignment(struct pt_regs *);
478extern void cvt_fd(float *from, double *to);
479extern void cvt_df(double *from, float *to);
480extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
481
482#ifdef CONFIG_PPC64
483/*
484 * We handle most unaligned accesses in hardware. On the other hand
485 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
486 * powers of 2 writes until it reaches sufficient alignment).
487 *
488 * Based on this we disable the IP header alignment in network drivers.
489 */
490#define NET_IP_ALIGN 0
491#endif
492
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000493#endif /* __KERNEL__ */
494#endif /* __ASSEMBLY__ */
495#endif /* _ASM_POWERPC_PROCESSOR_H */