blob: d0af5347f89dc6cc06f8bf5e28ebaf6723341ebc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Overview:
3 * This is the generic MTD driver for NAND flash devices. It should be
4 * capable of working with almost all NAND chips currently available.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +02007 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020010 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020012 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000013 * David Woodhouse for adding multichip support
14 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
16 * rework for 2K page size chips
17 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020018 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 * Enable cached programming for 2k page size chips
20 * Check, if mtd->ecctype should be set to MTD_ECC_HW
Brian Norris7854d3f2011-06-23 14:12:08 -070021 * if we have HW ECC support.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030022 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * This program is free software; you can redistribute it and/or modify
25 * it under the terms of the GNU General Public License version 2 as
26 * published by the Free Software Foundation.
27 *
28 */
29
Ezequiel Garcia20171642013-11-25 08:30:31 -030030#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
David Woodhouse552d9202006-05-14 01:20:46 +010032#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/delay.h>
34#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020035#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/sched.h>
37#include <linux/slab.h>
Kamal Dasu66507c72014-05-01 20:51:19 -040038#include <linux/mm.h>
Ingo Molnar38b8d202017-02-08 18:51:31 +010039#include <linux/nmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/types.h>
41#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020042#include <linux/mtd/rawnand.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010044#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <linux/interrupt.h>
46#include <linux/bitops.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020047#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/mtd/partitions.h>
Boris Brezillond48f62b2016-04-01 14:54:32 +020049#include <linux/of.h>
Thomas Gleixner81ec5362007-12-12 17:27:03 +010050
Huang Shijie6a8214a2012-11-19 14:43:30 +080051static int nand_get_device(struct mtd_info *mtd, int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020053static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
54 struct mtd_oob_ops *ops);
55
Boris Brezillon41b207a2016-02-03 19:06:15 +010056/* Define default oob placement schemes for large and small page devices */
57static int nand_ooblayout_ecc_sp(struct mtd_info *mtd, int section,
58 struct mtd_oob_region *oobregion)
59{
60 struct nand_chip *chip = mtd_to_nand(mtd);
61 struct nand_ecc_ctrl *ecc = &chip->ecc;
62
63 if (section > 1)
64 return -ERANGE;
65
66 if (!section) {
67 oobregion->offset = 0;
Miquel Raynalf7f8c172017-07-05 08:51:09 +020068 if (mtd->oobsize == 16)
69 oobregion->length = 4;
70 else
71 oobregion->length = 3;
Boris Brezillon41b207a2016-02-03 19:06:15 +010072 } else {
Miquel Raynalf7f8c172017-07-05 08:51:09 +020073 if (mtd->oobsize == 8)
74 return -ERANGE;
75
Boris Brezillon41b207a2016-02-03 19:06:15 +010076 oobregion->offset = 6;
77 oobregion->length = ecc->total - 4;
78 }
79
80 return 0;
81}
82
83static int nand_ooblayout_free_sp(struct mtd_info *mtd, int section,
84 struct mtd_oob_region *oobregion)
85{
86 if (section > 1)
87 return -ERANGE;
88
89 if (mtd->oobsize == 16) {
90 if (section)
91 return -ERANGE;
92
93 oobregion->length = 8;
94 oobregion->offset = 8;
95 } else {
96 oobregion->length = 2;
97 if (!section)
98 oobregion->offset = 3;
99 else
100 oobregion->offset = 6;
101 }
102
103 return 0;
104}
105
106const struct mtd_ooblayout_ops nand_ooblayout_sp_ops = {
107 .ecc = nand_ooblayout_ecc_sp,
108 .free = nand_ooblayout_free_sp,
109};
110EXPORT_SYMBOL_GPL(nand_ooblayout_sp_ops);
111
112static int nand_ooblayout_ecc_lp(struct mtd_info *mtd, int section,
113 struct mtd_oob_region *oobregion)
114{
115 struct nand_chip *chip = mtd_to_nand(mtd);
116 struct nand_ecc_ctrl *ecc = &chip->ecc;
117
Miquel Raynal882fd152017-08-26 17:19:15 +0200118 if (section || !ecc->total)
Boris Brezillon41b207a2016-02-03 19:06:15 +0100119 return -ERANGE;
120
121 oobregion->length = ecc->total;
122 oobregion->offset = mtd->oobsize - oobregion->length;
123
124 return 0;
125}
126
127static int nand_ooblayout_free_lp(struct mtd_info *mtd, int section,
128 struct mtd_oob_region *oobregion)
129{
130 struct nand_chip *chip = mtd_to_nand(mtd);
131 struct nand_ecc_ctrl *ecc = &chip->ecc;
132
133 if (section)
134 return -ERANGE;
135
136 oobregion->length = mtd->oobsize - ecc->total - 2;
137 oobregion->offset = 2;
138
139 return 0;
140}
141
142const struct mtd_ooblayout_ops nand_ooblayout_lp_ops = {
143 .ecc = nand_ooblayout_ecc_lp,
144 .free = nand_ooblayout_free_lp,
145};
146EXPORT_SYMBOL_GPL(nand_ooblayout_lp_ops);
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200147
Alexander Couzens6a623e02017-05-02 12:19:00 +0200148/*
149 * Support the old "large page" layout used for 1-bit Hamming ECC where ECC
150 * are placed at a fixed offset.
151 */
152static int nand_ooblayout_ecc_lp_hamming(struct mtd_info *mtd, int section,
153 struct mtd_oob_region *oobregion)
154{
155 struct nand_chip *chip = mtd_to_nand(mtd);
156 struct nand_ecc_ctrl *ecc = &chip->ecc;
157
158 if (section)
159 return -ERANGE;
160
161 switch (mtd->oobsize) {
162 case 64:
163 oobregion->offset = 40;
164 break;
165 case 128:
166 oobregion->offset = 80;
167 break;
168 default:
169 return -EINVAL;
170 }
171
172 oobregion->length = ecc->total;
173 if (oobregion->offset + oobregion->length > mtd->oobsize)
174 return -ERANGE;
175
176 return 0;
177}
178
179static int nand_ooblayout_free_lp_hamming(struct mtd_info *mtd, int section,
180 struct mtd_oob_region *oobregion)
181{
182 struct nand_chip *chip = mtd_to_nand(mtd);
183 struct nand_ecc_ctrl *ecc = &chip->ecc;
184 int ecc_offset = 0;
185
186 if (section < 0 || section > 1)
187 return -ERANGE;
188
189 switch (mtd->oobsize) {
190 case 64:
191 ecc_offset = 40;
192 break;
193 case 128:
194 ecc_offset = 80;
195 break;
196 default:
197 return -EINVAL;
198 }
199
200 if (section == 0) {
201 oobregion->offset = 2;
202 oobregion->length = ecc_offset - 2;
203 } else {
204 oobregion->offset = ecc_offset + ecc->total;
205 oobregion->length = mtd->oobsize - oobregion->offset;
206 }
207
208 return 0;
209}
210
Colin Ian Kingd4ed3b92017-05-04 13:11:00 +0100211static const struct mtd_ooblayout_ops nand_ooblayout_lp_hamming_ops = {
Alexander Couzens6a623e02017-05-02 12:19:00 +0200212 .ecc = nand_ooblayout_ecc_lp_hamming,
213 .free = nand_ooblayout_free_lp_hamming,
214};
215
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530216static int check_offs_len(struct mtd_info *mtd,
217 loff_t ofs, uint64_t len)
218{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100219 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530220 int ret = 0;
221
222 /* Start address must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300223 if (ofs & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700224 pr_debug("%s: unaligned address\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530225 ret = -EINVAL;
226 }
227
228 /* Length must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300229 if (len & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700230 pr_debug("%s: length not block aligned\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530231 ret = -EINVAL;
232 }
233
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530234 return ret;
235}
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/**
238 * nand_release_device - [GENERIC] release chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700239 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000240 *
Huang Shijieb0bb6902012-11-19 14:43:29 +0800241 * Release chip lock and wake up anyone waiting on the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100243static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100245 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200247 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200248 spin_lock(&chip->controller->lock);
249 chip->controller->active = NULL;
250 chip->state = FL_READY;
251 wake_up(&chip->controller->wq);
252 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253}
254
255/**
256 * nand_read_byte - [DEFAULT] read one byte from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700257 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700259 * Default read function for 8bit buswidth
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200261static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100263 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200264 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265}
266
267/**
Masanari Iida064a7692012-11-09 23:20:58 +0900268 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700269 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700271 * Default read function for 16bit buswidth with endianness conversion.
272 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200274static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100276 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200277 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278}
279
280/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 * nand_read_word - [DEFAULT] read one word from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700282 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700284 * Default read function for 16bit buswidth without endianness conversion.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 */
286static u16 nand_read_word(struct mtd_info *mtd)
287{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100288 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200289 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290}
291
292/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 * nand_select_chip - [DEFAULT] control CE line
Brian Norris8b6e50c2011-05-25 14:59:01 -0700294 * @mtd: MTD device structure
295 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 *
297 * Default select function for 1 chip devices.
298 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200299static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100301 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200302
303 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200305 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 break;
307 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 break;
309
310 default:
311 BUG();
312 }
313}
314
315/**
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100316 * nand_write_byte - [DEFAULT] write single byte to chip
317 * @mtd: MTD device structure
318 * @byte: value to write
319 *
320 * Default function to write a byte to I/O[7:0]
321 */
322static void nand_write_byte(struct mtd_info *mtd, uint8_t byte)
323{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100324 struct nand_chip *chip = mtd_to_nand(mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100325
326 chip->write_buf(mtd, &byte, 1);
327}
328
329/**
330 * nand_write_byte16 - [DEFAULT] write single byte to a chip with width 16
331 * @mtd: MTD device structure
332 * @byte: value to write
333 *
334 * Default function to write a byte to I/O[7:0] on a 16-bit wide chip.
335 */
336static void nand_write_byte16(struct mtd_info *mtd, uint8_t byte)
337{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100338 struct nand_chip *chip = mtd_to_nand(mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100339 uint16_t word = byte;
340
341 /*
342 * It's not entirely clear what should happen to I/O[15:8] when writing
343 * a byte. The ONFi spec (Revision 3.1; 2012-09-19, Section 2.16) reads:
344 *
345 * When the host supports a 16-bit bus width, only data is
346 * transferred at the 16-bit width. All address and command line
347 * transfers shall use only the lower 8-bits of the data bus. During
348 * command transfers, the host may place any value on the upper
349 * 8-bits of the data bus. During address transfers, the host shall
350 * set the upper 8-bits of the data bus to 00h.
351 *
Miquel Raynalb9587582018-03-19 14:47:19 +0100352 * One user of the write_byte callback is nand_set_features. The
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100353 * four parameters are specified to be written to I/O[7:0], but this is
354 * neither an address nor a command transfer. Let's assume a 0 on the
355 * upper I/O lines is OK.
356 */
357 chip->write_buf(mtd, (uint8_t *)&word, 2);
358}
359
360/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 * nand_write_buf - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700362 * @mtd: MTD device structure
363 * @buf: data buffer
364 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700366 * Default write function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200368static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100370 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Alexander Shiyan76413832013-04-13 09:32:13 +0400372 iowrite8_rep(chip->IO_ADDR_W, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373}
374
375/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000376 * nand_read_buf - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700377 * @mtd: MTD device structure
378 * @buf: buffer to store date
379 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700381 * Default read function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200383static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100385 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Alexander Shiyan76413832013-04-13 09:32:13 +0400387 ioread8_rep(chip->IO_ADDR_R, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388}
389
390/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 * nand_write_buf16 - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700392 * @mtd: MTD device structure
393 * @buf: data buffer
394 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700396 * Default write function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200398static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100400 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 u16 *p = (u16 *) buf;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000402
Alexander Shiyan76413832013-04-13 09:32:13 +0400403 iowrite16_rep(chip->IO_ADDR_W, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404}
405
406/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000407 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700408 * @mtd: MTD device structure
409 * @buf: buffer to store date
410 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700412 * Default read function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200414static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100416 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 u16 *p = (u16 *) buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Alexander Shiyan76413832013-04-13 09:32:13 +0400419 ioread16_rep(chip->IO_ADDR_R, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
422/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700424 * @mtd: MTD device structure
425 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000427 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 */
Archit Taneja9f3e0422016-02-03 14:29:49 +0530429static int nand_block_bad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430{
Masahiro Yamadac120e752017-03-23 05:07:01 +0900431 int page, page_end, res;
Boris BREZILLON862eba52015-12-01 12:03:03 +0100432 struct nand_chip *chip = mtd_to_nand(mtd);
Masahiro Yamadac120e752017-03-23 05:07:01 +0900433 u8 bad;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Brian Norris5fb15492011-05-31 16:31:21 -0700435 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700436 ofs += mtd->erasesize - mtd->writesize;
437
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100438 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
Masahiro Yamadac120e752017-03-23 05:07:01 +0900439 page_end = page + (chip->bbt_options & NAND_BBT_SCAN2NDPAGE ? 2 : 1);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100440
Masahiro Yamadac120e752017-03-23 05:07:01 +0900441 for (; page < page_end; page++) {
442 res = chip->ecc.read_oob(mtd, chip, page);
Abhishek Sahue9893e62018-06-13 14:32:36 +0530443 if (res < 0)
Masahiro Yamadac120e752017-03-23 05:07:01 +0900444 return res;
445
446 bad = chip->oob_poi[chip->badblockpos];
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000447
Brian Norriscdbec052012-01-13 18:11:48 -0800448 if (likely(chip->badblockbits == 8))
449 res = bad != 0xFF;
450 else
451 res = hweight8(bad) < chip->badblockbits;
Masahiro Yamadac120e752017-03-23 05:07:01 +0900452 if (res)
453 return res;
454 }
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200455
Masahiro Yamadac120e752017-03-23 05:07:01 +0900456 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457}
458
459/**
Brian Norris5a0edb22013-07-30 17:52:58 -0700460 * nand_default_block_markbad - [DEFAULT] mark a block bad via bad block marker
Brian Norris8b6e50c2011-05-25 14:59:01 -0700461 * @mtd: MTD device structure
462 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700464 * This is the default implementation, which can be overridden by a hardware
Brian Norris5a0edb22013-07-30 17:52:58 -0700465 * specific driver. It provides the details for writing a bad block marker to a
466 * block.
467 */
468static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
469{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100470 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris5a0edb22013-07-30 17:52:58 -0700471 struct mtd_oob_ops ops;
472 uint8_t buf[2] = { 0, 0 };
473 int ret = 0, res, i = 0;
474
Brian Norris0ec56dc2015-02-28 02:02:30 -0800475 memset(&ops, 0, sizeof(ops));
Brian Norris5a0edb22013-07-30 17:52:58 -0700476 ops.oobbuf = buf;
477 ops.ooboffs = chip->badblockpos;
478 if (chip->options & NAND_BUSWIDTH_16) {
479 ops.ooboffs &= ~0x01;
480 ops.len = ops.ooblen = 2;
481 } else {
482 ops.len = ops.ooblen = 1;
483 }
484 ops.mode = MTD_OPS_PLACE_OOB;
485
486 /* Write to first/last page(s) if necessary */
487 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
488 ofs += mtd->erasesize - mtd->writesize;
489 do {
490 res = nand_do_write_oob(mtd, ofs, &ops);
491 if (!ret)
492 ret = res;
493
494 i++;
495 ofs += mtd->writesize;
496 } while ((chip->bbt_options & NAND_BBT_SCAN2NDPAGE) && i < 2);
497
498 return ret;
499}
500
501/**
502 * nand_block_markbad_lowlevel - mark a block bad
503 * @mtd: MTD device structure
504 * @ofs: offset from device start
505 *
506 * This function performs the generic NAND bad block marking steps (i.e., bad
507 * block table(s) and/or marker(s)). We only allow the hardware driver to
508 * specify how to write bad block markers to OOB (chip->block_markbad).
509 *
Brian Norrisb32843b2013-07-30 17:52:59 -0700510 * We try operations in the following order:
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -0300511 *
Brian Norrise2414f42012-02-06 13:44:00 -0800512 * (1) erase the affected block, to allow OOB marker to be written cleanly
Brian Norrisb32843b2013-07-30 17:52:59 -0700513 * (2) write bad block marker to OOB area of affected block (unless flag
514 * NAND_BBT_NO_OOB_BBM is present)
515 * (3) update the BBT
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -0300516 *
Brian Norrisb32843b2013-07-30 17:52:59 -0700517 * Note that we retain the first error encountered in (2) or (3), finish the
Brian Norrise2414f42012-02-06 13:44:00 -0800518 * procedures, and dump the error in the end.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519*/
Brian Norris5a0edb22013-07-30 17:52:58 -0700520static int nand_block_markbad_lowlevel(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100522 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norrisb32843b2013-07-30 17:52:59 -0700523 int res, ret = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000524
Brian Norrisb32843b2013-07-30 17:52:59 -0700525 if (!(chip->bbt_options & NAND_BBT_NO_OOB_BBM)) {
Brian Norris00918422012-01-13 18:11:47 -0800526 struct erase_info einfo;
527
528 /* Attempt erase before marking OOB */
529 memset(&einfo, 0, sizeof(einfo));
Brian Norris00918422012-01-13 18:11:47 -0800530 einfo.addr = ofs;
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300531 einfo.len = 1ULL << chip->phys_erase_shift;
Brian Norris00918422012-01-13 18:11:47 -0800532 nand_erase_nand(mtd, &einfo, 0);
Brian Norris00918422012-01-13 18:11:47 -0800533
Brian Norrisb32843b2013-07-30 17:52:59 -0700534 /* Write bad block marker to OOB */
Huang Shijie6a8214a2012-11-19 14:43:30 +0800535 nand_get_device(mtd, FL_WRITING);
Brian Norris5a0edb22013-07-30 17:52:58 -0700536 ret = chip->block_markbad(mtd, ofs);
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300537 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200538 }
Brian Norrise2414f42012-02-06 13:44:00 -0800539
Brian Norrisb32843b2013-07-30 17:52:59 -0700540 /* Mark block bad in BBT */
541 if (chip->bbt) {
542 res = nand_markbad_bbt(mtd, ofs);
Brian Norrise2414f42012-02-06 13:44:00 -0800543 if (!ret)
544 ret = res;
545 }
546
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200547 if (!ret)
548 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300549
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200550 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551}
552
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000553/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 * nand_check_wp - [GENERIC] check if the chip is write protected
Brian Norris8b6e50c2011-05-25 14:59:01 -0700555 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700557 * Check, if the device is write protected. The function expects, that the
558 * device is already selected.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100560static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100562 struct nand_chip *chip = mtd_to_nand(mtd);
Boris Brezillon97d90da2017-11-30 18:01:29 +0100563 u8 status;
564 int ret;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200565
Brian Norris8b6e50c2011-05-25 14:59:01 -0700566 /* Broken xD cards report WP despite being writable */
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200567 if (chip->options & NAND_BROKEN_XD)
568 return 0;
569
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 /* Check the WP bit */
Boris Brezillon97d90da2017-11-30 18:01:29 +0100571 ret = nand_status_op(chip, &status);
572 if (ret)
573 return ret;
574
575 return status & NAND_STATUS_WP ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576}
577
578/**
Gu Zhengc30e1f72014-09-03 17:49:10 +0800579 * nand_block_isreserved - [GENERIC] Check if a block is marked reserved.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700580 * @mtd: MTD device structure
581 * @ofs: offset from device start
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300582 *
Gu Zhengc30e1f72014-09-03 17:49:10 +0800583 * Check if the block is marked as reserved.
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300584 */
585static int nand_block_isreserved(struct mtd_info *mtd, loff_t ofs)
586{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100587 struct nand_chip *chip = mtd_to_nand(mtd);
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300588
589 if (!chip->bbt)
590 return 0;
591 /* Return info from the table */
592 return nand_isreserved_bbt(mtd, ofs);
593}
594
595/**
596 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
597 * @mtd: MTD device structure
598 * @ofs: offset from device start
Brian Norris8b6e50c2011-05-25 14:59:01 -0700599 * @allowbbt: 1, if its allowed to access the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 *
601 * Check, if the block is bad. Either by reading the bad block table or
602 * calling of the scan function.
603 */
Archit Taneja9f3e0422016-02-03 14:29:49 +0530604static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100606 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000607
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200608 if (!chip->bbt)
Archit Taneja9f3e0422016-02-03 14:29:49 +0530609 return chip->block_bad(mtd, ofs);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100612 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613}
614
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200615/**
616 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700617 * @mtd: MTD device structure
618 * @timeo: Timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200619 *
620 * Helper function for nand_wait_ready used when needing to wait in interrupt
621 * context.
622 */
623static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
624{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100625 struct nand_chip *chip = mtd_to_nand(mtd);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200626 int i;
627
628 /* Wait for the device to get ready */
629 for (i = 0; i < timeo; i++) {
630 if (chip->dev_ready(mtd))
631 break;
632 touch_softlockup_watchdog();
633 mdelay(1);
634 }
635}
636
Alex Smithb70af9b2015-10-06 14:52:07 +0100637/**
638 * nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
639 * @mtd: MTD device structure
640 *
641 * Wait for the ready pin after a command, and warn if a timeout occurs.
642 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100643void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000644{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100645 struct nand_chip *chip = mtd_to_nand(mtd);
Alex Smithb70af9b2015-10-06 14:52:07 +0100646 unsigned long timeo = 400;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000647
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200648 if (in_interrupt() || oops_in_progress)
Alex Smithb70af9b2015-10-06 14:52:07 +0100649 return panic_nand_wait_ready(mtd, timeo);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200650
Brian Norris7854d3f2011-06-23 14:12:08 -0700651 /* Wait until command is processed or timeout occurs */
Alex Smithb70af9b2015-10-06 14:52:07 +0100652 timeo = jiffies + msecs_to_jiffies(timeo);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000653 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200654 if (chip->dev_ready(mtd))
Ezequiel Garcia4c7e0542016-04-12 17:46:41 -0300655 return;
Alex Smithb70af9b2015-10-06 14:52:07 +0100656 cond_resched();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000657 } while (time_before(jiffies, timeo));
Alex Smithb70af9b2015-10-06 14:52:07 +0100658
Brian Norris9ebfdf52016-03-04 17:19:23 -0800659 if (!chip->dev_ready(mtd))
660 pr_warn_ratelimited("timeout while waiting for chip to become ready\n");
Thomas Gleixner3b887752005-02-22 21:56:49 +0000661}
David Woodhouse4b648b02006-09-25 17:05:24 +0100662EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664/**
Roger Quadros60c70d62015-02-23 17:26:39 +0200665 * nand_wait_status_ready - [GENERIC] Wait for the ready status after commands.
666 * @mtd: MTD device structure
667 * @timeo: Timeout in ms
668 *
669 * Wait for status ready (i.e. command done) or timeout.
670 */
671static void nand_wait_status_ready(struct mtd_info *mtd, unsigned long timeo)
672{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100673 register struct nand_chip *chip = mtd_to_nand(mtd);
Boris Brezillon97d90da2017-11-30 18:01:29 +0100674 int ret;
Roger Quadros60c70d62015-02-23 17:26:39 +0200675
676 timeo = jiffies + msecs_to_jiffies(timeo);
677 do {
Boris Brezillon97d90da2017-11-30 18:01:29 +0100678 u8 status;
679
680 ret = nand_read_data_op(chip, &status, sizeof(status), true);
681 if (ret)
682 return;
683
684 if (status & NAND_STATUS_READY)
Roger Quadros60c70d62015-02-23 17:26:39 +0200685 break;
686 touch_softlockup_watchdog();
687 } while (time_before(jiffies, timeo));
688};
689
690/**
Miquel Raynal8878b122017-11-09 14:16:45 +0100691 * nand_soft_waitrdy - Poll STATUS reg until RDY bit is set to 1
692 * @chip: NAND chip structure
693 * @timeout_ms: Timeout in ms
694 *
695 * Poll the STATUS register using ->exec_op() until the RDY bit becomes 1.
696 * If that does not happen whitin the specified timeout, -ETIMEDOUT is
697 * returned.
698 *
699 * This helper is intended to be used when the controller does not have access
700 * to the NAND R/B pin.
701 *
702 * Be aware that calling this helper from an ->exec_op() implementation means
703 * ->exec_op() must be re-entrant.
704 *
705 * Return 0 if the NAND chip is ready, a negative error otherwise.
706 */
707int nand_soft_waitrdy(struct nand_chip *chip, unsigned long timeout_ms)
708{
Boris Brezillon3057fce2018-05-04 21:24:31 +0200709 const struct nand_sdr_timings *timings;
Miquel Raynal8878b122017-11-09 14:16:45 +0100710 u8 status = 0;
711 int ret;
712
713 if (!chip->exec_op)
714 return -ENOTSUPP;
715
Boris Brezillon3057fce2018-05-04 21:24:31 +0200716 /* Wait tWB before polling the STATUS reg. */
717 timings = nand_get_sdr_timings(&chip->data_interface);
718 ndelay(PSEC_TO_NSEC(timings->tWB_max));
719
Miquel Raynal8878b122017-11-09 14:16:45 +0100720 ret = nand_status_op(chip, NULL);
721 if (ret)
722 return ret;
723
724 timeout_ms = jiffies + msecs_to_jiffies(timeout_ms);
725 do {
726 ret = nand_read_data_op(chip, &status, sizeof(status), true);
727 if (ret)
728 break;
729
730 if (status & NAND_STATUS_READY)
731 break;
732
733 /*
734 * Typical lowest execution time for a tR on most NANDs is 10us,
735 * use this as polling delay before doing something smarter (ie.
736 * deriving a delay from the timeout value, timeout_ms/ratio).
737 */
738 udelay(10);
739 } while (time_before(jiffies, timeout_ms));
740
741 /*
742 * We have to exit READ_STATUS mode in order to read real data on the
743 * bus in case the WAITRDY instruction is preceding a DATA_IN
744 * instruction.
745 */
746 nand_exit_status_op(chip);
747
748 if (ret)
749 return ret;
750
751 return status & NAND_STATUS_READY ? 0 : -ETIMEDOUT;
752};
753EXPORT_SYMBOL_GPL(nand_soft_waitrdy);
754
755/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 * nand_command - [DEFAULT] Send command to NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700757 * @mtd: MTD device structure
758 * @command: the command to be sent
759 * @column: the column address for this command, -1 if none
760 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700762 * Send command to NAND device. This function is used for small page devices
Artem Bityutskiy51148f12013-03-05 15:00:51 +0200763 * (512 Bytes per page).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200765static void nand_command(struct mtd_info *mtd, unsigned int command,
766 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100768 register struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200769 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
Brian Norris8b6e50c2011-05-25 14:59:01 -0700771 /* Write out the command to the device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 if (command == NAND_CMD_SEQIN) {
773 int readcmd;
774
Joern Engel28318772006-05-22 23:18:05 +0200775 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200777 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 readcmd = NAND_CMD_READOOB;
779 } else if (column < 256) {
780 /* First 256 bytes --> READ0 */
781 readcmd = NAND_CMD_READ0;
782 } else {
783 column -= 256;
784 readcmd = NAND_CMD_READ1;
785 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200786 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200787 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 }
Miquel Raynaldf467892017-11-08 17:00:27 +0100789 if (command != NAND_CMD_NONE)
790 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
Brian Norris8b6e50c2011-05-25 14:59:01 -0700792 /* Address cycle, when necessary */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200793 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
794 /* Serially input address */
795 if (column != -1) {
796 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800797 if (chip->options & NAND_BUSWIDTH_16 &&
798 !nand_opcode_8bits(command))
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200799 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200800 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200801 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200803 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200804 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200805 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200806 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Masahiro Yamada14157f82017-09-13 11:05:50 +0900807 if (chip->options & NAND_ROW_ADDR_3)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200808 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200809 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200810 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000811
812 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700813 * Program and erase have their own busy handlers status and sequential
814 * in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100815 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000817
Miquel Raynaldf467892017-11-08 17:00:27 +0100818 case NAND_CMD_NONE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 case NAND_CMD_PAGEPROG:
820 case NAND_CMD_ERASE1:
821 case NAND_CMD_ERASE2:
822 case NAND_CMD_SEQIN:
823 case NAND_CMD_STATUS:
Masahiro Yamada3158fa02017-03-23 09:17:49 +0900824 case NAND_CMD_READID:
Masahiro Yamadac5d664a2017-03-23 09:17:50 +0900825 case NAND_CMD_SET_FEATURES:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 return;
827
828 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200829 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200831 udelay(chip->chip_delay);
832 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200833 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200834 chip->cmd_ctrl(mtd,
835 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Roger Quadros60c70d62015-02-23 17:26:39 +0200836 /* EZ-NAND can take upto 250ms as per ONFi v4.0 */
837 nand_wait_status_ready(mtd, 250);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 return;
839
David Woodhousee0c7d762006-05-13 18:07:53 +0100840 /* This applies to read commands */
Boris Brezillon2165c4a2017-05-16 18:35:45 +0200841 case NAND_CMD_READ0:
842 /*
843 * READ0 is sometimes used to exit GET STATUS mode. When this
844 * is the case no address cycles are requested, and we can use
845 * this information to detect that we should not wait for the
846 * device to be ready.
847 */
848 if (column == -1 && page_addr == -1)
849 return;
850
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000852 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 * If we don't have access to the busy pin, we apply the given
854 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100855 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200856 if (!chip->dev_ready) {
857 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000859 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 }
Brian Norris8b6e50c2011-05-25 14:59:01 -0700861 /*
862 * Apply this short delay always to ensure that we do wait tWB in
863 * any case on any machine.
864 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100865 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000866
867 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868}
869
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200870static void nand_ccs_delay(struct nand_chip *chip)
871{
872 /*
873 * The controller already takes care of waiting for tCCS when the RNDIN
874 * or RNDOUT command is sent, return directly.
875 */
876 if (!(chip->options & NAND_WAIT_TCCS))
877 return;
878
879 /*
880 * Wait tCCS_min if it is correctly defined, otherwise wait 500ns
881 * (which should be safe for all NANDs).
882 */
Miquel Raynal17fa8042017-11-30 18:01:31 +0100883 if (chip->setup_data_interface)
884 ndelay(chip->data_interface.timings.sdr.tCCS_min / 1000);
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200885 else
886 ndelay(500);
887}
888
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889/**
890 * nand_command_lp - [DEFAULT] Send command to NAND large page device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700891 * @mtd: MTD device structure
892 * @command: the command to be sent
893 * @column: the column address for this command, -1 if none
894 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200896 * Send command to NAND device. This is the version for the new large page
Brian Norris7854d3f2011-06-23 14:12:08 -0700897 * devices. We don't have the separate regions as we have in the small page
898 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200900static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
901 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100903 register struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
905 /* Emulate NAND_CMD_READOOB */
906 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200907 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 command = NAND_CMD_READ0;
909 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000910
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200911 /* Command latch cycle */
Miquel Raynaldf467892017-11-08 17:00:27 +0100912 if (command != NAND_CMD_NONE)
913 chip->cmd_ctrl(mtd, command,
914 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
916 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200917 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
919 /* Serially input address */
920 if (column != -1) {
921 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800922 if (chip->options & NAND_BUSWIDTH_16 &&
923 !nand_opcode_8bits(command))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200925 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200926 ctrl &= ~NAND_CTRL_CHANGE;
Boris Brezillonfde85cf2016-06-15 13:09:51 +0200927
Brian Norrisf5b88de2016-10-03 09:49:35 -0700928 /* Only output a single addr cycle for 8bits opcodes. */
Boris Brezillonfde85cf2016-06-15 13:09:51 +0200929 if (!nand_opcode_8bits(command))
930 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200933 chip->cmd_ctrl(mtd, page_addr, ctrl);
934 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200935 NAND_NCE | NAND_ALE);
Masahiro Yamada14157f82017-09-13 11:05:50 +0900936 if (chip->options & NAND_ROW_ADDR_3)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200937 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200938 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200941 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000942
943 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700944 * Program and erase have their own busy handlers status, sequential
Gerhard Sittig7a442f12014-03-29 14:36:22 +0100945 * in and status need no delay.
David A. Marlin30f464b2005-01-17 18:35:25 +0000946 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000948
Miquel Raynaldf467892017-11-08 17:00:27 +0100949 case NAND_CMD_NONE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 case NAND_CMD_CACHEDPROG:
951 case NAND_CMD_PAGEPROG:
952 case NAND_CMD_ERASE1:
953 case NAND_CMD_ERASE2:
954 case NAND_CMD_SEQIN:
955 case NAND_CMD_STATUS:
Masahiro Yamada3158fa02017-03-23 09:17:49 +0900956 case NAND_CMD_READID:
Masahiro Yamadac5d664a2017-03-23 09:17:50 +0900957 case NAND_CMD_SET_FEATURES:
David A. Marlin30f464b2005-01-17 18:35:25 +0000958 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200960 case NAND_CMD_RNDIN:
961 nand_ccs_delay(chip);
962 return;
963
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200965 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200967 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200968 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
969 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
970 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
971 NAND_NCE | NAND_CTRL_CHANGE);
Roger Quadros60c70d62015-02-23 17:26:39 +0200972 /* EZ-NAND can take upto 250ms as per ONFi v4.0 */
973 nand_wait_status_ready(mtd, 250);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 return;
975
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200976 case NAND_CMD_RNDOUT:
977 /* No ready / busy check necessary */
978 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
979 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
980 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
981 NAND_NCE | NAND_CTRL_CHANGE);
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200982
983 nand_ccs_delay(chip);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200984 return;
985
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 case NAND_CMD_READ0:
Boris Brezillon2165c4a2017-05-16 18:35:45 +0200987 /*
988 * READ0 is sometimes used to exit GET STATUS mode. When this
989 * is the case no address cycles are requested, and we can use
990 * this information to detect that READSTART should not be
991 * issued.
992 */
993 if (column == -1 && page_addr == -1)
994 return;
995
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200996 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
997 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
998 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
999 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001000
David Woodhousee0c7d762006-05-13 18:07:53 +01001001 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001003 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 * If we don't have access to the busy pin, we apply the given
Brian Norris8b6e50c2011-05-25 14:59:01 -07001005 * command delay.
David Woodhousee0c7d762006-05-13 18:07:53 +01001006 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001007 if (!chip->dev_ready) {
1008 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001010 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 }
Thomas Gleixner3b887752005-02-22 21:56:49 +00001012
Brian Norris8b6e50c2011-05-25 14:59:01 -07001013 /*
1014 * Apply this short delay always to ensure that we do wait tWB in
1015 * any case on any machine.
1016 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001017 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +00001018
1019 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020}
1021
1022/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001023 * panic_nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -07001024 * @chip: the nand chip descriptor
1025 * @mtd: MTD device structure
1026 * @new_state: the state which is requested
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001027 *
1028 * Used when in panic, no locks are taken.
1029 */
1030static void panic_nand_get_device(struct nand_chip *chip,
1031 struct mtd_info *mtd, int new_state)
1032{
Brian Norris7854d3f2011-06-23 14:12:08 -07001033 /* Hardware controller shared among independent devices */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001034 chip->controller->active = chip;
1035 chip->state = new_state;
1036}
1037
1038/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 * nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -07001040 * @mtd: MTD device structure
1041 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 *
1043 * Get the device and lock it for exclusive access
1044 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001045static int
Huang Shijie6a8214a2012-11-19 14:43:30 +08001046nand_get_device(struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047{
Boris BREZILLON862eba52015-12-01 12:03:03 +01001048 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001049 spinlock_t *lock = &chip->controller->lock;
1050 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +01001051 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001052retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +01001053 spin_lock(lock);
1054
vimal singhb8b3ee92009-07-09 20:41:22 +05301055 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001056 if (!chip->controller->active)
1057 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +02001058
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001059 if (chip->controller->active == chip && chip->state == FL_READY) {
1060 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +01001061 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +01001062 return 0;
1063 }
1064 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -08001065 if (chip->controller->active->state == FL_PM_SUSPENDED) {
1066 chip->state = FL_PM_SUSPENDED;
1067 spin_unlock(lock);
1068 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -08001069 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +01001070 }
1071 set_current_state(TASK_UNINTERRUPTIBLE);
1072 add_wait_queue(wq, &wait);
1073 spin_unlock(lock);
1074 schedule();
1075 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 goto retry;
1077}
1078
1079/**
Brian Norris8b6e50c2011-05-25 14:59:01 -07001080 * panic_nand_wait - [GENERIC] wait until the command is done
1081 * @mtd: MTD device structure
1082 * @chip: NAND chip structure
1083 * @timeo: timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001084 *
1085 * Wait for command done. This is a helper function for nand_wait used when
1086 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001087 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001088 */
1089static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
1090 unsigned long timeo)
1091{
1092 int i;
1093 for (i = 0; i < timeo; i++) {
1094 if (chip->dev_ready) {
1095 if (chip->dev_ready(mtd))
1096 break;
1097 } else {
Boris Brezillon97d90da2017-11-30 18:01:29 +01001098 int ret;
1099 u8 status;
1100
1101 ret = nand_read_data_op(chip, &status, sizeof(status),
1102 true);
1103 if (ret)
1104 return;
1105
1106 if (status & NAND_STATUS_READY)
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001107 break;
1108 }
1109 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +02001110 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001111}
1112
1113/**
Brian Norris8b6e50c2011-05-25 14:59:01 -07001114 * nand_wait - [DEFAULT] wait until the command is done
1115 * @mtd: MTD device structure
1116 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 *
Alex Smithb70af9b2015-10-06 14:52:07 +01001118 * Wait for command done. This applies to erase and program only.
Randy Dunlap844d3b42006-06-28 21:48:27 -07001119 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001120static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121{
1122
Alex Smithb70af9b2015-10-06 14:52:07 +01001123 unsigned long timeo = 400;
Boris Brezillon97d90da2017-11-30 18:01:29 +01001124 u8 status;
1125 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
Brian Norris8b6e50c2011-05-25 14:59:01 -07001127 /*
1128 * Apply this short delay always to ensure that we do wait tWB in any
1129 * case on any machine.
1130 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001131 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Boris Brezillon97d90da2017-11-30 18:01:29 +01001133 ret = nand_status_op(chip, NULL);
1134 if (ret)
1135 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001137 if (in_interrupt() || oops_in_progress)
1138 panic_nand_wait(mtd, chip, timeo);
1139 else {
Huang Shijie6d2559f2013-01-30 10:03:56 +08001140 timeo = jiffies + msecs_to_jiffies(timeo);
Alex Smithb70af9b2015-10-06 14:52:07 +01001141 do {
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001142 if (chip->dev_ready) {
1143 if (chip->dev_ready(mtd))
1144 break;
1145 } else {
Boris Brezillon97d90da2017-11-30 18:01:29 +01001146 ret = nand_read_data_op(chip, &status,
1147 sizeof(status), true);
1148 if (ret)
1149 return ret;
1150
1151 if (status & NAND_STATUS_READY)
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001152 break;
1153 }
1154 cond_resched();
Alex Smithb70af9b2015-10-06 14:52:07 +01001155 } while (time_before(jiffies, timeo));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 }
Richard Purdie8fe833c2006-03-31 02:31:14 -08001157
Boris Brezillon97d90da2017-11-30 18:01:29 +01001158 ret = nand_read_data_op(chip, &status, sizeof(status), true);
1159 if (ret)
1160 return ret;
1161
Matthieu CASTETf251b8d2012-11-05 15:00:44 +01001162 /* This can happen if in case of timeout or buggy dev_ready */
1163 WARN_ON(!(status & NAND_STATUS_READY));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 return status;
1165}
1166
Miquel Raynal789157e2018-03-19 14:47:28 +01001167static bool nand_supports_get_features(struct nand_chip *chip, int addr)
Miquel Raynal97baea12018-03-19 14:47:20 +01001168{
Miquel Raynal789157e2018-03-19 14:47:28 +01001169 return (chip->parameters.supports_set_get_features &&
1170 test_bit(addr, chip->parameters.get_feature_list));
1171}
1172
1173static bool nand_supports_set_features(struct nand_chip *chip, int addr)
1174{
1175 return (chip->parameters.supports_set_get_features &&
1176 test_bit(addr, chip->parameters.set_feature_list));
Miquel Raynal97baea12018-03-19 14:47:20 +01001177}
1178
1179/**
1180 * nand_get_features - wrapper to perform a GET_FEATURE
1181 * @chip: NAND chip info structure
1182 * @addr: feature address
1183 * @subfeature_param: the subfeature parameters, a four bytes array
1184 *
1185 * Returns 0 for success, a negative error otherwise. Returns -ENOTSUPP if the
1186 * operation cannot be handled.
1187 */
1188int nand_get_features(struct nand_chip *chip, int addr,
1189 u8 *subfeature_param)
1190{
1191 struct mtd_info *mtd = nand_to_mtd(chip);
1192
Miquel Raynal789157e2018-03-19 14:47:28 +01001193 if (!nand_supports_get_features(chip, addr))
Miquel Raynal97baea12018-03-19 14:47:20 +01001194 return -ENOTSUPP;
1195
1196 return chip->get_features(mtd, chip, addr, subfeature_param);
1197}
1198EXPORT_SYMBOL_GPL(nand_get_features);
1199
1200/**
1201 * nand_set_features - wrapper to perform a SET_FEATURE
1202 * @chip: NAND chip info structure
1203 * @addr: feature address
1204 * @subfeature_param: the subfeature parameters, a four bytes array
1205 *
1206 * Returns 0 for success, a negative error otherwise. Returns -ENOTSUPP if the
1207 * operation cannot be handled.
1208 */
1209int nand_set_features(struct nand_chip *chip, int addr,
1210 u8 *subfeature_param)
1211{
1212 struct mtd_info *mtd = nand_to_mtd(chip);
1213
Miquel Raynal789157e2018-03-19 14:47:28 +01001214 if (!nand_supports_set_features(chip, addr))
Miquel Raynal97baea12018-03-19 14:47:20 +01001215 return -ENOTSUPP;
1216
1217 return chip->set_features(mtd, chip, addr, subfeature_param);
1218}
1219EXPORT_SYMBOL_GPL(nand_set_features);
1220
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221/**
Boris Brezillond8e725d2016-09-15 10:32:50 +02001222 * nand_reset_data_interface - Reset data interface and timings
1223 * @chip: The NAND chip
Boris Brezillon104e4422017-03-16 09:35:58 +01001224 * @chipnr: Internal die id
Boris Brezillond8e725d2016-09-15 10:32:50 +02001225 *
1226 * Reset the Data interface and timings to ONFI mode 0.
1227 *
1228 * Returns 0 for success or negative error code otherwise.
1229 */
Boris Brezillon104e4422017-03-16 09:35:58 +01001230static int nand_reset_data_interface(struct nand_chip *chip, int chipnr)
Boris Brezillond8e725d2016-09-15 10:32:50 +02001231{
1232 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001233 int ret;
1234
1235 if (!chip->setup_data_interface)
1236 return 0;
1237
1238 /*
1239 * The ONFI specification says:
1240 * "
1241 * To transition from NV-DDR or NV-DDR2 to the SDR data
1242 * interface, the host shall use the Reset (FFh) command
1243 * using SDR timing mode 0. A device in any timing mode is
1244 * required to recognize Reset (FFh) command issued in SDR
1245 * timing mode 0.
1246 * "
1247 *
1248 * Configure the data interface in SDR mode and set the
1249 * timings to timing mode 0.
1250 */
1251
Miquel Raynal17fa8042017-11-30 18:01:31 +01001252 onfi_fill_data_interface(chip, NAND_SDR_IFACE, 0);
1253 ret = chip->setup_data_interface(mtd, chipnr, &chip->data_interface);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001254 if (ret)
1255 pr_err("Failed to configure data interface to SDR timing mode 0\n");
1256
1257 return ret;
1258}
1259
1260/**
1261 * nand_setup_data_interface - Setup the best data interface and timings
1262 * @chip: The NAND chip
Boris Brezillon104e4422017-03-16 09:35:58 +01001263 * @chipnr: Internal die id
Boris Brezillond8e725d2016-09-15 10:32:50 +02001264 *
1265 * Find and configure the best data interface and NAND timings supported by
1266 * the chip and the driver.
1267 * First tries to retrieve supported timing modes from ONFI information,
1268 * and if the NAND chip does not support ONFI, relies on the
1269 * ->onfi_timing_mode_default specified in the nand_ids table.
1270 *
1271 * Returns 0 for success or negative error code otherwise.
1272 */
Boris Brezillon104e4422017-03-16 09:35:58 +01001273static int nand_setup_data_interface(struct nand_chip *chip, int chipnr)
Boris Brezillond8e725d2016-09-15 10:32:50 +02001274{
1275 struct mtd_info *mtd = nand_to_mtd(chip);
Miquel Raynal97baea12018-03-19 14:47:20 +01001276 u8 tmode_param[ONFI_SUBFEATURE_PARAM_LEN] = {
1277 chip->onfi_timing_mode_default,
1278 };
Boris Brezillond8e725d2016-09-15 10:32:50 +02001279 int ret;
1280
Miquel Raynal17fa8042017-11-30 18:01:31 +01001281 if (!chip->setup_data_interface)
Boris Brezillond8e725d2016-09-15 10:32:50 +02001282 return 0;
1283
Miquel Raynal993447b2018-03-19 14:47:21 +01001284 /* Change the mode on the chip side (if supported by the NAND chip) */
Miquel Raynal789157e2018-03-19 14:47:28 +01001285 if (nand_supports_set_features(chip, ONFI_FEATURE_ADDR_TIMING_MODE)) {
Miquel Raynal29714d62018-03-19 14:47:23 +01001286 chip->select_chip(mtd, chipnr);
Miquel Raynal993447b2018-03-19 14:47:21 +01001287 ret = nand_set_features(chip, ONFI_FEATURE_ADDR_TIMING_MODE,
1288 tmode_param);
Miquel Raynal29714d62018-03-19 14:47:23 +01001289 chip->select_chip(mtd, -1);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001290 if (ret)
Miquel Raynal993447b2018-03-19 14:47:21 +01001291 return ret;
Boris Brezillond8e725d2016-09-15 10:32:50 +02001292 }
1293
Miquel Raynal97baea12018-03-19 14:47:20 +01001294 /* Change the mode on the controller side */
Miquel Raynal17fa8042017-11-30 18:01:31 +01001295 ret = chip->setup_data_interface(mtd, chipnr, &chip->data_interface);
Miquel Raynal415ae782018-03-19 14:47:24 +01001296 if (ret)
1297 return ret;
1298
1299 /* Check the mode has been accepted by the chip, if supported */
Miquel Raynal789157e2018-03-19 14:47:28 +01001300 if (!nand_supports_get_features(chip, ONFI_FEATURE_ADDR_TIMING_MODE))
Miquel Raynal415ae782018-03-19 14:47:24 +01001301 return 0;
1302
1303 memset(tmode_param, 0, ONFI_SUBFEATURE_PARAM_LEN);
1304 chip->select_chip(mtd, chipnr);
1305 ret = nand_get_features(chip, ONFI_FEATURE_ADDR_TIMING_MODE,
1306 tmode_param);
1307 chip->select_chip(mtd, -1);
1308 if (ret)
1309 goto err_reset_chip;
1310
1311 if (tmode_param[0] != chip->onfi_timing_mode_default) {
1312 pr_warn("timing mode %d not acknowledged by the NAND chip\n",
1313 chip->onfi_timing_mode_default);
1314 goto err_reset_chip;
1315 }
1316
1317 return 0;
1318
1319err_reset_chip:
1320 /*
1321 * Fallback to mode 0 if the chip explicitly did not ack the chosen
1322 * timing mode.
1323 */
1324 nand_reset_data_interface(chip, chipnr);
1325 chip->select_chip(mtd, chipnr);
1326 nand_reset_op(chip);
1327 chip->select_chip(mtd, -1);
1328
Boris Brezillond8e725d2016-09-15 10:32:50 +02001329 return ret;
1330}
1331
1332/**
1333 * nand_init_data_interface - find the best data interface and timings
1334 * @chip: The NAND chip
1335 *
1336 * Find the best data interface and NAND timings supported by the chip
1337 * and the driver.
1338 * First tries to retrieve supported timing modes from ONFI information,
1339 * and if the NAND chip does not support ONFI, relies on the
1340 * ->onfi_timing_mode_default specified in the nand_ids table. After this
1341 * function nand_chip->data_interface is initialized with the best timing mode
1342 * available.
1343 *
1344 * Returns 0 for success or negative error code otherwise.
1345 */
1346static int nand_init_data_interface(struct nand_chip *chip)
1347{
1348 struct mtd_info *mtd = nand_to_mtd(chip);
1349 int modes, mode, ret;
1350
1351 if (!chip->setup_data_interface)
1352 return 0;
1353
1354 /*
1355 * First try to identify the best timings from ONFI parameters and
1356 * if the NAND does not support ONFI, fallback to the default ONFI
1357 * timing mode.
1358 */
1359 modes = onfi_get_async_timing_mode(chip);
1360 if (modes == ONFI_TIMING_MODE_UNKNOWN) {
1361 if (!chip->onfi_timing_mode_default)
1362 return 0;
1363
1364 modes = GENMASK(chip->onfi_timing_mode_default, 0);
1365 }
1366
Boris Brezillond8e725d2016-09-15 10:32:50 +02001367
1368 for (mode = fls(modes) - 1; mode >= 0; mode--) {
Miquel Raynal17fa8042017-11-30 18:01:31 +01001369 ret = onfi_fill_data_interface(chip, NAND_SDR_IFACE, mode);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001370 if (ret)
1371 continue;
1372
Miquel Raynald787b8b2017-12-22 18:12:41 +01001373 /*
1374 * Pass NAND_DATA_IFACE_CHECK_ONLY to only check if the
1375 * controller supports the requested timings.
1376 */
Boris Brezillon104e4422017-03-16 09:35:58 +01001377 ret = chip->setup_data_interface(mtd,
1378 NAND_DATA_IFACE_CHECK_ONLY,
Miquel Raynal17fa8042017-11-30 18:01:31 +01001379 &chip->data_interface);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001380 if (!ret) {
1381 chip->onfi_timing_mode_default = mode;
1382 break;
1383 }
1384 }
1385
1386 return 0;
1387}
1388
Boris Brezillond8e725d2016-09-15 10:32:50 +02001389/**
Miquel Raynal8878b122017-11-09 14:16:45 +01001390 * nand_fill_column_cycles - fill the column cycles of an address
1391 * @chip: The NAND chip
1392 * @addrs: Array of address cycles to fill
1393 * @offset_in_page: The offset in the page
1394 *
1395 * Fills the first or the first two bytes of the @addrs field depending
1396 * on the NAND bus width and the page size.
1397 *
1398 * Returns the number of cycles needed to encode the column, or a negative
1399 * error code in case one of the arguments is invalid.
1400 */
1401static int nand_fill_column_cycles(struct nand_chip *chip, u8 *addrs,
1402 unsigned int offset_in_page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403{
Miquel Raynal8878b122017-11-09 14:16:45 +01001404 struct mtd_info *mtd = nand_to_mtd(chip);
1405
1406 /* Make sure the offset is less than the actual page size. */
1407 if (offset_in_page > mtd->writesize + mtd->oobsize)
1408 return -EINVAL;
1409
1410 /*
1411 * On small page NANDs, there's a dedicated command to access the OOB
1412 * area, and the column address is relative to the start of the OOB
1413 * area, not the start of the page. Asjust the address accordingly.
1414 */
1415 if (mtd->writesize <= 512 && offset_in_page >= mtd->writesize)
1416 offset_in_page -= mtd->writesize;
1417
1418 /*
1419 * The offset in page is expressed in bytes, if the NAND bus is 16-bit
1420 * wide, then it must be divided by 2.
1421 */
1422 if (chip->options & NAND_BUSWIDTH_16) {
1423 if (WARN_ON(offset_in_page % 2))
1424 return -EINVAL;
1425
1426 offset_in_page /= 2;
1427 }
1428
1429 addrs[0] = offset_in_page;
1430
1431 /*
1432 * Small page NANDs use 1 cycle for the columns, while large page NANDs
1433 * need 2
1434 */
1435 if (mtd->writesize <= 512)
1436 return 1;
1437
1438 addrs[1] = offset_in_page >> 8;
1439
1440 return 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441}
1442
Miquel Raynal8878b122017-11-09 14:16:45 +01001443static int nand_sp_exec_read_page_op(struct nand_chip *chip, unsigned int page,
1444 unsigned int offset_in_page, void *buf,
1445 unsigned int len)
1446{
1447 struct mtd_info *mtd = nand_to_mtd(chip);
1448 const struct nand_sdr_timings *sdr =
1449 nand_get_sdr_timings(&chip->data_interface);
1450 u8 addrs[4];
1451 struct nand_op_instr instrs[] = {
1452 NAND_OP_CMD(NAND_CMD_READ0, 0),
1453 NAND_OP_ADDR(3, addrs, PSEC_TO_NSEC(sdr->tWB_max)),
1454 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tR_max),
1455 PSEC_TO_NSEC(sdr->tRR_min)),
1456 NAND_OP_DATA_IN(len, buf, 0),
1457 };
1458 struct nand_operation op = NAND_OPERATION(instrs);
1459 int ret;
1460
1461 /* Drop the DATA_IN instruction if len is set to 0. */
1462 if (!len)
1463 op.ninstrs--;
1464
1465 if (offset_in_page >= mtd->writesize)
1466 instrs[0].ctx.cmd.opcode = NAND_CMD_READOOB;
1467 else if (offset_in_page >= 256 &&
1468 !(chip->options & NAND_BUSWIDTH_16))
1469 instrs[0].ctx.cmd.opcode = NAND_CMD_READ1;
1470
1471 ret = nand_fill_column_cycles(chip, addrs, offset_in_page);
1472 if (ret < 0)
1473 return ret;
1474
1475 addrs[1] = page;
1476 addrs[2] = page >> 8;
1477
1478 if (chip->options & NAND_ROW_ADDR_3) {
1479 addrs[3] = page >> 16;
1480 instrs[1].ctx.addr.naddrs++;
1481 }
1482
1483 return nand_exec_op(chip, &op);
1484}
1485
1486static int nand_lp_exec_read_page_op(struct nand_chip *chip, unsigned int page,
1487 unsigned int offset_in_page, void *buf,
1488 unsigned int len)
1489{
1490 const struct nand_sdr_timings *sdr =
1491 nand_get_sdr_timings(&chip->data_interface);
1492 u8 addrs[5];
1493 struct nand_op_instr instrs[] = {
1494 NAND_OP_CMD(NAND_CMD_READ0, 0),
1495 NAND_OP_ADDR(4, addrs, 0),
1496 NAND_OP_CMD(NAND_CMD_READSTART, PSEC_TO_NSEC(sdr->tWB_max)),
1497 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tR_max),
1498 PSEC_TO_NSEC(sdr->tRR_min)),
1499 NAND_OP_DATA_IN(len, buf, 0),
1500 };
1501 struct nand_operation op = NAND_OPERATION(instrs);
1502 int ret;
1503
1504 /* Drop the DATA_IN instruction if len is set to 0. */
1505 if (!len)
1506 op.ninstrs--;
1507
1508 ret = nand_fill_column_cycles(chip, addrs, offset_in_page);
1509 if (ret < 0)
1510 return ret;
1511
1512 addrs[2] = page;
1513 addrs[3] = page >> 8;
1514
1515 if (chip->options & NAND_ROW_ADDR_3) {
1516 addrs[4] = page >> 16;
1517 instrs[1].ctx.addr.naddrs++;
1518 }
1519
1520 return nand_exec_op(chip, &op);
1521}
1522
1523/**
Boris Brezillon97d90da2017-11-30 18:01:29 +01001524 * nand_read_page_op - Do a READ PAGE operation
1525 * @chip: The NAND chip
1526 * @page: page to read
1527 * @offset_in_page: offset within the page
1528 * @buf: buffer used to store the data
1529 * @len: length of the buffer
1530 *
1531 * This function issues a READ PAGE operation.
1532 * This function does not select/unselect the CS line.
1533 *
1534 * Returns 0 on success, a negative error code otherwise.
1535 */
1536int nand_read_page_op(struct nand_chip *chip, unsigned int page,
1537 unsigned int offset_in_page, void *buf, unsigned int len)
1538{
1539 struct mtd_info *mtd = nand_to_mtd(chip);
1540
1541 if (len && !buf)
1542 return -EINVAL;
1543
1544 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1545 return -EINVAL;
1546
Miquel Raynal8878b122017-11-09 14:16:45 +01001547 if (chip->exec_op) {
1548 if (mtd->writesize > 512)
1549 return nand_lp_exec_read_page_op(chip, page,
1550 offset_in_page, buf,
1551 len);
1552
1553 return nand_sp_exec_read_page_op(chip, page, offset_in_page,
1554 buf, len);
1555 }
1556
Boris Brezillon97d90da2017-11-30 18:01:29 +01001557 chip->cmdfunc(mtd, NAND_CMD_READ0, offset_in_page, page);
1558 if (len)
1559 chip->read_buf(mtd, buf, len);
1560
1561 return 0;
1562}
1563EXPORT_SYMBOL_GPL(nand_read_page_op);
1564
1565/**
1566 * nand_read_param_page_op - Do a READ PARAMETER PAGE operation
1567 * @chip: The NAND chip
1568 * @page: parameter page to read
1569 * @buf: buffer used to store the data
1570 * @len: length of the buffer
1571 *
1572 * This function issues a READ PARAMETER PAGE operation.
1573 * This function does not select/unselect the CS line.
1574 *
1575 * Returns 0 on success, a negative error code otherwise.
1576 */
1577static int nand_read_param_page_op(struct nand_chip *chip, u8 page, void *buf,
1578 unsigned int len)
1579{
1580 struct mtd_info *mtd = nand_to_mtd(chip);
1581 unsigned int i;
1582 u8 *p = buf;
1583
1584 if (len && !buf)
1585 return -EINVAL;
1586
Miquel Raynal8878b122017-11-09 14:16:45 +01001587 if (chip->exec_op) {
1588 const struct nand_sdr_timings *sdr =
1589 nand_get_sdr_timings(&chip->data_interface);
1590 struct nand_op_instr instrs[] = {
1591 NAND_OP_CMD(NAND_CMD_PARAM, 0),
1592 NAND_OP_ADDR(1, &page, PSEC_TO_NSEC(sdr->tWB_max)),
1593 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tR_max),
1594 PSEC_TO_NSEC(sdr->tRR_min)),
1595 NAND_OP_8BIT_DATA_IN(len, buf, 0),
1596 };
1597 struct nand_operation op = NAND_OPERATION(instrs);
1598
1599 /* Drop the DATA_IN instruction if len is set to 0. */
1600 if (!len)
1601 op.ninstrs--;
1602
1603 return nand_exec_op(chip, &op);
1604 }
1605
Boris Brezillon97d90da2017-11-30 18:01:29 +01001606 chip->cmdfunc(mtd, NAND_CMD_PARAM, page, -1);
1607 for (i = 0; i < len; i++)
1608 p[i] = chip->read_byte(mtd);
1609
1610 return 0;
1611}
1612
1613/**
1614 * nand_change_read_column_op - Do a CHANGE READ COLUMN operation
1615 * @chip: The NAND chip
1616 * @offset_in_page: offset within the page
1617 * @buf: buffer used to store the data
1618 * @len: length of the buffer
1619 * @force_8bit: force 8-bit bus access
1620 *
1621 * This function issues a CHANGE READ COLUMN operation.
1622 * This function does not select/unselect the CS line.
1623 *
1624 * Returns 0 on success, a negative error code otherwise.
1625 */
1626int nand_change_read_column_op(struct nand_chip *chip,
1627 unsigned int offset_in_page, void *buf,
1628 unsigned int len, bool force_8bit)
1629{
1630 struct mtd_info *mtd = nand_to_mtd(chip);
1631
1632 if (len && !buf)
1633 return -EINVAL;
1634
1635 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1636 return -EINVAL;
1637
Miquel Raynal8878b122017-11-09 14:16:45 +01001638 /* Small page NANDs do not support column change. */
1639 if (mtd->writesize <= 512)
1640 return -ENOTSUPP;
1641
1642 if (chip->exec_op) {
1643 const struct nand_sdr_timings *sdr =
1644 nand_get_sdr_timings(&chip->data_interface);
1645 u8 addrs[2] = {};
1646 struct nand_op_instr instrs[] = {
1647 NAND_OP_CMD(NAND_CMD_RNDOUT, 0),
1648 NAND_OP_ADDR(2, addrs, 0),
1649 NAND_OP_CMD(NAND_CMD_RNDOUTSTART,
1650 PSEC_TO_NSEC(sdr->tCCS_min)),
1651 NAND_OP_DATA_IN(len, buf, 0),
1652 };
1653 struct nand_operation op = NAND_OPERATION(instrs);
1654 int ret;
1655
1656 ret = nand_fill_column_cycles(chip, addrs, offset_in_page);
1657 if (ret < 0)
1658 return ret;
1659
1660 /* Drop the DATA_IN instruction if len is set to 0. */
1661 if (!len)
1662 op.ninstrs--;
1663
1664 instrs[3].ctx.data.force_8bit = force_8bit;
1665
1666 return nand_exec_op(chip, &op);
1667 }
1668
Boris Brezillon97d90da2017-11-30 18:01:29 +01001669 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, offset_in_page, -1);
1670 if (len)
1671 chip->read_buf(mtd, buf, len);
1672
1673 return 0;
1674}
1675EXPORT_SYMBOL_GPL(nand_change_read_column_op);
1676
1677/**
1678 * nand_read_oob_op - Do a READ OOB operation
1679 * @chip: The NAND chip
1680 * @page: page to read
1681 * @offset_in_oob: offset within the OOB area
1682 * @buf: buffer used to store the data
1683 * @len: length of the buffer
1684 *
1685 * This function issues a READ OOB operation.
1686 * This function does not select/unselect the CS line.
1687 *
1688 * Returns 0 on success, a negative error code otherwise.
1689 */
1690int nand_read_oob_op(struct nand_chip *chip, unsigned int page,
1691 unsigned int offset_in_oob, void *buf, unsigned int len)
1692{
1693 struct mtd_info *mtd = nand_to_mtd(chip);
1694
1695 if (len && !buf)
1696 return -EINVAL;
1697
1698 if (offset_in_oob + len > mtd->oobsize)
1699 return -EINVAL;
1700
Miquel Raynal8878b122017-11-09 14:16:45 +01001701 if (chip->exec_op)
1702 return nand_read_page_op(chip, page,
1703 mtd->writesize + offset_in_oob,
1704 buf, len);
1705
Boris Brezillon97d90da2017-11-30 18:01:29 +01001706 chip->cmdfunc(mtd, NAND_CMD_READOOB, offset_in_oob, page);
1707 if (len)
1708 chip->read_buf(mtd, buf, len);
1709
1710 return 0;
1711}
1712EXPORT_SYMBOL_GPL(nand_read_oob_op);
1713
Miquel Raynal8878b122017-11-09 14:16:45 +01001714static int nand_exec_prog_page_op(struct nand_chip *chip, unsigned int page,
1715 unsigned int offset_in_page, const void *buf,
1716 unsigned int len, bool prog)
1717{
1718 struct mtd_info *mtd = nand_to_mtd(chip);
1719 const struct nand_sdr_timings *sdr =
1720 nand_get_sdr_timings(&chip->data_interface);
1721 u8 addrs[5] = {};
1722 struct nand_op_instr instrs[] = {
1723 /*
1724 * The first instruction will be dropped if we're dealing
1725 * with a large page NAND and adjusted if we're dealing
1726 * with a small page NAND and the page offset is > 255.
1727 */
1728 NAND_OP_CMD(NAND_CMD_READ0, 0),
1729 NAND_OP_CMD(NAND_CMD_SEQIN, 0),
1730 NAND_OP_ADDR(0, addrs, PSEC_TO_NSEC(sdr->tADL_min)),
1731 NAND_OP_DATA_OUT(len, buf, 0),
1732 NAND_OP_CMD(NAND_CMD_PAGEPROG, PSEC_TO_NSEC(sdr->tWB_max)),
1733 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tPROG_max), 0),
1734 };
1735 struct nand_operation op = NAND_OPERATION(instrs);
1736 int naddrs = nand_fill_column_cycles(chip, addrs, offset_in_page);
1737 int ret;
1738 u8 status;
1739
1740 if (naddrs < 0)
1741 return naddrs;
1742
1743 addrs[naddrs++] = page;
1744 addrs[naddrs++] = page >> 8;
1745 if (chip->options & NAND_ROW_ADDR_3)
1746 addrs[naddrs++] = page >> 16;
1747
1748 instrs[2].ctx.addr.naddrs = naddrs;
1749
1750 /* Drop the last two instructions if we're not programming the page. */
1751 if (!prog) {
1752 op.ninstrs -= 2;
1753 /* Also drop the DATA_OUT instruction if empty. */
1754 if (!len)
1755 op.ninstrs--;
1756 }
1757
1758 if (mtd->writesize <= 512) {
1759 /*
1760 * Small pages need some more tweaking: we have to adjust the
1761 * first instruction depending on the page offset we're trying
1762 * to access.
1763 */
1764 if (offset_in_page >= mtd->writesize)
1765 instrs[0].ctx.cmd.opcode = NAND_CMD_READOOB;
1766 else if (offset_in_page >= 256 &&
1767 !(chip->options & NAND_BUSWIDTH_16))
1768 instrs[0].ctx.cmd.opcode = NAND_CMD_READ1;
1769 } else {
1770 /*
1771 * Drop the first command if we're dealing with a large page
1772 * NAND.
1773 */
1774 op.instrs++;
1775 op.ninstrs--;
1776 }
1777
1778 ret = nand_exec_op(chip, &op);
1779 if (!prog || ret)
1780 return ret;
1781
1782 ret = nand_status_op(chip, &status);
1783 if (ret)
1784 return ret;
1785
1786 return status;
1787}
1788
Boris Brezillon97d90da2017-11-30 18:01:29 +01001789/**
1790 * nand_prog_page_begin_op - starts a PROG PAGE operation
1791 * @chip: The NAND chip
1792 * @page: page to write
1793 * @offset_in_page: offset within the page
1794 * @buf: buffer containing the data to write to the page
1795 * @len: length of the buffer
1796 *
1797 * This function issues the first half of a PROG PAGE operation.
1798 * This function does not select/unselect the CS line.
1799 *
1800 * Returns 0 on success, a negative error code otherwise.
1801 */
1802int nand_prog_page_begin_op(struct nand_chip *chip, unsigned int page,
1803 unsigned int offset_in_page, const void *buf,
1804 unsigned int len)
1805{
1806 struct mtd_info *mtd = nand_to_mtd(chip);
1807
1808 if (len && !buf)
1809 return -EINVAL;
1810
1811 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1812 return -EINVAL;
1813
Miquel Raynal8878b122017-11-09 14:16:45 +01001814 if (chip->exec_op)
1815 return nand_exec_prog_page_op(chip, page, offset_in_page, buf,
1816 len, false);
1817
Boris Brezillon97d90da2017-11-30 18:01:29 +01001818 chip->cmdfunc(mtd, NAND_CMD_SEQIN, offset_in_page, page);
1819
1820 if (buf)
1821 chip->write_buf(mtd, buf, len);
1822
1823 return 0;
1824}
1825EXPORT_SYMBOL_GPL(nand_prog_page_begin_op);
1826
1827/**
1828 * nand_prog_page_end_op - ends a PROG PAGE operation
1829 * @chip: The NAND chip
1830 *
1831 * This function issues the second half of a PROG PAGE operation.
1832 * This function does not select/unselect the CS line.
1833 *
1834 * Returns 0 on success, a negative error code otherwise.
1835 */
1836int nand_prog_page_end_op(struct nand_chip *chip)
1837{
1838 struct mtd_info *mtd = nand_to_mtd(chip);
Miquel Raynal8878b122017-11-09 14:16:45 +01001839 int ret;
1840 u8 status;
Boris Brezillon97d90da2017-11-30 18:01:29 +01001841
Miquel Raynal8878b122017-11-09 14:16:45 +01001842 if (chip->exec_op) {
1843 const struct nand_sdr_timings *sdr =
1844 nand_get_sdr_timings(&chip->data_interface);
1845 struct nand_op_instr instrs[] = {
1846 NAND_OP_CMD(NAND_CMD_PAGEPROG,
1847 PSEC_TO_NSEC(sdr->tWB_max)),
1848 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tPROG_max), 0),
1849 };
1850 struct nand_operation op = NAND_OPERATION(instrs);
Boris Brezillon97d90da2017-11-30 18:01:29 +01001851
Miquel Raynal8878b122017-11-09 14:16:45 +01001852 ret = nand_exec_op(chip, &op);
1853 if (ret)
1854 return ret;
1855
1856 ret = nand_status_op(chip, &status);
1857 if (ret)
1858 return ret;
1859 } else {
1860 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1861 ret = chip->waitfunc(mtd, chip);
1862 if (ret < 0)
1863 return ret;
1864
1865 status = ret;
1866 }
1867
Boris Brezillon97d90da2017-11-30 18:01:29 +01001868 if (status & NAND_STATUS_FAIL)
1869 return -EIO;
1870
1871 return 0;
1872}
1873EXPORT_SYMBOL_GPL(nand_prog_page_end_op);
1874
1875/**
1876 * nand_prog_page_op - Do a full PROG PAGE operation
1877 * @chip: The NAND chip
1878 * @page: page to write
1879 * @offset_in_page: offset within the page
1880 * @buf: buffer containing the data to write to the page
1881 * @len: length of the buffer
1882 *
1883 * This function issues a full PROG PAGE operation.
1884 * This function does not select/unselect the CS line.
1885 *
1886 * Returns 0 on success, a negative error code otherwise.
1887 */
1888int nand_prog_page_op(struct nand_chip *chip, unsigned int page,
1889 unsigned int offset_in_page, const void *buf,
1890 unsigned int len)
1891{
1892 struct mtd_info *mtd = nand_to_mtd(chip);
1893 int status;
1894
1895 if (!len || !buf)
1896 return -EINVAL;
1897
1898 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1899 return -EINVAL;
1900
Miquel Raynal8878b122017-11-09 14:16:45 +01001901 if (chip->exec_op) {
1902 status = nand_exec_prog_page_op(chip, page, offset_in_page, buf,
1903 len, true);
1904 } else {
1905 chip->cmdfunc(mtd, NAND_CMD_SEQIN, offset_in_page, page);
1906 chip->write_buf(mtd, buf, len);
1907 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1908 status = chip->waitfunc(mtd, chip);
1909 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01001910
Boris Brezillon97d90da2017-11-30 18:01:29 +01001911 if (status & NAND_STATUS_FAIL)
1912 return -EIO;
1913
1914 return 0;
1915}
1916EXPORT_SYMBOL_GPL(nand_prog_page_op);
1917
1918/**
1919 * nand_change_write_column_op - Do a CHANGE WRITE COLUMN operation
1920 * @chip: The NAND chip
1921 * @offset_in_page: offset within the page
1922 * @buf: buffer containing the data to send to the NAND
1923 * @len: length of the buffer
1924 * @force_8bit: force 8-bit bus access
1925 *
1926 * This function issues a CHANGE WRITE COLUMN operation.
1927 * This function does not select/unselect the CS line.
1928 *
1929 * Returns 0 on success, a negative error code otherwise.
1930 */
1931int nand_change_write_column_op(struct nand_chip *chip,
1932 unsigned int offset_in_page,
1933 const void *buf, unsigned int len,
1934 bool force_8bit)
1935{
1936 struct mtd_info *mtd = nand_to_mtd(chip);
1937
1938 if (len && !buf)
1939 return -EINVAL;
1940
1941 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1942 return -EINVAL;
1943
Miquel Raynal8878b122017-11-09 14:16:45 +01001944 /* Small page NANDs do not support column change. */
1945 if (mtd->writesize <= 512)
1946 return -ENOTSUPP;
1947
1948 if (chip->exec_op) {
1949 const struct nand_sdr_timings *sdr =
1950 nand_get_sdr_timings(&chip->data_interface);
1951 u8 addrs[2];
1952 struct nand_op_instr instrs[] = {
1953 NAND_OP_CMD(NAND_CMD_RNDIN, 0),
1954 NAND_OP_ADDR(2, addrs, PSEC_TO_NSEC(sdr->tCCS_min)),
1955 NAND_OP_DATA_OUT(len, buf, 0),
1956 };
1957 struct nand_operation op = NAND_OPERATION(instrs);
1958 int ret;
1959
1960 ret = nand_fill_column_cycles(chip, addrs, offset_in_page);
1961 if (ret < 0)
1962 return ret;
1963
1964 instrs[2].ctx.data.force_8bit = force_8bit;
1965
1966 /* Drop the DATA_OUT instruction if len is set to 0. */
1967 if (!len)
1968 op.ninstrs--;
1969
1970 return nand_exec_op(chip, &op);
1971 }
1972
Boris Brezillon97d90da2017-11-30 18:01:29 +01001973 chip->cmdfunc(mtd, NAND_CMD_RNDIN, offset_in_page, -1);
1974 if (len)
1975 chip->write_buf(mtd, buf, len);
1976
1977 return 0;
1978}
1979EXPORT_SYMBOL_GPL(nand_change_write_column_op);
1980
1981/**
1982 * nand_readid_op - Do a READID operation
1983 * @chip: The NAND chip
1984 * @addr: address cycle to pass after the READID command
1985 * @buf: buffer used to store the ID
1986 * @len: length of the buffer
1987 *
1988 * This function sends a READID command and reads back the ID returned by the
1989 * NAND.
1990 * This function does not select/unselect the CS line.
1991 *
1992 * Returns 0 on success, a negative error code otherwise.
1993 */
1994int nand_readid_op(struct nand_chip *chip, u8 addr, void *buf,
1995 unsigned int len)
1996{
1997 struct mtd_info *mtd = nand_to_mtd(chip);
1998 unsigned int i;
1999 u8 *id = buf;
2000
2001 if (len && !buf)
2002 return -EINVAL;
2003
Miquel Raynal8878b122017-11-09 14:16:45 +01002004 if (chip->exec_op) {
2005 const struct nand_sdr_timings *sdr =
2006 nand_get_sdr_timings(&chip->data_interface);
2007 struct nand_op_instr instrs[] = {
2008 NAND_OP_CMD(NAND_CMD_READID, 0),
2009 NAND_OP_ADDR(1, &addr, PSEC_TO_NSEC(sdr->tADL_min)),
2010 NAND_OP_8BIT_DATA_IN(len, buf, 0),
2011 };
2012 struct nand_operation op = NAND_OPERATION(instrs);
2013
2014 /* Drop the DATA_IN instruction if len is set to 0. */
2015 if (!len)
2016 op.ninstrs--;
2017
2018 return nand_exec_op(chip, &op);
2019 }
2020
Boris Brezillon97d90da2017-11-30 18:01:29 +01002021 chip->cmdfunc(mtd, NAND_CMD_READID, addr, -1);
2022
2023 for (i = 0; i < len; i++)
2024 id[i] = chip->read_byte(mtd);
2025
2026 return 0;
2027}
2028EXPORT_SYMBOL_GPL(nand_readid_op);
2029
2030/**
2031 * nand_status_op - Do a STATUS operation
2032 * @chip: The NAND chip
2033 * @status: out variable to store the NAND status
2034 *
2035 * This function sends a STATUS command and reads back the status returned by
2036 * the NAND.
2037 * This function does not select/unselect the CS line.
2038 *
2039 * Returns 0 on success, a negative error code otherwise.
2040 */
2041int nand_status_op(struct nand_chip *chip, u8 *status)
2042{
2043 struct mtd_info *mtd = nand_to_mtd(chip);
2044
Miquel Raynal8878b122017-11-09 14:16:45 +01002045 if (chip->exec_op) {
2046 const struct nand_sdr_timings *sdr =
2047 nand_get_sdr_timings(&chip->data_interface);
2048 struct nand_op_instr instrs[] = {
2049 NAND_OP_CMD(NAND_CMD_STATUS,
2050 PSEC_TO_NSEC(sdr->tADL_min)),
2051 NAND_OP_8BIT_DATA_IN(1, status, 0),
2052 };
2053 struct nand_operation op = NAND_OPERATION(instrs);
2054
2055 if (!status)
2056 op.ninstrs--;
2057
2058 return nand_exec_op(chip, &op);
2059 }
2060
Boris Brezillon97d90da2017-11-30 18:01:29 +01002061 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
2062 if (status)
2063 *status = chip->read_byte(mtd);
2064
2065 return 0;
2066}
2067EXPORT_SYMBOL_GPL(nand_status_op);
2068
2069/**
2070 * nand_exit_status_op - Exit a STATUS operation
2071 * @chip: The NAND chip
2072 *
2073 * This function sends a READ0 command to cancel the effect of the STATUS
2074 * command to avoid reading only the status until a new read command is sent.
2075 *
2076 * This function does not select/unselect the CS line.
2077 *
2078 * Returns 0 on success, a negative error code otherwise.
2079 */
2080int nand_exit_status_op(struct nand_chip *chip)
2081{
2082 struct mtd_info *mtd = nand_to_mtd(chip);
2083
Miquel Raynal8878b122017-11-09 14:16:45 +01002084 if (chip->exec_op) {
2085 struct nand_op_instr instrs[] = {
2086 NAND_OP_CMD(NAND_CMD_READ0, 0),
2087 };
2088 struct nand_operation op = NAND_OPERATION(instrs);
2089
2090 return nand_exec_op(chip, &op);
2091 }
2092
Boris Brezillon97d90da2017-11-30 18:01:29 +01002093 chip->cmdfunc(mtd, NAND_CMD_READ0, -1, -1);
2094
2095 return 0;
2096}
2097EXPORT_SYMBOL_GPL(nand_exit_status_op);
2098
2099/**
2100 * nand_erase_op - Do an erase operation
2101 * @chip: The NAND chip
2102 * @eraseblock: block to erase
2103 *
2104 * This function sends an ERASE command and waits for the NAND to be ready
2105 * before returning.
2106 * This function does not select/unselect the CS line.
2107 *
2108 * Returns 0 on success, a negative error code otherwise.
2109 */
2110int nand_erase_op(struct nand_chip *chip, unsigned int eraseblock)
2111{
2112 struct mtd_info *mtd = nand_to_mtd(chip);
2113 unsigned int page = eraseblock <<
2114 (chip->phys_erase_shift - chip->page_shift);
Miquel Raynal8878b122017-11-09 14:16:45 +01002115 int ret;
2116 u8 status;
Boris Brezillon97d90da2017-11-30 18:01:29 +01002117
Miquel Raynal8878b122017-11-09 14:16:45 +01002118 if (chip->exec_op) {
2119 const struct nand_sdr_timings *sdr =
2120 nand_get_sdr_timings(&chip->data_interface);
2121 u8 addrs[3] = { page, page >> 8, page >> 16 };
2122 struct nand_op_instr instrs[] = {
2123 NAND_OP_CMD(NAND_CMD_ERASE1, 0),
2124 NAND_OP_ADDR(2, addrs, 0),
2125 NAND_OP_CMD(NAND_CMD_ERASE2,
2126 PSEC_TO_MSEC(sdr->tWB_max)),
2127 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tBERS_max), 0),
2128 };
2129 struct nand_operation op = NAND_OPERATION(instrs);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002130
Miquel Raynal8878b122017-11-09 14:16:45 +01002131 if (chip->options & NAND_ROW_ADDR_3)
2132 instrs[1].ctx.addr.naddrs++;
2133
2134 ret = nand_exec_op(chip, &op);
2135 if (ret)
2136 return ret;
2137
2138 ret = nand_status_op(chip, &status);
2139 if (ret)
2140 return ret;
2141 } else {
2142 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2143 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
2144
2145 ret = chip->waitfunc(mtd, chip);
2146 if (ret < 0)
2147 return ret;
2148
2149 status = ret;
2150 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01002151
2152 if (status & NAND_STATUS_FAIL)
2153 return -EIO;
2154
2155 return 0;
2156}
2157EXPORT_SYMBOL_GPL(nand_erase_op);
2158
2159/**
2160 * nand_set_features_op - Do a SET FEATURES operation
2161 * @chip: The NAND chip
2162 * @feature: feature id
2163 * @data: 4 bytes of data
2164 *
2165 * This function sends a SET FEATURES command and waits for the NAND to be
2166 * ready before returning.
2167 * This function does not select/unselect the CS line.
2168 *
2169 * Returns 0 on success, a negative error code otherwise.
2170 */
2171static int nand_set_features_op(struct nand_chip *chip, u8 feature,
2172 const void *data)
2173{
2174 struct mtd_info *mtd = nand_to_mtd(chip);
2175 const u8 *params = data;
Miquel Raynal8878b122017-11-09 14:16:45 +01002176 int i, ret;
Boris Brezillon97d90da2017-11-30 18:01:29 +01002177
Miquel Raynal8878b122017-11-09 14:16:45 +01002178 if (chip->exec_op) {
2179 const struct nand_sdr_timings *sdr =
2180 nand_get_sdr_timings(&chip->data_interface);
2181 struct nand_op_instr instrs[] = {
2182 NAND_OP_CMD(NAND_CMD_SET_FEATURES, 0),
2183 NAND_OP_ADDR(1, &feature, PSEC_TO_NSEC(sdr->tADL_min)),
2184 NAND_OP_8BIT_DATA_OUT(ONFI_SUBFEATURE_PARAM_LEN, data,
2185 PSEC_TO_NSEC(sdr->tWB_max)),
2186 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tFEAT_max), 0),
2187 };
2188 struct nand_operation op = NAND_OPERATION(instrs);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002189
Boris Brezillon782d1962018-05-11 14:44:07 +02002190 return nand_exec_op(chip, &op);
Miquel Raynal8878b122017-11-09 14:16:45 +01002191 }
2192
Boris Brezillon782d1962018-05-11 14:44:07 +02002193 chip->cmdfunc(mtd, NAND_CMD_SET_FEATURES, feature, -1);
2194 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
2195 chip->write_byte(mtd, params[i]);
2196
2197 ret = chip->waitfunc(mtd, chip);
2198 if (ret < 0)
2199 return ret;
2200
2201 if (ret & NAND_STATUS_FAIL)
Boris Brezillon97d90da2017-11-30 18:01:29 +01002202 return -EIO;
2203
2204 return 0;
2205}
2206
2207/**
2208 * nand_get_features_op - Do a GET FEATURES operation
2209 * @chip: The NAND chip
2210 * @feature: feature id
2211 * @data: 4 bytes of data
2212 *
2213 * This function sends a GET FEATURES command and waits for the NAND to be
2214 * ready before returning.
2215 * This function does not select/unselect the CS line.
2216 *
2217 * Returns 0 on success, a negative error code otherwise.
2218 */
2219static int nand_get_features_op(struct nand_chip *chip, u8 feature,
2220 void *data)
2221{
2222 struct mtd_info *mtd = nand_to_mtd(chip);
2223 u8 *params = data;
2224 int i;
2225
Miquel Raynal8878b122017-11-09 14:16:45 +01002226 if (chip->exec_op) {
2227 const struct nand_sdr_timings *sdr =
2228 nand_get_sdr_timings(&chip->data_interface);
2229 struct nand_op_instr instrs[] = {
2230 NAND_OP_CMD(NAND_CMD_GET_FEATURES, 0),
2231 NAND_OP_ADDR(1, &feature, PSEC_TO_NSEC(sdr->tWB_max)),
2232 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tFEAT_max),
2233 PSEC_TO_NSEC(sdr->tRR_min)),
2234 NAND_OP_8BIT_DATA_IN(ONFI_SUBFEATURE_PARAM_LEN,
2235 data, 0),
2236 };
2237 struct nand_operation op = NAND_OPERATION(instrs);
2238
2239 return nand_exec_op(chip, &op);
2240 }
2241
Boris Brezillon97d90da2017-11-30 18:01:29 +01002242 chip->cmdfunc(mtd, NAND_CMD_GET_FEATURES, feature, -1);
2243 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
2244 params[i] = chip->read_byte(mtd);
2245
2246 return 0;
2247}
2248
2249/**
2250 * nand_reset_op - Do a reset operation
2251 * @chip: The NAND chip
2252 *
2253 * This function sends a RESET command and waits for the NAND to be ready
2254 * before returning.
2255 * This function does not select/unselect the CS line.
2256 *
2257 * Returns 0 on success, a negative error code otherwise.
2258 */
2259int nand_reset_op(struct nand_chip *chip)
2260{
2261 struct mtd_info *mtd = nand_to_mtd(chip);
2262
Miquel Raynal8878b122017-11-09 14:16:45 +01002263 if (chip->exec_op) {
2264 const struct nand_sdr_timings *sdr =
2265 nand_get_sdr_timings(&chip->data_interface);
2266 struct nand_op_instr instrs[] = {
2267 NAND_OP_CMD(NAND_CMD_RESET, PSEC_TO_NSEC(sdr->tWB_max)),
2268 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tRST_max), 0),
2269 };
2270 struct nand_operation op = NAND_OPERATION(instrs);
2271
2272 return nand_exec_op(chip, &op);
2273 }
2274
Boris Brezillon97d90da2017-11-30 18:01:29 +01002275 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2276
2277 return 0;
2278}
2279EXPORT_SYMBOL_GPL(nand_reset_op);
2280
2281/**
2282 * nand_read_data_op - Read data from the NAND
2283 * @chip: The NAND chip
2284 * @buf: buffer used to store the data
2285 * @len: length of the buffer
2286 * @force_8bit: force 8-bit bus access
2287 *
2288 * This function does a raw data read on the bus. Usually used after launching
2289 * another NAND operation like nand_read_page_op().
2290 * This function does not select/unselect the CS line.
2291 *
2292 * Returns 0 on success, a negative error code otherwise.
2293 */
2294int nand_read_data_op(struct nand_chip *chip, void *buf, unsigned int len,
2295 bool force_8bit)
2296{
2297 struct mtd_info *mtd = nand_to_mtd(chip);
2298
2299 if (!len || !buf)
2300 return -EINVAL;
2301
Miquel Raynal8878b122017-11-09 14:16:45 +01002302 if (chip->exec_op) {
2303 struct nand_op_instr instrs[] = {
2304 NAND_OP_DATA_IN(len, buf, 0),
2305 };
2306 struct nand_operation op = NAND_OPERATION(instrs);
2307
2308 instrs[0].ctx.data.force_8bit = force_8bit;
2309
2310 return nand_exec_op(chip, &op);
2311 }
2312
Boris Brezillon97d90da2017-11-30 18:01:29 +01002313 if (force_8bit) {
2314 u8 *p = buf;
2315 unsigned int i;
2316
2317 for (i = 0; i < len; i++)
2318 p[i] = chip->read_byte(mtd);
2319 } else {
2320 chip->read_buf(mtd, buf, len);
2321 }
2322
2323 return 0;
2324}
2325EXPORT_SYMBOL_GPL(nand_read_data_op);
2326
2327/**
2328 * nand_write_data_op - Write data from the NAND
2329 * @chip: The NAND chip
2330 * @buf: buffer containing the data to send on the bus
2331 * @len: length of the buffer
2332 * @force_8bit: force 8-bit bus access
2333 *
2334 * This function does a raw data write on the bus. Usually used after launching
2335 * another NAND operation like nand_write_page_begin_op().
2336 * This function does not select/unselect the CS line.
2337 *
2338 * Returns 0 on success, a negative error code otherwise.
2339 */
2340int nand_write_data_op(struct nand_chip *chip, const void *buf,
2341 unsigned int len, bool force_8bit)
2342{
2343 struct mtd_info *mtd = nand_to_mtd(chip);
2344
2345 if (!len || !buf)
2346 return -EINVAL;
2347
Miquel Raynal8878b122017-11-09 14:16:45 +01002348 if (chip->exec_op) {
2349 struct nand_op_instr instrs[] = {
2350 NAND_OP_DATA_OUT(len, buf, 0),
2351 };
2352 struct nand_operation op = NAND_OPERATION(instrs);
2353
2354 instrs[0].ctx.data.force_8bit = force_8bit;
2355
2356 return nand_exec_op(chip, &op);
2357 }
2358
Boris Brezillon97d90da2017-11-30 18:01:29 +01002359 if (force_8bit) {
2360 const u8 *p = buf;
2361 unsigned int i;
2362
2363 for (i = 0; i < len; i++)
2364 chip->write_byte(mtd, p[i]);
2365 } else {
2366 chip->write_buf(mtd, buf, len);
2367 }
2368
2369 return 0;
2370}
2371EXPORT_SYMBOL_GPL(nand_write_data_op);
2372
2373/**
Miquel Raynal8878b122017-11-09 14:16:45 +01002374 * struct nand_op_parser_ctx - Context used by the parser
2375 * @instrs: array of all the instructions that must be addressed
2376 * @ninstrs: length of the @instrs array
2377 * @subop: Sub-operation to be passed to the NAND controller
2378 *
2379 * This structure is used by the core to split NAND operations into
2380 * sub-operations that can be handled by the NAND controller.
2381 */
2382struct nand_op_parser_ctx {
2383 const struct nand_op_instr *instrs;
2384 unsigned int ninstrs;
2385 struct nand_subop subop;
2386};
2387
2388/**
2389 * nand_op_parser_must_split_instr - Checks if an instruction must be split
2390 * @pat: the parser pattern element that matches @instr
2391 * @instr: pointer to the instruction to check
2392 * @start_offset: this is an in/out parameter. If @instr has already been
2393 * split, then @start_offset is the offset from which to start
2394 * (either an address cycle or an offset in the data buffer).
2395 * Conversely, if the function returns true (ie. instr must be
2396 * split), this parameter is updated to point to the first
2397 * data/address cycle that has not been taken care of.
2398 *
2399 * Some NAND controllers are limited and cannot send X address cycles with a
2400 * unique operation, or cannot read/write more than Y bytes at the same time.
2401 * In this case, split the instruction that does not fit in a single
2402 * controller-operation into two or more chunks.
2403 *
2404 * Returns true if the instruction must be split, false otherwise.
2405 * The @start_offset parameter is also updated to the offset at which the next
2406 * bundle of instruction must start (if an address or a data instruction).
2407 */
2408static bool
2409nand_op_parser_must_split_instr(const struct nand_op_parser_pattern_elem *pat,
2410 const struct nand_op_instr *instr,
2411 unsigned int *start_offset)
2412{
2413 switch (pat->type) {
2414 case NAND_OP_ADDR_INSTR:
Miquel Raynalc1a72e22018-01-19 19:11:27 +01002415 if (!pat->ctx.addr.maxcycles)
Miquel Raynal8878b122017-11-09 14:16:45 +01002416 break;
2417
2418 if (instr->ctx.addr.naddrs - *start_offset >
Miquel Raynalc1a72e22018-01-19 19:11:27 +01002419 pat->ctx.addr.maxcycles) {
2420 *start_offset += pat->ctx.addr.maxcycles;
Miquel Raynal8878b122017-11-09 14:16:45 +01002421 return true;
2422 }
2423 break;
2424
2425 case NAND_OP_DATA_IN_INSTR:
2426 case NAND_OP_DATA_OUT_INSTR:
Miquel Raynalc1a72e22018-01-19 19:11:27 +01002427 if (!pat->ctx.data.maxlen)
Miquel Raynal8878b122017-11-09 14:16:45 +01002428 break;
2429
Miquel Raynalc1a72e22018-01-19 19:11:27 +01002430 if (instr->ctx.data.len - *start_offset >
2431 pat->ctx.data.maxlen) {
2432 *start_offset += pat->ctx.data.maxlen;
Miquel Raynal8878b122017-11-09 14:16:45 +01002433 return true;
2434 }
2435 break;
2436
2437 default:
2438 break;
2439 }
2440
2441 return false;
2442}
2443
2444/**
2445 * nand_op_parser_match_pat - Checks if a pattern matches the instructions
2446 * remaining in the parser context
2447 * @pat: the pattern to test
2448 * @ctx: the parser context structure to match with the pattern @pat
2449 *
2450 * Check if @pat matches the set or a sub-set of instructions remaining in @ctx.
2451 * Returns true if this is the case, false ortherwise. When true is returned,
2452 * @ctx->subop is updated with the set of instructions to be passed to the
2453 * controller driver.
2454 */
2455static bool
2456nand_op_parser_match_pat(const struct nand_op_parser_pattern *pat,
2457 struct nand_op_parser_ctx *ctx)
2458{
2459 unsigned int instr_offset = ctx->subop.first_instr_start_off;
2460 const struct nand_op_instr *end = ctx->instrs + ctx->ninstrs;
2461 const struct nand_op_instr *instr = ctx->subop.instrs;
2462 unsigned int i, ninstrs;
2463
2464 for (i = 0, ninstrs = 0; i < pat->nelems && instr < end; i++) {
2465 /*
2466 * The pattern instruction does not match the operation
2467 * instruction. If the instruction is marked optional in the
2468 * pattern definition, we skip the pattern element and continue
2469 * to the next one. If the element is mandatory, there's no
2470 * match and we can return false directly.
2471 */
2472 if (instr->type != pat->elems[i].type) {
2473 if (!pat->elems[i].optional)
2474 return false;
2475
2476 continue;
2477 }
2478
2479 /*
2480 * Now check the pattern element constraints. If the pattern is
2481 * not able to handle the whole instruction in a single step,
2482 * we have to split it.
2483 * The last_instr_end_off value comes back updated to point to
2484 * the position where we have to split the instruction (the
2485 * start of the next subop chunk).
2486 */
2487 if (nand_op_parser_must_split_instr(&pat->elems[i], instr,
2488 &instr_offset)) {
2489 ninstrs++;
2490 i++;
2491 break;
2492 }
2493
2494 instr++;
2495 ninstrs++;
2496 instr_offset = 0;
2497 }
2498
2499 /*
2500 * This can happen if all instructions of a pattern are optional.
2501 * Still, if there's not at least one instruction handled by this
2502 * pattern, this is not a match, and we should try the next one (if
2503 * any).
2504 */
2505 if (!ninstrs)
2506 return false;
2507
2508 /*
2509 * We had a match on the pattern head, but the pattern may be longer
2510 * than the instructions we're asked to execute. We need to make sure
2511 * there's no mandatory elements in the pattern tail.
2512 */
2513 for (; i < pat->nelems; i++) {
2514 if (!pat->elems[i].optional)
2515 return false;
2516 }
2517
2518 /*
2519 * We have a match: update the subop structure accordingly and return
2520 * true.
2521 */
2522 ctx->subop.ninstrs = ninstrs;
2523 ctx->subop.last_instr_end_off = instr_offset;
2524
2525 return true;
2526}
2527
2528#if IS_ENABLED(CONFIG_DYNAMIC_DEBUG) || defined(DEBUG)
2529static void nand_op_parser_trace(const struct nand_op_parser_ctx *ctx)
2530{
2531 const struct nand_op_instr *instr;
2532 char *prefix = " ";
2533 unsigned int i;
2534
2535 pr_debug("executing subop:\n");
2536
2537 for (i = 0; i < ctx->ninstrs; i++) {
2538 instr = &ctx->instrs[i];
2539
2540 if (instr == &ctx->subop.instrs[0])
2541 prefix = " ->";
2542
2543 switch (instr->type) {
2544 case NAND_OP_CMD_INSTR:
2545 pr_debug("%sCMD [0x%02x]\n", prefix,
2546 instr->ctx.cmd.opcode);
2547 break;
2548 case NAND_OP_ADDR_INSTR:
2549 pr_debug("%sADDR [%d cyc: %*ph]\n", prefix,
2550 instr->ctx.addr.naddrs,
2551 instr->ctx.addr.naddrs < 64 ?
2552 instr->ctx.addr.naddrs : 64,
2553 instr->ctx.addr.addrs);
2554 break;
2555 case NAND_OP_DATA_IN_INSTR:
2556 pr_debug("%sDATA_IN [%d B%s]\n", prefix,
2557 instr->ctx.data.len,
2558 instr->ctx.data.force_8bit ?
2559 ", force 8-bit" : "");
2560 break;
2561 case NAND_OP_DATA_OUT_INSTR:
2562 pr_debug("%sDATA_OUT [%d B%s]\n", prefix,
2563 instr->ctx.data.len,
2564 instr->ctx.data.force_8bit ?
2565 ", force 8-bit" : "");
2566 break;
2567 case NAND_OP_WAITRDY_INSTR:
2568 pr_debug("%sWAITRDY [max %d ms]\n", prefix,
2569 instr->ctx.waitrdy.timeout_ms);
2570 break;
2571 }
2572
2573 if (instr == &ctx->subop.instrs[ctx->subop.ninstrs - 1])
2574 prefix = " ";
2575 }
2576}
2577#else
2578static void nand_op_parser_trace(const struct nand_op_parser_ctx *ctx)
2579{
2580 /* NOP */
2581}
2582#endif
2583
2584/**
2585 * nand_op_parser_exec_op - exec_op parser
2586 * @chip: the NAND chip
2587 * @parser: patterns description provided by the controller driver
2588 * @op: the NAND operation to address
2589 * @check_only: when true, the function only checks if @op can be handled but
2590 * does not execute the operation
2591 *
2592 * Helper function designed to ease integration of NAND controller drivers that
2593 * only support a limited set of instruction sequences. The supported sequences
2594 * are described in @parser, and the framework takes care of splitting @op into
2595 * multiple sub-operations (if required) and pass them back to the ->exec()
2596 * callback of the matching pattern if @check_only is set to false.
2597 *
2598 * NAND controller drivers should call this function from their own ->exec_op()
2599 * implementation.
2600 *
2601 * Returns 0 on success, a negative error code otherwise. A failure can be
2602 * caused by an unsupported operation (none of the supported patterns is able
2603 * to handle the requested operation), or an error returned by one of the
2604 * matching pattern->exec() hook.
2605 */
2606int nand_op_parser_exec_op(struct nand_chip *chip,
2607 const struct nand_op_parser *parser,
2608 const struct nand_operation *op, bool check_only)
2609{
2610 struct nand_op_parser_ctx ctx = {
2611 .subop.instrs = op->instrs,
2612 .instrs = op->instrs,
2613 .ninstrs = op->ninstrs,
2614 };
2615 unsigned int i;
2616
2617 while (ctx.subop.instrs < op->instrs + op->ninstrs) {
2618 int ret;
2619
2620 for (i = 0; i < parser->npatterns; i++) {
2621 const struct nand_op_parser_pattern *pattern;
2622
2623 pattern = &parser->patterns[i];
2624 if (!nand_op_parser_match_pat(pattern, &ctx))
2625 continue;
2626
2627 nand_op_parser_trace(&ctx);
2628
2629 if (check_only)
2630 break;
2631
2632 ret = pattern->exec(chip, &ctx.subop);
2633 if (ret)
2634 return ret;
2635
2636 break;
2637 }
2638
2639 if (i == parser->npatterns) {
2640 pr_debug("->exec_op() parser: pattern not found!\n");
2641 return -ENOTSUPP;
2642 }
2643
2644 /*
2645 * Update the context structure by pointing to the start of the
2646 * next subop.
2647 */
2648 ctx.subop.instrs = ctx.subop.instrs + ctx.subop.ninstrs;
2649 if (ctx.subop.last_instr_end_off)
2650 ctx.subop.instrs -= 1;
2651
2652 ctx.subop.first_instr_start_off = ctx.subop.last_instr_end_off;
2653 }
2654
2655 return 0;
2656}
2657EXPORT_SYMBOL_GPL(nand_op_parser_exec_op);
2658
2659static bool nand_instr_is_data(const struct nand_op_instr *instr)
2660{
2661 return instr && (instr->type == NAND_OP_DATA_IN_INSTR ||
2662 instr->type == NAND_OP_DATA_OUT_INSTR);
2663}
2664
2665static bool nand_subop_instr_is_valid(const struct nand_subop *subop,
2666 unsigned int instr_idx)
2667{
2668 return subop && instr_idx < subop->ninstrs;
2669}
2670
2671static int nand_subop_get_start_off(const struct nand_subop *subop,
2672 unsigned int instr_idx)
2673{
2674 if (instr_idx)
2675 return 0;
2676
2677 return subop->first_instr_start_off;
2678}
2679
2680/**
2681 * nand_subop_get_addr_start_off - Get the start offset in an address array
2682 * @subop: The entire sub-operation
2683 * @instr_idx: Index of the instruction inside the sub-operation
2684 *
2685 * During driver development, one could be tempted to directly use the
2686 * ->addr.addrs field of address instructions. This is wrong as address
2687 * instructions might be split.
2688 *
2689 * Given an address instruction, returns the offset of the first cycle to issue.
2690 */
2691int nand_subop_get_addr_start_off(const struct nand_subop *subop,
2692 unsigned int instr_idx)
2693{
2694 if (!nand_subop_instr_is_valid(subop, instr_idx) ||
2695 subop->instrs[instr_idx].type != NAND_OP_ADDR_INSTR)
2696 return -EINVAL;
2697
2698 return nand_subop_get_start_off(subop, instr_idx);
2699}
2700EXPORT_SYMBOL_GPL(nand_subop_get_addr_start_off);
2701
2702/**
2703 * nand_subop_get_num_addr_cyc - Get the remaining address cycles to assert
2704 * @subop: The entire sub-operation
2705 * @instr_idx: Index of the instruction inside the sub-operation
2706 *
2707 * During driver development, one could be tempted to directly use the
2708 * ->addr->naddrs field of a data instruction. This is wrong as instructions
2709 * might be split.
2710 *
2711 * Given an address instruction, returns the number of address cycle to issue.
2712 */
2713int nand_subop_get_num_addr_cyc(const struct nand_subop *subop,
2714 unsigned int instr_idx)
2715{
2716 int start_off, end_off;
2717
2718 if (!nand_subop_instr_is_valid(subop, instr_idx) ||
2719 subop->instrs[instr_idx].type != NAND_OP_ADDR_INSTR)
2720 return -EINVAL;
2721
2722 start_off = nand_subop_get_addr_start_off(subop, instr_idx);
2723
2724 if (instr_idx == subop->ninstrs - 1 &&
2725 subop->last_instr_end_off)
2726 end_off = subop->last_instr_end_off;
2727 else
2728 end_off = subop->instrs[instr_idx].ctx.addr.naddrs;
2729
2730 return end_off - start_off;
2731}
2732EXPORT_SYMBOL_GPL(nand_subop_get_num_addr_cyc);
2733
2734/**
2735 * nand_subop_get_data_start_off - Get the start offset in a data array
2736 * @subop: The entire sub-operation
2737 * @instr_idx: Index of the instruction inside the sub-operation
2738 *
2739 * During driver development, one could be tempted to directly use the
2740 * ->data->buf.{in,out} field of data instructions. This is wrong as data
2741 * instructions might be split.
2742 *
2743 * Given a data instruction, returns the offset to start from.
2744 */
2745int nand_subop_get_data_start_off(const struct nand_subop *subop,
2746 unsigned int instr_idx)
2747{
2748 if (!nand_subop_instr_is_valid(subop, instr_idx) ||
2749 !nand_instr_is_data(&subop->instrs[instr_idx]))
2750 return -EINVAL;
2751
2752 return nand_subop_get_start_off(subop, instr_idx);
2753}
2754EXPORT_SYMBOL_GPL(nand_subop_get_data_start_off);
2755
2756/**
2757 * nand_subop_get_data_len - Get the number of bytes to retrieve
2758 * @subop: The entire sub-operation
2759 * @instr_idx: Index of the instruction inside the sub-operation
2760 *
2761 * During driver development, one could be tempted to directly use the
2762 * ->data->len field of a data instruction. This is wrong as data instructions
2763 * might be split.
2764 *
2765 * Returns the length of the chunk of data to send/receive.
2766 */
2767int nand_subop_get_data_len(const struct nand_subop *subop,
2768 unsigned int instr_idx)
2769{
2770 int start_off = 0, end_off;
2771
2772 if (!nand_subop_instr_is_valid(subop, instr_idx) ||
2773 !nand_instr_is_data(&subop->instrs[instr_idx]))
2774 return -EINVAL;
2775
2776 start_off = nand_subop_get_data_start_off(subop, instr_idx);
2777
2778 if (instr_idx == subop->ninstrs - 1 &&
2779 subop->last_instr_end_off)
2780 end_off = subop->last_instr_end_off;
2781 else
2782 end_off = subop->instrs[instr_idx].ctx.data.len;
2783
2784 return end_off - start_off;
2785}
2786EXPORT_SYMBOL_GPL(nand_subop_get_data_len);
2787
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788/**
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002789 * nand_reset - Reset and initialize a NAND device
2790 * @chip: The NAND chip
Boris Brezillon73f907f2016-10-24 16:46:20 +02002791 * @chipnr: Internal die id
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002792 *
Miquel Raynal17fa8042017-11-30 18:01:31 +01002793 * Save the timings data structure, then apply SDR timings mode 0 (see
2794 * nand_reset_data_interface for details), do the reset operation, and
2795 * apply back the previous timings.
2796 *
2797 * Returns 0 on success, a negative error code otherwise.
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002798 */
Boris Brezillon73f907f2016-10-24 16:46:20 +02002799int nand_reset(struct nand_chip *chip, int chipnr)
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002800{
2801 struct mtd_info *mtd = nand_to_mtd(chip);
Miquel Raynal17fa8042017-11-30 18:01:31 +01002802 struct nand_data_interface saved_data_intf = chip->data_interface;
Boris Brezillond8e725d2016-09-15 10:32:50 +02002803 int ret;
2804
Boris Brezillon104e4422017-03-16 09:35:58 +01002805 ret = nand_reset_data_interface(chip, chipnr);
Boris Brezillond8e725d2016-09-15 10:32:50 +02002806 if (ret)
2807 return ret;
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002808
Boris Brezillon73f907f2016-10-24 16:46:20 +02002809 /*
2810 * The CS line has to be released before we can apply the new NAND
2811 * interface settings, hence this weird ->select_chip() dance.
2812 */
2813 chip->select_chip(mtd, chipnr);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002814 ret = nand_reset_op(chip);
Boris Brezillon73f907f2016-10-24 16:46:20 +02002815 chip->select_chip(mtd, -1);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002816 if (ret)
2817 return ret;
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002818
Miquel Raynal107b7d62018-03-19 14:47:25 +01002819 /*
2820 * A nand_reset_data_interface() put both the NAND chip and the NAND
2821 * controller in timings mode 0. If the default mode for this chip is
2822 * also 0, no need to proceed to the change again. Plus, at probe time,
2823 * nand_setup_data_interface() uses ->set/get_features() which would
2824 * fail anyway as the parameter page is not available yet.
2825 */
2826 if (!chip->onfi_timing_mode_default)
2827 return 0;
2828
Miquel Raynal17fa8042017-11-30 18:01:31 +01002829 chip->data_interface = saved_data_intf;
Boris Brezillon104e4422017-03-16 09:35:58 +01002830 ret = nand_setup_data_interface(chip, chipnr);
Boris Brezillond8e725d2016-09-15 10:32:50 +02002831 if (ret)
2832 return ret;
2833
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002834 return 0;
2835}
Boris Brezillonb9bb9842017-10-05 18:53:19 +02002836EXPORT_SYMBOL_GPL(nand_reset);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002837
2838/**
Boris BREZILLON730a43f2015-09-03 18:03:38 +02002839 * nand_check_erased_buf - check if a buffer contains (almost) only 0xff data
2840 * @buf: buffer to test
2841 * @len: buffer length
2842 * @bitflips_threshold: maximum number of bitflips
2843 *
2844 * Check if a buffer contains only 0xff, which means the underlying region
2845 * has been erased and is ready to be programmed.
2846 * The bitflips_threshold specify the maximum number of bitflips before
2847 * considering the region is not erased.
2848 * Note: The logic of this function has been extracted from the memweight
2849 * implementation, except that nand_check_erased_buf function exit before
2850 * testing the whole buffer if the number of bitflips exceed the
2851 * bitflips_threshold value.
2852 *
2853 * Returns a positive number of bitflips less than or equal to
2854 * bitflips_threshold, or -ERROR_CODE for bitflips in excess of the
2855 * threshold.
2856 */
2857static int nand_check_erased_buf(void *buf, int len, int bitflips_threshold)
2858{
2859 const unsigned char *bitmap = buf;
2860 int bitflips = 0;
2861 int weight;
2862
2863 for (; len && ((uintptr_t)bitmap) % sizeof(long);
2864 len--, bitmap++) {
2865 weight = hweight8(*bitmap);
2866 bitflips += BITS_PER_BYTE - weight;
2867 if (unlikely(bitflips > bitflips_threshold))
2868 return -EBADMSG;
2869 }
2870
2871 for (; len >= sizeof(long);
2872 len -= sizeof(long), bitmap += sizeof(long)) {
Pavel Machek086567f2017-04-21 12:51:07 +02002873 unsigned long d = *((unsigned long *)bitmap);
2874 if (d == ~0UL)
2875 continue;
2876 weight = hweight_long(d);
Boris BREZILLON730a43f2015-09-03 18:03:38 +02002877 bitflips += BITS_PER_LONG - weight;
2878 if (unlikely(bitflips > bitflips_threshold))
2879 return -EBADMSG;
2880 }
2881
2882 for (; len > 0; len--, bitmap++) {
2883 weight = hweight8(*bitmap);
2884 bitflips += BITS_PER_BYTE - weight;
2885 if (unlikely(bitflips > bitflips_threshold))
2886 return -EBADMSG;
2887 }
2888
2889 return bitflips;
2890}
2891
2892/**
2893 * nand_check_erased_ecc_chunk - check if an ECC chunk contains (almost) only
2894 * 0xff data
2895 * @data: data buffer to test
2896 * @datalen: data length
2897 * @ecc: ECC buffer
2898 * @ecclen: ECC length
2899 * @extraoob: extra OOB buffer
2900 * @extraooblen: extra OOB length
2901 * @bitflips_threshold: maximum number of bitflips
2902 *
2903 * Check if a data buffer and its associated ECC and OOB data contains only
2904 * 0xff pattern, which means the underlying region has been erased and is
2905 * ready to be programmed.
2906 * The bitflips_threshold specify the maximum number of bitflips before
2907 * considering the region as not erased.
2908 *
2909 * Note:
2910 * 1/ ECC algorithms are working on pre-defined block sizes which are usually
2911 * different from the NAND page size. When fixing bitflips, ECC engines will
2912 * report the number of errors per chunk, and the NAND core infrastructure
2913 * expect you to return the maximum number of bitflips for the whole page.
2914 * This is why you should always use this function on a single chunk and
2915 * not on the whole page. After checking each chunk you should update your
2916 * max_bitflips value accordingly.
2917 * 2/ When checking for bitflips in erased pages you should not only check
2918 * the payload data but also their associated ECC data, because a user might
2919 * have programmed almost all bits to 1 but a few. In this case, we
2920 * shouldn't consider the chunk as erased, and checking ECC bytes prevent
2921 * this case.
2922 * 3/ The extraoob argument is optional, and should be used if some of your OOB
2923 * data are protected by the ECC engine.
2924 * It could also be used if you support subpages and want to attach some
2925 * extra OOB data to an ECC chunk.
2926 *
2927 * Returns a positive number of bitflips less than or equal to
2928 * bitflips_threshold, or -ERROR_CODE for bitflips in excess of the
2929 * threshold. In case of success, the passed buffers are filled with 0xff.
2930 */
2931int nand_check_erased_ecc_chunk(void *data, int datalen,
2932 void *ecc, int ecclen,
2933 void *extraoob, int extraooblen,
2934 int bitflips_threshold)
2935{
2936 int data_bitflips = 0, ecc_bitflips = 0, extraoob_bitflips = 0;
2937
2938 data_bitflips = nand_check_erased_buf(data, datalen,
2939 bitflips_threshold);
2940 if (data_bitflips < 0)
2941 return data_bitflips;
2942
2943 bitflips_threshold -= data_bitflips;
2944
2945 ecc_bitflips = nand_check_erased_buf(ecc, ecclen, bitflips_threshold);
2946 if (ecc_bitflips < 0)
2947 return ecc_bitflips;
2948
2949 bitflips_threshold -= ecc_bitflips;
2950
2951 extraoob_bitflips = nand_check_erased_buf(extraoob, extraooblen,
2952 bitflips_threshold);
2953 if (extraoob_bitflips < 0)
2954 return extraoob_bitflips;
2955
2956 if (data_bitflips)
2957 memset(data, 0xff, datalen);
2958
2959 if (ecc_bitflips)
2960 memset(ecc, 0xff, ecclen);
2961
2962 if (extraoob_bitflips)
2963 memset(extraoob, 0xff, extraooblen);
2964
2965 return data_bitflips + ecc_bitflips + extraoob_bitflips;
2966}
2967EXPORT_SYMBOL(nand_check_erased_ecc_chunk);
2968
2969/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002970 * nand_read_page_raw - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07002971 * @mtd: mtd info structure
2972 * @chip: nand chip info structure
2973 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07002974 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07002975 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08002976 *
Brian Norris7854d3f2011-06-23 14:12:08 -07002977 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002978 */
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02002979int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
2980 uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002981{
Boris Brezillon97d90da2017-11-30 18:01:29 +01002982 int ret;
2983
Boris Brezillon25f815f2017-11-30 18:01:30 +01002984 ret = nand_read_page_op(chip, page, 0, buf, mtd->writesize);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002985 if (ret)
2986 return ret;
2987
2988 if (oob_required) {
2989 ret = nand_read_data_op(chip, chip->oob_poi, mtd->oobsize,
2990 false);
2991 if (ret)
2992 return ret;
2993 }
2994
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002995 return 0;
2996}
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02002997EXPORT_SYMBOL(nand_read_page_raw);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002998
2999/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003000 * nand_read_page_raw_syndrome - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07003001 * @mtd: mtd info structure
3002 * @chip: nand chip info structure
3003 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07003004 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07003005 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08003006 *
3007 * We need a special oob layout and handling even when OOB isn't used.
3008 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003009static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07003010 struct nand_chip *chip, uint8_t *buf,
3011 int oob_required, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08003012{
3013 int eccsize = chip->ecc.size;
3014 int eccbytes = chip->ecc.bytes;
3015 uint8_t *oob = chip->oob_poi;
Boris Brezillon97d90da2017-11-30 18:01:29 +01003016 int steps, size, ret;
David Brownell52ff49d2009-03-04 12:01:36 -08003017
Boris Brezillon25f815f2017-11-30 18:01:30 +01003018 ret = nand_read_page_op(chip, page, 0, NULL, 0);
3019 if (ret)
3020 return ret;
David Brownell52ff49d2009-03-04 12:01:36 -08003021
3022 for (steps = chip->ecc.steps; steps > 0; steps--) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003023 ret = nand_read_data_op(chip, buf, eccsize, false);
3024 if (ret)
3025 return ret;
3026
David Brownell52ff49d2009-03-04 12:01:36 -08003027 buf += eccsize;
3028
3029 if (chip->ecc.prepad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003030 ret = nand_read_data_op(chip, oob, chip->ecc.prepad,
3031 false);
3032 if (ret)
3033 return ret;
3034
David Brownell52ff49d2009-03-04 12:01:36 -08003035 oob += chip->ecc.prepad;
3036 }
3037
Boris Brezillon97d90da2017-11-30 18:01:29 +01003038 ret = nand_read_data_op(chip, oob, eccbytes, false);
3039 if (ret)
3040 return ret;
3041
David Brownell52ff49d2009-03-04 12:01:36 -08003042 oob += eccbytes;
3043
3044 if (chip->ecc.postpad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003045 ret = nand_read_data_op(chip, oob, chip->ecc.postpad,
3046 false);
3047 if (ret)
3048 return ret;
3049
David Brownell52ff49d2009-03-04 12:01:36 -08003050 oob += chip->ecc.postpad;
3051 }
3052 }
3053
3054 size = mtd->oobsize - (oob - chip->oob_poi);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003055 if (size) {
3056 ret = nand_read_data_op(chip, oob, size, false);
3057 if (ret)
3058 return ret;
3059 }
David Brownell52ff49d2009-03-04 12:01:36 -08003060
3061 return 0;
3062}
3063
3064/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003065 * nand_read_page_swecc - [REPLACEABLE] software ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003066 * @mtd: mtd info structure
3067 * @chip: nand chip info structure
3068 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07003069 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07003070 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00003071 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003072static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07003073 uint8_t *buf, int oob_required, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003074{
Boris Brezillon846031d2016-02-03 20:11:00 +01003075 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003076 int eccbytes = chip->ecc.bytes;
3077 int eccsteps = chip->ecc.steps;
3078 uint8_t *p = buf;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003079 uint8_t *ecc_calc = chip->ecc.calc_buf;
3080 uint8_t *ecc_code = chip->ecc.code_buf;
Mike Dunn3f91e942012-04-25 12:06:09 -07003081 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003082
Brian Norris1fbb9382012-05-02 10:14:55 -07003083 chip->ecc.read_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003084
3085 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
3086 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
3087
Boris Brezillon846031d2016-02-03 20:11:00 +01003088 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
3089 chip->ecc.total);
3090 if (ret)
3091 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003092
3093 eccsteps = chip->ecc.steps;
3094 p = buf;
3095
3096 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3097 int stat;
3098
3099 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07003100 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003101 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07003102 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003103 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07003104 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3105 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003106 }
Mike Dunn3f91e942012-04-25 12:06:09 -07003107 return max_bitflips;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01003108}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109
Linus Torvalds1da177e2005-04-16 15:20:36 -07003110/**
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05303111 * nand_read_subpage - [REPLACEABLE] ECC based sub-page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003112 * @mtd: mtd info structure
3113 * @chip: nand chip info structure
3114 * @data_offs: offset of requested data within the page
3115 * @readlen: data length
3116 * @bufpoi: buffer to store read data
Huang Shijiee004deb2014-01-03 11:01:40 +08003117 * @page: page number to read
Alexey Korolev3d459552008-05-15 17:23:18 +01003118 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003119static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08003120 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi,
3121 int page)
Alexey Korolev3d459552008-05-15 17:23:18 +01003122{
Boris Brezillon846031d2016-02-03 20:11:00 +01003123 int start_step, end_step, num_steps, ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003124 uint8_t *p;
3125 int data_col_addr, i, gaps = 0;
3126 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
3127 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Boris Brezillon846031d2016-02-03 20:11:00 +01003128 int index, section = 0;
Mike Dunn3f91e942012-04-25 12:06:09 -07003129 unsigned int max_bitflips = 0;
Boris Brezillon846031d2016-02-03 20:11:00 +01003130 struct mtd_oob_region oobregion = { };
Alexey Korolev3d459552008-05-15 17:23:18 +01003131
Brian Norris7854d3f2011-06-23 14:12:08 -07003132 /* Column address within the page aligned to ECC size (256bytes) */
Alexey Korolev3d459552008-05-15 17:23:18 +01003133 start_step = data_offs / chip->ecc.size;
3134 end_step = (data_offs + readlen - 1) / chip->ecc.size;
3135 num_steps = end_step - start_step + 1;
Ron4a4163ca2014-03-16 04:01:07 +10303136 index = start_step * chip->ecc.bytes;
Alexey Korolev3d459552008-05-15 17:23:18 +01003137
Brian Norris8b6e50c2011-05-25 14:59:01 -07003138 /* Data size aligned to ECC ecc.size */
Alexey Korolev3d459552008-05-15 17:23:18 +01003139 datafrag_len = num_steps * chip->ecc.size;
3140 eccfrag_len = num_steps * chip->ecc.bytes;
3141
3142 data_col_addr = start_step * chip->ecc.size;
3143 /* If we read not a page aligned data */
Alexey Korolev3d459552008-05-15 17:23:18 +01003144 p = bufpoi + data_col_addr;
Boris Brezillon25f815f2017-11-30 18:01:30 +01003145 ret = nand_read_page_op(chip, page, data_col_addr, p, datafrag_len);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003146 if (ret)
3147 return ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003148
Brian Norris8b6e50c2011-05-25 14:59:01 -07003149 /* Calculate ECC */
Alexey Korolev3d459552008-05-15 17:23:18 +01003150 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003151 chip->ecc.calculate(mtd, p, &chip->ecc.calc_buf[i]);
Alexey Korolev3d459552008-05-15 17:23:18 +01003152
Brian Norris8b6e50c2011-05-25 14:59:01 -07003153 /*
3154 * The performance is faster if we position offsets according to
Brian Norris7854d3f2011-06-23 14:12:08 -07003155 * ecc.pos. Let's make sure that there are no gaps in ECC positions.
Brian Norris8b6e50c2011-05-25 14:59:01 -07003156 */
Boris Brezillon846031d2016-02-03 20:11:00 +01003157 ret = mtd_ooblayout_find_eccregion(mtd, index, &section, &oobregion);
3158 if (ret)
3159 return ret;
3160
3161 if (oobregion.length < eccfrag_len)
3162 gaps = 1;
3163
Alexey Korolev3d459552008-05-15 17:23:18 +01003164 if (gaps) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003165 ret = nand_change_read_column_op(chip, mtd->writesize,
3166 chip->oob_poi, mtd->oobsize,
3167 false);
3168 if (ret)
3169 return ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003170 } else {
Brian Norris8b6e50c2011-05-25 14:59:01 -07003171 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07003172 * Send the command to read the particular ECC bytes take care
Brian Norris8b6e50c2011-05-25 14:59:01 -07003173 * about buswidth alignment in read_buf.
3174 */
Boris Brezillon846031d2016-02-03 20:11:00 +01003175 aligned_pos = oobregion.offset & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01003176 aligned_len = eccfrag_len;
Boris Brezillon846031d2016-02-03 20:11:00 +01003177 if (oobregion.offset & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01003178 aligned_len++;
Boris Brezillon846031d2016-02-03 20:11:00 +01003179 if ((oobregion.offset + (num_steps * chip->ecc.bytes)) &
3180 (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01003181 aligned_len++;
3182
Boris Brezillon97d90da2017-11-30 18:01:29 +01003183 ret = nand_change_read_column_op(chip,
3184 mtd->writesize + aligned_pos,
3185 &chip->oob_poi[aligned_pos],
3186 aligned_len, false);
3187 if (ret)
3188 return ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003189 }
3190
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003191 ret = mtd_ooblayout_get_eccbytes(mtd, chip->ecc.code_buf,
Boris Brezillon846031d2016-02-03 20:11:00 +01003192 chip->oob_poi, index, eccfrag_len);
3193 if (ret)
3194 return ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003195
3196 p = bufpoi + data_col_addr;
3197 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
3198 int stat;
3199
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003200 stat = chip->ecc.correct(mtd, p, &chip->ecc.code_buf[i],
3201 &chip->ecc.calc_buf[i]);
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003202 if (stat == -EBADMSG &&
3203 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
3204 /* check for empty pages with bitflips */
3205 stat = nand_check_erased_ecc_chunk(p, chip->ecc.size,
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003206 &chip->ecc.code_buf[i],
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003207 chip->ecc.bytes,
3208 NULL, 0,
3209 chip->ecc.strength);
3210 }
3211
Mike Dunn3f91e942012-04-25 12:06:09 -07003212 if (stat < 0) {
Alexey Korolev3d459552008-05-15 17:23:18 +01003213 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07003214 } else {
Alexey Korolev3d459552008-05-15 17:23:18 +01003215 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07003216 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3217 }
Alexey Korolev3d459552008-05-15 17:23:18 +01003218 }
Mike Dunn3f91e942012-04-25 12:06:09 -07003219 return max_bitflips;
Alexey Korolev3d459552008-05-15 17:23:18 +01003220}
3221
3222/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003223 * nand_read_page_hwecc - [REPLACEABLE] hardware ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003224 * @mtd: mtd info structure
3225 * @chip: nand chip info structure
3226 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07003227 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07003228 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003229 *
Brian Norris7854d3f2011-06-23 14:12:08 -07003230 * Not for syndrome calculating ECC controllers which need a special oob layout.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003231 */
3232static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07003233 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003234{
Boris Brezillon846031d2016-02-03 20:11:00 +01003235 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003236 int eccbytes = chip->ecc.bytes;
3237 int eccsteps = chip->ecc.steps;
3238 uint8_t *p = buf;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003239 uint8_t *ecc_calc = chip->ecc.calc_buf;
3240 uint8_t *ecc_code = chip->ecc.code_buf;
Mike Dunn3f91e942012-04-25 12:06:09 -07003241 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003242
Boris Brezillon25f815f2017-11-30 18:01:30 +01003243 ret = nand_read_page_op(chip, page, 0, NULL, 0);
3244 if (ret)
3245 return ret;
3246
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003247 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3248 chip->ecc.hwctl(mtd, NAND_ECC_READ);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003249
3250 ret = nand_read_data_op(chip, p, eccsize, false);
3251 if (ret)
3252 return ret;
3253
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003254 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
3255 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01003256
3257 ret = nand_read_data_op(chip, chip->oob_poi, mtd->oobsize, false);
3258 if (ret)
3259 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003260
Boris Brezillon846031d2016-02-03 20:11:00 +01003261 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
3262 chip->ecc.total);
3263 if (ret)
3264 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003265
3266 eccsteps = chip->ecc.steps;
3267 p = buf;
3268
3269 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3270 int stat;
3271
3272 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003273 if (stat == -EBADMSG &&
3274 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
3275 /* check for empty pages with bitflips */
3276 stat = nand_check_erased_ecc_chunk(p, eccsize,
3277 &ecc_code[i], eccbytes,
3278 NULL, 0,
3279 chip->ecc.strength);
3280 }
3281
Mike Dunn3f91e942012-04-25 12:06:09 -07003282 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003283 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07003284 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003285 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07003286 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3287 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003288 }
Mike Dunn3f91e942012-04-25 12:06:09 -07003289 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003290}
3291
3292/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003293 * nand_read_page_hwecc_oob_first - [REPLACEABLE] hw ecc, read oob first
Brian Norris8b6e50c2011-05-25 14:59:01 -07003294 * @mtd: mtd info structure
3295 * @chip: nand chip info structure
3296 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07003297 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07003298 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003299 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003300 * Hardware ECC for large page chips, require OOB to be read first. For this
3301 * ECC mode, the write_page method is re-used from ECC_HW. These methods
3302 * read/write ECC from the OOB area, unlike the ECC_HW_SYNDROME support with
3303 * multiple ECC steps, follows the "infix ECC" scheme and reads/writes ECC from
3304 * the data area, by overwriting the NAND manufacturer bad block markings.
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003305 */
3306static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07003307 struct nand_chip *chip, uint8_t *buf, int oob_required, int page)
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003308{
Boris Brezillon846031d2016-02-03 20:11:00 +01003309 int i, eccsize = chip->ecc.size, ret;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003310 int eccbytes = chip->ecc.bytes;
3311 int eccsteps = chip->ecc.steps;
3312 uint8_t *p = buf;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003313 uint8_t *ecc_code = chip->ecc.code_buf;
3314 uint8_t *ecc_calc = chip->ecc.calc_buf;
Mike Dunn3f91e942012-04-25 12:06:09 -07003315 unsigned int max_bitflips = 0;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003316
3317 /* Read the OOB area first */
Boris Brezillon97d90da2017-11-30 18:01:29 +01003318 ret = nand_read_oob_op(chip, page, 0, chip->oob_poi, mtd->oobsize);
3319 if (ret)
3320 return ret;
3321
3322 ret = nand_read_page_op(chip, page, 0, NULL, 0);
3323 if (ret)
3324 return ret;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003325
Boris Brezillon846031d2016-02-03 20:11:00 +01003326 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
3327 chip->ecc.total);
3328 if (ret)
3329 return ret;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003330
3331 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3332 int stat;
3333
3334 chip->ecc.hwctl(mtd, NAND_ECC_READ);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003335
3336 ret = nand_read_data_op(chip, p, eccsize, false);
3337 if (ret)
3338 return ret;
3339
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003340 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
3341
3342 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003343 if (stat == -EBADMSG &&
3344 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
3345 /* check for empty pages with bitflips */
3346 stat = nand_check_erased_ecc_chunk(p, eccsize,
3347 &ecc_code[i], eccbytes,
3348 NULL, 0,
3349 chip->ecc.strength);
3350 }
3351
Mike Dunn3f91e942012-04-25 12:06:09 -07003352 if (stat < 0) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003353 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07003354 } else {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003355 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07003356 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3357 }
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003358 }
Mike Dunn3f91e942012-04-25 12:06:09 -07003359 return max_bitflips;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003360}
3361
3362/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003363 * nand_read_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page read
Brian Norris8b6e50c2011-05-25 14:59:01 -07003364 * @mtd: mtd info structure
3365 * @chip: nand chip info structure
3366 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07003367 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07003368 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003369 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003370 * The hw generator calculates the error syndrome automatically. Therefore we
3371 * need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003372 */
3373static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07003374 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003375{
Boris Brezillon97d90da2017-11-30 18:01:29 +01003376 int ret, i, eccsize = chip->ecc.size;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003377 int eccbytes = chip->ecc.bytes;
3378 int eccsteps = chip->ecc.steps;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003379 int eccpadbytes = eccbytes + chip->ecc.prepad + chip->ecc.postpad;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003380 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003381 uint8_t *oob = chip->oob_poi;
Mike Dunn3f91e942012-04-25 12:06:09 -07003382 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003383
Boris Brezillon25f815f2017-11-30 18:01:30 +01003384 ret = nand_read_page_op(chip, page, 0, NULL, 0);
3385 if (ret)
3386 return ret;
3387
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003388 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3389 int stat;
3390
3391 chip->ecc.hwctl(mtd, NAND_ECC_READ);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003392
3393 ret = nand_read_data_op(chip, p, eccsize, false);
3394 if (ret)
3395 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003396
3397 if (chip->ecc.prepad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003398 ret = nand_read_data_op(chip, oob, chip->ecc.prepad,
3399 false);
3400 if (ret)
3401 return ret;
3402
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003403 oob += chip->ecc.prepad;
3404 }
3405
3406 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003407
3408 ret = nand_read_data_op(chip, oob, eccbytes, false);
3409 if (ret)
3410 return ret;
3411
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003412 stat = chip->ecc.correct(mtd, p, oob, NULL);
3413
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003414 oob += eccbytes;
3415
3416 if (chip->ecc.postpad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003417 ret = nand_read_data_op(chip, oob, chip->ecc.postpad,
3418 false);
3419 if (ret)
3420 return ret;
3421
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003422 oob += chip->ecc.postpad;
3423 }
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003424
3425 if (stat == -EBADMSG &&
3426 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
3427 /* check for empty pages with bitflips */
3428 stat = nand_check_erased_ecc_chunk(p, chip->ecc.size,
3429 oob - eccpadbytes,
3430 eccpadbytes,
3431 NULL, 0,
3432 chip->ecc.strength);
3433 }
3434
3435 if (stat < 0) {
3436 mtd->ecc_stats.failed++;
3437 } else {
3438 mtd->ecc_stats.corrected += stat;
3439 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3440 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003441 }
3442
3443 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04003444 i = mtd->oobsize - (oob - chip->oob_poi);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003445 if (i) {
3446 ret = nand_read_data_op(chip, oob, i, false);
3447 if (ret)
3448 return ret;
3449 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003450
Mike Dunn3f91e942012-04-25 12:06:09 -07003451 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003452}
3453
3454/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003455 * nand_transfer_oob - [INTERN] Transfer oob to client buffer
Boris Brezillon846031d2016-02-03 20:11:00 +01003456 * @mtd: mtd info structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07003457 * @oob: oob destination address
3458 * @ops: oob ops structure
3459 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003460 */
Boris Brezillon846031d2016-02-03 20:11:00 +01003461static uint8_t *nand_transfer_oob(struct mtd_info *mtd, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03003462 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003463{
Boris Brezillon846031d2016-02-03 20:11:00 +01003464 struct nand_chip *chip = mtd_to_nand(mtd);
3465 int ret;
3466
Florian Fainellif8ac0412010-09-07 13:23:43 +02003467 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003468
Brian Norris0612b9d2011-08-30 18:45:40 -07003469 case MTD_OPS_PLACE_OOB:
3470 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003471 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
3472 return oob + len;
3473
Boris Brezillon846031d2016-02-03 20:11:00 +01003474 case MTD_OPS_AUTO_OOB:
3475 ret = mtd_ooblayout_get_databytes(mtd, oob, chip->oob_poi,
3476 ops->ooboffs, len);
3477 BUG_ON(ret);
3478 return oob + len;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003479
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003480 default:
3481 BUG();
3482 }
3483 return NULL;
3484}
3485
3486/**
Brian Norrisba84fb52014-01-03 15:13:33 -08003487 * nand_setup_read_retry - [INTERN] Set the READ RETRY mode
3488 * @mtd: MTD device structure
3489 * @retry_mode: the retry mode to use
3490 *
3491 * Some vendors supply a special command to shift the Vt threshold, to be used
3492 * when there are too many bitflips in a page (i.e., ECC error). After setting
3493 * a new threshold, the host should retry reading the page.
3494 */
3495static int nand_setup_read_retry(struct mtd_info *mtd, int retry_mode)
3496{
Boris BREZILLON862eba52015-12-01 12:03:03 +01003497 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norrisba84fb52014-01-03 15:13:33 -08003498
3499 pr_debug("setting READ RETRY mode %d\n", retry_mode);
3500
3501 if (retry_mode >= chip->read_retries)
3502 return -EINVAL;
3503
3504 if (!chip->setup_read_retry)
3505 return -EOPNOTSUPP;
3506
3507 return chip->setup_read_retry(mtd, retry_mode);
3508}
3509
3510/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003511 * nand_do_read_ops - [INTERN] Read data with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07003512 * @mtd: MTD device structure
3513 * @from: offset to read from
3514 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00003515 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003516 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00003517 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003518static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
3519 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00003520{
Brian Norrise47f3db2012-05-02 10:14:56 -07003521 int chipnr, page, realpage, col, bytes, aligned, oob_required;
Boris BREZILLON862eba52015-12-01 12:03:03 +01003522 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003523 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003524 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03003525 uint32_t oobreadlen = ops->ooblen;
Boris BREZILLON29f10582016-03-07 10:46:52 +01003526 uint32_t max_oobsize = mtd_oobavail(mtd, ops);
Maxim Levitsky9aca3342010-02-22 20:39:35 +02003527
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003528 uint8_t *bufpoi, *oob, *buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04003529 int use_bufpoi;
Mike Dunnedbc45402012-04-25 12:06:11 -07003530 unsigned int max_bitflips = 0;
Brian Norrisba84fb52014-01-03 15:13:33 -08003531 int retry_mode = 0;
Brian Norrisb72f3df2013-12-03 11:04:14 -08003532 bool ecc_fail = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003533
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003534 chipnr = (int)(from >> chip->chip_shift);
3535 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003536
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003537 realpage = (int)(from >> chip->page_shift);
3538 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003540 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003541
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003542 buf = ops->datbuf;
3543 oob = ops->oobbuf;
Brian Norrise47f3db2012-05-02 10:14:56 -07003544 oob_required = oob ? 1 : 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003545
Florian Fainellif8ac0412010-09-07 13:23:43 +02003546 while (1) {
Brian Norrisb72f3df2013-12-03 11:04:14 -08003547 unsigned int ecc_failures = mtd->ecc_stats.failed;
3548
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003549 bytes = min(mtd->writesize - col, readlen);
3550 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003551
Kamal Dasu66507c72014-05-01 20:51:19 -04003552 if (!aligned)
3553 use_bufpoi = 1;
3554 else if (chip->options & NAND_USE_BOUNCE_BUFFER)
Masahiro Yamada477544c2017-03-30 17:15:05 +09003555 use_bufpoi = !virt_addr_valid(buf) ||
3556 !IS_ALIGNED((unsigned long)buf,
3557 chip->buf_align);
Kamal Dasu66507c72014-05-01 20:51:19 -04003558 else
3559 use_bufpoi = 0;
3560
Brian Norris8b6e50c2011-05-25 14:59:01 -07003561 /* Is the current page in the buffer? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003562 if (realpage != chip->pagebuf || oob) {
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003563 bufpoi = use_bufpoi ? chip->data_buf : buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04003564
3565 if (use_bufpoi && aligned)
3566 pr_debug("%s: using read bounce buffer for buf@%p\n",
3567 __func__, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003568
Brian Norrisba84fb52014-01-03 15:13:33 -08003569read_retry:
Mike Dunnedbc45402012-04-25 12:06:11 -07003570 /*
3571 * Now read the page into the buffer. Absent an error,
3572 * the read methods return max bitflips per ecc step.
3573 */
Brian Norris0612b9d2011-08-30 18:45:40 -07003574 if (unlikely(ops->mode == MTD_OPS_RAW))
Brian Norris1fbb9382012-05-02 10:14:55 -07003575 ret = chip->ecc.read_page_raw(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07003576 oob_required,
3577 page);
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05003578 else if (!aligned && NAND_HAS_SUBPAGE_READ(chip) &&
3579 !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003580 ret = chip->ecc.read_subpage(mtd, chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08003581 col, bytes, bufpoi,
3582 page);
David Woodhouse956e9442006-09-25 17:12:39 +01003583 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07003584 ret = chip->ecc.read_page(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07003585 oob_required, page);
Brian Norris6d77b9d2011-09-07 13:13:40 -07003586 if (ret < 0) {
Kamal Dasu66507c72014-05-01 20:51:19 -04003587 if (use_bufpoi)
Brian Norris6d77b9d2011-09-07 13:13:40 -07003588 /* Invalidate page cache */
3589 chip->pagebuf = -1;
David Woodhousee0c7d762006-05-13 18:07:53 +01003590 break;
Brian Norris6d77b9d2011-09-07 13:13:40 -07003591 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003592
3593 /* Transfer not aligned data */
Kamal Dasu66507c72014-05-01 20:51:19 -04003594 if (use_bufpoi) {
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05003595 if (!NAND_HAS_SUBPAGE_READ(chip) && !oob &&
Brian Norrisb72f3df2013-12-03 11:04:14 -08003596 !(mtd->ecc_stats.failed - ecc_failures) &&
Mike Dunnedbc45402012-04-25 12:06:11 -07003597 (ops->mode != MTD_OPS_RAW)) {
Alexey Korolev3d459552008-05-15 17:23:18 +01003598 chip->pagebuf = realpage;
Mike Dunnedbc45402012-04-25 12:06:11 -07003599 chip->pagebuf_bitflips = ret;
3600 } else {
Brian Norris6d77b9d2011-09-07 13:13:40 -07003601 /* Invalidate page cache */
3602 chip->pagebuf = -1;
Mike Dunnedbc45402012-04-25 12:06:11 -07003603 }
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003604 memcpy(buf, chip->data_buf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003605 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003606
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003607 if (unlikely(oob)) {
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02003608 int toread = min(oobreadlen, max_oobsize);
3609
3610 if (toread) {
Boris Brezillon846031d2016-02-03 20:11:00 +01003611 oob = nand_transfer_oob(mtd,
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02003612 oob, ops, toread);
3613 oobreadlen -= toread;
3614 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003615 }
Brian Norris5bc7c332013-03-13 09:51:31 -07003616
3617 if (chip->options & NAND_NEED_READRDY) {
3618 /* Apply delay or wait for ready/busy pin */
3619 if (!chip->dev_ready)
3620 udelay(chip->chip_delay);
3621 else
3622 nand_wait_ready(mtd);
3623 }
Brian Norrisb72f3df2013-12-03 11:04:14 -08003624
Brian Norrisba84fb52014-01-03 15:13:33 -08003625 if (mtd->ecc_stats.failed - ecc_failures) {
Brian Norris28fa65e2014-02-12 16:08:28 -08003626 if (retry_mode + 1 < chip->read_retries) {
Brian Norrisba84fb52014-01-03 15:13:33 -08003627 retry_mode++;
3628 ret = nand_setup_read_retry(mtd,
3629 retry_mode);
3630 if (ret < 0)
3631 break;
3632
3633 /* Reset failures; retry */
3634 mtd->ecc_stats.failed = ecc_failures;
3635 goto read_retry;
3636 } else {
3637 /* No more retry modes; real failure */
3638 ecc_fail = true;
3639 }
3640 }
3641
3642 buf += bytes;
Masahiro Yamada07604682017-03-30 15:45:47 +09003643 max_bitflips = max_t(unsigned int, max_bitflips, ret);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003644 } else {
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003645 memcpy(buf, chip->data_buf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003646 buf += bytes;
Mike Dunnedbc45402012-04-25 12:06:11 -07003647 max_bitflips = max_t(unsigned int, max_bitflips,
3648 chip->pagebuf_bitflips);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003649 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003650
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003651 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003652
Brian Norrisba84fb52014-01-03 15:13:33 -08003653 /* Reset to retry mode 0 */
3654 if (retry_mode) {
3655 ret = nand_setup_read_retry(mtd, 0);
3656 if (ret < 0)
3657 break;
3658 retry_mode = 0;
3659 }
3660
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003661 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003662 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003663
Brian Norris8b6e50c2011-05-25 14:59:01 -07003664 /* For subsequent reads align to page boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003665 col = 0;
3666 /* Increment page address */
3667 realpage++;
3668
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003669 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003670 /* Check, if we cross a chip boundary */
3671 if (!page) {
3672 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003673 chip->select_chip(mtd, -1);
3674 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003675 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003676 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08003677 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003678
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003679 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03003680 if (oob)
3681 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003682
Mike Dunn3f91e942012-04-25 12:06:09 -07003683 if (ret < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003684 return ret;
3685
Brian Norrisb72f3df2013-12-03 11:04:14 -08003686 if (ecc_fail)
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02003687 return -EBADMSG;
3688
Mike Dunnedbc45402012-04-25 12:06:11 -07003689 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003690}
3691
3692/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003693 * nand_read_oob_std - [REPLACEABLE] the most common OOB data read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003694 * @mtd: mtd info structure
3695 * @chip: nand chip info structure
3696 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003697 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003698int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003699{
Boris Brezillon97d90da2017-11-30 18:01:29 +01003700 return nand_read_oob_op(chip, page, 0, chip->oob_poi, mtd->oobsize);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003701}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003702EXPORT_SYMBOL(nand_read_oob_std);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003703
3704/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003705 * nand_read_oob_syndrome - [REPLACEABLE] OOB data read function for HW ECC
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003706 * with syndromes
Brian Norris8b6e50c2011-05-25 14:59:01 -07003707 * @mtd: mtd info structure
3708 * @chip: nand chip info structure
3709 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003710 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003711int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
3712 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003713{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003714 int length = mtd->oobsize;
3715 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
3716 int eccsize = chip->ecc.size;
Baruch Siach2ea69d22015-01-22 15:23:05 +02003717 uint8_t *bufpoi = chip->oob_poi;
Boris Brezillon97d90da2017-11-30 18:01:29 +01003718 int i, toread, sndrnd = 0, pos, ret;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003719
Boris Brezillon97d90da2017-11-30 18:01:29 +01003720 ret = nand_read_page_op(chip, page, chip->ecc.size, NULL, 0);
3721 if (ret)
3722 return ret;
3723
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003724 for (i = 0; i < chip->ecc.steps; i++) {
3725 if (sndrnd) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003726 int ret;
3727
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003728 pos = eccsize + i * (eccsize + chunk);
3729 if (mtd->writesize > 512)
Boris Brezillon97d90da2017-11-30 18:01:29 +01003730 ret = nand_change_read_column_op(chip, pos,
3731 NULL, 0,
3732 false);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003733 else
Boris Brezillon97d90da2017-11-30 18:01:29 +01003734 ret = nand_read_page_op(chip, page, pos, NULL,
3735 0);
3736
3737 if (ret)
3738 return ret;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003739 } else
3740 sndrnd = 1;
3741 toread = min_t(int, length, chunk);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003742
3743 ret = nand_read_data_op(chip, bufpoi, toread, false);
3744 if (ret)
3745 return ret;
3746
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003747 bufpoi += toread;
3748 length -= toread;
3749 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01003750 if (length > 0) {
3751 ret = nand_read_data_op(chip, bufpoi, length, false);
3752 if (ret)
3753 return ret;
3754 }
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003755
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03003756 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003757}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003758EXPORT_SYMBOL(nand_read_oob_syndrome);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003759
3760/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003761 * nand_write_oob_std - [REPLACEABLE] the most common OOB data write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003762 * @mtd: mtd info structure
3763 * @chip: nand chip info structure
3764 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003765 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003766int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003767{
Boris Brezillon97d90da2017-11-30 18:01:29 +01003768 return nand_prog_page_op(chip, page, mtd->writesize, chip->oob_poi,
3769 mtd->oobsize);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003770}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003771EXPORT_SYMBOL(nand_write_oob_std);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003772
3773/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003774 * nand_write_oob_syndrome - [REPLACEABLE] OOB data write function for HW ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07003775 * with syndrome - only for large page flash
3776 * @mtd: mtd info structure
3777 * @chip: nand chip info structure
3778 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003779 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003780int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
3781 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003782{
3783 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
3784 int eccsize = chip->ecc.size, length = mtd->oobsize;
Boris Brezillon97d90da2017-11-30 18:01:29 +01003785 int ret, i, len, pos, sndcmd = 0, steps = chip->ecc.steps;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003786 const uint8_t *bufpoi = chip->oob_poi;
3787
3788 /*
3789 * data-ecc-data-ecc ... ecc-oob
3790 * or
3791 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
3792 */
3793 if (!chip->ecc.prepad && !chip->ecc.postpad) {
3794 pos = steps * (eccsize + chunk);
3795 steps = 0;
3796 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02003797 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003798
Boris Brezillon97d90da2017-11-30 18:01:29 +01003799 ret = nand_prog_page_begin_op(chip, page, pos, NULL, 0);
3800 if (ret)
3801 return ret;
3802
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003803 for (i = 0; i < steps; i++) {
3804 if (sndcmd) {
3805 if (mtd->writesize <= 512) {
3806 uint32_t fill = 0xFFFFFFFF;
3807
3808 len = eccsize;
3809 while (len > 0) {
3810 int num = min_t(int, len, 4);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003811
3812 ret = nand_write_data_op(chip, &fill,
3813 num, false);
3814 if (ret)
3815 return ret;
3816
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003817 len -= num;
3818 }
3819 } else {
3820 pos = eccsize + i * (eccsize + chunk);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003821 ret = nand_change_write_column_op(chip, pos,
3822 NULL, 0,
3823 false);
3824 if (ret)
3825 return ret;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003826 }
3827 } else
3828 sndcmd = 1;
3829 len = min_t(int, length, chunk);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003830
3831 ret = nand_write_data_op(chip, bufpoi, len, false);
3832 if (ret)
3833 return ret;
3834
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003835 bufpoi += len;
3836 length -= len;
3837 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01003838 if (length > 0) {
3839 ret = nand_write_data_op(chip, bufpoi, length, false);
3840 if (ret)
3841 return ret;
3842 }
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003843
Boris Brezillon97d90da2017-11-30 18:01:29 +01003844 return nand_prog_page_end_op(chip);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003845}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003846EXPORT_SYMBOL(nand_write_oob_syndrome);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003847
3848/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003849 * nand_do_read_oob - [INTERN] NAND read out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07003850 * @mtd: MTD device structure
3851 * @from: offset to read from
3852 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07003853 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003854 * NAND read out-of-band data from the spare area.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003855 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003856static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
3857 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003858{
Miquel Raynal87e89ce2018-01-12 10:13:36 +01003859 unsigned int max_bitflips = 0;
Brian Norrisc00a0992012-05-01 17:12:54 -07003860 int page, realpage, chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +01003861 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris041e4572011-06-23 16:45:24 -07003862 struct mtd_ecc_stats stats;
Vitaly Wool70145682006-11-03 18:20:38 +03003863 int readlen = ops->ooblen;
3864 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003865 uint8_t *buf = ops->oobbuf;
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03003866 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003867
Brian Norris289c0522011-07-19 10:06:09 -07003868 pr_debug("%s: from = 0x%08Lx, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05303869 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003870
Brian Norris041e4572011-06-23 16:45:24 -07003871 stats = mtd->ecc_stats;
3872
Boris BREZILLON29f10582016-03-07 10:46:52 +01003873 len = mtd_oobavail(mtd, ops);
Adrian Hunter03736152007-01-31 17:58:29 +02003874
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02003875 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003876 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02003878 /* Shift to get page */
3879 realpage = (int)(from >> chip->page_shift);
3880 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003881
Florian Fainellif8ac0412010-09-07 13:23:43 +02003882 while (1) {
Brian Norris0612b9d2011-08-30 18:45:40 -07003883 if (ops->mode == MTD_OPS_RAW)
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03003884 ret = chip->ecc.read_oob_raw(mtd, chip, page);
Brian Norrisc46f6482011-08-30 18:45:38 -07003885 else
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03003886 ret = chip->ecc.read_oob(mtd, chip, page);
3887
3888 if (ret < 0)
3889 break;
Vitaly Wool70145682006-11-03 18:20:38 +03003890
3891 len = min(len, readlen);
Boris Brezillon846031d2016-02-03 20:11:00 +01003892 buf = nand_transfer_oob(mtd, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003893
Brian Norris5bc7c332013-03-13 09:51:31 -07003894 if (chip->options & NAND_NEED_READRDY) {
3895 /* Apply delay or wait for ready/busy pin */
3896 if (!chip->dev_ready)
3897 udelay(chip->chip_delay);
3898 else
3899 nand_wait_ready(mtd);
3900 }
3901
Miquel Raynal87e89ce2018-01-12 10:13:36 +01003902 max_bitflips = max_t(unsigned int, max_bitflips, ret);
3903
Vitaly Wool70145682006-11-03 18:20:38 +03003904 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02003905 if (!readlen)
3906 break;
3907
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02003908 /* Increment page address */
3909 realpage++;
3910
3911 page = realpage & chip->pagemask;
3912 /* Check, if we cross a chip boundary */
3913 if (!page) {
3914 chipnr++;
3915 chip->select_chip(mtd, -1);
3916 chip->select_chip(mtd, chipnr);
3917 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003918 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08003919 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003920
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03003921 ops->oobretlen = ops->ooblen - readlen;
3922
3923 if (ret < 0)
3924 return ret;
Brian Norris041e4572011-06-23 16:45:24 -07003925
3926 if (mtd->ecc_stats.failed - stats.failed)
3927 return -EBADMSG;
3928
Miquel Raynal87e89ce2018-01-12 10:13:36 +01003929 return max_bitflips;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003930}
3931
3932/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003933 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07003934 * @mtd: MTD device structure
3935 * @from: offset to read from
3936 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003938 * NAND read data and/or out-of-band data.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003939 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003940static int nand_read_oob(struct mtd_info *mtd, loff_t from,
3941 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942{
Andrey Smirnovfc6b4d12016-07-21 14:59:21 -07003943 int ret;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003944
3945 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003946
Andrey Smirnovfc6b4d12016-07-21 14:59:21 -07003947 if (ops->mode != MTD_OPS_PLACE_OOB &&
3948 ops->mode != MTD_OPS_AUTO_OOB &&
3949 ops->mode != MTD_OPS_RAW)
3950 return -ENOTSUPP;
3951
Huang Shijie6a8214a2012-11-19 14:43:30 +08003952 nand_get_device(mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003953
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003954 if (!ops->datbuf)
3955 ret = nand_do_read_oob(mtd, from, ops);
3956 else
3957 ret = nand_do_read_ops(mtd, from, ops);
3958
Linus Torvalds1da177e2005-04-16 15:20:36 -07003959 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003960 return ret;
3961}
3962
3963
3964/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003965 * nand_write_page_raw - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003966 * @mtd: mtd info structure
3967 * @chip: nand chip info structure
3968 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07003969 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02003970 * @page: page number to write
David Brownell52ff49d2009-03-04 12:01:36 -08003971 *
Brian Norris7854d3f2011-06-23 14:12:08 -07003972 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003973 */
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02003974int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
3975 const uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003976{
Boris Brezillon97d90da2017-11-30 18:01:29 +01003977 int ret;
Josh Wufdbad98d2012-06-25 18:07:45 +08003978
Boris Brezillon25f815f2017-11-30 18:01:30 +01003979 ret = nand_prog_page_begin_op(chip, page, 0, buf, mtd->writesize);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003980 if (ret)
3981 return ret;
3982
3983 if (oob_required) {
3984 ret = nand_write_data_op(chip, chip->oob_poi, mtd->oobsize,
3985 false);
3986 if (ret)
3987 return ret;
3988 }
Josh Wufdbad98d2012-06-25 18:07:45 +08003989
Boris Brezillon25f815f2017-11-30 18:01:30 +01003990 return nand_prog_page_end_op(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003991}
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02003992EXPORT_SYMBOL(nand_write_page_raw);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003993
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003994/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003995 * nand_write_page_raw_syndrome - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003996 * @mtd: mtd info structure
3997 * @chip: nand chip info structure
3998 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07003999 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004000 * @page: page number to write
David Brownell52ff49d2009-03-04 12:01:36 -08004001 *
4002 * We need a special oob layout and handling even when ECC isn't checked.
4003 */
Josh Wufdbad98d2012-06-25 18:07:45 +08004004static int nand_write_page_raw_syndrome(struct mtd_info *mtd,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004005 struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004006 const uint8_t *buf, int oob_required,
4007 int page)
David Brownell52ff49d2009-03-04 12:01:36 -08004008{
4009 int eccsize = chip->ecc.size;
4010 int eccbytes = chip->ecc.bytes;
4011 uint8_t *oob = chip->oob_poi;
Boris Brezillon97d90da2017-11-30 18:01:29 +01004012 int steps, size, ret;
David Brownell52ff49d2009-03-04 12:01:36 -08004013
Boris Brezillon25f815f2017-11-30 18:01:30 +01004014 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
4015 if (ret)
4016 return ret;
David Brownell52ff49d2009-03-04 12:01:36 -08004017
4018 for (steps = chip->ecc.steps; steps > 0; steps--) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01004019 ret = nand_write_data_op(chip, buf, eccsize, false);
4020 if (ret)
4021 return ret;
4022
David Brownell52ff49d2009-03-04 12:01:36 -08004023 buf += eccsize;
4024
4025 if (chip->ecc.prepad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01004026 ret = nand_write_data_op(chip, oob, chip->ecc.prepad,
4027 false);
4028 if (ret)
4029 return ret;
4030
David Brownell52ff49d2009-03-04 12:01:36 -08004031 oob += chip->ecc.prepad;
4032 }
4033
Boris Brezillon97d90da2017-11-30 18:01:29 +01004034 ret = nand_write_data_op(chip, oob, eccbytes, false);
4035 if (ret)
4036 return ret;
4037
David Brownell52ff49d2009-03-04 12:01:36 -08004038 oob += eccbytes;
4039
4040 if (chip->ecc.postpad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01004041 ret = nand_write_data_op(chip, oob, chip->ecc.postpad,
4042 false);
4043 if (ret)
4044 return ret;
4045
David Brownell52ff49d2009-03-04 12:01:36 -08004046 oob += chip->ecc.postpad;
4047 }
4048 }
4049
4050 size = mtd->oobsize - (oob - chip->oob_poi);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004051 if (size) {
4052 ret = nand_write_data_op(chip, oob, size, false);
4053 if (ret)
4054 return ret;
4055 }
Josh Wufdbad98d2012-06-25 18:07:45 +08004056
Boris Brezillon25f815f2017-11-30 18:01:30 +01004057 return nand_prog_page_end_op(chip);
David Brownell52ff49d2009-03-04 12:01:36 -08004058}
4059/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004060 * nand_write_page_swecc - [REPLACEABLE] software ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07004061 * @mtd: mtd info structure
4062 * @chip: nand chip info structure
4063 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07004064 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004065 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004066 */
Josh Wufdbad98d2012-06-25 18:07:45 +08004067static int nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004068 const uint8_t *buf, int oob_required,
4069 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004070{
Boris Brezillon846031d2016-02-03 20:11:00 +01004071 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004072 int eccbytes = chip->ecc.bytes;
4073 int eccsteps = chip->ecc.steps;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004074 uint8_t *ecc_calc = chip->ecc.calc_buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004075 const uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004076
Brian Norris7854d3f2011-06-23 14:12:08 -07004077 /* Software ECC calculation */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004078 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
4079 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004080
Boris Brezillon846031d2016-02-03 20:11:00 +01004081 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
4082 chip->ecc.total);
4083 if (ret)
4084 return ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004085
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004086 return chip->ecc.write_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004087}
4088
4089/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004090 * nand_write_page_hwecc - [REPLACEABLE] hardware ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07004091 * @mtd: mtd info structure
4092 * @chip: nand chip info structure
4093 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07004094 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004095 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004096 */
Josh Wufdbad98d2012-06-25 18:07:45 +08004097static int nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004098 const uint8_t *buf, int oob_required,
4099 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004100{
Boris Brezillon846031d2016-02-03 20:11:00 +01004101 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004102 int eccbytes = chip->ecc.bytes;
4103 int eccsteps = chip->ecc.steps;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004104 uint8_t *ecc_calc = chip->ecc.calc_buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004105 const uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004106
Boris Brezillon25f815f2017-11-30 18:01:30 +01004107 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
4108 if (ret)
4109 return ret;
4110
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004111 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
4112 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004113
4114 ret = nand_write_data_op(chip, p, eccsize, false);
4115 if (ret)
4116 return ret;
4117
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004118 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
4119 }
4120
Boris Brezillon846031d2016-02-03 20:11:00 +01004121 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
4122 chip->ecc.total);
4123 if (ret)
4124 return ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004125
Boris Brezillon97d90da2017-11-30 18:01:29 +01004126 ret = nand_write_data_op(chip, chip->oob_poi, mtd->oobsize, false);
4127 if (ret)
4128 return ret;
Josh Wufdbad98d2012-06-25 18:07:45 +08004129
Boris Brezillon25f815f2017-11-30 18:01:30 +01004130 return nand_prog_page_end_op(chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004131}
4132
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304133
4134/**
Brian Norris73c8aaf2015-02-28 02:04:18 -08004135 * nand_write_subpage_hwecc - [REPLACEABLE] hardware ECC based subpage write
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304136 * @mtd: mtd info structure
4137 * @chip: nand chip info structure
Brian Norrisd6a950802013-08-08 17:16:36 -07004138 * @offset: column address of subpage within the page
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304139 * @data_len: data length
Brian Norrisd6a950802013-08-08 17:16:36 -07004140 * @buf: data buffer
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304141 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004142 * @page: page number to write
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304143 */
4144static int nand_write_subpage_hwecc(struct mtd_info *mtd,
4145 struct nand_chip *chip, uint32_t offset,
Brian Norrisd6a950802013-08-08 17:16:36 -07004146 uint32_t data_len, const uint8_t *buf,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004147 int oob_required, int page)
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304148{
4149 uint8_t *oob_buf = chip->oob_poi;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004150 uint8_t *ecc_calc = chip->ecc.calc_buf;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304151 int ecc_size = chip->ecc.size;
4152 int ecc_bytes = chip->ecc.bytes;
4153 int ecc_steps = chip->ecc.steps;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304154 uint32_t start_step = offset / ecc_size;
4155 uint32_t end_step = (offset + data_len - 1) / ecc_size;
4156 int oob_bytes = mtd->oobsize / ecc_steps;
Boris Brezillon846031d2016-02-03 20:11:00 +01004157 int step, ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304158
Boris Brezillon25f815f2017-11-30 18:01:30 +01004159 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
4160 if (ret)
4161 return ret;
4162
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304163 for (step = 0; step < ecc_steps; step++) {
4164 /* configure controller for WRITE access */
4165 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
4166
4167 /* write data (untouched subpages already masked by 0xFF) */
Boris Brezillon97d90da2017-11-30 18:01:29 +01004168 ret = nand_write_data_op(chip, buf, ecc_size, false);
4169 if (ret)
4170 return ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304171
4172 /* mask ECC of un-touched subpages by padding 0xFF */
4173 if ((step < start_step) || (step > end_step))
4174 memset(ecc_calc, 0xff, ecc_bytes);
4175 else
Brian Norrisd6a950802013-08-08 17:16:36 -07004176 chip->ecc.calculate(mtd, buf, ecc_calc);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304177
4178 /* mask OOB of un-touched subpages by padding 0xFF */
4179 /* if oob_required, preserve OOB metadata of written subpage */
4180 if (!oob_required || (step < start_step) || (step > end_step))
4181 memset(oob_buf, 0xff, oob_bytes);
4182
Brian Norrisd6a950802013-08-08 17:16:36 -07004183 buf += ecc_size;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304184 ecc_calc += ecc_bytes;
4185 oob_buf += oob_bytes;
4186 }
4187
4188 /* copy calculated ECC for whole page to chip->buffer->oob */
4189 /* this include masked-value(0xFF) for unwritten subpages */
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004190 ecc_calc = chip->ecc.calc_buf;
Boris Brezillon846031d2016-02-03 20:11:00 +01004191 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
4192 chip->ecc.total);
4193 if (ret)
4194 return ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304195
4196 /* write OOB buffer to NAND device */
Boris Brezillon97d90da2017-11-30 18:01:29 +01004197 ret = nand_write_data_op(chip, chip->oob_poi, mtd->oobsize, false);
4198 if (ret)
4199 return ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304200
Boris Brezillon25f815f2017-11-30 18:01:30 +01004201 return nand_prog_page_end_op(chip);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304202}
4203
4204
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004205/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004206 * nand_write_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page write
Brian Norris8b6e50c2011-05-25 14:59:01 -07004207 * @mtd: mtd info structure
4208 * @chip: nand chip info structure
4209 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07004210 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004211 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004212 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004213 * The hw generator calculates the error syndrome automatically. Therefore we
4214 * need a special oob layout and handling.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004215 */
Josh Wufdbad98d2012-06-25 18:07:45 +08004216static int nand_write_page_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07004217 struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004218 const uint8_t *buf, int oob_required,
4219 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004220{
4221 int i, eccsize = chip->ecc.size;
4222 int eccbytes = chip->ecc.bytes;
4223 int eccsteps = chip->ecc.steps;
4224 const uint8_t *p = buf;
4225 uint8_t *oob = chip->oob_poi;
Boris Brezillon97d90da2017-11-30 18:01:29 +01004226 int ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004227
Boris Brezillon25f815f2017-11-30 18:01:30 +01004228 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
4229 if (ret)
4230 return ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004231
4232 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004233 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004234
4235 ret = nand_write_data_op(chip, p, eccsize, false);
4236 if (ret)
4237 return ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004238
4239 if (chip->ecc.prepad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01004240 ret = nand_write_data_op(chip, oob, chip->ecc.prepad,
4241 false);
4242 if (ret)
4243 return ret;
4244
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004245 oob += chip->ecc.prepad;
4246 }
4247
4248 chip->ecc.calculate(mtd, p, oob);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004249
4250 ret = nand_write_data_op(chip, oob, eccbytes, false);
4251 if (ret)
4252 return ret;
4253
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004254 oob += eccbytes;
4255
4256 if (chip->ecc.postpad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01004257 ret = nand_write_data_op(chip, oob, chip->ecc.postpad,
4258 false);
4259 if (ret)
4260 return ret;
4261
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004262 oob += chip->ecc.postpad;
4263 }
4264 }
4265
4266 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04004267 i = mtd->oobsize - (oob - chip->oob_poi);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004268 if (i) {
4269 ret = nand_write_data_op(chip, oob, i, false);
4270 if (ret)
4271 return ret;
4272 }
Josh Wufdbad98d2012-06-25 18:07:45 +08004273
Boris Brezillon25f815f2017-11-30 18:01:30 +01004274 return nand_prog_page_end_op(chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004275}
4276
4277/**
Boris Brezillonf107d7a2017-03-16 09:02:42 +01004278 * nand_write_page - write one page
Brian Norris8b6e50c2011-05-25 14:59:01 -07004279 * @mtd: MTD device structure
4280 * @chip: NAND chip descriptor
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304281 * @offset: address offset within the page
4282 * @data_len: length of actual data to be written
Brian Norris8b6e50c2011-05-25 14:59:01 -07004283 * @buf: the data to write
Brian Norris1fbb9382012-05-02 10:14:55 -07004284 * @oob_required: must write chip->oob_poi to OOB
Brian Norris8b6e50c2011-05-25 14:59:01 -07004285 * @page: page number to write
Brian Norris8b6e50c2011-05-25 14:59:01 -07004286 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004287 */
4288static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304289 uint32_t offset, int data_len, const uint8_t *buf,
Boris Brezillon0b4773fd2017-05-16 00:17:41 +02004290 int oob_required, int page, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004291{
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304292 int status, subpage;
4293
4294 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
4295 chip->ecc.write_subpage)
4296 subpage = offset || (data_len < mtd->writesize);
4297 else
4298 subpage = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004299
David Woodhouse956e9442006-09-25 17:12:39 +01004300 if (unlikely(raw))
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304301 status = chip->ecc.write_page_raw(mtd, chip, buf,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004302 oob_required, page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304303 else if (subpage)
4304 status = chip->ecc.write_subpage(mtd, chip, offset, data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004305 buf, oob_required, page);
David Woodhouse956e9442006-09-25 17:12:39 +01004306 else
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004307 status = chip->ecc.write_page(mtd, chip, buf, oob_required,
4308 page);
Josh Wufdbad98d2012-06-25 18:07:45 +08004309
4310 if (status < 0)
4311 return status;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004312
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004313 return 0;
4314}
4315
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004316/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004317 * nand_fill_oob - [INTERN] Transfer client buffer to oob
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004318 * @mtd: MTD device structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07004319 * @oob: oob data buffer
4320 * @len: oob data write length
4321 * @ops: oob ops structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004322 */
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004323static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
4324 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004325{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004326 struct nand_chip *chip = mtd_to_nand(mtd);
Boris Brezillon846031d2016-02-03 20:11:00 +01004327 int ret;
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004328
4329 /*
4330 * Initialise to all 0xFF, to avoid the possibility of left over OOB
4331 * data from a previous OOB read.
4332 */
4333 memset(chip->oob_poi, 0xff, mtd->oobsize);
4334
Florian Fainellif8ac0412010-09-07 13:23:43 +02004335 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004336
Brian Norris0612b9d2011-08-30 18:45:40 -07004337 case MTD_OPS_PLACE_OOB:
4338 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004339 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
4340 return oob + len;
4341
Boris Brezillon846031d2016-02-03 20:11:00 +01004342 case MTD_OPS_AUTO_OOB:
4343 ret = mtd_ooblayout_set_databytes(mtd, oob, chip->oob_poi,
4344 ops->ooboffs, len);
4345 BUG_ON(ret);
4346 return oob + len;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004347
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004348 default:
4349 BUG();
4350 }
4351 return NULL;
4352}
4353
Florian Fainellif8ac0412010-09-07 13:23:43 +02004354#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004355
4356/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004357 * nand_do_write_ops - [INTERN] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07004358 * @mtd: MTD device structure
4359 * @to: offset to write to
4360 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004361 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004362 * NAND write with ECC.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004363 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004364static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
4365 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004366{
Corentin Labbe73600b62017-09-02 10:49:38 +02004367 int chipnr, realpage, page, column;
Boris BREZILLON862eba52015-12-01 12:03:03 +01004368 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004369 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02004370
4371 uint32_t oobwritelen = ops->ooblen;
Boris BREZILLON29f10582016-03-07 10:46:52 +01004372 uint32_t oobmaxlen = mtd_oobavail(mtd, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02004373
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004374 uint8_t *oob = ops->oobbuf;
4375 uint8_t *buf = ops->datbuf;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304376 int ret;
Brian Norrise47f3db2012-05-02 10:14:56 -07004377 int oob_required = oob ? 1 : 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004378
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004379 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02004380 if (!writelen)
4381 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004382
Brian Norris8b6e50c2011-05-25 14:59:01 -07004383 /* Reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004384 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Brian Norrisd0370212011-07-19 10:06:08 -07004385 pr_notice("%s: attempt to write non page aligned data\n",
4386 __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004387 return -EINVAL;
4388 }
4389
Thomas Gleixner29072b92006-09-28 15:38:36 +02004390 column = to & (mtd->writesize - 1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004391
Thomas Gleixner6a930962006-06-28 00:11:45 +02004392 chipnr = (int)(to >> chip->chip_shift);
4393 chip->select_chip(mtd, chipnr);
4394
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004395 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08004396 if (nand_check_wp(mtd)) {
4397 ret = -EIO;
4398 goto err_out;
4399 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004400
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004401 realpage = (int)(to >> chip->page_shift);
4402 page = realpage & chip->pagemask;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004403
4404 /* Invalidate the page cache, when we write to the cached page */
Brian Norris537ab1b2014-07-21 19:08:03 -07004405 if (to <= ((loff_t)chip->pagebuf << chip->page_shift) &&
4406 ((loff_t)chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004407 chip->pagebuf = -1;
4408
Maxim Levitsky782ce792010-02-22 20:39:36 +02004409 /* Don't allow multipage oob writes with offset */
Huang Shijieb0bb6902012-11-19 14:43:29 +08004410 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen)) {
4411 ret = -EINVAL;
4412 goto err_out;
4413 }
Maxim Levitsky782ce792010-02-22 20:39:36 +02004414
Florian Fainellif8ac0412010-09-07 13:23:43 +02004415 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02004416 int bytes = mtd->writesize;
Thomas Gleixner29072b92006-09-28 15:38:36 +02004417 uint8_t *wbuf = buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04004418 int use_bufpoi;
Hector Palacios144f4c92016-07-18 10:39:18 +02004419 int part_pagewr = (column || writelen < mtd->writesize);
Thomas Gleixner29072b92006-09-28 15:38:36 +02004420
Kamal Dasu66507c72014-05-01 20:51:19 -04004421 if (part_pagewr)
4422 use_bufpoi = 1;
4423 else if (chip->options & NAND_USE_BOUNCE_BUFFER)
Masahiro Yamada477544c2017-03-30 17:15:05 +09004424 use_bufpoi = !virt_addr_valid(buf) ||
4425 !IS_ALIGNED((unsigned long)buf,
4426 chip->buf_align);
Kamal Dasu66507c72014-05-01 20:51:19 -04004427 else
4428 use_bufpoi = 0;
4429
4430 /* Partial page write?, or need to use bounce buffer */
4431 if (use_bufpoi) {
4432 pr_debug("%s: using write bounce buffer for buf@%p\n",
4433 __func__, buf);
Kamal Dasu66507c72014-05-01 20:51:19 -04004434 if (part_pagewr)
4435 bytes = min_t(int, bytes - column, writelen);
Thomas Gleixner29072b92006-09-28 15:38:36 +02004436 chip->pagebuf = -1;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004437 memset(chip->data_buf, 0xff, mtd->writesize);
4438 memcpy(&chip->data_buf[column], buf, bytes);
4439 wbuf = chip->data_buf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02004440 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004441
Maxim Levitsky782ce792010-02-22 20:39:36 +02004442 if (unlikely(oob)) {
4443 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004444 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02004445 oobwritelen -= len;
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004446 } else {
4447 /* We still need to erase leftover OOB data */
4448 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02004449 }
Boris Brezillonf107d7a2017-03-16 09:02:42 +01004450
4451 ret = nand_write_page(mtd, chip, column, bytes, wbuf,
Boris Brezillon0b4773fd2017-05-16 00:17:41 +02004452 oob_required, page,
Boris Brezillonf107d7a2017-03-16 09:02:42 +01004453 (ops->mode == MTD_OPS_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004454 if (ret)
4455 break;
4456
4457 writelen -= bytes;
4458 if (!writelen)
4459 break;
4460
Thomas Gleixner29072b92006-09-28 15:38:36 +02004461 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004462 buf += bytes;
4463 realpage++;
4464
4465 page = realpage & chip->pagemask;
4466 /* Check, if we cross a chip boundary */
4467 if (!page) {
4468 chipnr++;
4469 chip->select_chip(mtd, -1);
4470 chip->select_chip(mtd, chipnr);
4471 }
4472 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004473
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004474 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03004475 if (unlikely(oob))
4476 ops->oobretlen = ops->ooblen;
Huang Shijieb0bb6902012-11-19 14:43:29 +08004477
4478err_out:
4479 chip->select_chip(mtd, -1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004480 return ret;
4481}
4482
4483/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004484 * panic_nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07004485 * @mtd: MTD device structure
4486 * @to: offset to write to
4487 * @len: number of bytes to write
4488 * @retlen: pointer to variable to store the number of written bytes
4489 * @buf: the data to write
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004490 *
4491 * NAND write with ECC. Used when performing writes in interrupt context, this
4492 * may for example be called by mtdoops when writing an oops while in panic.
4493 */
4494static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
4495 size_t *retlen, const uint8_t *buf)
4496{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004497 struct nand_chip *chip = mtd_to_nand(mtd);
Brent Taylor30863e382017-10-30 22:32:45 -05004498 int chipnr = (int)(to >> chip->chip_shift);
Brian Norris4a89ff82011-08-30 18:45:45 -07004499 struct mtd_oob_ops ops;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004500 int ret;
4501
Brian Norris8b6e50c2011-05-25 14:59:01 -07004502 /* Grab the device */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004503 panic_nand_get_device(chip, mtd, FL_WRITING);
4504
Brent Taylor30863e382017-10-30 22:32:45 -05004505 chip->select_chip(mtd, chipnr);
4506
4507 /* Wait for the device to get ready */
4508 panic_nand_wait(mtd, chip, 400);
4509
Brian Norris0ec56dc2015-02-28 02:02:30 -08004510 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07004511 ops.len = len;
4512 ops.datbuf = (uint8_t *)buf;
Huang Shijie11041ae62012-07-03 16:44:14 +08004513 ops.mode = MTD_OPS_PLACE_OOB;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004514
Brian Norris4a89ff82011-08-30 18:45:45 -07004515 ret = nand_do_write_ops(mtd, to, &ops);
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004516
Brian Norris4a89ff82011-08-30 18:45:45 -07004517 *retlen = ops.retlen;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004518 return ret;
4519}
4520
4521/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004522 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07004523 * @mtd: MTD device structure
4524 * @to: offset to write to
4525 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004526 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004527 * NAND write out-of-band.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004528 */
4529static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
4530 struct mtd_oob_ops *ops)
4531{
Adrian Hunter03736152007-01-31 17:58:29 +02004532 int chipnr, page, status, len;
Boris BREZILLON862eba52015-12-01 12:03:03 +01004533 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004534
Brian Norris289c0522011-07-19 10:06:09 -07004535 pr_debug("%s: to = 0x%08x, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05304536 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004537
Boris BREZILLON29f10582016-03-07 10:46:52 +01004538 len = mtd_oobavail(mtd, ops);
Adrian Hunter03736152007-01-31 17:58:29 +02004539
Linus Torvalds1da177e2005-04-16 15:20:36 -07004540 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02004541 if ((ops->ooboffs + ops->ooblen) > len) {
Brian Norris289c0522011-07-19 10:06:09 -07004542 pr_debug("%s: attempt to write past end of page\n",
4543 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004544 return -EINVAL;
4545 }
4546
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02004547 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02004548
4549 /*
4550 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
4551 * of my DiskOnChip 2000 test units) will clear the whole data page too
4552 * if we don't do this. I have no clue why, but I seem to have 'fixed'
4553 * it in the doc2000 driver in August 1999. dwmw2.
4554 */
Boris Brezillon73f907f2016-10-24 16:46:20 +02004555 nand_reset(chip, chipnr);
4556
4557 chip->select_chip(mtd, chipnr);
4558
4559 /* Shift to get page */
4560 page = (int)(to >> chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004561
4562 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08004563 if (nand_check_wp(mtd)) {
4564 chip->select_chip(mtd, -1);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004565 return -EROFS;
Huang Shijieb0bb6902012-11-19 14:43:29 +08004566 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004567
Linus Torvalds1da177e2005-04-16 15:20:36 -07004568 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004569 if (page == chip->pagebuf)
4570 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004571
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004572 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Brian Norris9ce244b2011-08-30 18:45:37 -07004573
Brian Norris0612b9d2011-08-30 18:45:40 -07004574 if (ops->mode == MTD_OPS_RAW)
Brian Norris9ce244b2011-08-30 18:45:37 -07004575 status = chip->ecc.write_oob_raw(mtd, chip, page & chip->pagemask);
4576 else
4577 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004578
Huang Shijieb0bb6902012-11-19 14:43:29 +08004579 chip->select_chip(mtd, -1);
4580
Thomas Gleixner7bc33122006-06-20 20:05:05 +02004581 if (status)
4582 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004583
Vitaly Wool70145682006-11-03 18:20:38 +03004584 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004585
Thomas Gleixner7bc33122006-06-20 20:05:05 +02004586 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004587}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004588
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004589/**
4590 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07004591 * @mtd: MTD device structure
4592 * @to: offset to write to
4593 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004594 */
4595static int nand_write_oob(struct mtd_info *mtd, loff_t to,
4596 struct mtd_oob_ops *ops)
4597{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004598 int ret = -ENOTSUPP;
4599
4600 ops->retlen = 0;
4601
Huang Shijie6a8214a2012-11-19 14:43:30 +08004602 nand_get_device(mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004603
Florian Fainellif8ac0412010-09-07 13:23:43 +02004604 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07004605 case MTD_OPS_PLACE_OOB:
4606 case MTD_OPS_AUTO_OOB:
4607 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004608 break;
4609
4610 default:
4611 goto out;
4612 }
4613
4614 if (!ops->datbuf)
4615 ret = nand_do_write_oob(mtd, to, ops);
4616 else
4617 ret = nand_do_write_ops(mtd, to, ops);
4618
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004619out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004620 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004621 return ret;
4622}
4623
Linus Torvalds1da177e2005-04-16 15:20:36 -07004624/**
Brian Norris49c50b92014-05-06 16:02:19 -07004625 * single_erase - [GENERIC] NAND standard block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07004626 * @mtd: MTD device structure
4627 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07004628 *
Brian Norris49c50b92014-05-06 16:02:19 -07004629 * Standard erase command for NAND chips. Returns NAND status.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004630 */
Brian Norris49c50b92014-05-06 16:02:19 -07004631static int single_erase(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004632{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004633 struct nand_chip *chip = mtd_to_nand(mtd);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004634 unsigned int eraseblock;
Brian Norris49c50b92014-05-06 16:02:19 -07004635
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636 /* Send commands to erase a block */
Boris Brezillon97d90da2017-11-30 18:01:29 +01004637 eraseblock = page >> (chip->phys_erase_shift - chip->page_shift);
Brian Norris49c50b92014-05-06 16:02:19 -07004638
Boris Brezillon97d90da2017-11-30 18:01:29 +01004639 return nand_erase_op(chip, eraseblock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004640}
4641
4642/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004643 * nand_erase - [MTD Interface] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07004644 * @mtd: MTD device structure
4645 * @instr: erase instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07004646 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004647 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004648 */
David Woodhousee0c7d762006-05-13 18:07:53 +01004649static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004650{
David Woodhousee0c7d762006-05-13 18:07:53 +01004651 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004652}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004653
Linus Torvalds1da177e2005-04-16 15:20:36 -07004654/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004655 * nand_erase_nand - [INTERN] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07004656 * @mtd: MTD device structure
4657 * @instr: erase instruction
4658 * @allowbbt: allow erasing the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -07004659 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004660 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004661 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004662int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
4663 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004664{
Adrian Hunter69423d92008-12-10 13:37:21 +00004665 int page, status, pages_per_block, ret, chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +01004666 struct nand_chip *chip = mtd_to_nand(mtd);
Adrian Hunter69423d92008-12-10 13:37:21 +00004667 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004668
Brian Norris289c0522011-07-19 10:06:09 -07004669 pr_debug("%s: start = 0x%012llx, len = %llu\n",
4670 __func__, (unsigned long long)instr->addr,
4671 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004672
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05304673 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004674 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675
Linus Torvalds1da177e2005-04-16 15:20:36 -07004676 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08004677 nand_get_device(mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004678
4679 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004680 page = (int)(instr->addr >> chip->page_shift);
4681 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004682
4683 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004684 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004685
4686 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004687 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004688
Linus Torvalds1da177e2005-04-16 15:20:36 -07004689 /* Check, if it is write protected */
4690 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07004691 pr_debug("%s: device is write protected!\n",
4692 __func__);
Boris Brezillone7bfb3f2018-02-12 22:03:11 +01004693 ret = -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004694 goto erase_exit;
4695 }
4696
4697 /* Loop through the pages */
4698 len = instr->len;
4699
Linus Torvalds1da177e2005-04-16 15:20:36 -07004700 while (len) {
Wolfram Sang12183a22011-12-21 23:01:20 +01004701 /* Check if we have a bad block, we do not erase bad blocks! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004702 if (nand_block_checkbad(mtd, ((loff_t) page) <<
Archit Taneja9f3e0422016-02-03 14:29:49 +05304703 chip->page_shift, allowbbt)) {
Brian Norrisd0370212011-07-19 10:06:08 -07004704 pr_warn("%s: attempt to erase a bad block at page 0x%08x\n",
4705 __func__, page);
Boris Brezillone7bfb3f2018-02-12 22:03:11 +01004706 ret = -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004707 goto erase_exit;
4708 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004709
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004710 /*
4711 * Invalidate the page cache, if we erase the block which
Brian Norris8b6e50c2011-05-25 14:59:01 -07004712 * contains the current cached page.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004713 */
4714 if (page <= chip->pagebuf && chip->pagebuf <
4715 (page + pages_per_block))
4716 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004717
Brian Norris49c50b92014-05-06 16:02:19 -07004718 status = chip->erase(mtd, page & chip->pagemask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004719
4720 /* See if block erase succeeded */
Miquel Raynaleb945552017-11-30 18:01:28 +01004721 if (status) {
Brian Norris289c0522011-07-19 10:06:09 -07004722 pr_debug("%s: failed erase, page 0x%08x\n",
4723 __func__, page);
Boris Brezillone7bfb3f2018-02-12 22:03:11 +01004724 ret = -EIO;
Adrian Hunter69423d92008-12-10 13:37:21 +00004725 instr->fail_addr =
4726 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004727 goto erase_exit;
4728 }
David A. Marlin30f464b2005-01-17 18:35:25 +00004729
Linus Torvalds1da177e2005-04-16 15:20:36 -07004730 /* Increment page address and decrement length */
Dan Carpenterdaae74c2013-08-09 12:49:05 +03004731 len -= (1ULL << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004732 page += pages_per_block;
4733
4734 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004735 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004736 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004737 chip->select_chip(mtd, -1);
4738 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004739 }
4740 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004741
Boris Brezillone7bfb3f2018-02-12 22:03:11 +01004742 ret = 0;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004743erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004744
Linus Torvalds1da177e2005-04-16 15:20:36 -07004745 /* Deselect and wake up anyone waiting on the device */
Huang Shijieb0bb6902012-11-19 14:43:29 +08004746 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004747 nand_release_device(mtd);
4748
Linus Torvalds1da177e2005-04-16 15:20:36 -07004749 /* Return more or less happy */
4750 return ret;
4751}
4752
4753/**
4754 * nand_sync - [MTD Interface] sync
Brian Norris8b6e50c2011-05-25 14:59:01 -07004755 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07004756 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004757 * Sync is actually a wait for chip ready function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004758 */
David Woodhousee0c7d762006-05-13 18:07:53 +01004759static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004760{
Brian Norris289c0522011-07-19 10:06:09 -07004761 pr_debug("%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004762
4763 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08004764 nand_get_device(mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004765 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01004766 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004767}
4768
Linus Torvalds1da177e2005-04-16 15:20:36 -07004769/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004770 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07004771 * @mtd: MTD device structure
4772 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07004773 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004774static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004775{
Archit Taneja9f3e0422016-02-03 14:29:49 +05304776 struct nand_chip *chip = mtd_to_nand(mtd);
4777 int chipnr = (int)(offs >> chip->chip_shift);
4778 int ret;
4779
4780 /* Select the NAND device */
4781 nand_get_device(mtd, FL_READING);
4782 chip->select_chip(mtd, chipnr);
4783
4784 ret = nand_block_checkbad(mtd, offs, 0);
4785
4786 chip->select_chip(mtd, -1);
4787 nand_release_device(mtd);
4788
4789 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004790}
4791
4792/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004793 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07004794 * @mtd: MTD device structure
4795 * @ofs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07004796 */
David Woodhousee0c7d762006-05-13 18:07:53 +01004797static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004798{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004799 int ret;
4800
Florian Fainellif8ac0412010-09-07 13:23:43 +02004801 ret = nand_block_isbad(mtd, ofs);
4802 if (ret) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07004803 /* If it was bad already, return success and do nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004804 if (ret > 0)
4805 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01004806 return ret;
4807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004808
Brian Norris5a0edb22013-07-30 17:52:58 -07004809 return nand_block_markbad_lowlevel(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004810}
4811
4812/**
Zach Brown56718422017-01-10 13:30:20 -06004813 * nand_max_bad_blocks - [MTD Interface] Max number of bad blocks for an mtd
4814 * @mtd: MTD device structure
4815 * @ofs: offset relative to mtd start
4816 * @len: length of mtd
4817 */
4818static int nand_max_bad_blocks(struct mtd_info *mtd, loff_t ofs, size_t len)
4819{
4820 struct nand_chip *chip = mtd_to_nand(mtd);
4821 u32 part_start_block;
4822 u32 part_end_block;
4823 u32 part_start_die;
4824 u32 part_end_die;
4825
4826 /*
4827 * max_bb_per_die and blocks_per_die used to determine
4828 * the maximum bad block count.
4829 */
4830 if (!chip->max_bb_per_die || !chip->blocks_per_die)
4831 return -ENOTSUPP;
4832
4833 /* Get the start and end of the partition in erase blocks. */
4834 part_start_block = mtd_div_by_eb(ofs, mtd);
4835 part_end_block = mtd_div_by_eb(len, mtd) + part_start_block - 1;
4836
4837 /* Get the start and end LUNs of the partition. */
4838 part_start_die = part_start_block / chip->blocks_per_die;
4839 part_end_die = part_end_block / chip->blocks_per_die;
4840
4841 /*
4842 * Look up the bad blocks per unit and multiply by the number of units
4843 * that the partition spans.
4844 */
4845 return chip->max_bb_per_die * (part_end_die - part_start_die + 1);
4846}
4847
4848/**
Miquel Raynalb9587582018-03-19 14:47:19 +01004849 * nand_default_set_features- [REPLACEABLE] set NAND chip features
Huang Shijie7db03ec2012-09-13 14:57:52 +08004850 * @mtd: MTD device structure
4851 * @chip: nand chip info structure
4852 * @addr: feature address.
4853 * @subfeature_param: the subfeature parameters, a four bytes array.
4854 */
Miquel Raynalb9587582018-03-19 14:47:19 +01004855static int nand_default_set_features(struct mtd_info *mtd,
4856 struct nand_chip *chip, int addr,
4857 uint8_t *subfeature_param)
Huang Shijie7db03ec2012-09-13 14:57:52 +08004858{
Boris Brezillon97d90da2017-11-30 18:01:29 +01004859 return nand_set_features_op(chip, addr, subfeature_param);
Huang Shijie7db03ec2012-09-13 14:57:52 +08004860}
4861
4862/**
Miquel Raynalb9587582018-03-19 14:47:19 +01004863 * nand_default_get_features- [REPLACEABLE] get NAND chip features
Huang Shijie7db03ec2012-09-13 14:57:52 +08004864 * @mtd: MTD device structure
4865 * @chip: nand chip info structure
4866 * @addr: feature address.
4867 * @subfeature_param: the subfeature parameters, a four bytes array.
4868 */
Miquel Raynalb9587582018-03-19 14:47:19 +01004869static int nand_default_get_features(struct mtd_info *mtd,
4870 struct nand_chip *chip, int addr,
4871 uint8_t *subfeature_param)
Huang Shijie7db03ec2012-09-13 14:57:52 +08004872{
Boris Brezillon97d90da2017-11-30 18:01:29 +01004873 return nand_get_features_op(chip, addr, subfeature_param);
Huang Shijie7db03ec2012-09-13 14:57:52 +08004874}
4875
4876/**
Miquel Raynalb9587582018-03-19 14:47:19 +01004877 * nand_get_set_features_notsupp - set/get features stub returning -ENOTSUPP
Boris Brezillon4a78cc62017-05-26 17:10:15 +02004878 * @mtd: MTD device structure
4879 * @chip: nand chip info structure
4880 * @addr: feature address.
4881 * @subfeature_param: the subfeature parameters, a four bytes array.
4882 *
4883 * Should be used by NAND controller drivers that do not support the SET/GET
4884 * FEATURES operations.
4885 */
Miquel Raynalb9587582018-03-19 14:47:19 +01004886int nand_get_set_features_notsupp(struct mtd_info *mtd, struct nand_chip *chip,
4887 int addr, u8 *subfeature_param)
Boris Brezillon4a78cc62017-05-26 17:10:15 +02004888{
4889 return -ENOTSUPP;
4890}
Miquel Raynalb9587582018-03-19 14:47:19 +01004891EXPORT_SYMBOL(nand_get_set_features_notsupp);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02004892
4893/**
Vitaly Wool962034f2005-09-15 14:58:53 +01004894 * nand_suspend - [MTD Interface] Suspend the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07004895 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01004896 */
4897static int nand_suspend(struct mtd_info *mtd)
4898{
Huang Shijie6a8214a2012-11-19 14:43:30 +08004899 return nand_get_device(mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01004900}
4901
4902/**
4903 * nand_resume - [MTD Interface] Resume the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07004904 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01004905 */
4906static void nand_resume(struct mtd_info *mtd)
4907{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004908 struct nand_chip *chip = mtd_to_nand(mtd);
Vitaly Wool962034f2005-09-15 14:58:53 +01004909
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004910 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01004911 nand_release_device(mtd);
4912 else
Brian Norrisd0370212011-07-19 10:06:08 -07004913 pr_err("%s called for a chip which is not in suspended state\n",
4914 __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01004915}
4916
Scott Branden72ea4032014-11-20 11:18:05 -08004917/**
4918 * nand_shutdown - [MTD Interface] Finish the current NAND operation and
4919 * prevent further operations
4920 * @mtd: MTD device structure
4921 */
4922static void nand_shutdown(struct mtd_info *mtd)
4923{
Brian Norris9ca641b2015-11-09 16:37:28 -08004924 nand_get_device(mtd, FL_PM_SUSPENDED);
Scott Branden72ea4032014-11-20 11:18:05 -08004925}
4926
Brian Norris8b6e50c2011-05-25 14:59:01 -07004927/* Set default functions */
Boris Brezillon29a198a2016-05-24 20:17:48 +02004928static void nand_set_defaults(struct nand_chip *chip)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004929{
Boris Brezillon29a198a2016-05-24 20:17:48 +02004930 unsigned int busw = chip->options & NAND_BUSWIDTH_16;
4931
Linus Torvalds1da177e2005-04-16 15:20:36 -07004932 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004933 if (!chip->chip_delay)
4934 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004935
4936 /* check, if a user supplied command function given */
Miquel Raynal8878b122017-11-09 14:16:45 +01004937 if (!chip->cmdfunc && !chip->exec_op)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004938 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004939
4940 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004941 if (chip->waitfunc == NULL)
4942 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004943
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004944 if (!chip->select_chip)
4945 chip->select_chip = nand_select_chip;
Brian Norris68e80782013-07-18 01:17:02 -07004946
Huang Shijie4204ccc2013-08-16 10:10:07 +08004947 /* set for ONFI nand */
Miquel Raynalb9587582018-03-19 14:47:19 +01004948 if (!chip->set_features)
4949 chip->set_features = nand_default_set_features;
4950 if (!chip->get_features)
4951 chip->get_features = nand_default_get_features;
Huang Shijie4204ccc2013-08-16 10:10:07 +08004952
Brian Norris68e80782013-07-18 01:17:02 -07004953 /* If called twice, pointers that depend on busw may need to be reset */
4954 if (!chip->read_byte || chip->read_byte == nand_read_byte)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004955 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
4956 if (!chip->read_word)
4957 chip->read_word = nand_read_word;
4958 if (!chip->block_bad)
4959 chip->block_bad = nand_block_bad;
4960 if (!chip->block_markbad)
4961 chip->block_markbad = nand_default_block_markbad;
Brian Norris68e80782013-07-18 01:17:02 -07004962 if (!chip->write_buf || chip->write_buf == nand_write_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004963 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
Uwe Kleine-König05f78352013-12-05 22:22:04 +01004964 if (!chip->write_byte || chip->write_byte == nand_write_byte)
4965 chip->write_byte = busw ? nand_write_byte16 : nand_write_byte;
Brian Norris68e80782013-07-18 01:17:02 -07004966 if (!chip->read_buf || chip->read_buf == nand_read_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004967 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004968 if (!chip->scan_bbt)
4969 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004970
4971 if (!chip->controller) {
4972 chip->controller = &chip->hwcontrol;
Marc Gonzalezd45bc582016-07-27 11:23:52 +02004973 nand_hw_control_init(chip->controller);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004974 }
4975
Masahiro Yamada477544c2017-03-30 17:15:05 +09004976 if (!chip->buf_align)
4977 chip->buf_align = 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004978}
4979
Brian Norris8b6e50c2011-05-25 14:59:01 -07004980/* Sanitize ONFI strings so we can safely print them */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004981static void sanitize_string(uint8_t *s, size_t len)
4982{
4983 ssize_t i;
4984
Brian Norris8b6e50c2011-05-25 14:59:01 -07004985 /* Null terminate */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004986 s[len - 1] = 0;
4987
Brian Norris8b6e50c2011-05-25 14:59:01 -07004988 /* Remove non printable chars */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004989 for (i = 0; i < len - 1; i++) {
4990 if (s[i] < ' ' || s[i] > 127)
4991 s[i] = '?';
4992 }
4993
Brian Norris8b6e50c2011-05-25 14:59:01 -07004994 /* Remove trailing spaces */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004995 strim(s);
4996}
4997
4998static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
4999{
5000 int i;
5001 while (len--) {
5002 crc ^= *p++ << 8;
5003 for (i = 0; i < 8; i++)
5004 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
5005 }
5006
5007 return crc;
5008}
5009
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005010/* Parse the Extended Parameter Page. */
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005011static int nand_flash_detect_ext_param_page(struct nand_chip *chip,
5012 struct nand_onfi_params *p)
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005013{
5014 struct onfi_ext_param_page *ep;
5015 struct onfi_ext_section *s;
5016 struct onfi_ext_ecc_info *ecc;
5017 uint8_t *cursor;
Boris Brezillon97d90da2017-11-30 18:01:29 +01005018 int ret;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005019 int len;
5020 int i;
5021
5022 len = le16_to_cpu(p->ext_param_page_length) * 16;
5023 ep = kmalloc(len, GFP_KERNEL);
Brian Norris5cb13272013-09-16 17:59:20 -07005024 if (!ep)
5025 return -ENOMEM;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005026
5027 /* Send our own NAND_CMD_PARAM. */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005028 ret = nand_read_param_page_op(chip, 0, NULL, 0);
5029 if (ret)
5030 goto ext_out;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005031
5032 /* Use the Change Read Column command to skip the ONFI param pages. */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005033 ret = nand_change_read_column_op(chip,
5034 sizeof(*p) * p->num_of_param_pages,
5035 ep, len, true);
5036 if (ret)
5037 goto ext_out;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005038
Boris Brezillon97d90da2017-11-30 18:01:29 +01005039 ret = -EINVAL;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005040 if ((onfi_crc16(ONFI_CRC_BASE, ((uint8_t *)ep) + 2, len - 2)
5041 != le16_to_cpu(ep->crc))) {
5042 pr_debug("fail in the CRC.\n");
5043 goto ext_out;
5044 }
5045
5046 /*
5047 * Check the signature.
5048 * Do not strictly follow the ONFI spec, maybe changed in future.
5049 */
5050 if (strncmp(ep->sig, "EPPS", 4)) {
5051 pr_debug("The signature is invalid.\n");
5052 goto ext_out;
5053 }
5054
5055 /* find the ECC section. */
5056 cursor = (uint8_t *)(ep + 1);
5057 for (i = 0; i < ONFI_EXT_SECTION_MAX; i++) {
5058 s = ep->sections + i;
5059 if (s->type == ONFI_SECTION_TYPE_2)
5060 break;
5061 cursor += s->length * 16;
5062 }
5063 if (i == ONFI_EXT_SECTION_MAX) {
5064 pr_debug("We can not find the ECC section.\n");
5065 goto ext_out;
5066 }
5067
5068 /* get the info we want. */
5069 ecc = (struct onfi_ext_ecc_info *)cursor;
5070
Brian Norris4ae7d222013-09-16 18:20:21 -07005071 if (!ecc->codeword_size) {
5072 pr_debug("Invalid codeword size\n");
5073 goto ext_out;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005074 }
5075
Brian Norris4ae7d222013-09-16 18:20:21 -07005076 chip->ecc_strength_ds = ecc->ecc_bits;
5077 chip->ecc_step_ds = 1 << ecc->codeword_size;
Brian Norris5cb13272013-09-16 17:59:20 -07005078 ret = 0;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005079
5080ext_out:
5081 kfree(ep);
5082 return ret;
5083}
5084
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005085/*
Wan, Jane (Nokia - US/Sunnyvale)39138c12018-05-13 04:30:02 +00005086 * Recover data with bit-wise majority
5087 */
5088static void nand_bit_wise_majority(const void **srcbufs,
5089 unsigned int nsrcbufs,
5090 void *dstbuf,
5091 unsigned int bufsize)
5092{
5093 int i, j, k;
5094
5095 for (i = 0; i < bufsize; i++) {
5096 u8 val = 0;
5097
5098 for (j = 0; j < 8; j++) {
5099 unsigned int cnt = 0;
5100
5101 for (k = 0; k < nsrcbufs; k++) {
5102 const u8 *srcbuf = srcbufs[k];
5103
5104 if (srcbuf[i] & BIT(j))
5105 cnt++;
5106 }
5107
5108 if (cnt > nsrcbufs / 2)
5109 val |= BIT(j);
5110 }
5111
5112 ((u8 *)dstbuf)[i] = val;
5113 }
5114}
5115
5116/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07005117 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise.
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005118 */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005119static int nand_flash_detect_onfi(struct nand_chip *chip)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005120{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005121 struct mtd_info *mtd = nand_to_mtd(chip);
Miquel Raynalbd0b6432018-03-19 14:47:31 +01005122 struct nand_onfi_params *p;
Boris Brezillon97d90da2017-11-30 18:01:29 +01005123 char id[4];
5124 int i, ret, val;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005125
Brian Norris7854d3f2011-06-23 14:12:08 -07005126 /* Try ONFI for unknown chip or LP */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005127 ret = nand_readid_op(chip, 0x20, id, sizeof(id));
5128 if (ret || strncmp(id, "ONFI", 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005129 return 0;
5130
Miquel Raynalbd0b6432018-03-19 14:47:31 +01005131 /* ONFI chip: allocate a buffer to hold its parameter page */
Wan, Jane (Nokia - US/Sunnyvale)39138c12018-05-13 04:30:02 +00005132 p = kzalloc((sizeof(*p) * 3), GFP_KERNEL);
Miquel Raynalbd0b6432018-03-19 14:47:31 +01005133 if (!p)
5134 return -ENOMEM;
5135
Boris Brezillon97d90da2017-11-30 18:01:29 +01005136 ret = nand_read_param_page_op(chip, 0, NULL, 0);
Miquel Raynalbd0b6432018-03-19 14:47:31 +01005137 if (ret) {
5138 ret = 0;
5139 goto free_onfi_param_page;
5140 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01005141
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005142 for (i = 0; i < 3; i++) {
Wan, Jane (Nokia - US/Sunnyvale)39138c12018-05-13 04:30:02 +00005143 ret = nand_read_data_op(chip, &p[i], sizeof(*p), true);
Miquel Raynalbd0b6432018-03-19 14:47:31 +01005144 if (ret) {
5145 ret = 0;
5146 goto free_onfi_param_page;
5147 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01005148
Wan, Jane (Nokia - US/Sunnyvale)39138c12018-05-13 04:30:02 +00005149 if (onfi_crc16(ONFI_CRC_BASE, (u8 *)&p[i], 254) ==
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005150 le16_to_cpu(p->crc)) {
Wan, Jane (Nokia - US/Sunnyvale)39138c12018-05-13 04:30:02 +00005151 if (i)
5152 memcpy(p, &p[i], sizeof(*p));
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005153 break;
5154 }
5155 }
5156
Brian Norrisc7f23a72013-08-13 10:51:55 -07005157 if (i == 3) {
Wan, Jane (Nokia - US/Sunnyvale)39138c12018-05-13 04:30:02 +00005158 const void *srcbufs[3] = {p, p + 1, p + 2};
5159
5160 pr_warn("Could not find a valid ONFI parameter page, trying bit-wise majority to recover it\n");
5161 nand_bit_wise_majority(srcbufs, ARRAY_SIZE(srcbufs), p,
5162 sizeof(*p));
5163
5164 if (onfi_crc16(ONFI_CRC_BASE, (u8 *)p, 254) !=
5165 le16_to_cpu(p->crc)) {
5166 pr_err("ONFI parameter recovery failed, aborting\n");
5167 goto free_onfi_param_page;
5168 }
Brian Norrisc7f23a72013-08-13 10:51:55 -07005169 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005170
Brian Norris8b6e50c2011-05-25 14:59:01 -07005171 /* Check version */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005172 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08005173 if (val & (1 << 5))
Miquel Raynala97421c2018-03-19 14:47:27 +01005174 chip->parameters.onfi.version = 23;
Brian Norrisb7b1a292010-12-12 00:23:33 -08005175 else if (val & (1 << 4))
Miquel Raynala97421c2018-03-19 14:47:27 +01005176 chip->parameters.onfi.version = 22;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005177 else if (val & (1 << 3))
Miquel Raynala97421c2018-03-19 14:47:27 +01005178 chip->parameters.onfi.version = 21;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005179 else if (val & (1 << 2))
Miquel Raynala97421c2018-03-19 14:47:27 +01005180 chip->parameters.onfi.version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08005181 else if (val & (1 << 1))
Miquel Raynala97421c2018-03-19 14:47:27 +01005182 chip->parameters.onfi.version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08005183
Miquel Raynala97421c2018-03-19 14:47:27 +01005184 if (!chip->parameters.onfi.version) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03005185 pr_info("unsupported ONFI version: %d\n", val);
Miquel Raynalbd0b6432018-03-19 14:47:31 +01005186 goto free_onfi_param_page;
5187 } else {
5188 ret = 1;
Brian Norrisb7b1a292010-12-12 00:23:33 -08005189 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005190
5191 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
5192 sanitize_string(p->model, sizeof(p->model));
Miquel Raynalf4531b22018-03-19 14:47:26 +01005193 strncpy(chip->parameters.model, p->model,
5194 sizeof(chip->parameters.model) - 1);
Brian Norris4355b702013-08-27 18:45:10 -07005195
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005196 mtd->writesize = le32_to_cpu(p->byte_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07005197
5198 /*
5199 * pages_per_block and blocks_per_lun may not be a power-of-2 size
5200 * (don't ask me who thought of this...). MTD assumes that these
5201 * dimensions will be power-of-2, so just truncate the remaining area.
5202 */
5203 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
5204 mtd->erasesize *= mtd->writesize;
5205
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005206 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07005207
5208 /* See erasesize comment */
5209 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
Matthieu CASTET63795752012-03-19 15:35:25 +01005210 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
Huang Shijie13fbd172013-09-25 14:58:13 +08005211 chip->bits_per_cell = p->bits_per_cell;
Huang Shijiee2985fc2013-05-17 11:17:30 +08005212
Zach Brown34da5f52017-01-10 13:30:21 -06005213 chip->max_bb_per_die = le16_to_cpu(p->bb_per_lun);
5214 chip->blocks_per_die = le32_to_cpu(p->blocks_per_lun);
5215
Miquel Raynala97421c2018-03-19 14:47:27 +01005216 if (le16_to_cpu(p->features) & ONFI_FEATURE_16_BIT_BUS)
Boris Brezillon29a198a2016-05-24 20:17:48 +02005217 chip->options |= NAND_BUSWIDTH_16;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005218
Huang Shijie10c86ba2013-05-17 11:17:26 +08005219 if (p->ecc_bits != 0xff) {
5220 chip->ecc_strength_ds = p->ecc_bits;
5221 chip->ecc_step_ds = 512;
Miquel Raynala97421c2018-03-19 14:47:27 +01005222 } else if (chip->parameters.onfi.version >= 21 &&
5223 (le16_to_cpu(p->features) & ONFI_FEATURE_EXT_PARAM_PAGE)) {
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005224
5225 /*
5226 * The nand_flash_detect_ext_param_page() uses the
5227 * Change Read Column command which maybe not supported
5228 * by the chip->cmdfunc. So try to update the chip->cmdfunc
5229 * now. We do not replace user supplied command function.
5230 */
5231 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
5232 chip->cmdfunc = nand_command_lp;
5233
5234 /* The Extended Parameter Page is supported since ONFI 2.1. */
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005235 if (nand_flash_detect_ext_param_page(chip, p))
Brian Norrisc7f23a72013-08-13 10:51:55 -07005236 pr_warn("Failed to detect ONFI extended param page\n");
5237 } else {
5238 pr_warn("Could not retrieve ONFI ECC requirements\n");
Huang Shijie10c86ba2013-05-17 11:17:26 +08005239 }
5240
Miquel Raynalf4531b22018-03-19 14:47:26 +01005241 /* Save some parameters from the parameter page for future use */
Miquel Raynal789157e2018-03-19 14:47:28 +01005242 if (le16_to_cpu(p->opt_cmd) & ONFI_OPT_CMD_SET_GET_FEATURES) {
Miquel Raynalf4531b22018-03-19 14:47:26 +01005243 chip->parameters.supports_set_get_features = true;
Miquel Raynal789157e2018-03-19 14:47:28 +01005244 bitmap_set(chip->parameters.get_feature_list,
5245 ONFI_FEATURE_ADDR_TIMING_MODE, 1);
5246 bitmap_set(chip->parameters.set_feature_list,
5247 ONFI_FEATURE_ADDR_TIMING_MODE, 1);
5248 }
Miquel Raynala97421c2018-03-19 14:47:27 +01005249 chip->parameters.onfi.tPROG = le16_to_cpu(p->t_prog);
5250 chip->parameters.onfi.tBERS = le16_to_cpu(p->t_bers);
5251 chip->parameters.onfi.tR = le16_to_cpu(p->t_r);
5252 chip->parameters.onfi.tCCS = le16_to_cpu(p->t_ccs);
5253 chip->parameters.onfi.async_timing_mode =
5254 le16_to_cpu(p->async_timing_mode);
5255 chip->parameters.onfi.vendor_revision =
5256 le16_to_cpu(p->vendor_revision);
5257 memcpy(chip->parameters.onfi.vendor, p->vendor,
5258 sizeof(p->vendor));
Miquel Raynalf4531b22018-03-19 14:47:26 +01005259
Miquel Raynalbd0b6432018-03-19 14:47:31 +01005260free_onfi_param_page:
5261 kfree(p);
5262 return ret;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005263}
5264
5265/*
Huang Shijie91361812014-02-21 13:39:40 +08005266 * Check if the NAND chip is JEDEC compliant, returns 1 if it is, 0 otherwise.
5267 */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005268static int nand_flash_detect_jedec(struct nand_chip *chip)
Huang Shijie91361812014-02-21 13:39:40 +08005269{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005270 struct mtd_info *mtd = nand_to_mtd(chip);
Miquel Raynal480139d2018-03-19 14:47:30 +01005271 struct nand_jedec_params *p;
Huang Shijie91361812014-02-21 13:39:40 +08005272 struct jedec_ecc_info *ecc;
Miquel Raynal480139d2018-03-19 14:47:30 +01005273 int jedec_version = 0;
Boris Brezillon97d90da2017-11-30 18:01:29 +01005274 char id[5];
5275 int i, val, ret;
Huang Shijie91361812014-02-21 13:39:40 +08005276
5277 /* Try JEDEC for unknown chip or LP */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005278 ret = nand_readid_op(chip, 0x40, id, sizeof(id));
5279 if (ret || strncmp(id, "JEDEC", sizeof(id)))
Huang Shijie91361812014-02-21 13:39:40 +08005280 return 0;
5281
Miquel Raynal480139d2018-03-19 14:47:30 +01005282 /* JEDEC chip: allocate a buffer to hold its parameter page */
5283 p = kzalloc(sizeof(*p), GFP_KERNEL);
5284 if (!p)
5285 return -ENOMEM;
5286
Boris Brezillon97d90da2017-11-30 18:01:29 +01005287 ret = nand_read_param_page_op(chip, 0x40, NULL, 0);
Miquel Raynal480139d2018-03-19 14:47:30 +01005288 if (ret) {
5289 ret = 0;
5290 goto free_jedec_param_page;
5291 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01005292
Huang Shijie91361812014-02-21 13:39:40 +08005293 for (i = 0; i < 3; i++) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01005294 ret = nand_read_data_op(chip, p, sizeof(*p), true);
Miquel Raynal480139d2018-03-19 14:47:30 +01005295 if (ret) {
5296 ret = 0;
5297 goto free_jedec_param_page;
5298 }
Huang Shijie91361812014-02-21 13:39:40 +08005299
5300 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 510) ==
5301 le16_to_cpu(p->crc))
5302 break;
5303 }
5304
5305 if (i == 3) {
5306 pr_err("Could not find valid JEDEC parameter page; aborting\n");
Miquel Raynal480139d2018-03-19 14:47:30 +01005307 goto free_jedec_param_page;
Huang Shijie91361812014-02-21 13:39:40 +08005308 }
5309
5310 /* Check version */
5311 val = le16_to_cpu(p->revision);
5312 if (val & (1 << 2))
Miquel Raynal480139d2018-03-19 14:47:30 +01005313 jedec_version = 10;
Huang Shijie91361812014-02-21 13:39:40 +08005314 else if (val & (1 << 1))
Miquel Raynal480139d2018-03-19 14:47:30 +01005315 jedec_version = 1; /* vendor specific version */
Huang Shijie91361812014-02-21 13:39:40 +08005316
Miquel Raynal480139d2018-03-19 14:47:30 +01005317 if (!jedec_version) {
Huang Shijie91361812014-02-21 13:39:40 +08005318 pr_info("unsupported JEDEC version: %d\n", val);
Miquel Raynal480139d2018-03-19 14:47:30 +01005319 goto free_jedec_param_page;
Huang Shijie91361812014-02-21 13:39:40 +08005320 }
5321
5322 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
5323 sanitize_string(p->model, sizeof(p->model));
Miquel Raynalf4531b22018-03-19 14:47:26 +01005324 strncpy(chip->parameters.model, p->model,
5325 sizeof(chip->parameters.model) - 1);
Huang Shijie91361812014-02-21 13:39:40 +08005326
5327 mtd->writesize = le32_to_cpu(p->byte_per_page);
5328
5329 /* Please reference to the comment for nand_flash_detect_onfi. */
5330 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
5331 mtd->erasesize *= mtd->writesize;
5332
5333 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
5334
5335 /* Please reference to the comment for nand_flash_detect_onfi. */
5336 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
5337 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
5338 chip->bits_per_cell = p->bits_per_cell;
5339
Miquel Raynal480139d2018-03-19 14:47:30 +01005340 if (le16_to_cpu(p->features) & JEDEC_FEATURE_16_BIT_BUS)
Boris Brezillon29a198a2016-05-24 20:17:48 +02005341 chip->options |= NAND_BUSWIDTH_16;
Huang Shijie91361812014-02-21 13:39:40 +08005342
5343 /* ECC info */
5344 ecc = &p->ecc_info[0];
5345
5346 if (ecc->codeword_size >= 9) {
5347 chip->ecc_strength_ds = ecc->ecc_bits;
5348 chip->ecc_step_ds = 1 << ecc->codeword_size;
5349 } else {
5350 pr_warn("Invalid codeword size\n");
5351 }
5352
Miquel Raynal480139d2018-03-19 14:47:30 +01005353free_jedec_param_page:
5354 kfree(p);
5355 return ret;
Huang Shijie91361812014-02-21 13:39:40 +08005356}
5357
5358/*
Brian Norrise3b88bd2012-09-24 20:40:52 -07005359 * nand_id_has_period - Check if an ID string has a given wraparound period
5360 * @id_data: the ID string
5361 * @arrlen: the length of the @id_data array
5362 * @period: the period of repitition
5363 *
5364 * Check if an ID string is repeated within a given sequence of bytes at
5365 * specific repetition interval period (e.g., {0x20,0x01,0x7F,0x20} has a
Brian Norrisd4d4f1b2012-11-14 21:54:20 -08005366 * period of 3). This is a helper function for nand_id_len(). Returns non-zero
Brian Norrise3b88bd2012-09-24 20:40:52 -07005367 * if the repetition has a period of @period; otherwise, returns zero.
5368 */
5369static int nand_id_has_period(u8 *id_data, int arrlen, int period)
5370{
5371 int i, j;
5372 for (i = 0; i < period; i++)
5373 for (j = i + period; j < arrlen; j += period)
5374 if (id_data[i] != id_data[j])
5375 return 0;
5376 return 1;
5377}
5378
5379/*
5380 * nand_id_len - Get the length of an ID string returned by CMD_READID
5381 * @id_data: the ID string
5382 * @arrlen: the length of the @id_data array
5383
5384 * Returns the length of the ID string, according to known wraparound/trailing
5385 * zero patterns. If no pattern exists, returns the length of the array.
5386 */
5387static int nand_id_len(u8 *id_data, int arrlen)
5388{
5389 int last_nonzero, period;
5390
5391 /* Find last non-zero byte */
5392 for (last_nonzero = arrlen - 1; last_nonzero >= 0; last_nonzero--)
5393 if (id_data[last_nonzero])
5394 break;
5395
5396 /* All zeros */
5397 if (last_nonzero < 0)
5398 return 0;
5399
5400 /* Calculate wraparound period */
5401 for (period = 1; period < arrlen; period++)
5402 if (nand_id_has_period(id_data, arrlen, period))
5403 break;
5404
5405 /* There's a repeated pattern */
5406 if (period < arrlen)
5407 return period;
5408
5409 /* There are trailing zeros */
5410 if (last_nonzero < arrlen - 1)
5411 return last_nonzero + 1;
5412
5413 /* No pattern detected */
5414 return arrlen;
5415}
5416
Huang Shijie7db906b2013-09-25 14:58:11 +08005417/* Extract the bits of per cell from the 3rd byte of the extended ID */
5418static int nand_get_bits_per_cell(u8 cellinfo)
5419{
5420 int bits;
5421
5422 bits = cellinfo & NAND_CI_CELLTYPE_MSK;
5423 bits >>= NAND_CI_CELLTYPE_SHIFT;
5424 return bits + 1;
5425}
5426
Brian Norrise3b88bd2012-09-24 20:40:52 -07005427/*
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005428 * Many new NAND share similar device ID codes, which represent the size of the
5429 * chip. The rest of the parameters must be decoded according to generic or
5430 * manufacturer-specific "extended ID" decoding patterns.
5431 */
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005432void nand_decode_ext_id(struct nand_chip *chip)
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005433{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005434 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillon9b2d61f2016-06-08 10:34:57 +02005435 int extid;
Boris Brezillon7f501f02016-05-24 19:20:05 +02005436 u8 *id_data = chip->id.data;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005437 /* The 3rd id byte holds MLC / multichip data */
Huang Shijie7db906b2013-09-25 14:58:11 +08005438 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005439 /* The 4th id byte is the important one */
5440 extid = id_data[3];
5441
Boris Brezillon01389b62016-06-08 10:30:18 +02005442 /* Calc pagesize */
5443 mtd->writesize = 1024 << (extid & 0x03);
5444 extid >>= 2;
5445 /* Calc oobsize */
5446 mtd->oobsize = (8 << (extid & 0x01)) * (mtd->writesize >> 9);
5447 extid >>= 2;
5448 /* Calc blocksize. Blocksize is multiples of 64KiB */
5449 mtd->erasesize = (64 * 1024) << (extid & 0x03);
5450 extid >>= 2;
5451 /* Get buswidth information */
5452 if (extid & 0x1)
5453 chip->options |= NAND_BUSWIDTH_16;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005454}
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005455EXPORT_SYMBOL_GPL(nand_decode_ext_id);
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005456
5457/*
Brian Norrisf23a4812012-09-24 20:40:51 -07005458 * Old devices have chip data hardcoded in the device ID table. nand_decode_id
5459 * decodes a matching ID table entry and assigns the MTD size parameters for
5460 * the chip.
5461 */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005462static void nand_decode_id(struct nand_chip *chip, struct nand_flash_dev *type)
Brian Norrisf23a4812012-09-24 20:40:51 -07005463{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005464 struct mtd_info *mtd = nand_to_mtd(chip);
Brian Norrisf23a4812012-09-24 20:40:51 -07005465
5466 mtd->erasesize = type->erasesize;
5467 mtd->writesize = type->pagesize;
5468 mtd->oobsize = mtd->writesize / 32;
Brian Norrisf23a4812012-09-24 20:40:51 -07005469
Huang Shijie1c195e92013-09-25 14:58:12 +08005470 /* All legacy ID NAND are small-page, SLC */
5471 chip->bits_per_cell = 1;
Brian Norrisf23a4812012-09-24 20:40:51 -07005472}
5473
5474/*
Brian Norris7e74c2d2012-09-24 20:40:49 -07005475 * Set the bad block marker/indicator (BBM/BBI) patterns according to some
5476 * heuristic patterns using various detected parameters (e.g., manufacturer,
5477 * page size, cell-type information).
5478 */
Boris Brezillon7f501f02016-05-24 19:20:05 +02005479static void nand_decode_bbm_options(struct nand_chip *chip)
Brian Norris7e74c2d2012-09-24 20:40:49 -07005480{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005481 struct mtd_info *mtd = nand_to_mtd(chip);
Brian Norris7e74c2d2012-09-24 20:40:49 -07005482
5483 /* Set the bad block position */
5484 if (mtd->writesize > 512 || (chip->options & NAND_BUSWIDTH_16))
5485 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
5486 else
5487 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
Brian Norris7e74c2d2012-09-24 20:40:49 -07005488}
5489
Huang Shijieec6e87e2013-03-15 11:01:00 +08005490static inline bool is_full_id_nand(struct nand_flash_dev *type)
5491{
5492 return type->id_len;
5493}
5494
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005495static bool find_full_id_nand(struct nand_chip *chip,
Boris Brezillon29a198a2016-05-24 20:17:48 +02005496 struct nand_flash_dev *type)
Huang Shijieec6e87e2013-03-15 11:01:00 +08005497{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005498 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillon7f501f02016-05-24 19:20:05 +02005499 u8 *id_data = chip->id.data;
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005500
Huang Shijieec6e87e2013-03-15 11:01:00 +08005501 if (!strncmp(type->id, id_data, type->id_len)) {
5502 mtd->writesize = type->pagesize;
5503 mtd->erasesize = type->erasesize;
5504 mtd->oobsize = type->oobsize;
5505
Huang Shijie7db906b2013-09-25 14:58:11 +08005506 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Huang Shijieec6e87e2013-03-15 11:01:00 +08005507 chip->chipsize = (uint64_t)type->chipsize << 20;
5508 chip->options |= type->options;
Huang Shijie57219342013-05-17 11:17:32 +08005509 chip->ecc_strength_ds = NAND_ECC_STRENGTH(type);
5510 chip->ecc_step_ds = NAND_ECC_STEP(type);
Boris BREZILLON57a94e22014-09-22 20:11:50 +02005511 chip->onfi_timing_mode_default =
5512 type->onfi_timing_mode_default;
Huang Shijieec6e87e2013-03-15 11:01:00 +08005513
Miquel Raynalf4531b22018-03-19 14:47:26 +01005514 strncpy(chip->parameters.model, type->name,
5515 sizeof(chip->parameters.model) - 1);
Cai Zhiyong092b6a12013-12-25 21:19:21 +08005516
Huang Shijieec6e87e2013-03-15 11:01:00 +08005517 return true;
5518 }
5519 return false;
5520}
5521
Brian Norris7e74c2d2012-09-24 20:40:49 -07005522/*
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005523 * Manufacturer detection. Only used when the NAND is not ONFI or JEDEC
5524 * compliant and does not have a full-id or legacy-id entry in the nand_ids
5525 * table.
5526 */
5527static void nand_manufacturer_detect(struct nand_chip *chip)
5528{
5529 /*
5530 * Try manufacturer detection if available and use
5531 * nand_decode_ext_id() otherwise.
5532 */
5533 if (chip->manufacturer.desc && chip->manufacturer.desc->ops &&
Lothar Waßmann69fc0122017-08-29 12:17:12 +02005534 chip->manufacturer.desc->ops->detect) {
5535 /* The 3rd id byte holds MLC / multichip data */
5536 chip->bits_per_cell = nand_get_bits_per_cell(chip->id.data[2]);
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005537 chip->manufacturer.desc->ops->detect(chip);
Lothar Waßmann69fc0122017-08-29 12:17:12 +02005538 } else {
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005539 nand_decode_ext_id(chip);
Lothar Waßmann69fc0122017-08-29 12:17:12 +02005540 }
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005541}
5542
5543/*
5544 * Manufacturer initialization. This function is called for all NANDs including
5545 * ONFI and JEDEC compliant ones.
5546 * Manufacturer drivers should put all their specific initialization code in
5547 * their ->init() hook.
5548 */
5549static int nand_manufacturer_init(struct nand_chip *chip)
5550{
5551 if (!chip->manufacturer.desc || !chip->manufacturer.desc->ops ||
5552 !chip->manufacturer.desc->ops->init)
5553 return 0;
5554
5555 return chip->manufacturer.desc->ops->init(chip);
5556}
5557
5558/*
5559 * Manufacturer cleanup. This function is called for all NANDs including
5560 * ONFI and JEDEC compliant ones.
5561 * Manufacturer drivers should put all their specific cleanup code in their
5562 * ->cleanup() hook.
5563 */
5564static void nand_manufacturer_cleanup(struct nand_chip *chip)
5565{
5566 /* Release manufacturer private data */
5567 if (chip->manufacturer.desc && chip->manufacturer.desc->ops &&
5568 chip->manufacturer.desc->ops->cleanup)
5569 chip->manufacturer.desc->ops->cleanup(chip);
5570}
5571
5572/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07005573 * Get the flash and manufacturer id and lookup if the type is supported.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005574 */
Boris Brezillon7bb42792016-05-24 20:55:33 +02005575static int nand_detect(struct nand_chip *chip, struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005576{
Boris Brezillonbcc678c2017-01-07 15:48:25 +01005577 const struct nand_manufacturer *manufacturer;
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005578 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillon97d90da2017-11-30 18:01:29 +01005579 int busw, ret;
Boris Brezillon7f501f02016-05-24 19:20:05 +02005580 u8 *id_data = chip->id.data;
5581 u8 maf_id, dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005582
Karl Beldanef89a882008-09-15 14:37:29 +02005583 /*
5584 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
Brian Norris8b6e50c2011-05-25 14:59:01 -07005585 * after power-up.
Karl Beldanef89a882008-09-15 14:37:29 +02005586 */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005587 ret = nand_reset(chip, 0);
5588 if (ret)
5589 return ret;
Boris Brezillon73f907f2016-10-24 16:46:20 +02005590
5591 /* Select the device */
5592 chip->select_chip(mtd, 0);
Karl Beldanef89a882008-09-15 14:37:29 +02005593
Linus Torvalds1da177e2005-04-16 15:20:36 -07005594 /* Send the command for reading device ID */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005595 ret = nand_readid_op(chip, 0, id_data, 2);
5596 if (ret)
5597 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005598
5599 /* Read manufacturer and device IDs */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005600 maf_id = id_data[0];
5601 dev_id = id_data[1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005602
Brian Norris8b6e50c2011-05-25 14:59:01 -07005603 /*
5604 * Try again to make sure, as some systems the bus-hold or other
Ben Dooksed8165c2008-04-14 14:58:58 +01005605 * interface concerns can cause random data which looks like a
5606 * possibly credible NAND flash to appear. If the two results do
5607 * not match, ignore the device completely.
5608 */
5609
Brian Norris4aef9b72012-09-24 20:40:48 -07005610 /* Read entire ID string */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005611 ret = nand_readid_op(chip, 0, id_data, sizeof(chip->id.data));
5612 if (ret)
5613 return ret;
Ben Dooksed8165c2008-04-14 14:58:58 +01005614
Boris Brezillon7f501f02016-05-24 19:20:05 +02005615 if (id_data[0] != maf_id || id_data[1] != dev_id) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03005616 pr_info("second ID read did not match %02x,%02x against %02x,%02x\n",
Boris Brezillon7f501f02016-05-24 19:20:05 +02005617 maf_id, dev_id, id_data[0], id_data[1]);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005618 return -ENODEV;
Ben Dooksed8165c2008-04-14 14:58:58 +01005619 }
5620
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +02005621 chip->id.len = nand_id_len(id_data, ARRAY_SIZE(chip->id.data));
Boris Brezillon7f501f02016-05-24 19:20:05 +02005622
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005623 /* Try to identify manufacturer */
5624 manufacturer = nand_get_manufacturer(maf_id);
5625 chip->manufacturer.desc = manufacturer;
5626
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005627 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00005628 type = nand_flash_ids;
5629
Boris Brezillon29a198a2016-05-24 20:17:48 +02005630 /*
5631 * Save the NAND_BUSWIDTH_16 flag before letting auto-detection logic
5632 * override it.
5633 * This is required to make sure initial NAND bus width set by the
5634 * NAND controller driver is coherent with the real NAND bus width
5635 * (extracted by auto-detection code).
5636 */
5637 busw = chip->options & NAND_BUSWIDTH_16;
5638
5639 /*
5640 * The flag is only set (never cleared), reset it to its default value
5641 * before starting auto-detection.
5642 */
5643 chip->options &= ~NAND_BUSWIDTH_16;
5644
Huang Shijieec6e87e2013-03-15 11:01:00 +08005645 for (; type->name != NULL; type++) {
5646 if (is_full_id_nand(type)) {
Boris Brezillon29a198a2016-05-24 20:17:48 +02005647 if (find_full_id_nand(chip, type))
Huang Shijieec6e87e2013-03-15 11:01:00 +08005648 goto ident_done;
Boris Brezillon7f501f02016-05-24 19:20:05 +02005649 } else if (dev_id == type->dev_id) {
Brian Norrisdb5b09f2015-05-22 10:43:12 -07005650 break;
Huang Shijieec6e87e2013-03-15 11:01:00 +08005651 }
5652 }
David Woodhouse5e81e882010-02-26 18:32:56 +00005653
Miquel Raynala97421c2018-03-19 14:47:27 +01005654 chip->parameters.onfi.version = 0;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005655 if (!type->name || !type->pagesize) {
Masahiro Yamada35fc5192014-04-09 16:26:26 +09005656 /* Check if the chip is ONFI compliant */
Miquel Raynalbd0b6432018-03-19 14:47:31 +01005657 ret = nand_flash_detect_onfi(chip);
5658 if (ret < 0)
5659 return ret;
5660 else if (ret)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005661 goto ident_done;
Huang Shijie91361812014-02-21 13:39:40 +08005662
5663 /* Check if the chip is JEDEC compliant */
Miquel Raynal480139d2018-03-19 14:47:30 +01005664 ret = nand_flash_detect_jedec(chip);
5665 if (ret < 0)
5666 return ret;
5667 else if (ret)
Huang Shijie91361812014-02-21 13:39:40 +08005668 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005669 }
5670
David Woodhouse5e81e882010-02-26 18:32:56 +00005671 if (!type->name)
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005672 return -ENODEV;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005673
Miquel Raynalf4531b22018-03-19 14:47:26 +01005674 strncpy(chip->parameters.model, type->name,
5675 sizeof(chip->parameters.model) - 1);
Thomas Gleixnerba0251fe2006-05-27 01:02:13 +02005676
Adrian Hunter69423d92008-12-10 13:37:21 +00005677 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005678
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005679 if (!type->pagesize)
5680 nand_manufacturer_detect(chip);
5681 else
Boris Brezillon29a198a2016-05-24 20:17:48 +02005682 nand_decode_id(chip, type);
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005683
Brian Norrisbf7a01b2012-07-13 09:28:24 -07005684 /* Get chip options */
5685 chip->options |= type->options;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005686
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005687ident_done:
Miquel Raynalf4531b22018-03-19 14:47:26 +01005688 if (!mtd->name)
5689 mtd->name = chip->parameters.model;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005690
Matthieu CASTET64b37b22012-11-06 11:51:44 +01005691 if (chip->options & NAND_BUSWIDTH_AUTO) {
Boris Brezillon29a198a2016-05-24 20:17:48 +02005692 WARN_ON(busw & NAND_BUSWIDTH_16);
5693 nand_set_defaults(chip);
Matthieu CASTET64b37b22012-11-06 11:51:44 +01005694 } else if (busw != (chip->options & NAND_BUSWIDTH_16)) {
5695 /*
5696 * Check, if buswidth is correct. Hardware drivers should set
5697 * chip correct!
5698 */
Ezequiel Garcia20171642013-11-25 08:30:31 -03005699 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
Boris Brezillon7f501f02016-05-24 19:20:05 +02005700 maf_id, dev_id);
Boris Brezillonbcc678c2017-01-07 15:48:25 +01005701 pr_info("%s %s\n", nand_manufacturer_name(manufacturer),
5702 mtd->name);
Boris Brezillon29a198a2016-05-24 20:17:48 +02005703 pr_warn("bus width %d instead of %d bits\n", busw ? 16 : 8,
5704 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005705 return -EINVAL;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005706 }
5707
Boris Brezillon7f501f02016-05-24 19:20:05 +02005708 nand_decode_bbm_options(chip);
Brian Norris7e74c2d2012-09-24 20:40:49 -07005709
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005710 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005711 chip->page_shift = ffs(mtd->writesize) - 1;
Brian Norris8b6e50c2011-05-25 14:59:01 -07005712 /* Convert chipsize to number of pages per chip -1 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005713 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005714
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005715 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005716 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00005717 if (chip->chipsize & 0xffffffff)
5718 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02005719 else {
5720 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
5721 chip->chip_shift += 32 - 1;
5722 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005723
Masahiro Yamada14157f82017-09-13 11:05:50 +09005724 if (chip->chip_shift - chip->page_shift > 16)
5725 chip->options |= NAND_ROW_ADDR_3;
5726
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03005727 chip->badblockbits = 8;
Brian Norris49c50b92014-05-06 16:02:19 -07005728 chip->erase = single_erase;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005729
Brian Norris8b6e50c2011-05-25 14:59:01 -07005730 /* Do not replace user supplied command function! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005731 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
5732 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005733
Ezequiel Garcia20171642013-11-25 08:30:31 -03005734 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
Boris Brezillon7f501f02016-05-24 19:20:05 +02005735 maf_id, dev_id);
Miquel Raynalf4531b22018-03-19 14:47:26 +01005736 pr_info("%s %s\n", nand_manufacturer_name(manufacturer),
5737 chip->parameters.model);
Rafał Miłecki3755a992014-10-21 00:01:04 +02005738 pr_info("%d MiB, %s, erase size: %d KiB, page size: %d, OOB size: %d\n",
Huang Shijie3723e932013-09-25 14:58:14 +08005739 (int)(chip->chipsize >> 20), nand_is_slc(chip) ? "SLC" : "MLC",
Rafał Miłecki3755a992014-10-21 00:01:04 +02005740 mtd->erasesize >> 10, mtd->writesize, mtd->oobsize);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005741 return 0;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005742}
5743
Boris Brezillond48f62b2016-04-01 14:54:32 +02005744static const char * const nand_ecc_modes[] = {
5745 [NAND_ECC_NONE] = "none",
5746 [NAND_ECC_SOFT] = "soft",
5747 [NAND_ECC_HW] = "hw",
5748 [NAND_ECC_HW_SYNDROME] = "hw_syndrome",
5749 [NAND_ECC_HW_OOB_FIRST] = "hw_oob_first",
Thomas Petazzoni785818f2017-04-29 11:06:43 +02005750 [NAND_ECC_ON_DIE] = "on-die",
Boris Brezillond48f62b2016-04-01 14:54:32 +02005751};
5752
5753static int of_get_nand_ecc_mode(struct device_node *np)
5754{
5755 const char *pm;
5756 int err, i;
5757
5758 err = of_property_read_string(np, "nand-ecc-mode", &pm);
5759 if (err < 0)
5760 return err;
5761
5762 for (i = 0; i < ARRAY_SIZE(nand_ecc_modes); i++)
5763 if (!strcasecmp(pm, nand_ecc_modes[i]))
5764 return i;
5765
Rafał Miłeckiae211bc2016-04-17 22:53:06 +02005766 /*
5767 * For backward compatibility we support few obsoleted values that don't
5768 * have their mappings into nand_ecc_modes_t anymore (they were merged
5769 * with other enums).
5770 */
5771 if (!strcasecmp(pm, "soft_bch"))
5772 return NAND_ECC_SOFT;
5773
Boris Brezillond48f62b2016-04-01 14:54:32 +02005774 return -ENODEV;
5775}
5776
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02005777static const char * const nand_ecc_algos[] = {
5778 [NAND_ECC_HAMMING] = "hamming",
5779 [NAND_ECC_BCH] = "bch",
Stefan Agnerf308d732018-06-24 23:27:22 +02005780 [NAND_ECC_RS] = "rs",
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02005781};
5782
Boris Brezillond48f62b2016-04-01 14:54:32 +02005783static int of_get_nand_ecc_algo(struct device_node *np)
5784{
5785 const char *pm;
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02005786 int err, i;
Boris Brezillond48f62b2016-04-01 14:54:32 +02005787
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02005788 err = of_property_read_string(np, "nand-ecc-algo", &pm);
5789 if (!err) {
5790 for (i = NAND_ECC_HAMMING; i < ARRAY_SIZE(nand_ecc_algos); i++)
5791 if (!strcasecmp(pm, nand_ecc_algos[i]))
5792 return i;
5793 return -ENODEV;
5794 }
Boris Brezillond48f62b2016-04-01 14:54:32 +02005795
5796 /*
5797 * For backward compatibility we also read "nand-ecc-mode" checking
5798 * for some obsoleted values that were specifying ECC algorithm.
5799 */
5800 err = of_property_read_string(np, "nand-ecc-mode", &pm);
5801 if (err < 0)
5802 return err;
5803
5804 if (!strcasecmp(pm, "soft"))
5805 return NAND_ECC_HAMMING;
5806 else if (!strcasecmp(pm, "soft_bch"))
5807 return NAND_ECC_BCH;
5808
5809 return -ENODEV;
5810}
5811
5812static int of_get_nand_ecc_step_size(struct device_node *np)
5813{
5814 int ret;
5815 u32 val;
5816
5817 ret = of_property_read_u32(np, "nand-ecc-step-size", &val);
5818 return ret ? ret : val;
5819}
5820
5821static int of_get_nand_ecc_strength(struct device_node *np)
5822{
5823 int ret;
5824 u32 val;
5825
5826 ret = of_property_read_u32(np, "nand-ecc-strength", &val);
5827 return ret ? ret : val;
5828}
5829
5830static int of_get_nand_bus_width(struct device_node *np)
5831{
5832 u32 val;
5833
5834 if (of_property_read_u32(np, "nand-bus-width", &val))
5835 return 8;
5836
5837 switch (val) {
5838 case 8:
5839 case 16:
5840 return val;
5841 default:
5842 return -EIO;
5843 }
5844}
5845
5846static bool of_get_nand_on_flash_bbt(struct device_node *np)
5847{
5848 return of_property_read_bool(np, "nand-on-flash-bbt");
5849}
5850
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01005851static int nand_dt_init(struct nand_chip *chip)
Brian Norris5844fee2015-01-23 00:22:27 -08005852{
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01005853 struct device_node *dn = nand_get_flash_node(chip);
Rafał Miłecki79082452016-03-23 11:19:02 +01005854 int ecc_mode, ecc_algo, ecc_strength, ecc_step;
Brian Norris5844fee2015-01-23 00:22:27 -08005855
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01005856 if (!dn)
5857 return 0;
5858
Brian Norris5844fee2015-01-23 00:22:27 -08005859 if (of_get_nand_bus_width(dn) == 16)
5860 chip->options |= NAND_BUSWIDTH_16;
5861
5862 if (of_get_nand_on_flash_bbt(dn))
5863 chip->bbt_options |= NAND_BBT_USE_FLASH;
5864
5865 ecc_mode = of_get_nand_ecc_mode(dn);
Rafał Miłecki79082452016-03-23 11:19:02 +01005866 ecc_algo = of_get_nand_ecc_algo(dn);
Brian Norris5844fee2015-01-23 00:22:27 -08005867 ecc_strength = of_get_nand_ecc_strength(dn);
5868 ecc_step = of_get_nand_ecc_step_size(dn);
5869
Brian Norris5844fee2015-01-23 00:22:27 -08005870 if (ecc_mode >= 0)
5871 chip->ecc.mode = ecc_mode;
5872
Rafał Miłecki79082452016-03-23 11:19:02 +01005873 if (ecc_algo >= 0)
5874 chip->ecc.algo = ecc_algo;
5875
Brian Norris5844fee2015-01-23 00:22:27 -08005876 if (ecc_strength >= 0)
5877 chip->ecc.strength = ecc_strength;
5878
5879 if (ecc_step > 0)
5880 chip->ecc.size = ecc_step;
5881
Boris Brezillonba78ee02016-06-08 17:04:22 +02005882 if (of_property_read_bool(dn, "nand-ecc-maximize"))
5883 chip->ecc.options |= NAND_ECC_MAXIMIZE;
5884
Brian Norris5844fee2015-01-23 00:22:27 -08005885 return 0;
5886}
5887
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005888/**
David Woodhouse3b85c322006-09-25 17:06:53 +01005889 * nand_scan_ident - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07005890 * @mtd: MTD device structure
5891 * @maxchips: number of chips to scan for
5892 * @table: alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005893 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07005894 * This is the first phase of the normal nand_scan() function. It reads the
5895 * flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005896 *
5897 */
David Woodhouse5e81e882010-02-26 18:32:56 +00005898int nand_scan_ident(struct mtd_info *mtd, int maxchips,
5899 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005900{
Cai Zhiyongbb770822013-12-25 20:11:15 +08005901 int i, nand_maf_id, nand_dev_id;
Boris BREZILLON862eba52015-12-01 12:03:03 +01005902 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris5844fee2015-01-23 00:22:27 -08005903 int ret;
5904
Miquel Raynal17fa8042017-11-30 18:01:31 +01005905 /* Enforce the right timings for reset/detection */
5906 onfi_fill_data_interface(chip, NAND_SDR_IFACE, 0);
5907
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01005908 ret = nand_dt_init(chip);
5909 if (ret)
5910 return ret;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005911
Brian Norrisf7a8e382016-01-05 10:39:45 -08005912 if (!mtd->name && mtd->dev.parent)
5913 mtd->name = dev_name(mtd->dev.parent);
5914
Miquel Raynal8878b122017-11-09 14:16:45 +01005915 /*
5916 * ->cmdfunc() is legacy and will only be used if ->exec_op() is not
5917 * populated.
5918 */
5919 if (!chip->exec_op) {
Andrey Smirnov76fe3342016-07-21 14:59:20 -07005920 /*
Miquel Raynal8878b122017-11-09 14:16:45 +01005921 * Default functions assigned for ->cmdfunc() and
5922 * ->select_chip() both expect ->cmd_ctrl() to be populated.
Andrey Smirnov76fe3342016-07-21 14:59:20 -07005923 */
Miquel Raynal8878b122017-11-09 14:16:45 +01005924 if ((!chip->cmdfunc || !chip->select_chip) && !chip->cmd_ctrl) {
5925 pr_err("->cmd_ctrl() should be provided\n");
5926 return -EINVAL;
5927 }
Andrey Smirnov76fe3342016-07-21 14:59:20 -07005928 }
Miquel Raynal8878b122017-11-09 14:16:45 +01005929
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005930 /* Set the default functions */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005931 nand_set_defaults(chip);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005932
5933 /* Read the flash type */
Boris Brezillon7bb42792016-05-24 20:55:33 +02005934 ret = nand_detect(chip, table);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005935 if (ret) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00005936 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
Brian Norrisd0370212011-07-19 10:06:08 -07005937 pr_warn("No NAND device found\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005938 chip->select_chip(mtd, -1);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005939 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005940 }
5941
Boris Brezillon7f501f02016-05-24 19:20:05 +02005942 nand_maf_id = chip->id.data[0];
5943 nand_dev_id = chip->id.data[1];
5944
Huang Shijie07300162012-11-09 16:23:45 +08005945 chip->select_chip(mtd, -1);
5946
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005947 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01005948 for (i = 1; i < maxchips; i++) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01005949 u8 id[2];
5950
Karl Beldanef89a882008-09-15 14:37:29 +02005951 /* See comment in nand_get_flash_type for reset */
Boris Brezillon73f907f2016-10-24 16:46:20 +02005952 nand_reset(chip, i);
5953
5954 chip->select_chip(mtd, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005955 /* Send the command for reading device ID */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005956 nand_readid_op(chip, 0, id, sizeof(id));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005957 /* Read manufacturer and device IDs */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005958 if (nand_maf_id != id[0] || nand_dev_id != id[1]) {
Huang Shijie07300162012-11-09 16:23:45 +08005959 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960 break;
Huang Shijie07300162012-11-09 16:23:45 +08005961 }
5962 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005963 }
5964 if (i > 1)
Ezequiel Garcia20171642013-11-25 08:30:31 -03005965 pr_info("%d chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00005966
Linus Torvalds1da177e2005-04-16 15:20:36 -07005967 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005968 chip->numchips = i;
5969 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970
David Woodhouse3b85c322006-09-25 17:06:53 +01005971 return 0;
5972}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02005973EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01005974
Rafał Miłecki06f384c2016-04-17 22:53:05 +02005975static int nand_set_ecc_soft_ops(struct mtd_info *mtd)
5976{
5977 struct nand_chip *chip = mtd_to_nand(mtd);
5978 struct nand_ecc_ctrl *ecc = &chip->ecc;
5979
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02005980 if (WARN_ON(ecc->mode != NAND_ECC_SOFT))
Rafał Miłecki06f384c2016-04-17 22:53:05 +02005981 return -EINVAL;
5982
5983 switch (ecc->algo) {
5984 case NAND_ECC_HAMMING:
5985 ecc->calculate = nand_calculate_ecc;
5986 ecc->correct = nand_correct_data;
5987 ecc->read_page = nand_read_page_swecc;
5988 ecc->read_subpage = nand_read_subpage;
5989 ecc->write_page = nand_write_page_swecc;
5990 ecc->read_page_raw = nand_read_page_raw;
5991 ecc->write_page_raw = nand_write_page_raw;
5992 ecc->read_oob = nand_read_oob_std;
5993 ecc->write_oob = nand_write_oob_std;
5994 if (!ecc->size)
5995 ecc->size = 256;
5996 ecc->bytes = 3;
5997 ecc->strength = 1;
5998 return 0;
5999 case NAND_ECC_BCH:
6000 if (!mtd_nand_has_bch()) {
6001 WARN(1, "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
6002 return -EINVAL;
6003 }
6004 ecc->calculate = nand_bch_calculate_ecc;
6005 ecc->correct = nand_bch_correct_data;
6006 ecc->read_page = nand_read_page_swecc;
6007 ecc->read_subpage = nand_read_subpage;
6008 ecc->write_page = nand_write_page_swecc;
6009 ecc->read_page_raw = nand_read_page_raw;
6010 ecc->write_page_raw = nand_write_page_raw;
6011 ecc->read_oob = nand_read_oob_std;
6012 ecc->write_oob = nand_write_oob_std;
Boris Brezillon8bbba482016-06-08 17:04:23 +02006013
Rafał Miłecki06f384c2016-04-17 22:53:05 +02006014 /*
6015 * Board driver should supply ecc.size and ecc.strength
6016 * values to select how many bits are correctable.
6017 * Otherwise, default to 4 bits for large page devices.
6018 */
6019 if (!ecc->size && (mtd->oobsize >= 64)) {
6020 ecc->size = 512;
6021 ecc->strength = 4;
6022 }
6023
6024 /*
6025 * if no ecc placement scheme was provided pickup the default
6026 * large page one.
6027 */
6028 if (!mtd->ooblayout) {
6029 /* handle large page devices only */
6030 if (mtd->oobsize < 64) {
6031 WARN(1, "OOB layout is required when using software BCH on small pages\n");
6032 return -EINVAL;
6033 }
6034
6035 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_ops);
Boris Brezillon8bbba482016-06-08 17:04:23 +02006036
6037 }
6038
6039 /*
6040 * We can only maximize ECC config when the default layout is
6041 * used, otherwise we don't know how many bytes can really be
6042 * used.
6043 */
6044 if (mtd->ooblayout == &nand_ooblayout_lp_ops &&
6045 ecc->options & NAND_ECC_MAXIMIZE) {
6046 int steps, bytes;
6047
6048 /* Always prefer 1k blocks over 512bytes ones */
6049 ecc->size = 1024;
6050 steps = mtd->writesize / ecc->size;
6051
6052 /* Reserve 2 bytes for the BBM */
6053 bytes = (mtd->oobsize - 2) / steps;
6054 ecc->strength = bytes * 8 / fls(8 * ecc->size);
Rafał Miłecki06f384c2016-04-17 22:53:05 +02006055 }
6056
6057 /* See nand_bch_init() for details. */
6058 ecc->bytes = 0;
6059 ecc->priv = nand_bch_init(mtd);
6060 if (!ecc->priv) {
6061 WARN(1, "BCH ECC initialization failed!\n");
6062 return -EINVAL;
6063 }
6064 return 0;
6065 default:
6066 WARN(1, "Unsupported ECC algorithm!\n");
6067 return -EINVAL;
6068 }
6069}
6070
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +09006071/**
6072 * nand_check_ecc_caps - check the sanity of preset ECC settings
6073 * @chip: nand chip info structure
6074 * @caps: ECC caps info structure
6075 * @oobavail: OOB size that the ECC engine can use
6076 *
6077 * When ECC step size and strength are already set, check if they are supported
6078 * by the controller and the calculated ECC bytes fit within the chip's OOB.
6079 * On success, the calculated ECC bytes is set.
6080 */
6081int nand_check_ecc_caps(struct nand_chip *chip,
6082 const struct nand_ecc_caps *caps, int oobavail)
6083{
6084 struct mtd_info *mtd = nand_to_mtd(chip);
6085 const struct nand_ecc_step_info *stepinfo;
6086 int preset_step = chip->ecc.size;
6087 int preset_strength = chip->ecc.strength;
6088 int nsteps, ecc_bytes;
6089 int i, j;
6090
6091 if (WARN_ON(oobavail < 0))
6092 return -EINVAL;
6093
6094 if (!preset_step || !preset_strength)
6095 return -ENODATA;
6096
6097 nsteps = mtd->writesize / preset_step;
6098
6099 for (i = 0; i < caps->nstepinfos; i++) {
6100 stepinfo = &caps->stepinfos[i];
6101
6102 if (stepinfo->stepsize != preset_step)
6103 continue;
6104
6105 for (j = 0; j < stepinfo->nstrengths; j++) {
6106 if (stepinfo->strengths[j] != preset_strength)
6107 continue;
6108
6109 ecc_bytes = caps->calc_ecc_bytes(preset_step,
6110 preset_strength);
6111 if (WARN_ON_ONCE(ecc_bytes < 0))
6112 return ecc_bytes;
6113
6114 if (ecc_bytes * nsteps > oobavail) {
6115 pr_err("ECC (step, strength) = (%d, %d) does not fit in OOB",
6116 preset_step, preset_strength);
6117 return -ENOSPC;
6118 }
6119
6120 chip->ecc.bytes = ecc_bytes;
6121
6122 return 0;
6123 }
6124 }
6125
6126 pr_err("ECC (step, strength) = (%d, %d) not supported on this controller",
6127 preset_step, preset_strength);
6128
6129 return -ENOTSUPP;
6130}
6131EXPORT_SYMBOL_GPL(nand_check_ecc_caps);
6132
6133/**
6134 * nand_match_ecc_req - meet the chip's requirement with least ECC bytes
6135 * @chip: nand chip info structure
6136 * @caps: ECC engine caps info structure
6137 * @oobavail: OOB size that the ECC engine can use
6138 *
6139 * If a chip's ECC requirement is provided, try to meet it with the least
6140 * number of ECC bytes (i.e. with the largest number of OOB-free bytes).
6141 * On success, the chosen ECC settings are set.
6142 */
6143int nand_match_ecc_req(struct nand_chip *chip,
6144 const struct nand_ecc_caps *caps, int oobavail)
6145{
6146 struct mtd_info *mtd = nand_to_mtd(chip);
6147 const struct nand_ecc_step_info *stepinfo;
6148 int req_step = chip->ecc_step_ds;
6149 int req_strength = chip->ecc_strength_ds;
6150 int req_corr, step_size, strength, nsteps, ecc_bytes, ecc_bytes_total;
6151 int best_step, best_strength, best_ecc_bytes;
6152 int best_ecc_bytes_total = INT_MAX;
6153 int i, j;
6154
6155 if (WARN_ON(oobavail < 0))
6156 return -EINVAL;
6157
6158 /* No information provided by the NAND chip */
6159 if (!req_step || !req_strength)
6160 return -ENOTSUPP;
6161
6162 /* number of correctable bits the chip requires in a page */
6163 req_corr = mtd->writesize / req_step * req_strength;
6164
6165 for (i = 0; i < caps->nstepinfos; i++) {
6166 stepinfo = &caps->stepinfos[i];
6167 step_size = stepinfo->stepsize;
6168
6169 for (j = 0; j < stepinfo->nstrengths; j++) {
6170 strength = stepinfo->strengths[j];
6171
6172 /*
6173 * If both step size and strength are smaller than the
6174 * chip's requirement, it is not easy to compare the
6175 * resulted reliability.
6176 */
6177 if (step_size < req_step && strength < req_strength)
6178 continue;
6179
6180 if (mtd->writesize % step_size)
6181 continue;
6182
6183 nsteps = mtd->writesize / step_size;
6184
6185 ecc_bytes = caps->calc_ecc_bytes(step_size, strength);
6186 if (WARN_ON_ONCE(ecc_bytes < 0))
6187 continue;
6188 ecc_bytes_total = ecc_bytes * nsteps;
6189
6190 if (ecc_bytes_total > oobavail ||
6191 strength * nsteps < req_corr)
6192 continue;
6193
6194 /*
6195 * We assume the best is to meet the chip's requrement
6196 * with the least number of ECC bytes.
6197 */
6198 if (ecc_bytes_total < best_ecc_bytes_total) {
6199 best_ecc_bytes_total = ecc_bytes_total;
6200 best_step = step_size;
6201 best_strength = strength;
6202 best_ecc_bytes = ecc_bytes;
6203 }
6204 }
6205 }
6206
6207 if (best_ecc_bytes_total == INT_MAX)
6208 return -ENOTSUPP;
6209
6210 chip->ecc.size = best_step;
6211 chip->ecc.strength = best_strength;
6212 chip->ecc.bytes = best_ecc_bytes;
6213
6214 return 0;
6215}
6216EXPORT_SYMBOL_GPL(nand_match_ecc_req);
6217
6218/**
6219 * nand_maximize_ecc - choose the max ECC strength available
6220 * @chip: nand chip info structure
6221 * @caps: ECC engine caps info structure
6222 * @oobavail: OOB size that the ECC engine can use
6223 *
6224 * Choose the max ECC strength that is supported on the controller, and can fit
6225 * within the chip's OOB. On success, the chosen ECC settings are set.
6226 */
6227int nand_maximize_ecc(struct nand_chip *chip,
6228 const struct nand_ecc_caps *caps, int oobavail)
6229{
6230 struct mtd_info *mtd = nand_to_mtd(chip);
6231 const struct nand_ecc_step_info *stepinfo;
6232 int step_size, strength, nsteps, ecc_bytes, corr;
6233 int best_corr = 0;
6234 int best_step = 0;
6235 int best_strength, best_ecc_bytes;
6236 int i, j;
6237
6238 if (WARN_ON(oobavail < 0))
6239 return -EINVAL;
6240
6241 for (i = 0; i < caps->nstepinfos; i++) {
6242 stepinfo = &caps->stepinfos[i];
6243 step_size = stepinfo->stepsize;
6244
6245 /* If chip->ecc.size is already set, respect it */
6246 if (chip->ecc.size && step_size != chip->ecc.size)
6247 continue;
6248
6249 for (j = 0; j < stepinfo->nstrengths; j++) {
6250 strength = stepinfo->strengths[j];
6251
6252 if (mtd->writesize % step_size)
6253 continue;
6254
6255 nsteps = mtd->writesize / step_size;
6256
6257 ecc_bytes = caps->calc_ecc_bytes(step_size, strength);
6258 if (WARN_ON_ONCE(ecc_bytes < 0))
6259 continue;
6260
6261 if (ecc_bytes * nsteps > oobavail)
6262 continue;
6263
6264 corr = strength * nsteps;
6265
6266 /*
6267 * If the number of correctable bits is the same,
6268 * bigger step_size has more reliability.
6269 */
6270 if (corr > best_corr ||
6271 (corr == best_corr && step_size > best_step)) {
6272 best_corr = corr;
6273 best_step = step_size;
6274 best_strength = strength;
6275 best_ecc_bytes = ecc_bytes;
6276 }
6277 }
6278 }
6279
6280 if (!best_corr)
6281 return -ENOTSUPP;
6282
6283 chip->ecc.size = best_step;
6284 chip->ecc.strength = best_strength;
6285 chip->ecc.bytes = best_ecc_bytes;
6286
6287 return 0;
6288}
6289EXPORT_SYMBOL_GPL(nand_maximize_ecc);
6290
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03006291/*
6292 * Check if the chip configuration meet the datasheet requirements.
6293
6294 * If our configuration corrects A bits per B bytes and the minimum
6295 * required correction level is X bits per Y bytes, then we must ensure
6296 * both of the following are true:
6297 *
6298 * (1) A / B >= X / Y
6299 * (2) A >= X
6300 *
6301 * Requirement (1) ensures we can correct for the required bitflip density.
6302 * Requirement (2) ensures we can correct even when all bitflips are clumped
6303 * in the same sector.
6304 */
6305static bool nand_ecc_strength_good(struct mtd_info *mtd)
6306{
Boris BREZILLON862eba52015-12-01 12:03:03 +01006307 struct nand_chip *chip = mtd_to_nand(mtd);
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03006308 struct nand_ecc_ctrl *ecc = &chip->ecc;
6309 int corr, ds_corr;
6310
6311 if (ecc->size == 0 || chip->ecc_step_ds == 0)
6312 /* Not enough information */
6313 return true;
6314
6315 /*
6316 * We get the number of corrected bits per page to compare
6317 * the correction density.
6318 */
6319 corr = (mtd->writesize * ecc->strength) / ecc->size;
6320 ds_corr = (mtd->writesize * chip->ecc_strength_ds) / chip->ecc_step_ds;
6321
6322 return corr >= ds_corr && ecc->strength >= chip->ecc_strength_ds;
6323}
David Woodhouse3b85c322006-09-25 17:06:53 +01006324
6325/**
6326 * nand_scan_tail - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07006327 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01006328 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07006329 * This is the second phase of the normal nand_scan() function. It fills out
6330 * all the uninitialized function pointers with the defaults and scans for a
6331 * bad block table if appropriate.
David Woodhouse3b85c322006-09-25 17:06:53 +01006332 */
6333int nand_scan_tail(struct mtd_info *mtd)
6334{
Boris BREZILLON862eba52015-12-01 12:03:03 +01006335 struct nand_chip *chip = mtd_to_nand(mtd);
Huang Shijie97de79e02013-10-18 14:20:53 +08006336 struct nand_ecc_ctrl *ecc = &chip->ecc;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006337 int ret, i;
David Woodhouse3b85c322006-09-25 17:06:53 +01006338
Brian Norrise2414f42012-02-06 13:44:00 -08006339 /* New bad blocks should be marked in OOB, flash-based BBT, or both */
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006340 if (WARN_ON((chip->bbt_options & NAND_BBT_NO_OOB_BBM) &&
Brian Norris78771042017-05-01 17:04:53 -07006341 !(chip->bbt_options & NAND_BBT_USE_FLASH))) {
Boris Brezillonf84674b2017-06-02 12:18:24 +02006342 return -EINVAL;
Brian Norris78771042017-05-01 17:04:53 -07006343 }
Brian Norrise2414f42012-02-06 13:44:00 -08006344
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006345 chip->data_buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
Boris Brezillonaeb93af2017-12-05 12:09:29 +01006346 if (!chip->data_buf)
Boris Brezillonf84674b2017-06-02 12:18:24 +02006347 return -ENOMEM;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01006348
Boris Brezillonf84674b2017-06-02 12:18:24 +02006349 /*
6350 * FIXME: some NAND manufacturer drivers expect the first die to be
6351 * selected when manufacturer->init() is called. They should be fixed
6352 * to explictly select the relevant die when interacting with the NAND
6353 * chip.
6354 */
6355 chip->select_chip(mtd, 0);
6356 ret = nand_manufacturer_init(chip);
6357 chip->select_chip(mtd, -1);
6358 if (ret)
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006359 goto err_free_buf;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006360
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01006361 /* Set the internal oob buffer location, just after the page data */
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006362 chip->oob_poi = chip->data_buf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006363
6364 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07006365 * If no default placement scheme is given, select an appropriate one.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006366 */
Rafał Miłecki06f384c2016-04-17 22:53:05 +02006367 if (!mtd->ooblayout &&
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02006368 !(ecc->mode == NAND_ECC_SOFT && ecc->algo == NAND_ECC_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006369 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006370 case 8:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006371 case 16:
Boris Brezillon41b207a2016-02-03 19:06:15 +01006372 mtd_set_ooblayout(mtd, &nand_ooblayout_sp_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006373 break;
6374 case 64:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01006375 case 128:
Alexander Couzens6a623e02017-05-02 12:19:00 +02006376 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_hamming_ops);
Thomas Gleixner81ec5362007-12-12 17:27:03 +01006377 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006378 default:
Miquel Raynal882fd152017-08-26 17:19:15 +02006379 /*
6380 * Expose the whole OOB area to users if ECC_NONE
6381 * is passed. We could do that for all kind of
6382 * ->oobsize, but we must keep the old large/small
6383 * page with ECC layout when ->oobsize <= 128 for
6384 * compatibility reasons.
6385 */
6386 if (ecc->mode == NAND_ECC_NONE) {
6387 mtd_set_ooblayout(mtd,
6388 &nand_ooblayout_lp_ops);
6389 break;
6390 }
6391
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006392 WARN(1, "No oob scheme defined for oobsize %d\n",
6393 mtd->oobsize);
6394 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006395 goto err_nand_manuf_cleanup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006396 }
6397 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006398
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006399 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07006400 * Check ECC mode, default to software if 3byte/512byte hardware ECC is
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006401 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01006402 */
David Woodhouse956e9442006-09-25 17:12:39 +01006403
Huang Shijie97de79e02013-10-18 14:20:53 +08006404 switch (ecc->mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07006405 case NAND_ECC_HW_OOB_FIRST:
6406 /* Similar to NAND_ECC_HW, but a separate read_page handle */
Huang Shijie97de79e02013-10-18 14:20:53 +08006407 if (!ecc->calculate || !ecc->correct || !ecc->hwctl) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006408 WARN(1, "No ECC functions supplied; hardware ECC not possible\n");
6409 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006410 goto err_nand_manuf_cleanup;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07006411 }
Huang Shijie97de79e02013-10-18 14:20:53 +08006412 if (!ecc->read_page)
6413 ecc->read_page = nand_read_page_hwecc_oob_first;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07006414
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006415 case NAND_ECC_HW:
Brian Norris8b6e50c2011-05-25 14:59:01 -07006416 /* Use standard hwecc read page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08006417 if (!ecc->read_page)
6418 ecc->read_page = nand_read_page_hwecc;
6419 if (!ecc->write_page)
6420 ecc->write_page = nand_write_page_hwecc;
6421 if (!ecc->read_page_raw)
6422 ecc->read_page_raw = nand_read_page_raw;
6423 if (!ecc->write_page_raw)
6424 ecc->write_page_raw = nand_write_page_raw;
6425 if (!ecc->read_oob)
6426 ecc->read_oob = nand_read_oob_std;
6427 if (!ecc->write_oob)
6428 ecc->write_oob = nand_write_oob_std;
6429 if (!ecc->read_subpage)
6430 ecc->read_subpage = nand_read_subpage;
Helmut Schaa44991b32014-04-09 11:13:24 +02006431 if (!ecc->write_subpage && ecc->hwctl && ecc->calculate)
Huang Shijie97de79e02013-10-18 14:20:53 +08006432 ecc->write_subpage = nand_write_subpage_hwecc;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02006433
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006434 case NAND_ECC_HW_SYNDROME:
Huang Shijie97de79e02013-10-18 14:20:53 +08006435 if ((!ecc->calculate || !ecc->correct || !ecc->hwctl) &&
6436 (!ecc->read_page ||
6437 ecc->read_page == nand_read_page_hwecc ||
6438 !ecc->write_page ||
6439 ecc->write_page == nand_write_page_hwecc)) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006440 WARN(1, "No ECC functions supplied; hardware ECC not possible\n");
6441 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006442 goto err_nand_manuf_cleanup;
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006443 }
Brian Norris8b6e50c2011-05-25 14:59:01 -07006444 /* Use standard syndrome read/write page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08006445 if (!ecc->read_page)
6446 ecc->read_page = nand_read_page_syndrome;
6447 if (!ecc->write_page)
6448 ecc->write_page = nand_write_page_syndrome;
6449 if (!ecc->read_page_raw)
6450 ecc->read_page_raw = nand_read_page_raw_syndrome;
6451 if (!ecc->write_page_raw)
6452 ecc->write_page_raw = nand_write_page_raw_syndrome;
6453 if (!ecc->read_oob)
6454 ecc->read_oob = nand_read_oob_syndrome;
6455 if (!ecc->write_oob)
6456 ecc->write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02006457
Huang Shijie97de79e02013-10-18 14:20:53 +08006458 if (mtd->writesize >= ecc->size) {
6459 if (!ecc->strength) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006460 WARN(1, "Driver must set ecc.strength when using hardware ECC\n");
6461 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006462 goto err_nand_manuf_cleanup;
Mike Dunne2788c92012-04-25 12:06:10 -07006463 }
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006464 break;
Mike Dunne2788c92012-04-25 12:06:10 -07006465 }
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02006466 pr_warn("%d byte HW ECC not possible on %d byte page size, fallback to SW ECC\n",
6467 ecc->size, mtd->writesize);
Huang Shijie97de79e02013-10-18 14:20:53 +08006468 ecc->mode = NAND_ECC_SOFT;
Rafał Miłeckie9d4fae2016-04-17 22:53:02 +02006469 ecc->algo = NAND_ECC_HAMMING;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006470
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006471 case NAND_ECC_SOFT:
Rafał Miłecki06f384c2016-04-17 22:53:05 +02006472 ret = nand_set_ecc_soft_ops(mtd);
6473 if (ret) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006474 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006475 goto err_nand_manuf_cleanup;
Ivan Djelic193bd402011-03-11 11:05:33 +01006476 }
6477 break;
6478
Thomas Petazzoni785818f2017-04-29 11:06:43 +02006479 case NAND_ECC_ON_DIE:
6480 if (!ecc->read_page || !ecc->write_page) {
6481 WARN(1, "No ECC functions supplied; on-die ECC not possible\n");
6482 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006483 goto err_nand_manuf_cleanup;
Thomas Petazzoni785818f2017-04-29 11:06:43 +02006484 }
6485 if (!ecc->read_oob)
6486 ecc->read_oob = nand_read_oob_std;
6487 if (!ecc->write_oob)
6488 ecc->write_oob = nand_write_oob_std;
6489 break;
6490
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006491 case NAND_ECC_NONE:
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02006492 pr_warn("NAND_ECC_NONE selected by board driver. This is not recommended!\n");
Huang Shijie97de79e02013-10-18 14:20:53 +08006493 ecc->read_page = nand_read_page_raw;
6494 ecc->write_page = nand_write_page_raw;
6495 ecc->read_oob = nand_read_oob_std;
6496 ecc->read_page_raw = nand_read_page_raw;
6497 ecc->write_page_raw = nand_write_page_raw;
6498 ecc->write_oob = nand_write_oob_std;
6499 ecc->size = mtd->writesize;
6500 ecc->bytes = 0;
6501 ecc->strength = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006502 break;
David Woodhouse956e9442006-09-25 17:12:39 +01006503
Linus Torvalds1da177e2005-04-16 15:20:36 -07006504 default:
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006505 WARN(1, "Invalid NAND_ECC_MODE %d\n", ecc->mode);
6506 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006507 goto err_nand_manuf_cleanup;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006508 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006509
Boris Brezillonaeb93af2017-12-05 12:09:29 +01006510 if (ecc->correct || ecc->calculate) {
6511 ecc->calc_buf = kmalloc(mtd->oobsize, GFP_KERNEL);
6512 ecc->code_buf = kmalloc(mtd->oobsize, GFP_KERNEL);
6513 if (!ecc->calc_buf || !ecc->code_buf) {
6514 ret = -ENOMEM;
6515 goto err_nand_manuf_cleanup;
6516 }
6517 }
6518
Brian Norris9ce244b2011-08-30 18:45:37 -07006519 /* For many systems, the standard OOB write also works for raw */
Huang Shijie97de79e02013-10-18 14:20:53 +08006520 if (!ecc->read_oob_raw)
6521 ecc->read_oob_raw = ecc->read_oob;
6522 if (!ecc->write_oob_raw)
6523 ecc->write_oob_raw = ecc->write_oob;
Brian Norris9ce244b2011-08-30 18:45:37 -07006524
Boris Brezillon846031d2016-02-03 20:11:00 +01006525 /* propagate ecc info to mtd_info */
Boris Brezillon846031d2016-02-03 20:11:00 +01006526 mtd->ecc_strength = ecc->strength;
6527 mtd->ecc_step_size = ecc->size;
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03006528
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02006529 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006530 * Set the number of read / write steps for one page depending on ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07006531 * mode.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006532 */
Huang Shijie97de79e02013-10-18 14:20:53 +08006533 ecc->steps = mtd->writesize / ecc->size;
6534 if (ecc->steps * ecc->size != mtd->writesize) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006535 WARN(1, "Invalid ECC parameters\n");
6536 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006537 goto err_nand_manuf_cleanup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006538 }
Huang Shijie97de79e02013-10-18 14:20:53 +08006539 ecc->total = ecc->steps * ecc->bytes;
Masahiro Yamada79e03482017-05-25 13:50:20 +09006540 if (ecc->total > mtd->oobsize) {
6541 WARN(1, "Total number of ECC bytes exceeded oobsize\n");
6542 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006543 goto err_nand_manuf_cleanup;
Masahiro Yamada79e03482017-05-25 13:50:20 +09006544 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006545
Boris Brezillon846031d2016-02-03 20:11:00 +01006546 /*
6547 * The number of bytes available for a client to place data into
6548 * the out of band area.
6549 */
6550 ret = mtd_ooblayout_count_freebytes(mtd);
6551 if (ret < 0)
6552 ret = 0;
6553
6554 mtd->oobavail = ret;
6555
6556 /* ECC sanity check: warn if it's too weak */
6557 if (!nand_ecc_strength_good(mtd))
6558 pr_warn("WARNING: %s: the ECC used on your system is too weak compared to the one required by the NAND chip\n",
6559 mtd->name);
6560
Brian Norris8b6e50c2011-05-25 14:59:01 -07006561 /* Allow subpage writes up to ecc.steps. Not possible for MLC flash */
Huang Shijie1d0ed692013-09-25 14:58:10 +08006562 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) && nand_is_slc(chip)) {
Huang Shijie97de79e02013-10-18 14:20:53 +08006563 switch (ecc->steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02006564 case 2:
6565 mtd->subpage_sft = 1;
6566 break;
6567 case 4:
6568 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01006569 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02006570 mtd->subpage_sft = 2;
6571 break;
6572 }
6573 }
6574 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
6575
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02006576 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02006577 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006578
Linus Torvalds1da177e2005-04-16 15:20:36 -07006579 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02006580 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006581
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05006582 /* Large page NAND with SOFT_ECC should support subpage reads */
Ron Lee4007e2d2014-04-25 15:01:35 +09306583 switch (ecc->mode) {
6584 case NAND_ECC_SOFT:
Ron Lee4007e2d2014-04-25 15:01:35 +09306585 if (chip->page_shift > 9)
6586 chip->options |= NAND_SUBPAGE_READ;
6587 break;
6588
6589 default:
6590 break;
6591 }
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05006592
Linus Torvalds1da177e2005-04-16 15:20:36 -07006593 /* Fill in remaining MTD driver data */
Huang Shijie963d1c22013-09-25 14:58:21 +08006594 mtd->type = nand_is_slc(chip) ? MTD_NANDFLASH : MTD_MLCNANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02006595 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
6596 MTD_CAP_NANDFLASH;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02006597 mtd->_erase = nand_erase;
6598 mtd->_point = NULL;
6599 mtd->_unpoint = NULL;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02006600 mtd->_panic_write = panic_nand_write;
6601 mtd->_read_oob = nand_read_oob;
6602 mtd->_write_oob = nand_write_oob;
6603 mtd->_sync = nand_sync;
6604 mtd->_lock = NULL;
6605 mtd->_unlock = NULL;
6606 mtd->_suspend = nand_suspend;
6607 mtd->_resume = nand_resume;
Scott Branden72ea4032014-11-20 11:18:05 -08006608 mtd->_reboot = nand_shutdown;
Ezequiel Garcia8471bb72014-05-21 19:06:12 -03006609 mtd->_block_isreserved = nand_block_isreserved;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02006610 mtd->_block_isbad = nand_block_isbad;
6611 mtd->_block_markbad = nand_block_markbad;
Zach Brown56718422017-01-10 13:30:20 -06006612 mtd->_max_bad_blocks = nand_max_bad_blocks;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01006613 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006614
Shmulik Ladkaniea3b2ea2012-06-08 18:29:06 +03006615 /*
6616 * Initialize bitflip_threshold to its default prior scan_bbt() call.
6617 * scan_bbt() might invoke mtd_read(), thus bitflip_threshold must be
6618 * properly set.
6619 */
6620 if (!mtd->bitflip_threshold)
Brian Norris240181f2015-01-12 12:51:29 -08006621 mtd->bitflip_threshold = DIV_ROUND_UP(mtd->ecc_strength * 3, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006622
Boris Brezillonf84674b2017-06-02 12:18:24 +02006623 /* Initialize the ->data_interface field. */
6624 ret = nand_init_data_interface(chip);
6625 if (ret)
6626 goto err_nand_manuf_cleanup;
6627
6628 /* Enter fastest possible mode on all dies. */
6629 for (i = 0; i < chip->numchips; i++) {
Boris Brezillonf84674b2017-06-02 12:18:24 +02006630 ret = nand_setup_data_interface(chip, i);
Boris Brezillonf84674b2017-06-02 12:18:24 +02006631 if (ret)
Miquel Raynal17fa8042017-11-30 18:01:31 +01006632 goto err_nand_manuf_cleanup;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006633 }
6634
Thomas Gleixner0040bf32005-02-09 12:20:00 +00006635 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02006636 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00006637 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006638
6639 /* Build bad block table */
Brian Norris44d41822017-05-01 17:04:50 -07006640 ret = chip->scan_bbt(mtd);
6641 if (ret)
Miquel Raynal17fa8042017-11-30 18:01:31 +01006642 goto err_nand_manuf_cleanup;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006643
Brian Norris44d41822017-05-01 17:04:50 -07006644 return 0;
6645
Boris Brezillonf84674b2017-06-02 12:18:24 +02006646
6647err_nand_manuf_cleanup:
6648 nand_manufacturer_cleanup(chip);
6649
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006650err_free_buf:
6651 kfree(chip->data_buf);
6652 kfree(ecc->code_buf);
6653 kfree(ecc->calc_buf);
Brian Norris78771042017-05-01 17:04:53 -07006654
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006655 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006656}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02006657EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006658
Brian Norris8b6e50c2011-05-25 14:59:01 -07006659/*
6660 * is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02006661 * test if this is a module _anyway_ -- they'd have to try _really_ hard
Brian Norris8b6e50c2011-05-25 14:59:01 -07006662 * to call us from in-kernel code if the core NAND support is modular.
6663 */
David Woodhouse3b85c322006-09-25 17:06:53 +01006664#ifdef MODULE
6665#define caller_is_module() (1)
6666#else
6667#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06006668 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01006669#endif
6670
6671/**
Miquel Raynal256c4fc2018-04-22 18:02:30 +02006672 * nand_scan_with_ids - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07006673 * @mtd: MTD device structure
6674 * @maxchips: number of chips to scan for
Miquel Raynal256c4fc2018-04-22 18:02:30 +02006675 * @ids: optional flash IDs table
David Woodhouse3b85c322006-09-25 17:06:53 +01006676 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07006677 * This fills out all the uninitialized function pointers with the defaults.
6678 * The flash ID is read and the mtd/chip structures are filled with the
Ezequiel García20c07a52016-04-01 18:29:23 -03006679 * appropriate values.
David Woodhouse3b85c322006-09-25 17:06:53 +01006680 */
Miquel Raynal256c4fc2018-04-22 18:02:30 +02006681int nand_scan_with_ids(struct mtd_info *mtd, int maxchips,
6682 struct nand_flash_dev *ids)
David Woodhouse3b85c322006-09-25 17:06:53 +01006683{
6684 int ret;
6685
Miquel Raynal256c4fc2018-04-22 18:02:30 +02006686 ret = nand_scan_ident(mtd, maxchips, ids);
David Woodhouse3b85c322006-09-25 17:06:53 +01006687 if (!ret)
6688 ret = nand_scan_tail(mtd);
6689 return ret;
6690}
Miquel Raynal256c4fc2018-04-22 18:02:30 +02006691EXPORT_SYMBOL(nand_scan_with_ids);
David Woodhouse3b85c322006-09-25 17:06:53 +01006692
Linus Torvalds1da177e2005-04-16 15:20:36 -07006693/**
Richard Weinbergerd44154f2016-09-21 11:44:41 +02006694 * nand_cleanup - [NAND Interface] Free resources held by the NAND device
6695 * @chip: NAND chip object
Brian Norris8b6e50c2011-05-25 14:59:01 -07006696 */
Richard Weinbergerd44154f2016-09-21 11:44:41 +02006697void nand_cleanup(struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006698{
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02006699 if (chip->ecc.mode == NAND_ECC_SOFT &&
Rafał Miłecki06f384c2016-04-17 22:53:05 +02006700 chip->ecc.algo == NAND_ECC_BCH)
Ivan Djelic193bd402011-03-11 11:05:33 +01006701 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
6702
Jesper Juhlfa671642005-11-07 01:01:27 -08006703 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02006704 kfree(chip->bbt);
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006705 kfree(chip->data_buf);
6706 kfree(chip->ecc.code_buf);
6707 kfree(chip->ecc.calc_buf);
Brian Norris58373ff2010-07-15 12:15:44 -07006708
6709 /* Free bad block descriptor memory */
6710 if (chip->badblock_pattern && chip->badblock_pattern->options
6711 & NAND_BBT_DYNAMICSTRUCT)
6712 kfree(chip->badblock_pattern);
Boris Brezillonabbe26d2016-06-08 09:32:55 +02006713
6714 /* Free manufacturer priv data. */
6715 nand_manufacturer_cleanup(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716}
Richard Weinbergerd44154f2016-09-21 11:44:41 +02006717EXPORT_SYMBOL_GPL(nand_cleanup);
6718
6719/**
6720 * nand_release - [NAND Interface] Unregister the MTD device and free resources
6721 * held by the NAND device
6722 * @mtd: MTD device structure
6723 */
6724void nand_release(struct mtd_info *mtd)
6725{
6726 mtd_device_unregister(mtd);
6727 nand_cleanup(mtd_to_nand(mtd));
6728}
David Woodhousee0c7d762006-05-13 18:07:53 +01006729EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08006730
David Woodhousee0c7d762006-05-13 18:07:53 +01006731MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02006732MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
6733MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01006734MODULE_DESCRIPTION("Generic NAND flash driver code");