blob: d5939114f999df69f5eaa76fe76b7a4aa6c5270a [file] [log] [blame]
Boris Brezillonf88fc122017-03-16 09:02:40 +01001/*
2 * Copyright 2017 ATMEL
3 * Copyright 2017 Free Electrons
4 *
5 * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
6 *
7 * Derived from the atmel_nand.c driver which contained the following
8 * copyrights:
9 *
10 * Copyright 2003 Rick Bronson
11 *
Boris Brezillon187c54482018-02-05 23:02:02 +010012 * Derived from drivers/mtd/nand/autcpu12.c (removed in v3.8)
Boris Brezillonf88fc122017-03-16 09:02:40 +010013 * Copyright 2001 Thomas Gleixner (gleixner@autronix.de)
14 *
Boris Brezillon187c54482018-02-05 23:02:02 +010015 * Derived from drivers/mtd/spia.c (removed in v3.8)
Boris Brezillonf88fc122017-03-16 09:02:40 +010016 * Copyright 2000 Steven J. Hill (sjhill@cotw.com)
17 *
18 *
19 * Add Hardware ECC support for AT91SAM9260 / AT91SAM9263
20 * Richard Genoud (richard.genoud@gmail.com), Adeneo Copyright 2007
21 *
22 * Derived from Das U-Boot source code
23 * (u-boot-1.1.5/board/atmel/at91sam9263ek/nand.c)
24 * Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
25 *
26 * Add Programmable Multibit ECC support for various AT91 SoC
27 * Copyright 2012 ATMEL, Hong Xu
28 *
29 * Add Nand Flash Controller support for SAMA5 SoC
30 * Copyright 2013 ATMEL, Josh Wu (josh.wu@atmel.com)
31 *
32 * This program is free software; you can redistribute it and/or modify
33 * it under the terms of the GNU General Public License version 2 as
34 * published by the Free Software Foundation.
35 *
36 * A few words about the naming convention in this file. This convention
37 * applies to structure and function names.
38 *
39 * Prefixes:
40 *
41 * - atmel_nand_: all generic structures/functions
42 * - atmel_smc_nand_: all structures/functions specific to the SMC interface
43 * (at91sam9 and avr32 SoCs)
44 * - atmel_hsmc_nand_: all structures/functions specific to the HSMC interface
45 * (sama5 SoCs and later)
46 * - atmel_nfc_: all structures/functions used to manipulate the NFC sub-block
47 * that is available in the HSMC block
48 * - <soc>_nand_: all SoC specific structures/functions
49 */
50
51#include <linux/clk.h>
52#include <linux/dma-mapping.h>
53#include <linux/dmaengine.h>
54#include <linux/genalloc.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010055#include <linux/gpio/consumer.h>
56#include <linux/interrupt.h>
57#include <linux/mfd/syscon.h>
58#include <linux/mfd/syscon/atmel-matrix.h>
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +010059#include <linux/mfd/syscon/atmel-smc.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010060#include <linux/module.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020061#include <linux/mtd/rawnand.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010062#include <linux/of_address.h>
63#include <linux/of_irq.h>
64#include <linux/of_platform.h>
65#include <linux/iopoll.h>
66#include <linux/platform_device.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010067#include <linux/regmap.h>
68
69#include "pmecc.h"
70
71#define ATMEL_HSMC_NFC_CFG 0x0
72#define ATMEL_HSMC_NFC_CFG_SPARESIZE(x) (((x) / 4) << 24)
73#define ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK GENMASK(30, 24)
74#define ATMEL_HSMC_NFC_CFG_DTO(cyc, mul) (((cyc) << 16) | ((mul) << 20))
75#define ATMEL_HSMC_NFC_CFG_DTO_MAX GENMASK(22, 16)
76#define ATMEL_HSMC_NFC_CFG_RBEDGE BIT(13)
77#define ATMEL_HSMC_NFC_CFG_FALLING_EDGE BIT(12)
78#define ATMEL_HSMC_NFC_CFG_RSPARE BIT(9)
79#define ATMEL_HSMC_NFC_CFG_WSPARE BIT(8)
80#define ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK GENMASK(2, 0)
81#define ATMEL_HSMC_NFC_CFG_PAGESIZE(x) (fls((x) / 512) - 1)
82
83#define ATMEL_HSMC_NFC_CTRL 0x4
84#define ATMEL_HSMC_NFC_CTRL_EN BIT(0)
85#define ATMEL_HSMC_NFC_CTRL_DIS BIT(1)
86
87#define ATMEL_HSMC_NFC_SR 0x8
88#define ATMEL_HSMC_NFC_IER 0xc
89#define ATMEL_HSMC_NFC_IDR 0x10
90#define ATMEL_HSMC_NFC_IMR 0x14
91#define ATMEL_HSMC_NFC_SR_ENABLED BIT(1)
92#define ATMEL_HSMC_NFC_SR_RB_RISE BIT(4)
93#define ATMEL_HSMC_NFC_SR_RB_FALL BIT(5)
94#define ATMEL_HSMC_NFC_SR_BUSY BIT(8)
95#define ATMEL_HSMC_NFC_SR_WR BIT(11)
96#define ATMEL_HSMC_NFC_SR_CSID GENMASK(14, 12)
97#define ATMEL_HSMC_NFC_SR_XFRDONE BIT(16)
98#define ATMEL_HSMC_NFC_SR_CMDDONE BIT(17)
99#define ATMEL_HSMC_NFC_SR_DTOE BIT(20)
100#define ATMEL_HSMC_NFC_SR_UNDEF BIT(21)
101#define ATMEL_HSMC_NFC_SR_AWB BIT(22)
102#define ATMEL_HSMC_NFC_SR_NFCASE BIT(23)
103#define ATMEL_HSMC_NFC_SR_ERRORS (ATMEL_HSMC_NFC_SR_DTOE | \
104 ATMEL_HSMC_NFC_SR_UNDEF | \
105 ATMEL_HSMC_NFC_SR_AWB | \
106 ATMEL_HSMC_NFC_SR_NFCASE)
107#define ATMEL_HSMC_NFC_SR_RBEDGE(x) BIT((x) + 24)
108
109#define ATMEL_HSMC_NFC_ADDR 0x18
110#define ATMEL_HSMC_NFC_BANK 0x1c
111
112#define ATMEL_NFC_MAX_RB_ID 7
113
114#define ATMEL_NFC_SRAM_SIZE 0x2400
115
116#define ATMEL_NFC_CMD(pos, cmd) ((cmd) << (((pos) * 8) + 2))
117#define ATMEL_NFC_VCMD2 BIT(18)
118#define ATMEL_NFC_ACYCLE(naddrs) ((naddrs) << 19)
119#define ATMEL_NFC_CSID(cs) ((cs) << 22)
120#define ATMEL_NFC_DATAEN BIT(25)
121#define ATMEL_NFC_NFCWR BIT(26)
122
123#define ATMEL_NFC_MAX_ADDR_CYCLES 5
124
125#define ATMEL_NAND_ALE_OFFSET BIT(21)
126#define ATMEL_NAND_CLE_OFFSET BIT(22)
127
128#define DEFAULT_TIMEOUT_MS 1000
129#define MIN_DMA_LEN 128
130
Peter Rosinefc63622018-03-29 15:10:54 +0200131static bool atmel_nand_avoid_dma __read_mostly;
132
133MODULE_PARM_DESC(avoiddma, "Avoid using DMA");
134module_param_named(avoiddma, atmel_nand_avoid_dma, bool, 0400);
135
Boris Brezillonf88fc122017-03-16 09:02:40 +0100136enum atmel_nand_rb_type {
137 ATMEL_NAND_NO_RB,
138 ATMEL_NAND_NATIVE_RB,
139 ATMEL_NAND_GPIO_RB,
140};
141
142struct atmel_nand_rb {
143 enum atmel_nand_rb_type type;
144 union {
145 struct gpio_desc *gpio;
146 int id;
147 };
148};
149
150struct atmel_nand_cs {
151 int id;
152 struct atmel_nand_rb rb;
153 struct gpio_desc *csgpio;
154 struct {
155 void __iomem *virt;
156 dma_addr_t dma;
157 } io;
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +0100158
159 struct atmel_smc_cs_conf smcconf;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100160};
161
162struct atmel_nand {
163 struct list_head node;
164 struct device *dev;
165 struct nand_chip base;
166 struct atmel_nand_cs *activecs;
167 struct atmel_pmecc_user *pmecc;
168 struct gpio_desc *cdgpio;
169 int numcs;
170 struct atmel_nand_cs cs[];
171};
172
173static inline struct atmel_nand *to_atmel_nand(struct nand_chip *chip)
174{
175 return container_of(chip, struct atmel_nand, base);
176}
177
178enum atmel_nfc_data_xfer {
179 ATMEL_NFC_NO_DATA,
180 ATMEL_NFC_READ_DATA,
181 ATMEL_NFC_WRITE_DATA,
182};
183
184struct atmel_nfc_op {
185 u8 cs;
186 u8 ncmds;
187 u8 cmds[2];
188 u8 naddrs;
189 u8 addrs[5];
190 enum atmel_nfc_data_xfer data;
191 u32 wait;
192 u32 errors;
193};
194
195struct atmel_nand_controller;
196struct atmel_nand_controller_caps;
197
198struct atmel_nand_controller_ops {
199 int (*probe)(struct platform_device *pdev,
200 const struct atmel_nand_controller_caps *caps);
201 int (*remove)(struct atmel_nand_controller *nc);
202 void (*nand_init)(struct atmel_nand_controller *nc,
203 struct atmel_nand *nand);
Miquel Raynal577e0102018-07-25 15:31:41 +0200204 int (*ecc_init)(struct nand_chip *chip);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +0100205 int (*setup_data_interface)(struct atmel_nand *nand, int csline,
206 const struct nand_data_interface *conf);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100207};
208
209struct atmel_nand_controller_caps {
210 bool has_dma;
211 bool legacy_of_bindings;
212 u32 ale_offs;
213 u32 cle_offs;
214 const struct atmel_nand_controller_ops *ops;
215};
216
217struct atmel_nand_controller {
Miquel Raynal7da45132018-07-17 09:08:02 +0200218 struct nand_controller base;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100219 const struct atmel_nand_controller_caps *caps;
220 struct device *dev;
221 struct regmap *smc;
222 struct dma_chan *dmac;
223 struct atmel_pmecc *pmecc;
224 struct list_head chips;
225 struct clk *mck;
226};
227
228static inline struct atmel_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200229to_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100230{
231 return container_of(ctl, struct atmel_nand_controller, base);
232}
233
234struct atmel_smc_nand_controller {
235 struct atmel_nand_controller base;
236 struct regmap *matrix;
237 unsigned int ebi_csa_offs;
238};
239
240static inline struct atmel_smc_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200241to_smc_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100242{
243 return container_of(to_nand_controller(ctl),
244 struct atmel_smc_nand_controller, base);
245}
246
247struct atmel_hsmc_nand_controller {
248 struct atmel_nand_controller base;
249 struct {
250 struct gen_pool *pool;
251 void __iomem *virt;
252 dma_addr_t dma;
253 } sram;
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +0200254 const struct atmel_hsmc_reg_layout *hsmc_layout;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100255 struct regmap *io;
256 struct atmel_nfc_op op;
257 struct completion complete;
258 int irq;
259
260 /* Only used when instantiating from legacy DT bindings. */
261 struct clk *clk;
262};
263
264static inline struct atmel_hsmc_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200265to_hsmc_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100266{
267 return container_of(to_nand_controller(ctl),
268 struct atmel_hsmc_nand_controller, base);
269}
270
271static bool atmel_nfc_op_done(struct atmel_nfc_op *op, u32 status)
272{
273 op->errors |= status & ATMEL_HSMC_NFC_SR_ERRORS;
274 op->wait ^= status & op->wait;
275
276 return !op->wait || op->errors;
277}
278
279static irqreturn_t atmel_nfc_interrupt(int irq, void *data)
280{
281 struct atmel_hsmc_nand_controller *nc = data;
282 u32 sr, rcvd;
283 bool done;
284
285 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &sr);
286
287 rcvd = sr & (nc->op.wait | ATMEL_HSMC_NFC_SR_ERRORS);
288 done = atmel_nfc_op_done(&nc->op, sr);
289
290 if (rcvd)
291 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, rcvd);
292
293 if (done)
294 complete(&nc->complete);
295
296 return rcvd ? IRQ_HANDLED : IRQ_NONE;
297}
298
299static int atmel_nfc_wait(struct atmel_hsmc_nand_controller *nc, bool poll,
300 unsigned int timeout_ms)
301{
302 int ret;
303
304 if (!timeout_ms)
305 timeout_ms = DEFAULT_TIMEOUT_MS;
306
307 if (poll) {
308 u32 status;
309
310 ret = regmap_read_poll_timeout(nc->base.smc,
311 ATMEL_HSMC_NFC_SR, status,
312 atmel_nfc_op_done(&nc->op,
313 status),
314 0, timeout_ms * 1000);
315 } else {
316 init_completion(&nc->complete);
317 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IER,
318 nc->op.wait | ATMEL_HSMC_NFC_SR_ERRORS);
319 ret = wait_for_completion_timeout(&nc->complete,
320 msecs_to_jiffies(timeout_ms));
321 if (!ret)
322 ret = -ETIMEDOUT;
323 else
324 ret = 0;
325
326 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
327 }
328
329 if (nc->op.errors & ATMEL_HSMC_NFC_SR_DTOE) {
330 dev_err(nc->base.dev, "Waiting NAND R/B Timeout\n");
331 ret = -ETIMEDOUT;
332 }
333
334 if (nc->op.errors & ATMEL_HSMC_NFC_SR_UNDEF) {
335 dev_err(nc->base.dev, "Access to an undefined area\n");
336 ret = -EIO;
337 }
338
339 if (nc->op.errors & ATMEL_HSMC_NFC_SR_AWB) {
340 dev_err(nc->base.dev, "Access while busy\n");
341 ret = -EIO;
342 }
343
344 if (nc->op.errors & ATMEL_HSMC_NFC_SR_NFCASE) {
345 dev_err(nc->base.dev, "Wrong access size\n");
346 ret = -EIO;
347 }
348
349 return ret;
350}
351
352static void atmel_nand_dma_transfer_finished(void *data)
353{
354 struct completion *finished = data;
355
356 complete(finished);
357}
358
359static int atmel_nand_dma_transfer(struct atmel_nand_controller *nc,
360 void *buf, dma_addr_t dev_dma, size_t len,
361 enum dma_data_direction dir)
362{
363 DECLARE_COMPLETION_ONSTACK(finished);
364 dma_addr_t src_dma, dst_dma, buf_dma;
365 struct dma_async_tx_descriptor *tx;
366 dma_cookie_t cookie;
367
368 buf_dma = dma_map_single(nc->dev, buf, len, dir);
369 if (dma_mapping_error(nc->dev, dev_dma)) {
370 dev_err(nc->dev,
371 "Failed to prepare a buffer for DMA access\n");
372 goto err;
373 }
374
375 if (dir == DMA_FROM_DEVICE) {
376 src_dma = dev_dma;
377 dst_dma = buf_dma;
378 } else {
379 src_dma = buf_dma;
380 dst_dma = dev_dma;
381 }
382
383 tx = dmaengine_prep_dma_memcpy(nc->dmac, dst_dma, src_dma, len,
384 DMA_CTRL_ACK | DMA_PREP_INTERRUPT);
385 if (!tx) {
386 dev_err(nc->dev, "Failed to prepare DMA memcpy\n");
387 goto err_unmap;
388 }
389
390 tx->callback = atmel_nand_dma_transfer_finished;
391 tx->callback_param = &finished;
392
393 cookie = dmaengine_submit(tx);
394 if (dma_submit_error(cookie)) {
395 dev_err(nc->dev, "Failed to do DMA tx_submit\n");
396 goto err_unmap;
397 }
398
399 dma_async_issue_pending(nc->dmac);
400 wait_for_completion(&finished);
401
402 return 0;
403
404err_unmap:
405 dma_unmap_single(nc->dev, buf_dma, len, dir);
406
407err:
408 dev_dbg(nc->dev, "Fall back to CPU I/O\n");
409
410 return -EIO;
411}
412
Boris Brezillon7e534322018-09-06 14:05:22 +0200413static u8 atmel_nand_read_byte(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100414{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100415 struct atmel_nand *nand = to_atmel_nand(chip);
416
417 return ioread8(nand->activecs->io.virt);
418}
419
Boris Brezillonc0739d82018-09-06 14:05:23 +0200420static void atmel_nand_write_byte(struct nand_chip *chip, u8 byte)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100421{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100422 struct atmel_nand *nand = to_atmel_nand(chip);
423
424 if (chip->options & NAND_BUSWIDTH_16)
425 iowrite16(byte | (byte << 8), nand->activecs->io.virt);
426 else
427 iowrite8(byte, nand->activecs->io.virt);
428}
429
Boris Brezillon7e534322018-09-06 14:05:22 +0200430static void atmel_nand_read_buf(struct nand_chip *chip, u8 *buf, int len)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100431{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100432 struct atmel_nand *nand = to_atmel_nand(chip);
433 struct atmel_nand_controller *nc;
434
435 nc = to_nand_controller(chip->controller);
436
437 /*
438 * If the controller supports DMA, the buffer address is DMA-able and
439 * len is long enough to make DMA transfers profitable, let's trigger
440 * a DMA transfer. If it fails, fallback to PIO mode.
441 */
442 if (nc->dmac && virt_addr_valid(buf) &&
443 len >= MIN_DMA_LEN &&
444 !atmel_nand_dma_transfer(nc, buf, nand->activecs->io.dma, len,
445 DMA_FROM_DEVICE))
446 return;
447
448 if (chip->options & NAND_BUSWIDTH_16)
449 ioread16_rep(nand->activecs->io.virt, buf, len / 2);
450 else
451 ioread8_rep(nand->activecs->io.virt, buf, len);
452}
453
Boris Brezillonc0739d82018-09-06 14:05:23 +0200454static void atmel_nand_write_buf(struct nand_chip *chip, const u8 *buf, int len)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100455{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100456 struct atmel_nand *nand = to_atmel_nand(chip);
457 struct atmel_nand_controller *nc;
458
459 nc = to_nand_controller(chip->controller);
460
461 /*
462 * If the controller supports DMA, the buffer address is DMA-able and
463 * len is long enough to make DMA transfers profitable, let's trigger
464 * a DMA transfer. If it fails, fallback to PIO mode.
465 */
466 if (nc->dmac && virt_addr_valid(buf) &&
467 len >= MIN_DMA_LEN &&
468 !atmel_nand_dma_transfer(nc, (void *)buf, nand->activecs->io.dma,
469 len, DMA_TO_DEVICE))
470 return;
471
472 if (chip->options & NAND_BUSWIDTH_16)
473 iowrite16_rep(nand->activecs->io.virt, buf, len / 2);
474 else
475 iowrite8_rep(nand->activecs->io.virt, buf, len);
476}
477
Boris Brezillon50a487e2018-09-06 14:05:27 +0200478static int atmel_nand_dev_ready(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100479{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100480 struct atmel_nand *nand = to_atmel_nand(chip);
481
482 return gpiod_get_value(nand->activecs->rb.gpio);
483}
484
Boris Brezillon758b56f2018-09-06 14:05:24 +0200485static void atmel_nand_select_chip(struct nand_chip *chip, int cs)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100486{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100487 struct atmel_nand *nand = to_atmel_nand(chip);
488
489 if (cs < 0 || cs >= nand->numcs) {
490 nand->activecs = NULL;
491 chip->dev_ready = NULL;
492 return;
493 }
494
495 nand->activecs = &nand->cs[cs];
496
497 if (nand->activecs->rb.type == ATMEL_NAND_GPIO_RB)
498 chip->dev_ready = atmel_nand_dev_ready;
499}
500
Boris Brezillon50a487e2018-09-06 14:05:27 +0200501static int atmel_hsmc_nand_dev_ready(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100502{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100503 struct atmel_nand *nand = to_atmel_nand(chip);
504 struct atmel_hsmc_nand_controller *nc;
505 u32 status;
506
507 nc = to_hsmc_nand_controller(chip->controller);
508
509 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &status);
510
511 return status & ATMEL_HSMC_NFC_SR_RBEDGE(nand->activecs->rb.id);
512}
513
Boris Brezillon758b56f2018-09-06 14:05:24 +0200514static void atmel_hsmc_nand_select_chip(struct nand_chip *chip, int cs)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100515{
Boris Brezillon758b56f2018-09-06 14:05:24 +0200516 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100517 struct atmel_nand *nand = to_atmel_nand(chip);
518 struct atmel_hsmc_nand_controller *nc;
519
520 nc = to_hsmc_nand_controller(chip->controller);
521
Boris Brezillon758b56f2018-09-06 14:05:24 +0200522 atmel_nand_select_chip(chip, cs);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100523
524 if (!nand->activecs) {
525 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
526 ATMEL_HSMC_NFC_CTRL_DIS);
527 return;
528 }
529
530 if (nand->activecs->rb.type == ATMEL_NAND_NATIVE_RB)
531 chip->dev_ready = atmel_hsmc_nand_dev_ready;
532
533 regmap_update_bits(nc->base.smc, ATMEL_HSMC_NFC_CFG,
534 ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK |
535 ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK |
536 ATMEL_HSMC_NFC_CFG_RSPARE |
537 ATMEL_HSMC_NFC_CFG_WSPARE,
538 ATMEL_HSMC_NFC_CFG_PAGESIZE(mtd->writesize) |
539 ATMEL_HSMC_NFC_CFG_SPARESIZE(mtd->oobsize) |
540 ATMEL_HSMC_NFC_CFG_RSPARE);
541 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
542 ATMEL_HSMC_NFC_CTRL_EN);
543}
544
545static int atmel_nfc_exec_op(struct atmel_hsmc_nand_controller *nc, bool poll)
546{
547 u8 *addrs = nc->op.addrs;
548 unsigned int op = 0;
549 u32 addr, val;
550 int i, ret;
551
552 nc->op.wait = ATMEL_HSMC_NFC_SR_CMDDONE;
553
554 for (i = 0; i < nc->op.ncmds; i++)
555 op |= ATMEL_NFC_CMD(i, nc->op.cmds[i]);
556
557 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
558 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_ADDR, *addrs++);
559
560 op |= ATMEL_NFC_CSID(nc->op.cs) |
561 ATMEL_NFC_ACYCLE(nc->op.naddrs);
562
563 if (nc->op.ncmds > 1)
564 op |= ATMEL_NFC_VCMD2;
565
566 addr = addrs[0] | (addrs[1] << 8) | (addrs[2] << 16) |
567 (addrs[3] << 24);
568
569 if (nc->op.data != ATMEL_NFC_NO_DATA) {
570 op |= ATMEL_NFC_DATAEN;
571 nc->op.wait |= ATMEL_HSMC_NFC_SR_XFRDONE;
572
573 if (nc->op.data == ATMEL_NFC_WRITE_DATA)
574 op |= ATMEL_NFC_NFCWR;
575 }
576
577 /* Clear all flags. */
578 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &val);
579
580 /* Send the command. */
581 regmap_write(nc->io, op, addr);
582
583 ret = atmel_nfc_wait(nc, poll, 0);
584 if (ret)
585 dev_err(nc->base.dev,
586 "Failed to send NAND command (err = %d)!",
587 ret);
588
589 /* Reset the op state. */
590 memset(&nc->op, 0, sizeof(nc->op));
591
592 return ret;
593}
594
Boris Brezillon0f808c12018-09-06 14:05:26 +0200595static void atmel_hsmc_nand_cmd_ctrl(struct nand_chip *chip, int dat,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100596 unsigned int ctrl)
597{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100598 struct atmel_nand *nand = to_atmel_nand(chip);
599 struct atmel_hsmc_nand_controller *nc;
600
601 nc = to_hsmc_nand_controller(chip->controller);
602
603 if (ctrl & NAND_ALE) {
604 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
605 return;
606
607 nc->op.addrs[nc->op.naddrs++] = dat;
608 } else if (ctrl & NAND_CLE) {
609 if (nc->op.ncmds > 1)
610 return;
611
612 nc->op.cmds[nc->op.ncmds++] = dat;
613 }
614
615 if (dat == NAND_CMD_NONE) {
616 nc->op.cs = nand->activecs->id;
617 atmel_nfc_exec_op(nc, true);
618 }
619}
620
Boris Brezillon0f808c12018-09-06 14:05:26 +0200621static void atmel_nand_cmd_ctrl(struct nand_chip *chip, int cmd,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100622 unsigned int ctrl)
623{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100624 struct atmel_nand *nand = to_atmel_nand(chip);
625 struct atmel_nand_controller *nc;
626
627 nc = to_nand_controller(chip->controller);
628
629 if ((ctrl & NAND_CTRL_CHANGE) && nand->activecs->csgpio) {
630 if (ctrl & NAND_NCE)
631 gpiod_set_value(nand->activecs->csgpio, 0);
632 else
633 gpiod_set_value(nand->activecs->csgpio, 1);
634 }
635
636 if (ctrl & NAND_ALE)
637 writeb(cmd, nand->activecs->io.virt + nc->caps->ale_offs);
638 else if (ctrl & NAND_CLE)
639 writeb(cmd, nand->activecs->io.virt + nc->caps->cle_offs);
640}
641
642static void atmel_nfc_copy_to_sram(struct nand_chip *chip, const u8 *buf,
643 bool oob_required)
644{
645 struct mtd_info *mtd = nand_to_mtd(chip);
646 struct atmel_hsmc_nand_controller *nc;
647 int ret = -EIO;
648
649 nc = to_hsmc_nand_controller(chip->controller);
650
651 if (nc->base.dmac)
652 ret = atmel_nand_dma_transfer(&nc->base, (void *)buf,
653 nc->sram.dma, mtd->writesize,
654 DMA_TO_DEVICE);
655
656 /* Falling back to CPU copy. */
657 if (ret)
658 memcpy_toio(nc->sram.virt, buf, mtd->writesize);
659
660 if (oob_required)
661 memcpy_toio(nc->sram.virt + mtd->writesize, chip->oob_poi,
662 mtd->oobsize);
663}
664
665static void atmel_nfc_copy_from_sram(struct nand_chip *chip, u8 *buf,
666 bool oob_required)
667{
668 struct mtd_info *mtd = nand_to_mtd(chip);
669 struct atmel_hsmc_nand_controller *nc;
670 int ret = -EIO;
671
672 nc = to_hsmc_nand_controller(chip->controller);
673
674 if (nc->base.dmac)
675 ret = atmel_nand_dma_transfer(&nc->base, buf, nc->sram.dma,
676 mtd->writesize, DMA_FROM_DEVICE);
677
678 /* Falling back to CPU copy. */
679 if (ret)
680 memcpy_fromio(buf, nc->sram.virt, mtd->writesize);
681
682 if (oob_required)
683 memcpy_fromio(chip->oob_poi, nc->sram.virt + mtd->writesize,
684 mtd->oobsize);
685}
686
687static void atmel_nfc_set_op_addr(struct nand_chip *chip, int page, int column)
688{
689 struct mtd_info *mtd = nand_to_mtd(chip);
690 struct atmel_hsmc_nand_controller *nc;
691
692 nc = to_hsmc_nand_controller(chip->controller);
693
694 if (column >= 0) {
695 nc->op.addrs[nc->op.naddrs++] = column;
696
697 /*
698 * 2 address cycles for the column offset on large page NANDs.
699 */
700 if (mtd->writesize > 512)
701 nc->op.addrs[nc->op.naddrs++] = column >> 8;
702 }
703
704 if (page >= 0) {
705 nc->op.addrs[nc->op.naddrs++] = page;
706 nc->op.addrs[nc->op.naddrs++] = page >> 8;
707
Masahiro Yamada14157f82017-09-13 11:05:50 +0900708 if (chip->options & NAND_ROW_ADDR_3)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100709 nc->op.addrs[nc->op.naddrs++] = page >> 16;
710 }
711}
712
713static int atmel_nand_pmecc_enable(struct nand_chip *chip, int op, bool raw)
714{
715 struct atmel_nand *nand = to_atmel_nand(chip);
716 struct atmel_nand_controller *nc;
717 int ret;
718
719 nc = to_nand_controller(chip->controller);
720
721 if (raw)
722 return 0;
723
724 ret = atmel_pmecc_enable(nand->pmecc, op);
725 if (ret)
726 dev_err(nc->dev,
727 "Failed to enable ECC engine (err = %d)\n", ret);
728
729 return ret;
730}
731
732static void atmel_nand_pmecc_disable(struct nand_chip *chip, bool raw)
733{
734 struct atmel_nand *nand = to_atmel_nand(chip);
735
736 if (!raw)
737 atmel_pmecc_disable(nand->pmecc);
738}
739
740static int atmel_nand_pmecc_generate_eccbytes(struct nand_chip *chip, bool raw)
741{
742 struct atmel_nand *nand = to_atmel_nand(chip);
743 struct mtd_info *mtd = nand_to_mtd(chip);
744 struct atmel_nand_controller *nc;
745 struct mtd_oob_region oobregion;
746 void *eccbuf;
747 int ret, i;
748
749 nc = to_nand_controller(chip->controller);
750
751 if (raw)
752 return 0;
753
754 ret = atmel_pmecc_wait_rdy(nand->pmecc);
755 if (ret) {
756 dev_err(nc->dev,
757 "Failed to transfer NAND page data (err = %d)\n",
758 ret);
759 return ret;
760 }
761
762 mtd_ooblayout_ecc(mtd, 0, &oobregion);
763 eccbuf = chip->oob_poi + oobregion.offset;
764
765 for (i = 0; i < chip->ecc.steps; i++) {
766 atmel_pmecc_get_generated_eccbytes(nand->pmecc, i,
767 eccbuf);
768 eccbuf += chip->ecc.bytes;
769 }
770
771 return 0;
772}
773
774static int atmel_nand_pmecc_correct_data(struct nand_chip *chip, void *buf,
775 bool raw)
776{
777 struct atmel_nand *nand = to_atmel_nand(chip);
778 struct mtd_info *mtd = nand_to_mtd(chip);
779 struct atmel_nand_controller *nc;
780 struct mtd_oob_region oobregion;
781 int ret, i, max_bitflips = 0;
782 void *databuf, *eccbuf;
783
784 nc = to_nand_controller(chip->controller);
785
786 if (raw)
787 return 0;
788
789 ret = atmel_pmecc_wait_rdy(nand->pmecc);
790 if (ret) {
791 dev_err(nc->dev,
792 "Failed to read NAND page data (err = %d)\n",
793 ret);
794 return ret;
795 }
796
797 mtd_ooblayout_ecc(mtd, 0, &oobregion);
798 eccbuf = chip->oob_poi + oobregion.offset;
799 databuf = buf;
800
801 for (i = 0; i < chip->ecc.steps; i++) {
802 ret = atmel_pmecc_correct_sector(nand->pmecc, i, databuf,
803 eccbuf);
804 if (ret < 0 && !atmel_pmecc_correct_erased_chunks(nand->pmecc))
805 ret = nand_check_erased_ecc_chunk(databuf,
806 chip->ecc.size,
807 eccbuf,
808 chip->ecc.bytes,
809 NULL, 0,
810 chip->ecc.strength);
811
812 if (ret >= 0)
813 max_bitflips = max(ret, max_bitflips);
814 else
815 mtd->ecc_stats.failed++;
816
817 databuf += chip->ecc.size;
818 eccbuf += chip->ecc.bytes;
819 }
820
821 return max_bitflips;
822}
823
824static int atmel_nand_pmecc_write_pg(struct nand_chip *chip, const u8 *buf,
825 bool oob_required, int page, bool raw)
826{
827 struct mtd_info *mtd = nand_to_mtd(chip);
828 struct atmel_nand *nand = to_atmel_nand(chip);
829 int ret;
830
Boris Brezillon25f815f2017-11-30 18:01:30 +0100831 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
832
Boris Brezillonf88fc122017-03-16 09:02:40 +0100833 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
834 if (ret)
835 return ret;
836
Boris Brezillonc0739d82018-09-06 14:05:23 +0200837 atmel_nand_write_buf(chip, buf, mtd->writesize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100838
839 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
840 if (ret) {
841 atmel_pmecc_disable(nand->pmecc);
842 return ret;
843 }
844
845 atmel_nand_pmecc_disable(chip, raw);
846
Boris Brezillonc0739d82018-09-06 14:05:23 +0200847 atmel_nand_write_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100848
Boris Brezillon25f815f2017-11-30 18:01:30 +0100849 return nand_prog_page_end_op(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100850}
851
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200852static int atmel_nand_pmecc_write_page(struct nand_chip *chip, const u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100853 int oob_required, int page)
854{
855 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, false);
856}
857
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200858static int atmel_nand_pmecc_write_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100859 const u8 *buf, int oob_required,
860 int page)
861{
862 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, true);
863}
864
865static int atmel_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
866 bool oob_required, int page, bool raw)
867{
868 struct mtd_info *mtd = nand_to_mtd(chip);
869 int ret;
870
Boris Brezillon25f815f2017-11-30 18:01:30 +0100871 nand_read_page_op(chip, page, 0, NULL, 0);
872
Boris Brezillonf88fc122017-03-16 09:02:40 +0100873 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
874 if (ret)
875 return ret;
876
Boris Brezillon7e534322018-09-06 14:05:22 +0200877 atmel_nand_read_buf(chip, buf, mtd->writesize);
878 atmel_nand_read_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100879
880 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
881
882 atmel_nand_pmecc_disable(chip, raw);
883
884 return ret;
885}
886
Boris Brezillonb9761682018-09-06 14:05:20 +0200887static int atmel_nand_pmecc_read_page(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100888 int oob_required, int page)
889{
890 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, false);
891}
892
Boris Brezillonb9761682018-09-06 14:05:20 +0200893static int atmel_nand_pmecc_read_page_raw(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100894 int oob_required, int page)
895{
896 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, true);
897}
898
899static int atmel_hsmc_nand_pmecc_write_pg(struct nand_chip *chip,
900 const u8 *buf, bool oob_required,
901 int page, bool raw)
902{
903 struct mtd_info *mtd = nand_to_mtd(chip);
904 struct atmel_nand *nand = to_atmel_nand(chip);
905 struct atmel_hsmc_nand_controller *nc;
Boris Brezillon41145642017-05-16 18:27:49 +0200906 int ret, status;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100907
908 nc = to_hsmc_nand_controller(chip->controller);
909
910 atmel_nfc_copy_to_sram(chip, buf, false);
911
912 nc->op.cmds[0] = NAND_CMD_SEQIN;
913 nc->op.ncmds = 1;
914 atmel_nfc_set_op_addr(chip, page, 0x0);
915 nc->op.cs = nand->activecs->id;
916 nc->op.data = ATMEL_NFC_WRITE_DATA;
917
918 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
919 if (ret)
920 return ret;
921
922 ret = atmel_nfc_exec_op(nc, false);
923 if (ret) {
924 atmel_nand_pmecc_disable(chip, raw);
925 dev_err(nc->base.dev,
926 "Failed to transfer NAND page data (err = %d)\n",
927 ret);
928 return ret;
929 }
930
931 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
932
933 atmel_nand_pmecc_disable(chip, raw);
934
935 if (ret)
936 return ret;
937
Boris Brezillonc0739d82018-09-06 14:05:23 +0200938 atmel_nand_write_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100939
940 nc->op.cmds[0] = NAND_CMD_PAGEPROG;
941 nc->op.ncmds = 1;
942 nc->op.cs = nand->activecs->id;
943 ret = atmel_nfc_exec_op(nc, false);
944 if (ret)
945 dev_err(nc->base.dev, "Failed to program NAND page (err = %d)\n",
946 ret);
947
Boris Brezillonf1d46942018-09-06 14:05:29 +0200948 status = chip->waitfunc(chip);
Boris Brezillon41145642017-05-16 18:27:49 +0200949 if (status & NAND_STATUS_FAIL)
950 return -EIO;
951
Boris Brezillonf88fc122017-03-16 09:02:40 +0100952 return ret;
953}
954
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200955static int atmel_hsmc_nand_pmecc_write_page(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100956 const u8 *buf, int oob_required,
957 int page)
958{
959 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
960 false);
961}
962
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200963static int atmel_hsmc_nand_pmecc_write_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100964 const u8 *buf,
965 int oob_required, int page)
966{
967 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
968 true);
969}
970
971static int atmel_hsmc_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
972 bool oob_required, int page,
973 bool raw)
974{
975 struct mtd_info *mtd = nand_to_mtd(chip);
976 struct atmel_nand *nand = to_atmel_nand(chip);
977 struct atmel_hsmc_nand_controller *nc;
978 int ret;
979
980 nc = to_hsmc_nand_controller(chip->controller);
981
982 /*
983 * Optimized read page accessors only work when the NAND R/B pin is
984 * connected to a native SoC R/B pin. If that's not the case, fallback
985 * to the non-optimized one.
986 */
987 if (nand->activecs->rb.type != ATMEL_NAND_NATIVE_RB) {
Boris Brezillon97d90da2017-11-30 18:01:29 +0100988 nand_read_page_op(chip, page, 0, NULL, 0);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100989
990 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page,
991 raw);
992 }
993
994 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READ0;
995
996 if (mtd->writesize > 512)
997 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READSTART;
998
999 atmel_nfc_set_op_addr(chip, page, 0x0);
1000 nc->op.cs = nand->activecs->id;
1001 nc->op.data = ATMEL_NFC_READ_DATA;
1002
1003 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
1004 if (ret)
1005 return ret;
1006
1007 ret = atmel_nfc_exec_op(nc, false);
1008 if (ret) {
1009 atmel_nand_pmecc_disable(chip, raw);
1010 dev_err(nc->base.dev,
1011 "Failed to load NAND page data (err = %d)\n",
1012 ret);
1013 return ret;
1014 }
1015
1016 atmel_nfc_copy_from_sram(chip, buf, true);
1017
1018 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
1019
1020 atmel_nand_pmecc_disable(chip, raw);
1021
1022 return ret;
1023}
1024
Boris Brezillonb9761682018-09-06 14:05:20 +02001025static int atmel_hsmc_nand_pmecc_read_page(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +01001026 int oob_required, int page)
1027{
1028 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
1029 false);
1030}
1031
Boris Brezillonb9761682018-09-06 14:05:20 +02001032static int atmel_hsmc_nand_pmecc_read_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +01001033 u8 *buf, int oob_required,
1034 int page)
1035{
1036 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
1037 true);
1038}
1039
1040static int atmel_nand_pmecc_init(struct nand_chip *chip)
1041{
1042 struct mtd_info *mtd = nand_to_mtd(chip);
1043 struct atmel_nand *nand = to_atmel_nand(chip);
1044 struct atmel_nand_controller *nc;
1045 struct atmel_pmecc_user_req req;
1046
1047 nc = to_nand_controller(chip->controller);
1048
1049 if (!nc->pmecc) {
1050 dev_err(nc->dev, "HW ECC not supported\n");
1051 return -ENOTSUPP;
1052 }
1053
1054 if (nc->caps->legacy_of_bindings) {
1055 u32 val;
1056
1057 if (!of_property_read_u32(nc->dev->of_node, "atmel,pmecc-cap",
1058 &val))
1059 chip->ecc.strength = val;
1060
1061 if (!of_property_read_u32(nc->dev->of_node,
1062 "atmel,pmecc-sector-size",
1063 &val))
1064 chip->ecc.size = val;
1065 }
1066
1067 if (chip->ecc.options & NAND_ECC_MAXIMIZE)
1068 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1069 else if (chip->ecc.strength)
1070 req.ecc.strength = chip->ecc.strength;
1071 else if (chip->ecc_strength_ds)
1072 req.ecc.strength = chip->ecc_strength_ds;
1073 else
1074 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1075
1076 if (chip->ecc.size)
1077 req.ecc.sectorsize = chip->ecc.size;
1078 else if (chip->ecc_step_ds)
1079 req.ecc.sectorsize = chip->ecc_step_ds;
1080 else
1081 req.ecc.sectorsize = ATMEL_PMECC_SECTOR_SIZE_AUTO;
1082
1083 req.pagesize = mtd->writesize;
1084 req.oobsize = mtd->oobsize;
1085
1086 if (mtd->writesize <= 512) {
1087 req.ecc.bytes = 4;
1088 req.ecc.ooboffset = 0;
1089 } else {
1090 req.ecc.bytes = mtd->oobsize - 2;
1091 req.ecc.ooboffset = ATMEL_PMECC_OOBOFFSET_AUTO;
1092 }
1093
1094 nand->pmecc = atmel_pmecc_create_user(nc->pmecc, &req);
1095 if (IS_ERR(nand->pmecc))
1096 return PTR_ERR(nand->pmecc);
1097
1098 chip->ecc.algo = NAND_ECC_BCH;
1099 chip->ecc.size = req.ecc.sectorsize;
1100 chip->ecc.bytes = req.ecc.bytes / req.ecc.nsectors;
1101 chip->ecc.strength = req.ecc.strength;
1102
1103 chip->options |= NAND_NO_SUBPAGE_WRITE;
1104
1105 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_ops);
1106
1107 return 0;
1108}
1109
Miquel Raynal577e0102018-07-25 15:31:41 +02001110static int atmel_nand_ecc_init(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001111{
Boris Brezillonf88fc122017-03-16 09:02:40 +01001112 struct atmel_nand_controller *nc;
1113 int ret;
1114
1115 nc = to_nand_controller(chip->controller);
1116
1117 switch (chip->ecc.mode) {
1118 case NAND_ECC_NONE:
1119 case NAND_ECC_SOFT:
1120 /*
1121 * Nothing to do, the core will initialize everything for us.
1122 */
1123 break;
1124
1125 case NAND_ECC_HW:
1126 ret = atmel_nand_pmecc_init(chip);
1127 if (ret)
1128 return ret;
1129
1130 chip->ecc.read_page = atmel_nand_pmecc_read_page;
1131 chip->ecc.write_page = atmel_nand_pmecc_write_page;
1132 chip->ecc.read_page_raw = atmel_nand_pmecc_read_page_raw;
1133 chip->ecc.write_page_raw = atmel_nand_pmecc_write_page_raw;
1134 break;
1135
1136 default:
1137 /* Other modes are not supported. */
1138 dev_err(nc->dev, "Unsupported ECC mode: %d\n",
1139 chip->ecc.mode);
1140 return -ENOTSUPP;
1141 }
1142
1143 return 0;
1144}
1145
Miquel Raynal577e0102018-07-25 15:31:41 +02001146static int atmel_hsmc_nand_ecc_init(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001147{
Boris Brezillonf88fc122017-03-16 09:02:40 +01001148 int ret;
1149
Miquel Raynal577e0102018-07-25 15:31:41 +02001150 ret = atmel_nand_ecc_init(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001151 if (ret)
1152 return ret;
1153
1154 if (chip->ecc.mode != NAND_ECC_HW)
1155 return 0;
1156
1157 /* Adjust the ECC operations for the HSMC IP. */
1158 chip->ecc.read_page = atmel_hsmc_nand_pmecc_read_page;
1159 chip->ecc.write_page = atmel_hsmc_nand_pmecc_write_page;
1160 chip->ecc.read_page_raw = atmel_hsmc_nand_pmecc_read_page_raw;
1161 chip->ecc.write_page_raw = atmel_hsmc_nand_pmecc_write_page_raw;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001162
1163 return 0;
1164}
1165
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001166static int atmel_smc_nand_prepare_smcconf(struct atmel_nand *nand,
1167 const struct nand_data_interface *conf,
1168 struct atmel_smc_cs_conf *smcconf)
1169{
1170 u32 ncycles, totalcycles, timeps, mckperiodps;
1171 struct atmel_nand_controller *nc;
1172 int ret;
1173
1174 nc = to_nand_controller(nand->base.controller);
1175
1176 /* DDR interface not supported. */
1177 if (conf->type != NAND_SDR_IFACE)
1178 return -ENOTSUPP;
1179
1180 /*
1181 * tRC < 30ns implies EDO mode. This controller does not support this
1182 * mode.
1183 */
Boris Brezillonee02f732017-07-31 10:32:21 +02001184 if (conf->timings.sdr.tRC_min < 30000)
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001185 return -ENOTSUPP;
1186
1187 atmel_smc_cs_conf_init(smcconf);
1188
1189 mckperiodps = NSEC_PER_SEC / clk_get_rate(nc->mck);
1190 mckperiodps *= 1000;
1191
1192 /*
1193 * Set write pulse timing. This one is easy to extract:
1194 *
1195 * NWE_PULSE = tWP
1196 */
1197 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWP_min, mckperiodps);
1198 totalcycles = ncycles;
1199 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NWE_SHIFT,
1200 ncycles);
1201 if (ret)
1202 return ret;
1203
1204 /*
1205 * The write setup timing depends on the operation done on the NAND.
1206 * All operations goes through the same data bus, but the operation
1207 * type depends on the address we are writing to (ALE/CLE address
1208 * lines).
1209 * Since we have no way to differentiate the different operations at
1210 * the SMC level, we must consider the worst case (the biggest setup
1211 * time among all operation types):
1212 *
1213 * NWE_SETUP = max(tCLS, tCS, tALS, tDS) - NWE_PULSE
1214 */
1215 timeps = max3(conf->timings.sdr.tCLS_min, conf->timings.sdr.tCS_min,
1216 conf->timings.sdr.tALS_min);
1217 timeps = max(timeps, conf->timings.sdr.tDS_min);
1218 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1219 ncycles = ncycles > totalcycles ? ncycles - totalcycles : 0;
1220 totalcycles += ncycles;
1221 ret = atmel_smc_cs_conf_set_setup(smcconf, ATMEL_SMC_NWE_SHIFT,
1222 ncycles);
1223 if (ret)
1224 return ret;
1225
1226 /*
1227 * As for the write setup timing, the write hold timing depends on the
1228 * operation done on the NAND:
1229 *
1230 * NWE_HOLD = max(tCLH, tCH, tALH, tDH, tWH)
1231 */
1232 timeps = max3(conf->timings.sdr.tCLH_min, conf->timings.sdr.tCH_min,
1233 conf->timings.sdr.tALH_min);
1234 timeps = max3(timeps, conf->timings.sdr.tDH_min,
1235 conf->timings.sdr.tWH_min);
1236 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1237 totalcycles += ncycles;
1238
1239 /*
1240 * The write cycle timing is directly matching tWC, but is also
1241 * dependent on the other timings on the setup and hold timings we
1242 * calculated earlier, which gives:
1243 *
1244 * NWE_CYCLE = max(tWC, NWE_SETUP + NWE_PULSE + NWE_HOLD)
1245 */
1246 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWC_min, mckperiodps);
1247 ncycles = max(totalcycles, ncycles);
1248 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NWE_SHIFT,
1249 ncycles);
1250 if (ret)
1251 return ret;
1252
1253 /*
1254 * We don't want the CS line to be toggled between each byte/word
1255 * transfer to the NAND. The only way to guarantee that is to have the
1256 * NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1257 *
1258 * NCS_WR_PULSE = NWE_CYCLE
1259 */
1260 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_WR_SHIFT,
1261 ncycles);
1262 if (ret)
1263 return ret;
1264
1265 /*
1266 * As for the write setup timing, the read hold timing depends on the
1267 * operation done on the NAND:
1268 *
1269 * NRD_HOLD = max(tREH, tRHOH)
1270 */
1271 timeps = max(conf->timings.sdr.tREH_min, conf->timings.sdr.tRHOH_min);
1272 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1273 totalcycles = ncycles;
1274
1275 /*
1276 * TDF = tRHZ - NRD_HOLD
1277 */
1278 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRHZ_max, mckperiodps);
1279 ncycles -= totalcycles;
1280
1281 /*
1282 * In ONFI 4.0 specs, tRHZ has been increased to support EDO NANDs and
1283 * we might end up with a config that does not fit in the TDF field.
1284 * Just take the max value in this case and hope that the NAND is more
1285 * tolerant than advertised.
1286 */
1287 if (ncycles > ATMEL_SMC_MODE_TDF_MAX)
1288 ncycles = ATMEL_SMC_MODE_TDF_MAX;
1289 else if (ncycles < ATMEL_SMC_MODE_TDF_MIN)
1290 ncycles = ATMEL_SMC_MODE_TDF_MIN;
1291
1292 smcconf->mode |= ATMEL_SMC_MODE_TDF(ncycles) |
1293 ATMEL_SMC_MODE_TDFMODE_OPTIMIZED;
1294
1295 /*
1296 * Read pulse timing directly matches tRP:
1297 *
1298 * NRD_PULSE = tRP
1299 */
1300 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRP_min, mckperiodps);
1301 totalcycles += ncycles;
1302 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NRD_SHIFT,
1303 ncycles);
1304 if (ret)
1305 return ret;
1306
1307 /*
1308 * The write cycle timing is directly matching tWC, but is also
1309 * dependent on the setup and hold timings we calculated earlier,
1310 * which gives:
1311 *
1312 * NRD_CYCLE = max(tRC, NRD_PULSE + NRD_HOLD)
1313 *
1314 * NRD_SETUP is always 0.
1315 */
1316 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRC_min, mckperiodps);
1317 ncycles = max(totalcycles, ncycles);
1318 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NRD_SHIFT,
1319 ncycles);
1320 if (ret)
1321 return ret;
1322
1323 /*
1324 * We don't want the CS line to be toggled between each byte/word
1325 * transfer from the NAND. The only way to guarantee that is to have
1326 * the NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1327 *
1328 * NCS_RD_PULSE = NRD_CYCLE
1329 */
1330 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_RD_SHIFT,
1331 ncycles);
1332 if (ret)
1333 return ret;
1334
1335 /* Txxx timings are directly matching tXXX ones. */
1336 ncycles = DIV_ROUND_UP(conf->timings.sdr.tCLR_min, mckperiodps);
1337 ret = atmel_smc_cs_conf_set_timing(smcconf,
1338 ATMEL_HSMC_TIMINGS_TCLR_SHIFT,
1339 ncycles);
1340 if (ret)
1341 return ret;
1342
1343 ncycles = DIV_ROUND_UP(conf->timings.sdr.tADL_min, mckperiodps);
1344 ret = atmel_smc_cs_conf_set_timing(smcconf,
1345 ATMEL_HSMC_TIMINGS_TADL_SHIFT,
1346 ncycles);
Boris Brezillonbe3e83e2017-08-23 20:45:01 +02001347 /*
1348 * Version 4 of the ONFI spec mandates that tADL be at least 400
1349 * nanoseconds, but, depending on the master clock rate, 400 ns may not
1350 * fit in the tADL field of the SMC reg. We need to relax the check and
1351 * accept the -ERANGE return code.
1352 *
1353 * Note that previous versions of the ONFI spec had a lower tADL_min
1354 * (100 or 200 ns). It's not clear why this timing constraint got
1355 * increased but it seems most NANDs are fine with values lower than
1356 * 400ns, so we should be safe.
1357 */
1358 if (ret && ret != -ERANGE)
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001359 return ret;
1360
1361 ncycles = DIV_ROUND_UP(conf->timings.sdr.tAR_min, mckperiodps);
1362 ret = atmel_smc_cs_conf_set_timing(smcconf,
1363 ATMEL_HSMC_TIMINGS_TAR_SHIFT,
1364 ncycles);
1365 if (ret)
1366 return ret;
1367
1368 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRR_min, mckperiodps);
1369 ret = atmel_smc_cs_conf_set_timing(smcconf,
1370 ATMEL_HSMC_TIMINGS_TRR_SHIFT,
1371 ncycles);
1372 if (ret)
1373 return ret;
1374
1375 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWB_max, mckperiodps);
1376 ret = atmel_smc_cs_conf_set_timing(smcconf,
1377 ATMEL_HSMC_TIMINGS_TWB_SHIFT,
1378 ncycles);
1379 if (ret)
1380 return ret;
1381
1382 /* Attach the CS line to the NFC logic. */
1383 smcconf->timings |= ATMEL_HSMC_TIMINGS_NFSEL;
1384
1385 /* Set the appropriate data bus width. */
1386 if (nand->base.options & NAND_BUSWIDTH_16)
1387 smcconf->mode |= ATMEL_SMC_MODE_DBW_16;
1388
1389 /* Operate in NRD/NWE READ/WRITEMODE. */
1390 smcconf->mode |= ATMEL_SMC_MODE_READMODE_NRD |
1391 ATMEL_SMC_MODE_WRITEMODE_NWE;
1392
1393 return 0;
1394}
1395
1396static int atmel_smc_nand_setup_data_interface(struct atmel_nand *nand,
1397 int csline,
1398 const struct nand_data_interface *conf)
1399{
1400 struct atmel_nand_controller *nc;
1401 struct atmel_smc_cs_conf smcconf;
1402 struct atmel_nand_cs *cs;
1403 int ret;
1404
1405 nc = to_nand_controller(nand->base.controller);
1406
1407 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1408 if (ret)
1409 return ret;
1410
1411 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1412 return 0;
1413
1414 cs = &nand->cs[csline];
1415 cs->smcconf = smcconf;
1416 atmel_smc_cs_conf_apply(nc->smc, cs->id, &cs->smcconf);
1417
1418 return 0;
1419}
1420
1421static int atmel_hsmc_nand_setup_data_interface(struct atmel_nand *nand,
1422 int csline,
1423 const struct nand_data_interface *conf)
1424{
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001425 struct atmel_hsmc_nand_controller *nc;
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001426 struct atmel_smc_cs_conf smcconf;
1427 struct atmel_nand_cs *cs;
1428 int ret;
1429
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001430 nc = to_hsmc_nand_controller(nand->base.controller);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001431
1432 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1433 if (ret)
1434 return ret;
1435
1436 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1437 return 0;
1438
1439 cs = &nand->cs[csline];
1440 cs->smcconf = smcconf;
1441
1442 if (cs->rb.type == ATMEL_NAND_NATIVE_RB)
1443 cs->smcconf.timings |= ATMEL_HSMC_TIMINGS_RBNSEL(cs->rb.id);
1444
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001445 atmel_hsmc_cs_conf_apply(nc->base.smc, nc->hsmc_layout, cs->id,
1446 &cs->smcconf);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001447
1448 return 0;
1449}
1450
1451static int atmel_nand_setup_data_interface(struct mtd_info *mtd, int csline,
1452 const struct nand_data_interface *conf)
1453{
1454 struct nand_chip *chip = mtd_to_nand(mtd);
1455 struct atmel_nand *nand = to_atmel_nand(chip);
1456 struct atmel_nand_controller *nc;
1457
1458 nc = to_nand_controller(nand->base.controller);
1459
1460 if (csline >= nand->numcs ||
1461 (csline < 0 && csline != NAND_DATA_IFACE_CHECK_ONLY))
1462 return -EINVAL;
1463
1464 return nc->caps->ops->setup_data_interface(nand, csline, conf);
1465}
1466
Boris Brezillonf88fc122017-03-16 09:02:40 +01001467static void atmel_nand_init(struct atmel_nand_controller *nc,
1468 struct atmel_nand *nand)
1469{
1470 struct nand_chip *chip = &nand->base;
1471 struct mtd_info *mtd = nand_to_mtd(chip);
1472
1473 mtd->dev.parent = nc->dev;
1474 nand->base.controller = &nc->base;
1475
1476 chip->cmd_ctrl = atmel_nand_cmd_ctrl;
1477 chip->read_byte = atmel_nand_read_byte;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001478 chip->write_byte = atmel_nand_write_byte;
1479 chip->read_buf = atmel_nand_read_buf;
1480 chip->write_buf = atmel_nand_write_buf;
1481 chip->select_chip = atmel_nand_select_chip;
1482
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001483 if (nc->mck && nc->caps->ops->setup_data_interface)
1484 chip->setup_data_interface = atmel_nand_setup_data_interface;
1485
Boris Brezillonf88fc122017-03-16 09:02:40 +01001486 /* Some NANDs require a longer delay than the default one (20us). */
1487 chip->chip_delay = 40;
1488
1489 /*
1490 * Use a bounce buffer when the buffer passed by the MTD user is not
1491 * suitable for DMA.
1492 */
1493 if (nc->dmac)
1494 chip->options |= NAND_USE_BOUNCE_BUFFER;
1495
1496 /* Default to HW ECC if pmecc is available. */
1497 if (nc->pmecc)
1498 chip->ecc.mode = NAND_ECC_HW;
1499}
1500
1501static void atmel_smc_nand_init(struct atmel_nand_controller *nc,
1502 struct atmel_nand *nand)
1503{
1504 struct nand_chip *chip = &nand->base;
1505 struct atmel_smc_nand_controller *smc_nc;
1506 int i;
1507
1508 atmel_nand_init(nc, nand);
1509
1510 smc_nc = to_smc_nand_controller(chip->controller);
1511 if (!smc_nc->matrix)
1512 return;
1513
1514 /* Attach the CS to the NAND Flash logic. */
1515 for (i = 0; i < nand->numcs; i++)
1516 regmap_update_bits(smc_nc->matrix, smc_nc->ebi_csa_offs,
1517 BIT(nand->cs[i].id), BIT(nand->cs[i].id));
1518}
1519
1520static void atmel_hsmc_nand_init(struct atmel_nand_controller *nc,
1521 struct atmel_nand *nand)
1522{
1523 struct nand_chip *chip = &nand->base;
1524
1525 atmel_nand_init(nc, nand);
1526
1527 /* Overload some methods for the HSMC controller. */
1528 chip->cmd_ctrl = atmel_hsmc_nand_cmd_ctrl;
1529 chip->select_chip = atmel_hsmc_nand_select_chip;
1530}
1531
Miquel Raynal79282252018-07-25 15:31:40 +02001532static int atmel_nand_controller_remove_nand(struct atmel_nand *nand)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001533{
1534 struct nand_chip *chip = &nand->base;
1535 struct mtd_info *mtd = nand_to_mtd(chip);
1536 int ret;
1537
1538 ret = mtd_device_unregister(mtd);
1539 if (ret)
1540 return ret;
1541
1542 nand_cleanup(chip);
1543 list_del(&nand->node);
1544
1545 return 0;
1546}
1547
Boris Brezillonf88fc122017-03-16 09:02:40 +01001548static struct atmel_nand *atmel_nand_create(struct atmel_nand_controller *nc,
1549 struct device_node *np,
1550 int reg_cells)
1551{
1552 struct atmel_nand *nand;
1553 struct gpio_desc *gpio;
1554 int numcs, ret, i;
1555
1556 numcs = of_property_count_elems_of_size(np, "reg",
1557 reg_cells * sizeof(u32));
1558 if (numcs < 1) {
1559 dev_err(nc->dev, "Missing or invalid reg property\n");
1560 return ERR_PTR(-EINVAL);
1561 }
1562
Gustavo A. R. Silva2f91eb62018-08-23 20:09:38 -05001563 nand = devm_kzalloc(nc->dev, struct_size(nand, cs, numcs), GFP_KERNEL);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001564 if (!nand) {
1565 dev_err(nc->dev, "Failed to allocate NAND object\n");
1566 return ERR_PTR(-ENOMEM);
1567 }
1568
1569 nand->numcs = numcs;
1570
1571 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev, "det", 0,
1572 &np->fwnode, GPIOD_IN,
1573 "nand-det");
1574 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1575 dev_err(nc->dev,
1576 "Failed to get detect gpio (err = %ld)\n",
1577 PTR_ERR(gpio));
1578 return ERR_CAST(gpio);
1579 }
1580
1581 if (!IS_ERR(gpio))
1582 nand->cdgpio = gpio;
1583
1584 for (i = 0; i < numcs; i++) {
1585 struct resource res;
1586 u32 val;
1587
1588 ret = of_address_to_resource(np, 0, &res);
1589 if (ret) {
1590 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1591 ret);
1592 return ERR_PTR(ret);
1593 }
1594
1595 ret = of_property_read_u32_index(np, "reg", i * reg_cells,
1596 &val);
1597 if (ret) {
1598 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1599 ret);
1600 return ERR_PTR(ret);
1601 }
1602
1603 nand->cs[i].id = val;
1604
1605 nand->cs[i].io.dma = res.start;
1606 nand->cs[i].io.virt = devm_ioremap_resource(nc->dev, &res);
1607 if (IS_ERR(nand->cs[i].io.virt))
1608 return ERR_CAST(nand->cs[i].io.virt);
1609
1610 if (!of_property_read_u32(np, "atmel,rb", &val)) {
1611 if (val > ATMEL_NFC_MAX_RB_ID)
1612 return ERR_PTR(-EINVAL);
1613
1614 nand->cs[i].rb.type = ATMEL_NAND_NATIVE_RB;
1615 nand->cs[i].rb.id = val;
1616 } else {
1617 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev,
1618 "rb", i, &np->fwnode,
1619 GPIOD_IN, "nand-rb");
1620 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1621 dev_err(nc->dev,
1622 "Failed to get R/B gpio (err = %ld)\n",
1623 PTR_ERR(gpio));
1624 return ERR_CAST(gpio);
1625 }
1626
1627 if (!IS_ERR(gpio)) {
1628 nand->cs[i].rb.type = ATMEL_NAND_GPIO_RB;
1629 nand->cs[i].rb.gpio = gpio;
1630 }
1631 }
1632
1633 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev, "cs",
1634 i, &np->fwnode,
1635 GPIOD_OUT_HIGH,
1636 "nand-cs");
1637 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1638 dev_err(nc->dev,
1639 "Failed to get CS gpio (err = %ld)\n",
1640 PTR_ERR(gpio));
1641 return ERR_CAST(gpio);
1642 }
1643
1644 if (!IS_ERR(gpio))
1645 nand->cs[i].csgpio = gpio;
1646 }
1647
1648 nand_set_flash_node(&nand->base, np);
1649
1650 return nand;
1651}
1652
1653static int
1654atmel_nand_controller_add_nand(struct atmel_nand_controller *nc,
1655 struct atmel_nand *nand)
1656{
Miquel Raynal577e0102018-07-25 15:31:41 +02001657 struct nand_chip *chip = &nand->base;
1658 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001659 int ret;
1660
1661 /* No card inserted, skip this NAND. */
1662 if (nand->cdgpio && gpiod_get_value(nand->cdgpio)) {
1663 dev_info(nc->dev, "No SmartMedia card inserted.\n");
1664 return 0;
1665 }
1666
1667 nc->caps->ops->nand_init(nc, nand);
1668
Boris Brezillon00ad3782018-09-06 14:05:14 +02001669 ret = nand_scan(chip, nand->numcs);
Miquel Raynal79282252018-07-25 15:31:40 +02001670 if (ret) {
Miquel Raynal577e0102018-07-25 15:31:41 +02001671 dev_err(nc->dev, "NAND scan failed: %d\n", ret);
Miquel Raynal79282252018-07-25 15:31:40 +02001672 return ret;
1673 }
1674
1675 ret = mtd_device_register(mtd, NULL, 0);
1676 if (ret) {
1677 dev_err(nc->dev, "Failed to register mtd device: %d\n", ret);
1678 nand_cleanup(chip);
1679 return ret;
1680 }
1681
1682 list_add_tail(&nand->node, &nc->chips);
1683
1684 return 0;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001685}
1686
1687static int
1688atmel_nand_controller_remove_nands(struct atmel_nand_controller *nc)
1689{
1690 struct atmel_nand *nand, *tmp;
1691 int ret;
1692
1693 list_for_each_entry_safe(nand, tmp, &nc->chips, node) {
Miquel Raynal79282252018-07-25 15:31:40 +02001694 ret = atmel_nand_controller_remove_nand(nand);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001695 if (ret)
1696 return ret;
1697 }
1698
1699 return 0;
1700}
1701
1702static int
1703atmel_nand_controller_legacy_add_nands(struct atmel_nand_controller *nc)
1704{
1705 struct device *dev = nc->dev;
1706 struct platform_device *pdev = to_platform_device(dev);
1707 struct atmel_nand *nand;
1708 struct gpio_desc *gpio;
1709 struct resource *res;
1710
1711 /*
1712 * Legacy bindings only allow connecting a single NAND with a unique CS
1713 * line to the controller.
1714 */
1715 nand = devm_kzalloc(nc->dev, sizeof(*nand) + sizeof(*nand->cs),
1716 GFP_KERNEL);
1717 if (!nand)
1718 return -ENOMEM;
1719
1720 nand->numcs = 1;
1721
1722 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1723 nand->cs[0].io.virt = devm_ioremap_resource(dev, res);
1724 if (IS_ERR(nand->cs[0].io.virt))
1725 return PTR_ERR(nand->cs[0].io.virt);
1726
1727 nand->cs[0].io.dma = res->start;
1728
1729 /*
1730 * The old driver was hardcoding the CS id to 3 for all sama5
1731 * controllers. Since this id is only meaningful for the sama5
1732 * controller we can safely assign this id to 3 no matter the
1733 * controller.
1734 * If one wants to connect a NAND to a different CS line, he will
1735 * have to use the new bindings.
1736 */
1737 nand->cs[0].id = 3;
1738
1739 /* R/B GPIO. */
1740 gpio = devm_gpiod_get_index_optional(dev, NULL, 0, GPIOD_IN);
1741 if (IS_ERR(gpio)) {
1742 dev_err(dev, "Failed to get R/B gpio (err = %ld)\n",
1743 PTR_ERR(gpio));
1744 return PTR_ERR(gpio);
1745 }
1746
1747 if (gpio) {
1748 nand->cs[0].rb.type = ATMEL_NAND_GPIO_RB;
1749 nand->cs[0].rb.gpio = gpio;
1750 }
1751
1752 /* CS GPIO. */
1753 gpio = devm_gpiod_get_index_optional(dev, NULL, 1, GPIOD_OUT_HIGH);
1754 if (IS_ERR(gpio)) {
1755 dev_err(dev, "Failed to get CS gpio (err = %ld)\n",
1756 PTR_ERR(gpio));
1757 return PTR_ERR(gpio);
1758 }
1759
1760 nand->cs[0].csgpio = gpio;
1761
1762 /* Card detect GPIO. */
1763 gpio = devm_gpiod_get_index_optional(nc->dev, NULL, 2, GPIOD_IN);
1764 if (IS_ERR(gpio)) {
1765 dev_err(dev,
1766 "Failed to get detect gpio (err = %ld)\n",
1767 PTR_ERR(gpio));
1768 return PTR_ERR(gpio);
1769 }
1770
1771 nand->cdgpio = gpio;
1772
1773 nand_set_flash_node(&nand->base, nc->dev->of_node);
1774
1775 return atmel_nand_controller_add_nand(nc, nand);
1776}
1777
1778static int atmel_nand_controller_add_nands(struct atmel_nand_controller *nc)
1779{
1780 struct device_node *np, *nand_np;
1781 struct device *dev = nc->dev;
1782 int ret, reg_cells;
1783 u32 val;
1784
1785 /* We do not retrieve the SMC syscon when parsing old DTs. */
1786 if (nc->caps->legacy_of_bindings)
1787 return atmel_nand_controller_legacy_add_nands(nc);
1788
1789 np = dev->of_node;
1790
1791 ret = of_property_read_u32(np, "#address-cells", &val);
1792 if (ret) {
1793 dev_err(dev, "missing #address-cells property\n");
1794 return ret;
1795 }
1796
1797 reg_cells = val;
1798
1799 ret = of_property_read_u32(np, "#size-cells", &val);
1800 if (ret) {
1801 dev_err(dev, "missing #address-cells property\n");
1802 return ret;
1803 }
1804
1805 reg_cells += val;
1806
1807 for_each_child_of_node(np, nand_np) {
1808 struct atmel_nand *nand;
1809
1810 nand = atmel_nand_create(nc, nand_np, reg_cells);
1811 if (IS_ERR(nand)) {
1812 ret = PTR_ERR(nand);
1813 goto err;
1814 }
1815
1816 ret = atmel_nand_controller_add_nand(nc, nand);
1817 if (ret)
1818 goto err;
1819 }
1820
1821 return 0;
1822
1823err:
1824 atmel_nand_controller_remove_nands(nc);
1825
1826 return ret;
1827}
1828
1829static void atmel_nand_controller_cleanup(struct atmel_nand_controller *nc)
1830{
1831 if (nc->dmac)
1832 dma_release_channel(nc->dmac);
1833
1834 clk_put(nc->mck);
1835}
1836
1837static const struct of_device_id atmel_matrix_of_ids[] = {
1838 {
1839 .compatible = "atmel,at91sam9260-matrix",
1840 .data = (void *)AT91SAM9260_MATRIX_EBICSA,
1841 },
1842 {
1843 .compatible = "atmel,at91sam9261-matrix",
1844 .data = (void *)AT91SAM9261_MATRIX_EBICSA,
1845 },
1846 {
1847 .compatible = "atmel,at91sam9263-matrix",
1848 .data = (void *)AT91SAM9263_MATRIX_EBI0CSA,
1849 },
1850 {
1851 .compatible = "atmel,at91sam9rl-matrix",
1852 .data = (void *)AT91SAM9RL_MATRIX_EBICSA,
1853 },
1854 {
1855 .compatible = "atmel,at91sam9g45-matrix",
1856 .data = (void *)AT91SAM9G45_MATRIX_EBICSA,
1857 },
1858 {
1859 .compatible = "atmel,at91sam9n12-matrix",
1860 .data = (void *)AT91SAM9N12_MATRIX_EBICSA,
1861 },
1862 {
1863 .compatible = "atmel,at91sam9x5-matrix",
1864 .data = (void *)AT91SAM9X5_MATRIX_EBICSA,
1865 },
Christophe Jaillet038e8ad6e2017-04-11 07:22:52 +02001866 { /* sentinel */ },
Boris Brezillonf88fc122017-03-16 09:02:40 +01001867};
1868
Miquel Raynal577e0102018-07-25 15:31:41 +02001869static int atmel_nand_attach_chip(struct nand_chip *chip)
1870{
1871 struct atmel_nand_controller *nc = to_nand_controller(chip->controller);
1872 struct atmel_nand *nand = to_atmel_nand(chip);
1873 struct mtd_info *mtd = nand_to_mtd(chip);
1874 int ret;
1875
1876 ret = nc->caps->ops->ecc_init(chip);
1877 if (ret)
1878 return ret;
1879
1880 if (nc->caps->legacy_of_bindings || !nc->dev->of_node) {
1881 /*
1882 * We keep the MTD name unchanged to avoid breaking platforms
1883 * where the MTD cmdline parser is used and the bootloader
1884 * has not been updated to use the new naming scheme.
1885 */
1886 mtd->name = "atmel_nand";
1887 } else if (!mtd->name) {
1888 /*
1889 * If the new bindings are used and the bootloader has not been
1890 * updated to pass a new mtdparts parameter on the cmdline, you
1891 * should define the following property in your nand node:
1892 *
1893 * label = "atmel_nand";
1894 *
1895 * This way, mtd->name will be set by the core when
1896 * nand_set_flash_node() is called.
1897 */
1898 mtd->name = devm_kasprintf(nc->dev, GFP_KERNEL,
1899 "%s:nand.%d", dev_name(nc->dev),
1900 nand->cs[0].id);
1901 if (!mtd->name) {
1902 dev_err(nc->dev, "Failed to allocate mtd->name\n");
1903 return -ENOMEM;
1904 }
1905 }
1906
1907 return 0;
1908}
1909
1910static const struct nand_controller_ops atmel_nand_controller_ops = {
1911 .attach_chip = atmel_nand_attach_chip,
1912};
1913
Boris Brezillonf88fc122017-03-16 09:02:40 +01001914static int atmel_nand_controller_init(struct atmel_nand_controller *nc,
1915 struct platform_device *pdev,
1916 const struct atmel_nand_controller_caps *caps)
1917{
1918 struct device *dev = &pdev->dev;
1919 struct device_node *np = dev->of_node;
1920 int ret;
1921
Miquel Raynal7da45132018-07-17 09:08:02 +02001922 nand_controller_init(&nc->base);
Miquel Raynal577e0102018-07-25 15:31:41 +02001923 nc->base.ops = &atmel_nand_controller_ops;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001924 INIT_LIST_HEAD(&nc->chips);
1925 nc->dev = dev;
1926 nc->caps = caps;
1927
1928 platform_set_drvdata(pdev, nc);
1929
1930 nc->pmecc = devm_atmel_pmecc_get(dev);
1931 if (IS_ERR(nc->pmecc)) {
1932 ret = PTR_ERR(nc->pmecc);
1933 if (ret != -EPROBE_DEFER)
1934 dev_err(dev, "Could not get PMECC object (err = %d)\n",
1935 ret);
1936 return ret;
1937 }
1938
Peter Rosinefc63622018-03-29 15:10:54 +02001939 if (nc->caps->has_dma && !atmel_nand_avoid_dma) {
Boris Brezillonf88fc122017-03-16 09:02:40 +01001940 dma_cap_mask_t mask;
1941
1942 dma_cap_zero(mask);
1943 dma_cap_set(DMA_MEMCPY, mask);
1944
1945 nc->dmac = dma_request_channel(mask, NULL, NULL);
1946 if (!nc->dmac)
1947 dev_err(nc->dev, "Failed to request DMA channel\n");
1948 }
1949
1950 /* We do not retrieve the SMC syscon when parsing old DTs. */
1951 if (nc->caps->legacy_of_bindings)
1952 return 0;
1953
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001954 nc->mck = of_clk_get(dev->parent->of_node, 0);
1955 if (IS_ERR(nc->mck)) {
1956 dev_err(dev, "Failed to retrieve MCK clk\n");
1957 return PTR_ERR(nc->mck);
1958 }
1959
Boris Brezillonf88fc122017-03-16 09:02:40 +01001960 np = of_parse_phandle(dev->parent->of_node, "atmel,smc", 0);
1961 if (!np) {
1962 dev_err(dev, "Missing or invalid atmel,smc property\n");
1963 return -EINVAL;
1964 }
1965
1966 nc->smc = syscon_node_to_regmap(np);
1967 of_node_put(np);
1968 if (IS_ERR(nc->smc)) {
Dan Carpenter70106dd2017-04-04 11:15:46 +03001969 ret = PTR_ERR(nc->smc);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001970 dev_err(dev, "Could not get SMC regmap (err = %d)\n", ret);
1971 return ret;
1972 }
1973
1974 return 0;
1975}
1976
1977static int
1978atmel_smc_nand_controller_init(struct atmel_smc_nand_controller *nc)
1979{
1980 struct device *dev = nc->base.dev;
1981 const struct of_device_id *match;
1982 struct device_node *np;
1983 int ret;
1984
1985 /* We do not retrieve the matrix syscon when parsing old DTs. */
1986 if (nc->base.caps->legacy_of_bindings)
1987 return 0;
1988
1989 np = of_parse_phandle(dev->parent->of_node, "atmel,matrix", 0);
1990 if (!np)
1991 return 0;
1992
1993 match = of_match_node(atmel_matrix_of_ids, np);
1994 if (!match) {
1995 of_node_put(np);
1996 return 0;
1997 }
1998
1999 nc->matrix = syscon_node_to_regmap(np);
2000 of_node_put(np);
2001 if (IS_ERR(nc->matrix)) {
Dan Carpenter70106dd2017-04-04 11:15:46 +03002002 ret = PTR_ERR(nc->matrix);
Boris Brezillonf88fc122017-03-16 09:02:40 +01002003 dev_err(dev, "Could not get Matrix regmap (err = %d)\n", ret);
2004 return ret;
2005 }
2006
Boris Brezillone6848512018-07-09 22:09:22 +02002007 nc->ebi_csa_offs = (uintptr_t)match->data;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002008
2009 /*
2010 * The at91sam9263 has 2 EBIs, if the NAND controller is under EBI1
2011 * add 4 to ->ebi_csa_offs.
2012 */
2013 if (of_device_is_compatible(dev->parent->of_node,
2014 "atmel,at91sam9263-ebi1"))
2015 nc->ebi_csa_offs += 4;
2016
2017 return 0;
2018}
2019
2020static int
2021atmel_hsmc_nand_controller_legacy_init(struct atmel_hsmc_nand_controller *nc)
2022{
2023 struct regmap_config regmap_conf = {
2024 .reg_bits = 32,
2025 .val_bits = 32,
2026 .reg_stride = 4,
2027 };
2028
2029 struct device *dev = nc->base.dev;
2030 struct device_node *nand_np, *nfc_np;
2031 void __iomem *iomem;
2032 struct resource res;
2033 int ret;
2034
2035 nand_np = dev->of_node;
2036 nfc_np = of_find_compatible_node(dev->of_node, NULL,
2037 "atmel,sama5d3-nfc");
2038
2039 nc->clk = of_clk_get(nfc_np, 0);
2040 if (IS_ERR(nc->clk)) {
2041 ret = PTR_ERR(nc->clk);
2042 dev_err(dev, "Failed to retrieve HSMC clock (err = %d)\n",
2043 ret);
2044 goto out;
2045 }
2046
2047 ret = clk_prepare_enable(nc->clk);
2048 if (ret) {
2049 dev_err(dev, "Failed to enable the HSMC clock (err = %d)\n",
2050 ret);
2051 goto out;
2052 }
2053
2054 nc->irq = of_irq_get(nand_np, 0);
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002055 if (nc->irq <= 0) {
2056 ret = nc->irq ?: -ENXIO;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002057 if (ret != -EPROBE_DEFER)
2058 dev_err(dev, "Failed to get IRQ number (err = %d)\n",
2059 ret);
2060 goto out;
2061 }
2062
2063 ret = of_address_to_resource(nfc_np, 0, &res);
2064 if (ret) {
2065 dev_err(dev, "Invalid or missing NFC IO resource (err = %d)\n",
2066 ret);
2067 goto out;
2068 }
2069
2070 iomem = devm_ioremap_resource(dev, &res);
2071 if (IS_ERR(iomem)) {
2072 ret = PTR_ERR(iomem);
2073 goto out;
2074 }
2075
2076 regmap_conf.name = "nfc-io";
2077 regmap_conf.max_register = resource_size(&res) - 4;
2078 nc->io = devm_regmap_init_mmio(dev, iomem, &regmap_conf);
2079 if (IS_ERR(nc->io)) {
2080 ret = PTR_ERR(nc->io);
2081 dev_err(dev, "Could not create NFC IO regmap (err = %d)\n",
2082 ret);
2083 goto out;
2084 }
2085
2086 ret = of_address_to_resource(nfc_np, 1, &res);
2087 if (ret) {
2088 dev_err(dev, "Invalid or missing HSMC resource (err = %d)\n",
2089 ret);
2090 goto out;
2091 }
2092
2093 iomem = devm_ioremap_resource(dev, &res);
2094 if (IS_ERR(iomem)) {
2095 ret = PTR_ERR(iomem);
2096 goto out;
2097 }
2098
2099 regmap_conf.name = "smc";
2100 regmap_conf.max_register = resource_size(&res) - 4;
2101 nc->base.smc = devm_regmap_init_mmio(dev, iomem, &regmap_conf);
2102 if (IS_ERR(nc->base.smc)) {
2103 ret = PTR_ERR(nc->base.smc);
2104 dev_err(dev, "Could not create NFC IO regmap (err = %d)\n",
2105 ret);
2106 goto out;
2107 }
2108
2109 ret = of_address_to_resource(nfc_np, 2, &res);
2110 if (ret) {
2111 dev_err(dev, "Invalid or missing SRAM resource (err = %d)\n",
2112 ret);
2113 goto out;
2114 }
2115
2116 nc->sram.virt = devm_ioremap_resource(dev, &res);
2117 if (IS_ERR(nc->sram.virt)) {
2118 ret = PTR_ERR(nc->sram.virt);
2119 goto out;
2120 }
2121
2122 nc->sram.dma = res.start;
2123
2124out:
2125 of_node_put(nfc_np);
2126
2127 return ret;
2128}
2129
2130static int
2131atmel_hsmc_nand_controller_init(struct atmel_hsmc_nand_controller *nc)
2132{
2133 struct device *dev = nc->base.dev;
2134 struct device_node *np;
2135 int ret;
2136
2137 np = of_parse_phandle(dev->parent->of_node, "atmel,smc", 0);
2138 if (!np) {
2139 dev_err(dev, "Missing or invalid atmel,smc property\n");
2140 return -EINVAL;
2141 }
2142
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02002143 nc->hsmc_layout = atmel_hsmc_get_reg_layout(np);
2144
Boris Brezillonf88fc122017-03-16 09:02:40 +01002145 nc->irq = of_irq_get(np, 0);
2146 of_node_put(np);
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002147 if (nc->irq <= 0) {
2148 ret = nc->irq ?: -ENXIO;
2149 if (ret != -EPROBE_DEFER)
Boris Brezillonf88fc122017-03-16 09:02:40 +01002150 dev_err(dev, "Failed to get IRQ number (err = %d)\n",
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002151 ret);
2152 return ret;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002153 }
2154
2155 np = of_parse_phandle(dev->of_node, "atmel,nfc-io", 0);
2156 if (!np) {
2157 dev_err(dev, "Missing or invalid atmel,nfc-io property\n");
2158 return -EINVAL;
2159 }
2160
2161 nc->io = syscon_node_to_regmap(np);
2162 of_node_put(np);
2163 if (IS_ERR(nc->io)) {
2164 ret = PTR_ERR(nc->io);
2165 dev_err(dev, "Could not get NFC IO regmap (err = %d)\n", ret);
2166 return ret;
2167 }
2168
2169 nc->sram.pool = of_gen_pool_get(nc->base.dev->of_node,
2170 "atmel,nfc-sram", 0);
2171 if (!nc->sram.pool) {
2172 dev_err(nc->base.dev, "Missing SRAM\n");
2173 return -ENOMEM;
2174 }
2175
Boris Brezillond28395c2018-07-09 22:09:23 +02002176 nc->sram.virt = (void __iomem *)gen_pool_dma_alloc(nc->sram.pool,
2177 ATMEL_NFC_SRAM_SIZE,
2178 &nc->sram.dma);
Boris Brezillonf88fc122017-03-16 09:02:40 +01002179 if (!nc->sram.virt) {
2180 dev_err(nc->base.dev,
2181 "Could not allocate memory from the NFC SRAM pool\n");
2182 return -ENOMEM;
2183 }
2184
2185 return 0;
2186}
2187
2188static int
2189atmel_hsmc_nand_controller_remove(struct atmel_nand_controller *nc)
2190{
2191 struct atmel_hsmc_nand_controller *hsmc_nc;
2192 int ret;
2193
2194 ret = atmel_nand_controller_remove_nands(nc);
2195 if (ret)
2196 return ret;
2197
2198 hsmc_nc = container_of(nc, struct atmel_hsmc_nand_controller, base);
2199 if (hsmc_nc->sram.pool)
2200 gen_pool_free(hsmc_nc->sram.pool,
2201 (unsigned long)hsmc_nc->sram.virt,
2202 ATMEL_NFC_SRAM_SIZE);
2203
2204 if (hsmc_nc->clk) {
2205 clk_disable_unprepare(hsmc_nc->clk);
2206 clk_put(hsmc_nc->clk);
2207 }
2208
2209 atmel_nand_controller_cleanup(nc);
2210
2211 return 0;
2212}
2213
2214static int atmel_hsmc_nand_controller_probe(struct platform_device *pdev,
2215 const struct atmel_nand_controller_caps *caps)
2216{
2217 struct device *dev = &pdev->dev;
2218 struct atmel_hsmc_nand_controller *nc;
2219 int ret;
2220
2221 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2222 if (!nc)
2223 return -ENOMEM;
2224
2225 ret = atmel_nand_controller_init(&nc->base, pdev, caps);
2226 if (ret)
2227 return ret;
2228
2229 if (caps->legacy_of_bindings)
2230 ret = atmel_hsmc_nand_controller_legacy_init(nc);
2231 else
2232 ret = atmel_hsmc_nand_controller_init(nc);
2233
2234 if (ret)
2235 return ret;
2236
2237 /* Make sure all irqs are masked before registering our IRQ handler. */
2238 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
2239 ret = devm_request_irq(dev, nc->irq, atmel_nfc_interrupt,
2240 IRQF_SHARED, "nfc", nc);
2241 if (ret) {
2242 dev_err(dev,
2243 "Could not get register NFC interrupt handler (err = %d)\n",
2244 ret);
2245 goto err;
2246 }
2247
2248 /* Initial NFC configuration. */
2249 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CFG,
2250 ATMEL_HSMC_NFC_CFG_DTO_MAX);
2251
2252 ret = atmel_nand_controller_add_nands(&nc->base);
2253 if (ret)
2254 goto err;
2255
2256 return 0;
2257
2258err:
2259 atmel_hsmc_nand_controller_remove(&nc->base);
2260
2261 return ret;
2262}
2263
2264static const struct atmel_nand_controller_ops atmel_hsmc_nc_ops = {
2265 .probe = atmel_hsmc_nand_controller_probe,
2266 .remove = atmel_hsmc_nand_controller_remove,
2267 .ecc_init = atmel_hsmc_nand_ecc_init,
2268 .nand_init = atmel_hsmc_nand_init,
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002269 .setup_data_interface = atmel_hsmc_nand_setup_data_interface,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002270};
2271
2272static const struct atmel_nand_controller_caps atmel_sama5_nc_caps = {
2273 .has_dma = true,
2274 .ale_offs = BIT(21),
2275 .cle_offs = BIT(22),
2276 .ops = &atmel_hsmc_nc_ops,
2277};
2278
2279/* Only used to parse old bindings. */
2280static const struct atmel_nand_controller_caps atmel_sama5_nand_caps = {
2281 .has_dma = true,
2282 .ale_offs = BIT(21),
2283 .cle_offs = BIT(22),
2284 .ops = &atmel_hsmc_nc_ops,
2285 .legacy_of_bindings = true,
2286};
2287
2288static int atmel_smc_nand_controller_probe(struct platform_device *pdev,
2289 const struct atmel_nand_controller_caps *caps)
2290{
2291 struct device *dev = &pdev->dev;
2292 struct atmel_smc_nand_controller *nc;
2293 int ret;
2294
2295 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2296 if (!nc)
2297 return -ENOMEM;
2298
2299 ret = atmel_nand_controller_init(&nc->base, pdev, caps);
2300 if (ret)
2301 return ret;
2302
2303 ret = atmel_smc_nand_controller_init(nc);
2304 if (ret)
2305 return ret;
2306
2307 return atmel_nand_controller_add_nands(&nc->base);
2308}
2309
2310static int
2311atmel_smc_nand_controller_remove(struct atmel_nand_controller *nc)
2312{
2313 int ret;
2314
2315 ret = atmel_nand_controller_remove_nands(nc);
2316 if (ret)
2317 return ret;
2318
2319 atmel_nand_controller_cleanup(nc);
2320
2321 return 0;
2322}
2323
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002324/*
2325 * The SMC reg layout of at91rm9200 is completely different which prevents us
2326 * from re-using atmel_smc_nand_setup_data_interface() for the
2327 * ->setup_data_interface() hook.
2328 * At this point, there's no support for the at91rm9200 SMC IP, so we leave
2329 * ->setup_data_interface() unassigned.
2330 */
2331static const struct atmel_nand_controller_ops at91rm9200_nc_ops = {
Boris Brezillonf88fc122017-03-16 09:02:40 +01002332 .probe = atmel_smc_nand_controller_probe,
2333 .remove = atmel_smc_nand_controller_remove,
2334 .ecc_init = atmel_nand_ecc_init,
2335 .nand_init = atmel_smc_nand_init,
2336};
2337
2338static const struct atmel_nand_controller_caps atmel_rm9200_nc_caps = {
2339 .ale_offs = BIT(21),
2340 .cle_offs = BIT(22),
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002341 .ops = &at91rm9200_nc_ops,
2342};
2343
2344static const struct atmel_nand_controller_ops atmel_smc_nc_ops = {
2345 .probe = atmel_smc_nand_controller_probe,
2346 .remove = atmel_smc_nand_controller_remove,
2347 .ecc_init = atmel_nand_ecc_init,
2348 .nand_init = atmel_smc_nand_init,
2349 .setup_data_interface = atmel_smc_nand_setup_data_interface,
2350};
2351
2352static const struct atmel_nand_controller_caps atmel_sam9260_nc_caps = {
2353 .ale_offs = BIT(21),
2354 .cle_offs = BIT(22),
Boris Brezillonf88fc122017-03-16 09:02:40 +01002355 .ops = &atmel_smc_nc_ops,
2356};
2357
2358static const struct atmel_nand_controller_caps atmel_sam9261_nc_caps = {
2359 .ale_offs = BIT(22),
2360 .cle_offs = BIT(21),
2361 .ops = &atmel_smc_nc_ops,
2362};
2363
2364static const struct atmel_nand_controller_caps atmel_sam9g45_nc_caps = {
2365 .has_dma = true,
2366 .ale_offs = BIT(21),
2367 .cle_offs = BIT(22),
2368 .ops = &atmel_smc_nc_ops,
2369};
2370
2371/* Only used to parse old bindings. */
2372static const struct atmel_nand_controller_caps atmel_rm9200_nand_caps = {
2373 .ale_offs = BIT(21),
2374 .cle_offs = BIT(22),
2375 .ops = &atmel_smc_nc_ops,
2376 .legacy_of_bindings = true,
2377};
2378
2379static const struct atmel_nand_controller_caps atmel_sam9261_nand_caps = {
2380 .ale_offs = BIT(22),
2381 .cle_offs = BIT(21),
2382 .ops = &atmel_smc_nc_ops,
2383 .legacy_of_bindings = true,
2384};
2385
2386static const struct atmel_nand_controller_caps atmel_sam9g45_nand_caps = {
2387 .has_dma = true,
2388 .ale_offs = BIT(21),
2389 .cle_offs = BIT(22),
2390 .ops = &atmel_smc_nc_ops,
2391 .legacy_of_bindings = true,
2392};
2393
2394static const struct of_device_id atmel_nand_controller_of_ids[] = {
2395 {
2396 .compatible = "atmel,at91rm9200-nand-controller",
2397 .data = &atmel_rm9200_nc_caps,
2398 },
2399 {
2400 .compatible = "atmel,at91sam9260-nand-controller",
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002401 .data = &atmel_sam9260_nc_caps,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002402 },
2403 {
2404 .compatible = "atmel,at91sam9261-nand-controller",
2405 .data = &atmel_sam9261_nc_caps,
2406 },
2407 {
2408 .compatible = "atmel,at91sam9g45-nand-controller",
2409 .data = &atmel_sam9g45_nc_caps,
2410 },
2411 {
2412 .compatible = "atmel,sama5d3-nand-controller",
2413 .data = &atmel_sama5_nc_caps,
2414 },
2415 /* Support for old/deprecated bindings: */
2416 {
2417 .compatible = "atmel,at91rm9200-nand",
2418 .data = &atmel_rm9200_nand_caps,
2419 },
2420 {
2421 .compatible = "atmel,sama5d4-nand",
2422 .data = &atmel_rm9200_nand_caps,
2423 },
2424 {
2425 .compatible = "atmel,sama5d2-nand",
2426 .data = &atmel_rm9200_nand_caps,
2427 },
2428 { /* sentinel */ },
2429};
2430MODULE_DEVICE_TABLE(of, atmel_nand_controller_of_ids);
2431
2432static int atmel_nand_controller_probe(struct platform_device *pdev)
2433{
2434 const struct atmel_nand_controller_caps *caps;
2435
2436 if (pdev->id_entry)
2437 caps = (void *)pdev->id_entry->driver_data;
2438 else
2439 caps = of_device_get_match_data(&pdev->dev);
2440
2441 if (!caps) {
2442 dev_err(&pdev->dev, "Could not retrieve NFC caps\n");
2443 return -EINVAL;
2444 }
2445
2446 if (caps->legacy_of_bindings) {
2447 u32 ale_offs = 21;
2448
2449 /*
2450 * If we are parsing legacy DT props and the DT contains a
2451 * valid NFC node, forward the request to the sama5 logic.
2452 */
2453 if (of_find_compatible_node(pdev->dev.of_node, NULL,
2454 "atmel,sama5d3-nfc"))
2455 caps = &atmel_sama5_nand_caps;
2456
2457 /*
2458 * Even if the compatible says we are dealing with an
2459 * at91rm9200 controller, the atmel,nand-has-dma specify that
2460 * this controller supports DMA, which means we are in fact
2461 * dealing with an at91sam9g45+ controller.
2462 */
2463 if (!caps->has_dma &&
2464 of_property_read_bool(pdev->dev.of_node,
2465 "atmel,nand-has-dma"))
2466 caps = &atmel_sam9g45_nand_caps;
2467
2468 /*
2469 * All SoCs except the at91sam9261 are assigning ALE to A21 and
2470 * CLE to A22. If atmel,nand-addr-offset != 21 this means we're
2471 * actually dealing with an at91sam9261 controller.
2472 */
2473 of_property_read_u32(pdev->dev.of_node,
2474 "atmel,nand-addr-offset", &ale_offs);
2475 if (ale_offs != 21)
2476 caps = &atmel_sam9261_nand_caps;
2477 }
2478
2479 return caps->ops->probe(pdev, caps);
2480}
2481
2482static int atmel_nand_controller_remove(struct platform_device *pdev)
2483{
2484 struct atmel_nand_controller *nc = platform_get_drvdata(pdev);
2485
2486 return nc->caps->ops->remove(nc);
2487}
2488
Arnd Bergmann05b6c232017-05-31 10:19:26 +02002489static __maybe_unused int atmel_nand_controller_resume(struct device *dev)
Boris Brezillon6e532af2017-03-16 09:36:00 +01002490{
2491 struct atmel_nand_controller *nc = dev_get_drvdata(dev);
2492 struct atmel_nand *nand;
2493
Romain Izard143b0ab2017-09-28 11:46:23 +02002494 if (nc->pmecc)
2495 atmel_pmecc_reset(nc->pmecc);
2496
Boris Brezillon6e532af2017-03-16 09:36:00 +01002497 list_for_each_entry(nand, &nc->chips, node) {
2498 int i;
2499
2500 for (i = 0; i < nand->numcs; i++)
2501 nand_reset(&nand->base, i);
2502 }
2503
2504 return 0;
2505}
2506
2507static SIMPLE_DEV_PM_OPS(atmel_nand_controller_pm_ops, NULL,
2508 atmel_nand_controller_resume);
2509
Boris Brezillonf88fc122017-03-16 09:02:40 +01002510static struct platform_driver atmel_nand_controller_driver = {
2511 .driver = {
2512 .name = "atmel-nand-controller",
2513 .of_match_table = of_match_ptr(atmel_nand_controller_of_ids),
Boris Brezillon1533bfa2017-10-05 18:57:24 +02002514 .pm = &atmel_nand_controller_pm_ops,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002515 },
2516 .probe = atmel_nand_controller_probe,
2517 .remove = atmel_nand_controller_remove,
2518};
2519module_platform_driver(atmel_nand_controller_driver);
2520
2521MODULE_LICENSE("GPL");
2522MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
2523MODULE_DESCRIPTION("NAND Flash Controller driver for Atmel SoCs");
2524MODULE_ALIAS("platform:atmel-nand-controller");