blob: fa9214036fb3646a97e49d191c3feb1d5d76ac0c [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
Vladimir Murzinf271b772016-08-18 16:28:24 +010019#include <asm/memory.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010020
21#include "proc-macros.S"
22
Catalin Marinas1b6ba462011-11-22 17:30:29 +000023#ifdef CONFIG_ARM_LPAE
24#include "proc-v7-3level.S"
25#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000026#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000027#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000028
Catalin Marinasbbe88882007-05-08 22:27:46 +010029ENTRY(cpu_v7_proc_init)
Russell King6ebbf2c2014-06-30 16:29:12 +010030 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010031ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
33ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010034 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
35 bic r0, r0, #0x1000 @ ...i............
36 bic r0, r0, #0x0006 @ .............ca.
37 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King6ebbf2c2014-06-30 16:29:12 +010038 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010039ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010040
41/*
Marc Zyngier6b856772017-04-03 19:37:48 +010042 * cpu_v7_reset(loc, hyp)
Catalin Marinasbbe88882007-05-08 22:27:46 +010043 *
44 * Perform a soft reset of the system. Put the CPU into the
45 * same state as it would be if it had been reset, and branch
46 * to what would be the reset vector.
47 *
48 * - loc - location to jump to for soft reset
Marc Zyngier6b856772017-04-03 19:37:48 +010049 * - hyp - indicate if restart occurs in HYP mode
Will Deaconf4daf062011-06-06 12:27:34 +010050 *
51 * This code must be executed using a flat identity mapping with
52 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010053 */
54 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000055 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010056ENTRY(cpu_v7_reset)
Russell King9da5ac22017-04-03 19:37:46 +010057 mrc p15, 0, r2, c1, c0, 0 @ ctrl register
58 bic r2, r2, #0x1 @ ...............m
59 THUMB( bic r2, r2, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
60 mcr p15, 0, r2, c1, c0, 0 @ disable MMU
Will Deaconf4daf062011-06-06 12:27:34 +010061 isb
Russell King9da5ac22017-04-03 19:37:46 +010062#ifdef CONFIG_ARM_VIRT_EXT
63 teq r1, #0
64 bne __hyp_soft_restart
65#endif
Dave Martin153cd8e2012-10-16 11:54:00 +010066 bx r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010067ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000068 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010069
70/*
71 * cpu_v7_do_idle()
72 *
73 * Idle the processor (eg, wait for interrupt).
74 *
75 * IRQs are already disabled.
76 */
77ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000078 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010079 wfi
Russell King6ebbf2c2014-06-30 16:29:12 +010080 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010081ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010082
83ENTRY(cpu_v7_dcache_clean_area)
Will Deaconbf3f0f32013-07-15 14:26:19 +010084 ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
85 ALT_UP_B(1f)
Russell King6ebbf2c2014-06-30 16:29:12 +010086 ret lr
Will Deaconbf3f0f32013-07-15 14:26:19 +0100871: dcache_line_size r2, r3
882: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
Catalin Marinasbbe88882007-05-08 22:27:46 +010089 add r0, r0, r2
90 subs r1, r1, r2
Will Deaconbf3f0f32013-07-15 14:26:19 +010091 bhi 2b
Will Deacon6abdd492013-05-13 12:01:12 +010092 dsb ishst
Russell King6ebbf2c2014-06-30 16:29:12 +010093 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010094ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010095
Russell King06c23f52018-04-20 10:06:27 +010096ENTRY(cpu_v7_iciallu_switch_mm)
97 mov r3, #0
98 mcr p15, 0, r3, c7, c5, 0 @ ICIALLU
99 b cpu_v7_switch_mm
100ENDPROC(cpu_v7_iciallu_switch_mm)
101ENTRY(cpu_v7_bpiall_switch_mm)
102 mov r3, #0
103 mcr p15, 0, r3, c7, c5, 6 @ flush BTAC/BTB
104 b cpu_v7_switch_mm
105ENDPROC(cpu_v7_bpiall_switch_mm)
106
Dave Martin78a8f3c2011-06-23 17:26:19 +0100107 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100108 .align
109
Russell Kingf6b0fa02011-02-06 15:48:39 +0000110/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
111.globl cpu_v7_suspend_size
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100112.equ cpu_v7_suspend_size, 4 * 9
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +0200113#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +0000114ENTRY(cpu_v7_do_suspend)
Anson Huangfa0708b2015-12-07 10:09:19 +0100115 stmfd sp!, {r4 - r11, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000116 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100117 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
118 stmia r0!, {r4 - r5}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000119#ifdef CONFIG_MMU
Russell Kingf6b0fa02011-02-06 15:48:39 +0000120 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100121#ifdef CONFIG_ARM_LPAE
122 mrrc p15, 1, r5, r7, c2 @ TTB 1
123#else
Russell Kingde8e71c2011-08-27 22:39:09 +0100124 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100125#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000126 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Will Deaconaa1aadc2012-02-23 13:51:38 +0000127#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100128 mrc p15, 0, r8, c1, c0, 0 @ Control register
129 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
130 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100131 stmia r0, {r5 - r11}
Anson Huangfa0708b2015-12-07 10:09:19 +0100132 ldmfd sp!, {r4 - r11, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000133ENDPROC(cpu_v7_do_suspend)
134
135ENTRY(cpu_v7_do_resume)
136 mov ip, #0
Russell Kingf6b0fa02011-02-06 15:48:39 +0000137 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100138 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
139 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000140 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100141 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100142 ldmia r0, {r5 - r11}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000143#ifdef CONFIG_MMU
144 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
Russell Kingf6b0fa02011-02-06 15:48:39 +0000145 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100146#ifdef CONFIG_ARM_LPAE
147 mcrr p15, 0, r1, ip, c2 @ TTB 0
148 mcrr p15, 1, r5, r7, c2 @ TTB 1
149#else
Russell Kingde8e71c2011-08-27 22:39:09 +0100150 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
151 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
152 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
153 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100154#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000155 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000156 ldr r4, =PRRR @ PRRR
157 ldr r5, =NMRR @ NMRR
158 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
159 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
Will Deaconaa1aadc2012-02-23 13:51:38 +0000160#endif /* CONFIG_MMU */
161 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
162 teq r4, r9 @ Is it already set?
163 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
164 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000165 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100166 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100167 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000168 b cpu_resume_mmu
169ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000170#endif
171
Shawn Guoddd0c532014-07-16 07:40:53 +0100172.globl cpu_ca9mp_suspend_size
173.equ cpu_ca9mp_suspend_size, cpu_v7_suspend_size + 4 * 2
174#ifdef CONFIG_ARM_CPU_SUSPEND
175ENTRY(cpu_ca9mp_do_suspend)
176 stmfd sp!, {r4 - r5}
177 mrc p15, 0, r4, c15, c0, 1 @ Diagnostic register
178 mrc p15, 0, r5, c15, c0, 0 @ Power register
179 stmia r0!, {r4 - r5}
180 ldmfd sp!, {r4 - r5}
181 b cpu_v7_do_suspend
182ENDPROC(cpu_ca9mp_do_suspend)
183
184ENTRY(cpu_ca9mp_do_resume)
185 ldmia r0!, {r4 - r5}
186 mrc p15, 0, r10, c15, c0, 1 @ Read Diagnostic register
187 teq r4, r10 @ Already restored?
188 mcrne p15, 0, r4, c15, c0, 1 @ No, so restore it
189 mrc p15, 0, r10, c15, c0, 0 @ Read Power register
190 teq r5, r10 @ Already restored?
191 mcrne p15, 0, r5, c15, c0, 0 @ No, so restore it
192 b cpu_v7_do_resume
193ENDPROC(cpu_ca9mp_do_resume)
194#endif
195
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100196#ifdef CONFIG_CPU_PJ4B
197 globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
198 globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
199 globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
200 globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
201 globl_equ cpu_pj4b_reset, cpu_v7_reset
202#ifdef CONFIG_PJ4B_ERRATA_4742
203ENTRY(cpu_pj4b_do_idle)
204 dsb @ WFI may enter a low-power mode
205 wfi
206 dsb @barrier
Russell King6ebbf2c2014-06-30 16:29:12 +0100207 ret lr
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100208ENDPROC(cpu_pj4b_do_idle)
209#else
210 globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
211#endif
212 globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
Gregory CLEMENT16c79a32014-03-28 12:21:16 +0100213#ifdef CONFIG_ARM_CPU_SUSPEND
214ENTRY(cpu_pj4b_do_suspend)
215 stmfd sp!, {r6 - r10}
216 mrc p15, 1, r6, c15, c1, 0 @ save CP15 - extra features
217 mrc p15, 1, r7, c15, c2, 0 @ save CP15 - Aux Func Modes Ctrl 0
218 mrc p15, 1, r8, c15, c1, 2 @ save CP15 - Aux Debug Modes Ctrl 2
219 mrc p15, 1, r9, c15, c1, 1 @ save CP15 - Aux Debug Modes Ctrl 1
220 mrc p15, 0, r10, c9, c14, 0 @ save CP15 - PMC
221 stmia r0!, {r6 - r10}
222 ldmfd sp!, {r6 - r10}
223 b cpu_v7_do_suspend
224ENDPROC(cpu_pj4b_do_suspend)
225
226ENTRY(cpu_pj4b_do_resume)
227 ldmia r0!, {r6 - r10}
Shawn Guo7ca791c2014-07-03 09:56:59 +0100228 mcr p15, 1, r6, c15, c1, 0 @ restore CP15 - extra features
229 mcr p15, 1, r7, c15, c2, 0 @ restore CP15 - Aux Func Modes Ctrl 0
230 mcr p15, 1, r8, c15, c1, 2 @ restore CP15 - Aux Debug Modes Ctrl 2
231 mcr p15, 1, r9, c15, c1, 1 @ restore CP15 - Aux Debug Modes Ctrl 1
232 mcr p15, 0, r10, c9, c14, 0 @ restore CP15 - PMC
Gregory CLEMENT16c79a32014-03-28 12:21:16 +0100233 b cpu_v7_do_resume
234ENDPROC(cpu_pj4b_do_resume)
235#endif
236.globl cpu_pj4b_suspend_size
Shawn Guo7ca791c2014-07-03 09:56:59 +0100237.equ cpu_pj4b_suspend_size, cpu_v7_suspend_size + 4 * 5
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100238
239#endif
240
Catalin Marinasbbe88882007-05-08 22:27:46 +0100241/*
242 * __v7_setup
243 *
244 * Initialise TLB, Caches, and MMU state ready to switch the MMU
245 * on. Return in r0 the new CP15 C1 control register setting.
246 *
Russell Kingc76f2382015-04-04 21:46:35 +0100247 * r1, r2, r4, r5, r9, r13 must be preserved - r13 is not a stack
Russell King17e7bf82015-04-04 21:34:33 +0100248 * r4: TTBR0 (low word)
249 * r5: TTBR0 (high word if LPAE)
250 * r8: TTBR1
251 * r9: Main ID register
252 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100253 * This should be able to cover all ARMv7 cores.
254 *
255 * It is assumed that:
256 * - cache type register is implemented
257 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100258__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100259__v7_ca9mp_setup:
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000260__v7_cr7mp_setup:
261 mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
Will Deacon7665d9d2011-01-12 17:10:45 +0000262 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100263__v7_ca7mp_setup:
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100264__v7_ca12mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000265__v7_ca15mp_setup:
Marc Carinoc51e78e2014-07-23 00:31:43 +0100266__v7_b15mp_setup:
Will Deaconcd000cf2014-05-02 17:06:02 +0100267__v7_ca17mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000268 mov r10, #0
Nicolas Pitreb563d062015-12-04 21:36:40 +01002691: adr r0, __v7_setup_stack_ptr
270 ldr r12, [r0]
271 add r12, r12, r0 @ the local stack
272 stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
Russell Kingbac51ad2015-07-09 00:30:24 +0100273 bl v7_invalidate_l1
Nicolas Pitreb563d062015-12-04 21:36:40 +0100274 ldmia r12, {r1-r6, lr}
Jon Callan73b63ef2008-11-06 13:23:09 +0000275#ifdef CONFIG_SMP
Russell King0fc03d42016-03-29 11:08:22 +0100276 orr r10, r10, #(1 << 6) @ Enable SMP/nAMP mode
Russell Kingf00ec482010-09-04 10:47:48 +0100277 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
Russell King0fc03d42016-03-29 11:08:22 +0100278 ALT_UP(mov r0, r10) @ fake it for UP
279 orr r10, r10, r0 @ Set required bits
280 teq r10, r0 @ Were they already set?
281 mcrne p15, 0, r10, c1, c0, 1 @ No, update register
Jon Callan73b63ef2008-11-06 13:23:09 +0000282#endif
Russell Kingbac51ad2015-07-09 00:30:24 +0100283 b __v7_setup_cont
Gregory CLEMENTde490192012-10-03 11:58:07 +0200284
Russell Kingc76f2382015-04-04 21:46:35 +0100285/*
286 * Errata:
287 * r0, r10 available for use
288 * r1, r2, r4, r5, r9, r13: must be preserved
289 * r3: contains MIDR rX number in bits 23-20
290 * r6: contains MIDR rXpY as 8-bit XY number
291 * r9: MIDR
292 */
Russell King17e7bf82015-04-04 21:34:33 +0100293__ca8_errata:
294#if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
295 teq r3, #0x00100000 @ only present in r1p*
Russell Kingc76f2382015-04-04 21:46:35 +0100296 mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
297 orreq r0, r0, #(1 << 6) @ set IBE to 1
298 mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100299#endif
300#ifdef CONFIG_ARM_ERRATA_458693
301 teq r6, #0x20 @ only present in r2p0
Russell Kingc76f2382015-04-04 21:46:35 +0100302 mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
303 orreq r0, r0, #(1 << 5) @ set L1NEON to 1
304 orreq r0, r0, #(1 << 9) @ set PLDNOP to 1
305 mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100306#endif
307#ifdef CONFIG_ARM_ERRATA_460075
308 teq r6, #0x20 @ only present in r2p0
Russell Kingc76f2382015-04-04 21:46:35 +0100309 mrceq p15, 1, r0, c9, c0, 2 @ read L2 cache aux ctrl register
310 tsteq r0, #1 << 22
311 orreq r0, r0, #(1 << 22) @ set the Write Allocate disable bit
312 mcreq p15, 1, r0, c9, c0, 2 @ write the L2 cache aux ctrl register
Russell King17e7bf82015-04-04 21:34:33 +0100313#endif
314 b __errata_finish
315
316__ca9_errata:
317#ifdef CONFIG_ARM_ERRATA_742230
318 cmp r6, #0x22 @ only present up to r2p2
Russell Kingc76f2382015-04-04 21:46:35 +0100319 mrcle p15, 0, r0, c15, c0, 1 @ read diagnostic register
320 orrle r0, r0, #1 << 4 @ set bit #4
321 mcrle p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100322#endif
323#ifdef CONFIG_ARM_ERRATA_742231
324 teq r6, #0x20 @ present in r2p0
325 teqne r6, #0x21 @ present in r2p1
326 teqne r6, #0x22 @ present in r2p2
Russell Kingc76f2382015-04-04 21:46:35 +0100327 mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
328 orreq r0, r0, #1 << 12 @ set bit #12
329 orreq r0, r0, #1 << 22 @ set bit #22
330 mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100331#endif
332#ifdef CONFIG_ARM_ERRATA_743622
333 teq r3, #0x00200000 @ only present in r2p*
Russell Kingc76f2382015-04-04 21:46:35 +0100334 mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
335 orreq r0, r0, #1 << 6 @ set bit #6
336 mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100337#endif
338#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
339 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
340 ALT_UP_B(1f)
Russell Kingc76f2382015-04-04 21:46:35 +0100341 mrclt p15, 0, r0, c15, c0, 1 @ read diagnostic register
342 orrlt r0, r0, #1 << 11 @ set bit #11
343 mcrlt p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +01003441:
345#endif
346 b __errata_finish
347
348__ca15_errata:
349#ifdef CONFIG_ARM_ERRATA_773022
350 cmp r6, #0x4 @ only present up to r0p4
Russell Kingc76f2382015-04-04 21:46:35 +0100351 mrcle p15, 0, r0, c1, c0, 1 @ read aux control register
352 orrle r0, r0, #1 << 1 @ disable loop buffer
353 mcrle p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100354#endif
355 b __errata_finish
356
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100357__ca12_errata:
358#ifdef CONFIG_ARM_ERRATA_818325_852422
359 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
360 orr r10, r10, #1 << 12 @ set bit #12
361 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
362#endif
Doug Anderson416bcf22016-04-07 00:26:05 +0100363#ifdef CONFIG_ARM_ERRATA_821420
364 mrc p15, 0, r10, c15, c0, 2 @ read internal feature reg
365 orr r10, r10, #1 << 1 @ set bit #1
366 mcr p15, 0, r10, c15, c0, 2 @ write internal feature reg
367#endif
Doug Anderson9f6f9352016-04-07 00:27:26 +0100368#ifdef CONFIG_ARM_ERRATA_825619
369 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
370 orr r10, r10, #1 << 24 @ set bit #24
371 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
372#endif
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100373 b __errata_finish
374
375__ca17_errata:
Doug Anderson9f6f9352016-04-07 00:27:26 +0100376#ifdef CONFIG_ARM_ERRATA_852421
377 cmp r6, #0x12 @ only present up to r1p2
378 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
379 orrle r10, r10, #1 << 24 @ set bit #24
380 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
381#endif
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100382#ifdef CONFIG_ARM_ERRATA_852423
383 cmp r6, #0x12 @ only present up to r1p2
384 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
385 orrle r10, r10, #1 << 12 @ set bit #12
386 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
387#endif
388 b __errata_finish
389
Gregory CLEMENTde490192012-10-03 11:58:07 +0200390__v7_pj4b_setup:
391#ifdef CONFIG_CPU_PJ4B
392
393/* Auxiliary Debug Modes Control 1 Register */
394#define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
395#define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
Gregory CLEMENTde490192012-10-03 11:58:07 +0200396#define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
397
398/* Auxiliary Debug Modes Control 2 Register */
399#define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
400#define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
401#define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
402#define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
403#define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
404#define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
405 PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
406
407/* Auxiliary Functional Modes Control Register 0 */
408#define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
409#define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
410#define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
411
412/* Auxiliary Debug Modes Control 0 Register */
413#define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
414
415 /* Auxiliary Debug Modes Control 1 Register */
416 mrc p15, 1, r0, c15, c1, 1
417 orr r0, r0, #PJ4B_CLEAN_LINE
Gregory CLEMENTde490192012-10-03 11:58:07 +0200418 orr r0, r0, #PJ4B_INTER_PARITY
419 bic r0, r0, #PJ4B_STATIC_BP
420 mcr p15, 1, r0, c15, c1, 1
421
422 /* Auxiliary Debug Modes Control 2 Register */
423 mrc p15, 1, r0, c15, c1, 2
424 bic r0, r0, #PJ4B_FAST_LDR
425 orr r0, r0, #PJ4B_AUX_DBG_CTRL2
426 mcr p15, 1, r0, c15, c1, 2
427
428 /* Auxiliary Functional Modes Control Register 0 */
429 mrc p15, 1, r0, c15, c2, 0
430#ifdef CONFIG_SMP
431 orr r0, r0, #PJ4B_SMP_CFB
432#endif
433 orr r0, r0, #PJ4B_L1_PAR_CHK
434 orr r0, r0, #PJ4B_BROADCAST_CACHE
435 mcr p15, 1, r0, c15, c2, 0
436
437 /* Auxiliary Debug Modes Control 0 Register */
438 mrc p15, 1, r0, c15, c1, 0
439 orr r0, r0, #PJ4B_WFI_WFE
440 mcr p15, 1, r0, c15, c1, 0
441
442#endif /* CONFIG_CPU_PJ4B */
443
Daniel Walker14eff182010-09-17 16:42:10 +0100444__v7_setup:
Nicolas Pitreb563d062015-12-04 21:36:40 +0100445 adr r0, __v7_setup_stack_ptr
446 ldr r12, [r0]
447 add r12, r12, r0 @ the local stack
448 stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
Russell King02b4e272015-05-19 17:06:44 +0100449 bl v7_invalidate_l1
Nicolas Pitreb563d062015-12-04 21:36:40 +0100450 ldmia r12, {r1-r6, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100451
Russell Kingbac51ad2015-07-09 00:30:24 +0100452__v7_setup_cont:
Russell Kingc76f2382015-04-04 21:46:35 +0100453 and r0, r9, #0xff000000 @ ARM?
454 teq r0, #0x41000000
Russell King17e7bf82015-04-04 21:34:33 +0100455 bne __errata_finish
Russell King44194962015-04-04 21:36:35 +0100456 and r3, r9, #0x00f00000 @ variant
457 and r6, r9, #0x0000000f @ revision
Russell Kingb2c3e382015-04-04 20:09:46 +0100458 orr r6, r6, r3, lsr #20-4 @ combine variant and revision
Russell King44194962015-04-04 21:36:35 +0100459 ubfx r0, r9, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100460
Will Deacon64918482010-09-14 09:50:03 +0100461 /* Cortex-A8 Errata */
462 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
463 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100464 beq __ca8_errata
Russell King1946d6e2009-06-01 12:50:33 +0100465
Will Deacon9f050272010-09-14 09:51:43 +0100466 /* Cortex-A9 Errata */
Russell King17e7bf82015-04-04 21:34:33 +0100467 ldr r10, =0x00000c09 @ Cortex-A9 primary part number
Will Deacon9f050272010-09-14 09:51:43 +0100468 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100469 beq __ca9_errata
Will Deacon9f050272010-09-14 09:51:43 +0100470
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100471 /* Cortex-A12 Errata */
472 ldr r10, =0x00000c0d @ Cortex-A12 primary part number
473 teq r0, r10
474 beq __ca12_errata
475
476 /* Cortex-A17 Errata */
477 ldr r10, =0x00000c0e @ Cortex-A17 primary part number
478 teq r0, r10
479 beq __ca17_errata
480
Will Deacon84b65042013-08-20 17:29:55 +0100481 /* Cortex-A15 Errata */
Russell King17e7bf82015-04-04 21:34:33 +0100482 ldr r10, =0x00000c0f @ Cortex-A15 primary part number
Will Deacon84b65042013-08-20 17:29:55 +0100483 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100484 beq __ca15_errata
Will Deacon84b65042013-08-20 17:29:55 +0100485
Russell King17e7bf82015-04-04 21:34:33 +0100486__errata_finish:
487 mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100488 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100489#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100490 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Russell Kingb2c3e382015-04-04 20:09:46 +0100491 v7_ttb_setup r10, r4, r5, r8, r3 @ TTBCR, TTBRx setup
492 ldr r3, =PRRR @ PRRR
Russell Kingf6b0fa02011-02-06 15:48:39 +0000493 ldr r6, =NMRR @ NMRR
Russell Kingb2c3e382015-04-04 20:09:46 +0100494 mcr p15, 0, r3, c10, c2, 0 @ write PRRR
Russell King3f69c0c2008-09-15 17:23:10 +0100495 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100496#endif
Will Deaconbae0ca22014-02-07 19:12:20 +0100497 dsb @ Complete invalidations
Jonathan Austin078c0452012-04-12 17:45:25 +0100498#ifndef CONFIG_ARM_THUMBEE
499 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
500 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
501 teq r0, #(1 << 12) @ check if ThumbEE is present
502 bne 1f
Russell Kingb2c3e382015-04-04 20:09:46 +0100503 mov r3, #0
504 mcr p14, 6, r3, c1, c0, 0 @ Initialize TEEHBR to 0
Jonathan Austin078c0452012-04-12 17:45:25 +0100505 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
506 orr r0, r0, #1 @ set the 1st bit in order to
507 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
5081:
509#endif
Russell Kingb2c3e382015-04-04 20:09:46 +0100510 adr r3, v7_crval
511 ldmia r3, {r3, r6}
Ben Dooks457c2402013-02-12 18:59:57 +0000512 ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100513#ifdef CONFIG_SWP_EMULATE
Russell Kingb2c3e382015-04-04 20:09:46 +0100514 orr r3, r3, #(1 << 10) @ set SW bit in "clear"
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100515 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
516#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100517 mrc p15, 0, r0, c1, c0, 0 @ read control register
Russell Kingb2c3e382015-04-04 20:09:46 +0100518 bic r0, r0, r3 @ clear bits them
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100519 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100520 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Russell King6ebbf2c2014-06-30 16:29:12 +0100521 ret lr @ return to head.S:__ret
Catalin Marinasbbe88882007-05-08 22:27:46 +0100522
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000523 .align 2
Nicolas Pitreb563d062015-12-04 21:36:40 +0100524__v7_setup_stack_ptr:
Russell King8ff97fa2016-02-16 17:33:56 +0000525 .word PHYS_RELATIVE(__v7_setup_stack, .)
Nicolas Pitreb563d062015-12-04 21:36:40 +0100526ENDPROC(__v7_setup)
527
528 .bss
529 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100530__v7_setup_stack:
Nicolas Pitreb563d062015-12-04 21:36:40 +0100531 .space 4 * 7 @ 7 registers
Catalin Marinasbbe88882007-05-08 22:27:46 +0100532
Russell King5085f3f2010-10-01 15:37:05 +0100533 __INITDATA
534
Dave Martin78a8f3c2011-06-23 17:26:19 +0100535 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
536 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Russell King06c23f52018-04-20 10:06:27 +0100537
538#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
539 @ generic v7 bpiall on context switch
540 globl_equ cpu_v7_bpiall_proc_init, cpu_v7_proc_init
541 globl_equ cpu_v7_bpiall_proc_fin, cpu_v7_proc_fin
542 globl_equ cpu_v7_bpiall_reset, cpu_v7_reset
543 globl_equ cpu_v7_bpiall_do_idle, cpu_v7_do_idle
544 globl_equ cpu_v7_bpiall_dcache_clean_area, cpu_v7_dcache_clean_area
545 globl_equ cpu_v7_bpiall_set_pte_ext, cpu_v7_set_pte_ext
546 globl_equ cpu_v7_bpiall_suspend_size, cpu_v7_suspend_size
547#ifdef CONFIG_ARM_CPU_SUSPEND
548 globl_equ cpu_v7_bpiall_do_suspend, cpu_v7_do_suspend
549 globl_equ cpu_v7_bpiall_do_resume, cpu_v7_do_resume
550#endif
551 define_processor_functions v7_bpiall, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
552
553#define HARDENED_BPIALL_PROCESSOR_FUNCTIONS v7_bpiall_processor_functions
554#else
555#define HARDENED_BPIALL_PROCESSOR_FUNCTIONS v7_processor_functions
556#endif
557
Russell Kinga6d746782015-04-07 15:35:24 +0100558#ifndef CONFIG_ARM_LPAE
Russell King06c23f52018-04-20 10:06:27 +0100559 @ Cortex-A8 - always needs bpiall switch_mm implementation
560 globl_equ cpu_ca8_proc_init, cpu_v7_proc_init
561 globl_equ cpu_ca8_proc_fin, cpu_v7_proc_fin
562 globl_equ cpu_ca8_reset, cpu_v7_reset
563 globl_equ cpu_ca8_do_idle, cpu_v7_do_idle
564 globl_equ cpu_ca8_dcache_clean_area, cpu_v7_dcache_clean_area
565 globl_equ cpu_ca8_set_pte_ext, cpu_v7_set_pte_ext
566 globl_equ cpu_ca8_switch_mm, cpu_v7_bpiall_switch_mm
567 globl_equ cpu_ca8_suspend_size, cpu_v7_suspend_size
568#ifdef CONFIG_ARM_CPU_SUSPEND
569 globl_equ cpu_ca8_do_suspend, cpu_v7_do_suspend
570 globl_equ cpu_ca8_do_resume, cpu_v7_do_resume
571#endif
Russell Kinge388b802018-05-10 13:09:54 +0100572 define_processor_functions ca8, dabort=v7_early_abort, pabort=v7_pabort, suspend=1, bugs=cpu_v7_ca8_ibe
Russell King06c23f52018-04-20 10:06:27 +0100573
574 @ Cortex-A9 - needs more registers preserved across suspend/resume
575 @ and bpiall switch_mm for hardening
576 globl_equ cpu_ca9mp_proc_init, cpu_v7_proc_init
577 globl_equ cpu_ca9mp_proc_fin, cpu_v7_proc_fin
578 globl_equ cpu_ca9mp_reset, cpu_v7_reset
579 globl_equ cpu_ca9mp_do_idle, cpu_v7_do_idle
580 globl_equ cpu_ca9mp_dcache_clean_area, cpu_v7_dcache_clean_area
581#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
582 globl_equ cpu_ca9mp_switch_mm, cpu_v7_bpiall_switch_mm
583#else
584 globl_equ cpu_ca9mp_switch_mm, cpu_v7_switch_mm
585#endif
586 globl_equ cpu_ca9mp_set_pte_ext, cpu_v7_set_pte_ext
Shawn Guoddd0c532014-07-16 07:40:53 +0100587 define_processor_functions ca9mp, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Russell Kinga6d746782015-04-07 15:35:24 +0100588#endif
Russell King06c23f52018-04-20 10:06:27 +0100589
590 @ Cortex-A15 - needs iciallu switch_mm for hardening
591 globl_equ cpu_ca15_proc_init, cpu_v7_proc_init
592 globl_equ cpu_ca15_proc_fin, cpu_v7_proc_fin
593 globl_equ cpu_ca15_reset, cpu_v7_reset
594 globl_equ cpu_ca15_do_idle, cpu_v7_do_idle
595 globl_equ cpu_ca15_dcache_clean_area, cpu_v7_dcache_clean_area
596#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
597 globl_equ cpu_ca15_switch_mm, cpu_v7_iciallu_switch_mm
598#else
599 globl_equ cpu_ca15_switch_mm, cpu_v7_switch_mm
600#endif
601 globl_equ cpu_ca15_set_pte_ext, cpu_v7_set_pte_ext
602 globl_equ cpu_ca15_suspend_size, cpu_v7_suspend_size
603 globl_equ cpu_ca15_do_suspend, cpu_v7_do_suspend
604 globl_equ cpu_ca15_do_resume, cpu_v7_do_resume
Russell Kinge388b802018-05-10 13:09:54 +0100605 define_processor_functions ca15, dabort=v7_early_abort, pabort=v7_pabort, suspend=1, bugs=cpu_v7_ca15_ibe
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100606#ifdef CONFIG_CPU_PJ4B
607 define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
608#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100609
Russell King5085f3f2010-10-01 15:37:05 +0100610 .section ".rodata"
611
Dave Martin78a8f3c2011-06-23 17:26:19 +0100612 string cpu_arch_name, "armv7"
613 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100614 .align
615
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100616 .section ".proc.info.init", #alloc
Catalin Marinasbbe88882007-05-08 22:27:46 +0100617
Pawel Molldc939cd2011-05-20 14:39:28 +0100618 /*
619 * Standard v7 proc info content
620 */
Florian Fainelli32882912017-12-01 01:10:08 +0100621.macro __v7_proc name, initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions, cache_fns = v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100622 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000623 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100624 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000625 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
626 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
627 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100628 initfn \initfunc, \name
Daniel Walker14eff182010-09-17 16:42:10 +0100629 .long cpu_arch_name
630 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100631 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
632 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100633 .long cpu_v7_name
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100634 .long \proc_fns
Daniel Walker14eff182010-09-17 16:42:10 +0100635 .long v7wbi_tlb_fns
636 .long v6_user_fns
Florian Fainelli32882912017-12-01 01:10:08 +0100637 .long \cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100638.endm
639
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000640#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100641 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100642 * ARM Ltd. Cortex A5 processor.
643 */
644 .type __v7_ca5mp_proc_info, #object
645__v7_ca5mp_proc_info:
646 .long 0x410fc050
647 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100648 __v7_proc __v7_ca5mp_proc_info, __v7_ca5mp_setup
Pawel Moll15eb1692011-05-20 14:39:29 +0100649 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
650
651 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100652 * ARM Ltd. Cortex A9 processor.
653 */
654 .type __v7_ca9mp_proc_info, #object
655__v7_ca9mp_proc_info:
656 .long 0x410fc090
657 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100658 __v7_proc __v7_ca9mp_proc_info, __v7_ca9mp_setup, proc_fns = ca9mp_processor_functions
Daniel Walker14eff182010-09-17 16:42:10 +0100659 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Gregory CLEMENTde490192012-10-03 11:58:07 +0200660
Russell Kinga6d746782015-04-07 15:35:24 +0100661 /*
662 * ARM Ltd. Cortex A8 processor.
663 */
664 .type __v7_ca8_proc_info, #object
665__v7_ca8_proc_info:
666 .long 0x410fc080
667 .long 0xff0ffff0
668 __v7_proc __v7_ca8_proc_info, __v7_setup, proc_fns = ca8_processor_functions
669 .size __v7_ca8_proc_info, . - __v7_ca8_proc_info
670
Gregory CLEMENTb361d612013-04-09 13:37:20 +0100671#endif /* CONFIG_ARM_LPAE */
672
Gregory CLEMENTde490192012-10-03 11:58:07 +0200673 /*
674 * Marvell PJ4B processor.
675 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100676#ifdef CONFIG_CPU_PJ4B
Gregory CLEMENTde490192012-10-03 11:58:07 +0200677 .type __v7_pj4b_proc_info, #object
678__v7_pj4b_proc_info:
Gregory CLEMENT049be072013-06-10 18:05:51 +0100679 .long 0x560f5800
680 .long 0xff0fff00
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100681 __v7_proc __v7_pj4b_proc_info, __v7_pj4b_setup, proc_fns = pj4b_processor_functions
Gregory CLEMENTde490192012-10-03 11:58:07 +0200682 .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100683#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100684
Catalin Marinasbbe88882007-05-08 22:27:46 +0100685 /*
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000686 * ARM Ltd. Cortex R7 processor.
687 */
688 .type __v7_cr7mp_proc_info, #object
689__v7_cr7mp_proc_info:
690 .long 0x410fc170
691 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100692 __v7_proc __v7_cr7mp_proc_info, __v7_cr7mp_setup
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000693 .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
694
695 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100696 * ARM Ltd. Cortex A7 processor.
697 */
698 .type __v7_ca7mp_proc_info, #object
699__v7_ca7mp_proc_info:
700 .long 0x410fc070
701 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100702 __v7_proc __v7_ca7mp_proc_info, __v7_ca7mp_setup
Will Deacon868dbf92012-01-20 12:01:14 +0100703 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
704
705 /*
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100706 * ARM Ltd. Cortex A12 processor.
707 */
708 .type __v7_ca12mp_proc_info, #object
709__v7_ca12mp_proc_info:
710 .long 0x410fc0d0
711 .long 0xff0ffff0
Russell King06c23f52018-04-20 10:06:27 +0100712 __v7_proc __v7_ca12mp_proc_info, __v7_ca12mp_setup, proc_fns = HARDENED_BPIALL_PROCESSOR_FUNCTIONS
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100713 .size __v7_ca12mp_proc_info, . - __v7_ca12mp_proc_info
714
715 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000716 * ARM Ltd. Cortex A15 processor.
717 */
718 .type __v7_ca15mp_proc_info, #object
719__v7_ca15mp_proc_info:
720 .long 0x410fc0f0
721 .long 0xff0ffff0
Russell King06c23f52018-04-20 10:06:27 +0100722 __v7_proc __v7_ca15mp_proc_info, __v7_ca15mp_setup, proc_fns = ca15_processor_functions
Will Deacon7665d9d2011-01-12 17:10:45 +0000723 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
724
725 /*
Marc Carinoc51e78e2014-07-23 00:31:43 +0100726 * Broadcom Corporation Brahma-B15 processor.
727 */
728 .type __v7_b15mp_proc_info, #object
729__v7_b15mp_proc_info:
730 .long 0x420f00f0
731 .long 0xff0ffff0
Russell King06c23f52018-04-20 10:06:27 +0100732 __v7_proc __v7_b15mp_proc_info, __v7_b15mp_setup, proc_fns = ca15_processor_functions, cache_fns = b15_cache_fns
Marc Carinoc51e78e2014-07-23 00:31:43 +0100733 .size __v7_b15mp_proc_info, . - __v7_b15mp_proc_info
734
735 /*
Will Deaconcd000cf2014-05-02 17:06:02 +0100736 * ARM Ltd. Cortex A17 processor.
737 */
738 .type __v7_ca17mp_proc_info, #object
739__v7_ca17mp_proc_info:
740 .long 0x410fc0e0
741 .long 0xff0ffff0
Russell King06c23f52018-04-20 10:06:27 +0100742 __v7_proc __v7_ca17mp_proc_info, __v7_ca17mp_setup, proc_fns = HARDENED_BPIALL_PROCESSOR_FUNCTIONS
Will Deaconcd000cf2014-05-02 17:06:02 +0100743 .size __v7_ca17mp_proc_info, . - __v7_ca17mp_proc_info
744
Russell King06c23f52018-04-20 10:06:27 +0100745 /* ARM Ltd. Cortex A73 processor */
746 .type __v7_ca73_proc_info, #object
747__v7_ca73_proc_info:
748 .long 0x410fd090
749 .long 0xff0ffff0
750 __v7_proc __v7_ca73_proc_info, __v7_setup, proc_fns = HARDENED_BPIALL_PROCESSOR_FUNCTIONS
751 .size __v7_ca73_proc_info, . - __v7_ca73_proc_info
752
753 /* ARM Ltd. Cortex A75 processor */
754 .type __v7_ca75_proc_info, #object
755__v7_ca75_proc_info:
756 .long 0x410fd0a0
757 .long 0xff0ffff0
758 __v7_proc __v7_ca75_proc_info, __v7_setup, proc_fns = HARDENED_BPIALL_PROCESSOR_FUNCTIONS
759 .size __v7_ca75_proc_info, . - __v7_ca75_proc_info
760
Will Deaconcd000cf2014-05-02 17:06:02 +0100761 /*
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100762 * Qualcomm Inc. Krait processors.
763 */
764 .type __krait_proc_info, #object
765__krait_proc_info:
766 .long 0x510f0400 @ Required ID value
767 .long 0xff0ffc00 @ Mask for ID
768 /*
769 * Some Krait processors don't indicate support for SDIV and UDIV
770 * instructions in the ARM instruction set, even though they actually
Stephen Boyd6f0f2a92014-11-10 21:56:40 +0100771 * do support them. They also don't indicate support for fused multiply
772 * instructions even though they actually do support them.
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100773 */
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100774 __v7_proc __krait_proc_info, __v7_setup, hwcaps = HWCAP_IDIV | HWCAP_VFPv4
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100775 .size __krait_proc_info, . - __krait_proc_info
776
777 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100778 * Match any ARMv7 processor core.
779 */
780 .type __v7_proc_info, #object
781__v7_proc_info:
782 .long 0x000f0000 @ Required ID value
783 .long 0x000f0000 @ Mask for ID
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100784 __v7_proc __v7_proc_info, __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100785 .size __v7_proc_info, . - __v7_proc_info