blob: eced05f09edc7fe1055d014ca24670cb401fee13 [file] [log] [blame]
Thierry Redingdec72732013-09-03 08:45:46 +02001/*
2 * Copyright (C) 2013 NVIDIA Corporation
3 *
Thierry Reding9a2ac2d2014-02-11 15:52:01 +01004 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
Thierry Redingdec72732013-09-03 08:45:46 +02007 */
8
9#include <linux/clk.h>
10#include <linux/debugfs.h>
11#include <linux/host1x.h>
12#include <linux/module.h>
13#include <linux/of.h>
Thierry Redinge94236c2014-10-07 16:10:24 +020014#include <linux/of_platform.h>
Thierry Redingdec72732013-09-03 08:45:46 +020015#include <linux/platform_device.h>
16#include <linux/reset.h>
17
Thierry Reding3b077af2014-03-14 14:07:50 +010018#include <linux/regulator/consumer.h>
19
Thierry Reding4aa3df72014-11-24 16:27:13 +010020#include <drm/drm_atomic_helper.h>
Thierry Redingdec72732013-09-03 08:45:46 +020021#include <drm/drm_mipi_dsi.h>
22#include <drm/drm_panel.h>
23
24#include <video/mipi_display.h>
25
26#include "dc.h"
27#include "drm.h"
28#include "dsi.h"
29#include "mipi-phy.h"
30
Thierry Redingebd14af2014-12-08 16:22:28 +010031struct tegra_dsi_state {
32 struct drm_connector_state base;
33
34 struct mipi_dphy_timing timing;
35 unsigned long period;
36
37 unsigned int vrefresh;
38 unsigned int lanes;
39 unsigned long pclk;
40 unsigned long bclk;
41
42 enum tegra_dsi_format format;
43 unsigned int mul;
44 unsigned int div;
45};
46
47static inline struct tegra_dsi_state *
48to_dsi_state(struct drm_connector_state *state)
49{
50 return container_of(state, struct tegra_dsi_state, base);
51}
52
Thierry Redingdec72732013-09-03 08:45:46 +020053struct tegra_dsi {
54 struct host1x_client client;
55 struct tegra_output output;
56 struct device *dev;
57
58 void __iomem *regs;
59
60 struct reset_control *rst;
61 struct clk *clk_parent;
62 struct clk *clk_lp;
63 struct clk *clk;
64
65 struct drm_info_list *debugfs_files;
66 struct drm_minor *minor;
67 struct dentry *debugfs;
68
Thierry Reding17297a22014-03-14 14:13:15 +010069 unsigned long flags;
Thierry Redingdec72732013-09-03 08:45:46 +020070 enum mipi_dsi_pixel_format format;
71 unsigned int lanes;
72
73 struct tegra_mipi_device *mipi;
74 struct mipi_dsi_host host;
Thierry Reding3b077af2014-03-14 14:07:50 +010075
76 struct regulator *vdd;
Thierry Reding976cebc2014-08-06 09:14:28 +020077
78 unsigned int video_fifo_depth;
79 unsigned int host_fifo_depth;
Thierry Redinge94236c2014-10-07 16:10:24 +020080
81 /* for ganged-mode support */
82 struct tegra_dsi *master;
83 struct tegra_dsi *slave;
Thierry Redingdec72732013-09-03 08:45:46 +020084};
85
86static inline struct tegra_dsi *
87host1x_client_to_dsi(struct host1x_client *client)
88{
89 return container_of(client, struct tegra_dsi, client);
90}
91
92static inline struct tegra_dsi *host_to_tegra(struct mipi_dsi_host *host)
93{
94 return container_of(host, struct tegra_dsi, host);
95}
96
97static inline struct tegra_dsi *to_dsi(struct tegra_output *output)
98{
99 return container_of(output, struct tegra_dsi, output);
100}
101
Thierry Redingebd14af2014-12-08 16:22:28 +0100102static struct tegra_dsi_state *tegra_dsi_get_state(struct tegra_dsi *dsi)
103{
104 return to_dsi_state(dsi->output.connector.state);
105}
106
Thierry Reding9c0b4ca2014-11-24 12:27:59 +0100107static inline u32 tegra_dsi_readl(struct tegra_dsi *dsi, unsigned long reg)
Thierry Redingdec72732013-09-03 08:45:46 +0200108{
109 return readl(dsi->regs + (reg << 2));
110}
111
Thierry Reding9c0b4ca2014-11-24 12:27:59 +0100112static inline void tegra_dsi_writel(struct tegra_dsi *dsi, u32 value,
Thierry Redingdec72732013-09-03 08:45:46 +0200113 unsigned long reg)
114{
115 writel(value, dsi->regs + (reg << 2));
116}
117
118static int tegra_dsi_show_regs(struct seq_file *s, void *data)
119{
120 struct drm_info_node *node = s->private;
121 struct tegra_dsi *dsi = node->info_ent->data;
122
123#define DUMP_REG(name) \
Thierry Reding9c0b4ca2014-11-24 12:27:59 +0100124 seq_printf(s, "%-32s %#05x %08x\n", #name, name, \
Thierry Redingdec72732013-09-03 08:45:46 +0200125 tegra_dsi_readl(dsi, name))
126
127 DUMP_REG(DSI_INCR_SYNCPT);
128 DUMP_REG(DSI_INCR_SYNCPT_CONTROL);
129 DUMP_REG(DSI_INCR_SYNCPT_ERROR);
130 DUMP_REG(DSI_CTXSW);
131 DUMP_REG(DSI_RD_DATA);
132 DUMP_REG(DSI_WR_DATA);
133 DUMP_REG(DSI_POWER_CONTROL);
134 DUMP_REG(DSI_INT_ENABLE);
135 DUMP_REG(DSI_INT_STATUS);
136 DUMP_REG(DSI_INT_MASK);
137 DUMP_REG(DSI_HOST_CONTROL);
138 DUMP_REG(DSI_CONTROL);
139 DUMP_REG(DSI_SOL_DELAY);
140 DUMP_REG(DSI_MAX_THRESHOLD);
141 DUMP_REG(DSI_TRIGGER);
142 DUMP_REG(DSI_TX_CRC);
143 DUMP_REG(DSI_STATUS);
144
145 DUMP_REG(DSI_INIT_SEQ_CONTROL);
146 DUMP_REG(DSI_INIT_SEQ_DATA_0);
147 DUMP_REG(DSI_INIT_SEQ_DATA_1);
148 DUMP_REG(DSI_INIT_SEQ_DATA_2);
149 DUMP_REG(DSI_INIT_SEQ_DATA_3);
150 DUMP_REG(DSI_INIT_SEQ_DATA_4);
151 DUMP_REG(DSI_INIT_SEQ_DATA_5);
152 DUMP_REG(DSI_INIT_SEQ_DATA_6);
153 DUMP_REG(DSI_INIT_SEQ_DATA_7);
154
155 DUMP_REG(DSI_PKT_SEQ_0_LO);
156 DUMP_REG(DSI_PKT_SEQ_0_HI);
157 DUMP_REG(DSI_PKT_SEQ_1_LO);
158 DUMP_REG(DSI_PKT_SEQ_1_HI);
159 DUMP_REG(DSI_PKT_SEQ_2_LO);
160 DUMP_REG(DSI_PKT_SEQ_2_HI);
161 DUMP_REG(DSI_PKT_SEQ_3_LO);
162 DUMP_REG(DSI_PKT_SEQ_3_HI);
163 DUMP_REG(DSI_PKT_SEQ_4_LO);
164 DUMP_REG(DSI_PKT_SEQ_4_HI);
165 DUMP_REG(DSI_PKT_SEQ_5_LO);
166 DUMP_REG(DSI_PKT_SEQ_5_HI);
167
168 DUMP_REG(DSI_DCS_CMDS);
169
170 DUMP_REG(DSI_PKT_LEN_0_1);
171 DUMP_REG(DSI_PKT_LEN_2_3);
172 DUMP_REG(DSI_PKT_LEN_4_5);
173 DUMP_REG(DSI_PKT_LEN_6_7);
174
175 DUMP_REG(DSI_PHY_TIMING_0);
176 DUMP_REG(DSI_PHY_TIMING_1);
177 DUMP_REG(DSI_PHY_TIMING_2);
178 DUMP_REG(DSI_BTA_TIMING);
179
180 DUMP_REG(DSI_TIMEOUT_0);
181 DUMP_REG(DSI_TIMEOUT_1);
182 DUMP_REG(DSI_TO_TALLY);
183
184 DUMP_REG(DSI_PAD_CONTROL_0);
185 DUMP_REG(DSI_PAD_CONTROL_CD);
186 DUMP_REG(DSI_PAD_CD_STATUS);
187 DUMP_REG(DSI_VIDEO_MODE_CONTROL);
188 DUMP_REG(DSI_PAD_CONTROL_1);
189 DUMP_REG(DSI_PAD_CONTROL_2);
190 DUMP_REG(DSI_PAD_CONTROL_3);
191 DUMP_REG(DSI_PAD_CONTROL_4);
192
193 DUMP_REG(DSI_GANGED_MODE_CONTROL);
194 DUMP_REG(DSI_GANGED_MODE_START);
195 DUMP_REG(DSI_GANGED_MODE_SIZE);
196
197 DUMP_REG(DSI_RAW_DATA_BYTE_COUNT);
198 DUMP_REG(DSI_ULTRA_LOW_POWER_CONTROL);
199
200 DUMP_REG(DSI_INIT_SEQ_DATA_8);
201 DUMP_REG(DSI_INIT_SEQ_DATA_9);
202 DUMP_REG(DSI_INIT_SEQ_DATA_10);
203 DUMP_REG(DSI_INIT_SEQ_DATA_11);
204 DUMP_REG(DSI_INIT_SEQ_DATA_12);
205 DUMP_REG(DSI_INIT_SEQ_DATA_13);
206 DUMP_REG(DSI_INIT_SEQ_DATA_14);
207 DUMP_REG(DSI_INIT_SEQ_DATA_15);
208
209#undef DUMP_REG
210
211 return 0;
212}
213
214static struct drm_info_list debugfs_files[] = {
215 { "regs", tegra_dsi_show_regs, 0, NULL },
216};
217
218static int tegra_dsi_debugfs_init(struct tegra_dsi *dsi,
219 struct drm_minor *minor)
220{
221 const char *name = dev_name(dsi->dev);
222 unsigned int i;
223 int err;
224
225 dsi->debugfs = debugfs_create_dir(name, minor->debugfs_root);
226 if (!dsi->debugfs)
227 return -ENOMEM;
228
229 dsi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
230 GFP_KERNEL);
231 if (!dsi->debugfs_files) {
232 err = -ENOMEM;
233 goto remove;
234 }
235
236 for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
237 dsi->debugfs_files[i].data = dsi;
238
239 err = drm_debugfs_create_files(dsi->debugfs_files,
240 ARRAY_SIZE(debugfs_files),
241 dsi->debugfs, minor);
242 if (err < 0)
243 goto free;
244
245 dsi->minor = minor;
246
247 return 0;
248
249free:
250 kfree(dsi->debugfs_files);
251 dsi->debugfs_files = NULL;
252remove:
253 debugfs_remove(dsi->debugfs);
254 dsi->debugfs = NULL;
255
256 return err;
257}
258
Thierry Reding4009c222014-12-19 15:47:30 +0100259static void tegra_dsi_debugfs_exit(struct tegra_dsi *dsi)
Thierry Redingdec72732013-09-03 08:45:46 +0200260{
261 drm_debugfs_remove_files(dsi->debugfs_files, ARRAY_SIZE(debugfs_files),
262 dsi->minor);
263 dsi->minor = NULL;
264
265 kfree(dsi->debugfs_files);
266 dsi->debugfs_files = NULL;
267
268 debugfs_remove(dsi->debugfs);
269 dsi->debugfs = NULL;
Thierry Redingdec72732013-09-03 08:45:46 +0200270}
271
272#define PKT_ID0(id) ((((id) & 0x3f) << 3) | (1 << 9))
273#define PKT_LEN0(len) (((len) & 0x07) << 0)
274#define PKT_ID1(id) ((((id) & 0x3f) << 13) | (1 << 19))
275#define PKT_LEN1(len) (((len) & 0x07) << 10)
276#define PKT_ID2(id) ((((id) & 0x3f) << 23) | (1 << 29))
277#define PKT_LEN2(len) (((len) & 0x07) << 20)
278
279#define PKT_LP (1 << 30)
280#define NUM_PKT_SEQ 12
281
Thierry Reding17297a22014-03-14 14:13:15 +0100282/*
283 * non-burst mode with sync pulses
284 */
285static const u32 pkt_seq_video_non_burst_sync_pulses[NUM_PKT_SEQ] = {
Thierry Redingdec72732013-09-03 08:45:46 +0200286 [ 0] = PKT_ID0(MIPI_DSI_V_SYNC_START) | PKT_LEN0(0) |
287 PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
288 PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) |
289 PKT_LP,
290 [ 1] = 0,
291 [ 2] = PKT_ID0(MIPI_DSI_V_SYNC_END) | PKT_LEN0(0) |
292 PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
293 PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) |
294 PKT_LP,
295 [ 3] = 0,
296 [ 4] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
297 PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
298 PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) |
299 PKT_LP,
300 [ 5] = 0,
301 [ 6] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
302 PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
303 PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0),
304 [ 7] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(2) |
305 PKT_ID1(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN1(3) |
306 PKT_ID2(MIPI_DSI_BLANKING_PACKET) | PKT_LEN2(4),
307 [ 8] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
308 PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
309 PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) |
310 PKT_LP,
311 [ 9] = 0,
312 [10] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
313 PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
314 PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0),
315 [11] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(2) |
316 PKT_ID1(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN1(3) |
317 PKT_ID2(MIPI_DSI_BLANKING_PACKET) | PKT_LEN2(4),
318};
319
Thierry Reding17297a22014-03-14 14:13:15 +0100320/*
321 * non-burst mode with sync events
322 */
323static const u32 pkt_seq_video_non_burst_sync_events[NUM_PKT_SEQ] = {
324 [ 0] = PKT_ID0(MIPI_DSI_V_SYNC_START) | PKT_LEN0(0) |
325 PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) |
326 PKT_LP,
327 [ 1] = 0,
328 [ 2] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
329 PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) |
330 PKT_LP,
331 [ 3] = 0,
332 [ 4] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
333 PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) |
334 PKT_LP,
335 [ 5] = 0,
336 [ 6] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
337 PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(2) |
338 PKT_ID2(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN2(3),
339 [ 7] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(4),
340 [ 8] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
341 PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) |
342 PKT_LP,
343 [ 9] = 0,
344 [10] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
345 PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(2) |
346 PKT_ID2(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN2(3),
347 [11] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(4),
348};
349
Thierry Reding337b4432014-11-13 15:02:46 +0100350static const u32 pkt_seq_command_mode[NUM_PKT_SEQ] = {
351 [ 0] = 0,
352 [ 1] = 0,
353 [ 2] = 0,
354 [ 3] = 0,
355 [ 4] = 0,
356 [ 5] = 0,
357 [ 6] = PKT_ID0(MIPI_DSI_DCS_LONG_WRITE) | PKT_LEN0(3) | PKT_LP,
358 [ 7] = 0,
359 [ 8] = 0,
360 [ 9] = 0,
361 [10] = PKT_ID0(MIPI_DSI_DCS_LONG_WRITE) | PKT_LEN0(5) | PKT_LP,
362 [11] = 0,
363};
364
Thierry Redingebd14af2014-12-08 16:22:28 +0100365static void tegra_dsi_set_phy_timing(struct tegra_dsi *dsi,
366 unsigned long period,
367 const struct mipi_dphy_timing *timing)
Thierry Redingdec72732013-09-03 08:45:46 +0200368{
Thierry Reding9c0b4ca2014-11-24 12:27:59 +0100369 u32 value;
Thierry Redingdec72732013-09-03 08:45:46 +0200370
Thierry Redingebd14af2014-12-08 16:22:28 +0100371 value = DSI_TIMING_FIELD(timing->hsexit, period, 1) << 24 |
372 DSI_TIMING_FIELD(timing->hstrail, period, 0) << 16 |
373 DSI_TIMING_FIELD(timing->hszero, period, 3) << 8 |
374 DSI_TIMING_FIELD(timing->hsprepare, period, 1);
Thierry Redingdec72732013-09-03 08:45:46 +0200375 tegra_dsi_writel(dsi, value, DSI_PHY_TIMING_0);
376
Thierry Redingebd14af2014-12-08 16:22:28 +0100377 value = DSI_TIMING_FIELD(timing->clktrail, period, 1) << 24 |
378 DSI_TIMING_FIELD(timing->clkpost, period, 1) << 16 |
379 DSI_TIMING_FIELD(timing->clkzero, period, 1) << 8 |
380 DSI_TIMING_FIELD(timing->lpx, period, 1);
Thierry Redingdec72732013-09-03 08:45:46 +0200381 tegra_dsi_writel(dsi, value, DSI_PHY_TIMING_1);
382
Thierry Redingebd14af2014-12-08 16:22:28 +0100383 value = DSI_TIMING_FIELD(timing->clkprepare, period, 1) << 16 |
384 DSI_TIMING_FIELD(timing->clkpre, period, 1) << 8 |
Thierry Redingdec72732013-09-03 08:45:46 +0200385 DSI_TIMING_FIELD(0xff * period, period, 0) << 0;
386 tegra_dsi_writel(dsi, value, DSI_PHY_TIMING_2);
387
Thierry Redingebd14af2014-12-08 16:22:28 +0100388 value = DSI_TIMING_FIELD(timing->taget, period, 1) << 16 |
389 DSI_TIMING_FIELD(timing->tasure, period, 1) << 8 |
390 DSI_TIMING_FIELD(timing->tago, period, 1);
Thierry Redingdec72732013-09-03 08:45:46 +0200391 tegra_dsi_writel(dsi, value, DSI_BTA_TIMING);
392
Sean Paul7e3bc3a2014-10-07 16:04:42 +0200393 if (dsi->slave)
Thierry Redingebd14af2014-12-08 16:22:28 +0100394 tegra_dsi_set_phy_timing(dsi->slave, period, timing);
Thierry Redingdec72732013-09-03 08:45:46 +0200395}
396
397static int tegra_dsi_get_muldiv(enum mipi_dsi_pixel_format format,
398 unsigned int *mulp, unsigned int *divp)
399{
400 switch (format) {
401 case MIPI_DSI_FMT_RGB666_PACKED:
402 case MIPI_DSI_FMT_RGB888:
403 *mulp = 3;
404 *divp = 1;
405 break;
406
407 case MIPI_DSI_FMT_RGB565:
408 *mulp = 2;
409 *divp = 1;
410 break;
411
412 case MIPI_DSI_FMT_RGB666:
413 *mulp = 9;
414 *divp = 4;
415 break;
416
417 default:
418 return -EINVAL;
419 }
420
421 return 0;
422}
423
Thierry Redingf7d68892014-03-13 08:50:39 +0100424static int tegra_dsi_get_format(enum mipi_dsi_pixel_format format,
425 enum tegra_dsi_format *fmt)
426{
427 switch (format) {
428 case MIPI_DSI_FMT_RGB888:
429 *fmt = TEGRA_DSI_FORMAT_24P;
430 break;
431
432 case MIPI_DSI_FMT_RGB666:
433 *fmt = TEGRA_DSI_FORMAT_18NP;
434 break;
435
436 case MIPI_DSI_FMT_RGB666_PACKED:
437 *fmt = TEGRA_DSI_FORMAT_18P;
438 break;
439
440 case MIPI_DSI_FMT_RGB565:
441 *fmt = TEGRA_DSI_FORMAT_16P;
442 break;
443
444 default:
445 return -EINVAL;
446 }
447
448 return 0;
449}
450
Thierry Redinge94236c2014-10-07 16:10:24 +0200451static void tegra_dsi_ganged_enable(struct tegra_dsi *dsi, unsigned int start,
452 unsigned int size)
453{
454 u32 value;
455
456 tegra_dsi_writel(dsi, start, DSI_GANGED_MODE_START);
457 tegra_dsi_writel(dsi, size << 16 | size, DSI_GANGED_MODE_SIZE);
458
459 value = DSI_GANGED_MODE_CONTROL_ENABLE;
460 tegra_dsi_writel(dsi, value, DSI_GANGED_MODE_CONTROL);
461}
462
Thierry Reding563eff12014-11-13 14:44:27 +0100463static void tegra_dsi_enable(struct tegra_dsi *dsi)
Thierry Redingdec72732013-09-03 08:45:46 +0200464{
Thierry Reding563eff12014-11-13 14:44:27 +0100465 u32 value;
Thierry Redingdec72732013-09-03 08:45:46 +0200466
Thierry Reding563eff12014-11-13 14:44:27 +0100467 value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
468 value |= DSI_POWER_CONTROL_ENABLE;
469 tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
Thierry Redinge94236c2014-10-07 16:10:24 +0200470
471 if (dsi->slave)
472 tegra_dsi_enable(dsi->slave);
473}
474
475static unsigned int tegra_dsi_get_lanes(struct tegra_dsi *dsi)
476{
477 if (dsi->master)
478 return dsi->master->lanes + dsi->lanes;
479
480 if (dsi->slave)
481 return dsi->lanes + dsi->slave->lanes;
482
483 return dsi->lanes;
Thierry Reding563eff12014-11-13 14:44:27 +0100484}
485
Thierry Redingebd14af2014-12-08 16:22:28 +0100486static void tegra_dsi_configure(struct tegra_dsi *dsi, unsigned int pipe,
487 const struct drm_display_mode *mode)
Thierry Reding563eff12014-11-13 14:44:27 +0100488{
489 unsigned int hact, hsw, hbp, hfp, i, mul, div;
Thierry Redingebd14af2014-12-08 16:22:28 +0100490 struct tegra_dsi_state *state;
Thierry Reding563eff12014-11-13 14:44:27 +0100491 const u32 *pkt_seq;
492 u32 value;
Thierry Redingebd14af2014-12-08 16:22:28 +0100493
494 /* XXX: pass in state into this function? */
495 if (dsi->master)
496 state = tegra_dsi_get_state(dsi->master);
497 else
498 state = tegra_dsi_get_state(dsi);
499
500 mul = state->mul;
501 div = state->div;
Thierry Reding334ae6b2014-03-14 14:15:10 +0100502
Thierry Reding17297a22014-03-14 14:13:15 +0100503 if (dsi->flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) {
504 DRM_DEBUG_KMS("Non-burst video mode with sync pulses\n");
505 pkt_seq = pkt_seq_video_non_burst_sync_pulses;
Thierry Reding337b4432014-11-13 15:02:46 +0100506 } else if (dsi->flags & MIPI_DSI_MODE_VIDEO) {
Thierry Reding17297a22014-03-14 14:13:15 +0100507 DRM_DEBUG_KMS("Non-burst video mode with sync events\n");
508 pkt_seq = pkt_seq_video_non_burst_sync_events;
Thierry Reding337b4432014-11-13 15:02:46 +0100509 } else {
510 DRM_DEBUG_KMS("Command mode\n");
511 pkt_seq = pkt_seq_command_mode;
Thierry Reding17297a22014-03-14 14:13:15 +0100512 }
513
Thierry Redingebd14af2014-12-08 16:22:28 +0100514 value = DSI_CONTROL_CHANNEL(0) |
515 DSI_CONTROL_FORMAT(state->format) |
Thierry Redingdec72732013-09-03 08:45:46 +0200516 DSI_CONTROL_LANES(dsi->lanes - 1) |
Thierry Reding563eff12014-11-13 14:44:27 +0100517 DSI_CONTROL_SOURCE(pipe);
Thierry Redingdec72732013-09-03 08:45:46 +0200518 tegra_dsi_writel(dsi, value, DSI_CONTROL);
519
Thierry Reding976cebc2014-08-06 09:14:28 +0200520 tegra_dsi_writel(dsi, dsi->video_fifo_depth, DSI_MAX_THRESHOLD);
Thierry Redingdec72732013-09-03 08:45:46 +0200521
Thierry Reding563eff12014-11-13 14:44:27 +0100522 value = DSI_HOST_CONTROL_HS;
Thierry Redingdec72732013-09-03 08:45:46 +0200523 tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL);
524
525 value = tegra_dsi_readl(dsi, DSI_CONTROL);
Thierry Reding563eff12014-11-13 14:44:27 +0100526
Alexandre Courbot0c6b1e42014-07-08 21:32:13 +0900527 if (dsi->flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)
528 value |= DSI_CONTROL_HS_CLK_CTRL;
Thierry Reding563eff12014-11-13 14:44:27 +0100529
Thierry Redingdec72732013-09-03 08:45:46 +0200530 value &= ~DSI_CONTROL_TX_TRIG(3);
Thierry Reding337b4432014-11-13 15:02:46 +0100531
532 /* enable DCS commands for command mode */
533 if (dsi->flags & MIPI_DSI_MODE_VIDEO)
534 value &= ~DSI_CONTROL_DCS_ENABLE;
535 else
536 value |= DSI_CONTROL_DCS_ENABLE;
537
Thierry Redingdec72732013-09-03 08:45:46 +0200538 value |= DSI_CONTROL_VIDEO_ENABLE;
539 value &= ~DSI_CONTROL_HOST_ENABLE;
540 tegra_dsi_writel(dsi, value, DSI_CONTROL);
541
Thierry Redingdec72732013-09-03 08:45:46 +0200542 for (i = 0; i < NUM_PKT_SEQ; i++)
543 tegra_dsi_writel(dsi, pkt_seq[i], DSI_PKT_SEQ_0_LO + i);
544
Thierry Reding337b4432014-11-13 15:02:46 +0100545 if (dsi->flags & MIPI_DSI_MODE_VIDEO) {
546 /* horizontal active pixels */
547 hact = mode->hdisplay * mul / div;
Thierry Redingdec72732013-09-03 08:45:46 +0200548
Thierry Reding337b4432014-11-13 15:02:46 +0100549 /* horizontal sync width */
550 hsw = (mode->hsync_end - mode->hsync_start) * mul / div;
Thierry Redingdec72732013-09-03 08:45:46 +0200551
Thierry Reding337b4432014-11-13 15:02:46 +0100552 /* horizontal back porch */
553 hbp = (mode->htotal - mode->hsync_end) * mul / div;
Thierry Redingb8be0bd2015-04-08 16:58:07 +0200554
555 if ((dsi->flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) == 0)
556 hbp += hsw;
Thierry Redingdec72732013-09-03 08:45:46 +0200557
Thierry Reding337b4432014-11-13 15:02:46 +0100558 /* horizontal front porch */
559 hfp = (mode->hsync_start - mode->hdisplay) * mul / div;
Thierry Redingb8be0bd2015-04-08 16:58:07 +0200560
561 /* subtract packet overhead */
562 hsw -= 10;
563 hbp -= 14;
Thierry Reding337b4432014-11-13 15:02:46 +0100564 hfp -= 8;
Thierry Redingdec72732013-09-03 08:45:46 +0200565
Thierry Reding337b4432014-11-13 15:02:46 +0100566 tegra_dsi_writel(dsi, hsw << 16 | 0, DSI_PKT_LEN_0_1);
567 tegra_dsi_writel(dsi, hact << 16 | hbp, DSI_PKT_LEN_2_3);
568 tegra_dsi_writel(dsi, hfp, DSI_PKT_LEN_4_5);
569 tegra_dsi_writel(dsi, 0x0f0f << 16, DSI_PKT_LEN_6_7);
Thierry Redingdec72732013-09-03 08:45:46 +0200570
Thierry Reding337b4432014-11-13 15:02:46 +0100571 /* set SOL delay (for non-burst mode only) */
572 tegra_dsi_writel(dsi, 8 * mul / div, DSI_SOL_DELAY);
Thierry Redinge94236c2014-10-07 16:10:24 +0200573
574 /* TODO: implement ganged mode */
Thierry Reding337b4432014-11-13 15:02:46 +0100575 } else {
576 u16 bytes;
577
Thierry Redinge94236c2014-10-07 16:10:24 +0200578 if (dsi->master || dsi->slave) {
579 /*
580 * For ganged mode, assume symmetric left-right mode.
581 */
582 bytes = 1 + (mode->hdisplay / 2) * mul / div;
583 } else {
584 /* 1 byte (DCS command) + pixel data */
585 bytes = 1 + mode->hdisplay * mul / div;
586 }
Thierry Reding337b4432014-11-13 15:02:46 +0100587
588 tegra_dsi_writel(dsi, 0, DSI_PKT_LEN_0_1);
589 tegra_dsi_writel(dsi, bytes << 16, DSI_PKT_LEN_2_3);
590 tegra_dsi_writel(dsi, bytes << 16, DSI_PKT_LEN_4_5);
591 tegra_dsi_writel(dsi, 0, DSI_PKT_LEN_6_7);
592
593 value = MIPI_DCS_WRITE_MEMORY_START << 8 |
594 MIPI_DCS_WRITE_MEMORY_CONTINUE;
595 tegra_dsi_writel(dsi, value, DSI_DCS_CMDS);
596
Thierry Redinge94236c2014-10-07 16:10:24 +0200597 /* set SOL delay */
598 if (dsi->master || dsi->slave) {
Thierry Redinge94236c2014-10-07 16:10:24 +0200599 unsigned long delay, bclk, bclk_ganged;
Thierry Redingebd14af2014-12-08 16:22:28 +0100600 unsigned int lanes = state->lanes;
Thierry Redinge94236c2014-10-07 16:10:24 +0200601
602 /* SOL to valid, valid to FIFO and FIFO write delay */
603 delay = 4 + 4 + 2;
604 delay = DIV_ROUND_UP(delay * mul, div * lanes);
605 /* FIFO read delay */
606 delay = delay + 6;
607
608 bclk = DIV_ROUND_UP(mode->htotal * mul, div * lanes);
609 bclk_ganged = DIV_ROUND_UP(bclk * lanes / 2, lanes);
610 value = bclk - bclk_ganged + delay + 20;
611 } else {
612 /* TODO: revisit for non-ganged mode */
613 value = 8 * mul / div;
614 }
Thierry Reding337b4432014-11-13 15:02:46 +0100615
616 tegra_dsi_writel(dsi, value, DSI_SOL_DELAY);
617 }
Thierry Redingdec72732013-09-03 08:45:46 +0200618
Thierry Redinge94236c2014-10-07 16:10:24 +0200619 if (dsi->slave) {
Thierry Redingebd14af2014-12-08 16:22:28 +0100620 tegra_dsi_configure(dsi->slave, pipe, mode);
Thierry Redinge94236c2014-10-07 16:10:24 +0200621
622 /*
623 * TODO: Support modes other than symmetrical left-right
624 * split.
625 */
626 tegra_dsi_ganged_enable(dsi, 0, mode->hdisplay / 2);
627 tegra_dsi_ganged_enable(dsi->slave, mode->hdisplay / 2,
628 mode->hdisplay / 2);
629 }
Thierry Reding563eff12014-11-13 14:44:27 +0100630}
631
Thierry Reding563eff12014-11-13 14:44:27 +0100632static int tegra_dsi_wait_idle(struct tegra_dsi *dsi, unsigned long timeout)
633{
634 u32 value;
635
636 timeout = jiffies + msecs_to_jiffies(timeout);
637
638 while (time_before(jiffies, timeout)) {
639 value = tegra_dsi_readl(dsi, DSI_STATUS);
640 if (value & DSI_STATUS_IDLE)
641 return 0;
642
643 usleep_range(1000, 2000);
644 }
645
646 return -ETIMEDOUT;
647}
648
649static void tegra_dsi_video_disable(struct tegra_dsi *dsi)
650{
651 u32 value;
652
653 value = tegra_dsi_readl(dsi, DSI_CONTROL);
654 value &= ~DSI_CONTROL_VIDEO_ENABLE;
655 tegra_dsi_writel(dsi, value, DSI_CONTROL);
Thierry Redinge94236c2014-10-07 16:10:24 +0200656
657 if (dsi->slave)
658 tegra_dsi_video_disable(dsi->slave);
659}
660
661static void tegra_dsi_ganged_disable(struct tegra_dsi *dsi)
662{
663 tegra_dsi_writel(dsi, 0, DSI_GANGED_MODE_START);
664 tegra_dsi_writel(dsi, 0, DSI_GANGED_MODE_SIZE);
665 tegra_dsi_writel(dsi, 0, DSI_GANGED_MODE_CONTROL);
Thierry Reding563eff12014-11-13 14:44:27 +0100666}
667
Thierry Reding5b901e72014-12-02 17:30:23 +0100668static void tegra_dsi_set_timeout(struct tegra_dsi *dsi, unsigned long bclk,
669 unsigned int vrefresh)
670{
671 unsigned int timeout;
672 u32 value;
673
674 /* one frame high-speed transmission timeout */
675 timeout = (bclk / vrefresh) / 512;
676 value = DSI_TIMEOUT_LRX(0x2000) | DSI_TIMEOUT_HTX(timeout);
677 tegra_dsi_writel(dsi, value, DSI_TIMEOUT_0);
678
679 /* 2 ms peripheral timeout for panel */
680 timeout = 2 * bclk / 512 * 1000;
681 value = DSI_TIMEOUT_PR(timeout) | DSI_TIMEOUT_TA(0x2000);
682 tegra_dsi_writel(dsi, value, DSI_TIMEOUT_1);
683
684 value = DSI_TALLY_TA(0) | DSI_TALLY_LRX(0) | DSI_TALLY_HTX(0);
685 tegra_dsi_writel(dsi, value, DSI_TO_TALLY);
686
687 if (dsi->slave)
688 tegra_dsi_set_timeout(dsi->slave, bclk, vrefresh);
689}
690
Thierry Reding563eff12014-11-13 14:44:27 +0100691static void tegra_dsi_disable(struct tegra_dsi *dsi)
692{
693 u32 value;
694
Thierry Redinge94236c2014-10-07 16:10:24 +0200695 if (dsi->slave) {
696 tegra_dsi_ganged_disable(dsi->slave);
697 tegra_dsi_ganged_disable(dsi);
698 }
699
Thierry Reding563eff12014-11-13 14:44:27 +0100700 value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
701 value &= ~DSI_POWER_CONTROL_ENABLE;
702 tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
703
Thierry Redinge94236c2014-10-07 16:10:24 +0200704 if (dsi->slave)
705 tegra_dsi_disable(dsi->slave);
706
Thierry Reding563eff12014-11-13 14:44:27 +0100707 usleep_range(5000, 10000);
708}
709
Thierry Reding92f0e072014-11-24 16:29:40 +0100710static void tegra_dsi_soft_reset(struct tegra_dsi *dsi)
711{
712 u32 value;
713
714 value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
715 value &= ~DSI_POWER_CONTROL_ENABLE;
716 tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
717
718 usleep_range(300, 1000);
719
720 value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
721 value |= DSI_POWER_CONTROL_ENABLE;
722 tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
723
724 usleep_range(300, 1000);
725
726 value = tegra_dsi_readl(dsi, DSI_TRIGGER);
727 if (value)
728 tegra_dsi_writel(dsi, 0, DSI_TRIGGER);
729
730 if (dsi->slave)
731 tegra_dsi_soft_reset(dsi->slave);
732}
733
Thierry Reding5b901e72014-12-02 17:30:23 +0100734static void tegra_dsi_connector_dpms(struct drm_connector *connector, int mode)
Thierry Redingdec72732013-09-03 08:45:46 +0200735{
Thierry Redingdec72732013-09-03 08:45:46 +0200736}
737
Thierry Redingebd14af2014-12-08 16:22:28 +0100738static void tegra_dsi_connector_reset(struct drm_connector *connector)
739{
740 struct tegra_dsi_state *state;
741
742 kfree(connector->state);
743 connector->state = NULL;
744
745 state = kzalloc(sizeof(*state), GFP_KERNEL);
746 if (state)
747 connector->state = &state->base;
748}
749
750static struct drm_connector_state *
751tegra_dsi_connector_duplicate_state(struct drm_connector *connector)
752{
753 struct tegra_dsi_state *state = to_dsi_state(connector->state);
754 struct tegra_dsi_state *copy;
755
756 copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
757 if (!copy)
758 return NULL;
759
760 return &copy->base;
761}
762
Thierry Reding5b901e72014-12-02 17:30:23 +0100763static const struct drm_connector_funcs tegra_dsi_connector_funcs = {
764 .dpms = tegra_dsi_connector_dpms,
Thierry Redingebd14af2014-12-08 16:22:28 +0100765 .reset = tegra_dsi_connector_reset,
Thierry Reding5b901e72014-12-02 17:30:23 +0100766 .detect = tegra_output_connector_detect,
767 .fill_modes = drm_helper_probe_single_connector_modes,
768 .destroy = tegra_output_connector_destroy,
Thierry Redingebd14af2014-12-08 16:22:28 +0100769 .atomic_duplicate_state = tegra_dsi_connector_duplicate_state,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100770 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Thierry Reding5b901e72014-12-02 17:30:23 +0100771};
772
773static enum drm_mode_status
774tegra_dsi_connector_mode_valid(struct drm_connector *connector,
775 struct drm_display_mode *mode)
Thierry Reding3f6b4062014-11-13 14:50:33 +0100776{
Thierry Reding5b901e72014-12-02 17:30:23 +0100777 return MODE_OK;
Thierry Reding3f6b4062014-11-13 14:50:33 +0100778}
779
Thierry Reding5b901e72014-12-02 17:30:23 +0100780static const struct drm_connector_helper_funcs tegra_dsi_connector_helper_funcs = {
781 .get_modes = tegra_output_connector_get_modes,
782 .mode_valid = tegra_dsi_connector_mode_valid,
783 .best_encoder = tegra_output_connector_best_encoder,
784};
785
786static const struct drm_encoder_funcs tegra_dsi_encoder_funcs = {
787 .destroy = tegra_output_encoder_destroy,
788};
789
790static void tegra_dsi_encoder_dpms(struct drm_encoder *encoder, int mode)
Thierry Redingdec72732013-09-03 08:45:46 +0200791{
Thierry Reding5b901e72014-12-02 17:30:23 +0100792}
793
Thierry Reding5b901e72014-12-02 17:30:23 +0100794static void tegra_dsi_encoder_prepare(struct drm_encoder *encoder)
Thierry Redingdec72732013-09-03 08:45:46 +0200795{
Thierry Redingdec72732013-09-03 08:45:46 +0200796}
797
Thierry Reding5b901e72014-12-02 17:30:23 +0100798static void tegra_dsi_encoder_commit(struct drm_encoder *encoder)
799{
800}
801
802static void tegra_dsi_encoder_mode_set(struct drm_encoder *encoder,
803 struct drm_display_mode *mode,
804 struct drm_display_mode *adjusted)
805{
806 struct tegra_output *output = encoder_to_output(encoder);
807 struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
808 struct tegra_dsi *dsi = to_dsi(output);
Thierry Redingebd14af2014-12-08 16:22:28 +0100809 struct tegra_dsi_state *state;
Thierry Reding5b901e72014-12-02 17:30:23 +0100810 u32 value;
Thierry Reding5b901e72014-12-02 17:30:23 +0100811
Thierry Redingebd14af2014-12-08 16:22:28 +0100812 state = tegra_dsi_get_state(dsi);
Thierry Reding5b901e72014-12-02 17:30:23 +0100813
Thierry Redingebd14af2014-12-08 16:22:28 +0100814 tegra_dsi_set_timeout(dsi, state->bclk, state->vrefresh);
815
816 /*
817 * The D-PHY timing fields are expressed in byte-clock cycles, so
818 * multiply the period by 8.
819 */
820 tegra_dsi_set_phy_timing(dsi, state->period * 8, &state->timing);
Thierry Reding5b901e72014-12-02 17:30:23 +0100821
822 if (output->panel)
823 drm_panel_prepare(output->panel);
824
Thierry Redingebd14af2014-12-08 16:22:28 +0100825 tegra_dsi_configure(dsi, dc->pipe, mode);
826
Thierry Reding5b901e72014-12-02 17:30:23 +0100827 /* enable display controller */
828 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
829 value |= DSI_ENABLE;
830 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
831
Thierry Reding5b901e72014-12-02 17:30:23 +0100832 tegra_dc_commit(dc);
833
834 /* enable DSI controller */
835 tegra_dsi_enable(dsi);
836
837 if (output->panel)
838 drm_panel_enable(output->panel);
839
840 return;
841}
842
843static void tegra_dsi_encoder_disable(struct drm_encoder *encoder)
844{
845 struct tegra_output *output = encoder_to_output(encoder);
846 struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
847 struct tegra_dsi *dsi = to_dsi(output);
848 u32 value;
849 int err;
850
851 if (output->panel)
852 drm_panel_disable(output->panel);
853
854 tegra_dsi_video_disable(dsi);
855
856 /*
857 * The following accesses registers of the display controller, so make
858 * sure it's only executed when the output is attached to one.
859 */
860 if (dc) {
861 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
862 value &= ~DSI_ENABLE;
863 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
864
865 tegra_dc_commit(dc);
866 }
867
868 err = tegra_dsi_wait_idle(dsi, 100);
869 if (err < 0)
870 dev_dbg(dsi->dev, "failed to idle DSI: %d\n", err);
871
872 tegra_dsi_soft_reset(dsi);
873
874 if (output->panel)
875 drm_panel_unprepare(output->panel);
876
877 tegra_dsi_disable(dsi);
878
879 return;
880}
881
Thierry Redingebd14af2014-12-08 16:22:28 +0100882static int
883tegra_dsi_encoder_atomic_check(struct drm_encoder *encoder,
884 struct drm_crtc_state *crtc_state,
885 struct drm_connector_state *conn_state)
886{
887 struct tegra_output *output = encoder_to_output(encoder);
888 struct tegra_dsi_state *state = to_dsi_state(conn_state);
889 struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
890 struct tegra_dsi *dsi = to_dsi(output);
891 unsigned int scdiv;
892 unsigned long plld;
893 int err;
894
895 state->pclk = crtc_state->mode.clock * 1000;
896
897 err = tegra_dsi_get_muldiv(dsi->format, &state->mul, &state->div);
898 if (err < 0)
899 return err;
900
901 state->lanes = tegra_dsi_get_lanes(dsi);
902
903 err = tegra_dsi_get_format(dsi->format, &state->format);
904 if (err < 0)
905 return err;
906
907 state->vrefresh = drm_mode_vrefresh(&crtc_state->mode);
908
909 /* compute byte clock */
910 state->bclk = (state->pclk * state->mul) / (state->div * state->lanes);
911
912 DRM_DEBUG_KMS("mul: %u, div: %u, lanes: %u\n", state->mul, state->div,
913 state->lanes);
914 DRM_DEBUG_KMS("format: %u, vrefresh: %u\n", state->format,
915 state->vrefresh);
916 DRM_DEBUG_KMS("bclk: %lu\n", state->bclk);
917
918 /*
919 * Compute bit clock and round up to the next MHz.
920 */
921 plld = DIV_ROUND_UP(state->bclk * 8, USEC_PER_SEC) * USEC_PER_SEC;
922 state->period = DIV_ROUND_CLOSEST(NSEC_PER_SEC, plld);
923
924 err = mipi_dphy_timing_get_default(&state->timing, state->period);
925 if (err < 0)
926 return err;
927
928 err = mipi_dphy_timing_validate(&state->timing, state->period);
929 if (err < 0) {
930 dev_err(dsi->dev, "failed to validate D-PHY timing: %d\n", err);
931 return err;
932 }
933
934 /*
935 * We divide the frequency by two here, but we make up for that by
936 * setting the shift clock divider (further below) to half of the
937 * correct value.
938 */
939 plld /= 2;
940
941 /*
942 * Derive pixel clock from bit clock using the shift clock divider.
943 * Note that this is only half of what we would expect, but we need
944 * that to make up for the fact that we divided the bit clock by a
945 * factor of two above.
946 *
947 * It's not clear exactly why this is necessary, but the display is
948 * not working properly otherwise. Perhaps the PLLs cannot generate
949 * frequencies sufficiently high.
950 */
951 scdiv = ((8 * state->mul) / (state->div * state->lanes)) - 2;
952
953 err = tegra_dc_state_setup_clock(dc, crtc_state, dsi->clk_parent,
954 plld, scdiv);
955 if (err < 0) {
956 dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
957 return err;
958 }
959
960 return err;
961}
962
Thierry Reding5b901e72014-12-02 17:30:23 +0100963static const struct drm_encoder_helper_funcs tegra_dsi_encoder_helper_funcs = {
964 .dpms = tegra_dsi_encoder_dpms,
Thierry Reding5b901e72014-12-02 17:30:23 +0100965 .prepare = tegra_dsi_encoder_prepare,
966 .commit = tegra_dsi_encoder_commit,
967 .mode_set = tegra_dsi_encoder_mode_set,
968 .disable = tegra_dsi_encoder_disable,
Thierry Redingebd14af2014-12-08 16:22:28 +0100969 .atomic_check = tegra_dsi_encoder_atomic_check,
Thierry Redingdec72732013-09-03 08:45:46 +0200970};
971
972static int tegra_dsi_pad_enable(struct tegra_dsi *dsi)
973{
Thierry Reding9c0b4ca2014-11-24 12:27:59 +0100974 u32 value;
Thierry Redingdec72732013-09-03 08:45:46 +0200975
976 value = DSI_PAD_CONTROL_VS1_PULLDN(0) | DSI_PAD_CONTROL_VS1_PDIO(0);
977 tegra_dsi_writel(dsi, value, DSI_PAD_CONTROL_0);
978
979 return 0;
980}
981
982static int tegra_dsi_pad_calibrate(struct tegra_dsi *dsi)
983{
Thierry Reding183ef282014-11-13 14:27:29 +0100984 u32 value;
Thierry Redingdec72732013-09-03 08:45:46 +0200985
986 tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_0);
987 tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_1);
988 tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_2);
989 tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_3);
990 tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_4);
991
992 /* start calibration */
993 tegra_dsi_pad_enable(dsi);
994
995 value = DSI_PAD_SLEW_UP(0x7) | DSI_PAD_SLEW_DN(0x7) |
996 DSI_PAD_LP_UP(0x1) | DSI_PAD_LP_DN(0x1) |
997 DSI_PAD_OUT_CLK(0x0);
998 tegra_dsi_writel(dsi, value, DSI_PAD_CONTROL_2);
999
Thierry Redingddfb4062015-04-08 16:56:22 +02001000 value = DSI_PAD_PREEMP_PD_CLK(0x3) | DSI_PAD_PREEMP_PU_CLK(0x3) |
1001 DSI_PAD_PREEMP_PD(0x03) | DSI_PAD_PREEMP_PU(0x3);
1002 tegra_dsi_writel(dsi, value, DSI_PAD_CONTROL_3);
1003
Thierry Redingdec72732013-09-03 08:45:46 +02001004 return tegra_mipi_calibrate(dsi->mipi);
1005}
1006
1007static int tegra_dsi_init(struct host1x_client *client)
1008{
Thierry Reding9910f5c2014-05-22 09:57:15 +02001009 struct drm_device *drm = dev_get_drvdata(client->parent);
Thierry Redingdec72732013-09-03 08:45:46 +02001010 struct tegra_dsi *dsi = host1x_client_to_dsi(client);
Thierry Redingdec72732013-09-03 08:45:46 +02001011 int err;
1012
Thierry Reding201106d2014-11-24 16:31:48 +01001013 reset_control_deassert(dsi->rst);
1014
1015 err = tegra_dsi_pad_calibrate(dsi);
1016 if (err < 0) {
1017 dev_err(dsi->dev, "MIPI calibration failed: %d\n", err);
1018 goto reset;
1019 }
1020
Thierry Redinge94236c2014-10-07 16:10:24 +02001021 /* Gangsters must not register their own outputs. */
1022 if (!dsi->master) {
Thierry Redinge94236c2014-10-07 16:10:24 +02001023 dsi->output.dev = client->dev;
Thierry Redingdec72732013-09-03 08:45:46 +02001024
Thierry Reding5b901e72014-12-02 17:30:23 +01001025 drm_connector_init(drm, &dsi->output.connector,
1026 &tegra_dsi_connector_funcs,
1027 DRM_MODE_CONNECTOR_DSI);
1028 drm_connector_helper_add(&dsi->output.connector,
1029 &tegra_dsi_connector_helper_funcs);
1030 dsi->output.connector.dpms = DRM_MODE_DPMS_OFF;
1031
Thierry Reding5b901e72014-12-02 17:30:23 +01001032 drm_encoder_init(drm, &dsi->output.encoder,
1033 &tegra_dsi_encoder_funcs,
1034 DRM_MODE_ENCODER_DSI);
1035 drm_encoder_helper_add(&dsi->output.encoder,
1036 &tegra_dsi_encoder_helper_funcs);
1037
1038 drm_mode_connector_attach_encoder(&dsi->output.connector,
1039 &dsi->output.encoder);
1040 drm_connector_register(&dsi->output.connector);
1041
Thierry Redingea130b22014-12-19 15:51:35 +01001042 err = tegra_output_init(drm, &dsi->output);
1043 if (err < 0) {
1044 dev_err(client->dev,
1045 "failed to initialize output: %d\n",
1046 err);
1047 goto reset;
1048 }
1049
Thierry Reding5b901e72014-12-02 17:30:23 +01001050 dsi->output.encoder.possible_crtcs = 0x3;
Thierry Redingdec72732013-09-03 08:45:46 +02001051 }
1052
1053 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
Thierry Reding9910f5c2014-05-22 09:57:15 +02001054 err = tegra_dsi_debugfs_init(dsi, drm->primary);
Thierry Redingdec72732013-09-03 08:45:46 +02001055 if (err < 0)
1056 dev_err(dsi->dev, "debugfs setup failed: %d\n", err);
1057 }
1058
Thierry Redingdec72732013-09-03 08:45:46 +02001059 return 0;
Thierry Reding201106d2014-11-24 16:31:48 +01001060
1061reset:
1062 reset_control_assert(dsi->rst);
1063 return err;
Thierry Redingdec72732013-09-03 08:45:46 +02001064}
1065
1066static int tegra_dsi_exit(struct host1x_client *client)
1067{
1068 struct tegra_dsi *dsi = host1x_client_to_dsi(client);
Thierry Redingdec72732013-09-03 08:45:46 +02001069
Thierry Reding5b901e72014-12-02 17:30:23 +01001070 tegra_output_exit(&dsi->output);
1071
Thierry Reding4009c222014-12-19 15:47:30 +01001072 if (IS_ENABLED(CONFIG_DEBUG_FS))
1073 tegra_dsi_debugfs_exit(dsi);
Thierry Redingdec72732013-09-03 08:45:46 +02001074
Thierry Reding201106d2014-11-24 16:31:48 +01001075 reset_control_assert(dsi->rst);
1076
Thierry Redingdec72732013-09-03 08:45:46 +02001077 return 0;
1078}
1079
1080static const struct host1x_client_ops dsi_client_ops = {
1081 .init = tegra_dsi_init,
1082 .exit = tegra_dsi_exit,
1083};
1084
1085static int tegra_dsi_setup_clocks(struct tegra_dsi *dsi)
1086{
1087 struct clk *parent;
1088 int err;
1089
1090 parent = clk_get_parent(dsi->clk);
1091 if (!parent)
1092 return -EINVAL;
1093
1094 err = clk_set_parent(parent, dsi->clk_parent);
1095 if (err < 0)
1096 return err;
1097
1098 return 0;
1099}
1100
Thierry Reding0fffdf62014-11-07 17:25:26 +01001101static const char * const error_report[16] = {
1102 "SoT Error",
1103 "SoT Sync Error",
1104 "EoT Sync Error",
1105 "Escape Mode Entry Command Error",
1106 "Low-Power Transmit Sync Error",
1107 "Peripheral Timeout Error",
1108 "False Control Error",
1109 "Contention Detected",
1110 "ECC Error, single-bit",
1111 "ECC Error, multi-bit",
1112 "Checksum Error",
1113 "DSI Data Type Not Recognized",
1114 "DSI VC ID Invalid",
1115 "Invalid Transmission Length",
1116 "Reserved",
1117 "DSI Protocol Violation",
1118};
1119
1120static ssize_t tegra_dsi_read_response(struct tegra_dsi *dsi,
1121 const struct mipi_dsi_msg *msg,
1122 size_t count)
1123{
1124 u8 *rx = msg->rx_buf;
1125 unsigned int i, j, k;
1126 size_t size = 0;
1127 u16 errors;
1128 u32 value;
1129
1130 /* read and parse packet header */
1131 value = tegra_dsi_readl(dsi, DSI_RD_DATA);
1132
1133 switch (value & 0x3f) {
1134 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
1135 errors = (value >> 8) & 0xffff;
1136 dev_dbg(dsi->dev, "Acknowledge and error report: %04x\n",
1137 errors);
1138 for (i = 0; i < ARRAY_SIZE(error_report); i++)
1139 if (errors & BIT(i))
1140 dev_dbg(dsi->dev, " %2u: %s\n", i,
1141 error_report[i]);
1142 break;
1143
1144 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
1145 rx[0] = (value >> 8) & 0xff;
1146 size = 1;
1147 break;
1148
1149 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
1150 rx[0] = (value >> 8) & 0xff;
1151 rx[1] = (value >> 16) & 0xff;
1152 size = 2;
1153 break;
1154
1155 case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
1156 size = ((value >> 8) & 0xff00) | ((value >> 8) & 0xff);
1157 break;
1158
1159 case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
1160 size = ((value >> 8) & 0xff00) | ((value >> 8) & 0xff);
1161 break;
1162
1163 default:
1164 dev_err(dsi->dev, "unhandled response type: %02x\n",
1165 value & 0x3f);
1166 return -EPROTO;
1167 }
1168
1169 size = min(size, msg->rx_len);
1170
1171 if (msg->rx_buf && size > 0) {
1172 for (i = 0, j = 0; i < count - 1; i++, j += 4) {
1173 u8 *rx = msg->rx_buf + j;
1174
1175 value = tegra_dsi_readl(dsi, DSI_RD_DATA);
1176
1177 for (k = 0; k < 4 && (j + k) < msg->rx_len; k++)
1178 rx[j + k] = (value >> (k << 3)) & 0xff;
1179 }
1180 }
1181
1182 return size;
1183}
1184
1185static int tegra_dsi_transmit(struct tegra_dsi *dsi, unsigned long timeout)
1186{
1187 tegra_dsi_writel(dsi, DSI_TRIGGER_HOST, DSI_TRIGGER);
1188
1189 timeout = jiffies + msecs_to_jiffies(timeout);
1190
1191 while (time_before(jiffies, timeout)) {
1192 u32 value = tegra_dsi_readl(dsi, DSI_TRIGGER);
1193 if ((value & DSI_TRIGGER_HOST) == 0)
1194 return 0;
1195
1196 usleep_range(1000, 2000);
1197 }
1198
1199 DRM_DEBUG_KMS("timeout waiting for transmission to complete\n");
1200 return -ETIMEDOUT;
1201}
1202
1203static int tegra_dsi_wait_for_response(struct tegra_dsi *dsi,
1204 unsigned long timeout)
1205{
1206 timeout = jiffies + msecs_to_jiffies(250);
1207
1208 while (time_before(jiffies, timeout)) {
1209 u32 value = tegra_dsi_readl(dsi, DSI_STATUS);
1210 u8 count = value & 0x1f;
1211
1212 if (count > 0)
1213 return count;
1214
1215 usleep_range(1000, 2000);
1216 }
1217
1218 DRM_DEBUG_KMS("peripheral returned no data\n");
1219 return -ETIMEDOUT;
1220}
1221
1222static void tegra_dsi_writesl(struct tegra_dsi *dsi, unsigned long offset,
1223 const void *buffer, size_t size)
1224{
1225 const u8 *buf = buffer;
1226 size_t i, j;
1227 u32 value;
1228
1229 for (j = 0; j < size; j += 4) {
1230 value = 0;
1231
1232 for (i = 0; i < 4 && j + i < size; i++)
1233 value |= buf[j + i] << (i << 3);
1234
1235 tegra_dsi_writel(dsi, value, DSI_WR_DATA);
1236 }
1237}
1238
1239static ssize_t tegra_dsi_host_transfer(struct mipi_dsi_host *host,
1240 const struct mipi_dsi_msg *msg)
1241{
1242 struct tegra_dsi *dsi = host_to_tegra(host);
1243 struct mipi_dsi_packet packet;
1244 const u8 *header;
1245 size_t count;
1246 ssize_t err;
1247 u32 value;
1248
1249 err = mipi_dsi_create_packet(&packet, msg);
1250 if (err < 0)
1251 return err;
1252
1253 header = packet.header;
1254
1255 /* maximum FIFO depth is 1920 words */
1256 if (packet.size > dsi->video_fifo_depth * 4)
1257 return -ENOSPC;
1258
1259 /* reset underflow/overflow flags */
1260 value = tegra_dsi_readl(dsi, DSI_STATUS);
1261 if (value & (DSI_STATUS_UNDERFLOW | DSI_STATUS_OVERFLOW)) {
1262 value = DSI_HOST_CONTROL_FIFO_RESET;
1263 tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL);
1264 usleep_range(10, 20);
1265 }
1266
1267 value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
1268 value |= DSI_POWER_CONTROL_ENABLE;
1269 tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
1270
1271 usleep_range(5000, 10000);
1272
1273 value = DSI_HOST_CONTROL_CRC_RESET | DSI_HOST_CONTROL_TX_TRIG_HOST |
1274 DSI_HOST_CONTROL_CS | DSI_HOST_CONTROL_ECC;
1275
1276 if ((msg->flags & MIPI_DSI_MSG_USE_LPM) == 0)
1277 value |= DSI_HOST_CONTROL_HS;
1278
1279 /*
1280 * The host FIFO has a maximum of 64 words, so larger transmissions
1281 * need to use the video FIFO.
1282 */
1283 if (packet.size > dsi->host_fifo_depth * 4)
1284 value |= DSI_HOST_CONTROL_FIFO_SEL;
1285
1286 tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL);
1287
1288 /*
1289 * For reads and messages with explicitly requested ACK, generate a
1290 * BTA sequence after the transmission of the packet.
1291 */
1292 if ((msg->flags & MIPI_DSI_MSG_REQ_ACK) ||
1293 (msg->rx_buf && msg->rx_len > 0)) {
1294 value = tegra_dsi_readl(dsi, DSI_HOST_CONTROL);
1295 value |= DSI_HOST_CONTROL_PKT_BTA;
1296 tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL);
1297 }
1298
1299 value = DSI_CONTROL_LANES(0) | DSI_CONTROL_HOST_ENABLE;
1300 tegra_dsi_writel(dsi, value, DSI_CONTROL);
1301
1302 /* write packet header, ECC is generated by hardware */
1303 value = header[2] << 16 | header[1] << 8 | header[0];
1304 tegra_dsi_writel(dsi, value, DSI_WR_DATA);
1305
1306 /* write payload (if any) */
1307 if (packet.payload_length > 0)
1308 tegra_dsi_writesl(dsi, DSI_WR_DATA, packet.payload,
1309 packet.payload_length);
1310
1311 err = tegra_dsi_transmit(dsi, 250);
1312 if (err < 0)
1313 return err;
1314
1315 if ((msg->flags & MIPI_DSI_MSG_REQ_ACK) ||
1316 (msg->rx_buf && msg->rx_len > 0)) {
1317 err = tegra_dsi_wait_for_response(dsi, 250);
1318 if (err < 0)
1319 return err;
1320
1321 count = err;
1322
1323 value = tegra_dsi_readl(dsi, DSI_RD_DATA);
1324 switch (value) {
1325 case 0x84:
1326 /*
1327 dev_dbg(dsi->dev, "ACK\n");
1328 */
1329 break;
1330
1331 case 0x87:
1332 /*
1333 dev_dbg(dsi->dev, "ESCAPE\n");
1334 */
1335 break;
1336
1337 default:
1338 dev_err(dsi->dev, "unknown status: %08x\n", value);
1339 break;
1340 }
1341
1342 if (count > 1) {
1343 err = tegra_dsi_read_response(dsi, msg, count);
1344 if (err < 0)
1345 dev_err(dsi->dev,
1346 "failed to parse response: %zd\n",
1347 err);
1348 else {
1349 /*
1350 * For read commands, return the number of
1351 * bytes returned by the peripheral.
1352 */
1353 count = err;
1354 }
1355 }
1356 } else {
1357 /*
1358 * For write commands, we have transmitted the 4-byte header
1359 * plus the variable-length payload.
1360 */
1361 count = 4 + packet.payload_length;
1362 }
1363
1364 return count;
1365}
1366
Thierry Redinge94236c2014-10-07 16:10:24 +02001367static int tegra_dsi_ganged_setup(struct tegra_dsi *dsi)
1368{
1369 struct clk *parent;
1370 int err;
1371
1372 /* make sure both DSI controllers share the same PLL */
1373 parent = clk_get_parent(dsi->slave->clk);
1374 if (!parent)
1375 return -EINVAL;
1376
1377 err = clk_set_parent(parent, dsi->clk_parent);
1378 if (err < 0)
1379 return err;
1380
1381 return 0;
1382}
1383
Thierry Redingdec72732013-09-03 08:45:46 +02001384static int tegra_dsi_host_attach(struct mipi_dsi_host *host,
1385 struct mipi_dsi_device *device)
1386{
1387 struct tegra_dsi *dsi = host_to_tegra(host);
Thierry Redingdec72732013-09-03 08:45:46 +02001388
Thierry Reding17297a22014-03-14 14:13:15 +01001389 dsi->flags = device->mode_flags;
Thierry Redingdec72732013-09-03 08:45:46 +02001390 dsi->format = device->format;
1391 dsi->lanes = device->lanes;
1392
Thierry Redinge94236c2014-10-07 16:10:24 +02001393 if (dsi->slave) {
1394 int err;
1395
1396 dev_dbg(dsi->dev, "attaching dual-channel device %s\n",
1397 dev_name(&device->dev));
1398
1399 err = tegra_dsi_ganged_setup(dsi);
1400 if (err < 0) {
1401 dev_err(dsi->dev, "failed to set up ganged mode: %d\n",
1402 err);
1403 return err;
1404 }
1405 }
1406
1407 /*
1408 * Slaves don't have a panel associated with them, so they provide
1409 * merely the second channel.
1410 */
1411 if (!dsi->master) {
1412 struct tegra_output *output = &dsi->output;
1413
1414 output->panel = of_drm_find_panel(device->dev.of_node);
1415 if (output->panel && output->connector.dev) {
1416 drm_panel_attach(output->panel, &output->connector);
Thierry Redingdec72732013-09-03 08:45:46 +02001417 drm_helper_hpd_irq_event(output->connector.dev);
Thierry Redinge94236c2014-10-07 16:10:24 +02001418 }
Thierry Redingdec72732013-09-03 08:45:46 +02001419 }
1420
1421 return 0;
1422}
1423
1424static int tegra_dsi_host_detach(struct mipi_dsi_host *host,
1425 struct mipi_dsi_device *device)
1426{
1427 struct tegra_dsi *dsi = host_to_tegra(host);
1428 struct tegra_output *output = &dsi->output;
1429
1430 if (output->panel && &device->dev == output->panel->dev) {
Thierry Redingba3df972014-11-13 14:54:01 +01001431 output->panel = NULL;
1432
Thierry Redingdec72732013-09-03 08:45:46 +02001433 if (output->connector.dev)
1434 drm_helper_hpd_irq_event(output->connector.dev);
Thierry Redingdec72732013-09-03 08:45:46 +02001435 }
1436
1437 return 0;
1438}
1439
1440static const struct mipi_dsi_host_ops tegra_dsi_host_ops = {
1441 .attach = tegra_dsi_host_attach,
1442 .detach = tegra_dsi_host_detach,
Thierry Reding0fffdf62014-11-07 17:25:26 +01001443 .transfer = tegra_dsi_host_transfer,
Thierry Redingdec72732013-09-03 08:45:46 +02001444};
1445
Thierry Redinge94236c2014-10-07 16:10:24 +02001446static int tegra_dsi_ganged_probe(struct tegra_dsi *dsi)
1447{
1448 struct device_node *np;
1449
1450 np = of_parse_phandle(dsi->dev->of_node, "nvidia,ganged-mode", 0);
1451 if (np) {
1452 struct platform_device *gangster = of_find_device_by_node(np);
1453
1454 dsi->slave = platform_get_drvdata(gangster);
1455 of_node_put(np);
1456
1457 if (!dsi->slave)
1458 return -EPROBE_DEFER;
1459
1460 dsi->slave->master = dsi;
1461 }
1462
1463 return 0;
1464}
1465
Thierry Redingdec72732013-09-03 08:45:46 +02001466static int tegra_dsi_probe(struct platform_device *pdev)
1467{
1468 struct tegra_dsi *dsi;
1469 struct resource *regs;
1470 int err;
1471
1472 dsi = devm_kzalloc(&pdev->dev, sizeof(*dsi), GFP_KERNEL);
1473 if (!dsi)
1474 return -ENOMEM;
1475
1476 dsi->output.dev = dsi->dev = &pdev->dev;
Thierry Reding976cebc2014-08-06 09:14:28 +02001477 dsi->video_fifo_depth = 1920;
1478 dsi->host_fifo_depth = 64;
Thierry Redingdec72732013-09-03 08:45:46 +02001479
Thierry Redinge94236c2014-10-07 16:10:24 +02001480 err = tegra_dsi_ganged_probe(dsi);
1481 if (err < 0)
1482 return err;
1483
Thierry Redingdec72732013-09-03 08:45:46 +02001484 err = tegra_output_probe(&dsi->output);
1485 if (err < 0)
1486 return err;
1487
Thierry Redingba3df972014-11-13 14:54:01 +01001488 dsi->output.connector.polled = DRM_CONNECTOR_POLL_HPD;
1489
Thierry Redingdec72732013-09-03 08:45:46 +02001490 /*
1491 * Assume these values by default. When a DSI peripheral driver
1492 * attaches to the DSI host, the parameters will be taken from
1493 * the attached device.
1494 */
Thierry Reding17297a22014-03-14 14:13:15 +01001495 dsi->flags = MIPI_DSI_MODE_VIDEO;
Thierry Redingdec72732013-09-03 08:45:46 +02001496 dsi->format = MIPI_DSI_FMT_RGB888;
1497 dsi->lanes = 4;
1498
1499 dsi->rst = devm_reset_control_get(&pdev->dev, "dsi");
1500 if (IS_ERR(dsi->rst))
1501 return PTR_ERR(dsi->rst);
1502
1503 dsi->clk = devm_clk_get(&pdev->dev, NULL);
1504 if (IS_ERR(dsi->clk)) {
1505 dev_err(&pdev->dev, "cannot get DSI clock\n");
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001506 err = PTR_ERR(dsi->clk);
1507 goto reset;
Thierry Redingdec72732013-09-03 08:45:46 +02001508 }
1509
1510 err = clk_prepare_enable(dsi->clk);
1511 if (err < 0) {
1512 dev_err(&pdev->dev, "cannot enable DSI clock\n");
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001513 goto reset;
Thierry Redingdec72732013-09-03 08:45:46 +02001514 }
1515
1516 dsi->clk_lp = devm_clk_get(&pdev->dev, "lp");
1517 if (IS_ERR(dsi->clk_lp)) {
1518 dev_err(&pdev->dev, "cannot get low-power clock\n");
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001519 err = PTR_ERR(dsi->clk_lp);
1520 goto disable_clk;
Thierry Redingdec72732013-09-03 08:45:46 +02001521 }
1522
1523 err = clk_prepare_enable(dsi->clk_lp);
1524 if (err < 0) {
1525 dev_err(&pdev->dev, "cannot enable low-power clock\n");
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001526 goto disable_clk;
Thierry Redingdec72732013-09-03 08:45:46 +02001527 }
1528
1529 dsi->clk_parent = devm_clk_get(&pdev->dev, "parent");
1530 if (IS_ERR(dsi->clk_parent)) {
1531 dev_err(&pdev->dev, "cannot get parent clock\n");
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001532 err = PTR_ERR(dsi->clk_parent);
1533 goto disable_clk_lp;
Thierry Redingdec72732013-09-03 08:45:46 +02001534 }
1535
Thierry Reding3b077af2014-03-14 14:07:50 +01001536 dsi->vdd = devm_regulator_get(&pdev->dev, "avdd-dsi-csi");
1537 if (IS_ERR(dsi->vdd)) {
1538 dev_err(&pdev->dev, "cannot get VDD supply\n");
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001539 err = PTR_ERR(dsi->vdd);
1540 goto disable_clk_lp;
Thierry Reding3b077af2014-03-14 14:07:50 +01001541 }
1542
1543 err = regulator_enable(dsi->vdd);
1544 if (err < 0) {
1545 dev_err(&pdev->dev, "cannot enable VDD supply\n");
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001546 goto disable_clk_lp;
Thierry Reding3b077af2014-03-14 14:07:50 +01001547 }
1548
Thierry Redingdec72732013-09-03 08:45:46 +02001549 err = tegra_dsi_setup_clocks(dsi);
1550 if (err < 0) {
1551 dev_err(&pdev->dev, "cannot setup clocks\n");
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001552 goto disable_vdd;
Thierry Redingdec72732013-09-03 08:45:46 +02001553 }
1554
1555 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1556 dsi->regs = devm_ioremap_resource(&pdev->dev, regs);
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001557 if (IS_ERR(dsi->regs)) {
1558 err = PTR_ERR(dsi->regs);
1559 goto disable_vdd;
1560 }
Thierry Redingdec72732013-09-03 08:45:46 +02001561
Thierry Redingdec72732013-09-03 08:45:46 +02001562 dsi->mipi = tegra_mipi_request(&pdev->dev);
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001563 if (IS_ERR(dsi->mipi)) {
1564 err = PTR_ERR(dsi->mipi);
1565 goto disable_vdd;
1566 }
Thierry Redingdec72732013-09-03 08:45:46 +02001567
1568 dsi->host.ops = &tegra_dsi_host_ops;
1569 dsi->host.dev = &pdev->dev;
1570
1571 err = mipi_dsi_host_register(&dsi->host);
1572 if (err < 0) {
1573 dev_err(&pdev->dev, "failed to register DSI host: %d\n", err);
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001574 goto mipi_free;
Thierry Redingdec72732013-09-03 08:45:46 +02001575 }
1576
1577 INIT_LIST_HEAD(&dsi->client.list);
1578 dsi->client.ops = &dsi_client_ops;
1579 dsi->client.dev = &pdev->dev;
1580
1581 err = host1x_client_register(&dsi->client);
1582 if (err < 0) {
1583 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1584 err);
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001585 goto unregister;
Thierry Redingdec72732013-09-03 08:45:46 +02001586 }
1587
1588 platform_set_drvdata(pdev, dsi);
1589
1590 return 0;
Thierry Redingd2d0a9d2014-11-13 14:58:27 +01001591
1592unregister:
1593 mipi_dsi_host_unregister(&dsi->host);
1594mipi_free:
1595 tegra_mipi_free(dsi->mipi);
1596disable_vdd:
1597 regulator_disable(dsi->vdd);
1598disable_clk_lp:
1599 clk_disable_unprepare(dsi->clk_lp);
1600disable_clk:
1601 clk_disable_unprepare(dsi->clk);
1602reset:
1603 reset_control_assert(dsi->rst);
1604 return err;
Thierry Redingdec72732013-09-03 08:45:46 +02001605}
1606
1607static int tegra_dsi_remove(struct platform_device *pdev)
1608{
1609 struct tegra_dsi *dsi = platform_get_drvdata(pdev);
1610 int err;
1611
1612 err = host1x_client_unregister(&dsi->client);
1613 if (err < 0) {
1614 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1615 err);
1616 return err;
1617 }
1618
Thierry Reding328ec692014-12-19 15:55:08 +01001619 tegra_output_remove(&dsi->output);
Thierry Reding5b901e72014-12-02 17:30:23 +01001620
Thierry Redingdec72732013-09-03 08:45:46 +02001621 mipi_dsi_host_unregister(&dsi->host);
1622 tegra_mipi_free(dsi->mipi);
1623
Thierry Reding3b077af2014-03-14 14:07:50 +01001624 regulator_disable(dsi->vdd);
Thierry Redingdec72732013-09-03 08:45:46 +02001625 clk_disable_unprepare(dsi->clk_lp);
1626 clk_disable_unprepare(dsi->clk);
Thierry Redingcb825d82014-03-14 14:25:43 +01001627 reset_control_assert(dsi->rst);
Thierry Redingdec72732013-09-03 08:45:46 +02001628
Thierry Redingdec72732013-09-03 08:45:46 +02001629 return 0;
1630}
1631
1632static const struct of_device_id tegra_dsi_of_match[] = {
Thierry Redingddfb4062015-04-08 16:56:22 +02001633 { .compatible = "nvidia,tegra210-dsi", },
Thierry Redingc06c7932015-04-10 11:35:21 +02001634 { .compatible = "nvidia,tegra132-dsi", },
Thierry Reding7d338582015-04-10 11:35:21 +02001635 { .compatible = "nvidia,tegra124-dsi", },
Thierry Redingdec72732013-09-03 08:45:46 +02001636 { .compatible = "nvidia,tegra114-dsi", },
1637 { },
1638};
Stephen Warrenef707282014-06-18 16:21:55 -06001639MODULE_DEVICE_TABLE(of, tegra_dsi_of_match);
Thierry Redingdec72732013-09-03 08:45:46 +02001640
1641struct platform_driver tegra_dsi_driver = {
1642 .driver = {
1643 .name = "tegra-dsi",
1644 .of_match_table = tegra_dsi_of_match,
1645 },
1646 .probe = tegra_dsi_probe,
1647 .remove = tegra_dsi_remove,
1648};