blob: 64c5a1299003f98ee0503bf1e31fb4f4d2cc36f7 [file] [log] [blame]
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001/*
2 * DM81xx hwmod data.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc. - http://www.ti.com/
5 * Copyright (C) 2013 SKTB SKiT, http://www.skitlab.ru/
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation version 2.
10 *
11 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12 * kind, whether express or implied; without even the implied warranty
13 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
Tony Lindgrenddd6a9d2018-02-14 09:35:20 -080018#include <linux/types.h>
19
Tony Lindgren4d38bd12015-01-26 09:26:32 -080020#include <linux/platform_data/gpio-omap.h>
21#include <linux/platform_data/hsmmc-omap.h>
22#include <linux/platform_data/spi-omap2-mcspi.h>
23#include <plat/dmtimer.h>
24
25#include "omap_hwmod_common_data.h"
26#include "cm81xx.h"
27#include "ti81xx.h"
28#include "wd_timer.h"
29
30/*
31 * DM816X hardware modules integration data
32 *
33 * Note: This is incomplete and at present, not generated from h/w database.
34 */
35
36/*
Tony Lindgren7e1b11d2015-07-16 01:55:58 -070037 * Common alwon .clkctrl_offs from dm814x TRM "Table 2-278. CM_ALWON REGISTERS"
38 * also dm816x TRM 18.7.17 CM_ALWON device register values minus 0x1400.
Tony Lindgren4d38bd12015-01-26 09:26:32 -080039 */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -070040#define DM81XX_CM_ALWON_MCASP0_CLKCTRL 0x140
41#define DM81XX_CM_ALWON_MCASP1_CLKCTRL 0x144
42#define DM81XX_CM_ALWON_MCASP2_CLKCTRL 0x148
43#define DM81XX_CM_ALWON_MCBSP_CLKCTRL 0x14c
44#define DM81XX_CM_ALWON_UART_0_CLKCTRL 0x150
45#define DM81XX_CM_ALWON_UART_1_CLKCTRL 0x154
46#define DM81XX_CM_ALWON_UART_2_CLKCTRL 0x158
47#define DM81XX_CM_ALWON_GPIO_0_CLKCTRL 0x15c
48#define DM81XX_CM_ALWON_GPIO_1_CLKCTRL 0x160
49#define DM81XX_CM_ALWON_I2C_0_CLKCTRL 0x164
50#define DM81XX_CM_ALWON_I2C_1_CLKCTRL 0x168
51#define DM81XX_CM_ALWON_WDTIMER_CLKCTRL 0x18c
52#define DM81XX_CM_ALWON_SPI_CLKCTRL 0x190
53#define DM81XX_CM_ALWON_MAILBOX_CLKCTRL 0x194
54#define DM81XX_CM_ALWON_SPINBOX_CLKCTRL 0x198
55#define DM81XX_CM_ALWON_MMUDATA_CLKCTRL 0x19c
56#define DM81XX_CM_ALWON_MMUCFG_CLKCTRL 0x1a8
57#define DM81XX_CM_ALWON_CONTROL_CLKCTRL 0x1c4
58#define DM81XX_CM_ALWON_GPMC_CLKCTRL 0x1d0
59#define DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL 0x1d4
60#define DM81XX_CM_ALWON_L3_CLKCTRL 0x1e4
61#define DM81XX_CM_ALWON_L4HS_CLKCTRL 0x1e8
62#define DM81XX_CM_ALWON_L4LS_CLKCTRL 0x1ec
63#define DM81XX_CM_ALWON_RTC_CLKCTRL 0x1f0
64#define DM81XX_CM_ALWON_TPCC_CLKCTRL 0x1f4
65#define DM81XX_CM_ALWON_TPTC0_CLKCTRL 0x1f8
66#define DM81XX_CM_ALWON_TPTC1_CLKCTRL 0x1fc
67#define DM81XX_CM_ALWON_TPTC2_CLKCTRL 0x200
68#define DM81XX_CM_ALWON_TPTC3_CLKCTRL 0x204
69
70/* Registers specific to dm814x */
71#define DM814X_CM_ALWON_MCASP_3_4_5_CLKCTRL 0x16c
72#define DM814X_CM_ALWON_ATL_CLKCTRL 0x170
73#define DM814X_CM_ALWON_MLB_CLKCTRL 0x174
74#define DM814X_CM_ALWON_PATA_CLKCTRL 0x178
75#define DM814X_CM_ALWON_UART_3_CLKCTRL 0x180
76#define DM814X_CM_ALWON_UART_4_CLKCTRL 0x184
77#define DM814X_CM_ALWON_UART_5_CLKCTRL 0x188
78#define DM814X_CM_ALWON_OCM_0_CLKCTRL 0x1b4
79#define DM814X_CM_ALWON_VCP_CLKCTRL 0x1b8
80#define DM814X_CM_ALWON_MPU_CLKCTRL 0x1dc
81#define DM814X_CM_ALWON_DEBUGSS_CLKCTRL 0x1e0
82#define DM814X_CM_ALWON_DCAN_0_1_CLKCTRL 0x218
83#define DM814X_CM_ALWON_MMCHS_0_CLKCTRL 0x21c
84#define DM814X_CM_ALWON_MMCHS_1_CLKCTRL 0x220
85#define DM814X_CM_ALWON_MMCHS_2_CLKCTRL 0x224
86#define DM814X_CM_ALWON_CUST_EFUSE_CLKCTRL 0x228
87
88/* Registers specific to dm816x */
Tony Lindgren4d38bd12015-01-26 09:26:32 -080089#define DM816X_DM_ALWON_BASE 0x1400
Tony Lindgren4d38bd12015-01-26 09:26:32 -080090#define DM816X_CM_ALWON_TIMER_1_CLKCTRL (0x1570 - DM816X_DM_ALWON_BASE)
91#define DM816X_CM_ALWON_TIMER_2_CLKCTRL (0x1574 - DM816X_DM_ALWON_BASE)
92#define DM816X_CM_ALWON_TIMER_3_CLKCTRL (0x1578 - DM816X_DM_ALWON_BASE)
93#define DM816X_CM_ALWON_TIMER_4_CLKCTRL (0x157c - DM816X_DM_ALWON_BASE)
94#define DM816X_CM_ALWON_TIMER_5_CLKCTRL (0x1580 - DM816X_DM_ALWON_BASE)
95#define DM816X_CM_ALWON_TIMER_6_CLKCTRL (0x1584 - DM816X_DM_ALWON_BASE)
96#define DM816X_CM_ALWON_TIMER_7_CLKCTRL (0x1588 - DM816X_DM_ALWON_BASE)
Tony Lindgren4d38bd12015-01-26 09:26:32 -080097#define DM816X_CM_ALWON_SDIO_CLKCTRL (0x15b0 - DM816X_DM_ALWON_BASE)
98#define DM816X_CM_ALWON_OCMC_0_CLKCTRL (0x15b4 - DM816X_DM_ALWON_BASE)
99#define DM816X_CM_ALWON_OCMC_1_CLKCTRL (0x15b8 - DM816X_DM_ALWON_BASE)
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800100#define DM816X_CM_ALWON_ETHERNET_1_CLKCTRL (0x15d8 - DM816X_DM_ALWON_BASE)
101#define DM816X_CM_ALWON_MPU_CLKCTRL (0x15dc - DM816X_DM_ALWON_BASE)
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800102#define DM816X_CM_ALWON_SR_0_CLKCTRL (0x1608 - DM816X_DM_ALWON_BASE)
103#define DM816X_CM_ALWON_SR_1_CLKCTRL (0x160c - DM816X_DM_ALWON_BASE)
104
105/*
106 * The default .clkctrl_offs field is offset from CM_DEFAULT, that's
107 * TRM 18.7.6 CM_DEFAULT device register values minus 0x500
108 */
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800109#define DM81XX_CM_DEFAULT_OFFSET 0x500
110#define DM81XX_CM_DEFAULT_USB_CLKCTRL (0x558 - DM81XX_CM_DEFAULT_OFFSET)
Kevin Hilman49e9e612017-03-14 12:14:12 +0100111#define DM81XX_CM_DEFAULT_SATA_CLKCTRL (0x560 - DM81XX_CM_DEFAULT_OFFSET)
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800112
113/* L3 Interconnect entries clocked at 125, 250 and 500MHz */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700114static struct omap_hwmod dm81xx_alwon_l3_slow_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800115 .name = "alwon_l3_slow",
116 .clkdm_name = "alwon_l3s_clkdm",
117 .class = &l3_hwmod_class,
118 .flags = HWMOD_NO_IDLEST,
119};
120
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700121static struct omap_hwmod dm81xx_default_l3_slow_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800122 .name = "default_l3_slow",
123 .clkdm_name = "default_l3_slow_clkdm",
124 .class = &l3_hwmod_class,
125 .flags = HWMOD_NO_IDLEST,
126};
127
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700128static struct omap_hwmod dm81xx_alwon_l3_med_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800129 .name = "l3_med",
130 .clkdm_name = "alwon_l3_med_clkdm",
131 .class = &l3_hwmod_class,
132 .flags = HWMOD_NO_IDLEST,
133};
134
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700135static struct omap_hwmod dm81xx_alwon_l3_fast_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800136 .name = "l3_fast",
137 .clkdm_name = "alwon_l3_fast_clkdm",
138 .class = &l3_hwmod_class,
139 .flags = HWMOD_NO_IDLEST,
140};
141
142/*
143 * L4 standard peripherals, see TRM table 1-12 for devices using this.
144 * See TRM table 1-73 for devices using the 125MHz SYSCLK6 clock.
145 */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700146static struct omap_hwmod dm81xx_l4_ls_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800147 .name = "l4_ls",
148 .clkdm_name = "alwon_l3s_clkdm",
149 .class = &l4_hwmod_class,
Neil Armstrong29f5b342015-11-13 17:29:53 +0100150 .flags = HWMOD_NO_IDLEST,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800151};
152
153/*
154 * L4 high-speed peripherals. For devices using this, please see the TRM
155 * table 1-13. On dm816x, only EMAC, MDIO and SATA use this. See also TRM
156 * table 1-73 for devices using 250MHz SYSCLK5 clock.
157 */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700158static struct omap_hwmod dm81xx_l4_hs_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800159 .name = "l4_hs",
160 .clkdm_name = "alwon_l3_med_clkdm",
161 .class = &l4_hwmod_class,
Neil Armstrong29f5b342015-11-13 17:29:53 +0100162 .flags = HWMOD_NO_IDLEST,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800163};
164
165/* L3 slow -> L4 ls peripheral interface running at 125MHz */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700166static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_ls = {
167 .master = &dm81xx_alwon_l3_slow_hwmod,
168 .slave = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800169 .user = OCP_USER_MPU,
170};
171
172/* L3 med -> L4 fast peripheral interface running at 250MHz */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700173static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_hs = {
174 .master = &dm81xx_alwon_l3_med_hwmod,
175 .slave = &dm81xx_l4_hs_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800176 .user = OCP_USER_MPU,
177};
178
179/* MPU */
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700180static struct omap_hwmod dm814x_mpu_hwmod = {
181 .name = "mpu",
182 .clkdm_name = "alwon_l3s_clkdm",
183 .class = &mpu_hwmod_class,
184 .flags = HWMOD_INIT_NO_IDLE,
185 .main_clk = "mpu_ck",
186 .prcm = {
187 .omap4 = {
188 .clkctrl_offs = DM814X_CM_ALWON_MPU_CLKCTRL,
189 .modulemode = MODULEMODE_SWCTRL,
190 },
191 },
192};
193
194static struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_slow = {
195 .master = &dm814x_mpu_hwmod,
196 .slave = &dm81xx_alwon_l3_slow_hwmod,
197 .user = OCP_USER_MPU,
198};
199
200/* L3 med peripheral interface running at 200MHz */
201static struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_med = {
202 .master = &dm814x_mpu_hwmod,
203 .slave = &dm81xx_alwon_l3_med_hwmod,
204 .user = OCP_USER_MPU,
205};
206
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800207static struct omap_hwmod dm816x_mpu_hwmod = {
208 .name = "mpu",
209 .clkdm_name = "alwon_mpu_clkdm",
210 .class = &mpu_hwmod_class,
211 .flags = HWMOD_INIT_NO_IDLE,
212 .main_clk = "mpu_ck",
213 .prcm = {
214 .omap4 = {
215 .clkctrl_offs = DM816X_CM_ALWON_MPU_CLKCTRL,
216 .modulemode = MODULEMODE_SWCTRL,
217 },
218 },
219};
220
221static struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_slow = {
222 .master = &dm816x_mpu_hwmod,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700223 .slave = &dm81xx_alwon_l3_slow_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800224 .user = OCP_USER_MPU,
225};
226
227/* L3 med peripheral interface running at 250MHz */
228static struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_med = {
229 .master = &dm816x_mpu_hwmod,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700230 .slave = &dm81xx_alwon_l3_med_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800231 .user = OCP_USER_MPU,
232};
233
Tony Lindgrenc5803242016-02-26 11:00:22 -0800234/* RTC */
235static struct omap_hwmod_class_sysconfig ti81xx_rtc_sysc = {
236 .rev_offs = 0x74,
237 .sysc_offs = 0x78,
238 .sysc_flags = SYSC_HAS_SIDLEMODE,
239 .idlemodes = SIDLE_FORCE | SIDLE_NO |
240 SIDLE_SMART | SIDLE_SMART_WKUP,
241 .sysc_fields = &omap_hwmod_sysc_type3,
242};
243
244static struct omap_hwmod_class ti81xx_rtc_hwmod_class = {
245 .name = "rtc",
246 .sysc = &ti81xx_rtc_sysc,
247};
248
Ben Dooks41dc5482016-06-21 13:47:16 +0100249static struct omap_hwmod ti81xx_rtc_hwmod = {
Tony Lindgrenc5803242016-02-26 11:00:22 -0800250 .name = "rtc",
251 .class = &ti81xx_rtc_hwmod_class,
252 .clkdm_name = "alwon_l3s_clkdm",
253 .flags = HWMOD_NO_IDLEST,
254 .main_clk = "sysclk18_ck",
255 .prcm = {
256 .omap4 = {
257 .clkctrl_offs = DM81XX_CM_ALWON_RTC_CLKCTRL,
258 .modulemode = MODULEMODE_SWCTRL,
259 },
260 },
261};
262
263static struct omap_hwmod_ocp_if ti81xx_l4_ls__rtc = {
264 .master = &dm81xx_l4_ls_hwmod,
265 .slave = &ti81xx_rtc_hwmod,
266 .clk = "sysclk6_ck",
267 .user = OCP_USER_MPU,
268};
269
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800270/* UART common */
271static struct omap_hwmod_class_sysconfig uart_sysc = {
272 .rev_offs = 0x50,
273 .sysc_offs = 0x54,
274 .syss_offs = 0x58,
275 .sysc_flags = SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
276 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
277 SYSS_HAS_RESET_STATUS,
278 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
279 MSTANDBY_SMART_WKUP,
280 .sysc_fields = &omap_hwmod_sysc_type1,
281};
282
283static struct omap_hwmod_class uart_class = {
284 .name = "uart",
285 .sysc = &uart_sysc,
286};
287
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700288static struct omap_hwmod dm81xx_uart1_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800289 .name = "uart1",
290 .clkdm_name = "alwon_l3s_clkdm",
291 .main_clk = "sysclk10_ck",
292 .prcm = {
293 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700294 .clkctrl_offs = DM81XX_CM_ALWON_UART_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800295 .modulemode = MODULEMODE_SWCTRL,
296 },
297 },
298 .class = &uart_class,
299 .flags = DEBUG_TI81XXUART1_FLAGS,
300};
301
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700302static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart1 = {
303 .master = &dm81xx_l4_ls_hwmod,
304 .slave = &dm81xx_uart1_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800305 .clk = "sysclk6_ck",
306 .user = OCP_USER_MPU,
307};
308
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700309static struct omap_hwmod dm81xx_uart2_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800310 .name = "uart2",
311 .clkdm_name = "alwon_l3s_clkdm",
312 .main_clk = "sysclk10_ck",
313 .prcm = {
314 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700315 .clkctrl_offs = DM81XX_CM_ALWON_UART_1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800316 .modulemode = MODULEMODE_SWCTRL,
317 },
318 },
319 .class = &uart_class,
320 .flags = DEBUG_TI81XXUART2_FLAGS,
321};
322
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700323static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart2 = {
324 .master = &dm81xx_l4_ls_hwmod,
325 .slave = &dm81xx_uart2_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800326 .clk = "sysclk6_ck",
327 .user = OCP_USER_MPU,
328};
329
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700330static struct omap_hwmod dm81xx_uart3_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800331 .name = "uart3",
332 .clkdm_name = "alwon_l3s_clkdm",
333 .main_clk = "sysclk10_ck",
334 .prcm = {
335 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700336 .clkctrl_offs = DM81XX_CM_ALWON_UART_2_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800337 .modulemode = MODULEMODE_SWCTRL,
338 },
339 },
340 .class = &uart_class,
341 .flags = DEBUG_TI81XXUART3_FLAGS,
342};
343
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700344static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart3 = {
345 .master = &dm81xx_l4_ls_hwmod,
346 .slave = &dm81xx_uart3_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800347 .clk = "sysclk6_ck",
348 .user = OCP_USER_MPU,
349};
350
351static struct omap_hwmod_class_sysconfig wd_timer_sysc = {
352 .rev_offs = 0x0,
353 .sysc_offs = 0x10,
354 .syss_offs = 0x14,
355 .sysc_flags = SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |
356 SYSS_HAS_RESET_STATUS,
357 .sysc_fields = &omap_hwmod_sysc_type1,
358};
359
360static struct omap_hwmod_class wd_timer_class = {
361 .name = "wd_timer",
362 .sysc = &wd_timer_sysc,
363 .pre_shutdown = &omap2_wd_timer_disable,
364 .reset = &omap2_wd_timer_reset,
365};
366
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700367static struct omap_hwmod dm81xx_wd_timer_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800368 .name = "wd_timer",
369 .clkdm_name = "alwon_l3s_clkdm",
370 .main_clk = "sysclk18_ck",
371 .flags = HWMOD_NO_IDLEST,
372 .prcm = {
373 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700374 .clkctrl_offs = DM81XX_CM_ALWON_WDTIMER_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800375 .modulemode = MODULEMODE_SWCTRL,
376 },
377 },
378 .class = &wd_timer_class,
379};
380
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700381static struct omap_hwmod_ocp_if dm81xx_l4_ls__wd_timer1 = {
382 .master = &dm81xx_l4_ls_hwmod,
383 .slave = &dm81xx_wd_timer_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800384 .clk = "sysclk6_ck",
385 .user = OCP_USER_MPU,
386};
387
388/* I2C common */
389static struct omap_hwmod_class_sysconfig i2c_sysc = {
390 .rev_offs = 0x0,
391 .sysc_offs = 0x10,
392 .syss_offs = 0x90,
393 .sysc_flags = SYSC_HAS_SIDLEMODE |
394 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
395 SYSC_HAS_AUTOIDLE,
396 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
397 .sysc_fields = &omap_hwmod_sysc_type1,
398};
399
400static struct omap_hwmod_class i2c_class = {
401 .name = "i2c",
402 .sysc = &i2c_sysc,
403};
404
405static struct omap_hwmod dm81xx_i2c1_hwmod = {
406 .name = "i2c1",
407 .clkdm_name = "alwon_l3s_clkdm",
408 .main_clk = "sysclk10_ck",
409 .prcm = {
410 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700411 .clkctrl_offs = DM81XX_CM_ALWON_I2C_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800412 .modulemode = MODULEMODE_SWCTRL,
413 },
414 },
415 .class = &i2c_class,
416};
417
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700418static struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c1 = {
419 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800420 .slave = &dm81xx_i2c1_hwmod,
421 .clk = "sysclk6_ck",
422 .user = OCP_USER_MPU,
423};
424
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700425static struct omap_hwmod dm81xx_i2c2_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800426 .name = "i2c2",
427 .clkdm_name = "alwon_l3s_clkdm",
428 .main_clk = "sysclk10_ck",
429 .prcm = {
430 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700431 .clkctrl_offs = DM81XX_CM_ALWON_I2C_1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800432 .modulemode = MODULEMODE_SWCTRL,
433 },
434 },
435 .class = &i2c_class,
436};
437
438static struct omap_hwmod_class_sysconfig dm81xx_elm_sysc = {
439 .rev_offs = 0x0000,
440 .sysc_offs = 0x0010,
441 .syss_offs = 0x0014,
442 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
443 SYSC_HAS_SOFTRESET |
444 SYSS_HAS_RESET_STATUS,
445 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
446 .sysc_fields = &omap_hwmod_sysc_type1,
447};
448
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700449static struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c2 = {
450 .master = &dm81xx_l4_ls_hwmod,
451 .slave = &dm81xx_i2c2_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800452 .clk = "sysclk6_ck",
453 .user = OCP_USER_MPU,
454};
455
456static struct omap_hwmod_class dm81xx_elm_hwmod_class = {
457 .name = "elm",
458 .sysc = &dm81xx_elm_sysc,
459};
460
461static struct omap_hwmod dm81xx_elm_hwmod = {
462 .name = "elm",
463 .clkdm_name = "alwon_l3s_clkdm",
464 .class = &dm81xx_elm_hwmod_class,
465 .main_clk = "sysclk6_ck",
466};
467
468static struct omap_hwmod_ocp_if dm81xx_l4_ls__elm = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700469 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800470 .slave = &dm81xx_elm_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800471 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800472 .user = OCP_USER_MPU,
473};
474
475static struct omap_hwmod_class_sysconfig dm81xx_gpio_sysc = {
476 .rev_offs = 0x0000,
477 .sysc_offs = 0x0010,
478 .syss_offs = 0x0114,
479 .sysc_flags = SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
480 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
481 SYSS_HAS_RESET_STATUS,
482 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
483 SIDLE_SMART_WKUP,
484 .sysc_fields = &omap_hwmod_sysc_type1,
485};
486
487static struct omap_hwmod_class dm81xx_gpio_hwmod_class = {
488 .name = "gpio",
489 .sysc = &dm81xx_gpio_sysc,
490 .rev = 2,
491};
492
493static struct omap_gpio_dev_attr gpio_dev_attr = {
494 .bank_width = 32,
495 .dbck_flag = true,
496};
497
498static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
499 { .role = "dbclk", .clk = "sysclk18_ck" },
500};
501
502static struct omap_hwmod dm81xx_gpio1_hwmod = {
503 .name = "gpio1",
504 .clkdm_name = "alwon_l3s_clkdm",
505 .class = &dm81xx_gpio_hwmod_class,
506 .main_clk = "sysclk6_ck",
507 .prcm = {
508 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700509 .clkctrl_offs = DM81XX_CM_ALWON_GPIO_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800510 .modulemode = MODULEMODE_SWCTRL,
511 },
512 },
513 .opt_clks = gpio1_opt_clks,
514 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
515 .dev_attr = &gpio_dev_attr,
516};
517
518static struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700519 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800520 .slave = &dm81xx_gpio1_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800521 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800522 .user = OCP_USER_MPU,
523};
524
525static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
526 { .role = "dbclk", .clk = "sysclk18_ck" },
527};
528
529static struct omap_hwmod dm81xx_gpio2_hwmod = {
530 .name = "gpio2",
531 .clkdm_name = "alwon_l3s_clkdm",
532 .class = &dm81xx_gpio_hwmod_class,
533 .main_clk = "sysclk6_ck",
534 .prcm = {
535 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700536 .clkctrl_offs = DM81XX_CM_ALWON_GPIO_1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800537 .modulemode = MODULEMODE_SWCTRL,
538 },
539 },
540 .opt_clks = gpio2_opt_clks,
541 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
542 .dev_attr = &gpio_dev_attr,
543};
544
545static struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio2 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700546 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800547 .slave = &dm81xx_gpio2_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800548 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800549 .user = OCP_USER_MPU,
550};
551
552static struct omap_hwmod_class_sysconfig dm81xx_gpmc_sysc = {
553 .rev_offs = 0x0,
554 .sysc_offs = 0x10,
555 .syss_offs = 0x14,
556 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
557 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
558 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
559 .sysc_fields = &omap_hwmod_sysc_type1,
560};
561
562static struct omap_hwmod_class dm81xx_gpmc_hwmod_class = {
563 .name = "gpmc",
564 .sysc = &dm81xx_gpmc_sysc,
565};
566
567static struct omap_hwmod dm81xx_gpmc_hwmod = {
568 .name = "gpmc",
569 .clkdm_name = "alwon_l3s_clkdm",
570 .class = &dm81xx_gpmc_hwmod_class,
571 .main_clk = "sysclk6_ck",
Tony Lindgren63aa9452015-06-01 19:22:10 -0600572 /* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */
573 .flags = DEBUG_OMAP_GPMC_HWMOD_FLAGS,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800574 .prcm = {
575 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700576 .clkctrl_offs = DM81XX_CM_ALWON_GPMC_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800577 .modulemode = MODULEMODE_SWCTRL,
578 },
579 },
580};
581
Sekhar Norif734a9b2015-07-11 20:29:15 +0530582static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__gpmc = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700583 .master = &dm81xx_alwon_l3_slow_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800584 .slave = &dm81xx_gpmc_hwmod,
585 .user = OCP_USER_MPU,
586};
587
Tony Lindgrenebf24412016-03-02 07:29:29 -0800588/* USB needs udelay 1 after reset at least on hp t410, use 2 for margin */
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800589static struct omap_hwmod_class_sysconfig dm81xx_usbhsotg_sysc = {
590 .rev_offs = 0x0,
591 .sysc_offs = 0x10,
Tony Lindgrenebf24412016-03-02 07:29:29 -0800592 .srst_udelay = 2,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800593 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
594 SYSC_HAS_SOFTRESET,
595 .idlemodes = SIDLE_SMART | MSTANDBY_FORCE | MSTANDBY_SMART,
596 .sysc_fields = &omap_hwmod_sysc_type2,
597};
598
599static struct omap_hwmod_class dm81xx_usbotg_class = {
600 .name = "usbotg",
601 .sysc = &dm81xx_usbhsotg_sysc,
602};
603
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800604static struct omap_hwmod dm814x_usbss_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800605 .name = "usb_otg_hs",
606 .clkdm_name = "default_l3_slow_clkdm",
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800607 .main_clk = "pll260dcoclkldo", /* 481c5260.adpll.dcoclkldo */
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800608 .prcm = {
609 .omap4 = {
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800610 .clkctrl_offs = DM81XX_CM_DEFAULT_USB_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800611 .modulemode = MODULEMODE_SWCTRL,
612 },
613 },
614 .class = &dm81xx_usbotg_class,
615};
616
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800617static struct omap_hwmod_ocp_if dm814x_default_l3_slow__usbss = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700618 .master = &dm81xx_default_l3_slow_hwmod,
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800619 .slave = &dm814x_usbss_hwmod,
620 .clk = "sysclk6_ck",
621 .user = OCP_USER_MPU,
622};
623
624static struct omap_hwmod dm816x_usbss_hwmod = {
625 .name = "usb_otg_hs",
626 .clkdm_name = "default_l3_slow_clkdm",
627 .main_clk = "sysclk6_ck",
628 .prcm = {
629 .omap4 = {
630 .clkctrl_offs = DM81XX_CM_DEFAULT_USB_CLKCTRL,
631 .modulemode = MODULEMODE_SWCTRL,
632 },
633 },
634 .class = &dm81xx_usbotg_class,
635};
636
637static struct omap_hwmod_ocp_if dm816x_default_l3_slow__usbss = {
638 .master = &dm81xx_default_l3_slow_hwmod,
639 .slave = &dm816x_usbss_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800640 .clk = "sysclk6_ck",
641 .user = OCP_USER_MPU,
642};
643
644static struct omap_hwmod_class_sysconfig dm816x_timer_sysc = {
645 .rev_offs = 0x0000,
646 .sysc_offs = 0x0010,
647 .syss_offs = 0x0014,
648 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET,
649 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
650 SIDLE_SMART_WKUP,
651 .sysc_fields = &omap_hwmod_sysc_type2,
652};
653
654static struct omap_hwmod_class dm816x_timer_hwmod_class = {
655 .name = "timer",
656 .sysc = &dm816x_timer_sysc,
657};
658
659static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
660 .timer_capability = OMAP_TIMER_ALWON,
661};
662
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700663static struct omap_hwmod dm814x_timer1_hwmod = {
664 .name = "timer1",
665 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgrencb4db032015-12-03 12:02:31 -0800666 .main_clk = "timer1_fck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700667 .dev_attr = &capability_alwon_dev_attr,
668 .class = &dm816x_timer_hwmod_class,
669 .flags = HWMOD_NO_IDLEST,
670};
671
672static struct omap_hwmod_ocp_if dm814x_l4_ls__timer1 = {
673 .master = &dm81xx_l4_ls_hwmod,
674 .slave = &dm814x_timer1_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800675 .clk = "sysclk6_ck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700676 .user = OCP_USER_MPU,
677};
678
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800679static struct omap_hwmod dm816x_timer1_hwmod = {
680 .name = "timer1",
681 .clkdm_name = "alwon_l3s_clkdm",
682 .main_clk = "timer1_fck",
683 .prcm = {
684 .omap4 = {
685 .clkctrl_offs = DM816X_CM_ALWON_TIMER_1_CLKCTRL,
686 .modulemode = MODULEMODE_SWCTRL,
687 },
688 },
689 .dev_attr = &capability_alwon_dev_attr,
690 .class = &dm816x_timer_hwmod_class,
691};
692
693static struct omap_hwmod_ocp_if dm816x_l4_ls__timer1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700694 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800695 .slave = &dm816x_timer1_hwmod,
696 .clk = "sysclk6_ck",
697 .user = OCP_USER_MPU,
698};
699
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700700static struct omap_hwmod dm814x_timer2_hwmod = {
701 .name = "timer2",
702 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgrencb4db032015-12-03 12:02:31 -0800703 .main_clk = "timer2_fck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700704 .dev_attr = &capability_alwon_dev_attr,
705 .class = &dm816x_timer_hwmod_class,
706 .flags = HWMOD_NO_IDLEST,
707};
708
709static struct omap_hwmod_ocp_if dm814x_l4_ls__timer2 = {
710 .master = &dm81xx_l4_ls_hwmod,
711 .slave = &dm814x_timer2_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800712 .clk = "sysclk6_ck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700713 .user = OCP_USER_MPU,
714};
715
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800716static struct omap_hwmod dm816x_timer2_hwmod = {
717 .name = "timer2",
718 .clkdm_name = "alwon_l3s_clkdm",
719 .main_clk = "timer2_fck",
720 .prcm = {
721 .omap4 = {
722 .clkctrl_offs = DM816X_CM_ALWON_TIMER_2_CLKCTRL,
723 .modulemode = MODULEMODE_SWCTRL,
724 },
725 },
726 .dev_attr = &capability_alwon_dev_attr,
727 .class = &dm816x_timer_hwmod_class,
728};
729
730static struct omap_hwmod_ocp_if dm816x_l4_ls__timer2 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700731 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800732 .slave = &dm816x_timer2_hwmod,
733 .clk = "sysclk6_ck",
734 .user = OCP_USER_MPU,
735};
736
737static struct omap_hwmod dm816x_timer3_hwmod = {
738 .name = "timer3",
739 .clkdm_name = "alwon_l3s_clkdm",
740 .main_clk = "timer3_fck",
741 .prcm = {
742 .omap4 = {
743 .clkctrl_offs = DM816X_CM_ALWON_TIMER_3_CLKCTRL,
744 .modulemode = MODULEMODE_SWCTRL,
745 },
746 },
747 .dev_attr = &capability_alwon_dev_attr,
748 .class = &dm816x_timer_hwmod_class,
749};
750
751static struct omap_hwmod_ocp_if dm816x_l4_ls__timer3 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700752 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800753 .slave = &dm816x_timer3_hwmod,
754 .clk = "sysclk6_ck",
755 .user = OCP_USER_MPU,
756};
757
758static struct omap_hwmod dm816x_timer4_hwmod = {
759 .name = "timer4",
760 .clkdm_name = "alwon_l3s_clkdm",
761 .main_clk = "timer4_fck",
762 .prcm = {
763 .omap4 = {
764 .clkctrl_offs = DM816X_CM_ALWON_TIMER_4_CLKCTRL,
765 .modulemode = MODULEMODE_SWCTRL,
766 },
767 },
768 .dev_attr = &capability_alwon_dev_attr,
769 .class = &dm816x_timer_hwmod_class,
770};
771
772static struct omap_hwmod_ocp_if dm816x_l4_ls__timer4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700773 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800774 .slave = &dm816x_timer4_hwmod,
775 .clk = "sysclk6_ck",
776 .user = OCP_USER_MPU,
777};
778
779static struct omap_hwmod dm816x_timer5_hwmod = {
780 .name = "timer5",
781 .clkdm_name = "alwon_l3s_clkdm",
782 .main_clk = "timer5_fck",
783 .prcm = {
784 .omap4 = {
785 .clkctrl_offs = DM816X_CM_ALWON_TIMER_5_CLKCTRL,
786 .modulemode = MODULEMODE_SWCTRL,
787 },
788 },
789 .dev_attr = &capability_alwon_dev_attr,
790 .class = &dm816x_timer_hwmod_class,
791};
792
793static struct omap_hwmod_ocp_if dm816x_l4_ls__timer5 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700794 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800795 .slave = &dm816x_timer5_hwmod,
796 .clk = "sysclk6_ck",
797 .user = OCP_USER_MPU,
798};
799
800static struct omap_hwmod dm816x_timer6_hwmod = {
801 .name = "timer6",
802 .clkdm_name = "alwon_l3s_clkdm",
803 .main_clk = "timer6_fck",
804 .prcm = {
805 .omap4 = {
806 .clkctrl_offs = DM816X_CM_ALWON_TIMER_6_CLKCTRL,
807 .modulemode = MODULEMODE_SWCTRL,
808 },
809 },
810 .dev_attr = &capability_alwon_dev_attr,
811 .class = &dm816x_timer_hwmod_class,
812};
813
814static struct omap_hwmod_ocp_if dm816x_l4_ls__timer6 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700815 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800816 .slave = &dm816x_timer6_hwmod,
817 .clk = "sysclk6_ck",
818 .user = OCP_USER_MPU,
819};
820
821static struct omap_hwmod dm816x_timer7_hwmod = {
822 .name = "timer7",
823 .clkdm_name = "alwon_l3s_clkdm",
824 .main_clk = "timer7_fck",
825 .prcm = {
826 .omap4 = {
827 .clkctrl_offs = DM816X_CM_ALWON_TIMER_7_CLKCTRL,
828 .modulemode = MODULEMODE_SWCTRL,
829 },
830 },
831 .dev_attr = &capability_alwon_dev_attr,
832 .class = &dm816x_timer_hwmod_class,
833};
834
835static struct omap_hwmod_ocp_if dm816x_l4_ls__timer7 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700836 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800837 .slave = &dm816x_timer7_hwmod,
838 .clk = "sysclk6_ck",
839 .user = OCP_USER_MPU,
840};
841
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700842/* CPSW on dm814x */
843static struct omap_hwmod_class_sysconfig dm814x_cpgmac_sysc = {
844 .rev_offs = 0x0,
845 .sysc_offs = 0x8,
846 .syss_offs = 0x4,
847 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
848 SYSS_HAS_RESET_STATUS,
849 .idlemodes = SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |
850 MSTANDBY_NO,
851 .sysc_fields = &omap_hwmod_sysc_type3,
852};
853
854static struct omap_hwmod_class dm814x_cpgmac0_hwmod_class = {
855 .name = "cpgmac0",
856 .sysc = &dm814x_cpgmac_sysc,
857};
858
Tony Lindgren24da7412015-07-23 21:59:18 -0700859static struct omap_hwmod dm814x_cpgmac0_hwmod = {
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700860 .name = "cpgmac0",
861 .class = &dm814x_cpgmac0_hwmod_class,
862 .clkdm_name = "alwon_ethernet_clkdm",
863 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
864 .main_clk = "cpsw_125mhz_gclk",
865 .prcm = {
866 .omap4 = {
867 .clkctrl_offs = DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL,
868 .modulemode = MODULEMODE_SWCTRL,
869 },
870 },
871};
872
873static struct omap_hwmod_class dm814x_mdio_hwmod_class = {
874 .name = "davinci_mdio",
875};
876
Tony Lindgren24da7412015-07-23 21:59:18 -0700877static struct omap_hwmod dm814x_mdio_hwmod = {
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700878 .name = "davinci_mdio",
879 .class = &dm814x_mdio_hwmod_class,
880 .clkdm_name = "alwon_ethernet_clkdm",
881 .main_clk = "cpsw_125mhz_gclk",
882};
883
884static struct omap_hwmod_ocp_if dm814x_l4_hs__cpgmac0 = {
885 .master = &dm81xx_l4_hs_hwmod,
886 .slave = &dm814x_cpgmac0_hwmod,
887 .clk = "cpsw_125mhz_gclk",
888 .user = OCP_USER_MPU,
889};
890
Tony Lindgren24da7412015-07-23 21:59:18 -0700891static struct omap_hwmod_ocp_if dm814x_cpgmac0__mdio = {
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700892 .master = &dm814x_cpgmac0_hwmod,
893 .slave = &dm814x_mdio_hwmod,
894 .user = OCP_USER_MPU,
895 .flags = HWMOD_NO_IDLEST,
896};
897
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800898/* EMAC Ethernet */
899static struct omap_hwmod_class_sysconfig dm816x_emac_sysc = {
900 .rev_offs = 0x0,
901 .sysc_offs = 0x4,
902 .sysc_flags = SYSC_HAS_SOFTRESET,
903 .sysc_fields = &omap_hwmod_sysc_type2,
904};
905
906static struct omap_hwmod_class dm816x_emac_hwmod_class = {
907 .name = "emac",
908 .sysc = &dm816x_emac_sysc,
909};
910
911/*
912 * On dm816x the MDIO is within EMAC0. As the MDIO driver is a separate
913 * driver probed before EMAC0, we let MDIO do the clock idling.
914 */
915static struct omap_hwmod dm816x_emac0_hwmod = {
916 .name = "emac0",
917 .clkdm_name = "alwon_ethernet_clkdm",
918 .class = &dm816x_emac_hwmod_class,
Neil Armstrong29f5b342015-11-13 17:29:53 +0100919 .flags = HWMOD_NO_IDLEST,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800920};
921
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700922static struct omap_hwmod_ocp_if dm81xx_l4_hs__emac0 = {
923 .master = &dm81xx_l4_hs_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800924 .slave = &dm816x_emac0_hwmod,
925 .clk = "sysclk5_ck",
926 .user = OCP_USER_MPU,
927};
928
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700929static struct omap_hwmod_class dm81xx_mdio_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800930 .name = "davinci_mdio",
931 .sysc = &dm816x_emac_sysc,
932};
933
Tony Lindgren24da7412015-07-23 21:59:18 -0700934static struct omap_hwmod dm81xx_emac0_mdio_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800935 .name = "davinci_mdio",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700936 .class = &dm81xx_mdio_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800937 .clkdm_name = "alwon_ethernet_clkdm",
938 .main_clk = "sysclk24_ck",
939 .flags = HWMOD_NO_IDLEST,
940 /*
941 * REVISIT: This should be moved to the emac0_hwmod
942 * once we have a better way to handle device slaves.
943 */
944 .prcm = {
945 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700946 .clkctrl_offs = DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800947 .modulemode = MODULEMODE_SWCTRL,
948 },
949 },
950};
951
Tony Lindgren24da7412015-07-23 21:59:18 -0700952static struct omap_hwmod_ocp_if dm81xx_emac0__mdio = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700953 .master = &dm81xx_l4_hs_hwmod,
954 .slave = &dm81xx_emac0_mdio_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800955 .user = OCP_USER_MPU,
956};
957
958static struct omap_hwmod dm816x_emac1_hwmod = {
959 .name = "emac1",
960 .clkdm_name = "alwon_ethernet_clkdm",
961 .main_clk = "sysclk24_ck",
962 .flags = HWMOD_NO_IDLEST,
963 .prcm = {
964 .omap4 = {
965 .clkctrl_offs = DM816X_CM_ALWON_ETHERNET_1_CLKCTRL,
966 .modulemode = MODULEMODE_SWCTRL,
967 },
968 },
969 .class = &dm816x_emac_hwmod_class,
970};
971
972static struct omap_hwmod_ocp_if dm816x_l4_hs__emac1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700973 .master = &dm81xx_l4_hs_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800974 .slave = &dm816x_emac1_hwmod,
975 .clk = "sysclk5_ck",
976 .user = OCP_USER_MPU,
977};
978
Kevin Hilman49e9e612017-03-14 12:14:12 +0100979static struct omap_hwmod_class_sysconfig dm81xx_sata_sysc = {
980 .sysc_offs = 0x1100,
981 .sysc_flags = SYSC_HAS_SIDLEMODE,
982 .idlemodes = SIDLE_FORCE,
983 .sysc_fields = &omap_hwmod_sysc_type3,
984};
985
986static struct omap_hwmod_class dm81xx_sata_hwmod_class = {
987 .name = "sata",
988 .sysc = &dm81xx_sata_sysc,
989};
990
991static struct omap_hwmod dm81xx_sata_hwmod = {
992 .name = "sata",
Tero Kristo71d50392017-08-25 14:21:12 +0300993 .clkdm_name = "default_clkdm",
Kevin Hilman49e9e612017-03-14 12:14:12 +0100994 .flags = HWMOD_NO_IDLEST,
995 .prcm = {
996 .omap4 = {
997 .clkctrl_offs = DM81XX_CM_DEFAULT_SATA_CLKCTRL,
998 .modulemode = MODULEMODE_SWCTRL,
999 },
1000 },
1001 .class = &dm81xx_sata_hwmod_class,
1002};
1003
1004static struct omap_hwmod_ocp_if dm81xx_l4_hs__sata = {
1005 .master = &dm81xx_l4_hs_hwmod,
1006 .slave = &dm81xx_sata_hwmod,
1007 .clk = "sysclk5_ck",
1008 .user = OCP_USER_MPU,
1009};
1010
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001011static struct omap_hwmod_class_sysconfig dm81xx_mmc_sysc = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001012 .rev_offs = 0x0,
1013 .sysc_offs = 0x110,
1014 .syss_offs = 0x114,
1015 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1016 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1017 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
1018 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1019 .sysc_fields = &omap_hwmod_sysc_type1,
1020};
1021
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001022static struct omap_hwmod_class dm81xx_mmc_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001023 .name = "mmc",
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001024 .sysc = &dm81xx_mmc_sysc,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001025};
1026
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001027static struct omap_hwmod_opt_clk dm81xx_mmc_opt_clks[] = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001028 { .role = "dbck", .clk = "sysclk18_ck", },
1029};
1030
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001031static struct omap_hsmmc_dev_attr mmc_dev_attr = {
1032};
1033
1034static struct omap_hwmod dm814x_mmc1_hwmod = {
1035 .name = "mmc1",
1036 .clkdm_name = "alwon_l3s_clkdm",
1037 .opt_clks = dm81xx_mmc_opt_clks,
1038 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
1039 .main_clk = "sysclk8_ck",
1040 .prcm = {
1041 .omap4 = {
1042 .clkctrl_offs = DM814X_CM_ALWON_MMCHS_0_CLKCTRL,
1043 .modulemode = MODULEMODE_SWCTRL,
1044 },
1045 },
1046 .dev_attr = &mmc_dev_attr,
1047 .class = &dm81xx_mmc_class,
1048};
1049
1050static struct omap_hwmod_ocp_if dm814x_l4_ls__mmc1 = {
1051 .master = &dm81xx_l4_ls_hwmod,
1052 .slave = &dm814x_mmc1_hwmod,
1053 .clk = "sysclk6_ck",
1054 .user = OCP_USER_MPU,
1055 .flags = OMAP_FIREWALL_L4
1056};
1057
1058static struct omap_hwmod dm814x_mmc2_hwmod = {
1059 .name = "mmc2",
1060 .clkdm_name = "alwon_l3s_clkdm",
1061 .opt_clks = dm81xx_mmc_opt_clks,
1062 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
1063 .main_clk = "sysclk8_ck",
1064 .prcm = {
1065 .omap4 = {
1066 .clkctrl_offs = DM814X_CM_ALWON_MMCHS_1_CLKCTRL,
1067 .modulemode = MODULEMODE_SWCTRL,
1068 },
1069 },
1070 .dev_attr = &mmc_dev_attr,
1071 .class = &dm81xx_mmc_class,
1072};
1073
1074static struct omap_hwmod_ocp_if dm814x_l4_ls__mmc2 = {
1075 .master = &dm81xx_l4_ls_hwmod,
1076 .slave = &dm814x_mmc2_hwmod,
1077 .clk = "sysclk6_ck",
1078 .user = OCP_USER_MPU,
1079 .flags = OMAP_FIREWALL_L4
1080};
1081
1082static struct omap_hwmod dm814x_mmc3_hwmod = {
1083 .name = "mmc3",
1084 .clkdm_name = "alwon_l3_med_clkdm",
1085 .opt_clks = dm81xx_mmc_opt_clks,
1086 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
1087 .main_clk = "sysclk8_ck",
1088 .prcm = {
1089 .omap4 = {
1090 .clkctrl_offs = DM814X_CM_ALWON_MMCHS_2_CLKCTRL,
1091 .modulemode = MODULEMODE_SWCTRL,
1092 },
1093 },
1094 .dev_attr = &mmc_dev_attr,
1095 .class = &dm81xx_mmc_class,
1096};
1097
1098static struct omap_hwmod_ocp_if dm814x_alwon_l3_med__mmc3 = {
1099 .master = &dm81xx_alwon_l3_med_hwmod,
1100 .slave = &dm814x_mmc3_hwmod,
1101 .clk = "sysclk4_ck",
1102 .user = OCP_USER_MPU,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001103};
1104
1105static struct omap_hwmod dm816x_mmc1_hwmod = {
1106 .name = "mmc1",
1107 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001108 .opt_clks = dm81xx_mmc_opt_clks,
1109 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001110 .main_clk = "sysclk10_ck",
1111 .prcm = {
1112 .omap4 = {
1113 .clkctrl_offs = DM816X_CM_ALWON_SDIO_CLKCTRL,
1114 .modulemode = MODULEMODE_SWCTRL,
1115 },
1116 },
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001117 .dev_attr = &mmc_dev_attr,
1118 .class = &dm81xx_mmc_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001119};
1120
1121static struct omap_hwmod_ocp_if dm816x_l4_ls__mmc1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001122 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001123 .slave = &dm816x_mmc1_hwmod,
1124 .clk = "sysclk6_ck",
1125 .user = OCP_USER_MPU,
1126 .flags = OMAP_FIREWALL_L4
1127};
1128
1129static struct omap_hwmod_class_sysconfig dm816x_mcspi_sysc = {
1130 .rev_offs = 0x0,
1131 .sysc_offs = 0x110,
1132 .syss_offs = 0x114,
1133 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1134 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1135 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
1136 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1137 .sysc_fields = &omap_hwmod_sysc_type1,
1138};
1139
1140static struct omap_hwmod_class dm816x_mcspi_class = {
1141 .name = "mcspi",
1142 .sysc = &dm816x_mcspi_sysc,
1143 .rev = OMAP3_MCSPI_REV,
1144};
1145
1146static struct omap2_mcspi_dev_attr dm816x_mcspi1_dev_attr = {
1147 .num_chipselect = 4,
1148};
1149
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001150static struct omap_hwmod dm81xx_mcspi1_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001151 .name = "mcspi1",
1152 .clkdm_name = "alwon_l3s_clkdm",
1153 .main_clk = "sysclk10_ck",
1154 .prcm = {
1155 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001156 .clkctrl_offs = DM81XX_CM_ALWON_SPI_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001157 .modulemode = MODULEMODE_SWCTRL,
1158 },
1159 },
1160 .class = &dm816x_mcspi_class,
1161 .dev_attr = &dm816x_mcspi1_dev_attr,
1162};
1163
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001164static struct omap_hwmod_ocp_if dm81xx_l4_ls__mcspi1 = {
1165 .master = &dm81xx_l4_ls_hwmod,
1166 .slave = &dm81xx_mcspi1_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001167 .clk = "sysclk6_ck",
1168 .user = OCP_USER_MPU,
1169};
1170
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001171static struct omap_hwmod_class_sysconfig dm81xx_mailbox_sysc = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001172 .rev_offs = 0x000,
1173 .sysc_offs = 0x010,
1174 .syss_offs = 0x014,
1175 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1176 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE,
1177 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1178 .sysc_fields = &omap_hwmod_sysc_type1,
1179};
1180
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001181static struct omap_hwmod_class dm81xx_mailbox_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001182 .name = "mailbox",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001183 .sysc = &dm81xx_mailbox_sysc,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001184};
1185
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001186static struct omap_hwmod dm81xx_mailbox_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001187 .name = "mailbox",
1188 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001189 .class = &dm81xx_mailbox_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001190 .main_clk = "sysclk6_ck",
1191 .prcm = {
1192 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001193 .clkctrl_offs = DM81XX_CM_ALWON_MAILBOX_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001194 .modulemode = MODULEMODE_SWCTRL,
1195 },
1196 },
1197};
1198
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001199static struct omap_hwmod_ocp_if dm81xx_l4_ls__mailbox = {
1200 .master = &dm81xx_l4_ls_hwmod,
1201 .slave = &dm81xx_mailbox_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -08001202 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001203 .user = OCP_USER_MPU,
1204};
1205
Neil Armstrong15395692015-10-22 11:18:59 +02001206static struct omap_hwmod_class_sysconfig dm81xx_spinbox_sysc = {
1207 .rev_offs = 0x000,
1208 .sysc_offs = 0x010,
1209 .syss_offs = 0x014,
1210 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1211 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE,
1212 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1213 .sysc_fields = &omap_hwmod_sysc_type1,
1214};
1215
1216static struct omap_hwmod_class dm81xx_spinbox_hwmod_class = {
1217 .name = "spinbox",
1218 .sysc = &dm81xx_spinbox_sysc,
1219};
1220
1221static struct omap_hwmod dm81xx_spinbox_hwmod = {
1222 .name = "spinbox",
1223 .clkdm_name = "alwon_l3s_clkdm",
1224 .class = &dm81xx_spinbox_hwmod_class,
1225 .main_clk = "sysclk6_ck",
1226 .prcm = {
1227 .omap4 = {
1228 .clkctrl_offs = DM81XX_CM_ALWON_SPINBOX_CLKCTRL,
1229 .modulemode = MODULEMODE_SWCTRL,
1230 },
1231 },
1232};
1233
1234static struct omap_hwmod_ocp_if dm81xx_l4_ls__spinbox = {
1235 .master = &dm81xx_l4_ls_hwmod,
1236 .slave = &dm81xx_spinbox_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -08001237 .clk = "sysclk6_ck",
Neil Armstrong15395692015-10-22 11:18:59 +02001238 .user = OCP_USER_MPU,
1239};
1240
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001241static struct omap_hwmod_class dm81xx_tpcc_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001242 .name = "tpcc",
1243};
1244
Tony Lindgren24da7412015-07-23 21:59:18 -07001245static struct omap_hwmod dm81xx_tpcc_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001246 .name = "tpcc",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001247 .class = &dm81xx_tpcc_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001248 .clkdm_name = "alwon_l3s_clkdm",
1249 .main_clk = "sysclk4_ck",
1250 .prcm = {
1251 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001252 .clkctrl_offs = DM81XX_CM_ALWON_TPCC_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001253 .modulemode = MODULEMODE_SWCTRL,
1254 },
1255 },
1256};
1257
Tony Lindgren24da7412015-07-23 21:59:18 -07001258static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tpcc = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001259 .master = &dm81xx_alwon_l3_fast_hwmod,
1260 .slave = &dm81xx_tpcc_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001261 .clk = "sysclk4_ck",
1262 .user = OCP_USER_MPU,
1263};
1264
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001265static struct omap_hwmod_class dm81xx_tptc0_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001266 .name = "tptc0",
1267};
1268
Tony Lindgren24da7412015-07-23 21:59:18 -07001269static struct omap_hwmod dm81xx_tptc0_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001270 .name = "tptc0",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001271 .class = &dm81xx_tptc0_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001272 .clkdm_name = "alwon_l3s_clkdm",
1273 .main_clk = "sysclk4_ck",
1274 .prcm = {
1275 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001276 .clkctrl_offs = DM81XX_CM_ALWON_TPTC0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001277 .modulemode = MODULEMODE_SWCTRL,
1278 },
1279 },
1280};
1281
Tony Lindgren24da7412015-07-23 21:59:18 -07001282static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc0 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001283 .master = &dm81xx_alwon_l3_fast_hwmod,
1284 .slave = &dm81xx_tptc0_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001285 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001286 .user = OCP_USER_MPU,
1287};
1288
Tony Lindgren24da7412015-07-23 21:59:18 -07001289static struct omap_hwmod_ocp_if dm81xx_tptc0__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001290 .master = &dm81xx_tptc0_hwmod,
1291 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001292 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001293 .user = OCP_USER_MPU,
1294};
1295
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001296static struct omap_hwmod_class dm81xx_tptc1_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001297 .name = "tptc1",
1298};
1299
Tony Lindgren24da7412015-07-23 21:59:18 -07001300static struct omap_hwmod dm81xx_tptc1_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001301 .name = "tptc1",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001302 .class = &dm81xx_tptc1_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001303 .clkdm_name = "alwon_l3s_clkdm",
1304 .main_clk = "sysclk4_ck",
1305 .prcm = {
1306 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001307 .clkctrl_offs = DM81XX_CM_ALWON_TPTC1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001308 .modulemode = MODULEMODE_SWCTRL,
1309 },
1310 },
1311};
1312
Tony Lindgren24da7412015-07-23 21:59:18 -07001313static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001314 .master = &dm81xx_alwon_l3_fast_hwmod,
1315 .slave = &dm81xx_tptc1_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001316 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001317 .user = OCP_USER_MPU,
1318};
1319
Tony Lindgren24da7412015-07-23 21:59:18 -07001320static struct omap_hwmod_ocp_if dm81xx_tptc1__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001321 .master = &dm81xx_tptc1_hwmod,
1322 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001323 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001324 .user = OCP_USER_MPU,
1325};
1326
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001327static struct omap_hwmod_class dm81xx_tptc2_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001328 .name = "tptc2",
1329};
1330
Tony Lindgren24da7412015-07-23 21:59:18 -07001331static struct omap_hwmod dm81xx_tptc2_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001332 .name = "tptc2",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001333 .class = &dm81xx_tptc2_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001334 .clkdm_name = "alwon_l3s_clkdm",
1335 .main_clk = "sysclk4_ck",
1336 .prcm = {
1337 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001338 .clkctrl_offs = DM81XX_CM_ALWON_TPTC2_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001339 .modulemode = MODULEMODE_SWCTRL,
1340 },
1341 },
1342};
1343
Tony Lindgren24da7412015-07-23 21:59:18 -07001344static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc2 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001345 .master = &dm81xx_alwon_l3_fast_hwmod,
1346 .slave = &dm81xx_tptc2_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001347 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001348 .user = OCP_USER_MPU,
1349};
1350
Tony Lindgren24da7412015-07-23 21:59:18 -07001351static struct omap_hwmod_ocp_if dm81xx_tptc2__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001352 .master = &dm81xx_tptc2_hwmod,
1353 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001354 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001355 .user = OCP_USER_MPU,
1356};
1357
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001358static struct omap_hwmod_class dm81xx_tptc3_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001359 .name = "tptc3",
1360};
1361
Tony Lindgren24da7412015-07-23 21:59:18 -07001362static struct omap_hwmod dm81xx_tptc3_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001363 .name = "tptc3",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001364 .class = &dm81xx_tptc3_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001365 .clkdm_name = "alwon_l3s_clkdm",
1366 .main_clk = "sysclk4_ck",
1367 .prcm = {
1368 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001369 .clkctrl_offs = DM81XX_CM_ALWON_TPTC3_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001370 .modulemode = MODULEMODE_SWCTRL,
1371 },
1372 },
1373};
1374
Tony Lindgren24da7412015-07-23 21:59:18 -07001375static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc3 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001376 .master = &dm81xx_alwon_l3_fast_hwmod,
1377 .slave = &dm81xx_tptc3_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001378 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001379 .user = OCP_USER_MPU,
1380};
1381
Tony Lindgren24da7412015-07-23 21:59:18 -07001382static struct omap_hwmod_ocp_if dm81xx_tptc3__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001383 .master = &dm81xx_tptc3_hwmod,
1384 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001385 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001386 .user = OCP_USER_MPU,
1387};
1388
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001389/*
1390 * REVISIT: Test and enable the following once clocks work:
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001391 * dm81xx_l4_ls__mailbox
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001392 *
1393 * Also note that some devices share a single clkctrl_offs..
1394 * For example, i2c1 and 3 share one, and i2c2 and 4 share one.
1395 */
1396static struct omap_hwmod_ocp_if *dm814x_hwmod_ocp_ifs[] __initdata = {
1397 &dm814x_mpu__alwon_l3_slow,
1398 &dm814x_mpu__alwon_l3_med,
1399 &dm81xx_alwon_l3_slow__l4_ls,
1400 &dm81xx_alwon_l3_slow__l4_hs,
1401 &dm81xx_l4_ls__uart1,
1402 &dm81xx_l4_ls__uart2,
1403 &dm81xx_l4_ls__uart3,
1404 &dm81xx_l4_ls__wd_timer1,
1405 &dm81xx_l4_ls__i2c1,
1406 &dm81xx_l4_ls__i2c2,
Tony Lindgren3022b292015-12-03 12:02:32 -08001407 &dm81xx_l4_ls__gpio1,
1408 &dm81xx_l4_ls__gpio2,
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001409 &dm81xx_l4_ls__elm,
1410 &dm81xx_l4_ls__mcspi1,
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001411 &dm814x_l4_ls__mmc1,
1412 &dm814x_l4_ls__mmc2,
Tony Lindgrenc5803242016-02-26 11:00:22 -08001413 &ti81xx_l4_ls__rtc,
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001414 &dm81xx_alwon_l3_fast__tpcc,
1415 &dm81xx_alwon_l3_fast__tptc0,
1416 &dm81xx_alwon_l3_fast__tptc1,
1417 &dm81xx_alwon_l3_fast__tptc2,
1418 &dm81xx_alwon_l3_fast__tptc3,
1419 &dm81xx_tptc0__alwon_l3_fast,
1420 &dm81xx_tptc1__alwon_l3_fast,
1421 &dm81xx_tptc2__alwon_l3_fast,
1422 &dm81xx_tptc3__alwon_l3_fast,
1423 &dm814x_l4_ls__timer1,
1424 &dm814x_l4_ls__timer2,
1425 &dm814x_l4_hs__cpgmac0,
1426 &dm814x_cpgmac0__mdio,
Tony Lindgrenf53850b2015-12-22 15:40:01 -08001427 &dm81xx_alwon_l3_slow__gpmc,
1428 &dm814x_default_l3_slow__usbss,
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001429 &dm814x_alwon_l3_med__mmc3,
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001430 NULL,
1431};
1432
1433int __init dm814x_hwmod_init(void)
1434{
1435 omap_hwmod_init();
1436 return omap_hwmod_register_links(dm814x_hwmod_ocp_ifs);
1437}
1438
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001439static struct omap_hwmod_ocp_if *dm816x_hwmod_ocp_ifs[] __initdata = {
1440 &dm816x_mpu__alwon_l3_slow,
1441 &dm816x_mpu__alwon_l3_med,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001442 &dm81xx_alwon_l3_slow__l4_ls,
1443 &dm81xx_alwon_l3_slow__l4_hs,
1444 &dm81xx_l4_ls__uart1,
1445 &dm81xx_l4_ls__uart2,
1446 &dm81xx_l4_ls__uart3,
1447 &dm81xx_l4_ls__wd_timer1,
1448 &dm81xx_l4_ls__i2c1,
1449 &dm81xx_l4_ls__i2c2,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001450 &dm81xx_l4_ls__gpio1,
1451 &dm81xx_l4_ls__gpio2,
1452 &dm81xx_l4_ls__elm,
Tony Lindgrenc5803242016-02-26 11:00:22 -08001453 &ti81xx_l4_ls__rtc,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001454 &dm816x_l4_ls__mmc1,
1455 &dm816x_l4_ls__timer1,
1456 &dm816x_l4_ls__timer2,
1457 &dm816x_l4_ls__timer3,
1458 &dm816x_l4_ls__timer4,
1459 &dm816x_l4_ls__timer5,
1460 &dm816x_l4_ls__timer6,
1461 &dm816x_l4_ls__timer7,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001462 &dm81xx_l4_ls__mcspi1,
1463 &dm81xx_l4_ls__mailbox,
Neil Armstrong15395692015-10-22 11:18:59 +02001464 &dm81xx_l4_ls__spinbox,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001465 &dm81xx_l4_hs__emac0,
1466 &dm81xx_emac0__mdio,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001467 &dm816x_l4_hs__emac1,
Kevin Hilman49e9e612017-03-14 12:14:12 +01001468 &dm81xx_l4_hs__sata,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001469 &dm81xx_alwon_l3_fast__tpcc,
1470 &dm81xx_alwon_l3_fast__tptc0,
1471 &dm81xx_alwon_l3_fast__tptc1,
1472 &dm81xx_alwon_l3_fast__tptc2,
1473 &dm81xx_alwon_l3_fast__tptc3,
1474 &dm81xx_tptc0__alwon_l3_fast,
1475 &dm81xx_tptc1__alwon_l3_fast,
1476 &dm81xx_tptc2__alwon_l3_fast,
1477 &dm81xx_tptc3__alwon_l3_fast,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001478 &dm81xx_alwon_l3_slow__gpmc,
Tony Lindgrenf53850b2015-12-22 15:40:01 -08001479 &dm816x_default_l3_slow__usbss,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001480 NULL,
1481};
1482
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001483int __init dm816x_hwmod_init(void)
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001484{
1485 omap_hwmod_init();
1486 return omap_hwmod_register_links(dm816x_hwmod_ocp_ifs);
1487}